blob: 1e894025c2d4c61848a309dcea080b4607b70798 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Simon Pilgrimb13961d2016-06-11 14:34:10 +000034 ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1",
35 "v" # NumElts # "i1"));
36
Adam Nemet5ed17da2014-08-21 19:50:07 +000037 // The GPR register class that can hold the write mask. Use GR8 for fewer
38 // than 8 elements. Use shift-right and equal to work around the lack of
39 // !lt in tablegen.
40 RegisterClass MRC =
41 !cast<RegisterClass>("GR" #
42 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
43
44 // Suffix used in the instruction mnemonic.
45 string Suffix = suffix;
46
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000047 // VTName is a string name for vector VT. For vector types it will be
48 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
49 // It is a little bit complex for scalar types, where NumElts = 1.
50 // In this case we build v4f32 or v2f64
51 string VTName = "v" # !if (!eq (NumElts, 1),
52 !if (!eq (EltVT.Size, 32), 4,
53 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000054
Adam Nemet5ed17da2014-08-21 19:50:07 +000055 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 string EltTypeName = !cast<string>(EltVT);
59 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
61 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000062
63 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000065
66 // Size of RC in bits, e.g. 512 for VR512.
67 int Size = VT.Size;
68
69 // The corresponding memory operand, e.g. i512mem for VR512.
70 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000071 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
72
73 // Load patterns
74 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
75 // due to load promotion during legalization
76 PatFrag LdFrag = !cast<PatFrag>("load" #
77 !if (!eq (TypeVariantName, "i"),
78 !if (!eq (Size, 128), "v2i64",
79 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000080 !if (!eq (Size, 512), "v8i64",
81 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000082
83 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000084 !if (!eq (TypeVariantName, "i"),
85 !if (!eq (Size, 128), "v2i64",
86 !if (!eq (Size, 256), "v4i64",
87 !if (!eq (Size, 512), "v8i64",
88 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000089
Robert Khasanov2ea081d2014-08-25 14:49:34 +000090 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000091
92 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000093 // Note: For EltSize < 32, FloatVT is illegal and TableGen
94 // fails to compile, so we choose FloatVT = VT
95 ValueType FloatVT = !cast<ValueType>(
96 !if (!eq (!srl(EltSize,5),0),
97 VTName,
98 !if (!eq(TypeVariantName, "i"),
99 "v" # NumElts # "f" # EltSize,
100 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000101
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000102 ValueType IntVT = !cast<ValueType>(
103 !if (!eq (!srl(EltSize,5),0),
104 VTName,
105 !if (!eq(TypeVariantName, "f"),
106 "v" # NumElts # "i" # EltSize,
107 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000108 // The string to specify embedded broadcast in assembly.
109 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000110
Adam Nemet449b3f02014-10-15 23:42:09 +0000111 // 8-bit compressed displacement tuple/subvector format. This is only
112 // defined for NumElts <= 8.
113 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
114 !cast<CD8VForm>("CD8VT" # NumElts), ?);
115
Adam Nemet55536c62014-09-25 23:48:45 +0000116 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
117 !if (!eq (Size, 256), sub_ymm, ?));
118
119 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
120 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
121 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000122
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000123 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
124
Craig Topperabe80cc2016-08-28 06:06:28 +0000125 // A vector tye of the same width with element type i64. This is used to
126 // create patterns for logic ops.
127 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
128
Adam Nemet09377232014-10-08 23:25:31 +0000129 // A vector type of the same width with element type i32. This is used to
130 // create the canonical constant zero node ImmAllZerosV.
131 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
132 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000133
134 string ZSuffix = !if (!eq (Size, 128), "Z128",
135 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000136}
137
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000138def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
139def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000140def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
141def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000142def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
143def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000144
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000145// "x" in v32i8x_info means RC = VR256X
146def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
147def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
148def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
149def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000150def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
151def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000152
153def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
154def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
155def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
156def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000157def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
158def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000159
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000160// We map scalar types to the smallest (128-bit) vector type
161// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000162def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
163def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000164def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
165def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
166
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000167class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
168 X86VectorVTInfo i128> {
169 X86VectorVTInfo info512 = i512;
170 X86VectorVTInfo info256 = i256;
171 X86VectorVTInfo info128 = i128;
172}
173
174def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
175 v16i8x_info>;
176def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
177 v8i16x_info>;
178def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
179 v4i32x_info>;
180def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
181 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000182def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
183 v4f32x_info>;
184def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
185 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000186
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000187// This multiclass generates the masking variants from the non-masking
188// variant. It only provides the assembly pieces for the masking variants.
189// It assumes custom ISel patterns for masking which can be provided as
190// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000191multiclass AVX512_maskable_custom<bits<8> O, Format F,
192 dag Outs,
193 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
194 string OpcodeStr,
195 string AttSrcAsm, string IntelSrcAsm,
196 list<dag> Pattern,
197 list<dag> MaskingPattern,
198 list<dag> ZeroMaskingPattern,
199 string MaskingConstraint = "",
200 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000201 bit IsCommutable = 0,
202 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000203 let isCommutable = IsCommutable in
204 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000205 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000206 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000207 Pattern, itin>;
208
209 // Prefer over VMOV*rrk Pat<>
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000210 let AddedComplexity = 20, isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000211 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000212 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
213 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000214 MaskingPattern, itin>,
215 EVEX_K {
216 // In case of the 3src subclass this is overridden with a let.
217 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000218 }
219
220 // Zero mask does not add any restrictions to commute operands transformation.
221 // So, it is Ok to use IsCommutable instead of IsKCommutable.
222 let AddedComplexity = 30, isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000223 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000224 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
225 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000226 ZeroMaskingPattern,
227 itin>,
228 EVEX_KZ;
229}
230
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000231
Adam Nemet34801422014-10-08 23:25:39 +0000232// Common base class of AVX512_maskable and AVX512_maskable_3src.
233multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
234 dag Outs,
235 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
236 string OpcodeStr,
237 string AttSrcAsm, string IntelSrcAsm,
238 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000239 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000240 string MaskingConstraint = "",
241 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000242 bit IsCommutable = 0,
243 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000244 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
245 AttSrcAsm, IntelSrcAsm,
246 [(set _.RC:$dst, RHS)],
247 [(set _.RC:$dst, MaskingRHS)],
248 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000249 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000250 MaskingConstraint, NoItinerary, IsCommutable,
251 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000252
Adam Nemet2e91ee52014-08-14 17:13:19 +0000253// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000254// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000255// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000256multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
257 dag Outs, dag Ins, string OpcodeStr,
258 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000259 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000260 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000261 bit IsCommutable = 0, bit IsKCommutable = 0,
262 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000263 AVX512_maskable_common<O, F, _, Outs, Ins,
264 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
265 !con((ins _.KRCWM:$mask), Ins),
266 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000267 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000268 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000269
270// This multiclass generates the unconditional/non-masking, the masking and
271// the zero-masking variant of the scalar instruction.
272multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
273 dag Outs, dag Ins, string OpcodeStr,
274 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000275 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000276 InstrItinClass itin = NoItinerary,
277 bit IsCommutable = 0> :
278 AVX512_maskable_common<O, F, _, Outs, Ins,
279 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
280 !con((ins _.KRCWM:$mask), Ins),
281 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000282 (X86selects _.KRCWM:$mask, RHS, _.RC:$src0),
283 X86selects, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000284
Adam Nemet34801422014-10-08 23:25:39 +0000285// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000286// ($src1) is already tied to $dst so we just use that for the preserved
287// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
288// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000289multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
290 dag Outs, dag NonTiedIns, string OpcodeStr,
291 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim916485c2016-08-18 11:22:22 +0000292 dag RHS, bit IsCommutable = 0,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000293 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000294 AVX512_maskable_common<O, F, _, Outs,
295 !con((ins _.RC:$src1), NonTiedIns),
296 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
297 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
298 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000299 (vselect _.KRCWM:$mask, RHS, _.RC:$src1),
300 vselect, "", NoItinerary, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000301
Igor Breger15820b02015-07-01 13:24:28 +0000302multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
303 dag Outs, dag NonTiedIns, string OpcodeStr,
304 string AttSrcAsm, string IntelSrcAsm,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000305 dag RHS, bit IsCommutable = 0,
306 bit IsKCommutable = 0> :
Igor Breger15820b02015-07-01 13:24:28 +0000307 AVX512_maskable_common<O, F, _, Outs,
308 !con((ins _.RC:$src1), NonTiedIns),
309 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
310 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
311 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000312 (X86selects _.KRCWM:$mask, RHS, _.RC:$src1),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000313 X86selects, "", NoItinerary, IsCommutable,
314 IsKCommutable>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000315
Adam Nemet34801422014-10-08 23:25:39 +0000316multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
317 dag Outs, dag Ins,
318 string OpcodeStr,
319 string AttSrcAsm, string IntelSrcAsm,
320 list<dag> Pattern> :
321 AVX512_maskable_custom<O, F, Outs, Ins,
322 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
323 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000324 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000325 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000326
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000327
328// Instruction with mask that puts result in mask register,
329// like "compare" and "vptest"
330multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
331 dag Outs,
332 dag Ins, dag MaskingIns,
333 string OpcodeStr,
334 string AttSrcAsm, string IntelSrcAsm,
335 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000336 list<dag> MaskingPattern,
337 bit IsCommutable = 0> {
338 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000339 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000340 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
341 "$dst, "#IntelSrcAsm#"}",
342 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000343
344 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000345 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
346 "$dst {${mask}}, "#IntelSrcAsm#"}",
347 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000348}
349
350multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
351 dag Outs,
352 dag Ins, dag MaskingIns,
353 string OpcodeStr,
354 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000355 dag RHS, dag MaskingRHS,
356 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000357 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
358 AttSrcAsm, IntelSrcAsm,
359 [(set _.KRC:$dst, RHS)],
Craig Topper225da2c2016-08-27 05:22:15 +0000360 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000361
362multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
363 dag Outs, dag Ins, string OpcodeStr,
364 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000365 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000366 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
367 !con((ins _.KRCWM:$mask), Ins),
368 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper225da2c2016-08-27 05:22:15 +0000369 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000370
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000371multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
372 dag Outs, dag Ins, string OpcodeStr,
373 string AttSrcAsm, string IntelSrcAsm> :
374 AVX512_maskable_custom_cmp<O, F, Outs,
375 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000376 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000377
Craig Topperabe80cc2016-08-28 06:06:28 +0000378// This multiclass generates the unconditional/non-masking, the masking and
379// the zero-masking variant of the vector instruction. In the masking case, the
380// perserved vector elements come from a new dummy input operand tied to $dst.
381multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
382 dag Outs, dag Ins, string OpcodeStr,
383 string AttSrcAsm, string IntelSrcAsm,
384 dag RHS, dag MaskedRHS,
385 InstrItinClass itin = NoItinerary,
386 bit IsCommutable = 0, SDNode Select = vselect> :
387 AVX512_maskable_custom<O, F, Outs, Ins,
388 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
389 !con((ins _.KRCWM:$mask), Ins),
390 OpcodeStr, AttSrcAsm, IntelSrcAsm,
391 [(set _.RC:$dst, RHS)],
392 [(set _.RC:$dst,
393 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
394 [(set _.RC:$dst,
395 (Select _.KRCWM:$mask, MaskedRHS,
396 _.ImmAllZerosV))],
397 "$src0 = $dst", itin, IsCommutable>;
398
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000399// Bitcasts between 512-bit vector types. Return the original type since
Craig Topper2388b462016-06-03 04:15:27 +0000400// no instruction is needed for the conversion.
401def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
402def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
403def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
404def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
405def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
406def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
407def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
408def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
409def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
410def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
411def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
412def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
413def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
414def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
415def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
416def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
417def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
418def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
419def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
420def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
421def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
422def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
423def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
424def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
425def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
426def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
427def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
428def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
429def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
430def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
431def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000432
Craig Topper9d9251b2016-05-08 20:10:20 +0000433// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
434// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
435// swizzled by ExecutionDepsFix to pxor.
436// We set canFoldAsLoad because this can be converted to a constant-pool
437// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000438let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000439 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000440def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000441 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000442def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
443 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000444}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000445
Craig Toppere5ce84a2016-05-08 21:33:53 +0000446let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000447 isPseudo = 1, Predicates = [HasVLX], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000448def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
449 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
450def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
451 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
452}
453
Craig Topperadd9cc62016-12-18 06:23:14 +0000454// Alias instructions that map fld0 to xorps for sse or vxorps for avx.
455// This is expanded by ExpandPostRAPseudos.
456let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
457 isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasVLX, HasDQI] in {
458 def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "",
459 [(set FR32X:$dst, fp32imm0)]>;
460 def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "",
461 [(set FR64X:$dst, fpimm0)]>;
462}
463
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000464//===----------------------------------------------------------------------===//
465// AVX-512 - VECTOR INSERT
466//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000467multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
468 PatFrag vinsert_insert> {
Craig Toppere1cac152016-06-07 07:27:54 +0000469 let ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000470 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
471 (ins To.RC:$src1, From.RC:$src2, i32u8imm:$src3),
472 "vinsert" # From.EltTypeName # "x" # From.NumElts,
473 "$src3, $src2, $src1", "$src1, $src2, $src3",
474 (vinsert_insert:$src3 (To.VT To.RC:$src1),
475 (From.VT From.RC:$src2),
476 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000477
Igor Breger0ede3cb2015-09-20 06:52:42 +0000478 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
479 (ins To.RC:$src1, From.MemOp:$src2, i32u8imm:$src3),
480 "vinsert" # From.EltTypeName # "x" # From.NumElts,
481 "$src3, $src2, $src1", "$src1, $src2, $src3",
482 (vinsert_insert:$src3 (To.VT To.RC:$src1),
483 (From.VT (bitconvert (From.LdFrag addr:$src2))),
484 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
485 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000486 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000487}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000488
Igor Breger0ede3cb2015-09-20 06:52:42 +0000489multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
490 X86VectorVTInfo To, PatFrag vinsert_insert,
491 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
492 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000493 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000494 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
495 (To.VT (!cast<Instruction>(InstrStr#"rr")
496 To.RC:$src1, From.RC:$src2,
497 (INSERT_get_vinsert_imm To.RC:$ins)))>;
498
499 def : Pat<(vinsert_insert:$ins
500 (To.VT To.RC:$src1),
501 (From.VT (bitconvert (From.LdFrag addr:$src2))),
502 (iPTR imm)),
503 (To.VT (!cast<Instruction>(InstrStr#"rm")
504 To.RC:$src1, addr:$src2,
505 (INSERT_get_vinsert_imm To.RC:$ins)))>;
506 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000507}
508
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000509multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
510 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000511
512 let Predicates = [HasVLX] in
513 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
514 X86VectorVTInfo< 4, EltVT32, VR128X>,
515 X86VectorVTInfo< 8, EltVT32, VR256X>,
516 vinsert128_insert>, EVEX_V256;
517
518 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000519 X86VectorVTInfo< 4, EltVT32, VR128X>,
520 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000521 vinsert128_insert>, EVEX_V512;
522
523 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000524 X86VectorVTInfo< 4, EltVT64, VR256X>,
525 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000526 vinsert256_insert>, VEX_W, EVEX_V512;
527
528 let Predicates = [HasVLX, HasDQI] in
529 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
530 X86VectorVTInfo< 2, EltVT64, VR128X>,
531 X86VectorVTInfo< 4, EltVT64, VR256X>,
532 vinsert128_insert>, VEX_W, EVEX_V256;
533
534 let Predicates = [HasDQI] in {
535 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
536 X86VectorVTInfo< 2, EltVT64, VR128X>,
537 X86VectorVTInfo< 8, EltVT64, VR512>,
538 vinsert128_insert>, VEX_W, EVEX_V512;
539
540 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
541 X86VectorVTInfo< 8, EltVT32, VR256X>,
542 X86VectorVTInfo<16, EltVT32, VR512>,
543 vinsert256_insert>, EVEX_V512;
544 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000545}
546
Adam Nemet4e2ef472014-10-02 23:18:28 +0000547defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
548defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000549
Igor Breger0ede3cb2015-09-20 06:52:42 +0000550// Codegen pattern with the alternative types,
551// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
552defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
553 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
554defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
555 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
556
557defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
558 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
559defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
560 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
561
562defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
563 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
564defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
565 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
566
567// Codegen pattern with the alternative types insert VEC128 into VEC256
568defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
569 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
570defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
571 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
572// Codegen pattern with the alternative types insert VEC128 into VEC512
573defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
574 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
575defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
576 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
577// Codegen pattern with the alternative types insert VEC256 into VEC512
578defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
579 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
580defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
581 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
582
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000583// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000584let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000585def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000586 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000587 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000588 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000589 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000590def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000591 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000592 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000593 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000594 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
595 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper43973152016-10-09 06:41:47 +0000596}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000597
598//===----------------------------------------------------------------------===//
599// AVX-512 VECTOR EXTRACT
600//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000601
Igor Breger7f69a992015-09-10 12:54:54 +0000602multiclass vextract_for_size<int Opcode,
Craig Topperd4e58072016-10-31 05:55:57 +0000603 X86VectorVTInfo From, X86VectorVTInfo To,
604 PatFrag vextract_extract,
605 SDNodeXForm EXTRACT_get_vextract_imm> {
Igor Breger7f69a992015-09-10 12:54:54 +0000606
607 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
608 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
609 // vextract_extract), we interesting only in patterns without mask,
610 // intrinsics pattern match generated bellow.
611 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
612 (ins From.RC:$src1, i32u8imm:$idx),
613 "vextract" # To.EltTypeName # "x" # To.NumElts,
614 "$idx, $src1", "$src1, $idx",
615 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
616 (iPTR imm)))]>,
617 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000618 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
619 (ins To.MemOp:$dst, From.RC:$src1, i32u8imm:$idx),
620 "vextract" # To.EltTypeName # "x" # To.NumElts #
621 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
622 [(store (To.VT (vextract_extract:$idx
623 (From.VT From.RC:$src1), (iPTR imm))),
624 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000625
Craig Toppere1cac152016-06-07 07:27:54 +0000626 let mayStore = 1, hasSideEffects = 0 in
627 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
628 (ins To.MemOp:$dst, To.KRCWM:$mask,
629 From.RC:$src1, i32u8imm:$idx),
630 "vextract" # To.EltTypeName # "x" # To.NumElts #
631 "\t{$idx, $src1, $dst {${mask}}|"
632 "$dst {${mask}}, $src1, $idx}",
633 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000634 }
Renato Golindb7ea862015-09-09 19:44:40 +0000635
Craig Topperd4e58072016-10-31 05:55:57 +0000636 def : Pat<(To.VT (vselect To.KRCWM:$mask,
637 (vextract_extract:$ext (From.VT From.RC:$src1),
638 (iPTR imm)),
639 To.RC:$src0)),
640 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
641 From.ZSuffix # "rrk")
642 To.RC:$src0, To.KRCWM:$mask, From.RC:$src1,
643 (EXTRACT_get_vextract_imm To.RC:$ext))>;
644
645 def : Pat<(To.VT (vselect To.KRCWM:$mask,
646 (vextract_extract:$ext (From.VT From.RC:$src1),
647 (iPTR imm)),
648 To.ImmAllZerosV)),
649 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
650 From.ZSuffix # "rrkz")
651 To.KRCWM:$mask, From.RC:$src1,
652 (EXTRACT_get_vextract_imm To.RC:$ext))>;
Igor Bregerac29a822015-09-09 14:35:09 +0000653}
654
Igor Bregerdefab3c2015-10-08 12:55:01 +0000655// Codegen pattern for the alternative types
656multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
657 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000658 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000659 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000660 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
661 (To.VT (!cast<Instruction>(InstrStr#"rr")
662 From.RC:$src1,
663 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000664 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
665 (iPTR imm))), addr:$dst),
666 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
667 (EXTRACT_get_vextract_imm To.RC:$ext))>;
668 }
Igor Breger7f69a992015-09-10 12:54:54 +0000669}
670
671multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Craig Topperd4e58072016-10-31 05:55:57 +0000672 ValueType EltVT64, int Opcode256> {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000673 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000674 X86VectorVTInfo<16, EltVT32, VR512>,
675 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000676 vextract128_extract,
677 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000678 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000679 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000680 X86VectorVTInfo< 8, EltVT64, VR512>,
681 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000682 vextract256_extract,
683 EXTRACT_get_vextract256_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000684 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
685 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000686 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000687 X86VectorVTInfo< 8, EltVT32, VR256X>,
688 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000689 vextract128_extract,
690 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000691 EVEX_V256, EVEX_CD8<32, CD8VT4>;
692 let Predicates = [HasVLX, HasDQI] in
693 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
694 X86VectorVTInfo< 4, EltVT64, VR256X>,
695 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000696 vextract128_extract,
697 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000698 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
699 let Predicates = [HasDQI] in {
700 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
701 X86VectorVTInfo< 8, EltVT64, VR512>,
702 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000703 vextract128_extract,
704 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000705 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
706 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
707 X86VectorVTInfo<16, EltVT32, VR512>,
708 X86VectorVTInfo< 8, EltVT32, VR256X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000709 vextract256_extract,
710 EXTRACT_get_vextract256_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000711 EVEX_V512, EVEX_CD8<32, CD8VT8>;
712 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000713}
714
Adam Nemet55536c62014-09-25 23:48:45 +0000715defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
716defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000717
Igor Bregerdefab3c2015-10-08 12:55:01 +0000718// extract_subvector codegen patterns with the alternative types.
719// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
720defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
721 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
722defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
723 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
724
725defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000726 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000727defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
728 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
729
730defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
731 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
732defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
733 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
734
Craig Topper08a68572016-05-21 22:50:04 +0000735// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000736defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
737 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
738defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
739 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
740
741// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000742defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
743 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
744defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
745 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
746// Codegen pattern with the alternative types extract VEC256 from VEC512
747defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
748 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
749defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
750 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
751
Craig Topper5f3fef82016-05-22 07:40:58 +0000752// A 128-bit subvector extract from the first 256-bit vector position
753// is a subregister copy that needs no instruction.
754def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
755 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
756def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
757 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
758def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
759 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
760def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
761 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
762def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
763 (v8i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_xmm))>;
764def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
765 (v16i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_xmm))>;
766
767// A 256-bit subvector extract from the first 256-bit vector position
768// is a subregister copy that needs no instruction.
769def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
770 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
771def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
772 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
773def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
774 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
775def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
776 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
777def : Pat<(v16i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
778 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm))>;
779def : Pat<(v32i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
780 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm))>;
781
782let AddedComplexity = 25 in { // to give priority over vinsertf128rm
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000783// A 128-bit subvector insert to the first 512-bit vector position
784// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000785def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
786 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
787def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
788 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
789def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
790 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
791def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
792 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
793def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
794 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
795def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
796 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000797
Craig Topper5f3fef82016-05-22 07:40:58 +0000798// A 256-bit subvector insert to the first 512-bit vector position
799// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000800def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000801 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000802def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000803 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000804def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000805 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000806def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000807 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000808def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000809 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000810def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000811 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Craig Toppera1041ff2016-05-22 07:40:40 +0000812}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000813
814// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +0000815def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000816 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000817 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000818 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
819 EVEX;
820
Craig Topper03b849e2016-05-21 22:50:11 +0000821def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000822 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000823 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000824 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000825 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000826
827//===---------------------------------------------------------------------===//
828// AVX-512 BROADCAST
829//---
Igor Breger131008f2016-05-01 08:40:00 +0000830// broadcast with a scalar argument.
831multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
832 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000833
Igor Breger131008f2016-05-01 08:40:00 +0000834 let isCodeGenOnly = 1 in {
835 def r_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
836 (ins SrcInfo.FRC:$src), OpcodeStr#"\t{$src, $dst|$dst, $src}",
837 [(set DestInfo.RC:$dst, (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)))]>,
838 Requires<[HasAVX512]>, T8PD, EVEX;
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000839
Igor Breger131008f2016-05-01 08:40:00 +0000840 let Constraints = "$src0 = $dst" in
841 def rk_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
842 (ins DestInfo.RC:$src0, DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
843 OpcodeStr#"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000844 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000845 (vselect DestInfo.KRCWM:$mask,
846 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
847 DestInfo.RC:$src0))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000848 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_K;
Igor Breger131008f2016-05-01 08:40:00 +0000849
850 def rkz_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
851 (ins DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
852 OpcodeStr#"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000853 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000854 (vselect DestInfo.KRCWM:$mask,
855 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
856 DestInfo.ImmAllZerosV))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000857 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_KZ;
Igor Breger131008f2016-05-01 08:40:00 +0000858 } // let isCodeGenOnly = 1 in
859}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000860
Igor Breger21296d22015-10-20 11:56:42 +0000861multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
862 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topper80934372016-07-16 03:42:59 +0000863 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger21296d22015-10-20 11:56:42 +0000864 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
865 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
866 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
867 T8PD, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000868 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +0000869 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere1cac152016-06-07 07:27:54 +0000870 (DestInfo.VT (X86VBroadcast
871 (SrcInfo.ScalarLdFrag addr:$src)))>,
872 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +0000873 }
Craig Toppere1cac152016-06-07 07:27:54 +0000874
Craig Topper80934372016-07-16 03:42:59 +0000875 def : Pat<(DestInfo.VT (X86VBroadcast
876 (SrcInfo.VT (scalar_to_vector
877 (SrcInfo.ScalarLdFrag addr:$src))))),
878 (!cast<Instruction>(NAME#DestInfo.ZSuffix#m) addr:$src)>;
879 let AddedComplexity = 20 in
880 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
881 (X86VBroadcast
882 (SrcInfo.VT (scalar_to_vector
883 (SrcInfo.ScalarLdFrag addr:$src)))),
884 DestInfo.RC:$src0)),
885 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
886 DestInfo.RC:$src0, DestInfo.KRCWM:$mask, addr:$src)>;
887 let AddedComplexity = 30 in
888 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
889 (X86VBroadcast
890 (SrcInfo.VT (scalar_to_vector
891 (SrcInfo.ScalarLdFrag addr:$src)))),
892 DestInfo.ImmAllZerosV)),
893 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mkz)
894 DestInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000895}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000896
Craig Topper80934372016-07-16 03:42:59 +0000897multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +0000898 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +0000899 let Predicates = [HasAVX512] in
900 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
901 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
902 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000903
904 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000905 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000906 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +0000907 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000908 }
909}
910
Craig Topper80934372016-07-16 03:42:59 +0000911multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
912 AVX512VLVectorVTInfo _> {
913 let Predicates = [HasAVX512] in
914 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
915 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
916 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000917
Craig Topper80934372016-07-16 03:42:59 +0000918 let Predicates = [HasVLX] in {
919 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
920 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
921 EVEX_V256;
922 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
923 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
924 EVEX_V128;
925 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000926}
Craig Topper80934372016-07-16 03:42:59 +0000927defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
928 avx512vl_f32_info>;
929defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
930 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000931
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000932def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000933 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000934def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000935 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000936
Robert Khasanovcbc57032014-12-09 16:38:41 +0000937multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
938 RegisterClass SrcRC> {
Igor Breger0aeda372016-02-07 08:30:50 +0000939 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000940 (ins SrcRC:$src),
941 "vpbroadcast"##_.Suffix, "$src", "$src",
Igor Breger0aeda372016-02-07 08:30:50 +0000942 (_.VT (X86VBroadcast SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000943}
944
Robert Khasanovcbc57032014-12-09 16:38:41 +0000945multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
946 RegisterClass SrcRC, Predicate prd> {
947 let Predicates = [prd] in
948 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
949 let Predicates = [prd, HasVLX] in {
950 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
951 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
952 }
953}
954
Igor Breger0aeda372016-02-07 08:30:50 +0000955let isCodeGenOnly = 1 in {
956defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR8,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000957 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000958defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR16,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000959 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000960}
961let isAsmParserOnly = 1 in {
962 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
963 GR32, HasBWI>;
964 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000965 GR32, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000966}
Robert Khasanovcbc57032014-12-09 16:38:41 +0000967defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
968 HasAVX512>;
969defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
970 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000971
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000972def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000973 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000974def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000975 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000976
Igor Breger21296d22015-10-20 11:56:42 +0000977// Provide aliases for broadcast from the same register class that
978// automatically does the extract.
979multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
980 X86VectorVTInfo SrcInfo> {
981 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
982 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
983 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
984}
985
986multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
987 AVX512VLVectorVTInfo _, Predicate prd> {
988 let Predicates = [prd] in {
989 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
990 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
991 EVEX_V512;
992 // Defined separately to avoid redefinition.
993 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
994 }
995 let Predicates = [prd, HasVLX] in {
996 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
997 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
998 EVEX_V256;
999 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1000 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001001 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001002}
1003
Igor Breger21296d22015-10-20 11:56:42 +00001004defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1005 avx512vl_i8_info, HasBWI>;
1006defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1007 avx512vl_i16_info, HasBWI>;
1008defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1009 avx512vl_i32_info, HasAVX512>;
1010defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1011 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001012
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001013multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1014 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001015 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001016 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1017 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001018 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001019 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001020}
1021
Craig Topperbe351ee2016-10-01 06:01:23 +00001022let Predicates = [HasVLX, HasBWI] in {
1023 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1024 // This means we'll encounter truncated i32 loads; match that here.
1025 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1026 (VPBROADCASTWZ128m addr:$src)>;
1027 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1028 (VPBROADCASTWZ256m addr:$src)>;
1029 def : Pat<(v8i16 (X86VBroadcast
1030 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1031 (VPBROADCASTWZ128m addr:$src)>;
1032 def : Pat<(v16i16 (X86VBroadcast
1033 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1034 (VPBROADCASTWZ256m addr:$src)>;
1035}
1036
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001037//===----------------------------------------------------------------------===//
1038// AVX-512 BROADCAST SUBVECTORS
1039//
1040
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001041defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1042 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001043 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001044defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1045 v16f32_info, v4f32x_info>,
1046 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1047defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1048 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001049 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001050defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1051 v8f64_info, v4f64x_info>, VEX_W,
1052 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1053
Craig Topper715ad7f2016-10-16 23:29:51 +00001054let Predicates = [HasAVX512] in {
1055def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1056 (VBROADCASTI64X4rm addr:$src)>;
1057def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1058 (VBROADCASTI64X4rm addr:$src)>;
1059
1060// Provide fallback in case the load node that is used in the patterns above
1061// is used by additional users, which prevents the pattern selection.
1062def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1063 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1064 (v8f32 VR256X:$src), 1)>;
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001065def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))),
1066 (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1067 (v4f64 VR256X:$src), 1)>;
1068def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))),
1069 (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1070 (v4i64 VR256X:$src), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001071def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1072 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1073 (v8i32 VR256X:$src), 1)>;
1074def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1075 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1076 (v16i16 VR256X:$src), 1)>;
1077def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1078 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1079 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001080
1081def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1082 (VBROADCASTI32X4rm addr:$src)>;
1083def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1084 (VBROADCASTI32X4rm addr:$src)>;
1085
1086// Provide fallback in case the load node that is used in the patterns above
1087// is used by additional users, which prevents the pattern selection.
1088def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1089 (VINSERTF64x4Zrr
1090 (VINSERTF32x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
1091 VR128X:$src, sub_xmm),
1092 VR128X:$src, 1),
1093 (EXTRACT_SUBREG
1094 (v8f64 (VINSERTF32x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
1095 VR128X:$src, sub_xmm),
1096 VR128X:$src, 1)), sub_ymm), 1)>;
1097def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1098 (VINSERTI64x4Zrr
1099 (VINSERTI32x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
1100 VR128X:$src, sub_xmm),
1101 VR128X:$src, 1),
1102 (EXTRACT_SUBREG
1103 (v8i64 (VINSERTI32x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
1104 VR128X:$src, sub_xmm),
1105 VR128X:$src, 1)), sub_ymm), 1)>;
1106
1107def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
1108 (VINSERTI64x4Zrr
1109 (VINSERTI32x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)),
1110 VR128X:$src, sub_xmm),
1111 VR128X:$src, 1),
1112 (EXTRACT_SUBREG
1113 (v32i16 (VINSERTI32x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)),
1114 VR128X:$src, sub_xmm),
1115 VR128X:$src, 1)), sub_ymm), 1)>;
1116def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
1117 (VINSERTI64x4Zrr
1118 (VINSERTI32x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)),
1119 VR128X:$src, sub_xmm),
1120 VR128X:$src, 1),
1121 (EXTRACT_SUBREG
1122 (v64i8 (VINSERTI32x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)),
1123 VR128X:$src, sub_xmm),
1124 VR128X:$src, 1)), sub_ymm), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001125}
1126
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001127let Predicates = [HasVLX] in {
1128defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1129 v8i32x_info, v4i32x_info>,
1130 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1131defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1132 v8f32x_info, v4f32x_info>,
1133 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001134
1135def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1136 (VBROADCASTI32X4Z256rm addr:$src)>;
1137def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1138 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001139
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001140// Provide fallback in case the load node that is used in the patterns above
1141// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001142def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001143 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001144 (v4f32 VR128X:$src), 1)>;
1145def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001146 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001147 (v4i32 VR128X:$src), 1)>;
1148def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001149 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001150 (v8i16 VR128X:$src), 1)>;
1151def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001152 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001153 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001154}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001155
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001156let Predicates = [HasVLX, HasDQI] in {
1157defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1158 v4i64x_info, v2i64x_info>, VEX_W,
1159 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1160defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1161 v4f64x_info, v2f64x_info>, VEX_W,
1162 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperf18b9202016-10-16 04:54:26 +00001163
1164// Provide fallback in case the load node that is used in the patterns above
1165// is used by additional users, which prevents the pattern selection.
1166def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1167 (VINSERTF64x2Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1168 (v2f64 VR128X:$src), 1)>;
1169def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1170 (VINSERTI64x2Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1171 (v2i64 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001172}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001173
1174let Predicates = [HasVLX, NoDQI] in {
1175def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1176 (VBROADCASTF32X4Z256rm addr:$src)>;
1177def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1178 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001179
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001180// Provide fallback in case the load node that is used in the patterns above
1181// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001182def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001183 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001184 (v2f64 VR128X:$src), 1)>;
1185def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001186 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1187 (v2i64 VR128X:$src), 1)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001188}
1189
Craig Topper715ad7f2016-10-16 23:29:51 +00001190let Predicates = [HasAVX512, NoDQI] in {
Craig Toppera4dc3402016-10-19 04:44:17 +00001191def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1192 (VBROADCASTF32X4rm addr:$src)>;
1193def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1194 (VBROADCASTI32X4rm addr:$src)>;
1195
1196def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
1197 (VINSERTF64x4Zrr
1198 (VINSERTF32x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
1199 VR128X:$src, sub_xmm),
1200 VR128X:$src, 1),
1201 (EXTRACT_SUBREG
1202 (v16f32 (VINSERTF32x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
1203 VR128X:$src, sub_xmm),
1204 VR128X:$src, 1)), sub_ymm), 1)>;
1205def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
1206 (VINSERTI64x4Zrr
1207 (VINSERTI32x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
1208 VR128X:$src, sub_xmm),
1209 VR128X:$src, 1),
1210 (EXTRACT_SUBREG
1211 (v16i32 (VINSERTI32x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
1212 VR128X:$src, sub_xmm),
1213 VR128X:$src, 1)), sub_ymm), 1)>;
1214
Craig Topper715ad7f2016-10-16 23:29:51 +00001215def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1216 (VBROADCASTF64X4rm addr:$src)>;
1217def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1218 (VBROADCASTI64X4rm addr:$src)>;
1219
1220// Provide fallback in case the load node that is used in the patterns above
1221// is used by additional users, which prevents the pattern selection.
1222def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1223 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1224 (v8f32 VR256X:$src), 1)>;
1225def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1226 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1227 (v8i32 VR256X:$src), 1)>;
1228}
1229
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001230let Predicates = [HasDQI] in {
1231defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1232 v8i64_info, v2i64x_info>, VEX_W,
1233 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1234defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1235 v16i32_info, v8i32x_info>,
1236 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1237defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1238 v8f64_info, v2f64x_info>, VEX_W,
1239 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1240defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1241 v16f32_info, v8f32x_info>,
1242 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001243
1244// Provide fallback in case the load node that is used in the patterns above
1245// is used by additional users, which prevents the pattern selection.
1246def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1247 (VINSERTF32x8Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1248 (v8f32 VR256X:$src), 1)>;
1249def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1250 (VINSERTI32x8Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1251 (v8i32 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001252
1253def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
1254 (VINSERTF32x8Zrr
1255 (VINSERTF32x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
1256 VR128X:$src, sub_xmm),
1257 VR128X:$src, 1),
1258 (EXTRACT_SUBREG
1259 (v16f32 (VINSERTF32x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
1260 VR128X:$src, sub_xmm),
1261 VR128X:$src, 1)), sub_ymm), 1)>;
1262def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
1263 (VINSERTI32x8Zrr
1264 (VINSERTI32x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
1265 VR128X:$src, sub_xmm),
1266 VR128X:$src, 1),
1267 (EXTRACT_SUBREG
1268 (v16i32 (VINSERTI32x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
1269 VR128X:$src, sub_xmm),
1270 VR128X:$src, 1)), sub_ymm), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001271}
Adam Nemet73f72e12014-06-27 00:43:38 +00001272
Igor Bregerfa798a92015-11-02 07:39:36 +00001273multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001274 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001275 let Predicates = [HasDQI] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001276 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info512, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001277 EVEX_V512;
1278 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001279 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info256, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001280 EVEX_V256;
1281}
1282
1283multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001284 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1285 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001286
1287 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001288 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info128, _Src.info128>,
1289 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001290}
1291
Craig Topper51e052f2016-10-15 16:26:02 +00001292defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1293 avx512vl_i32_info, avx512vl_i64_info>;
1294defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1295 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001296
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001297def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001298 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001299def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1300 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1301
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001302def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001303 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001304def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1305 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001306
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001307//===----------------------------------------------------------------------===//
1308// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1309//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001310multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1311 X86VectorVTInfo _, RegisterClass KRC> {
1312 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001313 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001314 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001315}
1316
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001317multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001318 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1319 let Predicates = [HasCDI] in
1320 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1321 let Predicates = [HasCDI, HasVLX] in {
1322 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1323 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1324 }
1325}
1326
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001327defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001328 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001329defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001330 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001331
1332//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001333// -- VPERMI2 - 3 source operands form --
Craig Topper4fa3b502016-09-06 06:56:59 +00001334multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001335let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001336 // The index operand in the pattern should really be an integer type. However,
1337 // if we do that and it happens to come from a bitcast, then it becomes
1338 // difficult to find the bitcast needed to convert the index to the
1339 // destination type for the passthru since it will be folded with the bitcast
1340 // of the index operand.
1341 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001342 (ins _.RC:$src2, _.RC:$src3),
1343 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001344 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3)), 1>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001345 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001346
Craig Topper4fa3b502016-09-06 06:56:59 +00001347 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001348 (ins _.RC:$src2, _.MemOp:$src3),
1349 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001350 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001351 (_.VT (bitconvert (_.LdFrag addr:$src3))))), 1>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001352 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001353 }
1354}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001355multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001356 X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001357 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Craig Topper4fa3b502016-09-06 06:56:59 +00001358 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001359 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1360 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1361 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001362 (_.VT (X86VPermi2X _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001363 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1364 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001365}
1366
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001367multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001368 AVX512VLVectorVTInfo VTInfo> {
1369 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>,
1370 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001371 let Predicates = [HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001372 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>,
1373 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1374 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>,
1375 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001376 }
1377}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001378
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001379multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001380 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001381 Predicate Prd> {
1382 let Predicates = [Prd] in
Craig Topper4fa3b502016-09-06 06:56:59 +00001383 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001384 let Predicates = [Prd, HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001385 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1386 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001387 }
1388}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001389
Craig Topperaad5f112015-11-30 00:13:24 +00001390defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
Craig Topper4fa3b502016-09-06 06:56:59 +00001391 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001392defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
Craig Topper4fa3b502016-09-06 06:56:59 +00001393 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001394defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
Craig Topper4fa3b502016-09-06 06:56:59 +00001395 avx512vl_i16_info, HasBWI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001396 VEX_W, EVEX_CD8<16, CD8VF>;
1397defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
Craig Topper4fa3b502016-09-06 06:56:59 +00001398 avx512vl_i8_info, HasVBMI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001399 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001400defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
Craig Topper4fa3b502016-09-06 06:56:59 +00001401 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001402defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
Craig Topper4fa3b502016-09-06 06:56:59 +00001403 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001404
Craig Topperaad5f112015-11-30 00:13:24 +00001405// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001406multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001407 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001408let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001409 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1410 (ins IdxVT.RC:$src2, _.RC:$src3),
1411 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001412 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)), 1>,
1413 EVEX_4V, AVX5128IBase;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001414
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001415 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1416 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1417 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001418 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001419 (bitconvert (_.LdFrag addr:$src3)))), 1>,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001420 EVEX_4V, AVX5128IBase;
1421 }
1422}
1423multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001424 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001425 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001426 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1427 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1428 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1429 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001430 (_.VT (X86VPermt2 _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001431 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1432 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001433}
1434
1435multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001436 AVX512VLVectorVTInfo VTInfo,
1437 AVX512VLVectorVTInfo ShuffleMask> {
1438 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001439 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001440 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001441 ShuffleMask.info512>, EVEX_V512;
1442 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001443 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001444 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001445 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001446 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001447 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001448 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001449 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1450 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001451 }
1452}
1453
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001454multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001455 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001456 AVX512VLVectorVTInfo Idx,
1457 Predicate Prd> {
1458 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001459 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1460 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001461 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001462 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1463 Idx.info128>, EVEX_V128;
1464 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1465 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001466 }
1467}
1468
Craig Toppera47576f2015-11-26 20:21:29 +00001469defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001470 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001471defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001472 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001473defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1474 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1475 VEX_W, EVEX_CD8<16, CD8VF>;
1476defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1477 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1478 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001479defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001480 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001481defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001482 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001483
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001484//===----------------------------------------------------------------------===//
1485// AVX-512 - BLEND using mask
1486//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001487multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1488 let ExeDomain = _.ExeDomain in {
Craig Toppere1cac152016-06-07 07:27:54 +00001489 let hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001490 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1491 (ins _.RC:$src1, _.RC:$src2),
1492 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001493 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001494 []>, EVEX_4V;
1495 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1496 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001497 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001498 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Simon Pilgrim916485c2016-08-18 11:22:22 +00001499 [(set _.RC:$dst, (vselect _.KRCWM:$mask,
Igor Breger64cfd3a2016-06-15 07:30:38 +00001500 (_.VT _.RC:$src2),
1501 (_.VT _.RC:$src1)))]>, EVEX_4V, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001502 let hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001503 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1504 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1505 !strconcat(OpcodeStr,
1506 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1507 []>, EVEX_4V, EVEX_KZ;
Craig Toppere1cac152016-06-07 07:27:54 +00001508 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001509 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1510 (ins _.RC:$src1, _.MemOp:$src2),
1511 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001512 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001513 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1514 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1515 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001516 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001517 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Igor Breger64cfd3a2016-06-15 07:30:38 +00001518 [(set _.RC:$dst, (vselect _.KRCWM:$mask,
1519 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1520 (_.VT _.RC:$src1)))]>,
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001521 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Craig Toppere1cac152016-06-07 07:27:54 +00001522 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001523 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1524 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1525 !strconcat(OpcodeStr,
1526 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1527 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1528 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001529}
1530multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1531
Craig Topper81f20aa2017-01-07 22:20:26 +00001532 let mayLoad = 1, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001533 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1534 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1535 !strconcat(OpcodeStr,
1536 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1537 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Craig Topper81f20aa2017-01-07 22:20:26 +00001538 []>, EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001539
1540 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1541 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1542 !strconcat(OpcodeStr,
1543 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1544 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001545 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper81f20aa2017-01-07 22:20:26 +00001546 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001547}
1548
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001549multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1550 AVX512VLVectorVTInfo VTInfo> {
1551 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1552 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001553
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001554 let Predicates = [HasVLX] in {
1555 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1556 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1557 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1558 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1559 }
1560}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001561
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001562multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1563 AVX512VLVectorVTInfo VTInfo> {
1564 let Predicates = [HasBWI] in
1565 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001566
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001567 let Predicates = [HasBWI, HasVLX] in {
1568 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1569 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1570 }
1571}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001572
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001573
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001574defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1575defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1576defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1577defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1578defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1579defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001580
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001581
Craig Topper0fcf9252016-06-07 07:27:51 +00001582let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001583def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1584 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001585 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001586 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Craig Topper61403202016-09-19 02:53:43 +00001587 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
1588 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001589
1590def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1591 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001592 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001593 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Craig Topper61403202016-09-19 02:53:43 +00001594 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
1595 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001596}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001597//===----------------------------------------------------------------------===//
1598// Compare Instructions
1599//===----------------------------------------------------------------------===//
1600
1601// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001602
1603multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1604
1605 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1606 (outs _.KRC:$dst),
1607 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1608 "vcmp${cc}"#_.Suffix,
1609 "$src2, $src1", "$src1, $src2",
1610 (OpNode (_.VT _.RC:$src1),
1611 (_.VT _.RC:$src2),
1612 imm:$cc)>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001613 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1614 (outs _.KRC:$dst),
1615 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1616 "vcmp${cc}"#_.Suffix,
1617 "$src2, $src1", "$src1, $src2",
1618 (OpNode (_.VT _.RC:$src1),
1619 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
1620 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001621
1622 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1623 (outs _.KRC:$dst),
1624 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1625 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001626 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001627 (OpNodeRnd (_.VT _.RC:$src1),
1628 (_.VT _.RC:$src2),
1629 imm:$cc,
1630 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1631 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001632 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001633 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1634 (outs VK1:$dst),
1635 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1636 "vcmp"#_.Suffix,
1637 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1638 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1639 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001640 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001641 "vcmp"#_.Suffix,
1642 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1643 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1644
1645 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1646 (outs _.KRC:$dst),
1647 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1648 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001649 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001650 EVEX_4V, EVEX_B;
1651 }// let isAsmParserOnly = 1, hasSideEffects = 0
1652
1653 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001654 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001655 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1656 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1657 !strconcat("vcmp${cc}", _.Suffix,
1658 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1659 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1660 _.FRC:$src2,
1661 imm:$cc))],
1662 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001663 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1664 (outs _.KRC:$dst),
1665 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1666 !strconcat("vcmp${cc}", _.Suffix,
1667 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1668 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1669 (_.ScalarLdFrag addr:$src2),
1670 imm:$cc))],
1671 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001672 }
1673}
1674
1675let Predicates = [HasAVX512] in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001676 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1677 AVX512XSIi8Base;
1678 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1679 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001680}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001681
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001682multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001683 X86VectorVTInfo _, bit IsCommutable> {
1684 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001685 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001686 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1687 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1688 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001689 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1690 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001691 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1692 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1693 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1694 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001695 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001696 def rrk : AVX512BI<opc, MRMSrcReg,
1697 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1698 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1699 "$dst {${mask}}, $src1, $src2}"),
1700 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1701 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1702 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001703 def rmk : AVX512BI<opc, MRMSrcMem,
1704 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1705 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1706 "$dst {${mask}}, $src1, $src2}"),
1707 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1708 (OpNode (_.VT _.RC:$src1),
1709 (_.VT (bitconvert
1710 (_.LdFrag addr:$src2))))))],
1711 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001712}
1713
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001714multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001715 X86VectorVTInfo _, bit IsCommutable> :
1716 avx512_icmp_packed<opc, OpcodeStr, OpNode, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001717 def rmb : AVX512BI<opc, MRMSrcMem,
1718 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1719 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1720 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1721 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1722 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1723 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1724 def rmbk : AVX512BI<opc, MRMSrcMem,
1725 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1726 _.ScalarMemOp:$src2),
1727 !strconcat(OpcodeStr,
1728 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1729 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1730 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1731 (OpNode (_.VT _.RC:$src1),
1732 (X86VBroadcast
1733 (_.ScalarLdFrag addr:$src2)))))],
1734 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001735}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001736
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001737multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001738 AVX512VLVectorVTInfo VTInfo, Predicate prd,
1739 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001740 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001741 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512,
1742 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001743
1744 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001745 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256,
1746 IsCommutable>, EVEX_V256;
1747 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128,
1748 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001749 }
1750}
1751
1752multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1753 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
Craig Topper392cd032016-09-03 16:28:03 +00001754 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001755 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001756 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
1757 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001758
1759 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001760 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
1761 IsCommutable>, EVEX_V256;
1762 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
1763 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001764 }
1765}
1766
1767defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001768 avx512vl_i8_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001769 EVEX_CD8<8, CD8VF>;
1770
1771defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001772 avx512vl_i16_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001773 EVEX_CD8<16, CD8VF>;
1774
Robert Khasanovf70f7982014-09-18 14:06:55 +00001775defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001776 avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001777 EVEX_CD8<32, CD8VF>;
1778
Robert Khasanovf70f7982014-09-18 14:06:55 +00001779defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001780 avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001781 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1782
1783defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1784 avx512vl_i8_info, HasBWI>,
1785 EVEX_CD8<8, CD8VF>;
1786
1787defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1788 avx512vl_i16_info, HasBWI>,
1789 EVEX_CD8<16, CD8VF>;
1790
Robert Khasanovf70f7982014-09-18 14:06:55 +00001791defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001792 avx512vl_i32_info, HasAVX512>,
1793 EVEX_CD8<32, CD8VF>;
1794
Robert Khasanovf70f7982014-09-18 14:06:55 +00001795defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001796 avx512vl_i64_info, HasAVX512>,
1797 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001798
Craig Topper8b9e6712016-09-02 04:25:30 +00001799let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001800def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001801 (COPY_TO_REGCLASS (VPCMPGTDZrr
Craig Topper61403202016-09-19 02:53:43 +00001802 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1803 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001804
1805def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001806 (COPY_TO_REGCLASS (VPCMPEQDZrr
Craig Topper61403202016-09-19 02:53:43 +00001807 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1808 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Craig Topper8b9e6712016-09-02 04:25:30 +00001809}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001810
Robert Khasanov29e3b962014-08-27 09:34:37 +00001811multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1812 X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00001813 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001814 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001815 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001816 !strconcat("vpcmp${cc}", Suffix,
1817 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001818 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1819 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001820 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1821 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001822 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001823 !strconcat("vpcmp${cc}", Suffix,
1824 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001825 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1826 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001827 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001828 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1829 def rrik : AVX512AIi8<opc, MRMSrcReg,
1830 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001831 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001832 !strconcat("vpcmp${cc}", Suffix,
1833 "\t{$src2, $src1, $dst {${mask}}|",
1834 "$dst {${mask}}, $src1, $src2}"),
1835 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1836 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001837 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001838 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001839 def rmik : AVX512AIi8<opc, MRMSrcMem,
1840 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001841 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001842 !strconcat("vpcmp${cc}", Suffix,
1843 "\t{$src2, $src1, $dst {${mask}}|",
1844 "$dst {${mask}}, $src1, $src2}"),
1845 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1846 (OpNode (_.VT _.RC:$src1),
1847 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001848 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001849 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1850
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001851 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001852 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001853 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001854 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001855 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1856 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001857 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001858 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001859 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001860 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001861 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1862 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001863 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001864 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1865 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001866 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001867 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001868 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1869 "$dst {${mask}}, $src1, $src2, $cc}"),
1870 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001871 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001872 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1873 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001874 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001875 !strconcat("vpcmp", Suffix,
1876 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1877 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001878 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001879 }
1880}
1881
Robert Khasanov29e3b962014-08-27 09:34:37 +00001882multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001883 X86VectorVTInfo _> :
1884 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001885 def rmib : AVX512AIi8<opc, MRMSrcMem,
1886 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001887 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001888 !strconcat("vpcmp${cc}", Suffix,
1889 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1890 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1891 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1892 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001893 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001894 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1895 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1896 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001897 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001898 !strconcat("vpcmp${cc}", Suffix,
1899 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1900 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1901 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1902 (OpNode (_.VT _.RC:$src1),
1903 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001904 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001905 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001906
Robert Khasanov29e3b962014-08-27 09:34:37 +00001907 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001908 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001909 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1910 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001911 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001912 !strconcat("vpcmp", Suffix,
1913 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1914 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1915 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1916 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1917 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001918 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001919 !strconcat("vpcmp", Suffix,
1920 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1921 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1922 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1923 }
1924}
1925
1926multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1927 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1928 let Predicates = [prd] in
1929 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1930
1931 let Predicates = [prd, HasVLX] in {
1932 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1933 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1934 }
1935}
1936
1937multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1938 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1939 let Predicates = [prd] in
1940 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1941 EVEX_V512;
1942
1943 let Predicates = [prd, HasVLX] in {
1944 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1945 EVEX_V256;
1946 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1947 EVEX_V128;
1948 }
1949}
1950
1951defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1952 HasBWI>, EVEX_CD8<8, CD8VF>;
1953defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1954 HasBWI>, EVEX_CD8<8, CD8VF>;
1955
1956defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1957 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1958defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1959 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1960
Robert Khasanovf70f7982014-09-18 14:06:55 +00001961defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001962 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001963defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001964 HasAVX512>, EVEX_CD8<32, CD8VF>;
1965
Robert Khasanovf70f7982014-09-18 14:06:55 +00001966defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001967 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001968defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001969 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001970
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001971multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001972
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001973 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1974 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1975 "vcmp${cc}"#_.Suffix,
1976 "$src2, $src1", "$src1, $src2",
1977 (X86cmpm (_.VT _.RC:$src1),
1978 (_.VT _.RC:$src2),
Craig Topper225da2c2016-08-27 05:22:15 +00001979 imm:$cc), 1>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001980
Craig Toppere1cac152016-06-07 07:27:54 +00001981 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1982 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1983 "vcmp${cc}"#_.Suffix,
1984 "$src2, $src1", "$src1, $src2",
1985 (X86cmpm (_.VT _.RC:$src1),
1986 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1987 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001988
Craig Toppere1cac152016-06-07 07:27:54 +00001989 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1990 (outs _.KRC:$dst),
1991 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1992 "vcmp${cc}"#_.Suffix,
1993 "${src2}"##_.BroadcastStr##", $src1",
1994 "$src1, ${src2}"##_.BroadcastStr,
1995 (X86cmpm (_.VT _.RC:$src1),
1996 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1997 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001998 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001999 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002000 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2001 (outs _.KRC:$dst),
2002 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2003 "vcmp"#_.Suffix,
2004 "$cc, $src2, $src1", "$src1, $src2, $cc">;
2005
2006 let mayLoad = 1 in {
2007 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2008 (outs _.KRC:$dst),
2009 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
2010 "vcmp"#_.Suffix,
2011 "$cc, $src2, $src1", "$src1, $src2, $cc">;
2012
2013 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2014 (outs _.KRC:$dst),
2015 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
2016 "vcmp"#_.Suffix,
2017 "$cc, ${src2}"##_.BroadcastStr##", $src1",
2018 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
2019 }
2020 }
2021}
2022
2023multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
2024 // comparison code form (VCMP[EQ/LT/LE/...]
2025 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2026 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2027 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002028 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002029 (X86cmpmRnd (_.VT _.RC:$src1),
2030 (_.VT _.RC:$src2),
2031 imm:$cc,
2032 (i32 FROUND_NO_EXC))>, EVEX_B;
2033
2034 let isAsmParserOnly = 1, hasSideEffects = 0 in {
2035 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2036 (outs _.KRC:$dst),
2037 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2038 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002039 "$cc, {sae}, $src2, $src1",
2040 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002041 }
2042}
2043
2044multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
2045 let Predicates = [HasAVX512] in {
2046 defm Z : avx512_vcmp_common<_.info512>,
2047 avx512_vcmp_sae<_.info512>, EVEX_V512;
2048
2049 }
2050 let Predicates = [HasAVX512,HasVLX] in {
2051 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
2052 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002053 }
2054}
2055
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002056defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
2057 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
2058defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
2059 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002060
2061def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
2062 (COPY_TO_REGCLASS (VCMPPSZrri
Craig Topper61403202016-09-19 02:53:43 +00002063 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2064 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002065 imm:$cc), VK8)>;
2066def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
2067 (COPY_TO_REGCLASS (VPCMPDZrri
Craig Topper61403202016-09-19 02:53:43 +00002068 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2069 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002070 imm:$cc), VK8)>;
2071def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
2072 (COPY_TO_REGCLASS (VPCMPUDZrri
Craig Topper61403202016-09-19 02:53:43 +00002073 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2074 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002075 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002076
Asaf Badouh572bbce2015-09-20 08:46:07 +00002077// ----------------------------------------------------------------
2078// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00002079//handle fpclass instruction mask = op(reg_scalar,imm)
2080// op(mem_scalar,imm)
2081multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2082 X86VectorVTInfo _, Predicate prd> {
2083 let Predicates = [prd] in {
2084 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
2085 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002086 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002087 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2088 (i32 imm:$src2)))], NoItinerary>;
2089 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2090 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2091 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002092 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002093 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002094 (OpNode (_.VT _.RC:$src1),
2095 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002096 let AddedComplexity = 20 in {
Asaf Badouh696e8e02015-10-18 11:04:38 +00002097 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2098 (ins _.MemOp:$src1, i32u8imm:$src2),
2099 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00002100 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002101 [(set _.KRC:$dst,
2102 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
2103 (i32 imm:$src2)))], NoItinerary>;
2104 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2105 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2106 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00002107 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002108 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002109 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
2110 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2111 }
2112 }
2113}
2114
Asaf Badouh572bbce2015-09-20 08:46:07 +00002115//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2116// fpclass(reg_vec, mem_vec, imm)
2117// fpclass(reg_vec, broadcast(eltVt), imm)
2118multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2119 X86VectorVTInfo _, string mem, string broadcast>{
2120 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2121 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002122 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002123 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2124 (i32 imm:$src2)))], NoItinerary>;
2125 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2126 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2127 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002128 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002129 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002130 (OpNode (_.VT _.RC:$src1),
2131 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002132 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2133 (ins _.MemOp:$src1, i32u8imm:$src2),
2134 OpcodeStr##_.Suffix##mem#
2135 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002136 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002137 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2138 (i32 imm:$src2)))], NoItinerary>;
2139 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2140 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2141 OpcodeStr##_.Suffix##mem#
2142 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002143 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002144 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2145 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2146 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2147 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2148 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2149 _.BroadcastStr##", $dst|$dst, ${src1}"
2150 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002151 [(set _.KRC:$dst,(OpNode
2152 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002153 (_.ScalarLdFrag addr:$src1))),
2154 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
2155 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2156 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2157 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2158 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2159 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002160 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
2161 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002162 (_.ScalarLdFrag addr:$src1))),
2163 (i32 imm:$src2))))], NoItinerary>,
2164 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002165}
2166
Asaf Badouh572bbce2015-09-20 08:46:07 +00002167multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002168 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002169 string broadcast>{
2170 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002171 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002172 broadcast>, EVEX_V512;
2173 }
2174 let Predicates = [prd, HasVLX] in {
2175 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
2176 broadcast>, EVEX_V128;
2177 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
2178 broadcast>, EVEX_V256;
2179 }
2180}
2181
2182multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002183 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002184 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002185 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002186 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002187 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2188 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2189 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2190 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2191 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002192}
2193
Asaf Badouh696e8e02015-10-18 11:04:38 +00002194defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2195 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002196
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002197//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002198// Mask register copy, including
2199// - copy between mask registers
2200// - load/store mask registers
2201// - copy from GPR to mask register and vice versa
2202//
2203multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2204 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002205 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00002206 let hasSideEffects = 0 in
2207 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2208 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2209 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2210 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2211 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2212 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2213 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2214 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002215}
2216
2217multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2218 string OpcodeStr,
2219 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002220 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002221 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002222 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002223 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002224 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002225 }
2226}
2227
Robert Khasanov74acbb72014-07-23 14:49:42 +00002228let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002229 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002230 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2231 VEX, PD;
2232
2233let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002234 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002235 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002236 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002237
2238let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002239 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2240 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002241 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2242 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002243 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2244 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002245 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2246 VEX, XD, VEX_W;
2247}
2248
2249// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002250def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2251 (COPY_TO_REGCLASS GR16:$src, VK16)>;
2252def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2253 (COPY_TO_REGCLASS VK16:$src, GR16)>;
2254
2255def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2256 (COPY_TO_REGCLASS GR8:$src, VK8)>;
2257def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2258 (COPY_TO_REGCLASS VK8:$src, GR8)>;
2259
2260def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002261 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002262def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper61403202016-09-19 02:53:43 +00002263 (i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002264 (i16 (COPY_TO_REGCLASS VK16:$src, GR16)), sub_16bit))>;
2265
2266def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002267 (MOVZX32rr8 (COPY_TO_REGCLASS VK8:$src, GR8))>, Requires<[NoDQI]>;
2268def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2269 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002270def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper61403202016-09-19 02:53:43 +00002271 (i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002272 (i8 (COPY_TO_REGCLASS VK8:$src, GR8)), sub_8bit))>;
2273
2274def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2275 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2276def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2277 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2278def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2279 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2280def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2281 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002282
Robert Khasanov74acbb72014-07-23 14:49:42 +00002283// Load/store kreg
2284let Predicates = [HasDQI] in {
2285 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2286 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002287 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2288 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002289
2290 def : Pat<(store VK4:$src, addr:$dst),
2291 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2292 def : Pat<(store VK2:$src, addr:$dst),
2293 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002294 def : Pat<(store VK1:$src, addr:$dst),
2295 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002296
2297 def : Pat<(v2i1 (load addr:$src)),
2298 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2299 def : Pat<(v4i1 (load addr:$src)),
2300 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002301}
2302let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002303 def : Pat<(store VK1:$src, addr:$dst),
2304 (MOV8mr addr:$dst,
2305 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2306 sub_8bit))>;
2307 def : Pat<(store VK2:$src, addr:$dst),
2308 (MOV8mr addr:$dst,
2309 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)),
2310 sub_8bit))>;
2311 def : Pat<(store VK4:$src, addr:$dst),
2312 (MOV8mr addr:$dst,
2313 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002314 sub_8bit))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002315 def : Pat<(store VK8:$src, addr:$dst),
2316 (MOV8mr addr:$dst,
2317 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2318 sub_8bit))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002319
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002320 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002321 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002322 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002323 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002324 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002325 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002326}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002327
Robert Khasanov74acbb72014-07-23 14:49:42 +00002328let Predicates = [HasAVX512] in {
2329 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002330 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002331 def : Pat<(i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002332 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002333 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2334 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002335}
2336let Predicates = [HasBWI] in {
2337 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2338 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002339 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2340 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002341 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2342 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002343 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2344 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002345}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002346
Robert Khasanov74acbb72014-07-23 14:49:42 +00002347let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002348 def : Pat<(i1 (trunc (i64 GR64:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002349 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 (EXTRACT_SUBREG $src, sub_32bit),
2350 (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002351
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002352 def : Pat<(i1 (trunc (i32 GR32:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002353 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 $src, (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002354
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002355 def : Pat<(i1 (trunc (i32 (assertzext_i1 GR32:$src)))),
2356 (COPY_TO_REGCLASS GR32:$src, VK1)>;
2357
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002358 def : Pat<(i1 (trunc (i8 GR8:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002359 (COPY_TO_REGCLASS
Craig Topper61403202016-09-19 02:53:43 +00002360 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2361 GR8:$src, sub_8bit), (i32 1))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002362 VK1)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002363
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002364 def : Pat<(i1 (trunc (i16 GR16:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002365 (COPY_TO_REGCLASS
Craig Topper61403202016-09-19 02:53:43 +00002366 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2367 GR16:$src, sub_16bit), (i32 1))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002368 VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002369
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002370 def : Pat<(i32 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002371 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002372
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002373 def : Pat<(i32 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002374 (COPY_TO_REGCLASS VK1:$src, GR32)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002375
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002376 def : Pat<(i8 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002377 (EXTRACT_SUBREG
2378 (AND32ri8 (KMOVWrk
2379 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002380
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002381 def : Pat<(i8 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002382 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002383
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002384 def : Pat<(i64 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002385 (AND64ri8 (SUBREG_TO_REG (i64 0),
2386 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002387
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002388 def : Pat<(i64 (anyext VK1:$src)),
Craig Topper61403202016-09-19 02:53:43 +00002389 (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002390 (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_32bit)>;
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002391
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002392 def : Pat<(i16 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002393 (EXTRACT_SUBREG
2394 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
2395 sub_16bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002396
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002397 def : Pat<(i16 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002398 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002399}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002400def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2401 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2402def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2403 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2404def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2405 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2406def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2407 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2408def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2409 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2410def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2411 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002412
Igor Bregerd6c187b2016-01-27 08:43:25 +00002413def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2414def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2415def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2416
Igor Bregera77b14d2016-08-11 12:13:46 +00002417def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))), (COPY_TO_REGCLASS VK64:$src, VK1)>;
2418def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))), (COPY_TO_REGCLASS VK32:$src, VK1)>;
2419def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))), (COPY_TO_REGCLASS VK16:$src, VK1)>;
2420def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))), (COPY_TO_REGCLASS VK8:$src, VK1)>;
2421def : Pat<(i1 (X86Vextract VK4:$src, (iPTR 0))), (COPY_TO_REGCLASS VK4:$src, VK1)>;
2422def : Pat<(i1 (X86Vextract VK2:$src, (iPTR 0))), (COPY_TO_REGCLASS VK2:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002423
2424// Mask unary operation
2425// - KNOT
2426multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002427 RegisterClass KRC, SDPatternOperator OpNode,
2428 Predicate prd> {
2429 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002430 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002431 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002432 [(set KRC:$dst, (OpNode KRC:$src))]>;
2433}
2434
Robert Khasanov74acbb72014-07-23 14:49:42 +00002435multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2436 SDPatternOperator OpNode> {
2437 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2438 HasDQI>, VEX, PD;
2439 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2440 HasAVX512>, VEX, PS;
2441 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2442 HasBWI>, VEX, PD, VEX_W;
2443 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2444 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002445}
2446
Craig Topper7b9cc142016-11-03 06:04:28 +00002447defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002448
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002449multiclass avx512_mask_unop_int<string IntName, string InstName> {
2450 let Predicates = [HasAVX512] in
2451 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2452 (i16 GR16:$src)),
2453 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2454 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2455}
2456defm : avx512_mask_unop_int<"knot", "KNOT">;
2457
Robert Khasanov74acbb72014-07-23 14:49:42 +00002458// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00002459let Predicates = [HasAVX512, NoDQI] in
2460def : Pat<(vnot VK8:$src),
2461 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
2462
2463def : Pat<(vnot VK4:$src),
2464 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
2465def : Pat<(vnot VK2:$src),
2466 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002467
2468// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002469// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002470multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002471 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002472 Predicate prd, bit IsCommutable> {
2473 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002474 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2475 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002476 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002477 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2478}
2479
Robert Khasanov595683d2014-07-28 13:46:45 +00002480multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002481 SDPatternOperator OpNode, bit IsCommutable,
2482 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002483 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002484 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002485 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002486 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002487 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002488 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002489 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002490 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002491}
2492
2493def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2494def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002495// These nodes use 'vnot' instead of 'not' to support vectors.
2496def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
2497def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002498
Craig Topper7b9cc142016-11-03 06:04:28 +00002499defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2500defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2501defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, 1>;
2502defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2503defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, 0>;
2504defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002505
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002506multiclass avx512_mask_binop_int<string IntName, string InstName> {
2507 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002508 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2509 (i16 GR16:$src1), (i16 GR16:$src2)),
2510 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2511 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2512 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002513}
2514
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002515defm : avx512_mask_binop_int<"kand", "KAND">;
2516defm : avx512_mask_binop_int<"kandn", "KANDN">;
2517defm : avx512_mask_binop_int<"kor", "KOR">;
2518defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2519defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002520
Craig Topper7b9cc142016-11-03 06:04:28 +00002521multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
2522 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002523 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2524 // for the DQI set, this type is legal and KxxxB instruction is used
2525 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00002526 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002527 (COPY_TO_REGCLASS
2528 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2529 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2530
2531 // All types smaller than 8 bits require conversion anyway
2532 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2533 (COPY_TO_REGCLASS (Inst
2534 (COPY_TO_REGCLASS VK1:$src1, VK16),
2535 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002536 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002537 (COPY_TO_REGCLASS (Inst
2538 (COPY_TO_REGCLASS VK2:$src1, VK16),
2539 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002540 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002541 (COPY_TO_REGCLASS (Inst
2542 (COPY_TO_REGCLASS VK4:$src1, VK16),
2543 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002544}
2545
Craig Topper7b9cc142016-11-03 06:04:28 +00002546defm : avx512_binop_pat<and, and, KANDWrr>;
2547defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
2548defm : avx512_binop_pat<or, or, KORWrr>;
2549defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
2550defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002551
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002552// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002553multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2554 RegisterClass KRCSrc, Predicate prd> {
2555 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002556 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002557 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2558 (ins KRC:$src1, KRC:$src2),
2559 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2560 VEX_4V, VEX_L;
2561
2562 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2563 (!cast<Instruction>(NAME##rr)
2564 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2565 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2566 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002567}
2568
Igor Bregera54a1a82015-09-08 13:10:00 +00002569defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2570defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2571defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002572
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002573// Mask bit testing
2574multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002575 SDNode OpNode, Predicate prd> {
2576 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002577 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002578 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002579 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2580}
2581
Igor Breger5ea0a6812015-08-31 13:30:19 +00002582multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2583 Predicate prdW = HasAVX512> {
2584 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2585 VEX, PD;
2586 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2587 VEX, PS;
2588 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2589 VEX, PS, VEX_W;
2590 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2591 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002592}
2593
2594defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002595defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002596
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002597// Mask shift
2598multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2599 SDNode OpNode> {
2600 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002601 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002602 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002603 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002604 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2605}
2606
2607multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2608 SDNode OpNode> {
2609 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002610 VEX, TAPD, VEX_W;
2611 let Predicates = [HasDQI] in
2612 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2613 VEX, TAPD;
2614 let Predicates = [HasBWI] in {
2615 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2616 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002617 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2618 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002619 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002620}
2621
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002622defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2623defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002624
2625// Mask setting all 0s or 1s
2626multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2627 let Predicates = [HasAVX512] in
2628 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2629 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2630 [(set KRC:$dst, (VT Val))]>;
2631}
2632
2633multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002634 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002635 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002636 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2637 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002638}
2639
2640defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2641defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2642
2643// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2644let Predicates = [HasAVX512] in {
2645 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00002646 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
2647 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002648 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002649 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2650 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002651 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002652 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2653 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002654}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002655
2656// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2657multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2658 RegisterClass RC, ValueType VT> {
2659 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2660 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002661
Igor Bregerf1bd7612016-03-06 07:46:03 +00002662 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002663 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002664}
2665
2666defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2667defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2668defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2669defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2670defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2671
2672defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2673defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2674defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2675defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2676
2677defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2678defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2679defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2680
2681defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2682defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2683
2684defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002685
Igor Breger999ac752016-03-08 15:21:25 +00002686def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002687 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002688 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2689 VK2))>;
2690def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002691 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002692 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2693 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002694def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2695 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002696def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2697 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002698def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2699 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2700
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002701
Igor Breger86724082016-08-14 05:25:07 +00002702// Patterns for kmask shift
2703multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
2704 def : Pat<(VT (X86vshli RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002705 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002706 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002707 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002708 RC))>;
2709 def : Pat<(VT (X86vsrli RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002710 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002711 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002712 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002713 RC))>;
2714}
2715
2716defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
2717defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
2718defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002719//===----------------------------------------------------------------------===//
2720// AVX-512 - Aligned and unaligned load and store
2721//
2722
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002723
2724multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002725 PatFrag ld_frag, PatFrag mload,
Craig Topperc9293492016-02-26 06:50:29 +00002726 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002727 let hasSideEffects = 0 in {
2728 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002729 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002730 _.ExeDomain>, EVEX;
2731 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2732 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002733 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002734 "${dst} {${mask}} {z}, $src}"),
Igor Breger7a000f52016-01-21 14:18:11 +00002735 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2736 (_.VT _.RC:$src),
2737 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002738 EVEX, EVEX_KZ;
2739
Craig Topper4e7b8882016-10-03 02:00:29 +00002740 let canFoldAsLoad = 1, isReMaterializable = 1,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002741 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002742 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002743 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002744 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2745 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002746
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002747 let Constraints = "$src0 = $dst" in {
2748 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2749 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2750 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2751 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002752 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002753 (_.VT _.RC:$src1),
2754 (_.VT _.RC:$src0))))], _.ExeDomain>,
2755 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002756 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002757 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2758 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002759 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2760 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002761 [(set _.RC:$dst, (_.VT
2762 (vselect _.KRCWM:$mask,
2763 (_.VT (bitconvert (ld_frag addr:$src1))),
2764 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002765 }
Craig Toppere1cac152016-06-07 07:27:54 +00002766 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002767 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2768 (ins _.KRCWM:$mask, _.MemOp:$src),
2769 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2770 "${dst} {${mask}} {z}, $src}",
2771 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2772 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2773 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002774 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002775 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2776 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2777
2778 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2779 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2780
2781 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2782 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2783 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002784}
2785
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002786multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2787 AVX512VLVectorVTInfo _,
Craig Topper4e7b8882016-10-03 02:00:29 +00002788 Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002789 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002790 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002791 masked_load_aligned512>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002792
2793 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002794 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002795 masked_load_aligned256>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002796 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002797 masked_load_aligned128>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002798 }
2799}
2800
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002801multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2802 AVX512VLVectorVTInfo _,
2803 Predicate prd,
Craig Topperc9293492016-02-26 06:50:29 +00002804 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002805 let Predicates = [prd] in
2806 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002807 masked_load_unaligned, SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002808
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002809 let Predicates = [prd, HasVLX] in {
2810 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002811 masked_load_unaligned, SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002812 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002813 masked_load_unaligned, SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002814 }
2815}
2816
2817multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002818 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002819
Craig Topper99f6b622016-05-01 01:03:56 +00002820 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00002821 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2822 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2823 [], _.ExeDomain>, EVEX;
2824 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2825 (ins _.KRCWM:$mask, _.RC:$src),
2826 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2827 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002828 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002829 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002830 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002831 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002832 "${dst} {${mask}} {z}, $src}",
2833 [], _.ExeDomain>, EVEX, EVEX_KZ;
Craig Topper99f6b622016-05-01 01:03:56 +00002834 }
Igor Breger81b79de2015-11-19 07:43:43 +00002835
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002836 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002837 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002838 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002839 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002840 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2841 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2842 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002843
2844 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2845 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2846 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002847}
2848
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002849
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002850multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2851 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002852 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002853 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2854 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002855
2856 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002857 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2858 masked_store_unaligned>, EVEX_V256;
2859 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2860 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002861 }
2862}
2863
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002864multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2865 AVX512VLVectorVTInfo _, Predicate prd> {
2866 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002867 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2868 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002869
2870 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002871 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2872 masked_store_aligned256>, EVEX_V256;
2873 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2874 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002875 }
2876}
2877
2878defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2879 HasAVX512>,
2880 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2881 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2882
2883defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2884 HasAVX512>,
2885 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2886 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2887
Craig Topperc9293492016-02-26 06:50:29 +00002888defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002889 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002890 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002891 PS, EVEX_CD8<32, CD8VF>;
2892
Craig Topper4e7b8882016-10-03 02:00:29 +00002893defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Topperc9293492016-02-26 06:50:29 +00002894 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002895 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2896 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002897
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002898defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2899 HasAVX512>,
2900 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2901 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002902
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002903defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2904 HasAVX512>,
2905 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2906 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002907
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002908defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2909 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002910 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2911
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002912defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2913 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002914 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2915
Craig Topperc9293492016-02-26 06:50:29 +00002916defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002917 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002918 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002919 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2920
Craig Topperc9293492016-02-26 06:50:29 +00002921defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002922 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002923 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002924 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002925
Craig Topperd875d6b2016-09-29 06:07:09 +00002926// Special instructions to help with spilling when we don't have VLX. We need
2927// to load or store from a ZMM register instead. These are converted in
2928// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00002929let isReMaterializable = 1, canFoldAsLoad = 1,
Craig Topperd875d6b2016-09-29 06:07:09 +00002930 isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in {
2931def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2932 "", []>;
2933def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2934 "", []>;
2935def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2936 "", []>;
2937def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2938 "", []>;
2939}
2940
2941let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00002942def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002943 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002944def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002945 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002946def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002947 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002948def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002949 "", []>;
2950}
2951
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002952def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002953 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002954 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002955 VK8), VR512:$src)>;
2956
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002957def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002958 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002959 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002960
Craig Topper33c550c2016-05-22 00:39:30 +00002961// These patterns exist to prevent the above patterns from introducing a second
2962// mask inversion when one already exists.
2963def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
2964 (bc_v8i64 (v16i32 immAllZerosV)),
2965 (v8i64 VR512:$src))),
2966 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
2967def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
2968 (v16i32 immAllZerosV),
2969 (v16i32 VR512:$src))),
2970 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
2971
Craig Topper14aa2662016-08-11 06:04:04 +00002972let Predicates = [HasVLX, NoBWI] in {
2973 // 128-bit load/store without BWI.
Craig Topper5ef13ba2016-12-26 07:26:07 +00002974 def : Pat<(alignedstore (v8i16 VR128X:$src), addr:$dst),
2975 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
2976 def : Pat<(alignedstore (v16i8 VR128X:$src), addr:$dst),
2977 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
2978 def : Pat<(store (v8i16 VR128X:$src), addr:$dst),
2979 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
2980 def : Pat<(store (v16i8 VR128X:$src), addr:$dst),
2981 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00002982
2983 // 256-bit load/store without BWI.
Craig Topper5ef13ba2016-12-26 07:26:07 +00002984 def : Pat<(alignedstore256 (v16i16 VR256X:$src), addr:$dst),
2985 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
2986 def : Pat<(alignedstore256 (v32i8 VR256X:$src), addr:$dst),
2987 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
2988 def : Pat<(store (v16i16 VR256X:$src), addr:$dst),
2989 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
2990 def : Pat<(store (v32i8 VR256X:$src), addr:$dst),
2991 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00002992}
2993
Craig Topper95bdabd2016-05-22 23:44:33 +00002994let Predicates = [HasVLX] in {
2995 // Special patterns for storing subvector extracts of lower 128-bits of 256.
2996 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2997 def : Pat<(alignedstore (v2f64 (extract_subvector
2998 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2999 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3000 def : Pat<(alignedstore (v4f32 (extract_subvector
3001 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
3002 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3003 def : Pat<(alignedstore (v2i64 (extract_subvector
3004 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
3005 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3006 def : Pat<(alignedstore (v4i32 (extract_subvector
3007 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
3008 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3009 def : Pat<(alignedstore (v8i16 (extract_subvector
3010 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
3011 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3012 def : Pat<(alignedstore (v16i8 (extract_subvector
3013 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
3014 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3015
3016 def : Pat<(store (v2f64 (extract_subvector
3017 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
3018 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3019 def : Pat<(store (v4f32 (extract_subvector
3020 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
3021 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3022 def : Pat<(store (v2i64 (extract_subvector
3023 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
3024 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3025 def : Pat<(store (v4i32 (extract_subvector
3026 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
3027 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3028 def : Pat<(store (v8i16 (extract_subvector
3029 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
3030 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3031 def : Pat<(store (v16i8 (extract_subvector
3032 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
3033 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3034
3035 // Special patterns for storing subvector extracts of lower 128-bits of 512.
3036 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
3037 def : Pat<(alignedstore (v2f64 (extract_subvector
3038 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3039 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3040 def : Pat<(alignedstore (v4f32 (extract_subvector
3041 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3042 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3043 def : Pat<(alignedstore (v2i64 (extract_subvector
3044 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3045 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3046 def : Pat<(alignedstore (v4i32 (extract_subvector
3047 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3048 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3049 def : Pat<(alignedstore (v8i16 (extract_subvector
3050 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3051 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3052 def : Pat<(alignedstore (v16i8 (extract_subvector
3053 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3054 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3055
3056 def : Pat<(store (v2f64 (extract_subvector
3057 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3058 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3059 def : Pat<(store (v4f32 (extract_subvector
3060 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3061 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3062 def : Pat<(store (v2i64 (extract_subvector
3063 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3064 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3065 def : Pat<(store (v4i32 (extract_subvector
3066 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3067 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3068 def : Pat<(store (v8i16 (extract_subvector
3069 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3070 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3071 def : Pat<(store (v16i8 (extract_subvector
3072 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3073 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3074
3075 // Special patterns for storing subvector extracts of lower 256-bits of 512.
3076 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
Craig Topper28e3dfc2016-11-09 05:31:57 +00003077 def : Pat<(alignedstore256 (v4f64 (extract_subvector
3078 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003079 (VMOVAPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3080 def : Pat<(alignedstore (v8f32 (extract_subvector
3081 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3082 (VMOVAPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003083 def : Pat<(alignedstore256 (v4i64 (extract_subvector
3084 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003085 (VMOVDQA64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003086 def : Pat<(alignedstore256 (v8i32 (extract_subvector
3087 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003088 (VMOVDQA32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003089 def : Pat<(alignedstore256 (v16i16 (extract_subvector
3090 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003091 (VMOVDQA32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003092 def : Pat<(alignedstore256 (v32i8 (extract_subvector
3093 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003094 (VMOVDQA32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3095
3096 def : Pat<(store (v4f64 (extract_subvector
3097 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3098 (VMOVUPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3099 def : Pat<(store (v8f32 (extract_subvector
3100 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3101 (VMOVUPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3102 def : Pat<(store (v4i64 (extract_subvector
3103 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3104 (VMOVDQU64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3105 def : Pat<(store (v8i32 (extract_subvector
3106 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3107 (VMOVDQU32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3108 def : Pat<(store (v16i16 (extract_subvector
3109 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3110 (VMOVDQU32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3111 def : Pat<(store (v32i8 (extract_subvector
3112 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3113 (VMOVDQU32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3114}
3115
Simon Pilgrim8893bd92016-12-07 12:10:49 +00003116
3117// Move Int Doubleword to Packed Double Int
3118//
3119let ExeDomain = SSEPackedInt in {
3120def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
3121 "vmovd\t{$src, $dst|$dst, $src}",
3122 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003123 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003124 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003125def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003126 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003127 [(set VR128X:$dst,
3128 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00003129 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003130def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003131 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003132 [(set VR128X:$dst,
3133 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003134 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00003135let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3136def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3137 (ins i64mem:$src),
3138 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00003139 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003140let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003141def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003142 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003143 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003144 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003145def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003146 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003147 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003148 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003149def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003150 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003151 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Simon Pilgrim8893bd92016-12-07 12:10:49 +00003152 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
3153 EVEX_CD8<64, CD8VT1>;
3154}
3155} // ExeDomain = SSEPackedInt
3156
3157// Move Int Doubleword to Single Scalar
3158//
3159let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3160def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
3161 "vmovd\t{$src, $dst|$dst, $src}",
3162 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003163 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003164
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003165def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Simon Pilgrim8893bd92016-12-07 12:10:49 +00003166 "vmovd\t{$src, $dst|$dst, $src}",
3167 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
3168 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3169} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3170
3171// Move doubleword from xmm register to r/m32
3172//
3173let ExeDomain = SSEPackedInt in {
3174def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
3175 "vmovd\t{$src, $dst|$dst, $src}",
3176 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003177 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00003178 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003179def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003180 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003181 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrim8893bd92016-12-07 12:10:49 +00003182 [(store (i32 (extractelt (v4i32 VR128X:$src),
3183 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
3184 EVEX, EVEX_CD8<32, CD8VT1>;
3185} // ExeDomain = SSEPackedInt
3186
3187// Move quadword from xmm1 register to r/m64
3188//
3189let ExeDomain = SSEPackedInt in {
3190def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
3191 "vmovq\t{$src, $dst|$dst, $src}",
3192 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003193 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00003194 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003195 Requires<[HasAVX512, In64BitMode]>;
3196
Craig Topperc648c9b2015-12-28 06:11:42 +00003197let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3198def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3199 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00003200 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00003201 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003202
Craig Topperc648c9b2015-12-28 06:11:42 +00003203def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3204 (ins i64mem:$dst, VR128X:$src),
3205 "vmovq\t{$src, $dst|$dst, $src}",
3206 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3207 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003208 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003209 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3210
3211let hasSideEffects = 0 in
3212def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
Simon Pilgrim8893bd92016-12-07 12:10:49 +00003213 (ins VR128X:$src),
3214 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
3215 EVEX, VEX_W;
3216} // ExeDomain = SSEPackedInt
3217
3218// Move Scalar Single to Double Int
3219//
3220let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3221def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
3222 (ins FR32X:$src),
3223 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003224 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003225 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003226def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003227 (ins i32mem:$dst, FR32X:$src),
Simon Pilgrim8893bd92016-12-07 12:10:49 +00003228 "vmovd\t{$src, $dst|$dst, $src}",
3229 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
3230 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3231} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3232
3233// Move Quadword Int to Packed Quadword Int
3234//
3235let ExeDomain = SSEPackedInt in {
3236def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3237 (ins i64mem:$src),
3238 "vmovq\t{$src, $dst|$dst, $src}",
3239 [(set VR128X:$dst,
3240 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
3241 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
3242} // ExeDomain = SSEPackedInt
3243
3244//===----------------------------------------------------------------------===//
3245// AVX-512 MOVSS, MOVSD
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003246//===----------------------------------------------------------------------===//
3247
Craig Topperc7de3a12016-07-29 02:49:08 +00003248multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003249 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003250 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3251 (ins _.RC:$src1, _.FRC:$src2),
3252 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3253 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
3254 (scalar_to_vector _.FRC:$src2))))],
3255 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3256 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3257 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3258 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3259 "$dst {${mask}} {z}, $src1, $src2}"),
3260 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3261 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3262 _.ImmAllZerosV)))],
3263 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
3264 let Constraints = "$src0 = $dst" in
3265 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3266 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3267 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3268 "$dst {${mask}}, $src1, $src2}"),
3269 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3270 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3271 (_.VT _.RC:$src0))))],
3272 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00003273 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003274 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3275 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3276 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3277 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3278 let mayLoad = 1, hasSideEffects = 0 in {
3279 let Constraints = "$src0 = $dst" in
3280 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3281 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3282 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3283 "$dst {${mask}}, $src}"),
3284 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
3285 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3286 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3287 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3288 "$dst {${mask}} {z}, $src}"),
3289 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003290 }
Craig Toppere1cac152016-06-07 07:27:54 +00003291 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3292 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3293 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3294 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00003295 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003296 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3297 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3298 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3299 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003300}
3301
Asaf Badouh41ecf462015-12-06 13:26:56 +00003302defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3303 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003304
Asaf Badouh41ecf462015-12-06 13:26:56 +00003305defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3306 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003307
Ayman Musa46af8f92016-11-13 14:29:32 +00003308
3309multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode,
3310 PatLeaf ZeroFP, X86VectorVTInfo _> {
3311
3312def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003313 (_.VT (scalar_to_vector
Ayman Musa46af8f92016-11-13 14:29:32 +00003314 (_.EltVT (X86selects (i1 (trunc GR32:$mask)),
3315 (_.EltVT _.FRC:$src1),
3316 (_.EltVT _.FRC:$src2))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003317 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrk)
Ayman Musa46af8f92016-11-13 14:29:32 +00003318 (COPY_TO_REGCLASS _.FRC:$src2, _.RC),
3319 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
3320 (_.VT _.RC:$src0),
3321 (COPY_TO_REGCLASS _.FRC:$src1, _.RC)),
3322 _.RC)>;
3323
3324def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003325 (_.VT (scalar_to_vector
Ayman Musa46af8f92016-11-13 14:29:32 +00003326 (_.EltVT (X86selects (i1 (trunc GR32:$mask)),
3327 (_.EltVT _.FRC:$src1),
3328 (_.EltVT ZeroFP))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003329 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrkz)
Ayman Musa46af8f92016-11-13 14:29:32 +00003330 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
3331 (_.VT _.RC:$src0),
3332 (COPY_TO_REGCLASS _.FRC:$src1, _.RC)),
3333 _.RC)>;
3334
3335}
3336
3337multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3338 dag Mask, RegisterClass MaskRC> {
3339
3340def : Pat<(masked_store addr:$dst, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003341 (_.info512.VT (insert_subvector undef,
Ayman Musa46af8f92016-11-13 14:29:32 +00003342 (_.info256.VT (insert_subvector undef,
3343 (_.info128.VT _.info128.RC:$src),
3344 (i64 0))),
3345 (i64 0)))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003346 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Ayman Musa46af8f92016-11-13 14:29:32 +00003347 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003348 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003349
3350}
3351
3352multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3353 dag Mask, RegisterClass MaskRC> {
3354
3355def : Pat<(_.info128.VT (extract_subvector
3356 (_.info512.VT (masked_load addr:$srcAddr, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003357 (_.info512.VT (bitconvert
Ayman Musa46af8f92016-11-13 14:29:32 +00003358 (v16i32 immAllZerosV))))),
3359 (i64 0))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003360 (!cast<Instruction>(InstrStr#rmkz)
Ayman Musa46af8f92016-11-13 14:29:32 +00003361 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
3362 addr:$srcAddr)>;
3363
3364def : Pat<(_.info128.VT (extract_subvector
3365 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3366 (_.info512.VT (insert_subvector undef,
3367 (_.info256.VT (insert_subvector undef,
3368 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
3369 (i64 0))),
3370 (i64 0))))),
3371 (i64 0))),
3372 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
3373 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
3374 addr:$srcAddr)>;
3375
3376}
3377
3378defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>;
3379defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>;
3380
3381defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3382 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
3383defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3384 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16>;
3385defm : avx512_store_scalar_lowering<"VMOVSDZ", avx512vl_f64_info,
3386 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8>;
3387
3388defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3389 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
3390defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3391 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16>;
3392defm : avx512_load_scalar_lowering<"VMOVSDZ", avx512vl_f64_info,
3393 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8>;
3394
Craig Topper74ed0872016-05-18 06:55:59 +00003395def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003396 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003397 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003398
Craig Topper74ed0872016-05-18 06:55:59 +00003399def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003400 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003401 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003402
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003403def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
3404 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
3405 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3406
Craig Topper99f6b622016-05-01 01:03:56 +00003407let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003408defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
3409 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3410 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
3411 XS, EVEX_4V, VEX_LIG;
3412
Craig Topper99f6b622016-05-01 01:03:56 +00003413let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003414defm VMOVSSDrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
3415 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3416 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
3417 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003418
3419let Predicates = [HasAVX512] in {
3420 let AddedComplexity = 15 in {
3421 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
3422 // MOVS{S,D} to the lower bits.
3423 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
3424 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
3425 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
3426 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3427 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
3428 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3429 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
3430 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
Craig Topper3f8126e2016-08-13 05:43:20 +00003431 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003432
3433 // Move low f32 and clear high bits.
3434 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3435 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00003436 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003437 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3438 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3439 (SUBREG_TO_REG (i32 0),
3440 (VMOVSSZrr (v4i32 (V_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003441 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003442 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
3443 (SUBREG_TO_REG (i32 0),
3444 (VMOVSSZrr (v4f32 (V_SET0)),
3445 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
3446 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
3447 (SUBREG_TO_REG (i32 0),
3448 (VMOVSSZrr (v4i32 (V_SET0)),
3449 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003450
3451 let AddedComplexity = 20 in {
3452 // MOVSSrm zeros the high parts of the register; represent this
3453 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3454 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3455 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3456 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3457 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3458 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3459 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003460 def : Pat<(v4f32 (X86vzload addr:$src)),
3461 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003462
3463 // MOVSDrm zeros the high parts of the register; represent this
3464 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3465 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3466 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3467 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3468 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3469 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3470 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3471 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3472 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3473 def : Pat<(v2f64 (X86vzload addr:$src)),
3474 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3475
3476 // Represent the same patterns above but in the form they appear for
3477 // 256-bit types
3478 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3479 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003480 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003481 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3482 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3483 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003484 def : Pat<(v8f32 (X86vzload addr:$src)),
3485 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003486 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3487 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3488 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003489 def : Pat<(v4f64 (X86vzload addr:$src)),
3490 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003491
3492 // Represent the same patterns above but in the form they appear for
3493 // 512-bit types
3494 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3495 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3496 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3497 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3498 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3499 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003500 def : Pat<(v16f32 (X86vzload addr:$src)),
3501 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003502 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3503 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3504 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003505 def : Pat<(v8f64 (X86vzload addr:$src)),
3506 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003507 }
3508 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3509 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
3510 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
3511 FR32X:$src)), sub_xmm)>;
3512 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3513 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
3514 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
3515 FR64X:$src)), sub_xmm)>;
3516 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3517 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003518 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003519
3520 // Move low f64 and clear high bits.
3521 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3522 (SUBREG_TO_REG (i32 0),
3523 (VMOVSDZrr (v2f64 (V_SET0)),
3524 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003525 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
3526 (SUBREG_TO_REG (i32 0),
3527 (VMOVSDZrr (v2f64 (V_SET0)),
3528 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003529
3530 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
3531 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3532 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003533 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
3534 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3535 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003536
3537 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003538 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003539 addr:$dst),
3540 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003541
3542 // Shuffle with VMOVSS
3543 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3544 (VMOVSSZrr (v4i32 VR128X:$src1),
3545 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3546 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3547 (VMOVSSZrr (v4f32 VR128X:$src1),
3548 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3549
3550 // 256-bit variants
3551 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3552 (SUBREG_TO_REG (i32 0),
3553 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3554 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3555 sub_xmm)>;
3556 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3557 (SUBREG_TO_REG (i32 0),
3558 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3559 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3560 sub_xmm)>;
3561
3562 // Shuffle with VMOVSD
3563 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3564 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3565 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3566 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3567 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3568 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3569 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3570 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3571
3572 // 256-bit variants
3573 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3574 (SUBREG_TO_REG (i32 0),
3575 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3576 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3577 sub_xmm)>;
3578 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3579 (SUBREG_TO_REG (i32 0),
3580 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3581 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3582 sub_xmm)>;
3583
3584 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3585 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3586 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3587 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3588 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3589 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3590 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3591 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3592}
3593
3594let AddedComplexity = 15 in
3595def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3596 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003597 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003598 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003599 (v2i64 VR128X:$src))))],
3600 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3601
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003602let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00003603 let AddedComplexity = 15 in {
3604 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3605 (VMOVDI2PDIZrr GR32:$src)>;
3606
3607 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3608 (VMOV64toPQIZrr GR64:$src)>;
3609
3610 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3611 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3612 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003613
3614 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
3615 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3616 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00003617 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003618 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3619 let AddedComplexity = 20 in {
3620 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3621 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003622 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3623 (VMOVDI2PDIZrm addr:$src)>;
3624 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3625 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003626 def : Pat<(v4i32 (X86vzload addr:$src)),
3627 (VMOVDI2PDIZrm addr:$src)>;
3628 def : Pat<(v8i32 (X86vzload addr:$src)),
3629 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003630 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003631 (VMOVQI2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003632 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003633 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003634 def : Pat<(v2i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003635 (VMOVQI2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00003636 def : Pat<(v4i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003637 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003638 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003639
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003640 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3641 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3642 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3643 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003644 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3645 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3646 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3647
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003648 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003649 def : Pat<(v16i32 (X86vzload addr:$src)),
3650 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003651 def : Pat<(v8i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003652 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003653}
3654
3655def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
3656 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3657
3658def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
3659 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3660
3661def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
3662 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3663
3664def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
3665 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3666
3667//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003668// AVX-512 - Non-temporals
3669//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003670let SchedRW = [WriteLoad] in {
3671 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3672 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3673 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3674 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3675 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003676
Craig Topper2f90c1f2016-06-07 07:27:57 +00003677 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00003678 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003679 (ins i256mem:$src),
3680 "vmovntdqa\t{$src, $dst|$dst, $src}",
3681 [(set VR256X:$dst, (int_x86_avx2_movntdqa addr:$src))],
3682 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3683 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003684
Robert Khasanoved882972014-08-13 10:46:00 +00003685 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003686 (ins i128mem:$src),
3687 "vmovntdqa\t{$src, $dst|$dst, $src}",
3688 [(set VR128X:$dst, (int_x86_sse41_movntdqa addr:$src))],
3689 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3690 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003691 }
Adam Nemetefd07852014-06-18 16:51:10 +00003692}
3693
Igor Bregerd3341f52016-01-20 13:11:47 +00003694multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3695 PatFrag st_frag = alignednontemporalstore,
3696 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00003697 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003698 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003699 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003700 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3701 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003702}
3703
Igor Bregerd3341f52016-01-20 13:11:47 +00003704multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3705 AVX512VLVectorVTInfo VTInfo> {
3706 let Predicates = [HasAVX512] in
3707 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003708
Igor Bregerd3341f52016-01-20 13:11:47 +00003709 let Predicates = [HasAVX512, HasVLX] in {
3710 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3711 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003712 }
3713}
3714
Igor Bregerd3341f52016-01-20 13:11:47 +00003715defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3716defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3717defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003718
Craig Topper707c89c2016-05-08 23:43:17 +00003719let Predicates = [HasAVX512], AddedComplexity = 400 in {
3720 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
3721 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3722 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
3723 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3724 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
3725 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003726
3727 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
3728 (VMOVNTDQAZrm addr:$src)>;
3729 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
3730 (VMOVNTDQAZrm addr:$src)>;
3731 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
3732 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003733 def : Pat<(v16i32 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003734 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003735 def : Pat<(v32i16 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003736 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003737 def : Pat<(v64i8 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003738 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00003739}
3740
Craig Topperc41320d2016-05-08 23:08:45 +00003741let Predicates = [HasVLX], AddedComplexity = 400 in {
3742 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
3743 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3744 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
3745 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3746 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
3747 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3748
Simon Pilgrim9a896232016-06-07 13:34:24 +00003749 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
3750 (VMOVNTDQAZ256rm addr:$src)>;
3751 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
3752 (VMOVNTDQAZ256rm addr:$src)>;
3753 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
3754 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003755 def : Pat<(v8i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003756 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003757 def : Pat<(v16i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003758 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003759 def : Pat<(v32i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003760 (VMOVNTDQAZ256rm addr:$src)>;
3761
Craig Topperc41320d2016-05-08 23:08:45 +00003762 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
3763 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3764 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
3765 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3766 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
3767 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003768
3769 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
3770 (VMOVNTDQAZ128rm addr:$src)>;
3771 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
3772 (VMOVNTDQAZ128rm addr:$src)>;
3773 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
3774 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003775 def : Pat<(v4i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003776 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003777 def : Pat<(v8i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003778 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003779 def : Pat<(v16i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003780 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00003781}
3782
Adam Nemet7f62b232014-06-10 16:39:53 +00003783//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003784// AVX-512 - Integer arithmetic
3785//
3786multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003787 X86VectorVTInfo _, OpndItins itins,
3788 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003789 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003790 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003791 "$src2, $src1", "$src1, $src2",
3792 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003793 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003794 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003795
Craig Toppere1cac152016-06-07 07:27:54 +00003796 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3797 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3798 "$src2, $src1", "$src1, $src2",
3799 (_.VT (OpNode _.RC:$src1,
3800 (bitconvert (_.LdFrag addr:$src2)))),
3801 itins.rm>,
3802 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003803}
3804
3805multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3806 X86VectorVTInfo _, OpndItins itins,
3807 bit IsCommutable = 0> :
3808 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00003809 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3810 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3811 "${src2}"##_.BroadcastStr##", $src1",
3812 "$src1, ${src2}"##_.BroadcastStr,
3813 (_.VT (OpNode _.RC:$src1,
3814 (X86VBroadcast
3815 (_.ScalarLdFrag addr:$src2)))),
3816 itins.rm>,
3817 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003818}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003819
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003820multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3821 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3822 Predicate prd, bit IsCommutable = 0> {
3823 let Predicates = [prd] in
3824 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3825 IsCommutable>, EVEX_V512;
3826
3827 let Predicates = [prd, HasVLX] in {
3828 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3829 IsCommutable>, EVEX_V256;
3830 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3831 IsCommutable>, EVEX_V128;
3832 }
3833}
3834
Robert Khasanov545d1b72014-10-14 14:36:19 +00003835multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3836 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3837 Predicate prd, bit IsCommutable = 0> {
3838 let Predicates = [prd] in
3839 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3840 IsCommutable>, EVEX_V512;
3841
3842 let Predicates = [prd, HasVLX] in {
3843 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3844 IsCommutable>, EVEX_V256;
3845 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3846 IsCommutable>, EVEX_V128;
3847 }
3848}
3849
3850multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3851 OpndItins itins, Predicate prd,
3852 bit IsCommutable = 0> {
3853 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3854 itins, prd, IsCommutable>,
3855 VEX_W, EVEX_CD8<64, CD8VF>;
3856}
3857
3858multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3859 OpndItins itins, Predicate prd,
3860 bit IsCommutable = 0> {
3861 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3862 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3863}
3864
3865multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3866 OpndItins itins, Predicate prd,
3867 bit IsCommutable = 0> {
3868 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3869 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3870}
3871
3872multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3873 OpndItins itins, Predicate prd,
3874 bit IsCommutable = 0> {
3875 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3876 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3877}
3878
3879multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3880 SDNode OpNode, OpndItins itins, Predicate prd,
3881 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003882 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003883 IsCommutable>;
3884
Igor Bregerf2460112015-07-26 14:41:44 +00003885 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003886 IsCommutable>;
3887}
3888
3889multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3890 SDNode OpNode, OpndItins itins, Predicate prd,
3891 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003892 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003893 IsCommutable>;
3894
Igor Bregerf2460112015-07-26 14:41:44 +00003895 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003896 IsCommutable>;
3897}
3898
3899multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3900 bits<8> opc_d, bits<8> opc_q,
3901 string OpcodeStr, SDNode OpNode,
3902 OpndItins itins, bit IsCommutable = 0> {
3903 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3904 itins, HasAVX512, IsCommutable>,
3905 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3906 itins, HasBWI, IsCommutable>;
3907}
3908
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003909multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003910 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003911 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3912 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003913 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003914 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003915 "$src2, $src1","$src1, $src2",
3916 (_Dst.VT (OpNode
3917 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003918 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003919 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003920 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003921 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3922 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3923 "$src2, $src1", "$src1, $src2",
3924 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3925 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003926 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00003927 AVX512BIBase, EVEX_4V;
3928
3929 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Coby Tayree99a66392016-11-20 17:19:55 +00003930 (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2),
Craig Toppere1cac152016-06-07 07:27:54 +00003931 OpcodeStr,
3932 "${src2}"##_Brdct.BroadcastStr##", $src1",
Coby Tayree99a66392016-11-20 17:19:55 +00003933 "$src1, ${src2}"##_Brdct.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00003934 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3935 (_Brdct.VT (X86VBroadcast
3936 (_Brdct.ScalarLdFrag addr:$src2)))))),
3937 itins.rm>,
3938 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003939}
3940
Robert Khasanov545d1b72014-10-14 14:36:19 +00003941defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3942 SSE_INTALU_ITINS_P, 1>;
3943defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3944 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003945defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3946 SSE_INTALU_ITINS_P, HasBWI, 1>;
3947defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3948 SSE_INTALU_ITINS_P, HasBWI, 0>;
3949defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003950 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003951defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003952 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003953defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003954 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003955defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003956 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003957defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003958 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003959defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003960 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003961defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003962 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003963defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003964 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003965defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003966 SSE_INTALU_ITINS_P, HasBWI, 1>;
3967
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003968multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003969 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
3970 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
3971 let Predicates = [prd] in
3972 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3973 _SrcVTInfo.info512, _DstVTInfo.info512,
3974 v8i64_info, IsCommutable>,
3975 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3976 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003977 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003978 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003979 v4i64x_info, IsCommutable>,
3980 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003981 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003982 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003983 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003984 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3985 }
Michael Liao66233b72015-08-06 09:06:20 +00003986}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003987
3988defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003989 avx512vl_i32_info, avx512vl_i64_info,
3990 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003991defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003992 avx512vl_i32_info, avx512vl_i64_info,
3993 X86pmuludq, HasAVX512, 1>;
3994defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
3995 avx512vl_i8_info, avx512vl_i8_info,
3996 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003997
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003998multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3999 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00004000 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4001 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
4002 OpcodeStr,
4003 "${src2}"##_Src.BroadcastStr##", $src1",
4004 "$src1, ${src2}"##_Src.BroadcastStr,
4005 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4006 (_Src.VT (X86VBroadcast
4007 (_Src.ScalarLdFrag addr:$src2))))))>,
4008 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004009}
4010
Michael Liao66233b72015-08-06 09:06:20 +00004011multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
4012 SDNode OpNode,X86VectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004013 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004014 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004015 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004016 "$src2, $src1","$src1, $src2",
4017 (_Dst.VT (OpNode
4018 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00004019 (_Src.VT _Src.RC:$src2))),
4020 NoItinerary, IsCommutable>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004021 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004022 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4023 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4024 "$src2, $src1", "$src1, $src2",
4025 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
4026 (bitconvert (_Src.LdFrag addr:$src2))))>,
4027 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004028}
4029
4030multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
4031 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004032 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004033 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
4034 v32i16_info>,
4035 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
4036 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004037 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004038 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
4039 v16i16x_info>,
4040 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
4041 v16i16x_info>, EVEX_V256;
4042 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
4043 v8i16x_info>,
4044 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
4045 v8i16x_info>, EVEX_V128;
4046 }
4047}
4048multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
4049 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004050 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004051 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
4052 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004053 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004054 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
4055 v32i8x_info>, EVEX_V256;
4056 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
4057 v16i8x_info>, EVEX_V128;
4058 }
4059}
Igor Bregerf7fd5472015-07-21 07:11:28 +00004060
4061multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
4062 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004063 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004064 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00004065 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Craig Topper37e8c542016-08-14 17:57:22 +00004066 _Dst.info512, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004067 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00004068 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Craig Topper37e8c542016-08-14 17:57:22 +00004069 _Dst.info256, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004070 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Craig Topper37e8c542016-08-14 17:57:22 +00004071 _Dst.info128, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004072 }
4073}
4074
Craig Topperb6da6542016-05-01 17:38:32 +00004075defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
4076defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
4077defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
4078defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004079
Craig Topper5acb5a12016-05-01 06:24:57 +00004080defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
4081 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
4082defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Topper37e8c542016-08-14 17:57:22 +00004083 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004084
Igor Bregerf2460112015-07-26 14:41:44 +00004085defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004086 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004087defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004088 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004089defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004090 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004091
Igor Bregerf2460112015-07-26 14:41:44 +00004092defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004093 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004094defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004095 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004096defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004097 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004098
Igor Bregerf2460112015-07-26 14:41:44 +00004099defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004100 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004101defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004102 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004103defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004104 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004105
Igor Bregerf2460112015-07-26 14:41:44 +00004106defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004107 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004108defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004109 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004110defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004111 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00004112
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00004113// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4114let Predicates = [HasDQI, NoVLX] in {
4115 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4116 (EXTRACT_SUBREG
4117 (VPMULLQZrr
4118 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4119 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4120 sub_ymm)>;
4121
4122 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4123 (EXTRACT_SUBREG
4124 (VPMULLQZrr
4125 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4126 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4127 sub_xmm)>;
4128}
4129
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004130//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004131// AVX-512 Logical Instructions
4132//===----------------------------------------------------------------------===//
4133
Craig Topperabe80cc2016-08-28 06:06:28 +00004134multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4135 X86VectorVTInfo _, OpndItins itins,
4136 bit IsCommutable = 0> {
4137 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
4138 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4139 "$src2, $src1", "$src1, $src2",
4140 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4141 (bitconvert (_.VT _.RC:$src2)))),
4142 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4143 _.RC:$src2)))),
4144 itins.rr, IsCommutable>,
4145 AVX512BIBase, EVEX_4V;
4146
4147 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4148 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4149 "$src2, $src1", "$src1, $src2",
4150 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4151 (bitconvert (_.LdFrag addr:$src2)))),
4152 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4153 (bitconvert (_.LdFrag addr:$src2)))))),
4154 itins.rm>,
4155 AVX512BIBase, EVEX_4V;
4156}
4157
4158multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4159 X86VectorVTInfo _, OpndItins itins,
4160 bit IsCommutable = 0> :
4161 avx512_logic_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
4162 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4163 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4164 "${src2}"##_.BroadcastStr##", $src1",
4165 "$src1, ${src2}"##_.BroadcastStr,
4166 (_.i64VT (OpNode _.RC:$src1,
4167 (bitconvert
4168 (_.VT (X86VBroadcast
4169 (_.ScalarLdFrag addr:$src2)))))),
4170 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4171 (bitconvert
4172 (_.VT (X86VBroadcast
4173 (_.ScalarLdFrag addr:$src2)))))))),
4174 itins.rm>,
4175 AVX512BIBase, EVEX_4V, EVEX_B;
4176}
4177
4178multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
4179 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
4180 Predicate prd, bit IsCommutable = 0> {
4181 let Predicates = [prd] in
4182 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
4183 IsCommutable>, EVEX_V512;
4184
4185 let Predicates = [prd, HasVLX] in {
4186 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
4187 IsCommutable>, EVEX_V256;
4188 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
4189 IsCommutable>, EVEX_V128;
4190 }
4191}
4192
4193multiclass avx512_logic_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
4194 OpndItins itins, Predicate prd,
4195 bit IsCommutable = 0> {
4196 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
4197 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
4198}
4199
4200multiclass avx512_logic_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
4201 OpndItins itins, Predicate prd,
4202 bit IsCommutable = 0> {
4203 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
4204 itins, prd, IsCommutable>,
4205 VEX_W, EVEX_CD8<64, CD8VF>;
4206}
4207
4208multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
4209 SDNode OpNode, OpndItins itins, Predicate prd,
4210 bit IsCommutable = 0> {
4211 defm Q : avx512_logic_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
4212 IsCommutable>;
4213
4214 defm D : avx512_logic_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
4215 IsCommutable>;
4216}
4217
4218defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004219 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004220defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004221 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004222defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004223 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004224defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00004225 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004226
4227//===----------------------------------------------------------------------===//
4228// AVX-512 FP arithmetic
4229//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004230multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4231 SDNode OpNode, SDNode VecNode, OpndItins itins,
4232 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004233 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004234 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4235 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4236 "$src2, $src1", "$src1, $src2",
4237 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4238 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00004239 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004240
4241 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00004242 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004243 "$src2, $src1", "$src1, $src2",
4244 (VecNode (_.VT _.RC:$src1),
4245 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4246 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00004247 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00004248 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004249 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004250 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004251 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4252 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004253 itins.rr> {
4254 let isCommutable = IsCommutable;
4255 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004256 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004257 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004258 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4259 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004260 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004261 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004262 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004263}
4264
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004265multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004266 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004267 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004268 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4269 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4270 "$rc, $src2, $src1", "$src1, $src2, $rc",
4271 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004272 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004273 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004274}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004275multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4276 SDNode VecNode, OpndItins itins, bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004277 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004278 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4279 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004280 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004281 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004282 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004283}
4284
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004285multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4286 SDNode VecNode,
4287 SizeItins itins, bit IsCommutable> {
4288 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4289 itins.s, IsCommutable>,
4290 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
4291 itins.s, IsCommutable>,
4292 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4293 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4294 itins.d, IsCommutable>,
4295 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
4296 itins.d, IsCommutable>,
4297 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4298}
4299
4300multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
4301 SDNode VecNode,
4302 SizeItins itins, bit IsCommutable> {
4303 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4304 itins.s, IsCommutable>,
4305 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
4306 itins.s, IsCommutable>,
4307 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4308 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4309 itins.d, IsCommutable>,
4310 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
4311 itins.d, IsCommutable>,
4312 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4313}
4314defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
Craig Topper55353582016-08-02 06:16:51 +00004315defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_MUL_ITINS_S, 1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004316defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
Craig Topper55353582016-08-02 06:16:51 +00004317defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_DIV_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004318defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 0>;
4319defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 0>;
4320
4321// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
4322// X86fminc and X86fmaxc instead of X86fmin and X86fmax
4323multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
4324 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper79011a62016-07-26 08:06:18 +00004325 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004326 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4327 (ins _.FRC:$src1, _.FRC:$src2),
4328 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4329 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004330 itins.rr> {
4331 let isCommutable = 1;
4332 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004333 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4334 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4335 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4336 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4337 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4338 }
4339}
4340defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
4341 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4342 EVEX_CD8<32, CD8VT1>;
4343
4344defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
4345 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4346 EVEX_CD8<64, CD8VT1>;
4347
4348defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
4349 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4350 EVEX_CD8<32, CD8VT1>;
4351
4352defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
4353 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4354 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004355
Craig Topper375aa902016-12-19 00:42:28 +00004356multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004357 X86VectorVTInfo _, OpndItins itins,
4358 bit IsCommutable> {
Craig Topper375aa902016-12-19 00:42:28 +00004359 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004360 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4361 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4362 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004363 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
4364 IsCommutable>, EVEX_4V;
Craig Topper375aa902016-12-19 00:42:28 +00004365 let mayLoad = 1 in {
4366 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4367 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4368 "$src2, $src1", "$src1, $src2",
4369 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
4370 EVEX_4V;
4371 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4372 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4373 "${src2}"##_.BroadcastStr##", $src1",
4374 "$src1, ${src2}"##_.BroadcastStr,
4375 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4376 (_.ScalarLdFrag addr:$src2)))),
4377 itins.rm>, EVEX_4V, EVEX_B;
4378 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004379 }
Robert Khasanov595e5982014-10-29 15:43:02 +00004380}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004381
Craig Topper375aa902016-12-19 00:42:28 +00004382multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004383 X86VectorVTInfo _> {
4384 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004385 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4386 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
4387 "$rc, $src2, $src1", "$src1, $src2, $rc",
4388 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
4389 EVEX_4V, EVEX_B, EVEX_RC;
4390}
4391
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004392
Craig Topper375aa902016-12-19 00:42:28 +00004393multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004394 X86VectorVTInfo _> {
4395 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004396 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4397 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4398 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
4399 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
4400 EVEX_4V, EVEX_B;
4401}
4402
Craig Topper375aa902016-12-19 00:42:28 +00004403multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004404 Predicate prd, SizeItins itins,
4405 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00004406 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004407 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00004408 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004409 EVEX_CD8<32, CD8VF>;
4410 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00004411 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004412 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00004413 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004414
Robert Khasanov595e5982014-10-29 15:43:02 +00004415 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00004416 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004417 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004418 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004419 EVEX_CD8<32, CD8VF>;
4420 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004421 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004422 EVEX_CD8<32, CD8VF>;
4423 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004424 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004425 EVEX_CD8<64, CD8VF>;
4426 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004427 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004428 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004429 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004430}
4431
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004432multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004433 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004434 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004435 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004436 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4437}
4438
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004439multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004440 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004441 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004442 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004443 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4444}
4445
Craig Topper9433f972016-08-02 06:16:53 +00004446defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
4447 SSE_ALU_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004448 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004449defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
4450 SSE_MUL_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004451 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004452defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004453 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004454defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004455 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004456defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
4457 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004458 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004459defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
4460 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004461 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00004462let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00004463 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
4464 SSE_ALU_ITINS_P, 1>;
4465 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
4466 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00004467}
Craig Topper375aa902016-12-19 00:42:28 +00004468defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004469 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004470defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004471 SSE_ALU_ITINS_P, 0>;
Craig Topper375aa902016-12-19 00:42:28 +00004472defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004473 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004474defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004475 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004476
Craig Topper8f6827c2016-08-31 05:37:52 +00004477// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00004478multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
4479 X86VectorVTInfo _, Predicate prd> {
4480let Predicates = [prd] in {
4481 // Masked register-register logical operations.
4482 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4483 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4484 _.RC:$src0)),
4485 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
4486 _.RC:$src1, _.RC:$src2)>;
4487 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4488 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4489 _.ImmAllZerosV)),
4490 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
4491 _.RC:$src2)>;
4492 // Masked register-memory logical operations.
4493 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4494 (bitconvert (_.i64VT (OpNode _.RC:$src1,
4495 (load addr:$src2)))),
4496 _.RC:$src0)),
4497 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
4498 _.RC:$src1, addr:$src2)>;
4499 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4500 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
4501 _.ImmAllZerosV)),
4502 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
4503 addr:$src2)>;
4504 // Register-broadcast logical operations.
4505 def : Pat<(_.i64VT (OpNode _.RC:$src1,
4506 (bitconvert (_.VT (X86VBroadcast
4507 (_.ScalarLdFrag addr:$src2)))))),
4508 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
4509 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4510 (bitconvert
4511 (_.i64VT (OpNode _.RC:$src1,
4512 (bitconvert (_.VT
4513 (X86VBroadcast
4514 (_.ScalarLdFrag addr:$src2))))))),
4515 _.RC:$src0)),
4516 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
4517 _.RC:$src1, addr:$src2)>;
4518 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4519 (bitconvert
4520 (_.i64VT (OpNode _.RC:$src1,
4521 (bitconvert (_.VT
4522 (X86VBroadcast
4523 (_.ScalarLdFrag addr:$src2))))))),
4524 _.ImmAllZerosV)),
4525 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
4526 _.RC:$src1, addr:$src2)>;
4527}
Craig Topper8f6827c2016-08-31 05:37:52 +00004528}
4529
Craig Topper45d65032016-09-02 05:29:13 +00004530multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
4531 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
4532 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
4533 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
4534 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
4535 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
4536 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00004537}
4538
Craig Topper45d65032016-09-02 05:29:13 +00004539defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
4540defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
4541defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
4542defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
4543
Craig Topper2baef8f2016-12-18 04:17:00 +00004544let Predicates = [HasVLX,HasDQI] in {
Craig Topperd3295c62016-12-17 19:26:00 +00004545 // Use packed logical operations for scalar ops.
4546 def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)),
4547 (COPY_TO_REGCLASS (VANDPDZ128rr
4548 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4549 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4550 def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)),
4551 (COPY_TO_REGCLASS (VORPDZ128rr
4552 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4553 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4554 def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)),
4555 (COPY_TO_REGCLASS (VXORPDZ128rr
4556 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4557 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4558 def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)),
4559 (COPY_TO_REGCLASS (VANDNPDZ128rr
4560 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4561 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4562
4563 def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)),
4564 (COPY_TO_REGCLASS (VANDPSZ128rr
4565 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4566 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4567 def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)),
4568 (COPY_TO_REGCLASS (VORPSZ128rr
4569 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4570 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4571 def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)),
4572 (COPY_TO_REGCLASS (VXORPSZ128rr
4573 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4574 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4575 def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)),
4576 (COPY_TO_REGCLASS (VANDNPSZ128rr
4577 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4578 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4579}
4580
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004581multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
4582 X86VectorVTInfo _> {
4583 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4584 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4585 "$src2, $src1", "$src1, $src2",
4586 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004587 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4588 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4589 "$src2, $src1", "$src1, $src2",
4590 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
4591 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4592 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4593 "${src2}"##_.BroadcastStr##", $src1",
4594 "$src1, ${src2}"##_.BroadcastStr,
4595 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4596 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
4597 EVEX_4V, EVEX_B;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004598}
4599
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004600multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
4601 X86VectorVTInfo _> {
4602 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4603 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4604 "$src2, $src1", "$src1, $src2",
4605 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00004606 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4607 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4608 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00004609 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00004610 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4611 (i32 FROUND_CURRENT))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004612}
4613
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004614multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00004615 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004616 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
4617 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00004618 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004619 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
4620 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004621 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
4622 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004623 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004624 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
4625 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004626 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
4627
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004628 // Define only if AVX512VL feature is present.
4629 let Predicates = [HasVLX] in {
4630 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
4631 EVEX_V128, EVEX_CD8<32, CD8VF>;
4632 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
4633 EVEX_V256, EVEX_CD8<32, CD8VF>;
4634 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
4635 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4636 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
4637 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4638 }
4639}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004640defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004641
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004642//===----------------------------------------------------------------------===//
4643// AVX-512 VPTESTM instructions
4644//===----------------------------------------------------------------------===//
4645
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004646multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
4647 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00004648 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004649 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
4650 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4651 "$src2, $src1", "$src1, $src2",
4652 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
4653 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004654 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4655 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4656 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00004657 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004658 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
4659 EVEX_4V,
4660 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004661}
4662
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004663multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4664 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004665 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4666 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4667 "${src2}"##_.BroadcastStr##", $src1",
4668 "$src1, ${src2}"##_.BroadcastStr,
4669 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
4670 (_.ScalarLdFrag addr:$src2))))>,
4671 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004672}
Igor Bregerfca0a342016-01-28 13:19:25 +00004673
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004674// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00004675multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
4676 X86VectorVTInfo _, string Suffix> {
4677 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
4678 (_.KVT (COPY_TO_REGCLASS
4679 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004680 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004681 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004682 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004683 _.RC:$src2, _.SubRegIdx)),
4684 _.KRC))>;
4685}
4686
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004687multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004688 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004689 let Predicates = [HasAVX512] in
4690 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
4691 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4692
4693 let Predicates = [HasAVX512, HasVLX] in {
4694 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
4695 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4696 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
4697 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4698 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004699 let Predicates = [HasAVX512, NoVLX] in {
4700 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
4701 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004702 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004703}
4704
4705multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4706 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004707 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004708 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004709 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004710}
4711
4712multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
4713 SDNode OpNode> {
4714 let Predicates = [HasBWI] in {
4715 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
4716 EVEX_V512, VEX_W;
4717 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
4718 EVEX_V512;
4719 }
4720 let Predicates = [HasVLX, HasBWI] in {
4721
4722 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
4723 EVEX_V256, VEX_W;
4724 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
4725 EVEX_V128, VEX_W;
4726 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
4727 EVEX_V256;
4728 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
4729 EVEX_V128;
4730 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004731
Igor Bregerfca0a342016-01-28 13:19:25 +00004732 let Predicates = [HasAVX512, NoVLX] in {
4733 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
4734 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
4735 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
4736 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004737 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004738
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004739}
4740
4741multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
4742 SDNode OpNode> :
4743 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
4744 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
4745
4746defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
4747defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004748
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004749
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004750//===----------------------------------------------------------------------===//
4751// AVX-512 Shift instructions
4752//===----------------------------------------------------------------------===//
4753multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00004754 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004755 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00004756 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004757 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004758 "$src2, $src1", "$src1, $src2",
4759 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004760 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00004761 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004762 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004763 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004764 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
4765 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004766 SSE_INTSHIFT_ITINS_P.rm>;
Craig Topper05948fb2016-08-02 05:11:15 +00004767 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004768}
4769
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004770multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
4771 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004772 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004773 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
4774 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
4775 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
4776 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004777 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004778}
4779
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004780multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004781 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004782 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00004783 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004784 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4785 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
4786 "$src2, $src1", "$src1, $src2",
4787 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004788 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004789 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4790 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
4791 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00004792 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004793 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004794 EVEX_4V;
Craig Topper05948fb2016-08-02 05:11:15 +00004795 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004796}
4797
Cameron McInally5fb084e2014-12-11 17:13:05 +00004798multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004799 ValueType SrcVT, PatFrag bc_frag,
4800 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
4801 let Predicates = [prd] in
4802 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4803 VTInfo.info512>, EVEX_V512,
4804 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
4805 let Predicates = [prd, HasVLX] in {
4806 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4807 VTInfo.info256>, EVEX_V256,
4808 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4809 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4810 VTInfo.info128>, EVEX_V128,
4811 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4812 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004813}
4814
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004815multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4816 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004817 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004818 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004819 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004820 avx512vl_i64_info, HasAVX512>, VEX_W;
4821 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4822 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004823}
4824
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004825multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4826 string OpcodeStr, SDNode OpNode,
4827 AVX512VLVectorVTInfo VTInfo> {
4828 let Predicates = [HasAVX512] in
4829 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4830 VTInfo.info512>,
4831 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4832 VTInfo.info512>, EVEX_V512;
4833 let Predicates = [HasAVX512, HasVLX] in {
4834 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4835 VTInfo.info256>,
4836 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4837 VTInfo.info256>, EVEX_V256;
4838 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4839 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004840 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004841 VTInfo.info128>, EVEX_V128;
4842 }
4843}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004844
Michael Liao66233b72015-08-06 09:06:20 +00004845multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004846 Format ImmFormR, Format ImmFormM,
4847 string OpcodeStr, SDNode OpNode> {
4848 let Predicates = [HasBWI] in
4849 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4850 v32i16_info>, EVEX_V512;
4851 let Predicates = [HasVLX, HasBWI] in {
4852 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4853 v16i16x_info>, EVEX_V256;
4854 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4855 v8i16x_info>, EVEX_V128;
4856 }
4857}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004858
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004859multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4860 Format ImmFormR, Format ImmFormM,
4861 string OpcodeStr, SDNode OpNode> {
4862 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4863 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4864 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4865 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4866}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004867
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004868defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004869 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004870
4871defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004872 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004873
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004874defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004875 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004876
Michael Zuckerman298a6802016-01-13 12:39:33 +00004877defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004878defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004879
4880defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4881defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4882defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004883
4884//===-------------------------------------------------------------------===//
4885// Variable Bit Shifts
4886//===-------------------------------------------------------------------===//
4887multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004888 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004889 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004890 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4891 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4892 "$src2, $src1", "$src1, $src2",
4893 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004894 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004895 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4896 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4897 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004898 (_.VT (OpNode _.RC:$src1,
4899 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004900 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004901 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper05948fb2016-08-02 05:11:15 +00004902 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004903}
4904
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004905multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4906 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004907 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004908 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4909 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4910 "${src2}"##_.BroadcastStr##", $src1",
4911 "$src1, ${src2}"##_.BroadcastStr,
4912 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4913 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004914 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004915 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4916}
Cameron McInally5fb084e2014-12-11 17:13:05 +00004917multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4918 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004919 let Predicates = [HasAVX512] in
4920 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4921 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4922
4923 let Predicates = [HasAVX512, HasVLX] in {
4924 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4925 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4926 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4927 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4928 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004929}
4930
4931multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4932 SDNode OpNode> {
4933 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004934 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004935 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004936 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004937}
4938
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004939// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Breger7b46b4e2015-12-23 08:06:50 +00004940multiclass avx512_var_shift_w_lowering<AVX512VLVectorVTInfo _, SDNode OpNode> {
4941 let Predicates = [HasBWI, NoVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004942 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004943 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004944 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004945 (!cast<Instruction>(NAME#"WZrr")
4946 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4947 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4948 sub_ymm)>;
4949
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004950 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004951 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004952 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004953 (!cast<Instruction>(NAME#"WZrr")
4954 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4955 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4956 sub_xmm)>;
4957 }
4958}
4959
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004960multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4961 SDNode OpNode> {
4962 let Predicates = [HasBWI] in
4963 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4964 EVEX_V512, VEX_W;
4965 let Predicates = [HasVLX, HasBWI] in {
4966
4967 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4968 EVEX_V256, VEX_W;
4969 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4970 EVEX_V128, VEX_W;
4971 }
4972}
4973
4974defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004975 avx512_var_shift_w<0x12, "vpsllvw", shl>,
4976 avx512_var_shift_w_lowering<avx512vl_i16_info, shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00004977
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004978defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004979 avx512_var_shift_w<0x11, "vpsravw", sra>,
4980 avx512_var_shift_w_lowering<avx512vl_i16_info, sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00004981
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004982defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004983 avx512_var_shift_w<0x10, "vpsrlvw", srl>,
4984 avx512_var_shift_w_lowering<avx512vl_i16_info, srl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004985defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4986defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004987
Craig Topper05629d02016-07-24 07:32:45 +00004988// Special handing for handling VPSRAV intrinsics.
4989multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
4990 list<Predicate> p> {
4991 let Predicates = p in {
4992 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
4993 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
4994 _.RC:$src2)>;
4995 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
4996 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
4997 _.RC:$src1, addr:$src2)>;
4998 let AddedComplexity = 20 in {
4999 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5000 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
5001 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
5002 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
5003 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5004 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5005 _.RC:$src0)),
5006 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
5007 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
5008 }
5009 let AddedComplexity = 30 in {
5010 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5011 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
5012 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
5013 _.RC:$src1, _.RC:$src2)>;
5014 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5015 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5016 _.ImmAllZerosV)),
5017 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
5018 _.RC:$src1, addr:$src2)>;
5019 }
5020 }
5021}
5022
5023multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
5024 list<Predicate> p> :
5025 avx512_var_shift_int_lowering<InstrStr, _, p> {
5026 let Predicates = p in {
5027 def : Pat<(_.VT (X86vsrav _.RC:$src1,
5028 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
5029 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
5030 _.RC:$src1, addr:$src2)>;
5031 let AddedComplexity = 20 in
5032 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5033 (X86vsrav _.RC:$src1,
5034 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5035 _.RC:$src0)),
5036 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
5037 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
5038 let AddedComplexity = 30 in
5039 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5040 (X86vsrav _.RC:$src1,
5041 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5042 _.ImmAllZerosV)),
5043 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
5044 _.RC:$src1, addr:$src2)>;
5045 }
5046}
5047
5048defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
5049defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
5050defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
5051defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
5052defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
5053defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
5054defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
5055defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
5056defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
5057
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005058//===-------------------------------------------------------------------===//
5059// 1-src variable permutation VPERMW/D/Q
5060//===-------------------------------------------------------------------===//
5061multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
5062 AVX512VLVectorVTInfo _> {
5063 let Predicates = [HasAVX512] in
5064 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5065 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
5066
5067 let Predicates = [HasAVX512, HasVLX] in
5068 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5069 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5070}
5071
5072multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
5073 string OpcodeStr, SDNode OpNode,
5074 AVX512VLVectorVTInfo VTInfo> {
5075 let Predicates = [HasAVX512] in
5076 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5077 VTInfo.info512>,
5078 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5079 VTInfo.info512>, EVEX_V512;
5080 let Predicates = [HasAVX512, HasVLX] in
5081 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5082 VTInfo.info256>,
5083 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5084 VTInfo.info256>, EVEX_V256;
5085}
5086
Michael Zuckermand9cac592016-01-19 17:07:43 +00005087multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
5088 Predicate prd, SDNode OpNode,
5089 AVX512VLVectorVTInfo _> {
5090 let Predicates = [prd] in
5091 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5092 EVEX_V512 ;
5093 let Predicates = [HasVLX, prd] in {
5094 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5095 EVEX_V256 ;
5096 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
5097 EVEX_V128 ;
5098 }
5099}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005100
Michael Zuckermand9cac592016-01-19 17:07:43 +00005101defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
5102 avx512vl_i16_info>, VEX_W;
5103defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
5104 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005105
5106defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
5107 avx512vl_i32_info>;
5108defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
5109 avx512vl_i64_info>, VEX_W;
5110defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
5111 avx512vl_f32_info>;
5112defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
5113 avx512vl_f64_info>, VEX_W;
5114
5115defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
5116 X86VPermi, avx512vl_i64_info>,
5117 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
5118defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
5119 X86VPermi, avx512vl_f64_info>,
5120 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00005121//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005122// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00005123//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005124
Igor Breger78741a12015-10-04 07:20:41 +00005125multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
5126 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
5127 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
5128 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
5129 "$src2, $src1", "$src1, $src2",
5130 (_.VT (OpNode _.RC:$src1,
5131 (Ctrl.VT Ctrl.RC:$src2)))>,
5132 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00005133 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5134 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
5135 "$src2, $src1", "$src1, $src2",
5136 (_.VT (OpNode
5137 _.RC:$src1,
5138 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
5139 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
5140 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5141 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5142 "${src2}"##_.BroadcastStr##", $src1",
5143 "$src1, ${src2}"##_.BroadcastStr,
5144 (_.VT (OpNode
5145 _.RC:$src1,
5146 (Ctrl.VT (X86VBroadcast
5147 (Ctrl.ScalarLdFrag addr:$src2)))))>,
5148 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005149}
5150
5151multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
5152 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5153 let Predicates = [HasAVX512] in {
5154 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
5155 Ctrl.info512>, EVEX_V512;
5156 }
5157 let Predicates = [HasAVX512, HasVLX] in {
5158 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
5159 Ctrl.info128>, EVEX_V128;
5160 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
5161 Ctrl.info256>, EVEX_V256;
5162 }
5163}
5164
5165multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
5166 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5167
5168 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
5169 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
5170 X86VPermilpi, _>,
5171 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005172}
5173
Craig Topper05948fb2016-08-02 05:11:15 +00005174let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00005175defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
5176 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00005177let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00005178defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
5179 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005180//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005181// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
5182//===----------------------------------------------------------------------===//
5183
5184defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00005185 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005186 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
5187defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005188 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005189defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005190 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00005191
Elena Demikhovsky55a99742015-06-22 13:00:42 +00005192multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5193 let Predicates = [HasBWI] in
5194 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
5195
5196 let Predicates = [HasVLX, HasBWI] in {
5197 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
5198 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
5199 }
5200}
5201
5202defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
5203
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005204//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00005205// Move Low to High and High to Low packed FP Instructions
5206//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005207def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
5208 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005209 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005210 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
5211 IIC_SSE_MOV_LH>, EVEX_4V;
5212def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
5213 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005214 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005215 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
5216 IIC_SSE_MOV_LH>, EVEX_4V;
5217
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005218let Predicates = [HasAVX512] in {
5219 // MOVLHPS patterns
5220 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5221 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
5222 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5223 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005224
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005225 // MOVHLPS patterns
5226 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
5227 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
5228}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005229
5230//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00005231// VMOVHPS/PD VMOVLPS Instructions
5232// All patterns was taken from SSS implementation.
5233//===----------------------------------------------------------------------===//
5234multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
5235 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00005236 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
5237 (ins _.RC:$src1, f64mem:$src2),
5238 !strconcat(OpcodeStr,
5239 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5240 [(set _.RC:$dst,
5241 (OpNode _.RC:$src1,
5242 (_.VT (bitconvert
5243 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
5244 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005245}
5246
5247defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
5248 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5249defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
5250 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5251defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
5252 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5253defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
5254 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5255
5256let Predicates = [HasAVX512] in {
5257 // VMOVHPS patterns
5258 def : Pat<(X86Movlhps VR128X:$src1,
5259 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
5260 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5261 def : Pat<(X86Movlhps VR128X:$src1,
5262 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
5263 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5264 // VMOVHPD patterns
5265 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5266 (scalar_to_vector (loadf64 addr:$src2)))),
5267 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5268 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5269 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
5270 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5271 // VMOVLPS patterns
5272 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5273 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5274 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5275 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5276 // VMOVLPD patterns
5277 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5278 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5279 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5280 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5281 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
5282 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
5283 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5284}
5285
Igor Bregerb6b27af2015-11-10 07:09:07 +00005286def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
5287 (ins f64mem:$dst, VR128X:$src),
5288 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005289 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005290 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
5291 (bc_v2f64 (v4f32 VR128X:$src))),
5292 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5293 EVEX, EVEX_CD8<32, CD8VT2>;
5294def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
5295 (ins f64mem:$dst, VR128X:$src),
5296 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005297 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005298 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
5299 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5300 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
5301def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
5302 (ins f64mem:$dst, VR128X:$src),
5303 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005304 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005305 (iPTR 0))), addr:$dst)],
5306 IIC_SSE_MOV_LH>,
5307 EVEX, EVEX_CD8<32, CD8VT2>;
5308def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
5309 (ins f64mem:$dst, VR128X:$src),
5310 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005311 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005312 (iPTR 0))), addr:$dst)],
5313 IIC_SSE_MOV_LH>,
5314 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00005315
Igor Bregerb6b27af2015-11-10 07:09:07 +00005316let Predicates = [HasAVX512] in {
5317 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00005318 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005319 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
5320 (iPTR 0))), addr:$dst),
5321 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
5322 // VMOVLPS patterns
5323 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
5324 addr:$src1),
5325 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5326 def : Pat<(store (v4i32 (X86Movlps
5327 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
5328 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5329 // VMOVLPD patterns
5330 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5331 addr:$src1),
5332 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5333 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5334 addr:$src1),
5335 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5336}
5337//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005338// FMA - Fused Multiply Operations
5339//
Adam Nemet26371ce2014-10-24 00:02:55 +00005340
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005341multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005342 X86VectorVTInfo _, string Suff> {
5343 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +00005344 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005345 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00005346 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005347 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00005348 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005349
Craig Toppere1cac152016-06-07 07:27:54 +00005350 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5351 (ins _.RC:$src2, _.MemOp:$src3),
5352 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005353 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005354 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005355
Craig Toppere1cac152016-06-07 07:27:54 +00005356 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5357 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5358 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5359 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00005360 (OpNode _.RC:$src2,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005361 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005362 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005363 }
Craig Topper318e40b2016-07-25 07:20:31 +00005364
5365 // Additional pattern for folding broadcast nodes in other orders.
5366 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5367 (OpNode _.RC:$src1, _.RC:$src2,
5368 (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
5369 _.RC:$src1)),
5370 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5371 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005372}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005373
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005374multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005375 X86VectorVTInfo _, string Suff> {
5376 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005377 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005378 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5379 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005380 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005381 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005382}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005383
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005384multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005385 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5386 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005387 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005388 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5389 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5390 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005391 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005392 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005393 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005394 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005395 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005396 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005397 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005398}
5399
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005400multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005401 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005402 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005403 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005404 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005405 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005406}
5407
5408defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
5409defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
5410defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
5411defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
5412defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
5413defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
5414
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005415
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005416multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005417 X86VectorVTInfo _, string Suff> {
5418 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005419 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5420 (ins _.RC:$src2, _.RC:$src3),
5421 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005422 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005423 AVX512FMA3Base;
5424
Craig Toppere1cac152016-06-07 07:27:54 +00005425 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5426 (ins _.RC:$src2, _.MemOp:$src3),
5427 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005428 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005429 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005430
Craig Toppere1cac152016-06-07 07:27:54 +00005431 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5432 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5433 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5434 "$src2, ${src3}"##_.BroadcastStr,
5435 (_.VT (OpNode _.RC:$src2,
5436 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005437 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005438 }
Craig Topper318e40b2016-07-25 07:20:31 +00005439
5440 // Additional patterns for folding broadcast nodes in other orders.
5441 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5442 _.RC:$src2, _.RC:$src1)),
5443 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mb) _.RC:$src1,
5444 _.RC:$src2, addr:$src3)>;
5445 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5446 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5447 _.RC:$src2, _.RC:$src1),
5448 _.RC:$src1)),
5449 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5450 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
5451 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5452 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5453 _.RC:$src2, _.RC:$src1),
5454 _.ImmAllZerosV)),
5455 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbkz) _.RC:$src1,
5456 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005457}
5458
5459multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005460 X86VectorVTInfo _, string Suff> {
5461 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005462 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5463 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5464 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005465 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005466 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005467}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005468
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005469multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005470 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5471 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005472 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005473 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5474 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5475 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005476 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005477 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005478 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005479 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005480 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005481 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005482 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005483}
5484
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005485multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005486 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005487 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005488 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005489 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005490 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005491}
5492
5493defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
5494defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
5495defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
5496defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
5497defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
5498defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
5499
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005500multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005501 X86VectorVTInfo _, string Suff> {
5502 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005503 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005504 (ins _.RC:$src2, _.RC:$src3),
5505 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005506 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005507 AVX512FMA3Base;
5508
Craig Toppere1cac152016-06-07 07:27:54 +00005509 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005510 (ins _.RC:$src2, _.MemOp:$src3),
5511 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005512 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src3), _.RC:$src2)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005513 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005514
Craig Toppere1cac152016-06-07 07:27:54 +00005515 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005516 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5517 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5518 "$src2, ${src3}"##_.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00005519 (_.VT (OpNode _.RC:$src1,
Craig Topper6bcbf532016-07-25 07:20:28 +00005520 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper5f2441d2016-08-13 06:48:39 +00005521 _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005522 }
Craig Topper318e40b2016-07-25 07:20:31 +00005523
5524 // Additional patterns for folding broadcast nodes in other orders.
5525 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5526 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5527 _.RC:$src1, _.RC:$src2),
5528 _.RC:$src1)),
5529 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5530 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005531}
5532
5533multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005534 X86VectorVTInfo _, string Suff> {
5535 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005536 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005537 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5538 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Toppereafdbec2016-08-13 06:48:41 +00005539 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005540 AVX512FMA3Base, EVEX_B, EVEX_RC;
5541}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005542
5543multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005544 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5545 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005546 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005547 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5548 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5549 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005550 }
5551 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005552 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005553 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005554 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005555 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5556 }
5557}
5558
5559multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005560 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005561 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005562 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005563 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005564 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005565}
5566
5567defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
5568defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
5569defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
5570defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
5571defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
5572defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005573
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005574// Scalar FMA
5575let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00005576multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5577 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
5578 dag RHS_r, dag RHS_m > {
5579 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5580 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005581 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005582
Craig Toppere1cac152016-06-07 07:27:54 +00005583 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5584 (ins _.RC:$src2, _.ScalarMemOp:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005585 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00005586
5587 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5588 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Toppereafdbec2016-08-13 06:48:41 +00005589 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
Igor Breger15820b02015-07-01 13:24:28 +00005590 AVX512FMA3Base, EVEX_B, EVEX_RC;
5591
Craig Toppereafdbec2016-08-13 06:48:41 +00005592 let isCodeGenOnly = 1, isCommutable = 1 in {
Igor Breger15820b02015-07-01 13:24:28 +00005593 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
5594 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
5595 !strconcat(OpcodeStr,
5596 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5597 [RHS_r]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005598 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
5599 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
5600 !strconcat(OpcodeStr,
5601 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5602 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00005603 }// isCodeGenOnly = 1
5604}
5605}// Constraints = "$src1 = $dst"
5606
5607multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00005608 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
5609 SDNode OpNodeRnds3, X86VectorVTInfo _ , string SUFF> {
Igor Breger15820b02015-07-01 13:24:28 +00005610
Craig Topper2dca3b22016-07-24 08:26:38 +00005611 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005612 // Operands for intrinsic are in 123 order to preserve passthu
5613 // semantics.
5614 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 FROUND_CURRENT))),
5615 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005616 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005617 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
Igor Breger15820b02015-07-01 13:24:28 +00005618 (i32 imm:$rc))),
5619 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5620 _.FRC:$src3))),
5621 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5622 (_.ScalarLdFrag addr:$src3))))>;
5623
Craig Topper2dca3b22016-07-24 08:26:38 +00005624 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005625 (_.VT (OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
5626 (_.VT (OpNodeRnds3 _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00005627 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005628 _.RC:$src1, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005629 (_.VT ( OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005630 (i32 imm:$rc))),
5631 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
5632 _.FRC:$src1))),
5633 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
5634 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
5635
Craig Topper2dca3b22016-07-24 08:26:38 +00005636 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005637 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
5638 (_.VT (OpNodeRnds1 _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005639 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005640 _.RC:$src2, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005641 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00005642 (i32 imm:$rc))),
5643 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
5644 _.FRC:$src2))),
5645 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
5646 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
5647}
5648
5649multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00005650 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
5651 SDNode OpNodeRnds3> {
Igor Breger15820b02015-07-01 13:24:28 +00005652 let Predicates = [HasAVX512] in {
5653 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00005654 OpNodeRnds1, OpNodeRnds3, f32x_info, "SS">,
5655 EVEX_CD8<32, CD8VT1>, VEX_LIG;
Igor Breger15820b02015-07-01 13:24:28 +00005656 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00005657 OpNodeRnds1, OpNodeRnds3, f64x_info, "SD">,
5658 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
Igor Breger15820b02015-07-01 13:24:28 +00005659 }
5660}
5661
Craig Toppera55b4832016-12-09 06:42:28 +00005662defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnds1,
5663 X86FmaddRnds3>;
5664defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnds1,
5665 X86FmsubRnds3>;
5666defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd,
5667 X86FnmaddRnds1, X86FnmaddRnds3>;
5668defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub,
5669 X86FnmsubRnds1, X86FnmsubRnds3>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005670
5671//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00005672// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
5673//===----------------------------------------------------------------------===//
5674let Constraints = "$src1 = $dst" in {
5675multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
5676 X86VectorVTInfo _> {
5677 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5678 (ins _.RC:$src2, _.RC:$src3),
5679 OpcodeStr, "$src3, $src2", "$src2, $src3",
5680 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
5681 AVX512FMA3Base;
5682
Craig Toppere1cac152016-06-07 07:27:54 +00005683 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5684 (ins _.RC:$src2, _.MemOp:$src3),
5685 OpcodeStr, "$src3, $src2", "$src2, $src3",
5686 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
5687 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00005688
Craig Toppere1cac152016-06-07 07:27:54 +00005689 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5690 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5691 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5692 !strconcat("$src2, ${src3}", _.BroadcastStr ),
5693 (OpNode _.RC:$src1,
5694 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
5695 AVX512FMA3Base, EVEX_B;
Asaf Badouh655822a2016-01-25 11:14:24 +00005696}
5697} // Constraints = "$src1 = $dst"
5698
5699multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
5700 AVX512VLVectorVTInfo _> {
5701 let Predicates = [HasIFMA] in {
5702 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
5703 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
5704 }
5705 let Predicates = [HasVLX, HasIFMA] in {
5706 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
5707 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
5708 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
5709 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5710 }
5711}
5712
5713defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
5714 avx512vl_i64_info>, VEX_W;
5715defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
5716 avx512vl_i64_info>, VEX_W;
5717
5718//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005719// AVX-512 Scalar convert from sign integer to float/double
5720//===----------------------------------------------------------------------===//
5721
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005722multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
5723 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5724 PatFrag ld_frag, string asm> {
5725 let hasSideEffects = 0 in {
5726 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
5727 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005728 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005729 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005730 let mayLoad = 1 in
5731 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
5732 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005733 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005734 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005735 } // hasSideEffects = 0
5736 let isCodeGenOnly = 1 in {
5737 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5738 (ins DstVT.RC:$src1, SrcRC:$src2),
5739 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5740 [(set DstVT.RC:$dst,
5741 (OpNode (DstVT.VT DstVT.RC:$src1),
5742 SrcRC:$src2,
5743 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5744
5745 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
5746 (ins DstVT.RC:$src1, x86memop:$src2),
5747 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5748 [(set DstVT.RC:$dst,
5749 (OpNode (DstVT.VT DstVT.RC:$src1),
5750 (ld_frag addr:$src2),
5751 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5752 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005753}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00005754
Igor Bregerabe4a792015-06-14 12:44:55 +00005755multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005756 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00005757 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5758 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005759 !strconcat(asm,
5760 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00005761 [(set DstVT.RC:$dst,
5762 (OpNode (DstVT.VT DstVT.RC:$src1),
5763 SrcRC:$src2,
5764 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
5765}
5766
5767multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005768 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5769 PatFrag ld_frag, string asm> {
5770 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
5771 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
5772 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00005773}
5774
Andrew Trick15a47742013-10-09 05:11:10 +00005775let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00005776defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005777 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
5778 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005779defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005780 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
5781 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005782defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005783 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
5784 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005785defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005786 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
5787 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005788
Craig Topper8f85ad12016-11-14 02:46:58 +00005789def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
5790 (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5791def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
5792 (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5793
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005794def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
5795 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5796def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005797 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005798def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
5799 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5800def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005801 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005802
5803def : Pat<(f32 (sint_to_fp GR32:$src)),
5804 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5805def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005806 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005807def : Pat<(f64 (sint_to_fp GR32:$src)),
5808 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5809def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005810 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
5811
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005812defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005813 v4f32x_info, i32mem, loadi32,
5814 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005815defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005816 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
5817 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005818defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005819 i32mem, loadi32, "cvtusi2sd{l}">,
5820 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005821defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005822 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
5823 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005824
Craig Topper8f85ad12016-11-14 02:46:58 +00005825def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
5826 (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5827def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
5828 (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5829
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005830def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
5831 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5832def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
5833 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5834def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
5835 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5836def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
5837 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5838
5839def : Pat<(f32 (uint_to_fp GR32:$src)),
5840 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5841def : Pat<(f32 (uint_to_fp GR64:$src)),
5842 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
5843def : Pat<(f64 (uint_to_fp GR32:$src)),
5844 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5845def : Pat<(f64 (uint_to_fp GR64:$src)),
5846 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00005847}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005848
5849//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005850// AVX-512 Scalar convert from float/double to integer
5851//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005852multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
5853 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00005854 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005855 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005856 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005857 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
5858 EVEX, VEX_LIG;
5859 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
5860 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005861 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005862 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005863 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.ScalarMemOp:$src),
5864 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005865 [(set DstVT.RC:$dst, (OpNode
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005866 (SrcVT.VT (scalar_to_vector (SrcVT.ScalarLdFrag addr:$src))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005867 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005868 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005869 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005870}
Asaf Badouh2744d212015-09-20 14:31:19 +00005871
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005872// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005873defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005874 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005875 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005876defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005877 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005878 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005879defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005880 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005881 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005882defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005883 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005884 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005885defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005886 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005887 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005888defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005889 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005890 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005891defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005892 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005893 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005894defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005895 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005896 EVEX_CD8<64, CD8VT1>;
5897
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005898// The SSE version of these instructions are disabled for AVX512.
5899// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
5900let Predicates = [HasAVX512] in {
5901 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005902 (VCVTSS2SIZrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005903 def : Pat<(i32 (int_x86_sse_cvtss2si (sse_load_f32 addr:$src))),
5904 (VCVTSS2SIZrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005905 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005906 (VCVTSS2SI64Zrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005907 def : Pat<(i64 (int_x86_sse_cvtss2si64 (sse_load_f32 addr:$src))),
5908 (VCVTSS2SI64Zrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005909 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005910 (VCVTSD2SIZrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005911 def : Pat<(i32 (int_x86_sse2_cvtsd2si (sse_load_f64 addr:$src))),
5912 (VCVTSD2SIZrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005913 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005914 (VCVTSD2SI64Zrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005915 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (sse_load_f64 addr:$src))),
5916 (VCVTSD2SI64Zrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005917} // HasAVX512
5918
Craig Topperac941b92016-09-25 16:33:53 +00005919let Predicates = [HasAVX512] in {
5920 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, GR32:$src2),
5921 (VCVTSI2SSZrr_Int VR128X:$src1, GR32:$src2)>;
5922 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, (loadi32 addr:$src2)),
5923 (VCVTSI2SSZrm_Int VR128X:$src1, addr:$src2)>;
5924 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, GR64:$src2),
5925 (VCVTSI642SSZrr_Int VR128X:$src1, GR64:$src2)>;
5926 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, (loadi64 addr:$src2)),
5927 (VCVTSI642SSZrm_Int VR128X:$src1, addr:$src2)>;
5928 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, GR32:$src2),
5929 (VCVTSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5930 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, (loadi32 addr:$src2)),
5931 (VCVTSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5932 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, GR64:$src2),
5933 (VCVTSI642SDZrr_Int VR128X:$src1, GR64:$src2)>;
5934 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, (loadi64 addr:$src2)),
5935 (VCVTSI642SDZrm_Int VR128X:$src1, addr:$src2)>;
5936 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2),
5937 (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5938 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)),
5939 (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5940} // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005941
5942// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005943multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
5944 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00005945 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00005946let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005947 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005948 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5949 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Craig Topper0e473952016-09-07 04:46:15 +00005950 let hasSideEffects = 0 in
Igor Bregerc59b3a22016-08-03 10:58:05 +00005951 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005952 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5953 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005954 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005955 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005956 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005957 EVEX;
Simon Pilgrim916485c2016-08-18 11:22:22 +00005958
Igor Bregerc59b3a22016-08-03 10:58:05 +00005959 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
5960 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5961 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
5962 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5963 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00005964 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
5965 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005966
Craig Toppere1cac152016-06-07 07:27:54 +00005967 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005968 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5969 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5970 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5971 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
5972 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5973 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5974 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5975 (i32 FROUND_NO_EXC)))]>,
5976 EVEX,VEX_LIG , EVEX_B;
5977 let mayLoad = 1, hasSideEffects = 0 in
5978 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
5979 (ins _SrcRC.MemOp:$src),
5980 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5981 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00005982
Craig Toppere1cac152016-06-07 07:27:54 +00005983 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00005984} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005985}
5986
Asaf Badouh2744d212015-09-20 14:31:19 +00005987
Igor Bregerc59b3a22016-08-03 10:58:05 +00005988defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
5989 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005990 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005991defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
5992 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005993 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005994defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
5995 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005996 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005997defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
5998 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005999 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
6000
Igor Bregerc59b3a22016-08-03 10:58:05 +00006001defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
6002 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006003 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006004defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
6005 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006006 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006007defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
6008 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006009 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006010defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
6011 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006012 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
6013let Predicates = [HasAVX512] in {
6014 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006015 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00006016 def : Pat<(i32 (int_x86_sse_cvttss2si (sse_load_f32 addr:$src))),
6017 (VCVTTSS2SIZrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006018 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006019 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00006020 def : Pat<(i64 (int_x86_sse_cvttss2si64 (sse_load_f32 addr:$src))),
6021 (VCVTTSS2SI64Zrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006022 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006023 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00006024 def : Pat<(i32 (int_x86_sse2_cvttsd2si (sse_load_f64 addr:$src))),
6025 (VCVTTSD2SIZrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006026 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006027 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00006028 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (sse_load_f64 addr:$src))),
6029 (VCVTTSD2SI64Zrm_Int addr:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00006030} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006031//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006032// AVX-512 Convert form float to double and back
6033//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00006034multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6035 X86VectorVTInfo _Src, SDNode OpNode> {
6036 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006037 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006038 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006039 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00006040 (_Src.VT _Src.RC:$src2),
6041 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006042 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
6043 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006044 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006045 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006046 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006047 (_Src.VT (scalar_to_vector
Craig Toppera02e3942016-09-23 06:24:43 +00006048 (_Src.ScalarLdFrag addr:$src2))),
6049 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006050 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006051}
6052
Asaf Badouh2744d212015-09-20 14:31:19 +00006053// Scalar Coversion with SAE - suppress all exceptions
6054multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6055 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6056 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006057 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006058 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00006059 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006060 (_Src.VT _Src.RC:$src2),
6061 (i32 FROUND_NO_EXC)))>,
6062 EVEX_4V, VEX_LIG, EVEX_B;
6063}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006064
Asaf Badouh2744d212015-09-20 14:31:19 +00006065// Scalar Conversion with rounding control (RC)
6066multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6067 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6068 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006069 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006070 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00006071 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006072 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
6073 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
6074 EVEX_B, EVEX_RC;
6075}
Craig Toppera02e3942016-09-23 06:24:43 +00006076multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006077 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006078 X86VectorVTInfo _dst> {
6079 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006080 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006081 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006082 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>, XD;
Asaf Badouh2744d212015-09-20 14:31:19 +00006083 }
6084}
6085
Craig Toppera02e3942016-09-23 06:24:43 +00006086multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006087 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006088 X86VectorVTInfo _dst> {
6089 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006090 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006091 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006092 EVEX_CD8<32, CD8VT1>, XS;
Asaf Badouh2744d212015-09-20 14:31:19 +00006093 }
6094}
Craig Toppera02e3942016-09-23 06:24:43 +00006095defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Asaf Badouh2744d212015-09-20 14:31:19 +00006096 X86froundRnd, f64x_info, f32x_info>;
Craig Toppera02e3942016-09-23 06:24:43 +00006097defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Asaf Badouh2744d212015-09-20 14:31:19 +00006098 X86fpextRnd,f32x_info, f64x_info >;
6099
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006100def : Pat<(f64 (fpextend FR32X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006101 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00006102 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
6103 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006104def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Asaf Badouh2744d212015-09-20 14:31:19 +00006105 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
6106 Requires<[HasAVX512]>;
6107
6108def : Pat<(f64 (extloadf32 addr:$src)),
6109 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006110 Requires<[HasAVX512, OptForSize]>;
6111
Asaf Badouh2744d212015-09-20 14:31:19 +00006112def : Pat<(f64 (extloadf32 addr:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006113 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
Asaf Badouh2744d212015-09-20 14:31:19 +00006114 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
6115 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006116
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006117def : Pat<(f32 (fpround FR64X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006118 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00006119 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006120 Requires<[HasAVX512]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006121//===----------------------------------------------------------------------===//
6122// AVX-512 Vector convert from signed/unsigned integer to float/double
6123// and from float/double to signed/unsigned integer
6124//===----------------------------------------------------------------------===//
6125
6126multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6127 X86VectorVTInfo _Src, SDNode OpNode,
6128 string Broadcast = _.BroadcastStr,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006129 string Alias = "", X86MemOperand MemOp = _Src.MemOp> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006130
6131 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6132 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
6133 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
6134
6135 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Coby Tayree97e9cf62016-11-20 17:09:56 +00006136 (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src",
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006137 (_.VT (OpNode (_Src.VT
6138 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
6139
6140 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006141 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006142 "${src}"##Broadcast, "${src}"##Broadcast,
6143 (_.VT (OpNode (_Src.VT
6144 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
6145 ))>, EVEX, EVEX_B;
6146}
6147// Coversion with SAE - suppress all exceptions
6148multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6149 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6150 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6151 (ins _Src.RC:$src), OpcodeStr,
6152 "{sae}, $src", "$src, {sae}",
6153 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
6154 (i32 FROUND_NO_EXC)))>,
6155 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006156}
6157
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006158// Conversion with rounding control (RC)
6159multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6160 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6161 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6162 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
6163 "$rc, $src", "$src, $rc",
6164 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
6165 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006166}
6167
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006168// Extend Float to Double
6169multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
6170 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006171 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006172 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
6173 X86vfpextRnd>, EVEX_V512;
6174 }
6175 let Predicates = [HasVLX] in {
6176 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006177 X86vfpext, "{1to2}", "", f64mem>, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006178 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006179 EVEX_V256;
6180 }
6181}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006182
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006183// Truncate Double to Float
6184multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
6185 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006186 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006187 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
6188 X86vfproundRnd>, EVEX_V512;
6189 }
6190 let Predicates = [HasVLX] in {
6191 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
6192 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006193 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006194 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006195
6196 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6197 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6198 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6199 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6200 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6201 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6202 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6203 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006204 }
6205}
6206
6207defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
6208 VEX_W, PD, EVEX_CD8<64, CD8VF>;
6209defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
6210 PS, EVEX_CD8<32, CD8VH>;
6211
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006212def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6213 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006214
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006215let Predicates = [HasVLX] in {
Craig Topper731bf9c2016-11-09 07:31:32 +00006216 let AddedComplexity = 15 in
6217 def : Pat<(X86vzmovl (v2f64 (bitconvert
6218 (v4f32 (X86vfpround (v2f64 VR128X:$src)))))),
6219 (VCVTPD2PSZ128rr VR128X:$src)>;
Craig Topper5471fc22016-11-06 04:12:52 +00006220 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
6221 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006222 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
6223 (VCVTPS2PDZ256rm addr:$src)>;
6224}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00006225
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006226// Convert Signed/Unsigned Doubleword to Double
6227multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
6228 SDNode OpNode128> {
6229 // No rounding in this op
6230 let Predicates = [HasAVX512] in
6231 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
6232 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006233
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006234 let Predicates = [HasVLX] in {
6235 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006236 OpNode128, "{1to2}", "", i64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006237 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
6238 EVEX_V256;
6239 }
6240}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006241
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006242// Convert Signed/Unsigned Doubleword to Float
6243multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6244 SDNode OpNodeRnd> {
6245 let Predicates = [HasAVX512] in
6246 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
6247 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
6248 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006249
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006250 let Predicates = [HasVLX] in {
6251 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
6252 EVEX_V128;
6253 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
6254 EVEX_V256;
6255 }
6256}
6257
6258// Convert Float to Signed/Unsigned Doubleword with truncation
6259multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
6260 SDNode OpNode, SDNode OpNodeRnd> {
6261 let Predicates = [HasAVX512] in {
6262 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6263 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
6264 OpNodeRnd>, EVEX_V512;
6265 }
6266 let Predicates = [HasVLX] in {
6267 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6268 EVEX_V128;
6269 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6270 EVEX_V256;
6271 }
6272}
6273
6274// Convert Float to Signed/Unsigned Doubleword
6275multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
6276 SDNode OpNode, SDNode OpNodeRnd> {
6277 let Predicates = [HasAVX512] in {
6278 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6279 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
6280 OpNodeRnd>, EVEX_V512;
6281 }
6282 let Predicates = [HasVLX] in {
6283 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6284 EVEX_V128;
6285 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6286 EVEX_V256;
6287 }
6288}
6289
6290// Convert Double to Signed/Unsigned Doubleword with truncation
Craig Topper731bf9c2016-11-09 07:31:32 +00006291multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6292 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006293 let Predicates = [HasAVX512] in {
6294 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6295 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
6296 OpNodeRnd>, EVEX_V512;
6297 }
6298 let Predicates = [HasVLX] in {
6299 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
Craig Topper731bf9c2016-11-09 07:31:32 +00006300 // memory forms of these instructions in Asm Parser. They have the same
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006301 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6302 // due to the same reason.
Craig Topper731bf9c2016-11-09 07:31:32 +00006303 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info,
6304 OpNode128, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006305 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6306 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006307
6308 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6309 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6310 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6311 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6312 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6313 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6314 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6315 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006316 }
6317}
6318
6319// Convert Double to Signed/Unsigned Doubleword
6320multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
6321 SDNode OpNode, SDNode OpNodeRnd> {
6322 let Predicates = [HasAVX512] in {
6323 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6324 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
6325 OpNodeRnd>, EVEX_V512;
6326 }
6327 let Predicates = [HasVLX] in {
6328 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6329 // memory forms of these instructions in Asm Parcer. They have the same
6330 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6331 // due to the same reason.
6332 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
6333 "{1to2}", "{x}">, EVEX_V128;
6334 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6335 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006336
6337 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6338 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6339 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6340 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6341 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6342 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6343 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6344 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006345 }
6346}
6347
6348// Convert Double to Signed/Unsigned Quardword
6349multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
6350 SDNode OpNode, SDNode OpNodeRnd> {
6351 let Predicates = [HasDQI] in {
6352 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6353 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
6354 OpNodeRnd>, EVEX_V512;
6355 }
6356 let Predicates = [HasDQI, HasVLX] in {
6357 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6358 EVEX_V128;
6359 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6360 EVEX_V256;
6361 }
6362}
6363
6364// Convert Double to Signed/Unsigned Quardword with truncation
6365multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
6366 SDNode OpNode, SDNode OpNodeRnd> {
6367 let Predicates = [HasDQI] in {
6368 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6369 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
6370 OpNodeRnd>, EVEX_V512;
6371 }
6372 let Predicates = [HasDQI, HasVLX] in {
6373 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6374 EVEX_V128;
6375 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6376 EVEX_V256;
6377 }
6378}
6379
6380// Convert Signed/Unsigned Quardword to Double
6381multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
6382 SDNode OpNode, SDNode OpNodeRnd> {
6383 let Predicates = [HasDQI] in {
6384 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
6385 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
6386 OpNodeRnd>, EVEX_V512;
6387 }
6388 let Predicates = [HasDQI, HasVLX] in {
6389 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
6390 EVEX_V128;
6391 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
6392 EVEX_V256;
6393 }
6394}
6395
6396// Convert Float to Signed/Unsigned Quardword
6397multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
6398 SDNode OpNode, SDNode OpNodeRnd> {
6399 let Predicates = [HasDQI] in {
6400 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6401 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
6402 OpNodeRnd>, EVEX_V512;
6403 }
6404 let Predicates = [HasDQI, HasVLX] in {
6405 // Explicitly specified broadcast string, since we take only 2 elements
6406 // from v4f32x_info source
6407 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006408 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006409 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6410 EVEX_V256;
6411 }
6412}
6413
6414// Convert Float to Signed/Unsigned Quardword with truncation
Craig Toppera39b6502016-12-10 06:02:48 +00006415multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6416 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006417 let Predicates = [HasDQI] in {
6418 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6419 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
6420 OpNodeRnd>, EVEX_V512;
6421 }
6422 let Predicates = [HasDQI, HasVLX] in {
6423 // Explicitly specified broadcast string, since we take only 2 elements
6424 // from v4f32x_info source
Craig Toppera39b6502016-12-10 06:02:48 +00006425 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode128,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006426 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006427 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6428 EVEX_V256;
6429 }
6430}
6431
6432// Convert Signed/Unsigned Quardword to Float
Simon Pilgrima3af7962016-11-24 12:13:46 +00006433multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6434 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006435 let Predicates = [HasDQI] in {
6436 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
6437 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
6438 OpNodeRnd>, EVEX_V512;
6439 }
6440 let Predicates = [HasDQI, HasVLX] in {
6441 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6442 // memory forms of these instructions in Asm Parcer. They have the same
6443 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6444 // due to the same reason.
Simon Pilgrima3af7962016-11-24 12:13:46 +00006445 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006446 "{1to2}", "{x}">, EVEX_V128;
6447 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
6448 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006449
6450 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6451 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6452 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6453 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6454 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6455 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6456 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6457 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006458 }
6459}
6460
Simon Pilgrima3af7962016-11-24 12:13:46 +00006461defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP>,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006462 XS, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006463
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006464defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
6465 X86VSintToFpRnd>,
6466 PS, EVEX_CD8<32, CD8VF>;
6467
6468defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006469 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006470 XS, EVEX_CD8<32, CD8VF>;
6471
Simon Pilgrima3af7962016-11-24 12:13:46 +00006472defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00006473 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006474 PD, VEX_W, EVEX_CD8<64, CD8VF>;
6475
6476defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006477 X86cvttp2uiRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006478 EVEX_CD8<32, CD8VF>;
6479
Craig Topperf334ac192016-11-09 07:48:51 +00006480defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
Simon Pilgrima3af7962016-11-24 12:13:46 +00006481 X86cvttp2ui, X86cvttp2uiRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006482 EVEX_CD8<64, CD8VF>;
6483
Simon Pilgrima3af7962016-11-24 12:13:46 +00006484defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86VUintToFP>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006485 XS, EVEX_CD8<32, CD8VH>;
6486
6487defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
6488 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006489 EVEX_CD8<32, CD8VF>;
6490
Craig Topper19e04b62016-05-19 06:13:58 +00006491defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
6492 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006493
Craig Topper19e04b62016-05-19 06:13:58 +00006494defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
6495 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006496 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006497
Craig Topper19e04b62016-05-19 06:13:58 +00006498defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
6499 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006500 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00006501defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
6502 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006503 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006504
Craig Topper19e04b62016-05-19 06:13:58 +00006505defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
6506 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006507 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006508
Craig Topper19e04b62016-05-19 06:13:58 +00006509defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
6510 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006511
Craig Topper19e04b62016-05-19 06:13:58 +00006512defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
6513 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006514 PD, EVEX_CD8<64, CD8VF>;
6515
Craig Topper19e04b62016-05-19 06:13:58 +00006516defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
6517 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006518
6519defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006520 X86cvttp2siRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006521 PD, EVEX_CD8<64, CD8VF>;
6522
Craig Toppera39b6502016-12-10 06:02:48 +00006523defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00006524 X86cvttp2siRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006525
6526defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006527 X86cvttp2uiRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006528 PD, EVEX_CD8<64, CD8VF>;
6529
Craig Toppera39b6502016-12-10 06:02:48 +00006530defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint, X86cvttp2ui,
Craig Topper3174b6e2016-09-23 06:24:39 +00006531 X86cvttp2uiRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006532
6533defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006534 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006535
6536defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006537 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006538
Simon Pilgrima3af7962016-11-24 12:13:46 +00006539defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00006540 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006541
Simon Pilgrima3af7962016-11-24 12:13:46 +00006542defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00006543 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006544
Craig Toppere38c57a2015-11-27 05:44:02 +00006545let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006546def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00006547 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006548 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6549 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006550
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006551def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
6552 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006553 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6554 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006555
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006556def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
6557 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006558 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6559 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006560
Simon Pilgrima3af7962016-11-24 12:13:46 +00006561def : Pat<(v4i32 (X86cvttp2ui (v2f64 VR128X:$src))),
Craig Topperf334ac192016-11-09 07:48:51 +00006562 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
6563 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6564 VR128X:$src, sub_xmm)))), sub_xmm)>;
6565
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006566def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
6567 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006568 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6569 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006570
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006571def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
6572 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006573 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6574 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006575
Cameron McInallyf10a7c92014-06-18 14:04:37 +00006576def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
6577 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00006578 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6579 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Simon Pilgrim096b6d42016-11-20 14:03:23 +00006580
Simon Pilgrima3af7962016-11-24 12:13:46 +00006581def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))),
Simon Pilgrim096b6d42016-11-20 14:03:23 +00006582 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
6583 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6584 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006585}
6586
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00006587let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006588 let AddedComplexity = 15 in {
6589 def : Pat<(X86vzmovl (v2i64 (bitconvert
6590 (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006591 (VCVTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006592 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
6593 (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006594 (VCVTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006595 def : Pat<(X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00006596 (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006597 (VCVTTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006598 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00006599 (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006600 (VCVTTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006601 }
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00006602}
6603
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006604let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006605 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006606 (VCVTPD2PSZrm addr:$src)>;
6607 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6608 (VCVTPS2PDZrm addr:$src)>;
6609}
6610
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006611let Predicates = [HasDQI, HasVLX] in {
6612 let AddedComplexity = 15 in {
6613 def : Pat<(X86vzmovl (v2f64 (bitconvert
6614 (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006615 (VCVTQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006616 def : Pat<(X86vzmovl (v2f64 (bitconvert
6617 (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006618 (VCVTUQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006619 }
6620}
6621
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006622let Predicates = [HasDQI, NoVLX] in {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006623def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))),
6624 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
6625 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6626 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6627
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006628def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))),
6629 (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr
6630 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
6631 VR128X:$src1, sub_xmm)))), sub_ymm)>;
6632
6633def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))),
6634 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
6635 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6636 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6637
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006638def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))),
6639 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
6640 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6641 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6642
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006643def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))),
6644 (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr
6645 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
6646 VR128X:$src1, sub_xmm)))), sub_ymm)>;
6647
6648def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))),
6649 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
6650 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6651 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6652
6653def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))),
6654 (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr
6655 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6656 VR256X:$src1, sub_ymm)))), sub_xmm)>;
6657
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006658def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))),
6659 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
6660 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6661 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6662
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006663def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))),
6664 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
6665 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6666 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6667
6668def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))),
6669 (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr
6670 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6671 VR256X:$src1, sub_ymm)))), sub_xmm)>;
6672
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006673def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))),
6674 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
6675 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6676 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6677
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006678def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))),
6679 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
6680 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6681 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6682}
6683
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006684//===----------------------------------------------------------------------===//
6685// Half precision conversion instructions
6686//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006687multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00006688 X86MemOperand x86memop, PatFrag ld_frag> {
6689 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6690 "vcvtph2ps", "$src", "$src",
6691 (X86cvtph2ps (_src.VT _src.RC:$src),
6692 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006693 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
6694 "vcvtph2ps", "$src", "$src",
6695 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
6696 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00006697}
6698
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006699multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00006700 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6701 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
6702 (X86cvtph2ps (_src.VT _src.RC:$src),
6703 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
6704
6705}
6706
6707let Predicates = [HasAVX512] in {
6708 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006709 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00006710 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6711 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006712 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00006713 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6714 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
6715 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6716 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006717}
6718
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006719multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006720 X86MemOperand x86memop> {
6721 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006722 (ins _src.RC:$src1, i32u8imm:$src2),
6723 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006724 (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006725 (i32 imm:$src2)),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006726 NoItinerary, 0, 0, X86select>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00006727 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
6728 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
6729 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
6730 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006731 (i32 imm:$src2))),
Craig Toppere1cac152016-06-07 07:27:54 +00006732 addr:$dst)]>;
6733 let hasSideEffects = 0, mayStore = 1 in
6734 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
6735 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
6736 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
6737 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006738}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006739multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Craig Topperd8688702016-09-21 03:58:44 +00006740 let hasSideEffects = 0 in
6741 defm rb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
6742 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006743 (ins _src.RC:$src1, i32u8imm:$src2),
6744 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Craig Topperd8688702016-09-21 03:58:44 +00006745 []>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006746}
6747let Predicates = [HasAVX512] in {
6748 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
6749 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
6750 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6751 let Predicates = [HasVLX] in {
6752 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
6753 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6754 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f128mem>,
6755 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6756 }
6757}
Asaf Badouh2489f352015-12-02 08:17:51 +00006758
Craig Topper9820e342016-09-20 05:44:47 +00006759// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00006760let Predicates = [HasVLX] in {
6761 // Use MXCSR.RC for rounding instead of explicitly specifying the default
6762 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
6763 // configurations we support (the default). However, falling back to MXCSR is
6764 // more consistent with other instructions, which are always controlled by it.
6765 // It's encoded as 0b100.
6766 def : Pat<(fp_to_f16 FR32X:$src),
6767 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
6768 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
6769
6770 def : Pat<(f16_to_fp GR16:$src),
6771 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6772 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
6773
6774 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6775 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6776 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
6777}
6778
Craig Topper9820e342016-09-20 05:44:47 +00006779// Patterns for matching float to half-float conversion when AVX512 is supported
6780// but F16C isn't. In that case we have to use 512-bit vectors.
6781let Predicates = [HasAVX512, NoVLX, NoF16C] in {
6782 def : Pat<(fp_to_f16 FR32X:$src),
6783 (i16 (EXTRACT_SUBREG
6784 (VMOVPDI2DIZrr
6785 (v8i16 (EXTRACT_SUBREG
6786 (VCVTPS2PHZrr
6787 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6788 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6789 sub_xmm), 4), sub_xmm))), sub_16bit))>;
6790
6791 def : Pat<(f16_to_fp GR16:$src),
6792 (f32 (COPY_TO_REGCLASS
6793 (v4f32 (EXTRACT_SUBREG
6794 (VCVTPH2PSZrr
6795 (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)),
6796 (v8i16 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)),
6797 sub_xmm)), sub_xmm)), FR32X))>;
6798
6799 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6800 (f32 (COPY_TO_REGCLASS
6801 (v4f32 (EXTRACT_SUBREG
6802 (VCVTPH2PSZrr
6803 (VCVTPS2PHZrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6804 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6805 sub_xmm), 4)), sub_xmm)), FR32X))>;
6806}
6807
Asaf Badouh2489f352015-12-02 08:17:51 +00006808// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00006809multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Asaf Badouh2489f352015-12-02 08:17:51 +00006810 string OpcodeStr> {
6811 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
6812 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Craig Topper7e664da2016-09-24 21:42:43 +00006813 [], IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
Asaf Badouh2489f352015-12-02 08:17:51 +00006814 Sched<[WriteFAdd]>;
6815}
6816
6817let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Craig Topper7e664da2016-09-24 21:42:43 +00006818 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006819 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006820 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006821 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006822 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006823 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006824 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006825 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
6826}
6827
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006828let Defs = [EFLAGS], Predicates = [HasAVX512] in {
6829 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006830 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006831 EVEX_CD8<32, CD8VT1>;
6832 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006833 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006834 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6835 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006836 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006837 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006838 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006839 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006840 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006841 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6842 }
Craig Topper9dd48c82014-01-02 17:28:14 +00006843 let isCodeGenOnly = 1 in {
Ayman Musa02f95332017-01-04 08:21:54 +00006844 defm Int_VUCOMISSZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v4f32, ssmem,
6845 sse_load_f32, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006846 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00006847 defm Int_VUCOMISDZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v2f64, sdmem,
6848 sse_load_f64, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006849 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006850
Ayman Musa02f95332017-01-04 08:21:54 +00006851 defm Int_VCOMISSZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v4f32, ssmem,
6852 sse_load_f32, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006853 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00006854 defm Int_VCOMISDZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v2f64, sdmem,
6855 sse_load_f64, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006856 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6857 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006858}
Michael Liao5bf95782014-12-04 05:20:33 +00006859
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006860/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00006861multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
6862 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00006863 let AddedComplexity = 20 , Predicates = [HasAVX512] in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00006864 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6865 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6866 "$src2, $src1", "$src1, $src2",
6867 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00006868 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006869 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00006870 "$src2, $src1", "$src1, $src2",
6871 (OpNode (_.VT _.RC:$src1),
6872 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006873}
6874}
6875
Asaf Badouheaf2da12015-09-21 10:23:53 +00006876defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
6877 EVEX_CD8<32, CD8VT1>, T8PD;
6878defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
6879 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
6880defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
6881 EVEX_CD8<32, CD8VT1>, T8PD;
6882defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
6883 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006884
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006885/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
6886multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00006887 X86VectorVTInfo _> {
6888 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6889 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6890 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006891 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6892 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6893 (OpNode (_.FloatVT
6894 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
6895 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6896 (ins _.ScalarMemOp:$src), OpcodeStr,
6897 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6898 (OpNode (_.FloatVT
6899 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6900 EVEX, T8PD, EVEX_B;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006901}
Robert Khasanov3e534c92014-10-28 16:37:13 +00006902
6903multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6904 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
6905 EVEX_V512, EVEX_CD8<32, CD8VF>;
6906 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
6907 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
6908
6909 // Define only if AVX512VL feature is present.
6910 let Predicates = [HasVLX] in {
6911 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6912 OpNode, v4f32x_info>,
6913 EVEX_V128, EVEX_CD8<32, CD8VF>;
6914 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6915 OpNode, v8f32x_info>,
6916 EVEX_V256, EVEX_CD8<32, CD8VF>;
6917 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6918 OpNode, v2f64x_info>,
6919 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
6920 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6921 OpNode, v4f64x_info>,
6922 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
6923 }
6924}
6925
6926defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
6927defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006928
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006929/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006930multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6931 SDNode OpNode> {
6932
6933 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6934 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6935 "$src2, $src1", "$src1, $src2",
6936 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
6937 (i32 FROUND_CURRENT))>;
6938
6939 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6940 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006941 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006942 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006943 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006944
6945 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006946 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006947 "$src2, $src1", "$src1, $src2",
6948 (OpNode (_.VT _.RC:$src1),
6949 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6950 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006951}
6952
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006953multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6954 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
6955 EVEX_CD8<32, CD8VT1>;
6956 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
6957 EVEX_CD8<64, CD8VT1>, VEX_W;
6958}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006959
Craig Toppere1cac152016-06-07 07:27:54 +00006960let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006961 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
6962 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
6963}
Igor Breger8352a0d2015-07-28 06:53:28 +00006964
6965defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006966/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006967
6968multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6969 SDNode OpNode> {
6970
6971 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6972 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6973 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
6974
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006975 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6976 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6977 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006978 (bitconvert (_.LdFrag addr:$src))),
6979 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006980
6981 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006982 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006983 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006984 (OpNode (_.FloatVT
6985 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
6986 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006987}
Asaf Badouh402ebb32015-06-03 13:41:48 +00006988multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6989 SDNode OpNode> {
6990 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6991 (ins _.RC:$src), OpcodeStr,
6992 "{sae}, $src", "$src, {sae}",
6993 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
6994}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006995
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006996multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6997 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006998 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
6999 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007000 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007001 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
7002 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007003}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007004
Asaf Badouh402ebb32015-06-03 13:41:48 +00007005multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
7006 SDNode OpNode> {
7007 // Define only if AVX512VL feature is present.
7008 let Predicates = [HasVLX] in {
7009 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
7010 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
7011 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
7012 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
7013 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
7014 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7015 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
7016 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7017 }
7018}
Craig Toppere1cac152016-06-07 07:27:54 +00007019let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00007020
Asaf Badouh402ebb32015-06-03 13:41:48 +00007021 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
7022 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
7023 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
7024}
7025defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
7026 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
7027
7028multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
7029 SDNode OpNodeRnd, X86VectorVTInfo _>{
7030 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7031 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
7032 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
7033 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007034}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007035
Robert Khasanoveb126392014-10-28 18:15:20 +00007036multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
7037 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00007038 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00007039 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7040 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00007041 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7042 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7043 (OpNode (_.FloatVT
7044 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007045
Craig Toppere1cac152016-06-07 07:27:54 +00007046 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7047 (ins _.ScalarMemOp:$src), OpcodeStr,
7048 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
7049 (OpNode (_.FloatVT
7050 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
7051 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007052}
7053
Robert Khasanoveb126392014-10-28 18:15:20 +00007054multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
7055 SDNode OpNode> {
7056 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
7057 v16f32_info>,
7058 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7059 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
7060 v8f64_info>,
7061 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7062 // Define only if AVX512VL feature is present.
7063 let Predicates = [HasVLX] in {
7064 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7065 OpNode, v4f32x_info>,
7066 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
7067 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7068 OpNode, v8f32x_info>,
7069 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
7070 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7071 OpNode, v2f64x_info>,
7072 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7073 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7074 OpNode, v4f64x_info>,
7075 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7076 }
7077}
7078
Asaf Badouh402ebb32015-06-03 13:41:48 +00007079multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
7080 SDNode OpNodeRnd> {
7081 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
7082 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7083 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
7084 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7085}
7086
Igor Breger4c4cd782015-09-20 09:13:41 +00007087multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
7088 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
7089
7090 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7091 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7092 "$src2, $src1", "$src1, $src2",
7093 (OpNodeRnd (_.VT _.RC:$src1),
7094 (_.VT _.RC:$src2),
7095 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007096 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7097 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
7098 "$src2, $src1", "$src1, $src2",
7099 (OpNodeRnd (_.VT _.RC:$src1),
7100 (_.VT (scalar_to_vector
7101 (_.ScalarLdFrag addr:$src2))),
7102 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007103
7104 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7105 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
7106 "$rc, $src2, $src1", "$src1, $src2, $rc",
7107 (OpNodeRnd (_.VT _.RC:$src1),
7108 (_.VT _.RC:$src2),
7109 (i32 imm:$rc))>,
7110 EVEX_B, EVEX_RC;
7111
Craig Toppere1cac152016-06-07 07:27:54 +00007112 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007113 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007114 (ins _.FRC:$src1, _.FRC:$src2),
7115 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7116
7117 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007118 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007119 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
7120 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7121 }
7122
7123 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
7124 (!cast<Instruction>(NAME#SUFF#Zr)
7125 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
7126
7127 def : Pat<(_.EltVT (OpNode (load addr:$src))),
7128 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00007129 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007130}
7131
7132multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
7133 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
7134 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
7135 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
7136 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
7137}
7138
Asaf Badouh402ebb32015-06-03 13:41:48 +00007139defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
7140 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007141
Igor Breger4c4cd782015-09-20 09:13:41 +00007142defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007143
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007144let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007145 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007146 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007147 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007148 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007149 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007150 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007151 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007152 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007153 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007154 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007155}
7156
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007157multiclass
7158avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007159
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007160 let ExeDomain = _.ExeDomain in {
7161 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7162 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
7163 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007164 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007165 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7166
7167 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7168 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007169 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
7170 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007171 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007172
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007173 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007174 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
7175 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007176 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007177 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007178 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
7179 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7180 }
7181 let Predicates = [HasAVX512] in {
7182 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
7183 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7184 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
7185 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
7186 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7187 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
7188 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
7189 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7190 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
7191 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
7192 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7193 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
7194 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
7195 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7196 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
7197
7198 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7199 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7200 addr:$src, (i32 0x1))), _.FRC)>;
7201 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7202 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7203 addr:$src, (i32 0x2))), _.FRC)>;
7204 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7205 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7206 addr:$src, (i32 0x3))), _.FRC)>;
7207 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7208 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7209 addr:$src, (i32 0x4))), _.FRC)>;
7210 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7211 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7212 addr:$src, (i32 0xc))), _.FRC)>;
7213 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007214}
7215
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007216defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
7217 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007218
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007219defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
7220 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00007221
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007222//-------------------------------------------------
7223// Integer truncate and extend operations
7224//-------------------------------------------------
7225
Igor Breger074a64e2015-07-24 17:24:15 +00007226multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7227 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
7228 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00007229 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00007230 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
7231 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
7232 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
7233 EVEX, T8XS;
7234
7235 // for intrinsic patter match
7236 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7237 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7238 undef)),
7239 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
7240 SrcInfo.RC:$src1)>;
7241
7242 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7243 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7244 DestInfo.ImmAllZerosV)),
7245 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
7246 SrcInfo.RC:$src1)>;
7247
7248 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7249 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7250 DestInfo.RC:$src0)),
7251 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
7252 DestInfo.KRCWM:$mask ,
7253 SrcInfo.RC:$src1)>;
7254
Craig Topper52e2e832016-07-22 05:46:44 +00007255 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
7256 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00007257 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
7258 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007259 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007260 []>, EVEX;
7261
Igor Breger074a64e2015-07-24 17:24:15 +00007262 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
7263 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007264 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007265 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00007266 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007267}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007268
Igor Breger074a64e2015-07-24 17:24:15 +00007269multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
7270 X86VectorVTInfo DestInfo,
7271 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007272
Igor Breger074a64e2015-07-24 17:24:15 +00007273 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
7274 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
7275 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007276
Igor Breger074a64e2015-07-24 17:24:15 +00007277 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
7278 (SrcInfo.VT SrcInfo.RC:$src)),
7279 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
7280 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
7281}
7282
Igor Breger074a64e2015-07-24 17:24:15 +00007283multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
7284 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
7285 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
7286 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
7287 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
7288 Predicate prd = HasAVX512>{
7289
7290 let Predicates = [HasVLX, prd] in {
7291 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
7292 DestInfoZ128, x86memopZ128>,
7293 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
7294 truncFrag, mtruncFrag>, EVEX_V128;
7295
7296 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
7297 DestInfoZ256, x86memopZ256>,
7298 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
7299 truncFrag, mtruncFrag>, EVEX_V256;
7300 }
7301 let Predicates = [prd] in
7302 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
7303 DestInfoZ, x86memopZ>,
7304 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
7305 truncFrag, mtruncFrag>, EVEX_V512;
7306}
7307
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007308multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7309 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007310 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7311 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007312 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VO>;
Igor Breger074a64e2015-07-24 17:24:15 +00007313}
7314
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007315multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7316 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007317 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7318 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007319 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00007320}
7321
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007322multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode,
7323 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007324 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7325 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007326 StoreNode, MaskedStoreNode>, EVEX_CD8<32, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007327}
7328
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007329multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode,
7330 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007331 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7332 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007333 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00007334}
7335
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007336multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7337 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007338 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7339 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007340 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007341}
7342
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007343multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7344 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007345 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
7346 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007347 StoreNode, MaskedStoreNode, HasBWI>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007348}
7349
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007350defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc,
7351 truncstorevi8, masked_truncstorevi8>;
7352defm VPMOVSQB : avx512_trunc_qb<0x22, "vpmovsqb", X86vtruncs,
7353 truncstore_s_vi8, masked_truncstore_s_vi8>;
7354defm VPMOVUSQB : avx512_trunc_qb<0x12, "vpmovusqb", X86vtruncus,
7355 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00007356
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007357defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc,
7358 truncstorevi16, masked_truncstorevi16>;
7359defm VPMOVSQW : avx512_trunc_qw<0x24, "vpmovsqw", X86vtruncs,
7360 truncstore_s_vi16, masked_truncstore_s_vi16>;
7361defm VPMOVUSQW : avx512_trunc_qw<0x14, "vpmovusqw", X86vtruncus,
7362 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00007363
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007364defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc,
7365 truncstorevi32, masked_truncstorevi32>;
7366defm VPMOVSQD : avx512_trunc_qd<0x25, "vpmovsqd", X86vtruncs,
7367 truncstore_s_vi32, masked_truncstore_s_vi32>;
7368defm VPMOVUSQD : avx512_trunc_qd<0x15, "vpmovusqd", X86vtruncus,
7369 truncstore_us_vi32, masked_truncstore_us_vi32>;
Igor Breger074a64e2015-07-24 17:24:15 +00007370
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007371defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc,
7372 truncstorevi8, masked_truncstorevi8>;
7373defm VPMOVSDB : avx512_trunc_db<0x21, "vpmovsdb", X86vtruncs,
7374 truncstore_s_vi8, masked_truncstore_s_vi8>;
7375defm VPMOVUSDB : avx512_trunc_db<0x11, "vpmovusdb", X86vtruncus,
7376 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00007377
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007378defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc,
7379 truncstorevi16, masked_truncstorevi16>;
7380defm VPMOVSDW : avx512_trunc_dw<0x23, "vpmovsdw", X86vtruncs,
7381 truncstore_s_vi16, masked_truncstore_s_vi16>;
7382defm VPMOVUSDW : avx512_trunc_dw<0x13, "vpmovusdw", X86vtruncus,
7383 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00007384
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007385defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc,
7386 truncstorevi8, masked_truncstorevi8>;
7387defm VPMOVSWB : avx512_trunc_wb<0x20, "vpmovswb", X86vtruncs,
7388 truncstore_s_vi8, masked_truncstore_s_vi8>;
7389defm VPMOVUSWB : avx512_trunc_wb<0x10, "vpmovuswb", X86vtruncus,
7390 truncstore_us_vi8, masked_truncstore_us_vi8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007391
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007392let Predicates = [HasAVX512, NoVLX] in {
7393def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
7394 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007395 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007396 VR256X:$src, sub_ymm)))), sub_xmm))>;
7397def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
7398 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007399 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007400 VR256X:$src, sub_ymm)))), sub_xmm))>;
7401}
7402
7403let Predicates = [HasBWI, NoVLX] in {
7404def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00007405 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007406 VR256X:$src, sub_ymm))), sub_xmm))>;
7407}
7408
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007409multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00007410 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00007411 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00007412 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007413 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7414 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
7415 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
7416 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007417
Craig Toppere1cac152016-06-07 07:27:54 +00007418 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7419 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
7420 (DestInfo.VT (LdFrag addr:$src))>,
7421 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00007422 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007423}
7424
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007425multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007426 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007427 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7428 let Predicates = [HasVLX, HasBWI] in {
7429 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007430 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007431 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007432
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007433 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007434 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007435 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
7436 }
7437 let Predicates = [HasBWI] in {
7438 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00007439 v32i8x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007440 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
7441 }
7442}
7443
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007444multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007445 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007446 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7447 let Predicates = [HasVLX, HasAVX512] in {
7448 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007449 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007450 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
7451
7452 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007453 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007454 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
7455 }
7456 let Predicates = [HasAVX512] in {
7457 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007458 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007459 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
7460 }
7461}
7462
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007463multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007464 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007465 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7466 let Predicates = [HasVLX, HasAVX512] in {
7467 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007468 v16i8x_info, i16mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007469 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
7470
7471 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007472 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007473 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
7474 }
7475 let Predicates = [HasAVX512] in {
7476 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007477 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007478 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
7479 }
7480}
7481
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007482multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007483 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007484 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7485 let Predicates = [HasVLX, HasAVX512] in {
7486 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007487 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007488 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
7489
7490 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007491 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007492 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
7493 }
7494 let Predicates = [HasAVX512] in {
7495 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007496 v16i16x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007497 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
7498 }
7499}
7500
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007501multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007502 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007503 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7504 let Predicates = [HasVLX, HasAVX512] in {
7505 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007506 v8i16x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007507 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
7508
7509 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007510 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007511 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
7512 }
7513 let Predicates = [HasAVX512] in {
7514 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007515 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007516 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
7517 }
7518}
7519
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007520multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007521 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007522 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
7523
7524 let Predicates = [HasVLX, HasAVX512] in {
7525 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007526 v4i32x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007527 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
7528
7529 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007530 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007531 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
7532 }
7533 let Predicates = [HasAVX512] in {
7534 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007535 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007536 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
7537 }
7538}
7539
Craig Topper6840f112016-07-14 06:41:34 +00007540defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
7541defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
7542defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
7543defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
7544defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
7545defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007546
Craig Topper6840f112016-07-14 06:41:34 +00007547defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
7548defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
7549defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
7550defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
7551defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
7552defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007553
Igor Breger2ba64ab2016-05-22 10:21:04 +00007554// EXTLOAD patterns, implemented using vpmovz
Craig Topper6840f112016-07-14 06:41:34 +00007555multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To,
7556 X86VectorVTInfo From, PatFrag LdFrag> {
7557 def : Pat<(To.VT (LdFrag addr:$src)),
7558 (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>;
7559 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)),
7560 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0,
7561 To.KRC:$mask, addr:$src)>;
7562 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src),
7563 To.ImmAllZerosV)),
7564 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask,
7565 addr:$src)>;
7566}
7567
7568let Predicates = [HasVLX, HasBWI] in {
7569 defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>;
7570 defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>;
7571}
7572let Predicates = [HasBWI] in {
7573 defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>;
7574}
7575let Predicates = [HasVLX, HasAVX512] in {
7576 defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>;
7577 defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>;
7578 defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>;
7579 defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>;
7580 defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>;
7581 defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>;
7582 defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>;
7583 defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>;
7584 defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>;
7585 defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>;
7586}
7587let Predicates = [HasAVX512] in {
7588 defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>;
7589 defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>;
7590 defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>;
7591 defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>;
7592 defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>;
7593}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007594
Craig Topper64378f42016-10-09 23:08:39 +00007595multiclass AVX512_pmovx_patterns<string OpcPrefix, string ExtTy,
7596 SDNode ExtOp, PatFrag ExtLoad16> {
7597 // 128-bit patterns
7598 let Predicates = [HasVLX, HasBWI] in {
7599 def : Pat<(v8i16 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7600 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7601 def : Pat<(v8i16 (ExtOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7602 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7603 def : Pat<(v8i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7604 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7605 def : Pat<(v8i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7606 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7607 def : Pat<(v8i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7608 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7609 }
7610 let Predicates = [HasVLX] in {
7611 def : Pat<(v4i32 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7612 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7613 def : Pat<(v4i32 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7614 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7615 def : Pat<(v4i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7616 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7617 def : Pat<(v4i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7618 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7619
7620 def : Pat<(v2i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (ExtLoad16 addr:$src)))))),
7621 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7622 def : Pat<(v2i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7623 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7624 def : Pat<(v2i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7625 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7626 def : Pat<(v2i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7627 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7628
7629 def : Pat<(v4i32 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7630 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7631 def : Pat<(v4i32 (ExtOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7632 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7633 def : Pat<(v4i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7634 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7635 def : Pat<(v4i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7636 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7637 def : Pat<(v4i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7638 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7639
7640 def : Pat<(v2i64 (ExtOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7641 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7642 def : Pat<(v2i64 (ExtOp (v8i16 (vzmovl_v4i32 addr:$src)))),
7643 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7644 def : Pat<(v2i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7645 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7646 def : Pat<(v2i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7647 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7648
7649 def : Pat<(v2i64 (ExtOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7650 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7651 def : Pat<(v2i64 (ExtOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7652 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7653 def : Pat<(v2i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
7654 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7655 def : Pat<(v2i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
7656 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7657 def : Pat<(v2i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
7658 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7659 }
7660 // 256-bit patterns
7661 let Predicates = [HasVLX, HasBWI] in {
7662 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7663 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7664 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7665 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7666 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7667 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7668 }
7669 let Predicates = [HasVLX] in {
7670 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7671 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7672 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7673 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7674 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7675 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7676 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7677 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7678
7679 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7680 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7681 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7682 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7683 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7684 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7685 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7686 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7687
7688 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7689 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7690 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7691 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7692 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7693 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7694
7695 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7696 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7697 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7698 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7699 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7700 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7701 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7702 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7703
7704 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
7705 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7706 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
7707 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7708 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
7709 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7710 }
7711 // 512-bit patterns
7712 let Predicates = [HasBWI] in {
7713 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
7714 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
7715 }
7716 let Predicates = [HasAVX512] in {
7717 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7718 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
7719
7720 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7721 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00007722 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7723 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00007724
7725 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
7726 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
7727
7728 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7729 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
7730
7731 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
7732 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
7733 }
7734}
7735
7736defm : AVX512_pmovx_patterns<"VPMOVSX", "s", X86vsext, extloadi32i16>;
7737defm : AVX512_pmovx_patterns<"VPMOVZX", "z", X86vzext, loadi16_anyext>;
7738
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007739//===----------------------------------------------------------------------===//
7740// GATHER - SCATTER Operations
7741
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007742multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7743 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007744 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
7745 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007746 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
7747 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007748 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00007749 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007750 [(set _.RC:$dst, _.KRCWM:$mask_wb,
7751 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
7752 vectoraddr:$src2))]>, EVEX, EVEX_K,
7753 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007754}
Cameron McInally45325962014-03-26 13:50:50 +00007755
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007756multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
7757 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7758 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007759 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007760 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007761 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007762let Predicates = [HasVLX] in {
7763 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007764 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007765 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007766 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007767 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007768 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007769 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007770 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007771}
Cameron McInally45325962014-03-26 13:50:50 +00007772}
7773
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007774multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
7775 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007776 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007777 mgatherv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00007778 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007779 mgatherv8i64>, EVEX_V512;
7780let Predicates = [HasVLX] in {
7781 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007782 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007783 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007784 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007785 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007786 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007787 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
7788 vx64xmem, mgatherv2i64>, EVEX_V128;
7789}
Cameron McInally45325962014-03-26 13:50:50 +00007790}
Michael Liao5bf95782014-12-04 05:20:33 +00007791
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007792
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007793defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
7794 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
7795
7796defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
7797 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007798
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007799multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7800 X86MemOperand memop, PatFrag ScatterNode> {
7801
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007802let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007803
7804 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
7805 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007806 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007807 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
7808 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
7809 _.KRCWM:$mask, vectoraddr:$dst))]>,
7810 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007811}
7812
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007813multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
7814 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7815 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007816 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007817 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007818 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007819let Predicates = [HasVLX] in {
7820 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007821 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007822 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007823 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007824 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007825 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007826 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007827 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007828}
Cameron McInally45325962014-03-26 13:50:50 +00007829}
7830
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007831multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
7832 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007833 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007834 mscatterv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00007835 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007836 mscatterv8i64>, EVEX_V512;
7837let Predicates = [HasVLX] in {
7838 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007839 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007840 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007841 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007842 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007843 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007844 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
7845 vx64xmem, mscatterv2i64>, EVEX_V128;
7846}
Cameron McInally45325962014-03-26 13:50:50 +00007847}
7848
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007849defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
7850 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007851
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007852defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
7853 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007854
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007855// prefetch
7856multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
7857 RegisterClass KRC, X86MemOperand memop> {
7858 let Predicates = [HasPFI], hasSideEffects = 1 in
7859 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007860 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007861 []>, EVEX, EVEX_K;
7862}
7863
7864defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007865 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007866
7867defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007868 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007869
7870defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007871 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007872
7873defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007874 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007875
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007876defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007877 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007878
7879defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007880 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007881
7882defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007883 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007884
7885defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007886 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007887
7888defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007889 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007890
7891defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007892 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007893
7894defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007895 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007896
7897defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007898 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007899
7900defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007901 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007902
7903defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007904 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007905
7906defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007907 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007908
7909defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007910 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007911
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007912// Helper fragments to match sext vXi1 to vXiY.
Craig Topper850feaf2016-08-28 22:20:51 +00007913def v64i1sextv64i8 : PatLeaf<(v64i8
7914 (X86vsext
7915 (v64i1 (X86pcmpgtm
7916 (bc_v64i8 (v16i32 immAllZerosV)),
7917 VR512:$src))))>;
7918def v32i1sextv32i16 : PatLeaf<(v32i16 (X86vsrai VR512:$src, (i8 15)))>;
7919def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
7920def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007921
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007922multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007923def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007924 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007925 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
7926}
Michael Liao5bf95782014-12-04 05:20:33 +00007927
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007928multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
7929 string OpcodeStr, Predicate prd> {
7930let Predicates = [prd] in
7931 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7932
7933 let Predicates = [prd, HasVLX] in {
7934 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7935 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7936 }
7937}
7938
7939multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
7940 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
7941 HasBWI>;
7942 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
7943 HasBWI>, VEX_W;
7944 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
7945 HasDQI>;
7946 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
7947 HasDQI>, VEX_W;
7948}
Michael Liao5bf95782014-12-04 05:20:33 +00007949
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007950defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007951
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007952multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00007953 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
7954 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
7955 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
7956}
7957
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007958// Use 512bit version to implement 128/256 bit in case NoVLX.
7959multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00007960 X86VectorVTInfo _> {
7961
7962 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
7963 (_.KVT (COPY_TO_REGCLASS
7964 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007965 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00007966 _.RC:$src, _.SubRegIdx)),
7967 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007968}
7969
7970multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00007971 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7972 let Predicates = [prd] in
7973 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
7974 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007975
7976 let Predicates = [prd, HasVLX] in {
7977 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007978 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007979 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007980 EVEX_V128;
7981 }
7982 let Predicates = [prd, NoVLX] in {
7983 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
7984 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007985 }
7986}
7987
7988defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
7989 avx512vl_i8_info, HasBWI>;
7990defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
7991 avx512vl_i16_info, HasBWI>, VEX_W;
7992defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
7993 avx512vl_i32_info, HasDQI>;
7994defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
7995 avx512vl_i64_info, HasDQI>, VEX_W;
7996
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007997//===----------------------------------------------------------------------===//
7998// AVX-512 - COMPRESS and EXPAND
7999//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008000
Ayman Musad7a5ed42016-09-26 06:22:08 +00008001multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008002 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008003 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008004 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008005 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008006
Craig Toppere1cac152016-06-07 07:27:54 +00008007 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008008 def mr : AVX5128I<opc, MRMDestMem, (outs),
8009 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008010 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008011 []>, EVEX_CD8<_.EltSize, CD8VT1>;
8012
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008013 def mrk : AVX5128I<opc, MRMDestMem, (outs),
8014 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008015 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00008016 []>,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008017 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008018}
8019
Ayman Musad7a5ed42016-09-26 06:22:08 +00008020multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > {
8021
8022 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
8023 (_.VT _.RC:$src)),
8024 (!cast<Instruction>(NAME#_.ZSuffix##mrk)
8025 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
8026}
8027
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008028multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
8029 AVX512VLVectorVTInfo VTInfo> {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008030 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr>,
8031 compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008032
8033 let Predicates = [HasVLX] in {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008034 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr>,
8035 compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8036 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr>,
8037 compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008038 }
8039}
8040
8041defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
8042 EVEX;
8043defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
8044 EVEX, VEX_W;
8045defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
8046 EVEX;
8047defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
8048 EVEX, VEX_W;
8049
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008050// expand
8051multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
8052 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008053 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008054 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008055 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00008056
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008057 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8058 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
8059 (_.VT (X86expand (_.VT (bitconvert
8060 (_.LdFrag addr:$src1)))))>,
8061 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008062}
8063
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008064multiclass expand_by_vec_width_lowering<X86VectorVTInfo _ > {
8065
8066 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
8067 (!cast<Instruction>(NAME#_.ZSuffix##rmkz)
8068 _.KRCWM:$mask, addr:$src)>;
8069
8070 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
8071 (_.VT _.RC:$src0))),
8072 (!cast<Instruction>(NAME#_.ZSuffix##rmk)
8073 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
8074}
8075
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008076multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
8077 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008078 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>,
8079 expand_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008080
8081 let Predicates = [HasVLX] in {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008082 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>,
8083 expand_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8084 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>,
8085 expand_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008086 }
8087}
8088
8089defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
8090 EVEX;
8091defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
8092 EVEX, VEX_W;
8093defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
8094 EVEX;
8095defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
8096 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008097
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008098//handle instruction reg_vec1 = op(reg_vec,imm)
8099// op(mem_vec,imm)
8100// op(broadcast(eltVt),imm)
8101//all instruction created with FROUND_CURRENT
8102multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008103 X86VectorVTInfo _>{
8104 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008105 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8106 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00008107 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008108 (OpNode (_.VT _.RC:$src1),
8109 (i32 imm:$src2),
8110 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008111 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8112 (ins _.MemOp:$src1, i32u8imm:$src2),
8113 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
8114 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
8115 (i32 imm:$src2),
8116 (i32 FROUND_CURRENT))>;
8117 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8118 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
8119 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
8120 "${src1}"##_.BroadcastStr##", $src2",
8121 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
8122 (i32 imm:$src2),
8123 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008124 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008125}
8126
8127//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8128multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8129 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008130 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008131 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8132 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008133 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008134 "$src1, {sae}, $src2",
8135 (OpNode (_.VT _.RC:$src1),
8136 (i32 imm:$src2),
8137 (i32 FROUND_NO_EXC))>, EVEX_B;
8138}
8139
8140multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
8141 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8142 let Predicates = [prd] in {
8143 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8144 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8145 EVEX_V512;
8146 }
8147 let Predicates = [prd, HasVLX] in {
8148 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
8149 EVEX_V128;
8150 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
8151 EVEX_V256;
8152 }
8153}
8154
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008155//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8156// op(reg_vec2,mem_vec,imm)
8157// op(reg_vec2,broadcast(eltVt),imm)
8158//all instruction created with FROUND_CURRENT
8159multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008160 X86VectorVTInfo _>{
8161 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008162 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008163 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008164 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8165 (OpNode (_.VT _.RC:$src1),
8166 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008167 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008168 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008169 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8170 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
8171 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8172 (OpNode (_.VT _.RC:$src1),
8173 (_.VT (bitconvert (_.LdFrag addr:$src2))),
8174 (i32 imm:$src3),
8175 (i32 FROUND_CURRENT))>;
8176 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8177 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
8178 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8179 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8180 (OpNode (_.VT _.RC:$src1),
8181 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8182 (i32 imm:$src3),
8183 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008184 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008185}
8186
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008187//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8188// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00008189multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
8190 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00008191 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00008192 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
8193 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
8194 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8195 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8196 (SrcInfo.VT SrcInfo.RC:$src2),
8197 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008198 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
8199 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
8200 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8201 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8202 (SrcInfo.VT (bitconvert
8203 (SrcInfo.LdFrag addr:$src2))),
8204 (i8 imm:$src3)))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008205 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00008206}
8207
8208//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8209// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008210// op(reg_vec2,broadcast(eltVt),imm)
8211multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008212 X86VectorVTInfo _>:
8213 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
8214
Craig Topper05948fb2016-08-02 05:11:15 +00008215 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00008216 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8217 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8218 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8219 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8220 (OpNode (_.VT _.RC:$src1),
8221 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8222 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008223}
8224
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008225//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8226// op(reg_vec2,mem_scalar,imm)
8227//all instruction created with FROUND_CURRENT
8228multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008229 X86VectorVTInfo _> {
8230 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008231 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008232 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008233 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8234 (OpNode (_.VT _.RC:$src1),
8235 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008236 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008237 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008238 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00008239 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00008240 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8241 (OpNode (_.VT _.RC:$src1),
8242 (_.VT (scalar_to_vector
8243 (_.ScalarLdFrag addr:$src2))),
8244 (i32 imm:$src3),
8245 (i32 FROUND_CURRENT))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008246 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008247}
8248
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008249//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8250multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8251 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008252 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008253 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008254 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008255 OpcodeStr, "$src3, {sae}, $src2, $src1",
8256 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008257 (OpNode (_.VT _.RC:$src1),
8258 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008259 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008260 (i32 FROUND_NO_EXC))>, EVEX_B;
8261}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008262//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8263multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
8264 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008265 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8266 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008267 OpcodeStr, "$src3, {sae}, $src2, $src1",
8268 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008269 (OpNode (_.VT _.RC:$src1),
8270 (_.VT _.RC:$src2),
8271 (i32 imm:$src3),
8272 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008273}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008274
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008275multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
8276 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008277 let Predicates = [prd] in {
8278 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00008279 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008280 EVEX_V512;
8281
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008282 }
8283 let Predicates = [prd, HasVLX] in {
8284 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008285 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008286 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008287 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008288 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008289}
8290
Igor Breger2ae0fe32015-08-31 11:14:02 +00008291multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
8292 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
8293 let Predicates = [HasBWI] in {
8294 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
8295 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
8296 }
8297 let Predicates = [HasBWI, HasVLX] in {
8298 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
8299 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
8300 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
8301 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
8302 }
8303}
8304
Igor Breger00d9f842015-06-08 14:03:17 +00008305multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
8306 bits<8> opc, SDNode OpNode>{
8307 let Predicates = [HasAVX512] in {
8308 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8309 }
8310 let Predicates = [HasAVX512, HasVLX] in {
8311 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
8312 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8313 }
8314}
8315
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008316multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
8317 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8318 let Predicates = [prd] in {
8319 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
8320 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008321 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008322}
8323
Igor Breger1e58e8a2015-09-02 11:18:55 +00008324multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
8325 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
8326 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
8327 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
8328 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
8329 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008330}
8331
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008332
Igor Breger1e58e8a2015-09-02 11:18:55 +00008333defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
8334 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
8335defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
8336 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
8337defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
8338 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
8339
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008340
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008341defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
8342 0x50, X86VRange, HasDQI>,
8343 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8344defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
8345 0x50, X86VRange, HasDQI>,
8346 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8347
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00008348defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
8349 0x51, X86VRange, HasDQI>,
8350 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8351defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
8352 0x51, X86VRange, HasDQI>,
8353 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8354
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008355defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
8356 0x57, X86Reduces, HasDQI>,
8357 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8358defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
8359 0x57, X86Reduces, HasDQI>,
8360 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008361
Igor Breger1e58e8a2015-09-02 11:18:55 +00008362defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
8363 0x27, X86GetMants, HasAVX512>,
8364 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8365defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
8366 0x27, X86GetMants, HasAVX512>,
8367 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8368
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008369multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
8370 bits<8> opc, SDNode OpNode = X86Shuf128>{
8371 let Predicates = [HasAVX512] in {
8372 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8373
8374 }
8375 let Predicates = [HasAVX512, HasVLX] in {
8376 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8377 }
8378}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008379let Predicates = [HasAVX512] in {
8380def : Pat<(v16f32 (ffloor VR512:$src)),
8381 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
8382def : Pat<(v16f32 (fnearbyint VR512:$src)),
8383 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
8384def : Pat<(v16f32 (fceil VR512:$src)),
8385 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
8386def : Pat<(v16f32 (frint VR512:$src)),
8387 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
8388def : Pat<(v16f32 (ftrunc VR512:$src)),
8389 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
8390
8391def : Pat<(v8f64 (ffloor VR512:$src)),
8392 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
8393def : Pat<(v8f64 (fnearbyint VR512:$src)),
8394 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
8395def : Pat<(v8f64 (fceil VR512:$src)),
8396 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
8397def : Pat<(v8f64 (frint VR512:$src)),
8398 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
8399def : Pat<(v8f64 (ftrunc VR512:$src)),
8400 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
8401}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008402
8403defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
8404 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8405defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
8406 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8407defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
8408 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8409defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
8410 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00008411
Craig Topperc48fa892015-12-27 19:45:21 +00008412multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00008413 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
8414 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00008415}
8416
Craig Topperc48fa892015-12-27 19:45:21 +00008417defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008418 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00008419defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008420 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008421
Craig Topper7a299302016-06-09 07:06:38 +00008422multiclass avx512_vpalignr_lowering<X86VectorVTInfo _ , list<Predicate> p>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00008423 let Predicates = p in
8424 def NAME#_.VTName#rri:
8425 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
8426 (!cast<Instruction>(NAME#_.ZSuffix#rri)
8427 _.RC:$src1, _.RC:$src2, imm:$imm)>;
8428}
8429
Craig Topper7a299302016-06-09 07:06:38 +00008430multiclass avx512_vpalignr_lowering_common<AVX512VLVectorVTInfo _>:
8431 avx512_vpalignr_lowering<_.info512, [HasBWI]>,
8432 avx512_vpalignr_lowering<_.info128, [HasBWI, HasVLX]>,
8433 avx512_vpalignr_lowering<_.info256, [HasBWI, HasVLX]>;
Igor Breger2ae0fe32015-08-31 11:14:02 +00008434
Craig Topper7a299302016-06-09 07:06:38 +00008435defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008436 avx512vl_i8_info, avx512vl_i8_info>,
Craig Topper7a299302016-06-09 07:06:38 +00008437 avx512_vpalignr_lowering_common<avx512vl_i16_info>,
8438 avx512_vpalignr_lowering_common<avx512vl_i32_info>,
8439 avx512_vpalignr_lowering_common<avx512vl_f32_info>,
8440 avx512_vpalignr_lowering_common<avx512vl_i64_info>,
8441 avx512_vpalignr_lowering_common<avx512vl_f64_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008442 EVEX_CD8<8, CD8VF>;
8443
Igor Bregerf3ded812015-08-31 13:09:30 +00008444defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
8445 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
8446
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008447multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
8448 X86VectorVTInfo _> {
8449 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00008450 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008451 "$src1", "$src1",
8452 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
8453
Craig Toppere1cac152016-06-07 07:27:54 +00008454 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8455 (ins _.MemOp:$src1), OpcodeStr,
8456 "$src1", "$src1",
8457 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
8458 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008459}
8460
8461multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
8462 X86VectorVTInfo _> :
8463 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008464 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8465 (ins _.ScalarMemOp:$src1), OpcodeStr,
8466 "${src1}"##_.BroadcastStr,
8467 "${src1}"##_.BroadcastStr,
8468 (_.VT (OpNode (X86VBroadcast
8469 (_.ScalarLdFrag addr:$src1))))>,
8470 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008471}
8472
8473multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8474 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8475 let Predicates = [prd] in
8476 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8477
8478 let Predicates = [prd, HasVLX] in {
8479 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8480 EVEX_V256;
8481 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
8482 EVEX_V128;
8483 }
8484}
8485
8486multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8487 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8488 let Predicates = [prd] in
8489 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
8490 EVEX_V512;
8491
8492 let Predicates = [prd, HasVLX] in {
8493 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
8494 EVEX_V256;
8495 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
8496 EVEX_V128;
8497 }
8498}
8499
8500multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
8501 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008502 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008503 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00008504 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
8505 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008506}
8507
8508multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
8509 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008510 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
8511 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008512}
8513
8514multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
8515 bits<8> opc_d, bits<8> opc_q,
8516 string OpcodeStr, SDNode OpNode> {
8517 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
8518 HasAVX512>,
8519 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
8520 HasBWI>;
8521}
8522
8523defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
8524
Craig Topper5ef13ba2016-12-26 07:26:07 +00008525def avx512_v16i1sextv16i8 : PatLeaf<(v16i8 (X86pcmpgt (bc_v16i8 (v4i32 immAllZerosV)),
8526 VR128X:$src))>;
8527def avx512_v8i1sextv8i16 : PatLeaf<(v8i16 (X86vsrai VR128X:$src, (i8 15)))>;
8528def avx512_v4i1sextv4i32 : PatLeaf<(v4i32 (X86vsrai VR128X:$src, (i8 31)))>;
8529def avx512_v32i1sextv32i8 : PatLeaf<(v32i8 (X86pcmpgt (bc_v32i8 (v8i32 immAllZerosV)),
8530 VR256X:$src))>;
8531def avx512_v16i1sextv16i16: PatLeaf<(v16i16 (X86vsrai VR256X:$src, (i8 15)))>;
8532def avx512_v8i1sextv8i32 : PatLeaf<(v8i32 (X86vsrai VR256X:$src, (i8 31)))>;
8533
Craig Topper056c9062016-08-28 22:20:48 +00008534let Predicates = [HasBWI, HasVLX] in {
8535 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008536 (bc_v2i64 (avx512_v16i1sextv16i8)),
8537 (bc_v2i64 (add (v16i8 VR128X:$src), (avx512_v16i1sextv16i8)))),
8538 (VPABSBZ128rr VR128X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008539 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008540 (bc_v2i64 (avx512_v8i1sextv8i16)),
8541 (bc_v2i64 (add (v8i16 VR128X:$src), (avx512_v8i1sextv8i16)))),
8542 (VPABSWZ128rr VR128X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008543 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008544 (bc_v4i64 (avx512_v32i1sextv32i8)),
8545 (bc_v4i64 (add (v32i8 VR256X:$src), (avx512_v32i1sextv32i8)))),
8546 (VPABSBZ256rr VR256X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008547 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008548 (bc_v4i64 (avx512_v16i1sextv16i16)),
8549 (bc_v4i64 (add (v16i16 VR256X:$src), (avx512_v16i1sextv16i16)))),
8550 (VPABSWZ256rr VR256X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008551}
8552let Predicates = [HasAVX512, HasVLX] in {
8553 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008554 (bc_v2i64 (avx512_v4i1sextv4i32)),
8555 (bc_v2i64 (add (v4i32 VR128X:$src), (avx512_v4i1sextv4i32)))),
8556 (VPABSDZ128rr VR128X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008557 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008558 (bc_v4i64 (avx512_v8i1sextv8i32)),
8559 (bc_v4i64 (add (v8i32 VR256X:$src), (avx512_v8i1sextv8i32)))),
8560 (VPABSDZ256rr VR256X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008561}
8562
8563let Predicates = [HasAVX512] in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008564def : Pat<(xor
Craig Topperabe80cc2016-08-28 06:06:28 +00008565 (bc_v8i64 (v16i1sextv16i32)),
8566 (bc_v8i64 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008567 (VPABSDZrr VR512:$src)>;
8568def : Pat<(xor
8569 (bc_v8i64 (v8i1sextv8i64)),
8570 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
8571 (VPABSQZrr VR512:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008572}
Craig Topper850feaf2016-08-28 22:20:51 +00008573let Predicates = [HasBWI] in {
8574def : Pat<(xor
8575 (bc_v8i64 (v64i1sextv64i8)),
8576 (bc_v8i64 (add (v64i8 VR512:$src), (v64i1sextv64i8)))),
8577 (VPABSBZrr VR512:$src)>;
8578def : Pat<(xor
8579 (bc_v8i64 (v32i1sextv32i16)),
8580 (bc_v8i64 (add (v32i16 VR512:$src), (v32i1sextv32i16)))),
8581 (VPABSWZrr VR512:$src)>;
8582}
Igor Bregerf2460112015-07-26 14:41:44 +00008583
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008584multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
8585
8586 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008587}
8588
8589defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
8590defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
8591
Igor Breger24cab0f2015-11-16 07:22:00 +00008592//===---------------------------------------------------------------------===//
8593// Replicate Single FP - MOVSHDUP and MOVSLDUP
8594//===---------------------------------------------------------------------===//
8595multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8596 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
8597 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00008598}
8599
8600defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
8601defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00008602
8603//===----------------------------------------------------------------------===//
8604// AVX-512 - MOVDDUP
8605//===----------------------------------------------------------------------===//
8606
8607multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
8608 X86VectorVTInfo _> {
8609 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8610 (ins _.RC:$src), OpcodeStr, "$src", "$src",
8611 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00008612 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8613 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
8614 (_.VT (OpNode (_.VT (scalar_to_vector
8615 (_.ScalarLdFrag addr:$src)))))>,
8616 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Igor Breger1f782962015-11-19 08:26:56 +00008617}
8618
8619multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
8620 AVX512VLVectorVTInfo VTInfo> {
8621
8622 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8623
8624 let Predicates = [HasAVX512, HasVLX] in {
8625 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8626 EVEX_V256;
8627 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
8628 EVEX_V128;
8629 }
8630}
8631
8632multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8633 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
8634 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00008635}
8636
8637defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
8638
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008639let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +00008640def : Pat<(X86Movddup (loadv2f64 addr:$src)),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008641 (VMOVDDUPZ128rm addr:$src)>;
Igor Breger1f782962015-11-19 08:26:56 +00008642def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008643 (VMOVDDUPZ128rm addr:$src)>;
8644def : Pat<(v2f64 (X86VBroadcast f64:$src)),
8645 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topperda84ff32017-01-07 22:20:23 +00008646
8647def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
8648 (v2f64 VR128X:$src0)),
8649 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
8650def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
8651 (bitconvert (v4i32 immAllZerosV))),
8652 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
8653
8654def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
8655 (v2f64 VR128X:$src0)),
8656 (VMOVDDUPZ128rrk VR128X:$src0, VK2WM:$mask,
8657 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
8658def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
8659 (bitconvert (v4i32 immAllZerosV))),
8660 (VMOVDDUPZ128rrkz VK2WM:$mask, (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
8661
8662def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
8663 (v2f64 VR128X:$src0)),
8664 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
8665def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
8666 (bitconvert (v4i32 immAllZerosV))),
8667 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008668}
Igor Breger1f782962015-11-19 08:26:56 +00008669
Igor Bregerf2460112015-07-26 14:41:44 +00008670//===----------------------------------------------------------------------===//
8671// AVX-512 - Unpack Instructions
8672//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00008673defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
8674 SSE_ALU_ITINS_S>;
8675defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
8676 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00008677
8678defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
8679 SSE_INTALU_ITINS_P, HasBWI>;
8680defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
8681 SSE_INTALU_ITINS_P, HasBWI>;
8682defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
8683 SSE_INTALU_ITINS_P, HasBWI>;
8684defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
8685 SSE_INTALU_ITINS_P, HasBWI>;
8686
8687defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
8688 SSE_INTALU_ITINS_P, HasAVX512>;
8689defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
8690 SSE_INTALU_ITINS_P, HasAVX512>;
8691defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
8692 SSE_INTALU_ITINS_P, HasAVX512>;
8693defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
8694 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008695
8696//===----------------------------------------------------------------------===//
8697// AVX-512 - Extract & Insert Integer Instructions
8698//===----------------------------------------------------------------------===//
8699
8700multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8701 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008702 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
8703 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8704 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8705 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
8706 imm:$src2)))),
8707 addr:$dst)]>,
8708 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008709}
8710
8711multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
8712 let Predicates = [HasBWI] in {
8713 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
8714 (ins _.RC:$src1, u8imm:$src2),
8715 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8716 [(set GR32orGR64:$dst,
8717 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
8718 EVEX, TAPD;
8719
8720 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
8721 }
8722}
8723
8724multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
8725 let Predicates = [HasBWI] in {
8726 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
8727 (ins _.RC:$src1, u8imm:$src2),
8728 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8729 [(set GR32orGR64:$dst,
8730 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
8731 EVEX, PD;
8732
Craig Topper99f6b622016-05-01 01:03:56 +00008733 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00008734 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
8735 (ins _.RC:$src1, u8imm:$src2),
8736 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
8737 EVEX, TAPD;
8738
Igor Bregerdefab3c2015-10-08 12:55:01 +00008739 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
8740 }
8741}
8742
8743multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
8744 RegisterClass GRC> {
8745 let Predicates = [HasDQI] in {
8746 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
8747 (ins _.RC:$src1, u8imm:$src2),
8748 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8749 [(set GRC:$dst,
8750 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
8751 EVEX, TAPD;
8752
Craig Toppere1cac152016-06-07 07:27:54 +00008753 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
8754 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8755 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8756 [(store (extractelt (_.VT _.RC:$src1),
8757 imm:$src2),addr:$dst)]>,
8758 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008759 }
8760}
8761
8762defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
8763defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
8764defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
8765defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
8766
8767multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8768 X86VectorVTInfo _, PatFrag LdFrag> {
8769 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
8770 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8771 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8772 [(set _.RC:$dst,
8773 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
8774 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
8775}
8776
8777multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
8778 X86VectorVTInfo _, PatFrag LdFrag> {
8779 let Predicates = [HasBWI] in {
8780 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8781 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
8782 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8783 [(set _.RC:$dst,
8784 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
8785
8786 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
8787 }
8788}
8789
8790multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
8791 X86VectorVTInfo _, RegisterClass GRC> {
8792 let Predicates = [HasDQI] in {
8793 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8794 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
8795 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8796 [(set _.RC:$dst,
8797 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
8798 EVEX_4V, TAPD;
8799
8800 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
8801 _.ScalarLdFrag>, TAPD;
8802 }
8803}
8804
8805defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
8806 extloadi8>, TAPD;
8807defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
8808 extloadi16>, PD;
8809defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
8810defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00008811//===----------------------------------------------------------------------===//
8812// VSHUFPS - VSHUFPD Operations
8813//===----------------------------------------------------------------------===//
8814multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
8815 AVX512VLVectorVTInfo VTInfo_FP>{
8816 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
8817 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
8818 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00008819}
8820
8821defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
8822defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008823//===----------------------------------------------------------------------===//
8824// AVX-512 - Byte shift Left/Right
8825//===----------------------------------------------------------------------===//
8826
8827multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
8828 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
8829 def rr : AVX512<opc, MRMr,
8830 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
8831 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8832 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008833 def rm : AVX512<opc, MRMm,
8834 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
8835 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8836 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008837 (_.VT (bitconvert (_.LdFrag addr:$src1))),
8838 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008839}
8840
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008841multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008842 Format MRMm, string OpcodeStr, Predicate prd>{
8843 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008844 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008845 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008846 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008847 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008848 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008849 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008850 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008851 }
8852}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008853defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008854 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008855defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008856 HasBWI>, AVX512PDIi8Base, EVEX_4V;
8857
8858
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008859multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00008860 string OpcodeStr, X86VectorVTInfo _dst,
8861 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00008862 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00008863 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00008864 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00008865 [(set _dst.RC:$dst,(_dst.VT
8866 (OpNode (_src.VT _src.RC:$src1),
8867 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008868 def rm : AVX512BI<opc, MRMSrcMem,
8869 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
8870 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8871 [(set _dst.RC:$dst,(_dst.VT
8872 (OpNode (_src.VT _src.RC:$src1),
8873 (_src.VT (bitconvert
8874 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008875}
8876
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008877multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008878 string OpcodeStr, Predicate prd> {
8879 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00008880 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
8881 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008882 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00008883 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
8884 v32i8x_info>, EVEX_V256;
8885 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
8886 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008887 }
8888}
8889
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008890defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008891 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008892
8893multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008894 X86VectorVTInfo _>{
8895 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +00008896 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8897 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00008898 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00008899 (OpNode (_.VT _.RC:$src1),
8900 (_.VT _.RC:$src2),
8901 (_.VT _.RC:$src3),
Craig Topper202b4532016-09-22 03:00:50 +00008902 (i8 imm:$src4)), 1, 1>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00008903 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8904 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
8905 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
8906 (OpNode (_.VT _.RC:$src1),
8907 (_.VT _.RC:$src2),
8908 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00008909 (i8 imm:$src4)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00008910 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
8911 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8912 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
8913 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8914 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8915 (OpNode (_.VT _.RC:$src1),
8916 (_.VT _.RC:$src2),
8917 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00008918 (i8 imm:$src4)), 1, 0>, EVEX_B,
Craig Toppere1cac152016-06-07 07:27:54 +00008919 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008920 }// Constraints = "$src1 = $dst"
8921}
8922
8923multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
8924 let Predicates = [HasAVX512] in
8925 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
8926 let Predicates = [HasAVX512, HasVLX] in {
8927 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
8928 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
8929 }
8930}
8931
8932defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
8933defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
8934
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008935//===----------------------------------------------------------------------===//
8936// AVX-512 - FixupImm
8937//===----------------------------------------------------------------------===//
8938
8939multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008940 X86VectorVTInfo _>{
8941 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008942 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8943 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8944 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8945 (OpNode (_.VT _.RC:$src1),
8946 (_.VT _.RC:$src2),
8947 (_.IntVT _.RC:$src3),
8948 (i32 imm:$src4),
8949 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008950 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8951 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
8952 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8953 (OpNode (_.VT _.RC:$src1),
8954 (_.VT _.RC:$src2),
8955 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
8956 (i32 imm:$src4),
8957 (i32 FROUND_CURRENT))>;
8958 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8959 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
8960 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8961 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8962 (OpNode (_.VT _.RC:$src1),
8963 (_.VT _.RC:$src2),
8964 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
8965 (i32 imm:$src4),
8966 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008967 } // Constraints = "$src1 = $dst"
8968}
8969
8970multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +00008971 SDNode OpNode, X86VectorVTInfo _>{
8972let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008973 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8974 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008975 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008976 "$src2, $src3, {sae}, $src4",
8977 (OpNode (_.VT _.RC:$src1),
8978 (_.VT _.RC:$src2),
8979 (_.IntVT _.RC:$src3),
8980 (i32 imm:$src4),
8981 (i32 FROUND_NO_EXC))>, EVEX_B;
8982 }
8983}
8984
8985multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
8986 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +00008987 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
8988 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008989 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8990 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8991 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8992 (OpNode (_.VT _.RC:$src1),
8993 (_.VT _.RC:$src2),
8994 (_src3VT.VT _src3VT.RC:$src3),
8995 (i32 imm:$src4),
8996 (i32 FROUND_CURRENT))>;
8997
8998 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8999 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9000 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
9001 "$src2, $src3, {sae}, $src4",
9002 (OpNode (_.VT _.RC:$src1),
9003 (_.VT _.RC:$src2),
9004 (_src3VT.VT _src3VT.RC:$src3),
9005 (i32 imm:$src4),
9006 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +00009007 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
9008 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
9009 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9010 (OpNode (_.VT _.RC:$src1),
9011 (_.VT _.RC:$src2),
9012 (_src3VT.VT (scalar_to_vector
9013 (_src3VT.ScalarLdFrag addr:$src3))),
9014 (i32 imm:$src4),
9015 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009016 }
9017}
9018
9019multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
9020 let Predicates = [HasAVX512] in
9021 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9022 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9023 AVX512AIi8Base, EVEX_4V, EVEX_V512;
9024 let Predicates = [HasAVX512, HasVLX] in {
9025 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
9026 AVX512AIi8Base, EVEX_4V, EVEX_V128;
9027 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
9028 AVX512AIi8Base, EVEX_4V, EVEX_V256;
9029 }
9030}
9031
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009032defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9033 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009034 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009035defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9036 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009037 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009038defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009039 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009040defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009041 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +00009042
9043
9044
9045// Patterns used to select SSE scalar fp arithmetic instructions from
9046// either:
9047//
9048// (1) a scalar fp operation followed by a blend
9049//
9050// The effect is that the backend no longer emits unnecessary vector
9051// insert instructions immediately after SSE scalar fp instructions
9052// like addss or mulss.
9053//
9054// For example, given the following code:
9055// __m128 foo(__m128 A, __m128 B) {
9056// A[0] += B[0];
9057// return A;
9058// }
9059//
9060// Previously we generated:
9061// addss %xmm0, %xmm1
9062// movss %xmm1, %xmm0
9063//
9064// We now generate:
9065// addss %xmm1, %xmm0
9066//
9067// (2) a vector packed single/double fp operation followed by a vector insert
9068//
9069// The effect is that the backend converts the packed fp instruction
9070// followed by a vector insert into a single SSE scalar fp instruction.
9071//
9072// For example, given the following code:
9073// __m128 foo(__m128 A, __m128 B) {
9074// __m128 C = A + B;
9075// return (__m128) {c[0], a[1], a[2], a[3]};
9076// }
9077//
9078// Previously we generated:
9079// addps %xmm0, %xmm1
9080// movss %xmm1, %xmm0
9081//
9082// We now generate:
9083// addss %xmm1, %xmm0
9084
9085// TODO: Some canonicalization in lowering would simplify the number of
9086// patterns we have to try to match.
9087multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
9088 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009089 // extracted scalar math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +00009090 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
9091 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
9092 FR32X:$src))))),
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009093 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009094 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009095
Craig Topper5625d242016-07-29 06:06:00 +00009096 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009097 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
9098 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
9099 FR32X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009100 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009101 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009102
9103 // vector math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +00009104 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst),
9105 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +00009106 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
9107
9108 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009109 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst),
9110 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009111 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +00009112
9113 // extracted masked scalar math op with insert via movss
9114 def : Pat<(X86Movss (v4f32 VR128X:$src1),
9115 (scalar_to_vector
9116 (X86selects VK1WM:$mask,
9117 (Op (f32 (extractelt (v4f32 VR128X:$src1), (iPTR 0))),
9118 FR32X:$src2),
9119 FR32X:$src0))),
9120 (!cast<I>("V"#OpcPrefix#SSZrr_Intk) (COPY_TO_REGCLASS FR32X:$src0, VR128X),
9121 VK1WM:$mask, v4f32:$src1,
9122 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009123 }
9124}
9125
9126defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
9127defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
9128defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
9129defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
9130
9131multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
9132 let Predicates = [HasAVX512] in {
9133 // extracted scalar math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +00009134 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
9135 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
9136 FR64X:$src))))),
Craig Topper5625d242016-07-29 06:06:00 +00009137 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009138 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009139
9140 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009141 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
9142 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
9143 FR64X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009144 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009145 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009146
9147 // vector math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +00009148 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst),
9149 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +00009150 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
9151
9152 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009153 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst),
9154 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009155 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +00009156
9157 // extracted masked scalar math op with insert via movss
9158 def : Pat<(X86Movsd (v2f64 VR128X:$src1),
9159 (scalar_to_vector
9160 (X86selects VK1WM:$mask,
9161 (Op (f64 (extractelt (v2f64 VR128X:$src1), (iPTR 0))),
9162 FR64X:$src2),
9163 FR64X:$src0))),
9164 (!cast<I>("V"#OpcPrefix#SDZrr_Intk) (COPY_TO_REGCLASS FR64X:$src0, VR128X),
9165 VK1WM:$mask, v2f64:$src1,
9166 (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009167 }
9168}
9169
9170defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
9171defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
9172defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
9173defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;