blob: 787ad93c5fa516d669a802853922152fc0b5d536 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Egbert Eiche5868a32013-02-28 04:17:12 -050040static const u32 hpd_ibx[] = {
41 [HPD_CRT] = SDE_CRT_HOTPLUG,
42 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
43 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
44 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
45 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
46};
47
48static const u32 hpd_cpt[] = {
49 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010050 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050051 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
52 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
53 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
54};
55
56static const u32 hpd_mask_i915[] = {
57 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
58 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
59 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
60 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
61 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
62 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
63};
64
Daniel Vetter704cfb82013-12-18 09:08:43 +010065static const u32 hpd_status_g4x[] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050066 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
67 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
68 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
69 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
70 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
71 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
72};
73
Egbert Eiche5868a32013-02-28 04:17:12 -050074static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
75 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
76 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
77 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
78 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
79 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
80 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
81};
82
Paulo Zanoni5c502442014-04-01 15:37:11 -030083/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -030084#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -030085 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
86 POSTING_READ(GEN8_##type##_IMR(which)); \
87 I915_WRITE(GEN8_##type##_IER(which), 0); \
88 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
89 POSTING_READ(GEN8_##type##_IIR(which)); \
90 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
91 POSTING_READ(GEN8_##type##_IIR(which)); \
92} while (0)
93
Paulo Zanonif86f3fb2014-04-01 15:37:14 -030094#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -030095 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -030096 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -030097 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -030098 I915_WRITE(type##IIR, 0xffffffff); \
99 POSTING_READ(type##IIR); \
100 I915_WRITE(type##IIR, 0xffffffff); \
101 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300102} while (0)
103
Paulo Zanoni337ba012014-04-01 15:37:16 -0300104/*
105 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
106 */
107#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
108 u32 val = I915_READ(reg); \
109 if (val) { \
110 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
111 (reg), val); \
112 I915_WRITE((reg), 0xffffffff); \
113 POSTING_READ(reg); \
114 I915_WRITE((reg), 0xffffffff); \
115 POSTING_READ(reg); \
116 } \
117} while (0)
118
Paulo Zanoni35079892014-04-01 15:37:15 -0300119#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300120 GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300121 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
122 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
123 POSTING_READ(GEN8_##type##_IER(which)); \
124} while (0)
125
126#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300127 GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300128 I915_WRITE(type##IMR, (imr_val)); \
129 I915_WRITE(type##IER, (ier_val)); \
130 POSTING_READ(type##IER); \
131} while (0)
132
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800133/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +0100134static void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300135ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800136{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200137 assert_spin_locked(&dev_priv->irq_lock);
138
Paulo Zanoni730488b2014-03-07 20:12:32 -0300139 if (WARN_ON(dev_priv->pm.irqs_disabled))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300140 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300141
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000142 if ((dev_priv->irq_mask & mask) != 0) {
143 dev_priv->irq_mask &= ~mask;
144 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000145 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800146 }
147}
148
Paulo Zanoni0ff98002013-02-22 17:05:31 -0300149static void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300150ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800151{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200152 assert_spin_locked(&dev_priv->irq_lock);
153
Paulo Zanoni730488b2014-03-07 20:12:32 -0300154 if (WARN_ON(dev_priv->pm.irqs_disabled))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300155 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300156
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000157 if ((dev_priv->irq_mask & mask) != mask) {
158 dev_priv->irq_mask |= mask;
159 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000160 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800161 }
162}
163
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300164/**
165 * ilk_update_gt_irq - update GTIMR
166 * @dev_priv: driver private
167 * @interrupt_mask: mask of interrupt bits to update
168 * @enabled_irq_mask: mask of interrupt bits to enable
169 */
170static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
171 uint32_t interrupt_mask,
172 uint32_t enabled_irq_mask)
173{
174 assert_spin_locked(&dev_priv->irq_lock);
175
Paulo Zanoni730488b2014-03-07 20:12:32 -0300176 if (WARN_ON(dev_priv->pm.irqs_disabled))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300177 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300178
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300179 dev_priv->gt_irq_mask &= ~interrupt_mask;
180 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
181 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
182 POSTING_READ(GTIMR);
183}
184
185void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
186{
187 ilk_update_gt_irq(dev_priv, mask, mask);
188}
189
190void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
191{
192 ilk_update_gt_irq(dev_priv, mask, 0);
193}
194
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300195/**
196 * snb_update_pm_irq - update GEN6_PMIMR
197 * @dev_priv: driver private
198 * @interrupt_mask: mask of interrupt bits to update
199 * @enabled_irq_mask: mask of interrupt bits to enable
200 */
201static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
202 uint32_t interrupt_mask,
203 uint32_t enabled_irq_mask)
204{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300205 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300206
207 assert_spin_locked(&dev_priv->irq_lock);
208
Paulo Zanoni730488b2014-03-07 20:12:32 -0300209 if (WARN_ON(dev_priv->pm.irqs_disabled))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300210 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300211
Paulo Zanoni605cd252013-08-06 18:57:15 -0300212 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300213 new_val &= ~interrupt_mask;
214 new_val |= (~enabled_irq_mask & interrupt_mask);
215
Paulo Zanoni605cd252013-08-06 18:57:15 -0300216 if (new_val != dev_priv->pm_irq_mask) {
217 dev_priv->pm_irq_mask = new_val;
218 I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300219 POSTING_READ(GEN6_PMIMR);
220 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300221}
222
223void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
224{
225 snb_update_pm_irq(dev_priv, mask, mask);
226}
227
228void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
229{
230 snb_update_pm_irq(dev_priv, mask, 0);
231}
232
Paulo Zanoni86642812013-04-12 17:57:57 -0300233static bool ivb_can_enable_err_int(struct drm_device *dev)
234{
235 struct drm_i915_private *dev_priv = dev->dev_private;
236 struct intel_crtc *crtc;
237 enum pipe pipe;
238
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200239 assert_spin_locked(&dev_priv->irq_lock);
240
Paulo Zanoni86642812013-04-12 17:57:57 -0300241 for_each_pipe(pipe) {
242 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
243
244 if (crtc->cpu_fifo_underrun_disabled)
245 return false;
246 }
247
248 return true;
249}
250
Ben Widawsky09610212014-05-15 20:58:08 +0300251/**
252 * bdw_update_pm_irq - update GT interrupt 2
253 * @dev_priv: driver private
254 * @interrupt_mask: mask of interrupt bits to update
255 * @enabled_irq_mask: mask of interrupt bits to enable
256 *
257 * Copied from the snb function, updated with relevant register offsets
258 */
259static void bdw_update_pm_irq(struct drm_i915_private *dev_priv,
260 uint32_t interrupt_mask,
261 uint32_t enabled_irq_mask)
262{
263 uint32_t new_val;
264
265 assert_spin_locked(&dev_priv->irq_lock);
266
267 if (WARN_ON(dev_priv->pm.irqs_disabled))
268 return;
269
270 new_val = dev_priv->pm_irq_mask;
271 new_val &= ~interrupt_mask;
272 new_val |= (~enabled_irq_mask & interrupt_mask);
273
274 if (new_val != dev_priv->pm_irq_mask) {
275 dev_priv->pm_irq_mask = new_val;
276 I915_WRITE(GEN8_GT_IMR(2), dev_priv->pm_irq_mask);
277 POSTING_READ(GEN8_GT_IMR(2));
278 }
279}
280
281void bdw_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
282{
283 bdw_update_pm_irq(dev_priv, mask, mask);
284}
285
286void bdw_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
287{
288 bdw_update_pm_irq(dev_priv, mask, 0);
289}
290
Paulo Zanoni86642812013-04-12 17:57:57 -0300291static bool cpt_can_enable_serr_int(struct drm_device *dev)
292{
293 struct drm_i915_private *dev_priv = dev->dev_private;
294 enum pipe pipe;
295 struct intel_crtc *crtc;
296
Daniel Vetterfee884e2013-07-04 23:35:21 +0200297 assert_spin_locked(&dev_priv->irq_lock);
298
Paulo Zanoni86642812013-04-12 17:57:57 -0300299 for_each_pipe(pipe) {
300 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
301
302 if (crtc->pch_fifo_underrun_disabled)
303 return false;
304 }
305
306 return true;
307}
308
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200309static void i9xx_clear_fifo_underrun(struct drm_device *dev, enum pipe pipe)
310{
311 struct drm_i915_private *dev_priv = dev->dev_private;
312 u32 reg = PIPESTAT(pipe);
313 u32 pipestat = I915_READ(reg) & 0x7fff0000;
314
315 assert_spin_locked(&dev_priv->irq_lock);
316
317 I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
318 POSTING_READ(reg);
319}
320
Paulo Zanoni86642812013-04-12 17:57:57 -0300321static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
322 enum pipe pipe, bool enable)
323{
324 struct drm_i915_private *dev_priv = dev->dev_private;
325 uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
326 DE_PIPEB_FIFO_UNDERRUN;
327
328 if (enable)
329 ironlake_enable_display_irq(dev_priv, bit);
330 else
331 ironlake_disable_display_irq(dev_priv, bit);
332}
333
334static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
Daniel Vetter7336df62013-07-09 22:59:16 +0200335 enum pipe pipe, bool enable)
Paulo Zanoni86642812013-04-12 17:57:57 -0300336{
337 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni86642812013-04-12 17:57:57 -0300338 if (enable) {
Daniel Vetter7336df62013-07-09 22:59:16 +0200339 I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
340
Paulo Zanoni86642812013-04-12 17:57:57 -0300341 if (!ivb_can_enable_err_int(dev))
342 return;
343
Paulo Zanoni86642812013-04-12 17:57:57 -0300344 ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
345 } else {
Daniel Vetter7336df62013-07-09 22:59:16 +0200346 bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB);
347
348 /* Change the state _after_ we've read out the current one. */
Paulo Zanoni86642812013-04-12 17:57:57 -0300349 ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
Daniel Vetter7336df62013-07-09 22:59:16 +0200350
351 if (!was_enabled &&
352 (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) {
Ville Syrjälä823c6902014-05-16 19:40:23 +0300353 DRM_ERROR("uncleared fifo underrun on pipe %c\n",
354 pipe_name(pipe));
Daniel Vetter7336df62013-07-09 22:59:16 +0200355 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300356 }
357}
358
Daniel Vetter38d83c962013-11-07 11:05:46 +0100359static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev,
360 enum pipe pipe, bool enable)
361{
362 struct drm_i915_private *dev_priv = dev->dev_private;
363
364 assert_spin_locked(&dev_priv->irq_lock);
365
366 if (enable)
367 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN;
368 else
369 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN;
370 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
371 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
372}
373
Daniel Vetterfee884e2013-07-04 23:35:21 +0200374/**
375 * ibx_display_interrupt_update - update SDEIMR
376 * @dev_priv: driver private
377 * @interrupt_mask: mask of interrupt bits to update
378 * @enabled_irq_mask: mask of interrupt bits to enable
379 */
380static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
381 uint32_t interrupt_mask,
382 uint32_t enabled_irq_mask)
383{
384 uint32_t sdeimr = I915_READ(SDEIMR);
385 sdeimr &= ~interrupt_mask;
386 sdeimr |= (~enabled_irq_mask & interrupt_mask);
387
388 assert_spin_locked(&dev_priv->irq_lock);
389
Paulo Zanoni730488b2014-03-07 20:12:32 -0300390 if (WARN_ON(dev_priv->pm.irqs_disabled))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300391 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300392
Daniel Vetterfee884e2013-07-04 23:35:21 +0200393 I915_WRITE(SDEIMR, sdeimr);
394 POSTING_READ(SDEIMR);
395}
396#define ibx_enable_display_interrupt(dev_priv, bits) \
397 ibx_display_interrupt_update((dev_priv), (bits), (bits))
398#define ibx_disable_display_interrupt(dev_priv, bits) \
399 ibx_display_interrupt_update((dev_priv), (bits), 0)
400
Daniel Vetterde280752013-07-04 23:35:24 +0200401static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
402 enum transcoder pch_transcoder,
Paulo Zanoni86642812013-04-12 17:57:57 -0300403 bool enable)
404{
Paulo Zanoni86642812013-04-12 17:57:57 -0300405 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200406 uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
407 SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
Paulo Zanoni86642812013-04-12 17:57:57 -0300408
409 if (enable)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200410 ibx_enable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300411 else
Daniel Vetterfee884e2013-07-04 23:35:21 +0200412 ibx_disable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300413}
414
415static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
416 enum transcoder pch_transcoder,
417 bool enable)
418{
419 struct drm_i915_private *dev_priv = dev->dev_private;
420
421 if (enable) {
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200422 I915_WRITE(SERR_INT,
423 SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
424
Paulo Zanoni86642812013-04-12 17:57:57 -0300425 if (!cpt_can_enable_serr_int(dev))
426 return;
427
Daniel Vetterfee884e2013-07-04 23:35:21 +0200428 ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Paulo Zanoni86642812013-04-12 17:57:57 -0300429 } else {
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200430 uint32_t tmp = I915_READ(SERR_INT);
431 bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT);
432
433 /* Change the state _after_ we've read out the current one. */
Daniel Vetterfee884e2013-07-04 23:35:21 +0200434 ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200435
436 if (!was_enabled &&
437 (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) {
Ville Syrjälä823c6902014-05-16 19:40:23 +0300438 DRM_ERROR("uncleared pch fifo underrun on pch transcoder %c\n",
439 transcoder_name(pch_transcoder));
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200440 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300441 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300442}
443
444/**
445 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
446 * @dev: drm device
447 * @pipe: pipe
448 * @enable: true if we want to report FIFO underrun errors, false otherwise
449 *
450 * This function makes us disable or enable CPU fifo underruns for a specific
451 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
452 * reporting for one pipe may also disable all the other CPU error interruts for
453 * the other pipes, due to the fact that there's just one interrupt mask/enable
454 * bit for all the pipes.
455 *
456 * Returns the previous state of underrun reporting.
457 */
Imre Deakf88d42f2014-03-04 19:23:09 +0200458bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
459 enum pipe pipe, bool enable)
Paulo Zanoni86642812013-04-12 17:57:57 -0300460{
461 struct drm_i915_private *dev_priv = dev->dev_private;
462 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
463 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni86642812013-04-12 17:57:57 -0300464 bool ret;
465
Imre Deak77961eb2014-03-05 16:20:56 +0200466 assert_spin_locked(&dev_priv->irq_lock);
467
Paulo Zanoni86642812013-04-12 17:57:57 -0300468 ret = !intel_crtc->cpu_fifo_underrun_disabled;
469
470 if (enable == ret)
471 goto done;
472
473 intel_crtc->cpu_fifo_underrun_disabled = !enable;
474
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200475 if (enable && (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev)))
476 i9xx_clear_fifo_underrun(dev, pipe);
477 else if (IS_GEN5(dev) || IS_GEN6(dev))
Paulo Zanoni86642812013-04-12 17:57:57 -0300478 ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
479 else if (IS_GEN7(dev))
Daniel Vetter7336df62013-07-09 22:59:16 +0200480 ivybridge_set_fifo_underrun_reporting(dev, pipe, enable);
Daniel Vetter38d83c962013-11-07 11:05:46 +0100481 else if (IS_GEN8(dev))
482 broadwell_set_fifo_underrun_reporting(dev, pipe, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300483
484done:
Imre Deakf88d42f2014-03-04 19:23:09 +0200485 return ret;
486}
487
488bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
489 enum pipe pipe, bool enable)
490{
491 struct drm_i915_private *dev_priv = dev->dev_private;
492 unsigned long flags;
493 bool ret;
494
495 spin_lock_irqsave(&dev_priv->irq_lock, flags);
496 ret = __intel_set_cpu_fifo_underrun_reporting(dev, pipe, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300497 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Imre Deakf88d42f2014-03-04 19:23:09 +0200498
Paulo Zanoni86642812013-04-12 17:57:57 -0300499 return ret;
500}
501
Imre Deak91d181d2014-02-10 18:42:49 +0200502static bool __cpu_fifo_underrun_reporting_enabled(struct drm_device *dev,
503 enum pipe pipe)
504{
505 struct drm_i915_private *dev_priv = dev->dev_private;
506 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
507 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
508
509 return !intel_crtc->cpu_fifo_underrun_disabled;
510}
511
Paulo Zanoni86642812013-04-12 17:57:57 -0300512/**
513 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
514 * @dev: drm device
515 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
516 * @enable: true if we want to report FIFO underrun errors, false otherwise
517 *
518 * This function makes us disable or enable PCH fifo underruns for a specific
519 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
520 * underrun reporting for one transcoder may also disable all the other PCH
521 * error interruts for the other transcoders, due to the fact that there's just
522 * one interrupt mask/enable bit for all the transcoders.
523 *
524 * Returns the previous state of underrun reporting.
525 */
526bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
527 enum transcoder pch_transcoder,
528 bool enable)
529{
530 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200531 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
532 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni86642812013-04-12 17:57:57 -0300533 unsigned long flags;
534 bool ret;
535
Daniel Vetterde280752013-07-04 23:35:24 +0200536 /*
537 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
538 * has only one pch transcoder A that all pipes can use. To avoid racy
539 * pch transcoder -> pipe lookups from interrupt code simply store the
540 * underrun statistics in crtc A. Since we never expose this anywhere
541 * nor use it outside of the fifo underrun code here using the "wrong"
542 * crtc on LPT won't cause issues.
543 */
Paulo Zanoni86642812013-04-12 17:57:57 -0300544
545 spin_lock_irqsave(&dev_priv->irq_lock, flags);
546
547 ret = !intel_crtc->pch_fifo_underrun_disabled;
548
549 if (enable == ret)
550 goto done;
551
552 intel_crtc->pch_fifo_underrun_disabled = !enable;
553
554 if (HAS_PCH_IBX(dev))
Daniel Vetterde280752013-07-04 23:35:24 +0200555 ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300556 else
557 cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
558
559done:
560 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
561 return ret;
562}
563
564
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100565static void
Imre Deak755e9012014-02-10 18:42:47 +0200566__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
567 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800568{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200569 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200570 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800571
Daniel Vetterb79480b2013-06-27 17:52:10 +0200572 assert_spin_locked(&dev_priv->irq_lock);
573
Ville Syrjälä04feced2014-04-03 13:28:33 +0300574 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
575 status_mask & ~PIPESTAT_INT_STATUS_MASK,
576 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
577 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200578 return;
579
580 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200581 return;
582
Imre Deak91d181d2014-02-10 18:42:49 +0200583 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
584
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200585 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200586 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200587 I915_WRITE(reg, pipestat);
588 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800589}
590
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100591static void
Imre Deak755e9012014-02-10 18:42:47 +0200592__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
593 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800594{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200595 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200596 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800597
Daniel Vetterb79480b2013-06-27 17:52:10 +0200598 assert_spin_locked(&dev_priv->irq_lock);
599
Ville Syrjälä04feced2014-04-03 13:28:33 +0300600 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
601 status_mask & ~PIPESTAT_INT_STATUS_MASK,
602 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
603 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200604 return;
605
Imre Deak755e9012014-02-10 18:42:47 +0200606 if ((pipestat & enable_mask) == 0)
607 return;
608
Imre Deak91d181d2014-02-10 18:42:49 +0200609 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
610
Imre Deak755e9012014-02-10 18:42:47 +0200611 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200612 I915_WRITE(reg, pipestat);
613 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800614}
615
Imre Deak10c59c52014-02-10 18:42:48 +0200616static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
617{
618 u32 enable_mask = status_mask << 16;
619
620 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300621 * On pipe A we don't support the PSR interrupt yet,
622 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200623 */
624 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
625 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300626 /*
627 * On pipe B and C we don't support the PSR interrupt yet, on pipe
628 * A the same bit is for perf counters which we don't use either.
629 */
630 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
631 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200632
633 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
634 SPRITE0_FLIP_DONE_INT_EN_VLV |
635 SPRITE1_FLIP_DONE_INT_EN_VLV);
636 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
637 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
638 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
639 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
640
641 return enable_mask;
642}
643
Imre Deak755e9012014-02-10 18:42:47 +0200644void
645i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
646 u32 status_mask)
647{
648 u32 enable_mask;
649
Imre Deak10c59c52014-02-10 18:42:48 +0200650 if (IS_VALLEYVIEW(dev_priv->dev))
651 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
652 status_mask);
653 else
654 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200655 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
656}
657
658void
659i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
660 u32 status_mask)
661{
662 u32 enable_mask;
663
Imre Deak10c59c52014-02-10 18:42:48 +0200664 if (IS_VALLEYVIEW(dev_priv->dev))
665 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
666 status_mask);
667 else
668 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200669 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
670}
671
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000672/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300673 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000674 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300675static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000676{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300677 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000678 unsigned long irqflags;
679
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300680 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
681 return;
682
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000683 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000684
Imre Deak755e9012014-02-10 18:42:47 +0200685 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Jani Nikulaf8987802013-04-29 13:02:53 +0300686 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200687 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200688 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000689
690 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000691}
692
693/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700694 * i915_pipe_enabled - check if a pipe is enabled
695 * @dev: DRM device
696 * @pipe: pipe to check
697 *
698 * Reading certain registers when the pipe is disabled can hang the chip.
699 * Use this routine to make sure the PLL is running and the pipe is active
700 * before reading such registers if unsure.
701 */
702static int
703i915_pipe_enabled(struct drm_device *dev, int pipe)
704{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300705 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200706
Daniel Vettera01025a2013-05-22 00:50:23 +0200707 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
708 /* Locking is horribly broken here, but whatever. */
709 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
710 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni71f8ba62013-05-03 12:15:39 -0300711
Daniel Vettera01025a2013-05-22 00:50:23 +0200712 return intel_crtc->active;
713 } else {
714 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
715 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700716}
717
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300718static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
719{
720 /* Gen2 doesn't have a hardware frame counter */
721 return 0;
722}
723
Keith Packard42f52ef2008-10-18 19:39:29 -0700724/* Called from drm generic code, passed a 'crtc', which
725 * we use as a pipe index
726 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700727static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700728{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300729 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700730 unsigned long high_frame;
731 unsigned long low_frame;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300732 u32 high1, high2, low, pixel, vbl_start;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700733
734 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800735 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800736 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700737 return 0;
738 }
739
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300740 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
741 struct intel_crtc *intel_crtc =
742 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
743 const struct drm_display_mode *mode =
744 &intel_crtc->config.adjusted_mode;
745
746 vbl_start = mode->crtc_vblank_start * mode->crtc_htotal;
747 } else {
Daniel Vettera2d213d2014-02-07 16:34:05 +0100748 enum transcoder cpu_transcoder = (enum transcoder) pipe;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300749 u32 htotal;
750
751 htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
752 vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
753
754 vbl_start *= htotal;
755 }
756
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800757 high_frame = PIPEFRAME(pipe);
758 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100759
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700760 /*
761 * High & low register fields aren't synchronized, so make sure
762 * we get a low value that's stable across two reads of the high
763 * register.
764 */
765 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100766 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300767 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100768 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700769 } while (high1 != high2);
770
Chris Wilson5eddb702010-09-11 13:48:45 +0100771 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300772 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100773 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300774
775 /*
776 * The frame counter increments at beginning of active.
777 * Cook up a vblank counter by also checking the pixel
778 * counter against vblank start.
779 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200780 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700781}
782
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700783static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800784{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300785 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800786 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800787
788 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800789 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800790 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800791 return 0;
792 }
793
794 return I915_READ(reg);
795}
796
Mario Kleinerad3543e2013-10-30 05:13:08 +0100797/* raw reads, only for fast reads of display block, no need for forcewake etc. */
798#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100799
Ville Syrjäläa225f072014-04-29 13:35:45 +0300800static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
801{
802 struct drm_device *dev = crtc->base.dev;
803 struct drm_i915_private *dev_priv = dev->dev_private;
804 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
805 enum pipe pipe = crtc->pipe;
806 int vtotal = mode->crtc_vtotal;
807 int position;
808
809 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
810 vtotal /= 2;
811
812 if (IS_GEN2(dev))
813 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
814 else
815 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
816
817 /*
818 * Scanline counter increments at leading edge of hsync, and
819 * it starts counting from vtotal-1 on the first active line.
820 * That means the scanline counter value is always one less
821 * than what we would expect. Ie. just after start of vblank,
822 * which also occurs at start of hsync (on the last active line),
823 * the scanline counter will read vblank_start-1.
824 */
825 return (position + 1) % vtotal;
826}
827
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700828static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200829 unsigned int flags, int *vpos, int *hpos,
830 ktime_t *stime, ktime_t *etime)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100831{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300832 struct drm_i915_private *dev_priv = dev->dev_private;
833 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
834 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
835 const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300836 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300837 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100838 bool in_vbl = true;
839 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100840 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100841
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300842 if (!intel_crtc->active) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100843 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800844 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100845 return 0;
846 }
847
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300848 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300849 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300850 vtotal = mode->crtc_vtotal;
851 vbl_start = mode->crtc_vblank_start;
852 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100853
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200854 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
855 vbl_start = DIV_ROUND_UP(vbl_start, 2);
856 vbl_end /= 2;
857 vtotal /= 2;
858 }
859
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300860 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
861
Mario Kleinerad3543e2013-10-30 05:13:08 +0100862 /*
863 * Lock uncore.lock, as we will do multiple timing critical raw
864 * register reads, potentially with preemption disabled, so the
865 * following code must not block on uncore.lock.
866 */
867 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300868
Mario Kleinerad3543e2013-10-30 05:13:08 +0100869 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
870
871 /* Get optional system timestamp before query. */
872 if (stime)
873 *stime = ktime_get();
874
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300875 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100876 /* No obvious pixelcount register. Only query vertical
877 * scanout position from Display scan line register.
878 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300879 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100880 } else {
881 /* Have access to pixelcount since start of frame.
882 * We can split this into vertical and horizontal
883 * scanout position.
884 */
Mario Kleinerad3543e2013-10-30 05:13:08 +0100885 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100886
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300887 /* convert to pixel counts */
888 vbl_start *= htotal;
889 vbl_end *= htotal;
890 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300891
892 /*
893 * Start of vblank interrupt is triggered at start of hsync,
894 * just prior to the first active line of vblank. However we
895 * consider lines to start at the leading edge of horizontal
896 * active. So, should we get here before we've crossed into
897 * the horizontal active of the first line in vblank, we would
898 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
899 * always add htotal-hsync_start to the current pixel position.
900 */
901 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300902 }
903
Mario Kleinerad3543e2013-10-30 05:13:08 +0100904 /* Get optional system timestamp after query. */
905 if (etime)
906 *etime = ktime_get();
907
908 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
909
910 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
911
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300912 in_vbl = position >= vbl_start && position < vbl_end;
913
914 /*
915 * While in vblank, position will be negative
916 * counting up towards 0 at vbl_end. And outside
917 * vblank, position will be positive counting
918 * up since vbl_end.
919 */
920 if (position >= vbl_start)
921 position -= vbl_end;
922 else
923 position += vtotal - vbl_end;
924
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300925 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300926 *vpos = position;
927 *hpos = 0;
928 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100929 *vpos = position / htotal;
930 *hpos = position - (*vpos * htotal);
931 }
932
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100933 /* In vblank? */
934 if (in_vbl)
935 ret |= DRM_SCANOUTPOS_INVBL;
936
937 return ret;
938}
939
Ville Syrjäläa225f072014-04-29 13:35:45 +0300940int intel_get_crtc_scanline(struct intel_crtc *crtc)
941{
942 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
943 unsigned long irqflags;
944 int position;
945
946 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
947 position = __intel_get_crtc_scanline(crtc);
948 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
949
950 return position;
951}
952
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700953static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100954 int *max_error,
955 struct timeval *vblank_time,
956 unsigned flags)
957{
Chris Wilson4041b852011-01-22 10:07:56 +0000958 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100959
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700960 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +0000961 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100962 return -EINVAL;
963 }
964
965 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000966 crtc = intel_get_crtc_for_pipe(dev, pipe);
967 if (crtc == NULL) {
968 DRM_ERROR("Invalid crtc %d\n", pipe);
969 return -EINVAL;
970 }
971
972 if (!crtc->enabled) {
973 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
974 return -EBUSY;
975 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100976
977 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000978 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
979 vblank_time, flags,
Ville Syrjälä7da903e2013-10-26 17:57:31 +0300980 crtc,
981 &to_intel_crtc(crtc)->config.adjusted_mode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100982}
983
Jani Nikula67c347f2013-09-17 14:26:34 +0300984static bool intel_hpd_irq_event(struct drm_device *dev,
985 struct drm_connector *connector)
Egbert Eich321a1b32013-04-11 16:00:26 +0200986{
987 enum drm_connector_status old_status;
988
989 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
990 old_status = connector->status;
991
992 connector->status = connector->funcs->detect(connector, false);
Jani Nikula67c347f2013-09-17 14:26:34 +0300993 if (old_status == connector->status)
994 return false;
995
996 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
Egbert Eich321a1b32013-04-11 16:00:26 +0200997 connector->base.id,
998 drm_get_connector_name(connector),
Jani Nikula67c347f2013-09-17 14:26:34 +0300999 drm_get_connector_status_name(old_status),
1000 drm_get_connector_status_name(connector->status));
1001
1002 return true;
Egbert Eich321a1b32013-04-11 16:00:26 +02001003}
1004
Jesse Barnes5ca58282009-03-31 14:11:15 -07001005/*
1006 * Handle hotplug events outside the interrupt handler proper.
1007 */
Egbert Eichac4c16c2013-04-16 13:36:58 +02001008#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
1009
Jesse Barnes5ca58282009-03-31 14:11:15 -07001010static void i915_hotplug_work_func(struct work_struct *work)
1011{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001012 struct drm_i915_private *dev_priv =
1013 container_of(work, struct drm_i915_private, hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001014 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -07001015 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +02001016 struct intel_connector *intel_connector;
1017 struct intel_encoder *intel_encoder;
1018 struct drm_connector *connector;
1019 unsigned long irqflags;
1020 bool hpd_disabled = false;
Egbert Eich321a1b32013-04-11 16:00:26 +02001021 bool changed = false;
Egbert Eich142e2392013-04-11 15:57:57 +02001022 u32 hpd_event_bits;
Jesse Barnes5ca58282009-03-31 14:11:15 -07001023
Daniel Vetter52d7ece2012-12-01 21:03:22 +01001024 /* HPD irq before everything is fully set up. */
1025 if (!dev_priv->enable_hotplug_processing)
1026 return;
1027
Keith Packarda65e34c2011-07-25 10:04:56 -07001028 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -08001029 DRM_DEBUG_KMS("running encoder hotplug functions\n");
1030
Egbert Eichcd569ae2013-04-16 13:36:57 +02001031 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Egbert Eich142e2392013-04-11 15:57:57 +02001032
1033 hpd_event_bits = dev_priv->hpd_event_bits;
1034 dev_priv->hpd_event_bits = 0;
Egbert Eichcd569ae2013-04-16 13:36:57 +02001035 list_for_each_entry(connector, &mode_config->connector_list, head) {
1036 intel_connector = to_intel_connector(connector);
1037 intel_encoder = intel_connector->encoder;
1038 if (intel_encoder->hpd_pin > HPD_NONE &&
1039 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
1040 connector->polled == DRM_CONNECTOR_POLL_HPD) {
1041 DRM_INFO("HPD interrupt storm detected on connector %s: "
1042 "switching from hotplug detection to polling\n",
1043 drm_get_connector_name(connector));
1044 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
1045 connector->polled = DRM_CONNECTOR_POLL_CONNECT
1046 | DRM_CONNECTOR_POLL_DISCONNECT;
1047 hpd_disabled = true;
1048 }
Egbert Eich142e2392013-04-11 15:57:57 +02001049 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1050 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
1051 drm_get_connector_name(connector), intel_encoder->hpd_pin);
1052 }
Egbert Eichcd569ae2013-04-16 13:36:57 +02001053 }
1054 /* if there were no outputs to poll, poll was disabled,
1055 * therefore make sure it's enabled when disabling HPD on
1056 * some connectors */
Egbert Eichac4c16c2013-04-16 13:36:58 +02001057 if (hpd_disabled) {
Egbert Eichcd569ae2013-04-16 13:36:57 +02001058 drm_kms_helper_poll_enable(dev);
Egbert Eichac4c16c2013-04-16 13:36:58 +02001059 mod_timer(&dev_priv->hotplug_reenable_timer,
1060 jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
1061 }
Egbert Eichcd569ae2013-04-16 13:36:57 +02001062
1063 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1064
Egbert Eich321a1b32013-04-11 16:00:26 +02001065 list_for_each_entry(connector, &mode_config->connector_list, head) {
1066 intel_connector = to_intel_connector(connector);
1067 intel_encoder = intel_connector->encoder;
1068 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1069 if (intel_encoder->hot_plug)
1070 intel_encoder->hot_plug(intel_encoder);
1071 if (intel_hpd_irq_event(dev, connector))
1072 changed = true;
1073 }
1074 }
Keith Packard40ee3382011-07-28 15:31:19 -07001075 mutex_unlock(&mode_config->mutex);
1076
Egbert Eich321a1b32013-04-11 16:00:26 +02001077 if (changed)
1078 drm_kms_helper_hotplug_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001079}
1080
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02001081static void intel_hpd_irq_uninstall(struct drm_i915_private *dev_priv)
1082{
1083 del_timer_sync(&dev_priv->hotplug_reenable_timer);
1084}
1085
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001086static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001087{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001088 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001089 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +02001090 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001091
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001092 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001093
Daniel Vetter73edd18f2012-08-08 23:35:37 +02001094 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
1095
Daniel Vetter20e4d402012-08-08 23:35:39 +02001096 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001097
Jesse Barnes7648fa92010-05-20 14:28:11 -07001098 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001099 busy_up = I915_READ(RCPREVBSYTUPAVG);
1100 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001101 max_avg = I915_READ(RCBMAXAVG);
1102 min_avg = I915_READ(RCBMINAVG);
1103
1104 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001105 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001106 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
1107 new_delay = dev_priv->ips.cur_delay - 1;
1108 if (new_delay < dev_priv->ips.max_delay)
1109 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001110 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001111 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
1112 new_delay = dev_priv->ips.cur_delay + 1;
1113 if (new_delay > dev_priv->ips.min_delay)
1114 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001115 }
1116
Jesse Barnes7648fa92010-05-20 14:28:11 -07001117 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +02001118 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001119
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001120 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02001121
Jesse Barnesf97108d2010-01-29 11:27:07 -08001122 return;
1123}
1124
Chris Wilson549f7362010-10-19 11:19:32 +01001125static void notify_ring(struct drm_device *dev,
1126 struct intel_ring_buffer *ring)
1127{
Chris Wilson475553d2011-01-20 09:52:56 +00001128 if (ring->obj == NULL)
1129 return;
1130
Chris Wilson814e9b52013-09-23 17:33:19 -03001131 trace_i915_gem_request_complete(ring);
Chris Wilson9862e602011-01-04 22:22:17 +00001132
Chris Wilson549f7362010-10-19 11:19:32 +01001133 wake_up_all(&ring->irq_queue);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03001134 i915_queue_hangcheck(dev);
Chris Wilson549f7362010-10-19 11:19:32 +01001135}
1136
Ben Widawsky4912d042011-04-25 11:25:20 -07001137static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001138{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001139 struct drm_i915_private *dev_priv =
1140 container_of(work, struct drm_i915_private, rps.work);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001141 u32 pm_iir;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001142 int new_delay, adj;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001143
Daniel Vetter59cdb632013-07-04 23:35:28 +02001144 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001145 pm_iir = dev_priv->rps.pm_iir;
1146 dev_priv->rps.pm_iir = 0;
Ben Widawsky09610212014-05-15 20:58:08 +03001147 if (IS_BROADWELL(dev_priv->dev))
1148 bdw_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
1149 else {
1150 /* Make sure not to corrupt PMIMR state used by ringbuffer */
1151 snb_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
1152 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001153 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001154
Paulo Zanoni60611c12013-08-15 11:50:01 -03001155 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301156 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001157
Deepak Sa6706b42014-03-15 20:23:22 +05301158 if ((pm_iir & dev_priv->pm_rps_events) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001159 return;
1160
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001161 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001162
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001163 adj = dev_priv->rps.last_adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001164 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001165 if (adj > 0)
1166 adj *= 2;
1167 else
1168 adj = 1;
Ben Widawskyb39fb292014-03-19 18:31:11 -07001169 new_delay = dev_priv->rps.cur_freq + adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001170
1171 /*
1172 * For better performance, jump directly
1173 * to RPe if we're below it.
1174 */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001175 if (new_delay < dev_priv->rps.efficient_freq)
1176 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001177 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001178 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1179 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001180 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001181 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001182 adj = 0;
1183 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1184 if (adj < 0)
1185 adj *= 2;
1186 else
1187 adj = -1;
Ben Widawskyb39fb292014-03-19 18:31:11 -07001188 new_delay = dev_priv->rps.cur_freq + adj;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001189 } else { /* unknown event */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001190 new_delay = dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001191 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001192
Ben Widawsky79249632012-09-07 19:43:42 -07001193 /* sysfs frequency interfaces may have snuck in while servicing the
1194 * interrupt
1195 */
Ville Syrjälä1272e7b2013-11-07 19:57:49 +02001196 new_delay = clamp_t(int, new_delay,
Ben Widawskyb39fb292014-03-19 18:31:11 -07001197 dev_priv->rps.min_freq_softlimit,
1198 dev_priv->rps.max_freq_softlimit);
Deepak S27544362014-01-27 21:35:05 +05301199
Ben Widawskyb39fb292014-03-19 18:31:11 -07001200 dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001201
1202 if (IS_VALLEYVIEW(dev_priv->dev))
1203 valleyview_set_rps(dev_priv->dev, new_delay);
1204 else
1205 gen6_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001206
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001207 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001208}
1209
Ben Widawskye3689192012-05-25 16:56:22 -07001210
1211/**
1212 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1213 * occurred.
1214 * @work: workqueue struct
1215 *
1216 * Doesn't actually do anything except notify userspace. As a consequence of
1217 * this event, userspace should try to remap the bad rows since statistically
1218 * it is likely the same row is more likely to go bad again.
1219 */
1220static void ivybridge_parity_work(struct work_struct *work)
1221{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001222 struct drm_i915_private *dev_priv =
1223 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001224 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001225 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001226 uint32_t misccpctl;
1227 unsigned long flags;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001228 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001229
1230 /* We must turn off DOP level clock gating to access the L3 registers.
1231 * In order to prevent a get/put style interface, acquire struct mutex
1232 * any time we access those registers.
1233 */
1234 mutex_lock(&dev_priv->dev->struct_mutex);
1235
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001236 /* If we've screwed up tracking, just let the interrupt fire again */
1237 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1238 goto out;
1239
Ben Widawskye3689192012-05-25 16:56:22 -07001240 misccpctl = I915_READ(GEN7_MISCCPCTL);
1241 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1242 POSTING_READ(GEN7_MISCCPCTL);
1243
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001244 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1245 u32 reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001246
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001247 slice--;
1248 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1249 break;
1250
1251 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1252
1253 reg = GEN7_L3CDERRST1 + (slice * 0x200);
1254
1255 error_status = I915_READ(reg);
1256 row = GEN7_PARITY_ERROR_ROW(error_status);
1257 bank = GEN7_PARITY_ERROR_BANK(error_status);
1258 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1259
1260 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1261 POSTING_READ(reg);
1262
1263 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1264 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1265 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1266 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1267 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1268 parity_event[5] = NULL;
1269
Dave Airlie5bdebb12013-10-11 14:07:25 +10001270 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001271 KOBJ_CHANGE, parity_event);
1272
1273 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1274 slice, row, bank, subbank);
1275
1276 kfree(parity_event[4]);
1277 kfree(parity_event[3]);
1278 kfree(parity_event[2]);
1279 kfree(parity_event[1]);
1280 }
Ben Widawskye3689192012-05-25 16:56:22 -07001281
1282 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1283
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001284out:
1285 WARN_ON(dev_priv->l3_parity.which_slice);
Ben Widawskye3689192012-05-25 16:56:22 -07001286 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001287 ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Ben Widawskye3689192012-05-25 16:56:22 -07001288 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1289
1290 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001291}
1292
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001293static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001294{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001295 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -07001296
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001297 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001298 return;
1299
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001300 spin_lock(&dev_priv->irq_lock);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001301 ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001302 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001303
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001304 iir &= GT_PARITY_ERROR(dev);
1305 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1306 dev_priv->l3_parity.which_slice |= 1 << 1;
1307
1308 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1309 dev_priv->l3_parity.which_slice |= 1 << 0;
1310
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001311 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001312}
1313
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001314static void ilk_gt_irq_handler(struct drm_device *dev,
1315 struct drm_i915_private *dev_priv,
1316 u32 gt_iir)
1317{
1318 if (gt_iir &
1319 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1320 notify_ring(dev, &dev_priv->ring[RCS]);
1321 if (gt_iir & ILK_BSD_USER_INTERRUPT)
1322 notify_ring(dev, &dev_priv->ring[VCS]);
1323}
1324
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001325static void snb_gt_irq_handler(struct drm_device *dev,
1326 struct drm_i915_private *dev_priv,
1327 u32 gt_iir)
1328{
1329
Ben Widawskycc609d52013-05-28 19:22:29 -07001330 if (gt_iir &
1331 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001332 notify_ring(dev, &dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001333 if (gt_iir & GT_BSD_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001334 notify_ring(dev, &dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001335 if (gt_iir & GT_BLT_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001336 notify_ring(dev, &dev_priv->ring[BCS]);
1337
Ben Widawskycc609d52013-05-28 19:22:29 -07001338 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1339 GT_BSD_CS_ERROR_INTERRUPT |
1340 GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
Mika Kuoppala58174462014-02-25 17:11:26 +02001341 i915_handle_error(dev, false, "GT error interrupt 0x%08x",
1342 gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001343 }
Ben Widawskye3689192012-05-25 16:56:22 -07001344
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001345 if (gt_iir & GT_PARITY_ERROR(dev))
1346 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001347}
1348
Ben Widawsky09610212014-05-15 20:58:08 +03001349static void gen8_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1350{
1351 if ((pm_iir & dev_priv->pm_rps_events) == 0)
1352 return;
1353
1354 spin_lock(&dev_priv->irq_lock);
1355 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1356 bdw_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1357 spin_unlock(&dev_priv->irq_lock);
1358
1359 queue_work(dev_priv->wq, &dev_priv->rps.work);
1360}
1361
Ben Widawskyabd58f02013-11-02 21:07:09 -07001362static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1363 struct drm_i915_private *dev_priv,
1364 u32 master_ctl)
1365{
1366 u32 rcs, bcs, vcs;
1367 uint32_t tmp = 0;
1368 irqreturn_t ret = IRQ_NONE;
1369
1370 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1371 tmp = I915_READ(GEN8_GT_IIR(0));
1372 if (tmp) {
1373 ret = IRQ_HANDLED;
1374 rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
1375 bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1376 if (rcs & GT_RENDER_USER_INTERRUPT)
1377 notify_ring(dev, &dev_priv->ring[RCS]);
1378 if (bcs & GT_RENDER_USER_INTERRUPT)
1379 notify_ring(dev, &dev_priv->ring[BCS]);
1380 I915_WRITE(GEN8_GT_IIR(0), tmp);
1381 } else
1382 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1383 }
1384
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001385 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07001386 tmp = I915_READ(GEN8_GT_IIR(1));
1387 if (tmp) {
1388 ret = IRQ_HANDLED;
1389 vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
1390 if (vcs & GT_RENDER_USER_INTERRUPT)
1391 notify_ring(dev, &dev_priv->ring[VCS]);
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001392 vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
1393 if (vcs & GT_RENDER_USER_INTERRUPT)
1394 notify_ring(dev, &dev_priv->ring[VCS2]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001395 I915_WRITE(GEN8_GT_IIR(1), tmp);
1396 } else
1397 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1398 }
1399
Ben Widawsky09610212014-05-15 20:58:08 +03001400 if (master_ctl & GEN8_GT_PM_IRQ) {
1401 tmp = I915_READ(GEN8_GT_IIR(2));
1402 if (tmp & dev_priv->pm_rps_events) {
1403 ret = IRQ_HANDLED;
1404 gen8_rps_irq_handler(dev_priv, tmp);
1405 I915_WRITE(GEN8_GT_IIR(2),
1406 tmp & dev_priv->pm_rps_events);
1407 } else
1408 DRM_ERROR("The master control interrupt lied (PM)!\n");
1409 }
1410
Ben Widawskyabd58f02013-11-02 21:07:09 -07001411 if (master_ctl & GEN8_GT_VECS_IRQ) {
1412 tmp = I915_READ(GEN8_GT_IIR(3));
1413 if (tmp) {
1414 ret = IRQ_HANDLED;
1415 vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
1416 if (vcs & GT_RENDER_USER_INTERRUPT)
1417 notify_ring(dev, &dev_priv->ring[VECS]);
1418 I915_WRITE(GEN8_GT_IIR(3), tmp);
1419 } else
1420 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1421 }
1422
1423 return ret;
1424}
1425
Egbert Eichb543fb02013-04-16 13:36:54 +02001426#define HPD_STORM_DETECT_PERIOD 1000
1427#define HPD_STORM_THRESHOLD 5
1428
Daniel Vetter10a504d2013-06-27 17:52:12 +02001429static inline void intel_hpd_irq_handler(struct drm_device *dev,
Daniel Vetter22062db2013-06-27 17:52:11 +02001430 u32 hotplug_trigger,
1431 const u32 *hpd)
Egbert Eichb543fb02013-04-16 13:36:54 +02001432{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001433 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichb543fb02013-04-16 13:36:54 +02001434 int i;
Daniel Vetter10a504d2013-06-27 17:52:12 +02001435 bool storm_detected = false;
Egbert Eichb543fb02013-04-16 13:36:54 +02001436
Daniel Vetter91d131d2013-06-27 17:52:14 +02001437 if (!hotplug_trigger)
1438 return;
1439
Imre Deakcc9bd492014-01-16 19:56:54 +02001440 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
1441 hotplug_trigger);
1442
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001443 spin_lock(&dev_priv->irq_lock);
Egbert Eichb543fb02013-04-16 13:36:54 +02001444 for (i = 1; i < HPD_NUM_PINS; i++) {
Egbert Eich821450c2013-04-16 13:36:55 +02001445
Daniel Vetter3ff04a162014-04-24 12:03:17 +02001446 if (hpd[i] & hotplug_trigger &&
1447 dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
1448 /*
1449 * On GMCH platforms the interrupt mask bits only
1450 * prevent irq generation, not the setting of the
1451 * hotplug bits itself. So only WARN about unexpected
1452 * interrupts on saner platforms.
1453 */
1454 WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
1455 "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1456 hotplug_trigger, i, hpd[i]);
1457
1458 continue;
1459 }
Egbert Eichb8f102e2013-07-26 14:14:24 +02001460
Egbert Eichb543fb02013-04-16 13:36:54 +02001461 if (!(hpd[i] & hotplug_trigger) ||
1462 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1463 continue;
1464
Jani Nikulabc5ead8c2013-05-07 15:10:29 +03001465 dev_priv->hpd_event_bits |= (1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001466 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1467 dev_priv->hpd_stats[i].hpd_last_jiffies
1468 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1469 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1470 dev_priv->hpd_stats[i].hpd_cnt = 0;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001471 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001472 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1473 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
Egbert Eich142e2392013-04-11 15:57:57 +02001474 dev_priv->hpd_event_bits &= ~(1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001475 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
Daniel Vetter10a504d2013-06-27 17:52:12 +02001476 storm_detected = true;
Egbert Eichb543fb02013-04-16 13:36:54 +02001477 } else {
1478 dev_priv->hpd_stats[i].hpd_cnt++;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001479 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1480 dev_priv->hpd_stats[i].hpd_cnt);
Egbert Eichb543fb02013-04-16 13:36:54 +02001481 }
1482 }
1483
Daniel Vetter10a504d2013-06-27 17:52:12 +02001484 if (storm_detected)
1485 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001486 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter5876fa02013-06-27 17:52:13 +02001487
Daniel Vetter645416f2013-09-02 16:22:25 +02001488 /*
1489 * Our hotplug handler can grab modeset locks (by calling down into the
1490 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1491 * queue for otherwise the flush_work in the pageflip code will
1492 * deadlock.
1493 */
1494 schedule_work(&dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02001495}
1496
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001497static void gmbus_irq_handler(struct drm_device *dev)
1498{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001499 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter28c70f12012-12-01 13:53:45 +01001500
Daniel Vetter28c70f12012-12-01 13:53:45 +01001501 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001502}
1503
Daniel Vetterce99c252012-12-01 13:53:47 +01001504static void dp_aux_irq_handler(struct drm_device *dev)
1505{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001506 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001507
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001508 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001509}
1510
Shuang He8bf1e9f2013-10-15 18:55:27 +01001511#if defined(CONFIG_DEBUG_FS)
Daniel Vetter277de952013-10-18 16:37:07 +02001512static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1513 uint32_t crc0, uint32_t crc1,
1514 uint32_t crc2, uint32_t crc3,
1515 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001516{
1517 struct drm_i915_private *dev_priv = dev->dev_private;
1518 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1519 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001520 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001521
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001522 spin_lock(&pipe_crc->lock);
1523
Damien Lespiau0c912c72013-10-15 18:55:37 +01001524 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001525 spin_unlock(&pipe_crc->lock);
Damien Lespiau0c912c72013-10-15 18:55:37 +01001526 DRM_ERROR("spurious interrupt\n");
1527 return;
1528 }
1529
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001530 head = pipe_crc->head;
1531 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001532
1533 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001534 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001535 DRM_ERROR("CRC buffer overflowing\n");
1536 return;
1537 }
1538
1539 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001540
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001541 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001542 entry->crc[0] = crc0;
1543 entry->crc[1] = crc1;
1544 entry->crc[2] = crc2;
1545 entry->crc[3] = crc3;
1546 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001547
1548 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001549 pipe_crc->head = head;
1550
1551 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001552
1553 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001554}
Daniel Vetter277de952013-10-18 16:37:07 +02001555#else
1556static inline void
1557display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1558 uint32_t crc0, uint32_t crc1,
1559 uint32_t crc2, uint32_t crc3,
1560 uint32_t crc4) {}
1561#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001562
Daniel Vetter277de952013-10-18 16:37:07 +02001563
1564static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001565{
1566 struct drm_i915_private *dev_priv = dev->dev_private;
1567
Daniel Vetter277de952013-10-18 16:37:07 +02001568 display_pipe_crc_irq_handler(dev, pipe,
1569 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1570 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001571}
1572
Daniel Vetter277de952013-10-18 16:37:07 +02001573static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001574{
1575 struct drm_i915_private *dev_priv = dev->dev_private;
1576
Daniel Vetter277de952013-10-18 16:37:07 +02001577 display_pipe_crc_irq_handler(dev, pipe,
1578 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1579 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1580 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1581 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1582 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001583}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001584
Daniel Vetter277de952013-10-18 16:37:07 +02001585static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001586{
1587 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001588 uint32_t res1, res2;
1589
1590 if (INTEL_INFO(dev)->gen >= 3)
1591 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1592 else
1593 res1 = 0;
1594
1595 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1596 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1597 else
1598 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001599
Daniel Vetter277de952013-10-18 16:37:07 +02001600 display_pipe_crc_irq_handler(dev, pipe,
1601 I915_READ(PIPE_CRC_RES_RED(pipe)),
1602 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1603 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1604 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001605}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001606
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001607/* The RPS events need forcewake, so we add them to a work queue and mask their
1608 * IMR bits until the work is done. Other interrupts can be processed without
1609 * the work queue. */
1610static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001611{
Deepak Sa6706b42014-03-15 20:23:22 +05301612 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001613 spin_lock(&dev_priv->irq_lock);
Deepak Sa6706b42014-03-15 20:23:22 +05301614 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1615 snb_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Daniel Vetter59cdb632013-07-04 23:35:28 +02001616 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter2adbee62013-07-04 23:35:27 +02001617
1618 queue_work(dev_priv->wq, &dev_priv->rps.work);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001619 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001620
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001621 if (HAS_VEBOX(dev_priv->dev)) {
1622 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1623 notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001624
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001625 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02001626 i915_handle_error(dev_priv->dev, false,
1627 "VEBOX CS error interrupt 0x%08x",
1628 pm_iir);
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001629 }
Ben Widawsky12638c52013-05-28 19:22:31 -07001630 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001631}
1632
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001633static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
1634{
1635 struct intel_crtc *crtc;
1636
1637 if (!drm_handle_vblank(dev, pipe))
1638 return false;
1639
1640 crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
1641 wake_up(&crtc->vbl_wait);
1642
1643 return true;
1644}
1645
Imre Deakc1874ed2014-02-04 21:35:46 +02001646static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
1647{
1648 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak91d181d2014-02-10 18:42:49 +02001649 u32 pipe_stats[I915_MAX_PIPES] = { };
Imre Deakc1874ed2014-02-04 21:35:46 +02001650 int pipe;
1651
Imre Deak58ead0d2014-02-04 21:35:47 +02001652 spin_lock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001653 for_each_pipe(pipe) {
Imre Deak91d181d2014-02-10 18:42:49 +02001654 int reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001655 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001656
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001657 /*
1658 * PIPESTAT bits get signalled even when the interrupt is
1659 * disabled with the mask bits, and some of the status bits do
1660 * not generate interrupts at all (like the underrun bit). Hence
1661 * we need to be careful that we only handle what we want to
1662 * handle.
1663 */
1664 mask = 0;
1665 if (__cpu_fifo_underrun_reporting_enabled(dev, pipe))
1666 mask |= PIPE_FIFO_UNDERRUN_STATUS;
1667
1668 switch (pipe) {
1669 case PIPE_A:
1670 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1671 break;
1672 case PIPE_B:
1673 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1674 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001675 case PIPE_C:
1676 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1677 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001678 }
1679 if (iir & iir_bit)
1680 mask |= dev_priv->pipestat_irq_mask[pipe];
1681
1682 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001683 continue;
1684
1685 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001686 mask |= PIPESTAT_INT_ENABLE_MASK;
1687 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001688
1689 /*
1690 * Clear the PIPE*STAT regs before the IIR
1691 */
Imre Deak91d181d2014-02-10 18:42:49 +02001692 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1693 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001694 I915_WRITE(reg, pipe_stats[pipe]);
1695 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001696 spin_unlock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001697
1698 for_each_pipe(pipe) {
1699 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001700 intel_pipe_handle_vblank(dev, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001701
Imre Deak579a9b02014-02-04 21:35:48 +02001702 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
Imre Deakc1874ed2014-02-04 21:35:46 +02001703 intel_prepare_page_flip(dev, pipe);
1704 intel_finish_page_flip(dev, pipe);
1705 }
1706
1707 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1708 i9xx_pipe_crc_irq_handler(dev, pipe);
1709
1710 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
1711 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
1712 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
1713 }
1714
1715 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1716 gmbus_irq_handler(dev);
1717}
1718
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001719static void i9xx_hpd_irq_handler(struct drm_device *dev)
1720{
1721 struct drm_i915_private *dev_priv = dev->dev_private;
1722 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1723
1724 if (IS_G4X(dev)) {
1725 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
1726
1727 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_g4x);
1728 } else {
1729 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1730
1731 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
1732 }
1733
1734 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
1735 hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1736 dp_aux_irq_handler(dev);
1737
1738 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1739 /*
1740 * Make sure hotplug status is cleared before we clear IIR, or else we
1741 * may miss hotplug events.
1742 */
1743 POSTING_READ(PORT_HOTPLUG_STAT);
1744}
1745
Daniel Vetterff1f5252012-10-02 15:10:55 +02001746static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001747{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001748 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001749 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001750 u32 iir, gt_iir, pm_iir;
1751 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001752
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001753 while (true) {
1754 iir = I915_READ(VLV_IIR);
1755 gt_iir = I915_READ(GTIIR);
1756 pm_iir = I915_READ(GEN6_PMIIR);
1757
1758 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1759 goto out;
1760
1761 ret = IRQ_HANDLED;
1762
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001763 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001764
Imre Deakc1874ed2014-02-04 21:35:46 +02001765 valleyview_pipestat_irq_handler(dev, iir);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001766
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001767 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001768 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1769 i9xx_hpd_irq_handler(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001770
Paulo Zanoni60611c12013-08-15 11:50:01 -03001771 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001772 gen6_rps_irq_handler(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001773
1774 I915_WRITE(GTIIR, gt_iir);
1775 I915_WRITE(GEN6_PMIIR, pm_iir);
1776 I915_WRITE(VLV_IIR, iir);
1777 }
1778
1779out:
1780 return ret;
1781}
1782
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001783static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1784{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001785 struct drm_device *dev = arg;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001786 struct drm_i915_private *dev_priv = dev->dev_private;
1787 u32 master_ctl, iir;
1788 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001789
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001790 for (;;) {
1791 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1792 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03001793
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001794 if (master_ctl == 0 && iir == 0)
1795 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001796
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001797 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001798
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001799 gen8_gt_irq_handler(dev, dev_priv, master_ctl);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001800
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001801 valleyview_pipestat_irq_handler(dev, iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001802
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001803 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä3278f672014-04-09 13:28:49 +03001804 i9xx_hpd_irq_handler(dev);
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001805
1806 I915_WRITE(VLV_IIR, iir);
1807
1808 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
1809 POSTING_READ(GEN8_MASTER_IRQ);
1810
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001811 ret = IRQ_HANDLED;
1812 }
1813
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001814 return ret;
1815}
1816
Adam Jackson23e81d62012-06-06 15:45:44 -04001817static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001818{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001819 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001820 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001821 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08001822
Daniel Vetter91d131d2013-06-27 17:52:14 +02001823 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
1824
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001825 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1826 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1827 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001828 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001829 port_name(port));
1830 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001831
Daniel Vetterce99c252012-12-01 13:53:47 +01001832 if (pch_iir & SDE_AUX_MASK)
1833 dp_aux_irq_handler(dev);
1834
Jesse Barnes776ad802011-01-04 15:09:39 -08001835 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001836 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001837
1838 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1839 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1840
1841 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1842 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1843
1844 if (pch_iir & SDE_POISON)
1845 DRM_ERROR("PCH poison interrupt\n");
1846
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001847 if (pch_iir & SDE_FDI_MASK)
1848 for_each_pipe(pipe)
1849 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1850 pipe_name(pipe),
1851 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001852
1853 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1854 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1855
1856 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1857 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1858
Jesse Barnes776ad802011-01-04 15:09:39 -08001859 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Paulo Zanoni86642812013-04-12 17:57:57 -03001860 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1861 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001862 DRM_ERROR("PCH transcoder A FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001863
1864 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1865 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1866 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001867 DRM_ERROR("PCH transcoder B FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001868}
1869
1870static void ivb_err_int_handler(struct drm_device *dev)
1871{
1872 struct drm_i915_private *dev_priv = dev->dev_private;
1873 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001874 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03001875
Paulo Zanonide032bf2013-04-12 17:57:58 -03001876 if (err_int & ERR_INT_POISON)
1877 DRM_ERROR("Poison interrupt\n");
1878
Daniel Vetter5a69b892013-10-16 22:55:52 +02001879 for_each_pipe(pipe) {
1880 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
1881 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
1882 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001883 DRM_ERROR("Pipe %c FIFO underrun\n",
1884 pipe_name(pipe));
Daniel Vetter5a69b892013-10-16 22:55:52 +02001885 }
Paulo Zanoni86642812013-04-12 17:57:57 -03001886
Daniel Vetter5a69b892013-10-16 22:55:52 +02001887 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1888 if (IS_IVYBRIDGE(dev))
Daniel Vetter277de952013-10-18 16:37:07 +02001889 ivb_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001890 else
Daniel Vetter277de952013-10-18 16:37:07 +02001891 hsw_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001892 }
1893 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001894
Paulo Zanoni86642812013-04-12 17:57:57 -03001895 I915_WRITE(GEN7_ERR_INT, err_int);
1896}
1897
1898static void cpt_serr_int_handler(struct drm_device *dev)
1899{
1900 struct drm_i915_private *dev_priv = dev->dev_private;
1901 u32 serr_int = I915_READ(SERR_INT);
1902
Paulo Zanonide032bf2013-04-12 17:57:58 -03001903 if (serr_int & SERR_INT_POISON)
1904 DRM_ERROR("PCH poison interrupt\n");
1905
Paulo Zanoni86642812013-04-12 17:57:57 -03001906 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
1907 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1908 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001909 DRM_ERROR("PCH transcoder A FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001910
1911 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
1912 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1913 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001914 DRM_ERROR("PCH transcoder B FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001915
1916 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
1917 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
1918 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001919 DRM_ERROR("PCH transcoder C FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001920
1921 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08001922}
1923
Adam Jackson23e81d62012-06-06 15:45:44 -04001924static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
1925{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001926 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson23e81d62012-06-06 15:45:44 -04001927 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001928 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04001929
Daniel Vetter91d131d2013-06-27 17:52:14 +02001930 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
1931
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001932 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1933 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
1934 SDE_AUDIO_POWER_SHIFT_CPT);
1935 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1936 port_name(port));
1937 }
Adam Jackson23e81d62012-06-06 15:45:44 -04001938
1939 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01001940 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001941
1942 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001943 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001944
1945 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1946 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
1947
1948 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1949 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
1950
1951 if (pch_iir & SDE_FDI_MASK_CPT)
1952 for_each_pipe(pipe)
1953 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1954 pipe_name(pipe),
1955 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03001956
1957 if (pch_iir & SDE_ERROR_CPT)
1958 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001959}
1960
Paulo Zanonic008bc62013-07-12 16:35:10 -03001961static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
1962{
1963 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter40da17c2013-10-21 18:04:36 +02001964 enum pipe pipe;
Paulo Zanonic008bc62013-07-12 16:35:10 -03001965
1966 if (de_iir & DE_AUX_CHANNEL_A)
1967 dp_aux_irq_handler(dev);
1968
1969 if (de_iir & DE_GSE)
1970 intel_opregion_asle_intr(dev);
1971
Paulo Zanonic008bc62013-07-12 16:35:10 -03001972 if (de_iir & DE_POISON)
1973 DRM_ERROR("Poison interrupt\n");
1974
Daniel Vetter40da17c2013-10-21 18:04:36 +02001975 for_each_pipe(pipe) {
1976 if (de_iir & DE_PIPE_VBLANK(pipe))
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001977 intel_pipe_handle_vblank(dev, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03001978
Daniel Vetter40da17c2013-10-21 18:04:36 +02001979 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
1980 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001981 DRM_ERROR("Pipe %c FIFO underrun\n",
1982 pipe_name(pipe));
Paulo Zanonic008bc62013-07-12 16:35:10 -03001983
Daniel Vetter40da17c2013-10-21 18:04:36 +02001984 if (de_iir & DE_PIPE_CRC_DONE(pipe))
1985 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001986
Daniel Vetter40da17c2013-10-21 18:04:36 +02001987 /* plane/pipes map 1:1 on ilk+ */
1988 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
1989 intel_prepare_page_flip(dev, pipe);
1990 intel_finish_page_flip_plane(dev, pipe);
1991 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03001992 }
1993
1994 /* check event from PCH */
1995 if (de_iir & DE_PCH_EVENT) {
1996 u32 pch_iir = I915_READ(SDEIIR);
1997
1998 if (HAS_PCH_CPT(dev))
1999 cpt_irq_handler(dev, pch_iir);
2000 else
2001 ibx_irq_handler(dev, pch_iir);
2002
2003 /* should clear PCH hotplug event before clear CPU irq */
2004 I915_WRITE(SDEIIR, pch_iir);
2005 }
2006
2007 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2008 ironlake_rps_change_irq_handler(dev);
2009}
2010
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002011static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
2012{
2013 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00002014 enum pipe pipe;
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002015
2016 if (de_iir & DE_ERR_INT_IVB)
2017 ivb_err_int_handler(dev);
2018
2019 if (de_iir & DE_AUX_CHANNEL_A_IVB)
2020 dp_aux_irq_handler(dev);
2021
2022 if (de_iir & DE_GSE_IVB)
2023 intel_opregion_asle_intr(dev);
2024
Damien Lespiau07d27e22014-03-03 17:31:46 +00002025 for_each_pipe(pipe) {
2026 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03002027 intel_pipe_handle_vblank(dev, pipe);
Daniel Vetter40da17c2013-10-21 18:04:36 +02002028
2029 /* plane/pipes map 1:1 on ilk+ */
Damien Lespiau07d27e22014-03-03 17:31:46 +00002030 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
2031 intel_prepare_page_flip(dev, pipe);
2032 intel_finish_page_flip_plane(dev, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002033 }
2034 }
2035
2036 /* check event from PCH */
2037 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
2038 u32 pch_iir = I915_READ(SDEIIR);
2039
2040 cpt_irq_handler(dev, pch_iir);
2041
2042 /* clear PCH hotplug event before clear CPU irq */
2043 I915_WRITE(SDEIIR, pch_iir);
2044 }
2045}
2046
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002047static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002048{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002049 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002050 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002051 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002052 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002053
Paulo Zanoni86642812013-04-12 17:57:57 -03002054 /* We get interrupts on unclaimed registers, so check for this before we
2055 * do any I915_{READ,WRITE}. */
Chris Wilson907b28c2013-07-19 20:36:52 +01002056 intel_uncore_check_errors(dev);
Paulo Zanoni86642812013-04-12 17:57:57 -03002057
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002058 /* disable master interrupt before clearing iir */
2059 de_ier = I915_READ(DEIER);
2060 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002061 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002062
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002063 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2064 * interrupts will will be stored on its back queue, and then we'll be
2065 * able to process them after we restore SDEIER (as soon as we restore
2066 * it, we'll get an interrupt if SDEIIR still has something to process
2067 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07002068 if (!HAS_PCH_NOP(dev)) {
2069 sde_ier = I915_READ(SDEIER);
2070 I915_WRITE(SDEIER, 0);
2071 POSTING_READ(SDEIER);
2072 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002073
Chris Wilson0e434062012-05-09 21:45:44 +01002074 gt_iir = I915_READ(GTIIR);
2075 if (gt_iir) {
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002076 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002077 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002078 else
2079 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002080 I915_WRITE(GTIIR, gt_iir);
2081 ret = IRQ_HANDLED;
2082 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002083
2084 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002085 if (de_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002086 if (INTEL_INFO(dev)->gen >= 7)
2087 ivb_display_irq_handler(dev, de_iir);
2088 else
2089 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002090 I915_WRITE(DEIIR, de_iir);
2091 ret = IRQ_HANDLED;
2092 }
2093
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002094 if (INTEL_INFO(dev)->gen >= 6) {
2095 u32 pm_iir = I915_READ(GEN6_PMIIR);
2096 if (pm_iir) {
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03002097 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002098 I915_WRITE(GEN6_PMIIR, pm_iir);
2099 ret = IRQ_HANDLED;
2100 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002101 }
2102
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002103 I915_WRITE(DEIER, de_ier);
2104 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07002105 if (!HAS_PCH_NOP(dev)) {
2106 I915_WRITE(SDEIER, sde_ier);
2107 POSTING_READ(SDEIER);
2108 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002109
2110 return ret;
2111}
2112
Ben Widawskyabd58f02013-11-02 21:07:09 -07002113static irqreturn_t gen8_irq_handler(int irq, void *arg)
2114{
2115 struct drm_device *dev = arg;
2116 struct drm_i915_private *dev_priv = dev->dev_private;
2117 u32 master_ctl;
2118 irqreturn_t ret = IRQ_NONE;
2119 uint32_t tmp = 0;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002120 enum pipe pipe;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002121
Ben Widawskyabd58f02013-11-02 21:07:09 -07002122 master_ctl = I915_READ(GEN8_MASTER_IRQ);
2123 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2124 if (!master_ctl)
2125 return IRQ_NONE;
2126
2127 I915_WRITE(GEN8_MASTER_IRQ, 0);
2128 POSTING_READ(GEN8_MASTER_IRQ);
2129
2130 ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
2131
2132 if (master_ctl & GEN8_DE_MISC_IRQ) {
2133 tmp = I915_READ(GEN8_DE_MISC_IIR);
2134 if (tmp & GEN8_DE_MISC_GSE)
2135 intel_opregion_asle_intr(dev);
2136 else if (tmp)
2137 DRM_ERROR("Unexpected DE Misc interrupt\n");
2138 else
2139 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2140
2141 if (tmp) {
2142 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2143 ret = IRQ_HANDLED;
2144 }
2145 }
2146
Daniel Vetter6d766f02013-11-07 14:49:55 +01002147 if (master_ctl & GEN8_DE_PORT_IRQ) {
2148 tmp = I915_READ(GEN8_DE_PORT_IIR);
2149 if (tmp & GEN8_AUX_CHANNEL_A)
2150 dp_aux_irq_handler(dev);
2151 else if (tmp)
2152 DRM_ERROR("Unexpected DE Port interrupt\n");
2153 else
2154 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
2155
2156 if (tmp) {
2157 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
2158 ret = IRQ_HANDLED;
2159 }
2160 }
2161
Daniel Vetterc42664c2013-11-07 11:05:40 +01002162 for_each_pipe(pipe) {
2163 uint32_t pipe_iir;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002164
Daniel Vetterc42664c2013-11-07 11:05:40 +01002165 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2166 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002167
Daniel Vetterc42664c2013-11-07 11:05:40 +01002168 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2169 if (pipe_iir & GEN8_PIPE_VBLANK)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03002170 intel_pipe_handle_vblank(dev, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002171
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01002172 if (pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE) {
Daniel Vetterc42664c2013-11-07 11:05:40 +01002173 intel_prepare_page_flip(dev, pipe);
2174 intel_finish_page_flip_plane(dev, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002175 }
Daniel Vetterc42664c2013-11-07 11:05:40 +01002176
Daniel Vetter0fbe7872013-11-07 11:05:44 +01002177 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2178 hsw_pipe_crc_irq_handler(dev, pipe);
2179
Daniel Vetter38d83c962013-11-07 11:05:46 +01002180 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) {
2181 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
2182 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002183 DRM_ERROR("Pipe %c FIFO underrun\n",
2184 pipe_name(pipe));
Daniel Vetter38d83c962013-11-07 11:05:46 +01002185 }
2186
Daniel Vetter30100f22013-11-07 14:49:24 +01002187 if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) {
2188 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2189 pipe_name(pipe),
2190 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2191 }
Daniel Vetterc42664c2013-11-07 11:05:40 +01002192
2193 if (pipe_iir) {
2194 ret = IRQ_HANDLED;
2195 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2196 } else
Ben Widawskyabd58f02013-11-02 21:07:09 -07002197 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2198 }
2199
Daniel Vetter92d03a82013-11-07 11:05:43 +01002200 if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
2201 /*
2202 * FIXME(BDW): Assume for now that the new interrupt handling
2203 * scheme also closed the SDE interrupt handling race we've seen
2204 * on older pch-split platforms. But this needs testing.
2205 */
2206 u32 pch_iir = I915_READ(SDEIIR);
2207
2208 cpt_irq_handler(dev, pch_iir);
2209
2210 if (pch_iir) {
2211 I915_WRITE(SDEIIR, pch_iir);
2212 ret = IRQ_HANDLED;
2213 }
2214 }
2215
Ben Widawskyabd58f02013-11-02 21:07:09 -07002216 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2217 POSTING_READ(GEN8_MASTER_IRQ);
2218
2219 return ret;
2220}
2221
Daniel Vetter17e1df02013-09-08 21:57:13 +02002222static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2223 bool reset_completed)
2224{
2225 struct intel_ring_buffer *ring;
2226 int i;
2227
2228 /*
2229 * Notify all waiters for GPU completion events that reset state has
2230 * been changed, and that they need to restart their wait after
2231 * checking for potential errors (and bail out to drop locks if there is
2232 * a gpu reset pending so that i915_error_work_func can acquire them).
2233 */
2234
2235 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2236 for_each_ring(ring, dev_priv, i)
2237 wake_up_all(&ring->irq_queue);
2238
2239 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2240 wake_up_all(&dev_priv->pending_flip_queue);
2241
2242 /*
2243 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2244 * reset state is cleared.
2245 */
2246 if (reset_completed)
2247 wake_up_all(&dev_priv->gpu_error.reset_queue);
2248}
2249
Jesse Barnes8a905232009-07-11 16:48:03 -04002250/**
2251 * i915_error_work_func - do process context error handling work
2252 * @work: work struct
2253 *
2254 * Fire an error uevent so userspace can see that a hang or error
2255 * was detected.
2256 */
2257static void i915_error_work_func(struct work_struct *work)
2258{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002259 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
2260 work);
Jani Nikula2d1013d2014-03-31 14:27:17 +03002261 struct drm_i915_private *dev_priv =
2262 container_of(error, struct drm_i915_private, gpu_error);
Jesse Barnes8a905232009-07-11 16:48:03 -04002263 struct drm_device *dev = dev_priv->dev;
Ben Widawskycce723e2013-07-19 09:16:42 -07002264 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2265 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2266 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02002267 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04002268
Dave Airlie5bdebb12013-10-11 14:07:25 +10002269 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002270
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002271 /*
2272 * Note that there's only one work item which does gpu resets, so we
2273 * need not worry about concurrent gpu resets potentially incrementing
2274 * error->reset_counter twice. We only need to take care of another
2275 * racing irq/hangcheck declaring the gpu dead for a second time. A
2276 * quick check for that is good enough: schedule_work ensures the
2277 * correct ordering between hang detection and this work item, and since
2278 * the reset in-progress bit is only ever set by code outside of this
2279 * work we don't need to worry about any other races.
2280 */
2281 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01002282 DRM_DEBUG_DRIVER("resetting chip\n");
Dave Airlie5bdebb12013-10-11 14:07:25 +10002283 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002284 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002285
Daniel Vetter17e1df02013-09-08 21:57:13 +02002286 /*
Imre Deakf454c692014-04-23 01:09:04 +03002287 * In most cases it's guaranteed that we get here with an RPM
2288 * reference held, for example because there is a pending GPU
2289 * request that won't finish until the reset is done. This
2290 * isn't the case at least when we get here by doing a
2291 * simulated reset via debugs, so get an RPM reference.
2292 */
2293 intel_runtime_pm_get(dev_priv);
2294 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002295 * All state reset _must_ be completed before we update the
2296 * reset counter, for otherwise waiters might miss the reset
2297 * pending state and not properly drop locks, resulting in
2298 * deadlocks with the reset work.
2299 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01002300 ret = i915_reset(dev);
2301
Daniel Vetter17e1df02013-09-08 21:57:13 +02002302 intel_display_handle_reset(dev);
2303
Imre Deakf454c692014-04-23 01:09:04 +03002304 intel_runtime_pm_put(dev_priv);
2305
Daniel Vetterf69061b2012-12-06 09:01:42 +01002306 if (ret == 0) {
2307 /*
2308 * After all the gem state is reset, increment the reset
2309 * counter and wake up everyone waiting for the reset to
2310 * complete.
2311 *
2312 * Since unlock operations are a one-sided barrier only,
2313 * we need to insert a barrier here to order any seqno
2314 * updates before
2315 * the counter increment.
2316 */
2317 smp_mb__before_atomic_inc();
2318 atomic_inc(&dev_priv->gpu_error.reset_counter);
2319
Dave Airlie5bdebb12013-10-11 14:07:25 +10002320 kobject_uevent_env(&dev->primary->kdev->kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002321 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002322 } else {
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002323 atomic_set_mask(I915_WEDGED, &error->reset_counter);
Ben Gamarif316a422009-09-14 17:48:46 -04002324 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002325
Daniel Vetter17e1df02013-09-08 21:57:13 +02002326 /*
2327 * Note: The wake_up also serves as a memory barrier so that
2328 * waiters see the update value of the reset counter atomic_t.
2329 */
2330 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002331 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002332}
2333
Chris Wilson35aed2e2010-05-27 13:18:12 +01002334static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002335{
2336 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002337 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002338 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002339 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002340
Chris Wilson35aed2e2010-05-27 13:18:12 +01002341 if (!eir)
2342 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002343
Joe Perchesa70491c2012-03-18 13:00:11 -07002344 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002345
Ben Widawskybd9854f2012-08-23 15:18:09 -07002346 i915_get_extra_instdone(dev, instdone);
2347
Jesse Barnes8a905232009-07-11 16:48:03 -04002348 if (IS_G4X(dev)) {
2349 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2350 u32 ipeir = I915_READ(IPEIR_I965);
2351
Joe Perchesa70491c2012-03-18 13:00:11 -07002352 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2353 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002354 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2355 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002356 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002357 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002358 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002359 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002360 }
2361 if (eir & GM45_ERROR_PAGE_TABLE) {
2362 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002363 pr_err("page table error\n");
2364 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002365 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002366 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002367 }
2368 }
2369
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002370 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002371 if (eir & I915_ERROR_PAGE_TABLE) {
2372 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002373 pr_err("page table error\n");
2374 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002375 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002376 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002377 }
2378 }
2379
2380 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002381 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002382 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002383 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002384 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002385 /* pipestat has already been acked */
2386 }
2387 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002388 pr_err("instruction error\n");
2389 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002390 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2391 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002392 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002393 u32 ipeir = I915_READ(IPEIR);
2394
Joe Perchesa70491c2012-03-18 13:00:11 -07002395 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2396 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002397 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002398 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002399 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002400 } else {
2401 u32 ipeir = I915_READ(IPEIR_I965);
2402
Joe Perchesa70491c2012-03-18 13:00:11 -07002403 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2404 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002405 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002406 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002407 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002408 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002409 }
2410 }
2411
2412 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002413 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002414 eir = I915_READ(EIR);
2415 if (eir) {
2416 /*
2417 * some errors might have become stuck,
2418 * mask them.
2419 */
2420 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2421 I915_WRITE(EMR, I915_READ(EMR) | eir);
2422 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2423 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002424}
2425
2426/**
2427 * i915_handle_error - handle an error interrupt
2428 * @dev: drm device
2429 *
2430 * Do some basic checking of regsiter state at error interrupt time and
2431 * dump it to the syslog. Also call i915_capture_error_state() to make
2432 * sure we get a record and make it available in debugfs. Fire a uevent
2433 * so userspace knows something bad happened (should trigger collection
2434 * of a ring dump etc.).
2435 */
Mika Kuoppala58174462014-02-25 17:11:26 +02002436void i915_handle_error(struct drm_device *dev, bool wedged,
2437 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002438{
2439 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala58174462014-02-25 17:11:26 +02002440 va_list args;
2441 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002442
Mika Kuoppala58174462014-02-25 17:11:26 +02002443 va_start(args, fmt);
2444 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2445 va_end(args);
2446
2447 i915_capture_error_state(dev, wedged, error_msg);
Chris Wilson35aed2e2010-05-27 13:18:12 +01002448 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002449
Ben Gamariba1234d2009-09-14 17:48:47 -04002450 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01002451 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2452 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002453
Ben Gamari11ed50e2009-09-14 17:48:45 -04002454 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002455 * Wakeup waiting processes so that the reset work function
2456 * i915_error_work_func doesn't deadlock trying to grab various
2457 * locks. By bumping the reset counter first, the woken
2458 * processes will see a reset in progress and back off,
2459 * releasing their locks and then wait for the reset completion.
2460 * We must do this for _all_ gpu waiters that might hold locks
2461 * that the reset work needs to acquire.
2462 *
2463 * Note: The wake_up serves as the required memory barrier to
2464 * ensure that the waiters see the updated value of the reset
2465 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002466 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002467 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002468 }
2469
Daniel Vetter122f46b2013-09-04 17:36:14 +02002470 /*
2471 * Our reset work can grab modeset locks (since it needs to reset the
2472 * state of outstanding pagelips). Hence it must not be run on our own
2473 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
2474 * code will deadlock.
2475 */
2476 schedule_work(&dev_priv->gpu_error.work);
Jesse Barnes8a905232009-07-11 16:48:03 -04002477}
2478
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002479static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002480{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002481 struct drm_i915_private *dev_priv = dev->dev_private;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002482 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
2483 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00002484 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002485 struct intel_unpin_work *work;
2486 unsigned long flags;
2487 bool stall_detected;
2488
2489 /* Ignore early vblank irqs */
2490 if (intel_crtc == NULL)
2491 return;
2492
2493 spin_lock_irqsave(&dev->event_lock, flags);
2494 work = intel_crtc->unpin_work;
2495
Chris Wilsone7d841c2012-12-03 11:36:30 +00002496 if (work == NULL ||
2497 atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
2498 !work->enable_stall_check) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002499 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
2500 spin_unlock_irqrestore(&dev->event_lock, flags);
2501 return;
2502 }
2503
2504 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00002505 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002506 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002507 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07002508 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002509 i915_gem_obj_ggtt_offset(obj);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002510 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002511 int dspaddr = DSPADDR(intel_crtc->plane);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002512 stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
Matt Roperf4510a22014-04-01 15:22:40 -07002513 crtc->y * crtc->primary->fb->pitches[0] +
2514 crtc->x * crtc->primary->fb->bits_per_pixel/8);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002515 }
2516
2517 spin_unlock_irqrestore(&dev->event_lock, flags);
2518
2519 if (stall_detected) {
2520 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
2521 intel_prepare_page_flip(dev, intel_crtc->plane);
2522 }
2523}
2524
Keith Packard42f52ef2008-10-18 19:39:29 -07002525/* Called from drm generic code, passed 'crtc' which
2526 * we use as a pipe index
2527 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002528static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002529{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002530 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002531 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002532
Chris Wilson5eddb702010-09-11 13:48:45 +01002533 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002534 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002535
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002536 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002537 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002538 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002539 PIPE_START_VBLANK_INTERRUPT_STATUS);
Keith Packarde9d21d72008-10-16 11:31:38 -07002540 else
Keith Packard7c463582008-11-04 02:03:27 -08002541 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002542 PIPE_VBLANK_INTERRUPT_STATUS);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002543
2544 /* maintain vblank delivery even in deep C-states */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002545 if (INTEL_INFO(dev)->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02002546 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002547 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002548
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002549 return 0;
2550}
2551
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002552static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002553{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002554 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002555 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002556 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002557 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002558
2559 if (!i915_pipe_enabled(dev, pipe))
2560 return -EINVAL;
2561
2562 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002563 ironlake_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002564 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2565
2566 return 0;
2567}
2568
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002569static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2570{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002571 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002572 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002573
2574 if (!i915_pipe_enabled(dev, pipe))
2575 return -EINVAL;
2576
2577 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002578 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002579 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002580 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2581
2582 return 0;
2583}
2584
Ben Widawskyabd58f02013-11-02 21:07:09 -07002585static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2586{
2587 struct drm_i915_private *dev_priv = dev->dev_private;
2588 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002589
2590 if (!i915_pipe_enabled(dev, pipe))
2591 return -EINVAL;
2592
2593 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002594 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2595 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2596 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002597 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2598 return 0;
2599}
2600
Keith Packard42f52ef2008-10-18 19:39:29 -07002601/* Called from drm generic code, passed 'crtc' which
2602 * we use as a pipe index
2603 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002604static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002605{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002606 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002607 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002608
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002609 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002610 if (INTEL_INFO(dev)->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02002611 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson8692d00e2011-02-05 10:08:21 +00002612
Jesse Barnesf796cf82011-04-07 13:58:17 -07002613 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002614 PIPE_VBLANK_INTERRUPT_STATUS |
2615 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002616 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2617}
2618
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002619static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002620{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002621 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002622 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002623 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002624 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002625
2626 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002627 ironlake_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002628 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2629}
2630
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002631static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2632{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002633 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002634 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002635
2636 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002637 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002638 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002639 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2640}
2641
Ben Widawskyabd58f02013-11-02 21:07:09 -07002642static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2643{
2644 struct drm_i915_private *dev_priv = dev->dev_private;
2645 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002646
2647 if (!i915_pipe_enabled(dev, pipe))
2648 return;
2649
2650 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002651 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
2652 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2653 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002654 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2655}
2656
Chris Wilson893eead2010-10-27 14:44:35 +01002657static u32
2658ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08002659{
Chris Wilson893eead2010-10-27 14:44:35 +01002660 return list_entry(ring->request_list.prev,
2661 struct drm_i915_gem_request, list)->seqno;
2662}
2663
Chris Wilson9107e9d2013-06-10 11:20:20 +01002664static bool
2665ring_idle(struct intel_ring_buffer *ring, u32 seqno)
Chris Wilson893eead2010-10-27 14:44:35 +01002666{
Chris Wilson9107e9d2013-06-10 11:20:20 +01002667 return (list_empty(&ring->request_list) ||
2668 i915_seqno_passed(seqno, ring_last_seqno(ring)));
Ben Gamarif65d9422009-09-14 17:48:44 -04002669}
2670
Daniel Vettera028c4b2014-03-15 00:08:56 +01002671static bool
2672ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2673{
2674 if (INTEL_INFO(dev)->gen >= 8) {
2675 /*
2676 * FIXME: gen8 semaphore support - currently we don't emit
2677 * semaphores on bdw anyway, but this needs to be addressed when
2678 * we merge that code.
2679 */
2680 return false;
2681 } else {
2682 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2683 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2684 MI_SEMAPHORE_REGISTER);
2685 }
2686}
2687
Chris Wilson6274f212013-06-10 11:20:21 +01002688static struct intel_ring_buffer *
Daniel Vetter921d42e2014-03-18 10:26:04 +01002689semaphore_wait_to_signaller_ring(struct intel_ring_buffer *ring, u32 ipehr)
2690{
2691 struct drm_i915_private *dev_priv = ring->dev->dev_private;
2692 struct intel_ring_buffer *signaller;
2693 int i;
2694
2695 if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2696 /*
2697 * FIXME: gen8 semaphore support - currently we don't emit
2698 * semaphores on bdw anyway, but this needs to be addressed when
2699 * we merge that code.
2700 */
2701 return NULL;
2702 } else {
2703 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2704
2705 for_each_ring(signaller, dev_priv, i) {
2706 if(ring == signaller)
2707 continue;
2708
Ben Widawskyebc348b2014-04-29 14:52:28 -07002709 if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
Daniel Vetter921d42e2014-03-18 10:26:04 +01002710 return signaller;
2711 }
2712 }
2713
2714 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x\n",
2715 ring->id, ipehr);
2716
2717 return NULL;
2718}
2719
Chris Wilson6274f212013-06-10 11:20:21 +01002720static struct intel_ring_buffer *
2721semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02002722{
2723 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002724 u32 cmd, ipehr, head;
2725 int i;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002726
2727 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
Daniel Vettera028c4b2014-03-15 00:08:56 +01002728 if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
Chris Wilson6274f212013-06-10 11:20:21 +01002729 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002730
Daniel Vetter88fe4292014-03-15 00:08:55 +01002731 /*
2732 * HEAD is likely pointing to the dword after the actual command,
2733 * so scan backwards until we find the MBOX. But limit it to just 3
2734 * dwords. Note that we don't care about ACTHD here since that might
2735 * point at at batch, and semaphores are always emitted into the
2736 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02002737 */
Daniel Vetter88fe4292014-03-15 00:08:55 +01002738 head = I915_READ_HEAD(ring) & HEAD_ADDR;
2739
2740 for (i = 4; i; --i) {
2741 /*
2742 * Be paranoid and presume the hw has gone off into the wild -
2743 * our ring is smaller than what the hardware (and hence
2744 * HEAD_ADDR) allows. Also handles wrap-around.
2745 */
2746 head &= ring->size - 1;
2747
2748 /* This here seems to blow up */
2749 cmd = ioread32(ring->virtual_start + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002750 if (cmd == ipehr)
2751 break;
2752
Daniel Vetter88fe4292014-03-15 00:08:55 +01002753 head -= 4;
2754 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002755
Daniel Vetter88fe4292014-03-15 00:08:55 +01002756 if (!i)
2757 return NULL;
2758
2759 *seqno = ioread32(ring->virtual_start + head + 4) + 1;
Daniel Vetter921d42e2014-03-18 10:26:04 +01002760 return semaphore_wait_to_signaller_ring(ring, ipehr);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002761}
2762
Chris Wilson6274f212013-06-10 11:20:21 +01002763static int semaphore_passed(struct intel_ring_buffer *ring)
2764{
2765 struct drm_i915_private *dev_priv = ring->dev->dev_private;
2766 struct intel_ring_buffer *signaller;
2767 u32 seqno, ctl;
2768
2769 ring->hangcheck.deadlock = true;
2770
2771 signaller = semaphore_waits_for(ring, &seqno);
2772 if (signaller == NULL || signaller->hangcheck.deadlock)
2773 return -1;
2774
2775 /* cursory check for an unkickable deadlock */
2776 ctl = I915_READ_CTL(signaller);
2777 if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
2778 return -1;
2779
2780 return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
2781}
2782
2783static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2784{
2785 struct intel_ring_buffer *ring;
2786 int i;
2787
2788 for_each_ring(ring, dev_priv, i)
2789 ring->hangcheck.deadlock = false;
2790}
2791
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002792static enum intel_ring_hangcheck_action
Chris Wilson50877442014-03-21 12:41:53 +00002793ring_stuck(struct intel_ring_buffer *ring, u64 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002794{
2795 struct drm_device *dev = ring->dev;
2796 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002797 u32 tmp;
2798
Chris Wilson6274f212013-06-10 11:20:21 +01002799 if (ring->hangcheck.acthd != acthd)
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002800 return HANGCHECK_ACTIVE;
Chris Wilson6274f212013-06-10 11:20:21 +01002801
Chris Wilson9107e9d2013-06-10 11:20:20 +01002802 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002803 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002804
2805 /* Is the chip hanging on a WAIT_FOR_EVENT?
2806 * If so we can simply poke the RB_WAIT bit
2807 * and break the hang. This should work on
2808 * all but the second generation chipsets.
2809 */
2810 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002811 if (tmp & RING_WAIT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02002812 i915_handle_error(dev, false,
2813 "Kicking stuck wait on %s",
2814 ring->name);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002815 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002816 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002817 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002818
Chris Wilson6274f212013-06-10 11:20:21 +01002819 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2820 switch (semaphore_passed(ring)) {
2821 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002822 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002823 case 1:
Mika Kuoppala58174462014-02-25 17:11:26 +02002824 i915_handle_error(dev, false,
2825 "Kicking stuck semaphore on %s",
2826 ring->name);
Chris Wilson6274f212013-06-10 11:20:21 +01002827 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002828 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002829 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002830 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01002831 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002832 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002833
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002834 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002835}
2836
Ben Gamarif65d9422009-09-14 17:48:44 -04002837/**
2838 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002839 * batchbuffers in a long time. We keep track per ring seqno progress and
2840 * if there are no progress, hangcheck score for that ring is increased.
2841 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2842 * we kick the ring. If we see no progress on three subsequent calls
2843 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04002844 */
Damien Lespiaua658b5d2013-08-08 22:28:56 +01002845static void i915_hangcheck_elapsed(unsigned long data)
Ben Gamarif65d9422009-09-14 17:48:44 -04002846{
2847 struct drm_device *dev = (struct drm_device *)data;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002848 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002849 struct intel_ring_buffer *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01002850 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002851 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002852 bool stuck[I915_NUM_RINGS] = { 0 };
2853#define BUSY 1
2854#define KICK 5
2855#define HUNG 20
Chris Wilson893eead2010-10-27 14:44:35 +01002856
Jani Nikulad330a952014-01-21 11:24:25 +02002857 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002858 return;
2859
Chris Wilsonb4519512012-05-11 14:29:30 +01002860 for_each_ring(ring, dev_priv, i) {
Chris Wilson50877442014-03-21 12:41:53 +00002861 u64 acthd;
2862 u32 seqno;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002863 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002864
Chris Wilson6274f212013-06-10 11:20:21 +01002865 semaphore_clear_deadlocks(dev_priv);
2866
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002867 seqno = ring->get_seqno(ring, false);
2868 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01002869
Chris Wilson9107e9d2013-06-10 11:20:20 +01002870 if (ring->hangcheck.seqno == seqno) {
2871 if (ring_idle(ring, seqno)) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002872 ring->hangcheck.action = HANGCHECK_IDLE;
2873
Chris Wilson9107e9d2013-06-10 11:20:20 +01002874 if (waitqueue_active(&ring->irq_queue)) {
2875 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson094f9a52013-09-25 17:34:55 +01002876 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
Daniel Vetterf4adcd22013-10-28 09:24:13 +01002877 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
2878 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
2879 ring->name);
2880 else
2881 DRM_INFO("Fake missed irq on %s\n",
2882 ring->name);
Chris Wilson094f9a52013-09-25 17:34:55 +01002883 wake_up_all(&ring->irq_queue);
2884 }
2885 /* Safeguard against driver failure */
2886 ring->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002887 } else
2888 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002889 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01002890 /* We always increment the hangcheck score
2891 * if the ring is busy and still processing
2892 * the same request, so that no single request
2893 * can run indefinitely (such as a chain of
2894 * batches). The only time we do not increment
2895 * the hangcheck score on this ring, if this
2896 * ring is in a legitimate wait for another
2897 * ring. In that case the waiting ring is a
2898 * victim and we want to be sure we catch the
2899 * right culprit. Then every time we do kick
2900 * the ring, add a small increment to the
2901 * score so that we can catch a batch that is
2902 * being repeatedly kicked and so responsible
2903 * for stalling the machine.
2904 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002905 ring->hangcheck.action = ring_stuck(ring,
2906 acthd);
2907
2908 switch (ring->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002909 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002910 case HANGCHECK_WAIT:
Chris Wilson6274f212013-06-10 11:20:21 +01002911 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002912 case HANGCHECK_ACTIVE:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002913 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01002914 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002915 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002916 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002917 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002918 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002919 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002920 stuck[i] = true;
2921 break;
2922 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002923 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002924 } else {
Mika Kuoppalada661462013-09-06 16:03:28 +03002925 ring->hangcheck.action = HANGCHECK_ACTIVE;
2926
Chris Wilson9107e9d2013-06-10 11:20:20 +01002927 /* Gradually reduce the count so that we catch DoS
2928 * attempts across multiple batches.
2929 */
2930 if (ring->hangcheck.score > 0)
2931 ring->hangcheck.score--;
Chris Wilsond1e61e72012-04-10 17:00:41 +01002932 }
2933
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002934 ring->hangcheck.seqno = seqno;
2935 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002936 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01002937 }
Eric Anholtb9201c12010-01-08 14:25:16 -08002938
Mika Kuoppala92cab732013-05-24 17:16:07 +03002939 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002940 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02002941 DRM_INFO("%s on %s\n",
2942 stuck[i] ? "stuck" : "no progress",
2943 ring->name);
Chris Wilsona43adf02013-06-10 11:20:22 +01002944 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03002945 }
2946 }
2947
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002948 if (rings_hung)
Mika Kuoppala58174462014-02-25 17:11:26 +02002949 return i915_handle_error(dev, true, "Ring hung");
Ben Gamarif65d9422009-09-14 17:48:44 -04002950
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002951 if (busy_count)
2952 /* Reset timer case chip hangs without another request
2953 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002954 i915_queue_hangcheck(dev);
2955}
2956
2957void i915_queue_hangcheck(struct drm_device *dev)
2958{
2959 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulad330a952014-01-21 11:24:25 +02002960 if (!i915.enable_hangcheck)
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002961 return;
2962
2963 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
2964 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04002965}
2966
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03002967static void ibx_irq_reset(struct drm_device *dev)
Paulo Zanoni91738a92013-06-05 14:21:51 -03002968{
2969 struct drm_i915_private *dev_priv = dev->dev_private;
2970
2971 if (HAS_PCH_NOP(dev))
2972 return;
2973
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002974 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03002975
2976 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
2977 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03002978}
Paulo Zanoni105b1222014-04-01 15:37:17 -03002979
Paulo Zanoni622364b2014-04-01 15:37:22 -03002980/*
2981 * SDEIER is also touched by the interrupt handler to work around missed PCH
2982 * interrupts. Hence we can't update it after the interrupt handler is enabled -
2983 * instead we unconditionally enable all PCH interrupt sources here, but then
2984 * only unmask them as needed with SDEIMR.
2985 *
2986 * This function needs to be called before interrupts are enabled.
2987 */
2988static void ibx_irq_pre_postinstall(struct drm_device *dev)
2989{
2990 struct drm_i915_private *dev_priv = dev->dev_private;
2991
2992 if (HAS_PCH_NOP(dev))
2993 return;
2994
2995 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03002996 I915_WRITE(SDEIER, 0xffffffff);
2997 POSTING_READ(SDEIER);
2998}
2999
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003000static void gen5_gt_irq_reset(struct drm_device *dev)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003001{
3002 struct drm_i915_private *dev_priv = dev->dev_private;
3003
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003004 GEN5_IRQ_RESET(GT);
Paulo Zanonia9d356a2014-04-01 15:37:09 -03003005 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003006 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003007}
3008
Linus Torvalds1da177e2005-04-16 15:20:36 -07003009/* drm_dma.h hooks
3010*/
Paulo Zanonibe30b292014-04-01 15:37:25 -03003011static void ironlake_irq_reset(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003012{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003013 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003014
Paulo Zanoni0c841212014-04-01 15:37:27 -03003015 I915_WRITE(HWSTAM, 0xffffffff);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01003016
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003017 GEN5_IRQ_RESET(DE);
Paulo Zanonic6d954c2014-04-01 15:37:18 -03003018 if (IS_GEN7(dev))
3019 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003020
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003021 gen5_gt_irq_reset(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00003022
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003023 ibx_irq_reset(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07003024}
3025
Paulo Zanonibe30b292014-04-01 15:37:25 -03003026static void ironlake_irq_preinstall(struct drm_device *dev)
3027{
Paulo Zanonibe30b292014-04-01 15:37:25 -03003028 ironlake_irq_reset(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07003029}
3030
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003031static void valleyview_irq_preinstall(struct drm_device *dev)
3032{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003033 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003034 int pipe;
3035
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003036 /* VLV magic */
3037 I915_WRITE(VLV_IMR, 0);
3038 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
3039 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
3040 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
3041
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003042 /* and GT */
3043 I915_WRITE(GTIIR, I915_READ(GTIIR));
3044 I915_WRITE(GTIIR, I915_READ(GTIIR));
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003045
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003046 gen5_gt_irq_reset(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003047
3048 I915_WRITE(DPINVGTT, 0xff);
3049
3050 I915_WRITE(PORT_HOTPLUG_EN, 0);
3051 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3052 for_each_pipe(pipe)
3053 I915_WRITE(PIPESTAT(pipe), 0xffff);
3054 I915_WRITE(VLV_IIR, 0xffffffff);
3055 I915_WRITE(VLV_IMR, 0xffffffff);
3056 I915_WRITE(VLV_IER, 0x0);
3057 POSTING_READ(VLV_IER);
3058}
3059
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003060static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003061{
3062 struct drm_i915_private *dev_priv = dev->dev_private;
3063 int pipe;
3064
Ben Widawskyabd58f02013-11-02 21:07:09 -07003065 I915_WRITE(GEN8_MASTER_IRQ, 0);
3066 POSTING_READ(GEN8_MASTER_IRQ);
3067
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003068 GEN8_IRQ_RESET_NDX(GT, 0);
3069 GEN8_IRQ_RESET_NDX(GT, 1);
3070 GEN8_IRQ_RESET_NDX(GT, 2);
3071 GEN8_IRQ_RESET_NDX(GT, 3);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003072
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003073 for_each_pipe(pipe)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003074 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003075
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003076 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3077 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3078 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003079
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003080 ibx_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003081}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003082
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003083static void gen8_irq_preinstall(struct drm_device *dev)
3084{
3085 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003086}
3087
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003088static void cherryview_irq_preinstall(struct drm_device *dev)
3089{
3090 struct drm_i915_private *dev_priv = dev->dev_private;
3091 int pipe;
3092
3093 I915_WRITE(GEN8_MASTER_IRQ, 0);
3094 POSTING_READ(GEN8_MASTER_IRQ);
3095
3096 GEN8_IRQ_RESET_NDX(GT, 0);
3097 GEN8_IRQ_RESET_NDX(GT, 1);
3098 GEN8_IRQ_RESET_NDX(GT, 2);
3099 GEN8_IRQ_RESET_NDX(GT, 3);
3100
3101 GEN5_IRQ_RESET(GEN8_PCU_);
3102
3103 POSTING_READ(GEN8_PCU_IIR);
3104
3105 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3106
3107 I915_WRITE(PORT_HOTPLUG_EN, 0);
3108 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3109
3110 for_each_pipe(pipe)
3111 I915_WRITE(PIPESTAT(pipe), 0xffff);
3112
3113 I915_WRITE(VLV_IMR, 0xffffffff);
3114 I915_WRITE(VLV_IER, 0x0);
3115 I915_WRITE(VLV_IIR, 0xffffffff);
3116 POSTING_READ(VLV_IIR);
3117}
3118
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003119static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07003120{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003121 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003122 struct drm_mode_config *mode_config = &dev->mode_config;
3123 struct intel_encoder *intel_encoder;
Daniel Vetterfee884e2013-07-04 23:35:21 +02003124 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
Keith Packard7fe0b972011-09-19 13:31:02 -07003125
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003126 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003127 hotplug_irqs = SDE_HOTPLUG_MASK;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003128 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003129 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003130 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003131 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003132 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003133 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003134 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003135 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003136 }
3137
Daniel Vetterfee884e2013-07-04 23:35:21 +02003138 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003139
3140 /*
3141 * Enable digital hotplug on the PCH, and configure the DP short pulse
3142 * duration to 2ms (which is the minimum in the Display Port spec)
3143 *
3144 * This register is the same on all known PCH chips.
3145 */
Keith Packard7fe0b972011-09-19 13:31:02 -07003146 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3147 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3148 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3149 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3150 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3151 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3152}
3153
Paulo Zanonid46da432013-02-08 17:35:15 -02003154static void ibx_irq_postinstall(struct drm_device *dev)
3155{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003156 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003157 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003158
Daniel Vetter692a04c2013-05-29 21:43:05 +02003159 if (HAS_PCH_NOP(dev))
3160 return;
3161
Paulo Zanoni105b1222014-04-01 15:37:17 -03003162 if (HAS_PCH_IBX(dev))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003163 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003164 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003165 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003166
Paulo Zanoni337ba012014-04-01 15:37:16 -03003167 GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003168 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02003169}
3170
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003171static void gen5_gt_irq_postinstall(struct drm_device *dev)
3172{
3173 struct drm_i915_private *dev_priv = dev->dev_private;
3174 u32 pm_irqs, gt_irqs;
3175
3176 pm_irqs = gt_irqs = 0;
3177
3178 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003179 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003180 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003181 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3182 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003183 }
3184
3185 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3186 if (IS_GEN5(dev)) {
3187 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3188 ILK_BSD_USER_INTERRUPT;
3189 } else {
3190 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3191 }
3192
Paulo Zanoni35079892014-04-01 15:37:15 -03003193 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003194
3195 if (INTEL_INFO(dev)->gen >= 6) {
Deepak Sa6706b42014-03-15 20:23:22 +05303196 pm_irqs |= dev_priv->pm_rps_events;
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003197
3198 if (HAS_VEBOX(dev))
3199 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3200
Paulo Zanoni605cd252013-08-06 18:57:15 -03003201 dev_priv->pm_irq_mask = 0xffffffff;
Paulo Zanoni35079892014-04-01 15:37:15 -03003202 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003203 }
3204}
3205
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003206static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003207{
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003208 unsigned long irqflags;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003209 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003210 u32 display_mask, extra_mask;
3211
3212 if (INTEL_INFO(dev)->gen >= 7) {
3213 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3214 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3215 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003216 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003217 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003218 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003219 } else {
3220 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3221 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003222 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003223 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3224 DE_POISON);
Daniel Vetter5c673b62014-03-07 20:34:46 +01003225 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3226 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003227 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003228
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003229 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003230
Paulo Zanoni0c841212014-04-01 15:37:27 -03003231 I915_WRITE(HWSTAM, 0xeffe);
3232
Paulo Zanoni622364b2014-04-01 15:37:22 -03003233 ibx_irq_pre_postinstall(dev);
3234
Paulo Zanoni35079892014-04-01 15:37:15 -03003235 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003236
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003237 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003238
Paulo Zanonid46da432013-02-08 17:35:15 -02003239 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003240
Jesse Barnesf97108d2010-01-29 11:27:07 -08003241 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003242 /* Enable PCU event interrupts
3243 *
3244 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003245 * setup is guaranteed to run in single-threaded context. But we
3246 * need it to make the assert_spin_locked happy. */
3247 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003248 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003249 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003250 }
3251
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003252 return 0;
3253}
3254
Imre Deakf8b79e52014-03-04 19:23:07 +02003255static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3256{
3257 u32 pipestat_mask;
3258 u32 iir_mask;
3259
3260 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3261 PIPE_FIFO_UNDERRUN_STATUS;
3262
3263 I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3264 I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3265 POSTING_READ(PIPESTAT(PIPE_A));
3266
3267 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3268 PIPE_CRC_DONE_INTERRUPT_STATUS;
3269
3270 i915_enable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3271 PIPE_GMBUS_INTERRUPT_STATUS);
3272 i915_enable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3273
3274 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3275 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3276 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3277 dev_priv->irq_mask &= ~iir_mask;
3278
3279 I915_WRITE(VLV_IIR, iir_mask);
3280 I915_WRITE(VLV_IIR, iir_mask);
3281 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3282 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3283 POSTING_READ(VLV_IER);
3284}
3285
3286static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3287{
3288 u32 pipestat_mask;
3289 u32 iir_mask;
3290
3291 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3292 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Imre Deak6c7fba02014-03-10 19:44:48 +02003293 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003294
3295 dev_priv->irq_mask |= iir_mask;
3296 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3297 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3298 I915_WRITE(VLV_IIR, iir_mask);
3299 I915_WRITE(VLV_IIR, iir_mask);
3300 POSTING_READ(VLV_IIR);
3301
3302 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3303 PIPE_CRC_DONE_INTERRUPT_STATUS;
3304
3305 i915_disable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3306 PIPE_GMBUS_INTERRUPT_STATUS);
3307 i915_disable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3308
3309 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3310 PIPE_FIFO_UNDERRUN_STATUS;
3311 I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3312 I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3313 POSTING_READ(PIPESTAT(PIPE_A));
3314}
3315
3316void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3317{
3318 assert_spin_locked(&dev_priv->irq_lock);
3319
3320 if (dev_priv->display_irqs_enabled)
3321 return;
3322
3323 dev_priv->display_irqs_enabled = true;
3324
3325 if (dev_priv->dev->irq_enabled)
3326 valleyview_display_irqs_install(dev_priv);
3327}
3328
3329void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3330{
3331 assert_spin_locked(&dev_priv->irq_lock);
3332
3333 if (!dev_priv->display_irqs_enabled)
3334 return;
3335
3336 dev_priv->display_irqs_enabled = false;
3337
3338 if (dev_priv->dev->irq_enabled)
3339 valleyview_display_irqs_uninstall(dev_priv);
3340}
3341
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003342static int valleyview_irq_postinstall(struct drm_device *dev)
3343{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003344 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb79480b2013-06-27 17:52:10 +02003345 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003346
Imre Deakf8b79e52014-03-04 19:23:07 +02003347 dev_priv->irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003348
Daniel Vetter20afbda2012-12-11 14:05:07 +01003349 I915_WRITE(PORT_HOTPLUG_EN, 0);
3350 POSTING_READ(PORT_HOTPLUG_EN);
3351
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003352 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003353 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003354 I915_WRITE(VLV_IIR, 0xffffffff);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003355 POSTING_READ(VLV_IER);
3356
Daniel Vetterb79480b2013-06-27 17:52:10 +02003357 /* Interrupt setup is already guaranteed to be single-threaded, this is
3358 * just to make the assert_spin_locked check happy. */
3359 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deakf8b79e52014-03-04 19:23:07 +02003360 if (dev_priv->display_irqs_enabled)
3361 valleyview_display_irqs_install(dev_priv);
Daniel Vetterb79480b2013-06-27 17:52:10 +02003362 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07003363
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003364 I915_WRITE(VLV_IIR, 0xffffffff);
3365 I915_WRITE(VLV_IIR, 0xffffffff);
3366
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003367 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003368
3369 /* ack & enable invalid PTE error interrupts */
3370#if 0 /* FIXME: add support to irq handler for checking these bits */
3371 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3372 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3373#endif
3374
3375 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003376
3377 return 0;
3378}
3379
Ben Widawskyabd58f02013-11-02 21:07:09 -07003380static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3381{
3382 int i;
3383
3384 /* These are interrupts we'll toggle with the ring mask register */
3385 uint32_t gt_interrupts[] = {
3386 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3387 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
3388 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3389 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3390 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3391 0,
3392 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3393 };
3394
Paulo Zanoni337ba012014-04-01 15:37:16 -03003395 for (i = 0; i < ARRAY_SIZE(gt_interrupts); i++)
Paulo Zanoni35079892014-04-01 15:37:15 -03003396 GEN8_IRQ_INIT_NDX(GT, i, ~gt_interrupts[i], gt_interrupts[i]);
Ben Widawsky09610212014-05-15 20:58:08 +03003397
3398 dev_priv->pm_irq_mask = 0xffffffff;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003399}
3400
3401static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3402{
3403 struct drm_device *dev = dev_priv->dev;
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01003404 uint32_t de_pipe_masked = GEN8_PIPE_PRIMARY_FLIP_DONE |
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003405 GEN8_PIPE_CDCLK_CRC_DONE |
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003406 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
Daniel Vetter5c673b62014-03-07 20:34:46 +01003407 uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3408 GEN8_PIPE_FIFO_UNDERRUN;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003409 int pipe;
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003410 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3411 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3412 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003413
Paulo Zanoni337ba012014-04-01 15:37:16 -03003414 for_each_pipe(pipe)
Paulo Zanoni35079892014-04-01 15:37:15 -03003415 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, dev_priv->de_irq_mask[pipe],
3416 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003417
Paulo Zanoni35079892014-04-01 15:37:15 -03003418 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~GEN8_AUX_CHANNEL_A, GEN8_AUX_CHANNEL_A);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003419}
3420
3421static int gen8_irq_postinstall(struct drm_device *dev)
3422{
3423 struct drm_i915_private *dev_priv = dev->dev_private;
3424
Paulo Zanoni622364b2014-04-01 15:37:22 -03003425 ibx_irq_pre_postinstall(dev);
3426
Ben Widawskyabd58f02013-11-02 21:07:09 -07003427 gen8_gt_irq_postinstall(dev_priv);
3428 gen8_de_irq_postinstall(dev_priv);
3429
3430 ibx_irq_postinstall(dev);
3431
3432 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3433 POSTING_READ(GEN8_MASTER_IRQ);
3434
3435 return 0;
3436}
3437
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003438static int cherryview_irq_postinstall(struct drm_device *dev)
3439{
3440 struct drm_i915_private *dev_priv = dev->dev_private;
3441 u32 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
3442 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003443 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Ville Syrjälä3278f672014-04-09 13:28:49 +03003444 I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3445 u32 pipestat_enable = PLANE_FLIP_DONE_INT_STATUS_VLV |
3446 PIPE_CRC_DONE_INTERRUPT_STATUS;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003447 unsigned long irqflags;
3448 int pipe;
3449
3450 /*
3451 * Leave vblank interrupts masked initially. enable/disable will
3452 * toggle them based on usage.
3453 */
Ville Syrjälä3278f672014-04-09 13:28:49 +03003454 dev_priv->irq_mask = ~enable_mask;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003455
3456 for_each_pipe(pipe)
3457 I915_WRITE(PIPESTAT(pipe), 0xffff);
3458
3459 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä3278f672014-04-09 13:28:49 +03003460 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003461 for_each_pipe(pipe)
3462 i915_enable_pipestat(dev_priv, pipe, pipestat_enable);
3463 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3464
3465 I915_WRITE(VLV_IIR, 0xffffffff);
3466 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3467 I915_WRITE(VLV_IER, enable_mask);
3468
3469 gen8_gt_irq_postinstall(dev_priv);
3470
3471 I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
3472 POSTING_READ(GEN8_MASTER_IRQ);
3473
3474 return 0;
3475}
3476
Ben Widawskyabd58f02013-11-02 21:07:09 -07003477static void gen8_irq_uninstall(struct drm_device *dev)
3478{
3479 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003480
3481 if (!dev_priv)
3482 return;
3483
Paulo Zanonid4eb6b12014-04-01 15:37:24 -03003484 intel_hpd_irq_uninstall(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003485
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003486 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003487}
3488
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003489static void valleyview_irq_uninstall(struct drm_device *dev)
3490{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003491 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakf8b79e52014-03-04 19:23:07 +02003492 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003493 int pipe;
3494
3495 if (!dev_priv)
3496 return;
3497
Imre Deak843d0e72014-04-14 20:24:23 +03003498 I915_WRITE(VLV_MASTER_IER, 0);
3499
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02003500 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003501
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003502 for_each_pipe(pipe)
3503 I915_WRITE(PIPESTAT(pipe), 0xffff);
3504
3505 I915_WRITE(HWSTAM, 0xffffffff);
3506 I915_WRITE(PORT_HOTPLUG_EN, 0);
3507 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Imre Deakf8b79e52014-03-04 19:23:07 +02003508
3509 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3510 if (dev_priv->display_irqs_enabled)
3511 valleyview_display_irqs_uninstall(dev_priv);
3512 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3513
3514 dev_priv->irq_mask = 0;
3515
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003516 I915_WRITE(VLV_IIR, 0xffffffff);
3517 I915_WRITE(VLV_IMR, 0xffffffff);
3518 I915_WRITE(VLV_IER, 0x0);
3519 POSTING_READ(VLV_IER);
3520}
3521
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003522static void cherryview_irq_uninstall(struct drm_device *dev)
3523{
3524 struct drm_i915_private *dev_priv = dev->dev_private;
3525 int pipe;
3526
3527 if (!dev_priv)
3528 return;
3529
3530 I915_WRITE(GEN8_MASTER_IRQ, 0);
3531 POSTING_READ(GEN8_MASTER_IRQ);
3532
3533#define GEN8_IRQ_FINI_NDX(type, which) \
3534do { \
3535 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
3536 I915_WRITE(GEN8_##type##_IER(which), 0); \
3537 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
3538 POSTING_READ(GEN8_##type##_IIR(which)); \
3539 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
3540} while (0)
3541
3542#define GEN8_IRQ_FINI(type) \
3543do { \
3544 I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \
3545 I915_WRITE(GEN8_##type##_IER, 0); \
3546 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
3547 POSTING_READ(GEN8_##type##_IIR); \
3548 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
3549} while (0)
3550
3551 GEN8_IRQ_FINI_NDX(GT, 0);
3552 GEN8_IRQ_FINI_NDX(GT, 1);
3553 GEN8_IRQ_FINI_NDX(GT, 2);
3554 GEN8_IRQ_FINI_NDX(GT, 3);
3555
3556 GEN8_IRQ_FINI(PCU);
3557
3558#undef GEN8_IRQ_FINI
3559#undef GEN8_IRQ_FINI_NDX
3560
3561 I915_WRITE(PORT_HOTPLUG_EN, 0);
3562 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3563
3564 for_each_pipe(pipe)
3565 I915_WRITE(PIPESTAT(pipe), 0xffff);
3566
3567 I915_WRITE(VLV_IMR, 0xffffffff);
3568 I915_WRITE(VLV_IER, 0x0);
3569 I915_WRITE(VLV_IIR, 0xffffffff);
3570 POSTING_READ(VLV_IIR);
3571}
3572
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003573static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003574{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003575 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07003576
3577 if (!dev_priv)
3578 return;
3579
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02003580 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003581
Paulo Zanonibe30b292014-04-01 15:37:25 -03003582 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003583}
3584
Chris Wilsonc2798b12012-04-22 21:13:57 +01003585static void i8xx_irq_preinstall(struct drm_device * dev)
3586{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003587 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003588 int pipe;
3589
Chris Wilsonc2798b12012-04-22 21:13:57 +01003590 for_each_pipe(pipe)
3591 I915_WRITE(PIPESTAT(pipe), 0);
3592 I915_WRITE16(IMR, 0xffff);
3593 I915_WRITE16(IER, 0x0);
3594 POSTING_READ16(IER);
3595}
3596
3597static int i8xx_irq_postinstall(struct drm_device *dev)
3598{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003599 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter379ef822013-10-16 22:55:56 +02003600 unsigned long irqflags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003601
Chris Wilsonc2798b12012-04-22 21:13:57 +01003602 I915_WRITE16(EMR,
3603 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3604
3605 /* Unmask the interrupts that we always want on. */
3606 dev_priv->irq_mask =
3607 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3608 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3609 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3610 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3611 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3612 I915_WRITE16(IMR, dev_priv->irq_mask);
3613
3614 I915_WRITE16(IER,
3615 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3616 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3617 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3618 I915_USER_INTERRUPT);
3619 POSTING_READ16(IER);
3620
Daniel Vetter379ef822013-10-16 22:55:56 +02003621 /* Interrupt setup is already guaranteed to be single-threaded, this is
3622 * just to make the assert_spin_locked check happy. */
3623 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02003624 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3625 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetter379ef822013-10-16 22:55:56 +02003626 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3627
Chris Wilsonc2798b12012-04-22 21:13:57 +01003628 return 0;
3629}
3630
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003631/*
3632 * Returns true when a page flip has completed.
3633 */
3634static bool i8xx_handle_vblank(struct drm_device *dev,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003635 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003636{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003637 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003638 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003639
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003640 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003641 return false;
3642
3643 if ((iir & flip_pending) == 0)
3644 return false;
3645
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003646 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003647
3648 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3649 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3650 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3651 * the flip is completed (no longer pending). Since this doesn't raise
3652 * an interrupt per se, we watch for the change at vblank.
3653 */
3654 if (I915_READ16(ISR) & flip_pending)
3655 return false;
3656
3657 intel_finish_page_flip(dev, pipe);
3658
3659 return true;
3660}
3661
Daniel Vetterff1f5252012-10-02 15:10:55 +02003662static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003663{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003664 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003665 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003666 u16 iir, new_iir;
3667 u32 pipe_stats[2];
3668 unsigned long irqflags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003669 int pipe;
3670 u16 flip_mask =
3671 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3672 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3673
Chris Wilsonc2798b12012-04-22 21:13:57 +01003674 iir = I915_READ16(IIR);
3675 if (iir == 0)
3676 return IRQ_NONE;
3677
3678 while (iir & ~flip_mask) {
3679 /* Can't rely on pipestat interrupt bit in iir as it might
3680 * have been cleared after the pipestat interrupt was received.
3681 * It doesn't set the bit in iir again, but it still produces
3682 * interrupts (for non-MSI).
3683 */
3684 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3685 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02003686 i915_handle_error(dev, false,
3687 "Command parser error, iir 0x%08x",
3688 iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003689
3690 for_each_pipe(pipe) {
3691 int reg = PIPESTAT(pipe);
3692 pipe_stats[pipe] = I915_READ(reg);
3693
3694 /*
3695 * Clear the PIPE*STAT regs before the IIR
3696 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003697 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003698 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003699 }
3700 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3701
3702 I915_WRITE16(IIR, iir & ~flip_mask);
3703 new_iir = I915_READ16(IIR); /* Flush posted writes */
3704
Daniel Vetterd05c6172012-04-26 23:28:09 +02003705 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003706
3707 if (iir & I915_USER_INTERRUPT)
3708 notify_ring(dev, &dev_priv->ring[RCS]);
3709
Daniel Vetter4356d582013-10-16 22:55:55 +02003710 for_each_pipe(pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003711 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003712 if (HAS_FBC(dev))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003713 plane = !plane;
3714
Daniel Vetter4356d582013-10-16 22:55:55 +02003715 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003716 i8xx_handle_vblank(dev, plane, pipe, iir))
3717 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003718
Daniel Vetter4356d582013-10-16 22:55:55 +02003719 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003720 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003721
3722 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
3723 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02003724 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Daniel Vetter4356d582013-10-16 22:55:55 +02003725 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003726
3727 iir = new_iir;
3728 }
3729
3730 return IRQ_HANDLED;
3731}
3732
3733static void i8xx_irq_uninstall(struct drm_device * dev)
3734{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003735 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003736 int pipe;
3737
Chris Wilsonc2798b12012-04-22 21:13:57 +01003738 for_each_pipe(pipe) {
3739 /* Clear enable bits; then clear status bits */
3740 I915_WRITE(PIPESTAT(pipe), 0);
3741 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3742 }
3743 I915_WRITE16(IMR, 0xffff);
3744 I915_WRITE16(IER, 0x0);
3745 I915_WRITE16(IIR, I915_READ16(IIR));
3746}
3747
Chris Wilsona266c7d2012-04-24 22:59:44 +01003748static void i915_irq_preinstall(struct drm_device * dev)
3749{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003750 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003751 int pipe;
3752
Chris Wilsona266c7d2012-04-24 22:59:44 +01003753 if (I915_HAS_HOTPLUG(dev)) {
3754 I915_WRITE(PORT_HOTPLUG_EN, 0);
3755 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3756 }
3757
Chris Wilson00d98eb2012-04-24 22:59:48 +01003758 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003759 for_each_pipe(pipe)
3760 I915_WRITE(PIPESTAT(pipe), 0);
3761 I915_WRITE(IMR, 0xffffffff);
3762 I915_WRITE(IER, 0x0);
3763 POSTING_READ(IER);
3764}
3765
3766static int i915_irq_postinstall(struct drm_device *dev)
3767{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003768 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01003769 u32 enable_mask;
Daniel Vetter379ef822013-10-16 22:55:56 +02003770 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003771
Chris Wilson38bde182012-04-24 22:59:50 +01003772 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3773
3774 /* Unmask the interrupts that we always want on. */
3775 dev_priv->irq_mask =
3776 ~(I915_ASLE_INTERRUPT |
3777 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3778 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3779 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3780 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3781 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3782
3783 enable_mask =
3784 I915_ASLE_INTERRUPT |
3785 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3786 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3787 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3788 I915_USER_INTERRUPT;
3789
Chris Wilsona266c7d2012-04-24 22:59:44 +01003790 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01003791 I915_WRITE(PORT_HOTPLUG_EN, 0);
3792 POSTING_READ(PORT_HOTPLUG_EN);
3793
Chris Wilsona266c7d2012-04-24 22:59:44 +01003794 /* Enable in IER... */
3795 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3796 /* and unmask in IMR */
3797 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3798 }
3799
Chris Wilsona266c7d2012-04-24 22:59:44 +01003800 I915_WRITE(IMR, dev_priv->irq_mask);
3801 I915_WRITE(IER, enable_mask);
3802 POSTING_READ(IER);
3803
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003804 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003805
Daniel Vetter379ef822013-10-16 22:55:56 +02003806 /* Interrupt setup is already guaranteed to be single-threaded, this is
3807 * just to make the assert_spin_locked check happy. */
3808 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02003809 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3810 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetter379ef822013-10-16 22:55:56 +02003811 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3812
Daniel Vetter20afbda2012-12-11 14:05:07 +01003813 return 0;
3814}
3815
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003816/*
3817 * Returns true when a page flip has completed.
3818 */
3819static bool i915_handle_vblank(struct drm_device *dev,
3820 int plane, int pipe, u32 iir)
3821{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003822 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003823 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3824
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003825 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003826 return false;
3827
3828 if ((iir & flip_pending) == 0)
3829 return false;
3830
3831 intel_prepare_page_flip(dev, plane);
3832
3833 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3834 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3835 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3836 * the flip is completed (no longer pending). Since this doesn't raise
3837 * an interrupt per se, we watch for the change at vblank.
3838 */
3839 if (I915_READ(ISR) & flip_pending)
3840 return false;
3841
3842 intel_finish_page_flip(dev, pipe);
3843
3844 return true;
3845}
3846
Daniel Vetterff1f5252012-10-02 15:10:55 +02003847static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003848{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003849 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003850 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01003851 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01003852 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01003853 u32 flip_mask =
3854 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3855 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01003856 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003857
Chris Wilsona266c7d2012-04-24 22:59:44 +01003858 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003859 do {
3860 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003861 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003862
3863 /* Can't rely on pipestat interrupt bit in iir as it might
3864 * have been cleared after the pipestat interrupt was received.
3865 * It doesn't set the bit in iir again, but it still produces
3866 * interrupts (for non-MSI).
3867 */
3868 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3869 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02003870 i915_handle_error(dev, false,
3871 "Command parser error, iir 0x%08x",
3872 iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003873
3874 for_each_pipe(pipe) {
3875 int reg = PIPESTAT(pipe);
3876 pipe_stats[pipe] = I915_READ(reg);
3877
Chris Wilson38bde182012-04-24 22:59:50 +01003878 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003879 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003880 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003881 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003882 }
3883 }
3884 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3885
3886 if (!irq_received)
3887 break;
3888
Chris Wilsona266c7d2012-04-24 22:59:44 +01003889 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03003890 if (I915_HAS_HOTPLUG(dev) &&
3891 iir & I915_DISPLAY_PORT_INTERRUPT)
3892 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003893
Chris Wilson38bde182012-04-24 22:59:50 +01003894 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003895 new_iir = I915_READ(IIR); /* Flush posted writes */
3896
Chris Wilsona266c7d2012-04-24 22:59:44 +01003897 if (iir & I915_USER_INTERRUPT)
3898 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003899
Chris Wilsona266c7d2012-04-24 22:59:44 +01003900 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01003901 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003902 if (HAS_FBC(dev))
Chris Wilson38bde182012-04-24 22:59:50 +01003903 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02003904
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003905 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3906 i915_handle_vblank(dev, plane, pipe, iir))
3907 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003908
3909 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3910 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02003911
3912 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003913 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003914
3915 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
3916 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02003917 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003918 }
3919
Chris Wilsona266c7d2012-04-24 22:59:44 +01003920 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3921 intel_opregion_asle_intr(dev);
3922
3923 /* With MSI, interrupts are only generated when iir
3924 * transitions from zero to nonzero. If another bit got
3925 * set while we were handling the existing iir bits, then
3926 * we would never get another interrupt.
3927 *
3928 * This is fine on non-MSI as well, as if we hit this path
3929 * we avoid exiting the interrupt handler only to generate
3930 * another one.
3931 *
3932 * Note that for MSI this could cause a stray interrupt report
3933 * if an interrupt landed in the time between writing IIR and
3934 * the posting read. This should be rare enough to never
3935 * trigger the 99% of 100,000 interrupts test for disabling
3936 * stray interrupts.
3937 */
Chris Wilson38bde182012-04-24 22:59:50 +01003938 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003939 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01003940 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003941
Daniel Vetterd05c6172012-04-26 23:28:09 +02003942 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01003943
Chris Wilsona266c7d2012-04-24 22:59:44 +01003944 return ret;
3945}
3946
3947static void i915_irq_uninstall(struct drm_device * dev)
3948{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003949 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003950 int pipe;
3951
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02003952 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003953
Chris Wilsona266c7d2012-04-24 22:59:44 +01003954 if (I915_HAS_HOTPLUG(dev)) {
3955 I915_WRITE(PORT_HOTPLUG_EN, 0);
3956 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3957 }
3958
Chris Wilson00d98eb2012-04-24 22:59:48 +01003959 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01003960 for_each_pipe(pipe) {
3961 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003962 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01003963 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3964 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003965 I915_WRITE(IMR, 0xffffffff);
3966 I915_WRITE(IER, 0x0);
3967
Chris Wilsona266c7d2012-04-24 22:59:44 +01003968 I915_WRITE(IIR, I915_READ(IIR));
3969}
3970
3971static void i965_irq_preinstall(struct drm_device * dev)
3972{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003973 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003974 int pipe;
3975
Chris Wilsonadca4732012-05-11 18:01:31 +01003976 I915_WRITE(PORT_HOTPLUG_EN, 0);
3977 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003978
3979 I915_WRITE(HWSTAM, 0xeffe);
3980 for_each_pipe(pipe)
3981 I915_WRITE(PIPESTAT(pipe), 0);
3982 I915_WRITE(IMR, 0xffffffff);
3983 I915_WRITE(IER, 0x0);
3984 POSTING_READ(IER);
3985}
3986
3987static int i965_irq_postinstall(struct drm_device *dev)
3988{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003989 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003990 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003991 u32 error_mask;
Daniel Vetterb79480b2013-06-27 17:52:10 +02003992 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003993
Chris Wilsona266c7d2012-04-24 22:59:44 +01003994 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003995 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01003996 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003997 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3998 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3999 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4000 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4001 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4002
4003 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004004 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4005 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004006 enable_mask |= I915_USER_INTERRUPT;
4007
4008 if (IS_G4X(dev))
4009 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004010
Daniel Vetterb79480b2013-06-27 17:52:10 +02004011 /* Interrupt setup is already guaranteed to be single-threaded, this is
4012 * just to make the assert_spin_locked check happy. */
4013 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02004014 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4015 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4016 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterb79480b2013-06-27 17:52:10 +02004017 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004018
Chris Wilsona266c7d2012-04-24 22:59:44 +01004019 /*
4020 * Enable some error detection, note the instruction error mask
4021 * bit is reserved, so we leave it masked.
4022 */
4023 if (IS_G4X(dev)) {
4024 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4025 GM45_ERROR_MEM_PRIV |
4026 GM45_ERROR_CP_PRIV |
4027 I915_ERROR_MEMORY_REFRESH);
4028 } else {
4029 error_mask = ~(I915_ERROR_PAGE_TABLE |
4030 I915_ERROR_MEMORY_REFRESH);
4031 }
4032 I915_WRITE(EMR, error_mask);
4033
4034 I915_WRITE(IMR, dev_priv->irq_mask);
4035 I915_WRITE(IER, enable_mask);
4036 POSTING_READ(IER);
4037
Daniel Vetter20afbda2012-12-11 14:05:07 +01004038 I915_WRITE(PORT_HOTPLUG_EN, 0);
4039 POSTING_READ(PORT_HOTPLUG_EN);
4040
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004041 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004042
4043 return 0;
4044}
4045
Egbert Eichbac56d52013-02-25 12:06:51 -05004046static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004047{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004048 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eiche5868a32013-02-28 04:17:12 -05004049 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +02004050 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004051 u32 hotplug_en;
4052
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004053 assert_spin_locked(&dev_priv->irq_lock);
4054
Egbert Eichbac56d52013-02-25 12:06:51 -05004055 if (I915_HAS_HOTPLUG(dev)) {
4056 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
4057 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
4058 /* Note HDMI and DP share hotplug bits */
Egbert Eiche5868a32013-02-28 04:17:12 -05004059 /* enable bits are the same for all generations */
Egbert Eichcd569ae2013-04-16 13:36:57 +02004060 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
4061 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
4062 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
Egbert Eichbac56d52013-02-25 12:06:51 -05004063 /* Programming the CRT detection parameters tends
4064 to generate a spurious hotplug event about three
4065 seconds later. So just do it once.
4066 */
4067 if (IS_G4X(dev))
4068 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Daniel Vetter85fc95b2013-03-27 15:47:11 +01004069 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
Egbert Eichbac56d52013-02-25 12:06:51 -05004070 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004071
Egbert Eichbac56d52013-02-25 12:06:51 -05004072 /* Ignore TV since it's buggy */
4073 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
4074 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004075}
4076
Daniel Vetterff1f5252012-10-02 15:10:55 +02004077static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004078{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004079 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004080 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004081 u32 iir, new_iir;
4082 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004083 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004084 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004085 u32 flip_mask =
4086 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4087 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004088
Chris Wilsona266c7d2012-04-24 22:59:44 +01004089 iir = I915_READ(IIR);
4090
Chris Wilsona266c7d2012-04-24 22:59:44 +01004091 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004092 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004093 bool blc_event = false;
4094
Chris Wilsona266c7d2012-04-24 22:59:44 +01004095 /* Can't rely on pipestat interrupt bit in iir as it might
4096 * have been cleared after the pipestat interrupt was received.
4097 * It doesn't set the bit in iir again, but it still produces
4098 * interrupts (for non-MSI).
4099 */
4100 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4101 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02004102 i915_handle_error(dev, false,
4103 "Command parser error, iir 0x%08x",
4104 iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004105
4106 for_each_pipe(pipe) {
4107 int reg = PIPESTAT(pipe);
4108 pipe_stats[pipe] = I915_READ(reg);
4109
4110 /*
4111 * Clear the PIPE*STAT regs before the IIR
4112 */
4113 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004114 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004115 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004116 }
4117 }
4118 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4119
4120 if (!irq_received)
4121 break;
4122
4123 ret = IRQ_HANDLED;
4124
4125 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004126 if (iir & I915_DISPLAY_PORT_INTERRUPT)
4127 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004128
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004129 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004130 new_iir = I915_READ(IIR); /* Flush posted writes */
4131
Chris Wilsona266c7d2012-04-24 22:59:44 +01004132 if (iir & I915_USER_INTERRUPT)
4133 notify_ring(dev, &dev_priv->ring[RCS]);
4134 if (iir & I915_BSD_USER_INTERRUPT)
4135 notify_ring(dev, &dev_priv->ring[VCS]);
4136
Chris Wilsona266c7d2012-04-24 22:59:44 +01004137 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01004138 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004139 i915_handle_vblank(dev, pipe, pipe, iir))
4140 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004141
4142 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4143 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004144
4145 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004146 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004147
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004148 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
4149 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02004150 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004151 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004152
4153 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4154 intel_opregion_asle_intr(dev);
4155
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004156 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4157 gmbus_irq_handler(dev);
4158
Chris Wilsona266c7d2012-04-24 22:59:44 +01004159 /* With MSI, interrupts are only generated when iir
4160 * transitions from zero to nonzero. If another bit got
4161 * set while we were handling the existing iir bits, then
4162 * we would never get another interrupt.
4163 *
4164 * This is fine on non-MSI as well, as if we hit this path
4165 * we avoid exiting the interrupt handler only to generate
4166 * another one.
4167 *
4168 * Note that for MSI this could cause a stray interrupt report
4169 * if an interrupt landed in the time between writing IIR and
4170 * the posting read. This should be rare enough to never
4171 * trigger the 99% of 100,000 interrupts test for disabling
4172 * stray interrupts.
4173 */
4174 iir = new_iir;
4175 }
4176
Daniel Vetterd05c6172012-04-26 23:28:09 +02004177 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01004178
Chris Wilsona266c7d2012-04-24 22:59:44 +01004179 return ret;
4180}
4181
4182static void i965_irq_uninstall(struct drm_device * dev)
4183{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004184 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004185 int pipe;
4186
4187 if (!dev_priv)
4188 return;
4189
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02004190 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004191
Chris Wilsonadca4732012-05-11 18:01:31 +01004192 I915_WRITE(PORT_HOTPLUG_EN, 0);
4193 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004194
4195 I915_WRITE(HWSTAM, 0xffffffff);
4196 for_each_pipe(pipe)
4197 I915_WRITE(PIPESTAT(pipe), 0);
4198 I915_WRITE(IMR, 0xffffffff);
4199 I915_WRITE(IER, 0x0);
4200
4201 for_each_pipe(pipe)
4202 I915_WRITE(PIPESTAT(pipe),
4203 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4204 I915_WRITE(IIR, I915_READ(IIR));
4205}
4206
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02004207static void intel_hpd_irq_reenable(unsigned long data)
Egbert Eichac4c16c2013-04-16 13:36:58 +02004208{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004209 struct drm_i915_private *dev_priv = (struct drm_i915_private *)data;
Egbert Eichac4c16c2013-04-16 13:36:58 +02004210 struct drm_device *dev = dev_priv->dev;
4211 struct drm_mode_config *mode_config = &dev->mode_config;
4212 unsigned long irqflags;
4213 int i;
4214
4215 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4216 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
4217 struct drm_connector *connector;
4218
4219 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
4220 continue;
4221
4222 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4223
4224 list_for_each_entry(connector, &mode_config->connector_list, head) {
4225 struct intel_connector *intel_connector = to_intel_connector(connector);
4226
4227 if (intel_connector->encoder->hpd_pin == i) {
4228 if (connector->polled != intel_connector->polled)
4229 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
4230 drm_get_connector_name(connector));
4231 connector->polled = intel_connector->polled;
4232 if (!connector->polled)
4233 connector->polled = DRM_CONNECTOR_POLL_HPD;
4234 }
4235 }
4236 }
4237 if (dev_priv->display.hpd_irq_setup)
4238 dev_priv->display.hpd_irq_setup(dev);
4239 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4240}
4241
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004242void intel_irq_init(struct drm_device *dev)
4243{
Chris Wilson8b2e3262012-04-24 22:59:41 +01004244 struct drm_i915_private *dev_priv = dev->dev_private;
4245
4246 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Daniel Vetter99584db2012-11-14 17:14:04 +01004247 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004248 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004249 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004250
Deepak Sa6706b42014-03-15 20:23:22 +05304251 /* Let's track the enabled rps events */
4252 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4253
Daniel Vetter99584db2012-11-14 17:14:04 +01004254 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
4255 i915_hangcheck_elapsed,
Daniel Vetter61bac782012-12-01 21:03:21 +01004256 (unsigned long) dev);
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02004257 setup_timer(&dev_priv->hotplug_reenable_timer, intel_hpd_irq_reenable,
Egbert Eichac4c16c2013-04-16 13:36:58 +02004258 (unsigned long) dev_priv);
Daniel Vetter61bac782012-12-01 21:03:21 +01004259
Tomas Janousek97a19a22012-12-08 13:48:13 +01004260 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01004261
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004262 if (IS_GEN2(dev)) {
4263 dev->max_vblank_count = 0;
4264 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4265 } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004266 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4267 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004268 } else {
4269 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4270 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004271 }
4272
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03004273 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Keith Packardc3613de2011-08-12 17:05:54 -07004274 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03004275 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4276 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004277
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004278 if (IS_CHERRYVIEW(dev)) {
4279 dev->driver->irq_handler = cherryview_irq_handler;
4280 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4281 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4282 dev->driver->irq_uninstall = cherryview_irq_uninstall;
4283 dev->driver->enable_vblank = valleyview_enable_vblank;
4284 dev->driver->disable_vblank = valleyview_disable_vblank;
4285 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4286 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004287 dev->driver->irq_handler = valleyview_irq_handler;
4288 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4289 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4290 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4291 dev->driver->enable_vblank = valleyview_enable_vblank;
4292 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004293 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004294 } else if (IS_GEN8(dev)) {
4295 dev->driver->irq_handler = gen8_irq_handler;
4296 dev->driver->irq_preinstall = gen8_irq_preinstall;
4297 dev->driver->irq_postinstall = gen8_irq_postinstall;
4298 dev->driver->irq_uninstall = gen8_irq_uninstall;
4299 dev->driver->enable_vblank = gen8_enable_vblank;
4300 dev->driver->disable_vblank = gen8_disable_vblank;
4301 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004302 } else if (HAS_PCH_SPLIT(dev)) {
4303 dev->driver->irq_handler = ironlake_irq_handler;
4304 dev->driver->irq_preinstall = ironlake_irq_preinstall;
4305 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4306 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4307 dev->driver->enable_vblank = ironlake_enable_vblank;
4308 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01004309 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004310 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004311 if (INTEL_INFO(dev)->gen == 2) {
4312 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4313 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4314 dev->driver->irq_handler = i8xx_irq_handler;
4315 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004316 } else if (INTEL_INFO(dev)->gen == 3) {
4317 dev->driver->irq_preinstall = i915_irq_preinstall;
4318 dev->driver->irq_postinstall = i915_irq_postinstall;
4319 dev->driver->irq_uninstall = i915_irq_uninstall;
4320 dev->driver->irq_handler = i915_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004321 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004322 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004323 dev->driver->irq_preinstall = i965_irq_preinstall;
4324 dev->driver->irq_postinstall = i965_irq_postinstall;
4325 dev->driver->irq_uninstall = i965_irq_uninstall;
4326 dev->driver->irq_handler = i965_irq_handler;
Egbert Eichbac56d52013-02-25 12:06:51 -05004327 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004328 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004329 dev->driver->enable_vblank = i915_enable_vblank;
4330 dev->driver->disable_vblank = i915_disable_vblank;
4331 }
4332}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004333
4334void intel_hpd_init(struct drm_device *dev)
4335{
4336 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eich821450c2013-04-16 13:36:55 +02004337 struct drm_mode_config *mode_config = &dev->mode_config;
4338 struct drm_connector *connector;
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004339 unsigned long irqflags;
Egbert Eich821450c2013-04-16 13:36:55 +02004340 int i;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004341
Egbert Eich821450c2013-04-16 13:36:55 +02004342 for (i = 1; i < HPD_NUM_PINS; i++) {
4343 dev_priv->hpd_stats[i].hpd_cnt = 0;
4344 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4345 }
4346 list_for_each_entry(connector, &mode_config->connector_list, head) {
4347 struct intel_connector *intel_connector = to_intel_connector(connector);
4348 connector->polled = intel_connector->polled;
4349 if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
4350 connector->polled = DRM_CONNECTOR_POLL_HPD;
4351 }
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004352
4353 /* Interrupt setup is already guaranteed to be single-threaded, this is
4354 * just to make the assert_spin_locked checks happy. */
4355 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004356 if (dev_priv->display.hpd_irq_setup)
4357 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004358 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004359}
Paulo Zanonic67a4702013-08-19 13:18:09 -03004360
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004361/* Disable interrupts so we can allow runtime PM. */
Paulo Zanoni730488b2014-03-07 20:12:32 -03004362void intel_runtime_pm_disable_interrupts(struct drm_device *dev)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004363{
4364 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004365
Paulo Zanoni730488b2014-03-07 20:12:32 -03004366 dev->driver->irq_uninstall(dev);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004367 dev_priv->pm.irqs_disabled = true;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004368}
4369
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004370/* Restore interrupts so we can recover from runtime PM. */
Paulo Zanoni730488b2014-03-07 20:12:32 -03004371void intel_runtime_pm_restore_interrupts(struct drm_device *dev)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004372{
4373 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004374
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004375 dev_priv->pm.irqs_disabled = false;
Paulo Zanoni730488b2014-03-07 20:12:32 -03004376 dev->driver->irq_preinstall(dev);
4377 dev->driver->irq_postinstall(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004378}