blob: 7892428d28442929b810faa82b71fa157b49b0c3 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
34
Jesse Barnes585fb112008-07-29 11:54:06 -070035#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080037#include "intel_ringbuffer.h"
Oscar Mateob20385f2014-07-24 17:04:10 +010038#include "intel_lrc.h"
Ben Widawsky0260c422014-03-22 22:47:21 -070039#include "i915_gem_gtt.h"
Oscar Mateo564ddb22014-08-21 11:40:54 +010040#include "i915_gem_render_state.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070041#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070042#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010043#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020044#include <drm/intel-gtt.h>
Daniel Vetterba8286f2014-09-11 07:43:25 +020045#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
Daniel Vetterd9fc9412014-09-23 15:46:53 +020046#include <drm/drm_gem.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020047#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010048#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070049#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020050#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010051#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070052
Linus Torvalds1da177e2005-04-16 15:20:36 -070053/* General customization:
54 */
55
Linus Torvalds1da177e2005-04-16 15:20:36 -070056#define DRIVER_NAME "i915"
57#define DRIVER_DESC "Intel Graphics"
Daniel Vettera1262492014-09-05 14:57:29 +020058#define DRIVER_DATE "20140905"
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Jesse Barnes317c35d2008-08-25 15:11:06 -070060enum pipe {
Jesse Barnes752aa882013-10-31 18:55:49 +020061 INVALID_PIPE = -1,
Jesse Barnes317c35d2008-08-25 15:11:06 -070062 PIPE_A = 0,
63 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080064 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020065 _PIPE_EDP,
66 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -070067};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080068#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070069
Paulo Zanonia5c961d2012-10-24 15:59:34 -020070enum transcoder {
71 TRANSCODER_A = 0,
72 TRANSCODER_B,
73 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020074 TRANSCODER_EDP,
75 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -020076};
77#define transcoder_name(t) ((t) + 'A')
78
Jesse Barnes80824002009-09-10 15:28:06 -070079enum plane {
80 PLANE_A = 0,
81 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080082 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070083};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080084#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080085
Damien Lespiaud615a162014-03-03 17:31:48 +000086#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +030087
Eugeni Dodonov2b139522012-03-29 12:32:22 -030088enum port {
89 PORT_A = 0,
90 PORT_B,
91 PORT_C,
92 PORT_D,
93 PORT_E,
94 I915_MAX_PORTS
95};
96#define port_name(p) ((p) + 'A')
97
Chon Ming Leea09cadd2014-04-09 13:28:14 +030098#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +080099
100enum dpio_channel {
101 DPIO_CH0,
102 DPIO_CH1
103};
104
105enum dpio_phy {
106 DPIO_PHY0,
107 DPIO_PHY1
108};
109
Paulo Zanonib97186f2013-05-03 12:15:36 -0300110enum intel_display_power_domain {
111 POWER_DOMAIN_PIPE_A,
112 POWER_DOMAIN_PIPE_B,
113 POWER_DOMAIN_PIPE_C,
114 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
115 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
116 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
117 POWER_DOMAIN_TRANSCODER_A,
118 POWER_DOMAIN_TRANSCODER_B,
119 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300120 POWER_DOMAIN_TRANSCODER_EDP,
Imre Deak319be8a2014-03-04 19:22:57 +0200121 POWER_DOMAIN_PORT_DDI_A_2_LANES,
122 POWER_DOMAIN_PORT_DDI_A_4_LANES,
123 POWER_DOMAIN_PORT_DDI_B_2_LANES,
124 POWER_DOMAIN_PORT_DDI_B_4_LANES,
125 POWER_DOMAIN_PORT_DDI_C_2_LANES,
126 POWER_DOMAIN_PORT_DDI_C_4_LANES,
127 POWER_DOMAIN_PORT_DDI_D_2_LANES,
128 POWER_DOMAIN_PORT_DDI_D_4_LANES,
129 POWER_DOMAIN_PORT_DSI,
130 POWER_DOMAIN_PORT_CRT,
131 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300132 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200133 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300134 POWER_DOMAIN_PLLS,
Imre Deakbaa70702013-10-25 17:36:48 +0300135 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300136
137 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300138};
139
140#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
141#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
142 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300143#define POWER_DOMAIN_TRANSCODER(tran) \
144 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
145 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300146
Egbert Eich1d843f92013-02-25 12:06:49 -0500147enum hpd_pin {
148 HPD_NONE = 0,
149 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
150 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
151 HPD_CRT,
152 HPD_SDVO_B,
153 HPD_SDVO_C,
154 HPD_PORT_B,
155 HPD_PORT_C,
156 HPD_PORT_D,
157 HPD_NUM_PINS
158};
159
Chris Wilson2a2d5482012-12-03 11:49:06 +0000160#define I915_GEM_GPU_DOMAINS \
161 (I915_GEM_DOMAIN_RENDER | \
162 I915_GEM_DOMAIN_SAMPLER | \
163 I915_GEM_DOMAIN_COMMAND | \
164 I915_GEM_DOMAIN_INSTRUCTION | \
165 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700166
Damien Lespiau055e3932014-08-18 13:49:10 +0100167#define for_each_pipe(__dev_priv, __p) \
168 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Damien Lespiau2d025a52014-09-04 12:27:43 +0100169#define for_each_plane(pipe, p) \
170 for ((p) = 0; (p) < INTEL_INFO(dev)->num_sprites[(pipe)] + 1; (p)++)
Damien Lespiaud615a162014-03-03 17:31:48 +0000171#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800172
Damien Lespiaud79b8142014-05-13 23:32:23 +0100173#define for_each_crtc(dev, crtc) \
174 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
175
Damien Lespiaud063ae42014-05-13 23:32:21 +0100176#define for_each_intel_crtc(dev, intel_crtc) \
177 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
178
Damien Lespiaub2784e12014-08-05 11:29:37 +0100179#define for_each_intel_encoder(dev, intel_encoder) \
180 list_for_each_entry(intel_encoder, \
181 &(dev)->mode_config.encoder_list, \
182 base.head)
183
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200184#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
185 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
186 if ((intel_encoder)->base.crtc == (__crtc))
187
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800188#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
189 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
190 if ((intel_connector)->base.encoder == (__encoder))
191
Borun Fub04c5bd2014-07-12 10:02:27 +0530192#define for_each_power_domain(domain, mask) \
193 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
194 if ((1 << (domain)) & (mask))
195
Daniel Vettere7b903d2013-06-05 13:34:14 +0200196struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100197struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100198struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200199
Daniel Vettere2b78262013-06-07 23:10:03 +0200200enum intel_dpll_id {
201 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
202 /* real shared dpll ids must be >= 0 */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300203 DPLL_ID_PCH_PLL_A = 0,
204 DPLL_ID_PCH_PLL_B = 1,
205 DPLL_ID_WRPLL1 = 0,
206 DPLL_ID_WRPLL2 = 1,
Daniel Vettere2b78262013-06-07 23:10:03 +0200207};
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100208#define I915_NUM_PLLS 2
209
Daniel Vetter53589012013-06-05 13:34:16 +0200210struct intel_dpll_hw_state {
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100211 /* i9xx, pch plls */
Daniel Vetter66e985c2013-06-05 13:34:20 +0200212 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200213 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200214 uint32_t fp0;
215 uint32_t fp1;
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100216
217 /* hsw, bdw */
Daniel Vetterd452c5b2014-07-04 11:27:39 -0300218 uint32_t wrpll;
Daniel Vetter53589012013-06-05 13:34:16 +0200219};
220
Daniel Vetter46edb022013-06-05 13:34:12 +0200221struct intel_shared_dpll {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222 int refcount; /* count of number of CRTCs sharing this PLL */
223 int active; /* count of number of active CRTCs (i.e. DPMS on) */
224 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200225 const char *name;
226 /* should match the index in the dev_priv->shared_dplls array */
227 enum intel_dpll_id id;
Daniel Vetter53589012013-06-05 13:34:16 +0200228 struct intel_dpll_hw_state hw_state;
Daniel Vetter96f61282014-06-25 22:01:58 +0300229 /* The mode_set hook is optional and should be used together with the
230 * intel_prepare_shared_dpll function. */
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200231 void (*mode_set)(struct drm_i915_private *dev_priv,
232 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200233 void (*enable)(struct drm_i915_private *dev_priv,
234 struct intel_shared_dpll *pll);
235 void (*disable)(struct drm_i915_private *dev_priv,
236 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200237 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
238 struct intel_shared_dpll *pll,
239 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100242/* Used by dp and fdi links */
243struct intel_link_m_n {
244 uint32_t tu;
245 uint32_t gmch_m;
246 uint32_t gmch_n;
247 uint32_t link_m;
248 uint32_t link_n;
249};
250
251void intel_link_compute_m_n(int bpp, int nlanes,
252 int pixel_clock, int link_clock,
253 struct intel_link_m_n *m_n);
254
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255/* Interface history:
256 *
257 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100258 * 1.2: Add Power Management
259 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100260 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000261 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000262 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
263 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264 */
265#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000266#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267#define DRIVER_PATCHLEVEL 0
268
Chris Wilson23bc5982010-09-29 16:10:57 +0100269#define WATCH_LISTS 0
Chris Wilson42d6ab42012-07-26 11:49:32 +0100270#define WATCH_GTT 0
Eric Anholt673a3942008-07-30 12:06:12 -0700271
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700272struct opregion_header;
273struct opregion_acpi;
274struct opregion_swsci;
275struct opregion_asle;
276
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100277struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700278 struct opregion_header __iomem *header;
279 struct opregion_acpi __iomem *acpi;
280 struct opregion_swsci __iomem *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300281 u32 swsci_gbda_sub_functions;
282 u32 swsci_sbcb_sub_functions;
Ben Widawsky5bc44182012-04-16 14:07:42 -0700283 struct opregion_asle __iomem *asle;
284 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000285 u32 __iomem *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200286 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100287};
Chris Wilson44834a62010-08-19 16:09:23 +0100288#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100289
Chris Wilson6ef3d422010-08-04 20:26:07 +0100290struct intel_overlay;
291struct intel_overlay_error_state;
292
Daniel Vetterba8286f2014-09-11 07:43:25 +0200293struct drm_local_map;
294
Dave Airlie7c1c2872008-11-28 14:22:24 +1000295struct drm_i915_master_private {
Daniel Vetterba8286f2014-09-11 07:43:25 +0200296 struct drm_local_map *sarea;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000297 struct _drm_i915_sarea *sarea_priv;
298};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800299#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300300#define I915_MAX_NUM_FENCES 32
301/* 32 fences + sign bit for FENCE_REG_NONE */
302#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800303
304struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200305 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000306 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100307 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800308};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000309
yakui_zhao9b9d1722009-05-31 17:17:17 +0800310struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100311 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800312 u8 dvo_port;
313 u8 slave_addr;
314 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100315 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400316 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800317};
318
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000319struct intel_display_error_state;
320
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700321struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200322 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800323 struct timeval time;
324
Mika Kuoppalacb383002014-02-25 17:11:25 +0200325 char error_msg[128];
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200326 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200327 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200328
Ben Widawsky585b0282014-01-30 00:19:37 -0800329 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700330 u32 eir;
331 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700332 u32 ier;
Rodrigo Vivi885ea5a2014-08-05 10:07:13 -0700333 u32 gtier[4];
Ben Widawskyb9a39062012-06-04 14:42:52 -0700334 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000335 u32 derrmr;
336 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800337 u32 error; /* gen6+ */
338 u32 err_int; /* gen7 */
339 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800340 u32 gac_eco;
341 u32 gam_ecochk;
342 u32 gab_ctl;
343 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800344 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Ben Widawsky585b0282014-01-30 00:19:37 -0800345 u64 fence[I915_MAX_NUM_FENCES];
346 struct intel_overlay_error_state *overlay;
347 struct intel_display_error_state *display;
Ben Widawsky0ca36d72014-06-30 09:53:41 -0700348 struct drm_i915_error_object *semaphore_obj;
Ben Widawsky585b0282014-01-30 00:19:37 -0800349
Chris Wilson52d39a22012-02-15 11:25:37 +0000350 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000351 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800352 /* Software tracked state */
353 bool waiting;
354 int hangcheck_score;
355 enum intel_ring_hangcheck_action hangcheck_action;
356 int num_requests;
357
358 /* our own tracking of ring head and tail */
359 u32 cpu_ring_head;
360 u32 cpu_ring_tail;
361
362 u32 semaphore_seqno[I915_NUM_RINGS - 1];
363
364 /* Register state */
365 u32 tail;
366 u32 head;
367 u32 ctl;
368 u32 hws;
369 u32 ipeir;
370 u32 ipehr;
371 u32 instdone;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800372 u32 bbstate;
373 u32 instpm;
374 u32 instps;
375 u32 seqno;
376 u64 bbaddr;
Chris Wilson50877442014-03-21 12:41:53 +0000377 u64 acthd;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800378 u32 fault_reg;
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700379 u64 faddr;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800380 u32 rc_psmi; /* sleep state */
381 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
382
Chris Wilson52d39a22012-02-15 11:25:37 +0000383 struct drm_i915_error_object {
384 int page_count;
385 u32 gtt_offset;
386 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200387 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800388
Chris Wilson52d39a22012-02-15 11:25:37 +0000389 struct drm_i915_error_request {
390 long jiffies;
391 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000392 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000393 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800394
395 struct {
396 u32 gfx_mode;
397 union {
398 u64 pdp[4];
399 u32 pp_dir_base;
400 };
401 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200402
403 pid_t pid;
404 char comm[TASK_COMM_LEN];
Chris Wilson52d39a22012-02-15 11:25:37 +0000405 } ring[I915_NUM_RINGS];
Chris Wilson3a448732014-08-12 20:05:47 +0100406
Chris Wilson9df30792010-02-18 10:24:56 +0000407 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000408 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000409 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100410 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000411 u32 gtt_offset;
412 u32 read_domains;
413 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200414 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000415 s32 pinned:2;
416 u32 tiling:2;
417 u32 dirty:1;
418 u32 purgeable:1;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100419 u32 userptr:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100420 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100421 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700422 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800423
Ben Widawsky95f53012013-07-31 17:00:15 -0700424 u32 *active_bo_count, *pinned_bo_count;
Chris Wilson3a448732014-08-12 20:05:47 +0100425 u32 vm_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700426};
427
Jani Nikula7bd688c2013-11-08 16:48:56 +0200428struct intel_connector;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100429struct intel_crtc_config;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800430struct intel_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100431struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200432struct intel_limit;
433struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100434
Jesse Barnese70236a2009-09-21 10:42:27 -0700435struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400436 bool (*fbc_enabled)(struct drm_device *dev);
Ville Syrjälä993495a2013-12-12 17:27:40 +0200437 void (*enable_fbc)(struct drm_crtc *crtc);
Jesse Barnese70236a2009-09-21 10:42:27 -0700438 void (*disable_fbc)(struct drm_device *dev);
439 int (*get_display_clock_speed)(struct drm_device *dev);
440 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200441 /**
442 * find_dpll() - Find the best values for the PLL
443 * @limit: limits for the PLL
444 * @crtc: current CRTC
445 * @target: target frequency in kHz
446 * @refclk: reference clock frequency in kHz
447 * @match_clock: if provided, @best_clock P divider must
448 * match the P divider from @match_clock
449 * used for LVDS downclocking
450 * @best_clock: best PLL values found
451 *
452 * Returns true on success, false on failure.
453 */
454 bool (*find_dpll)(const struct intel_limit *limit,
455 struct drm_crtc *crtc,
456 int target, int refclk,
457 struct dpll *match_clock,
458 struct dpll *best_clock);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300459 void (*update_wm)(struct drm_crtc *crtc);
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300460 void (*update_sprite_wm)(struct drm_plane *plane,
461 struct drm_crtc *crtc,
Damien Lespiaued57cb82014-07-15 09:21:24 +0200462 uint32_t sprite_width, uint32_t sprite_height,
463 int pixel_size, bool enable, bool scaled);
Daniel Vetter47fab732012-10-26 10:58:18 +0200464 void (*modeset_global_resources)(struct drm_device *dev);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100465 /* Returns the active state of the crtc, and if the crtc is active,
466 * fills out the pipe-config with the hw state. */
467 bool (*get_pipe_config)(struct intel_crtc *,
468 struct intel_crtc_config *);
Jesse Barnes46f297f2014-03-07 08:57:48 -0800469 void (*get_plane_config)(struct intel_crtc *,
470 struct intel_plane_config *);
Eric Anholtf564048e2011-03-30 13:01:02 -0700471 int (*crtc_mode_set)(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -0700472 int x, int y,
473 struct drm_framebuffer *old_fb);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200474 void (*crtc_enable)(struct drm_crtc *crtc);
475 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100476 void (*off)(struct drm_crtc *crtc);
Wu Fengguange0dac652011-09-05 14:25:34 +0800477 void (*write_eld)(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +0300478 struct drm_crtc *crtc,
479 struct drm_display_mode *mode);
Jesse Barnes674cf962011-04-28 14:27:04 -0700480 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700481 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700482 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
483 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700484 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100485 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -0700486 uint32_t flags);
Daniel Vetter29b9bde2014-04-24 23:55:01 +0200487 void (*update_primary_plane)(struct drm_crtc *crtc,
488 struct drm_framebuffer *fb,
489 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100490 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700491 /* clock updates for mode set */
492 /* cursor updates */
493 /* render clock increase/decrease */
494 /* display clock increase/decrease */
495 /* pll clock increase/decrease */
Jani Nikula7bd688c2013-11-08 16:48:56 +0200496
497 int (*setup_backlight)(struct intel_connector *connector);
Jani Nikula7bd688c2013-11-08 16:48:56 +0200498 uint32_t (*get_backlight)(struct intel_connector *connector);
499 void (*set_backlight)(struct intel_connector *connector,
500 uint32_t level);
501 void (*disable_backlight)(struct intel_connector *connector);
502 void (*enable_backlight)(struct intel_connector *connector);
Jesse Barnese70236a2009-09-21 10:42:27 -0700503};
504
Chris Wilson907b28c2013-07-19 20:36:52 +0100505struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530506 void (*force_wake_get)(struct drm_i915_private *dev_priv,
507 int fw_engine);
508 void (*force_wake_put)(struct drm_i915_private *dev_priv,
509 int fw_engine);
Ben Widawsky0b274482013-10-04 21:22:51 -0700510
511 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
512 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
513 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
514 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
515
516 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
517 uint8_t val, bool trace);
518 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
519 uint16_t val, bool trace);
520 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
521 uint32_t val, bool trace);
522 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
523 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300524};
525
Chris Wilson907b28c2013-07-19 20:36:52 +0100526struct intel_uncore {
527 spinlock_t lock; /** lock is also taken in irq contexts. */
528
529 struct intel_uncore_funcs funcs;
530
531 unsigned fifo_count;
532 unsigned forcewake_count;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100533
Deepak S940aece2013-11-23 14:55:43 +0530534 unsigned fw_rendercount;
535 unsigned fw_mediacount;
536
Chris Wilson82326442014-03-05 12:00:39 +0000537 struct timer_list force_wake_timer;
Chris Wilson907b28c2013-07-19 20:36:52 +0100538};
539
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100540#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
541 func(is_mobile) sep \
542 func(is_i85x) sep \
543 func(is_i915g) sep \
544 func(is_i945gm) sep \
545 func(is_g33) sep \
546 func(need_gfx_hws) sep \
547 func(is_g4x) sep \
548 func(is_pineview) sep \
549 func(is_broadwater) sep \
550 func(is_crestline) sep \
551 func(is_ivybridge) sep \
552 func(is_valleyview) sep \
553 func(is_haswell) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700554 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100555 func(has_fbc) sep \
556 func(has_pipe_cxsr) sep \
557 func(has_hotplug) sep \
558 func(cursor_needs_physical) sep \
559 func(has_overlay) sep \
560 func(overlay_needs_physical) sep \
561 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100562 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100563 func(has_ddi) sep \
564 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200565
Damien Lespiaua587f772013-04-22 18:40:38 +0100566#define DEFINE_FLAG(name) u8 name:1
567#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200568
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500569struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200570 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100571 u16 device_id;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700572 u8 num_pipes:3;
Damien Lespiaud615a162014-03-03 17:31:48 +0000573 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000574 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700575 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100576 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200577 /* Register offsets for the various display pipes and transcoders */
578 int pipe_offsets[I915_MAX_TRANSCODERS];
579 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200580 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300581 int cursor_offsets[I915_MAX_PIPES];
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500582};
583
Damien Lespiaua587f772013-04-22 18:40:38 +0100584#undef DEFINE_FLAG
585#undef SEP_SEMICOLON
586
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800587enum i915_cache_level {
588 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100589 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
590 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
591 caches, eg sampler/render caches, and the
592 large Last-Level-Cache. LLC is coherent with
593 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100594 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800595};
596
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300597struct i915_ctx_hang_stats {
598 /* This context had batch pending when hang was declared */
599 unsigned batch_pending;
600
601 /* This context had batch active when hang was declared */
602 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300603
604 /* Time when this context was last blamed for a GPU reset */
605 unsigned long guilty_ts;
606
607 /* This context is banned to submit more work */
608 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300609};
Ben Widawsky40521052012-06-04 14:42:43 -0700610
611/* This must match up with the value previously used for execbuf2.rsvd1. */
Oscar Mateo821d66d2014-07-03 16:28:00 +0100612#define DEFAULT_CONTEXT_HANDLE 0
Oscar Mateo31b7a882014-07-03 16:28:01 +0100613/**
614 * struct intel_context - as the name implies, represents a context.
615 * @ref: reference count.
616 * @user_handle: userspace tracking identity for this context.
617 * @remap_slice: l3 row remapping information.
618 * @file_priv: filp associated with this context (NULL for global default
619 * context).
620 * @hang_stats: information about the role of this context in possible GPU
621 * hangs.
622 * @vm: virtual memory space used by this context.
623 * @legacy_hw_ctx: render context backing object and whether it is correctly
624 * initialized (legacy ring submission mechanism only).
625 * @link: link in the global list of contexts.
626 *
627 * Contexts are memory images used by the hardware to store copies of their
628 * internal state.
629 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100630struct intel_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300631 struct kref ref;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100632 int user_handle;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700633 uint8_t remap_slice;
Ben Widawsky40521052012-06-04 14:42:43 -0700634 struct drm_i915_file_private *file_priv;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300635 struct i915_ctx_hang_stats hang_stats;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200636 struct i915_hw_ppgtt *ppgtt;
Ben Widawskya33afea2013-09-17 21:12:45 -0700637
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100638 /* Legacy ring buffer submission */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100639 struct {
640 struct drm_i915_gem_object *rcs_state;
641 bool initialized;
642 } legacy_hw_ctx;
643
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100644 /* Execlists */
Oscar Mateo564ddb22014-08-21 11:40:54 +0100645 bool rcs_initialized;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100646 struct {
647 struct drm_i915_gem_object *state;
Oscar Mateo84c23772014-07-24 17:04:15 +0100648 struct intel_ringbuffer *ringbuf;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100649 } engine[I915_NUM_RINGS];
650
Ben Widawskya33afea2013-09-17 21:12:45 -0700651 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700652};
653
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700654struct i915_fbc {
655 unsigned long size;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700656 unsigned threshold;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700657 unsigned int fb_id;
658 enum plane plane;
659 int y;
660
Ben Widawskyc4213882014-06-19 12:06:10 -0700661 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700662 struct drm_mm_node *compressed_llb;
663
Rodrigo Vivida46f932014-08-01 02:04:45 -0700664 bool false_color;
665
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700666 struct intel_fbc_work {
667 struct delayed_work work;
668 struct drm_crtc *crtc;
669 struct drm_framebuffer *fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700670 } *fbc_work;
671
Chris Wilson29ebf902013-07-27 17:23:55 +0100672 enum no_fbc_reason {
673 FBC_OK, /* FBC is enabled */
674 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700675 FBC_NO_OUTPUT, /* no outputs enabled to compress */
676 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
677 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
678 FBC_MODE_TOO_LARGE, /* mode too large for compression */
679 FBC_BAD_PLANE, /* fbc not supported on plane */
680 FBC_NOT_TILED, /* buffer not tiled */
681 FBC_MULTIPLE_PIPES, /* more than one pipe active */
682 FBC_MODULE_PARAM,
683 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
684 } no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800685};
686
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530687struct i915_drrs {
688 struct intel_connector *connector;
689};
690
Daniel Vetter2807cf62014-07-11 10:30:11 -0700691struct intel_dp;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300692struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -0700693 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300694 bool sink_support;
695 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -0700696 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700697 bool active;
698 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -0700699 unsigned busy_frontbuffer_bits;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300700};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700701
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800702enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300703 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800704 PCH_IBX, /* Ibexpeak PCH */
705 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300706 PCH_LPT, /* Lynxpoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700707 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800708};
709
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200710enum intel_sbi_destination {
711 SBI_ICLK,
712 SBI_MPHY,
713};
714
Jesse Barnesb690e962010-07-19 13:53:12 -0700715#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700716#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100717#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +0000718#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +0300719#define QUIRK_PIPEB_FORCE (1<<4)
Jesse Barnesb690e962010-07-19 13:53:12 -0700720
Dave Airlie8be48d92010-03-30 05:34:14 +0000721struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100722struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000723
Daniel Vetterc2b91522012-02-14 22:37:19 +0100724struct intel_gmbus {
725 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000726 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100727 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100728 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100729 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100730 struct drm_i915_private *dev_priv;
731};
732
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100733struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000734 u8 saveLBB;
735 u32 saveDSPACNTR;
736 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000737 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000738 u32 savePIPEACONF;
739 u32 savePIPEBCONF;
740 u32 savePIPEASRC;
741 u32 savePIPEBSRC;
742 u32 saveFPA0;
743 u32 saveFPA1;
744 u32 saveDPLL_A;
745 u32 saveDPLL_A_MD;
746 u32 saveHTOTAL_A;
747 u32 saveHBLANK_A;
748 u32 saveHSYNC_A;
749 u32 saveVTOTAL_A;
750 u32 saveVBLANK_A;
751 u32 saveVSYNC_A;
752 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000753 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800754 u32 saveTRANS_HTOTAL_A;
755 u32 saveTRANS_HBLANK_A;
756 u32 saveTRANS_HSYNC_A;
757 u32 saveTRANS_VTOTAL_A;
758 u32 saveTRANS_VBLANK_A;
759 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000760 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000761 u32 saveDSPASTRIDE;
762 u32 saveDSPASIZE;
763 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700764 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000765 u32 saveDSPASURF;
766 u32 saveDSPATILEOFF;
767 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700768 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000769 u32 saveBLC_PWM_CTL;
770 u32 saveBLC_PWM_CTL2;
Jesse Barnes07bf1392013-10-31 18:55:50 +0200771 u32 saveBLC_HIST_CTL_B;
Zhenyu Wang42048782009-10-21 15:27:01 +0800772 u32 saveBLC_CPU_PWM_CTL;
773 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000774 u32 saveFPB0;
775 u32 saveFPB1;
776 u32 saveDPLL_B;
777 u32 saveDPLL_B_MD;
778 u32 saveHTOTAL_B;
779 u32 saveHBLANK_B;
780 u32 saveHSYNC_B;
781 u32 saveVTOTAL_B;
782 u32 saveVBLANK_B;
783 u32 saveVSYNC_B;
784 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000785 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800786 u32 saveTRANS_HTOTAL_B;
787 u32 saveTRANS_HBLANK_B;
788 u32 saveTRANS_HSYNC_B;
789 u32 saveTRANS_VTOTAL_B;
790 u32 saveTRANS_VBLANK_B;
791 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000792 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000793 u32 saveDSPBSTRIDE;
794 u32 saveDSPBSIZE;
795 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700796 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000797 u32 saveDSPBSURF;
798 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700799 u32 saveVGA0;
800 u32 saveVGA1;
801 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000802 u32 saveVGACNTRL;
803 u32 saveADPA;
804 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700805 u32 savePP_ON_DELAYS;
806 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000807 u32 saveDVOA;
808 u32 saveDVOB;
809 u32 saveDVOC;
810 u32 savePP_ON;
811 u32 savePP_OFF;
812 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700813 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000814 u32 savePFIT_CONTROL;
815 u32 save_palette_a[256];
816 u32 save_palette_b[256];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000817 u32 saveFBC_CONTROL;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000818 u32 saveIER;
819 u32 saveIIR;
820 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800821 u32 saveDEIER;
822 u32 saveDEIMR;
823 u32 saveGTIER;
824 u32 saveGTIMR;
825 u32 saveFDI_RXA_IMR;
826 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800827 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800828 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000829 u32 saveSWF0[16];
830 u32 saveSWF1[16];
831 u32 saveSWF2[3];
832 u8 saveMSR;
833 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800834 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000835 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000836 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000837 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000838 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200839 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000840 u32 saveCURACNTR;
841 u32 saveCURAPOS;
842 u32 saveCURABASE;
843 u32 saveCURBCNTR;
844 u32 saveCURBPOS;
845 u32 saveCURBBASE;
846 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700847 u32 saveDP_B;
848 u32 saveDP_C;
849 u32 saveDP_D;
850 u32 savePIPEA_GMCH_DATA_M;
851 u32 savePIPEB_GMCH_DATA_M;
852 u32 savePIPEA_GMCH_DATA_N;
853 u32 savePIPEB_GMCH_DATA_N;
854 u32 savePIPEA_DP_LINK_M;
855 u32 savePIPEB_DP_LINK_M;
856 u32 savePIPEA_DP_LINK_N;
857 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800858 u32 saveFDI_RXA_CTL;
859 u32 saveFDI_TXA_CTL;
860 u32 saveFDI_RXB_CTL;
861 u32 saveFDI_TXB_CTL;
862 u32 savePFA_CTL_1;
863 u32 savePFB_CTL_1;
864 u32 savePFA_WIN_SZ;
865 u32 savePFB_WIN_SZ;
866 u32 savePFA_WIN_POS;
867 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000868 u32 savePCH_DREF_CONTROL;
869 u32 saveDISP_ARB_CTL;
870 u32 savePIPEA_DATA_M1;
871 u32 savePIPEA_DATA_N1;
872 u32 savePIPEA_LINK_M1;
873 u32 savePIPEA_LINK_N1;
874 u32 savePIPEB_DATA_M1;
875 u32 savePIPEB_DATA_N1;
876 u32 savePIPEB_LINK_M1;
877 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000878 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400879 u32 savePCH_PORT_HOTPLUG;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100880};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100881
Imre Deakddeea5b2014-05-05 15:19:56 +0300882struct vlv_s0ix_state {
883 /* GAM */
884 u32 wr_watermark;
885 u32 gfx_prio_ctrl;
886 u32 arb_mode;
887 u32 gfx_pend_tlb0;
888 u32 gfx_pend_tlb1;
889 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
890 u32 media_max_req_count;
891 u32 gfx_max_req_count;
892 u32 render_hwsp;
893 u32 ecochk;
894 u32 bsd_hwsp;
895 u32 blt_hwsp;
896 u32 tlb_rd_addr;
897
898 /* MBC */
899 u32 g3dctl;
900 u32 gsckgctl;
901 u32 mbctl;
902
903 /* GCP */
904 u32 ucgctl1;
905 u32 ucgctl3;
906 u32 rcgctl1;
907 u32 rcgctl2;
908 u32 rstctl;
909 u32 misccpctl;
910
911 /* GPM */
912 u32 gfxpause;
913 u32 rpdeuhwtc;
914 u32 rpdeuc;
915 u32 ecobus;
916 u32 pwrdwnupctl;
917 u32 rp_down_timeout;
918 u32 rp_deucsw;
919 u32 rcubmabdtmr;
920 u32 rcedata;
921 u32 spare2gh;
922
923 /* Display 1 CZ domain */
924 u32 gt_imr;
925 u32 gt_ier;
926 u32 pm_imr;
927 u32 pm_ier;
928 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
929
930 /* GT SA CZ domain */
931 u32 tilectl;
932 u32 gt_fifoctl;
933 u32 gtlc_wake_ctrl;
934 u32 gtlc_survive;
935 u32 pmwgicz;
936
937 /* Display 2 CZ domain */
938 u32 gu_ctl0;
939 u32 gu_ctl1;
940 u32 clock_gate_dis2;
941};
942
Chris Wilsonbf225f22014-07-10 20:31:18 +0100943struct intel_rps_ei {
944 u32 cz_clock;
945 u32 render_c0;
946 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -0400947};
948
Daisy Sunc76bb612014-08-11 11:08:38 -0700949struct intel_rps_bdw_cal {
950 u32 it_threshold_pct; /* interrupt, in percentage */
951 u32 eval_interval; /* evaluation interval, in us */
952 u32 last_ts;
953 u32 last_c0;
954 bool is_up;
955};
956
957struct intel_rps_bdw_turbo {
958 struct intel_rps_bdw_cal up;
959 struct intel_rps_bdw_cal down;
960 struct timer_list flip_timer;
961 u32 timeout;
962 atomic_t flip_received;
963 struct work_struct work_max_freq;
964};
965
Daniel Vetterc85aa882012-11-02 19:55:03 +0100966struct intel_gen6_power_mgmt {
Daniel Vetter59cdb632013-07-04 23:35:28 +0200967 /* work and pm_iir are protected by dev_priv->irq_lock */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100968 struct work_struct work;
969 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +0200970
Ben Widawskyb39fb292014-03-19 18:31:11 -0700971 /* Frequencies are stored in potentially platform dependent multiples.
972 * In other words, *_freq needs to be multiplied by X to be interesting.
973 * Soft limits are those which are used for the dynamic reclocking done
974 * by the driver (raise frequencies under heavy loads, and lower for
975 * lighter loads). Hard limits are those imposed by the hardware.
976 *
977 * A distinction is made for overclocking, which is never enabled by
978 * default, and is considered to be above the hard limit if it's
979 * possible at all.
980 */
981 u8 cur_freq; /* Current frequency (cached, may not == HW) */
982 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
983 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
984 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
985 u8 min_freq; /* AKA RPn. Minimum frequency */
986 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
987 u8 rp1_freq; /* "less than" RP0 power/freqency */
988 u8 rp0_freq; /* Non-overclocked max frequency. */
Deepak S67c3bf62014-07-10 13:16:24 +0530989 u32 cz_freq;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700990
Deepak S31685c22014-07-03 17:33:01 -0400991 u32 ei_interrupt_count;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700992
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100993 int last_adj;
994 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
995
Chris Wilsonc0951f02013-10-10 21:58:50 +0100996 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700997 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700998
Daisy Sunc76bb612014-08-11 11:08:38 -0700999 bool is_bdw_sw_turbo; /* Switch of BDW software turbo */
1000 struct intel_rps_bdw_turbo sw_turbo; /* Calculate RP interrupt timing */
1001
Chris Wilsonbf225f22014-07-10 20:31:18 +01001002 /* manual wa residency calculations */
1003 struct intel_rps_ei up_ei, down_ei;
1004
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001005 /*
1006 * Protects RPS/RC6 register access and PCU communication.
1007 * Must be taken after struct_mutex if nested.
1008 */
1009 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001010};
1011
Daniel Vetter1a240d42012-11-29 22:18:51 +01001012/* defined intel_pm.c */
1013extern spinlock_t mchdev_lock;
1014
Daniel Vetterc85aa882012-11-02 19:55:03 +01001015struct intel_ilk_power_mgmt {
1016 u8 cur_delay;
1017 u8 min_delay;
1018 u8 max_delay;
1019 u8 fmax;
1020 u8 fstart;
1021
1022 u64 last_count1;
1023 unsigned long last_time1;
1024 unsigned long chipset_power;
1025 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001026 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001027 unsigned long gfx_power;
1028 u8 corr;
1029
1030 int c_m;
1031 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +01001032
1033 struct drm_i915_gem_object *pwrctx;
1034 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001035};
1036
Imre Deakc6cb5822014-03-04 19:22:55 +02001037struct drm_i915_private;
1038struct i915_power_well;
1039
1040struct i915_power_well_ops {
1041 /*
1042 * Synchronize the well's hw state to match the current sw state, for
1043 * example enable/disable it based on the current refcount. Called
1044 * during driver init and resume time, possibly after first calling
1045 * the enable/disable handlers.
1046 */
1047 void (*sync_hw)(struct drm_i915_private *dev_priv,
1048 struct i915_power_well *power_well);
1049 /*
1050 * Enable the well and resources that depend on it (for example
1051 * interrupts located on the well). Called after the 0->1 refcount
1052 * transition.
1053 */
1054 void (*enable)(struct drm_i915_private *dev_priv,
1055 struct i915_power_well *power_well);
1056 /*
1057 * Disable the well and resources that depend on it. Called after
1058 * the 1->0 refcount transition.
1059 */
1060 void (*disable)(struct drm_i915_private *dev_priv,
1061 struct i915_power_well *power_well);
1062 /* Returns the hw enabled state. */
1063 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1064 struct i915_power_well *power_well);
1065};
1066
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001067/* Power well structure for haswell */
1068struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001069 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001070 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001071 /* power well enable/disable usage count */
1072 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001073 /* cached hw enabled state */
1074 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001075 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +02001076 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001077 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001078};
1079
Imre Deak83c00f552013-10-25 17:36:47 +03001080struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001081 /*
1082 * Power wells needed for initialization at driver init and suspend
1083 * time are on. They are kept on until after the first modeset.
1084 */
1085 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001086 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001087 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001088
Imre Deak83c00f552013-10-25 17:36:47 +03001089 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001090 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001091 struct i915_power_well *power_wells;
Imre Deak83c00f552013-10-25 17:36:47 +03001092};
1093
Daniel Vetter231f42a2012-11-02 19:55:05 +01001094struct i915_dri1_state {
1095 unsigned allow_batchbuffer : 1;
1096 u32 __iomem *gfx_hws_cpu_addr;
1097
1098 unsigned int cpp;
1099 int back_offset;
1100 int front_offset;
1101 int current_page;
1102 int page_flipping;
1103
1104 uint32_t counter;
1105};
1106
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001107struct i915_ums_state {
1108 /**
1109 * Flag if the X Server, and thus DRM, is not currently in
1110 * control of the device.
1111 *
1112 * This is set between LeaveVT and EnterVT. It needs to be
1113 * replaced with a semaphore. It also needs to be
1114 * transitioned away from for kernel modesetting.
1115 */
1116 int mm_suspended;
1117};
1118
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001119#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001120struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001121 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001122 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001123 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001124};
1125
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001126struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001127 /** Memory allocator for GTT stolen memory */
1128 struct drm_mm stolen;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001129 /** List of all objects in gtt_space. Used to restore gtt
1130 * mappings on resume */
1131 struct list_head bound_list;
1132 /**
1133 * List of objects which are not bound to the GTT (thus
1134 * are idle and not used by the GPU) but still have
1135 * (presumably uncached) pages still attached.
1136 */
1137 struct list_head unbound_list;
1138
1139 /** Usable portion of the GTT for GEM */
1140 unsigned long stolen_base; /* limited to low memory (32-bit) */
1141
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001142 /** PPGTT used for aliasing the PPGTT with the GTT */
1143 struct i915_hw_ppgtt *aliasing_ppgtt;
1144
Chris Wilson2cfcd322014-05-20 08:28:43 +01001145 struct notifier_block oom_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001146 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001147 bool shrinker_no_lock_stealing;
1148
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001149 /** LRU list of objects with fence regs on them. */
1150 struct list_head fence_list;
1151
1152 /**
1153 * We leave the user IRQ off as much as possible,
1154 * but this means that requests will finish and never
1155 * be retired once the system goes idle. Set a timer to
1156 * fire periodically while the ring is running. When it
1157 * fires, go retire requests.
1158 */
1159 struct delayed_work retire_work;
1160
1161 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001162 * When we detect an idle GPU, we want to turn on
1163 * powersaving features. So once we see that there
1164 * are no more requests outstanding and no more
1165 * arrive within a small period of time, we fire
1166 * off the idle_work.
1167 */
1168 struct delayed_work idle_work;
1169
1170 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001171 * Are we in a non-interruptible section of code like
1172 * modesetting?
1173 */
1174 bool interruptible;
1175
Chris Wilsonf62a0072014-02-21 17:55:39 +00001176 /**
1177 * Is the GPU currently considered idle, or busy executing userspace
1178 * requests? Whilst idle, we attempt to power down the hardware and
1179 * display clocks. In order to reduce the effect on performance, there
1180 * is a slight delay before we do so.
1181 */
1182 bool busy;
1183
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001184 /* the indicator for dispatch video commands on two BSD rings */
1185 int bsd_ring_dispatch_index;
1186
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001187 /** Bit 6 swizzling required for X tiling */
1188 uint32_t bit_6_swizzle_x;
1189 /** Bit 6 swizzling required for Y tiling */
1190 uint32_t bit_6_swizzle_y;
1191
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001192 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001193 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001194 size_t object_memory;
1195 u32 object_count;
1196};
1197
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001198struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001199 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001200 unsigned bytes;
1201 unsigned size;
1202 int err;
1203 u8 *buf;
1204 loff_t start;
1205 loff_t pos;
1206};
1207
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001208struct i915_error_state_file_priv {
1209 struct drm_device *dev;
1210 struct drm_i915_error_state *error;
1211};
1212
Daniel Vetter99584db2012-11-14 17:14:04 +01001213struct i915_gpu_error {
1214 /* For hangcheck timer */
1215#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1216#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001217 /* Hang gpu twice in this window and your context gets banned */
1218#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1219
Daniel Vetter99584db2012-11-14 17:14:04 +01001220 struct timer_list hangcheck_timer;
Daniel Vetter99584db2012-11-14 17:14:04 +01001221
1222 /* For reset and error_state handling. */
1223 spinlock_t lock;
1224 /* Protected by the above dev->gpu_error.lock. */
1225 struct drm_i915_error_state *first_error;
1226 struct work_struct work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001227
Chris Wilson094f9a52013-09-25 17:34:55 +01001228
1229 unsigned long missed_irq_rings;
1230
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001231 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001232 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001233 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001234 * This is a counter which gets incremented when reset is triggered,
1235 * and again when reset has been handled. So odd values (lowest bit set)
1236 * means that reset is in progress and even values that
1237 * (reset_counter >> 1):th reset was successfully completed.
1238 *
1239 * If reset is not completed succesfully, the I915_WEDGE bit is
1240 * set meaning that hardware is terminally sour and there is no
1241 * recovery. All waiters on the reset_queue will be woken when
1242 * that happens.
1243 *
1244 * This counter is used by the wait_seqno code to notice that reset
1245 * event happened and it needs to restart the entire ioctl (since most
1246 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001247 *
1248 * This is important for lock-free wait paths, where no contended lock
1249 * naturally enforces the correct ordering between the bail-out of the
1250 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001251 */
1252 atomic_t reset_counter;
1253
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001254#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001255#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001256
1257 /**
1258 * Waitqueue to signal when the reset has completed. Used by clients
1259 * that wait for dev_priv->mm.wedged to settle.
1260 */
1261 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001262
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02001263 /* Userspace knobs for gpu hang simulation;
1264 * combines both a ring mask, and extra flags
1265 */
1266 u32 stop_rings;
1267#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1268#define I915_STOP_RING_ALLOW_WARN (1 << 30)
Chris Wilson094f9a52013-09-25 17:34:55 +01001269
1270 /* For missed irq/seqno simulation. */
1271 unsigned int test_irq_rings;
McAulay, Alistair6689c162014-08-15 18:51:35 +01001272
1273 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1274 bool reload_in_reset;
Daniel Vetter99584db2012-11-14 17:14:04 +01001275};
1276
Zhang Ruib8efb172013-02-05 15:41:53 +08001277enum modeset_restore {
1278 MODESET_ON_LID_OPEN,
1279 MODESET_DONE,
1280 MODESET_SUSPENDED,
1281};
1282
Paulo Zanoni6acab152013-09-12 17:06:24 -03001283struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001284 /*
1285 * This is an index in the HDMI/DVI DDI buffer translation table.
1286 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1287 * populate this field.
1288 */
1289#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001290 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001291
1292 uint8_t supports_dvi:1;
1293 uint8_t supports_hdmi:1;
1294 uint8_t supports_dp:1;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001295};
1296
Pradeep Bhat83a72802014-03-28 10:14:57 +05301297enum drrs_support_type {
1298 DRRS_NOT_SUPPORTED = 0,
1299 STATIC_DRRS_SUPPORT = 1,
1300 SEAMLESS_DRRS_SUPPORT = 2
1301};
1302
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001303struct intel_vbt_data {
1304 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1305 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1306
1307 /* Feature bits */
1308 unsigned int int_tv_support:1;
1309 unsigned int lvds_dither:1;
1310 unsigned int lvds_vbt:1;
1311 unsigned int int_crt_support:1;
1312 unsigned int lvds_use_ssc:1;
1313 unsigned int display_clock_mode:1;
1314 unsigned int fdi_rx_polarity_inverted:1;
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301315 unsigned int has_mipi:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001316 int lvds_ssc_freq;
1317 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1318
Pradeep Bhat83a72802014-03-28 10:14:57 +05301319 enum drrs_support_type drrs_type;
1320
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001321 /* eDP */
1322 int edp_rate;
1323 int edp_lanes;
1324 int edp_preemphasis;
1325 int edp_vswing;
1326 bool edp_initialized;
1327 bool edp_support;
1328 int edp_bpp;
1329 struct edp_power_seq edp_pps;
1330
Jani Nikulaf00076d2013-12-14 20:38:29 -02001331 struct {
1332 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001333 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001334 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001335 u8 min_brightness; /* min_brightness/255 of max */
Jani Nikulaf00076d2013-12-14 20:38:29 -02001336 } backlight;
1337
Shobhit Kumard17c5442013-08-27 15:12:25 +03001338 /* MIPI DSI */
1339 struct {
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301340 u16 port;
Shobhit Kumard17c5442013-08-27 15:12:25 +03001341 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301342 struct mipi_config *config;
1343 struct mipi_pps_data *pps;
1344 u8 seq_version;
1345 u32 size;
1346 u8 *data;
1347 u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001348 } dsi;
1349
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001350 int crt_ddc_pin;
1351
1352 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001353 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001354
1355 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001356};
1357
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001358enum intel_ddb_partitioning {
1359 INTEL_DDB_PART_1_2,
1360 INTEL_DDB_PART_5_6, /* IVB+ */
1361};
1362
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001363struct intel_wm_level {
1364 bool enable;
1365 uint32_t pri_val;
1366 uint32_t spr_val;
1367 uint32_t cur_val;
1368 uint32_t fbc_val;
1369};
1370
Imre Deak820c1982013-12-17 14:46:36 +02001371struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001372 uint32_t wm_pipe[3];
1373 uint32_t wm_lp[3];
1374 uint32_t wm_lp_spr[3];
1375 uint32_t wm_linetime[3];
1376 bool enable_fbc_wm;
1377 enum intel_ddb_partitioning partitioning;
1378};
1379
Paulo Zanonic67a4702013-08-19 13:18:09 -03001380/*
Paulo Zanoni765dab62014-03-07 20:08:18 -03001381 * This struct helps tracking the state needed for runtime PM, which puts the
1382 * device in PCI D3 state. Notice that when this happens, nothing on the
1383 * graphics device works, even register access, so we don't get interrupts nor
1384 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001385 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001386 * Every piece of our code that needs to actually touch the hardware needs to
1387 * either call intel_runtime_pm_get or call intel_display_power_get with the
1388 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001389 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001390 * Our driver uses the autosuspend delay feature, which means we'll only really
1391 * suspend if we stay with zero refcount for a certain amount of time. The
1392 * default value is currently very conservative (see intel_init_runtime_pm), but
1393 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001394 *
1395 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1396 * goes back to false exactly before we reenable the IRQs. We use this variable
1397 * to check if someone is trying to enable/disable IRQs while they're supposed
1398 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001399 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001400 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001401 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001402 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001403struct i915_runtime_pm {
1404 bool suspended;
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001405 bool _irqs_disabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001406};
1407
Daniel Vetter926321d2013-10-16 13:30:34 +02001408enum intel_pipe_crc_source {
1409 INTEL_PIPE_CRC_SOURCE_NONE,
1410 INTEL_PIPE_CRC_SOURCE_PLANE1,
1411 INTEL_PIPE_CRC_SOURCE_PLANE2,
1412 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001413 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001414 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1415 INTEL_PIPE_CRC_SOURCE_TV,
1416 INTEL_PIPE_CRC_SOURCE_DP_B,
1417 INTEL_PIPE_CRC_SOURCE_DP_C,
1418 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001419 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001420 INTEL_PIPE_CRC_SOURCE_MAX,
1421};
1422
Shuang He8bf1e9f2013-10-15 18:55:27 +01001423struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001424 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001425 uint32_t crc[5];
1426};
1427
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001428#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001429struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001430 spinlock_t lock;
1431 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001432 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001433 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001434 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001435 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001436};
1437
Daniel Vetterf99d7062014-06-19 16:01:59 +02001438struct i915_frontbuffer_tracking {
1439 struct mutex lock;
1440
1441 /*
1442 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1443 * scheduled flips.
1444 */
1445 unsigned busy_bits;
1446 unsigned flip_bits;
1447};
1448
Jani Nikula77fec552014-03-31 14:27:22 +03001449struct drm_i915_private {
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001450 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +00001451 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001452
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001453 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001454
1455 int relative_constants_mode;
1456
1457 void __iomem *regs;
1458
Chris Wilson907b28c2013-07-19 20:36:52 +01001459 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001460
1461 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1462
Daniel Vetter28c70f12012-12-01 13:53:45 +01001463
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001464 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1465 * controller on different i2c buses. */
1466 struct mutex gmbus_mutex;
1467
1468 /**
1469 * Base address of the gmbus and gpio block.
1470 */
1471 uint32_t gpio_mmio_base;
1472
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301473 /* MMIO base address for MIPI regs */
1474 uint32_t mipi_mmio_base;
1475
Daniel Vetter28c70f12012-12-01 13:53:45 +01001476 wait_queue_head_t gmbus_wait_queue;
1477
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001478 struct pci_dev *bridge_dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001479 struct intel_engine_cs ring[I915_NUM_RINGS];
Ben Widawsky3e789982014-06-30 09:53:37 -07001480 struct drm_i915_gem_object *semaphore_obj;
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001481 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001482
Daniel Vetterba8286f2014-09-11 07:43:25 +02001483 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001484 struct resource mch_res;
1485
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001486 /* protects the irq masks */
1487 spinlock_t irq_lock;
1488
Sourab Gupta84c33a62014-06-02 16:47:17 +05301489 /* protects the mmio flip data */
1490 spinlock_t mmio_flip_lock;
1491
Imre Deakf8b79e52014-03-04 19:23:07 +02001492 bool display_irqs_enabled;
1493
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001494 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1495 struct pm_qos_request pm_qos;
1496
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001497 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +01001498 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001499
1500 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001501 union {
1502 u32 irq_mask;
1503 u32 de_irq_mask[I915_MAX_PIPES];
1504 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001505 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001506 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301507 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001508 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001509
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001510 struct work_struct hotplug_work;
Egbert Eichb543fb02013-04-16 13:36:54 +02001511 struct {
1512 unsigned long hpd_last_jiffies;
1513 int hpd_cnt;
1514 enum {
1515 HPD_ENABLED = 0,
1516 HPD_DISABLED = 1,
1517 HPD_MARK_DISABLED = 2
1518 } hpd_mark;
1519 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +02001520 u32 hpd_event_bits;
Imre Deak63237512014-08-18 15:37:02 +03001521 struct delayed_work hotplug_reenable_work;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001522
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001523 struct i915_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301524 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001525 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001526 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001527
1528 /* overlay */
1529 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001530
Jani Nikula58c68772013-11-08 16:48:54 +02001531 /* backlight registers and fields in struct intel_panel */
1532 spinlock_t backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001533
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001534 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001535 bool no_aux_handshake;
1536
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001537 /* protects panel power sequencer state */
1538 struct mutex pps_mutex;
1539
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001540 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1541 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1542 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1543
1544 unsigned int fsb_freq, mem_freq, is_ddr3;
Imre Deakd60c4472014-03-27 17:45:10 +02001545 unsigned int vlv_cdclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001546
Daniel Vetter645416f2013-09-02 16:22:25 +02001547 /**
1548 * wq - Driver workqueue for GEM.
1549 *
1550 * NOTE: Work items scheduled here are not allowed to grab any modeset
1551 * locks, for otherwise the flushing done in the pageflip code will
1552 * result in deadlocks.
1553 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001554 struct workqueue_struct *wq;
1555
1556 /* Display functions */
1557 struct drm_i915_display_funcs display;
1558
1559 /* PCH chipset type */
1560 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001561 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001562
1563 unsigned long quirks;
1564
Zhang Ruib8efb172013-02-05 15:41:53 +08001565 enum modeset_restore modeset_restore;
1566 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001567
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001568 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky0260c422014-03-22 22:47:21 -07001569 struct i915_gtt gtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001570
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001571 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001572 DECLARE_HASHTABLE(mm_structs, 7);
1573 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001574
Daniel Vetter87813422012-05-02 11:49:32 +02001575 /* Kernel Modesetting */
1576
yakui_zhao9b9d1722009-05-31 17:17:17 +08001577 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001578
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001579 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1580 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001581 wait_queue_head_t pending_flip_queue;
1582
Daniel Vetterc4597872013-10-21 21:04:07 +02001583#ifdef CONFIG_DEBUG_FS
1584 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1585#endif
1586
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001587 int num_shared_dpll;
1588 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001589 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001590
Arun Siluvery888b5992014-08-26 14:44:51 +01001591 /*
1592 * workarounds are currently applied at different places and
1593 * changes are being done to consolidate them so exact count is
1594 * not clear at this point, use a max value for now.
1595 */
1596#define I915_MAX_WA_REGS 16
1597 struct {
1598 u32 addr;
1599 u32 value;
1600 /* bitmask representing WA bits */
1601 u32 mask;
1602 } intel_wa_regs[I915_MAX_WA_REGS];
1603 u32 num_wa_regs;
1604
Jesse Barnes652c3932009-08-17 13:31:43 -07001605 /* Reclocking support */
1606 bool render_reclock_avail;
1607 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001608 /* indicates the reduced downclock for LVDS*/
1609 int lvds_downclock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001610
1611 struct i915_frontbuffer_tracking fb_tracking;
1612
Jesse Barnes652c3932009-08-17 13:31:43 -07001613 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001614
Zhenyu Wangc48044112009-12-17 14:48:43 +08001615 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001616
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001617 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001618
Ben Widawsky59124502013-07-04 11:02:05 -07001619 /* Cannot be determined by PCIID. You must always read a register. */
1620 size_t ellc_size;
1621
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001622 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001623 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001624
Daniel Vetter20e4d402012-08-08 23:35:39 +02001625 /* ilk-only ips/rps state. Everything in here is protected by the global
1626 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001627 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001628
Imre Deak83c00f552013-10-25 17:36:47 +03001629 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001630
Rodrigo Vivia031d702013-10-03 16:15:06 -03001631 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001632
Daniel Vetter99584db2012-11-14 17:14:04 +01001633 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001634
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001635 struct drm_i915_gem_object *vlv_pctx;
1636
Daniel Vetter4520f532013-10-09 09:18:51 +02001637#ifdef CONFIG_DRM_I915_FBDEV
Dave Airlie8be48d92010-03-30 05:34:14 +00001638 /* list of fbdev register on this device */
1639 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001640 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02001641#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001642
1643 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001644 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001645
Ben Widawsky254f9652012-06-04 14:42:42 -07001646 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001647 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001648
Damien Lespiau3e683202012-12-11 18:48:29 +00001649 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001650
Daniel Vetter842f1c82014-03-10 10:01:44 +01001651 u32 suspend_count;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001652 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001653 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001654
Ville Syrjälä53615a52013-08-01 16:18:50 +03001655 struct {
1656 /*
1657 * Raw watermark latency values:
1658 * in 0.1us units for WM0,
1659 * in 0.5us units for WM1+.
1660 */
1661 /* primary */
1662 uint16_t pri_latency[5];
1663 /* sprite */
1664 uint16_t spr_latency[5];
1665 /* cursor */
1666 uint16_t cur_latency[5];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001667
1668 /* current hardware state */
Imre Deak820c1982013-12-17 14:46:36 +02001669 struct ilk_wm_values hw;
Ville Syrjälä53615a52013-08-01 16:18:50 +03001670 } wm;
1671
Paulo Zanoni8a187452013-12-06 20:32:13 -02001672 struct i915_runtime_pm pm;
1673
Dave Airlie13cf5502014-06-18 11:29:35 +10001674 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1675 u32 long_hpd_port_mask;
1676 u32 short_hpd_port_mask;
1677 struct work_struct dig_port_work;
1678
Dave Airlie0e32b392014-05-02 14:02:48 +10001679 /*
1680 * if we get a HPD irq from DP and a HPD irq from non-DP
1681 * the non-DP HPD could block the workqueue on a mode config
1682 * mutex getting, that userspace may have taken. However
1683 * userspace is waiting on the DP workqueue to run which is
1684 * blocked behind the non-DP one.
1685 */
1686 struct workqueue_struct *dp_wq;
1687
Ville Syrjälä69769f92014-08-15 01:22:08 +03001688 uint32_t bios_vgacntr;
1689
Daniel Vetter231f42a2012-11-02 19:55:05 +01001690 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1691 * here! */
1692 struct i915_dri1_state dri1;
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001693 /* Old ums support infrastructure, same warning applies. */
1694 struct i915_ums_state ums;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001695
Oscar Mateoa83014d2014-07-24 17:04:21 +01001696 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1697 struct {
1698 int (*do_execbuf)(struct drm_device *dev, struct drm_file *file,
1699 struct intel_engine_cs *ring,
1700 struct intel_context *ctx,
1701 struct drm_i915_gem_execbuffer2 *args,
1702 struct list_head *vmas,
1703 struct drm_i915_gem_object *batch_obj,
1704 u64 exec_start, u32 flags);
1705 int (*init_rings)(struct drm_device *dev);
1706 void (*cleanup_ring)(struct intel_engine_cs *ring);
1707 void (*stop_ring)(struct intel_engine_cs *ring);
1708 } gt;
1709
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001710 /*
1711 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1712 * will be rejected. Instead look for a better place.
1713 */
Jani Nikula77fec552014-03-31 14:27:22 +03001714};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001715
Chris Wilson2c1792a2013-08-01 18:39:55 +01001716static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1717{
1718 return dev->dev_private;
1719}
1720
Chris Wilsonb4519512012-05-11 14:29:30 +01001721/* Iterate over initialised rings */
1722#define for_each_ring(ring__, dev_priv__, i__) \
1723 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1724 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1725
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001726enum hdmi_force_audio {
1727 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1728 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1729 HDMI_AUDIO_AUTO, /* trust EDID */
1730 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1731};
1732
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001733#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001734
Chris Wilson37e680a2012-06-07 15:38:42 +01001735struct drm_i915_gem_object_ops {
1736 /* Interface between the GEM object and its backing storage.
1737 * get_pages() is called once prior to the use of the associated set
1738 * of pages before to binding them into the GTT, and put_pages() is
1739 * called after we no longer need them. As we expect there to be
1740 * associated cost with migrating pages between the backing storage
1741 * and making them available for the GPU (e.g. clflush), we may hold
1742 * onto the pages after they are no longer referenced by the GPU
1743 * in case they may be used again shortly (for example migrating the
1744 * pages to a different memory domain within the GTT). put_pages()
1745 * will therefore most likely be called when the object itself is
1746 * being released or under memory pressure (where we attempt to
1747 * reap pages for the shrinker).
1748 */
1749 int (*get_pages)(struct drm_i915_gem_object *);
1750 void (*put_pages)(struct drm_i915_gem_object *);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001751 int (*dmabuf_export)(struct drm_i915_gem_object *);
1752 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01001753};
1754
Daniel Vettera071fa02014-06-18 23:28:09 +02001755/*
1756 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1757 * considered to be the frontbuffer for the given plane interface-vise. This
1758 * doesn't mean that the hw necessarily already scans it out, but that any
1759 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1760 *
1761 * We have one bit per pipe and per scanout plane type.
1762 */
1763#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1764#define INTEL_FRONTBUFFER_BITS \
1765 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1766#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1767 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1768#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1769 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1770#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1771 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1772#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1773 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02001774#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1775 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02001776
Eric Anholt673a3942008-07-30 12:06:12 -07001777struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001778 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001779
Chris Wilson37e680a2012-06-07 15:38:42 +01001780 const struct drm_i915_gem_object_ops *ops;
1781
Ben Widawsky2f633152013-07-17 12:19:03 -07001782 /** List of VMAs backed by this object */
1783 struct list_head vma_list;
1784
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001785 /** Stolen memory for this object, instead of being backed by shmem. */
1786 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07001787 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001788
Chris Wilson69dc4982010-10-19 10:36:51 +01001789 struct list_head ring_list;
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02001790 /** Used in execbuf to temporarily hold a ref */
1791 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07001792
1793 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001794 * This is set if the object is on the active lists (has pending
1795 * rendering and so a non-zero seqno), and is not set if it i s on
1796 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001797 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001798 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001799
1800 /**
1801 * This is set if the object has been written to since last bound
1802 * to the GTT
1803 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001804 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001805
1806 /**
1807 * Fence register bits (if any) for this object. Will be set
1808 * as needed when mapped into the GTT.
1809 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001810 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001811 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001812
1813 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001814 * Advice: are the backing pages purgeable?
1815 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001816 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001817
1818 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001819 * Current tiling mode for the object.
1820 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001821 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001822 /**
1823 * Whether the tiling parameters for the currently associated fence
1824 * register have changed. Note that for the purposes of tracking
1825 * tiling changes we also treat the unfenced register, the register
1826 * slot that the object occupies whilst it executes a fenced
1827 * command (such as BLT on gen2/3), as a "fence".
1828 */
1829 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001830
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001831 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001832 * Is the object at the current location in the gtt mappable and
1833 * fenceable? Used to avoid costly recalculations.
1834 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001835 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001836
1837 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001838 * Whether the current gtt mapping needs to be mappable (and isn't just
1839 * mappable by accident). Track pin and fault separate for a more
1840 * accurate mappable working set.
1841 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001842 unsigned int fault_mappable:1;
1843 unsigned int pin_mappable:1;
Chris Wilsoncc98b412013-08-09 12:25:09 +01001844 unsigned int pin_display:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001845
Chris Wilsoncaea7472010-11-12 13:53:37 +00001846 /*
Akash Goel24f3a8c2014-06-17 10:59:42 +05301847 * Is the object to be mapped as read-only to the GPU
1848 * Only honoured if hardware has relevant pte bit
1849 */
1850 unsigned long gt_ro:1;
Chris Wilson651d7942013-08-08 14:41:10 +01001851 unsigned int cache_level:3;
Chris Wilson93dfb402011-03-29 16:59:50 -07001852
Daniel Vetter7bddb012012-02-09 17:15:47 +01001853 unsigned int has_aliasing_ppgtt_mapping:1;
Daniel Vetter74898d72012-02-15 23:50:22 +01001854 unsigned int has_global_gtt_mapping:1;
Chris Wilson9da3da62012-06-01 15:20:22 +01001855 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001856
Daniel Vettera071fa02014-06-18 23:28:09 +02001857 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1858
Chris Wilson9da3da62012-06-01 15:20:22 +01001859 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001860 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001861
Daniel Vetter1286ff72012-05-10 15:25:09 +02001862 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001863 void *dma_buf_vmapping;
1864 int vmapping_count;
1865
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001866 struct intel_engine_cs *ring;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001867
Chris Wilson1c293ea2012-04-17 15:31:27 +01001868 /** Breadcrumb of last rendering to the buffer. */
Chris Wilson0201f1e2012-07-20 12:41:01 +01001869 uint32_t last_read_seqno;
1870 uint32_t last_write_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001871 /** Breadcrumb of last fenced GPU access to the buffer. */
1872 uint32_t last_fenced_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001873
Daniel Vetter778c3542010-05-13 11:49:44 +02001874 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001875 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07001876
Daniel Vetter80075d42013-10-09 21:23:52 +02001877 /** References from framebuffers, locks out tiling changes. */
1878 unsigned long framebuffer_references;
1879
Eric Anholt280b7132009-03-12 16:56:27 -07001880 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01001881 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07001882
Jesse Barnes79e53942008-11-07 14:24:08 -08001883 /** User space pin count and filp owning the pin */
Daniel Vetteraa5f8022013-10-10 14:46:37 +02001884 unsigned long user_pin_count;
Jesse Barnes79e53942008-11-07 14:24:08 -08001885 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +10001886
1887 /** for phy allocated objects */
Daniel Vetterba8286f2014-09-11 07:43:25 +02001888 struct drm_dma_handle *phys_handle;
Eric Anholt673a3942008-07-30 12:06:12 -07001889
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001890 union {
1891 struct i915_gem_userptr {
1892 uintptr_t ptr;
1893 unsigned read_only :1;
1894 unsigned workers :4;
1895#define I915_GEM_USERPTR_MAX_WORKERS 15
1896
Chris Wilsonad46cb52014-08-07 14:20:40 +01001897 struct i915_mm_struct *mm;
1898 struct i915_mmu_object *mmu_object;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001899 struct work_struct *work;
1900 } userptr;
1901 };
1902};
Daniel Vetter62b8b212010-04-09 19:05:08 +00001903#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01001904
Daniel Vettera071fa02014-06-18 23:28:09 +02001905void i915_gem_track_fb(struct drm_i915_gem_object *old,
1906 struct drm_i915_gem_object *new,
1907 unsigned frontbuffer_bits);
1908
Eric Anholt673a3942008-07-30 12:06:12 -07001909/**
1910 * Request queue structure.
1911 *
1912 * The request queue allows us to note sequence numbers that have been emitted
1913 * and may be associated with active buffers to be retired.
1914 *
1915 * By keeping this list, we can avoid having to do questionable
1916 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1917 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1918 */
1919struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +08001920 /** On Which ring this request was generated */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001921 struct intel_engine_cs *ring;
Zou Nan hai852835f2010-05-21 09:08:56 +08001922
Eric Anholt673a3942008-07-30 12:06:12 -07001923 /** GEM sequence number associated with this request. */
1924 uint32_t seqno;
1925
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001926 /** Position in the ringbuffer of the start of the request */
1927 u32 head;
1928
1929 /** Position in the ringbuffer of the end of the request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00001930 u32 tail;
1931
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001932 /** Context related to this request */
Oscar Mateo273497e2014-05-22 14:13:37 +01001933 struct intel_context *ctx;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001934
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001935 /** Batch buffer related to this request if any */
1936 struct drm_i915_gem_object *batch_obj;
1937
Eric Anholt673a3942008-07-30 12:06:12 -07001938 /** Time at which this request was emitted, in jiffies. */
1939 unsigned long emitted_jiffies;
1940
Eric Anholtb9624422009-06-03 07:27:35 +00001941 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07001942 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00001943
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001944 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001945 /** file_priv list entry for this request */
1946 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001947};
1948
1949struct drm_i915_file_private {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001950 struct drm_i915_private *dev_priv;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02001951 struct drm_file *file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001952
Eric Anholt673a3942008-07-30 12:06:12 -07001953 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08001954 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00001955 struct list_head request_list;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001956 struct delayed_work idle_work;
Eric Anholt673a3942008-07-30 12:06:12 -07001957 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07001958 struct idr context_idr;
Mika Kuoppalae59ec132013-06-12 12:35:28 +03001959
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001960 atomic_t rps_wait_boost;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001961 struct intel_engine_cs *bsd_ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001962};
1963
Brad Volkin351e3db2014-02-18 10:15:46 -08001964/*
1965 * A command that requires special handling by the command parser.
1966 */
1967struct drm_i915_cmd_descriptor {
1968 /*
1969 * Flags describing how the command parser processes the command.
1970 *
1971 * CMD_DESC_FIXED: The command has a fixed length if this is set,
1972 * a length mask if not set
1973 * CMD_DESC_SKIP: The command is allowed but does not follow the
1974 * standard length encoding for the opcode range in
1975 * which it falls
1976 * CMD_DESC_REJECT: The command is never allowed
1977 * CMD_DESC_REGISTER: The command should be checked against the
1978 * register whitelist for the appropriate ring
1979 * CMD_DESC_MASTER: The command is allowed if the submitting process
1980 * is the DRM master
1981 */
1982 u32 flags;
1983#define CMD_DESC_FIXED (1<<0)
1984#define CMD_DESC_SKIP (1<<1)
1985#define CMD_DESC_REJECT (1<<2)
1986#define CMD_DESC_REGISTER (1<<3)
1987#define CMD_DESC_BITMASK (1<<4)
1988#define CMD_DESC_MASTER (1<<5)
1989
1990 /*
1991 * The command's unique identification bits and the bitmask to get them.
1992 * This isn't strictly the opcode field as defined in the spec and may
1993 * also include type, subtype, and/or subop fields.
1994 */
1995 struct {
1996 u32 value;
1997 u32 mask;
1998 } cmd;
1999
2000 /*
2001 * The command's length. The command is either fixed length (i.e. does
2002 * not include a length field) or has a length field mask. The flag
2003 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2004 * a length mask. All command entries in a command table must include
2005 * length information.
2006 */
2007 union {
2008 u32 fixed;
2009 u32 mask;
2010 } length;
2011
2012 /*
2013 * Describes where to find a register address in the command to check
2014 * against the ring's register whitelist. Only valid if flags has the
2015 * CMD_DESC_REGISTER bit set.
2016 */
2017 struct {
2018 u32 offset;
2019 u32 mask;
2020 } reg;
2021
2022#define MAX_CMD_DESC_BITMASKS 3
2023 /*
2024 * Describes command checks where a particular dword is masked and
2025 * compared against an expected value. If the command does not match
2026 * the expected value, the parser rejects it. Only valid if flags has
2027 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2028 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08002029 *
2030 * If the check specifies a non-zero condition_mask then the parser
2031 * only performs the check when the bits specified by condition_mask
2032 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08002033 */
2034 struct {
2035 u32 offset;
2036 u32 mask;
2037 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08002038 u32 condition_offset;
2039 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08002040 } bits[MAX_CMD_DESC_BITMASKS];
2041};
2042
2043/*
2044 * A table of commands requiring special handling by the command parser.
2045 *
2046 * Each ring has an array of tables. Each table consists of an array of command
2047 * descriptors, which must be sorted with command opcodes in ascending order.
2048 */
2049struct drm_i915_cmd_table {
2050 const struct drm_i915_cmd_descriptor *table;
2051 int count;
2052};
2053
Chris Wilsondbbe9122014-08-09 19:18:43 +01002054/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
Chris Wilson7312e2d2014-08-13 12:14:12 +01002055#define __I915__(p) ({ \
2056 struct drm_i915_private *__p; \
2057 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2058 __p = (struct drm_i915_private *)p; \
2059 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2060 __p = to_i915((struct drm_device *)p); \
2061 else \
2062 BUILD_BUG(); \
2063 __p; \
2064})
Chris Wilsondbbe9122014-08-09 19:18:43 +01002065#define INTEL_INFO(p) (&__I915__(p)->info)
Chris Wilson87f1f462014-08-09 19:18:42 +01002066#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08002067
Chris Wilson87f1f462014-08-09 19:18:42 +01002068#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2069#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08002070#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002071#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08002072#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Chris Wilson87f1f462014-08-09 19:18:42 +01002073#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2074#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08002075#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2076#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2077#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Chris Wilson87f1f462014-08-09 19:18:42 +01002078#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08002079#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002080#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2081#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08002082#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2083#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Chris Wilson87f1f462014-08-09 19:18:42 +01002084#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07002085#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Chris Wilson87f1f462014-08-09 19:18:42 +01002086#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2087 INTEL_DEVID(dev) == 0x0152 || \
2088 INTEL_DEVID(dev) == 0x015a)
2089#define IS_SNB_GT1(dev) (INTEL_DEVID(dev) == 0x0102 || \
2090 INTEL_DEVID(dev) == 0x0106 || \
2091 INTEL_DEVID(dev) == 0x010A)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07002092#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Ville Syrjälä6df40272014-04-09 13:28:00 +03002093#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03002094#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Ville Syrjälä8179f1f2014-04-09 13:27:59 +03002095#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08002096#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03002097#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002098 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002099#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002100 ((INTEL_DEVID(dev) & 0xf) == 0x2 || \
2101 (INTEL_DEVID(dev) & 0xf) == 0x6 || \
2102 (INTEL_DEVID(dev) & 0xf) == 0xe))
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002103#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002104 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002105#define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Rodrigo Vivi94353732013-08-28 16:45:46 -03002106#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002107 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002108/* ULX machines are also considered ULT. */
Chris Wilson87f1f462014-08-09 19:18:42 +01002109#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2110 INTEL_DEVID(dev) == 0x0A1E)
Ben Widawskyb833d682013-08-23 16:00:07 -07002111#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08002112
Jesse Barnes85436692011-04-06 12:11:14 -07002113/*
2114 * The genX designation typically refers to the render engine, so render
2115 * capability related checks should use IS_GEN, while display and other checks
2116 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2117 * chips, etc.).
2118 */
Zou Nan haicae58522010-11-09 17:17:32 +08002119#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2120#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2121#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2122#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2123#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07002124#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07002125#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Damien Lespiaub71252d2013-02-13 15:27:24 +00002126#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
Zou Nan haicae58522010-11-09 17:17:32 +08002127
Ben Widawsky73ae4782013-10-15 10:02:57 -07002128#define RENDER_RING (1<<RCS)
2129#define BSD_RING (1<<VCS)
2130#define BLT_RING (1<<BCS)
2131#define VEBOX_RING (1<<VECS)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002132#define BSD2_RING (1<<VCS2)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002133#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002134#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002135#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2136#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2137#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2138#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
2139 to_i915(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08002140#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2141
Ben Widawsky254f9652012-06-04 14:42:42 -07002142#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Oscar Mateod7f621e2014-07-24 17:04:49 +01002143#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
Jesse Barnes7365fb72014-05-29 14:33:21 -07002144#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >= 6)
2145#define HAS_PPGTT(dev) (INTEL_INFO(dev)->gen >= 7 && !IS_GEN8(dev))
Jesse Barnes692ef702014-08-05 07:51:18 -07002146#define USES_PPGTT(dev) (i915.enable_ppgtt)
2147#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002148
Chris Wilson05394f32010-11-08 19:18:58 +00002149#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08002150#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2151
Daniel Vetterb45305f2012-12-17 16:21:27 +01002152/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2153#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002154/*
2155 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2156 * even when in MSI mode. This results in spurious interrupt warnings if the
2157 * legacy irq no. is shared with another device. The kernel then disables that
2158 * interrupt source and so prevents the other device from working properly.
2159 */
2160#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2161#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002162
Zou Nan haicae58522010-11-09 17:17:32 +08002163/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2164 * rows, which changed the alignment requirements and fence programming.
2165 */
2166#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2167 IS_I915GM(dev)))
2168#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2169#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2170#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08002171#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2172#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002173
2174#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2175#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002176#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002177
Ben Widawsky2a114cc2013-11-02 21:07:47 -07002178#define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002179
Damien Lespiaudd93be52013-04-22 18:40:39 +01002180#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002181#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Ben Widawskyed8546a2013-11-04 22:45:05 -08002182#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03002183#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
Imre Deakfd7f8cc2014-04-14 20:41:30 +03002184 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002185
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002186#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2187#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2188#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2189#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2190#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2191#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2192
Chris Wilson2c1792a2013-08-01 18:39:55 +01002193#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03002194#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08002195#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2196#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07002197#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03002198#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002199
Sonika Jindal5fafe292014-07-21 15:23:38 +05302200#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2201
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002202/* DPF == dynamic parity feature */
2203#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2204#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002205
Ben Widawskyc8735b02012-09-07 19:43:39 -07002206#define GT_FREQUENCY_MULTIPLIER 50
2207
Chris Wilson05394f32010-11-08 19:18:58 +00002208#include "i915_trace.h"
2209
Rob Clarkbaa70942013-08-02 13:27:49 -04002210extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10002211extern int i915_max_ioctl;
2212
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10002213extern int i915_suspend(struct drm_device *dev, pm_message_t state);
2214extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002215extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2216extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2217
Jani Nikulad330a952014-01-21 11:24:25 +02002218/* i915_params.c */
2219struct i915_params {
2220 int modeset;
2221 int panel_ignore_lid;
2222 unsigned int powersave;
2223 int semaphores;
2224 unsigned int lvds_downclock;
2225 int lvds_channel_mode;
2226 int panel_use_ssc;
2227 int vbt_sdvo_panel_type;
2228 int enable_rc6;
2229 int enable_fbc;
Jani Nikulad330a952014-01-21 11:24:25 +02002230 int enable_ppgtt;
Oscar Mateo127f1002014-07-24 17:04:11 +01002231 int enable_execlists;
Jani Nikulad330a952014-01-21 11:24:25 +02002232 int enable_psr;
2233 unsigned int preliminary_hw_support;
2234 int disable_power_well;
2235 int enable_ips;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002236 int invert_brightness;
Brad Volkin351e3db2014-02-18 10:15:46 -08002237 int enable_cmd_parser;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002238 /* leave bools at the end to not create holes */
2239 bool enable_hangcheck;
2240 bool fastboot;
Jani Nikulad330a952014-01-21 11:24:25 +02002241 bool prefault_disable;
2242 bool reset;
Damien Lespiaua0bae572014-02-10 17:20:55 +00002243 bool disable_display;
Daniel Vetter7a10dfa2014-04-01 09:33:47 +02002244 bool disable_vtd_wa;
Sourab Gupta84c33a62014-06-02 16:47:17 +05302245 int use_mmio_flip;
Paulo Zanoni59781182014-07-16 17:49:29 -03002246 bool mmio_debug;
Jani Nikulad330a952014-01-21 11:24:25 +02002247};
2248extern struct i915_params i915 __read_mostly;
2249
Linus Torvalds1da177e2005-04-16 15:20:36 -07002250 /* i915_dma.c */
Daniel Vetterd05c6172012-04-26 23:28:09 +02002251void i915_update_dri1_breadcrumb(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002252extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11002253extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002254extern int i915_driver_unload(struct drm_device *);
John Harrison2885f6a2014-06-26 18:23:52 +01002255extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002256extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10002257extern void i915_driver_preclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002258 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002259extern void i915_driver_postclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002260 struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002261extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002262#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002263extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2264 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002265#endif
Eric Anholt673a3942008-07-30 12:06:12 -07002266extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00002267 struct drm_clip_rect *box,
2268 int DR1, int DR4);
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07002269extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02002270extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002271extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2272extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2273extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2274extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002275int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Imre Deak1d0d3432014-08-18 14:42:44 +03002276void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002277
Linus Torvalds1da177e2005-04-16 15:20:36 -07002278/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002279void i915_queue_hangcheck(struct drm_device *dev);
Mika Kuoppala58174462014-02-25 17:11:26 +02002280__printf(3, 4)
2281void i915_handle_error(struct drm_device *dev, bool wedged,
2282 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002283
Deepak S76c3552f2014-01-30 23:08:16 +05302284void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
2285 int new_delay);
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002286extern void intel_irq_init(struct drm_device *dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01002287extern void intel_hpd_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002288
2289extern void intel_uncore_sanitize(struct drm_device *dev);
Imre Deak10018602014-06-06 12:59:39 +03002290extern void intel_uncore_early_sanitize(struct drm_device *dev,
2291 bool restore_forcewake);
Chris Wilson907b28c2013-07-19 20:36:52 +01002292extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002293extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01002294extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07002295extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002296
Keith Packard7c463582008-11-04 02:03:27 -08002297void
Jani Nikula50227e12014-03-31 14:27:21 +03002298i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002299 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002300
2301void
Jani Nikula50227e12014-03-31 14:27:21 +03002302i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002303 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002304
Imre Deakf8b79e52014-03-04 19:23:07 +02002305void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2306void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2307
Eric Anholt673a3942008-07-30 12:06:12 -07002308/* i915_gem.c */
2309int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2310 struct drm_file *file_priv);
2311int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2312 struct drm_file *file_priv);
2313int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2314 struct drm_file *file_priv);
2315int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2316 struct drm_file *file_priv);
2317int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2318 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002319int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2320 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002321int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2322 struct drm_file *file_priv);
2323int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2324 struct drm_file *file_priv);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01002325void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2326 struct intel_engine_cs *ring);
2327void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2328 struct drm_file *file,
2329 struct intel_engine_cs *ring,
2330 struct drm_i915_gem_object *obj);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002331int i915_gem_ringbuffer_submission(struct drm_device *dev,
2332 struct drm_file *file,
2333 struct intel_engine_cs *ring,
2334 struct intel_context *ctx,
2335 struct drm_i915_gem_execbuffer2 *args,
2336 struct list_head *vmas,
2337 struct drm_i915_gem_object *batch_obj,
2338 u64 exec_start, u32 flags);
Eric Anholt673a3942008-07-30 12:06:12 -07002339int i915_gem_execbuffer(struct drm_device *dev, void *data,
2340 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002341int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2342 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002343int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2344 struct drm_file *file_priv);
2345int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2346 struct drm_file *file_priv);
2347int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2348 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002349int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2350 struct drm_file *file);
2351int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2352 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002353int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2354 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002355int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2356 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002357int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2358 struct drm_file *file_priv);
2359int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2360 struct drm_file *file_priv);
2361int i915_gem_set_tiling(struct drm_device *dev, void *data,
2362 struct drm_file *file_priv);
2363int i915_gem_get_tiling(struct drm_device *dev, void *data,
2364 struct drm_file *file_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002365int i915_gem_init_userptr(struct drm_device *dev);
2366int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2367 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002368int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2369 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002370int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2371 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002372void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002373void *i915_gem_object_alloc(struct drm_device *dev);
2374void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002375void i915_gem_object_init(struct drm_i915_gem_object *obj,
2376 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002377struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2378 size_t size);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002379void i915_init_vm(struct drm_i915_private *dev_priv,
2380 struct i915_address_space *vm);
Eric Anholt673a3942008-07-30 12:06:12 -07002381void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002382void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002383
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002384#define PIN_MAPPABLE 0x1
2385#define PIN_NONBLOCK 0x2
Daniel Vetterbf3d1492014-02-14 14:01:12 +01002386#define PIN_GLOBAL 0x4
Chris Wilsond23db882014-05-23 08:48:08 +02002387#define PIN_OFFSET_BIAS 0x8
2388#define PIN_OFFSET_MASK (~4095)
Chris Wilson20217462010-11-23 15:26:33 +00002389int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07002390 struct i915_address_space *vm,
Chris Wilson20217462010-11-23 15:26:33 +00002391 uint32_t alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02002392 uint64_t flags);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002393int __must_check i915_vma_unbind(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00002394int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002395void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002396void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002397void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002398
Brad Volkin4c914c02014-02-18 10:15:45 -08002399int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2400 int *needs_clflush);
2401
Chris Wilson37e680a2012-06-07 15:38:42 +01002402int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01002403static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2404{
Imre Deak67d5a502013-02-18 19:28:02 +02002405 struct sg_page_iter sg_iter;
Chris Wilson1cf83782012-10-10 12:11:52 +01002406
Imre Deak67d5a502013-02-18 19:28:02 +02002407 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
Imre Deak2db76d72013-03-26 15:14:18 +02002408 return sg_page_iter_page(&sg_iter);
Imre Deak67d5a502013-02-18 19:28:02 +02002409
2410 return NULL;
Chris Wilson9da3da62012-06-01 15:20:22 +01002411}
Chris Wilsona5570172012-09-04 21:02:54 +01002412static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2413{
2414 BUG_ON(obj->pages == NULL);
2415 obj->pages_pin_count++;
2416}
2417static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2418{
2419 BUG_ON(obj->pages_pin_count == 0);
2420 obj->pages_pin_count--;
2421}
2422
Chris Wilson54cf91d2010-11-25 18:00:26 +00002423int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002424int i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002425 struct intel_engine_cs *to);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002426void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002427 struct intel_engine_cs *ring);
Dave Airlieff72145b2011-02-07 12:16:14 +10002428int i915_gem_dumb_create(struct drm_file *file_priv,
2429 struct drm_device *dev,
2430 struct drm_mode_create_dumb *args);
2431int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2432 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002433/**
2434 * Returns true if seq1 is later than seq2.
2435 */
2436static inline bool
2437i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2438{
2439 return (int32_t)(seq1 - seq2) >= 0;
2440}
2441
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002442int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2443int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01002444int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002445int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00002446
Daniel Vetterd8ffa602014-05-13 12:11:26 +02002447bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2448void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002449
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002450struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002451i915_gem_find_active_request(struct intel_engine_cs *ring);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002452
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002453bool i915_gem_retire_requests(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002454void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01002455int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002456 bool interruptible);
Sourab Gupta84c33a62014-06-02 16:47:17 +05302457int __must_check i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno);
2458
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002459static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2460{
2461 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002462 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002463}
2464
2465static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2466{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002467 return atomic_read(&error->reset_counter) & I915_WEDGED;
2468}
2469
2470static inline u32 i915_reset_count(struct i915_gpu_error *error)
2471{
2472 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002473}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002474
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002475static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2476{
2477 return dev_priv->gpu_error.stop_rings == 0 ||
2478 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2479}
2480
2481static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2482{
2483 return dev_priv->gpu_error.stop_rings == 0 ||
2484 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2485}
2486
Chris Wilson069efc12010-09-30 16:53:18 +01002487void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01002488bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002489int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01002490int __must_check i915_gem_init(struct drm_device *dev);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002491int i915_gem_init_rings(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002492int __must_check i915_gem_init_hw(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002493int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002494void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002495void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002496int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01002497int __must_check i915_gem_suspend(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002498int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002499 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002500 struct drm_i915_gem_object *batch_obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002501 u32 *seqno);
2502#define i915_add_request(ring, seqno) \
Dan Carpenter854c94a2013-06-18 10:29:58 +03002503 __i915_add_request(ring, NULL, NULL, seqno)
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002504int __must_check i915_wait_seqno(struct intel_engine_cs *ring,
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002505 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002506int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00002507int __must_check
2508i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2509 bool write);
2510int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02002511i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2512int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002513i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2514 u32 alignment,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002515 struct intel_engine_cs *pipelined);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002516void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
Chris Wilson00731152014-05-21 12:42:56 +01002517int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01002518 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002519int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00002520void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002521
Chris Wilson467cffb2011-03-07 10:42:03 +00002522uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02002523i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2524uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02002525i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2526 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00002527
Chris Wilsone4ffd172011-04-04 09:44:39 +01002528int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2529 enum i915_cache_level cache_level);
2530
Daniel Vetter1286ff72012-05-10 15:25:09 +02002531struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2532 struct dma_buf *dma_buf);
2533
2534struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2535 struct drm_gem_object *gem_obj, int flags);
2536
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002537void i915_gem_restore_fences(struct drm_device *dev);
2538
Ben Widawskya70a3142013-07-31 16:59:56 -07002539unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2540 struct i915_address_space *vm);
2541bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2542bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2543 struct i915_address_space *vm);
2544unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2545 struct i915_address_space *vm);
2546struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2547 struct i915_address_space *vm);
Ben Widawskyaccfef22013-08-14 11:38:35 +02002548struct i915_vma *
2549i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2550 struct i915_address_space *vm);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002551
2552struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002553static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2554 struct i915_vma *vma;
2555 list_for_each_entry(vma, &obj->vma_list, vma_link)
2556 if (vma->pin_count > 0)
2557 return true;
2558 return false;
2559}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002560
Ben Widawskya70a3142013-07-31 16:59:56 -07002561/* Some GGTT VM helpers */
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002562#define i915_obj_to_ggtt(obj) \
Ben Widawskya70a3142013-07-31 16:59:56 -07002563 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2564static inline bool i915_is_ggtt(struct i915_address_space *vm)
2565{
2566 struct i915_address_space *ggtt =
2567 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2568 return vm == ggtt;
2569}
2570
Daniel Vetter841cd772014-08-06 15:04:48 +02002571static inline struct i915_hw_ppgtt *
2572i915_vm_to_ppgtt(struct i915_address_space *vm)
2573{
2574 WARN_ON(i915_is_ggtt(vm));
2575
2576 return container_of(vm, struct i915_hw_ppgtt, base);
2577}
2578
2579
Ben Widawskya70a3142013-07-31 16:59:56 -07002580static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2581{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002582 return i915_gem_obj_bound(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002583}
2584
2585static inline unsigned long
2586i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2587{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002588 return i915_gem_obj_offset(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002589}
2590
2591static inline unsigned long
2592i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2593{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002594 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002595}
Ben Widawskyc37e2202013-07-31 16:59:58 -07002596
2597static inline int __must_check
2598i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2599 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002600 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07002601{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002602 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2603 alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07002604}
Ben Widawskya70a3142013-07-31 16:59:56 -07002605
Daniel Vetterb2871102014-02-14 14:01:19 +01002606static inline int
2607i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2608{
2609 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2610}
2611
2612void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2613
Ben Widawsky254f9652012-06-04 14:42:42 -07002614/* i915_gem_context.c */
Ben Widawsky8245be32013-11-06 13:56:29 -02002615int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07002616void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002617void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08002618int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08002619int i915_gem_context_enable(struct drm_i915_private *dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -07002620void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002621int i915_switch_context(struct intel_engine_cs *ring,
Oscar Mateo273497e2014-05-22 14:13:37 +01002622 struct intel_context *to);
2623struct intel_context *
Ben Widawsky41bde552013-12-06 14:11:21 -08002624i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002625void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002626struct drm_i915_gem_object *
2627i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
Oscar Mateo273497e2014-05-22 14:13:37 +01002628static inline void i915_gem_context_reference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002629{
Chris Wilson691e6412014-04-09 09:07:36 +01002630 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002631}
2632
Oscar Mateo273497e2014-05-22 14:13:37 +01002633static inline void i915_gem_context_unreference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002634{
Chris Wilson691e6412014-04-09 09:07:36 +01002635 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002636}
2637
Oscar Mateo273497e2014-05-22 14:13:37 +01002638static inline bool i915_gem_context_is_default(const struct intel_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002639{
Oscar Mateo821d66d2014-07-03 16:28:00 +01002640 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002641}
2642
Ben Widawsky84624812012-06-04 14:42:54 -07002643int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2644 struct drm_file *file);
2645int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2646 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002647
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002648/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07002649int __must_check i915_gem_evict_something(struct drm_device *dev,
2650 struct i915_address_space *vm,
2651 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002652 unsigned alignment,
2653 unsigned cache_level,
Chris Wilsond23db882014-05-23 08:48:08 +02002654 unsigned long start,
2655 unsigned long end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002656 unsigned flags);
Ben Widawsky68c8c172013-09-11 14:57:50 -07002657int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilson6c085a72012-08-20 11:40:46 +02002658int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002659
Ben Widawsky0260c422014-03-22 22:47:21 -07002660/* belongs in i915_gem_gtt.h */
Eric Anholt673a3942008-07-30 12:06:12 -07002661static inline void i915_gem_chipset_flush(struct drm_device *dev)
2662{
Chris Wilson05394f32010-11-08 19:18:58 +00002663 if (INTEL_INFO(dev)->gen < 6)
2664 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01002665}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08002666
Chris Wilson9797fbf2012-04-24 15:47:39 +01002667/* i915_gem_stolen.c */
2668int i915_gem_init_stolen(struct drm_device *dev);
Ben Widawsky5e59f712014-06-30 10:41:24 -07002669int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
Chris Wilson11be49e2012-11-15 11:32:20 +00002670void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002671void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002672struct drm_i915_gem_object *
2673i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08002674struct drm_i915_gem_object *
2675i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2676 u32 stolen_offset,
2677 u32 gtt_offset,
2678 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002679
Eric Anholt673a3942008-07-30 12:06:12 -07002680/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01002681static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00002682{
Jani Nikula50227e12014-03-31 14:27:21 +03002683 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsone9b73c62012-12-03 21:03:14 +00002684
2685 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2686 obj->tiling_mode != I915_TILING_NONE;
2687}
2688
Eric Anholt673a3942008-07-30 12:06:12 -07002689void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Eric Anholt280b7132009-03-12 16:56:27 -07002690void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2691void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002692
2693/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01002694#if WATCH_LISTS
2695int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002696#else
Chris Wilson23bc5982010-09-29 16:10:57 +01002697#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07002698#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002699
Ben Gamari20172632009-02-17 20:08:50 -05002700/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04002701int i915_debugfs_init(struct drm_minor *minor);
2702void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002703#ifdef CONFIG_DEBUG_FS
Damien Lespiau07144422013-10-15 18:55:40 +01002704void intel_display_crc_init(struct drm_device *dev);
2705#else
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002706static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01002707#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03002708
2709/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002710__printf(2, 3)
2711void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03002712int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2713 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03002714int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01002715 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03002716 size_t count, loff_t pos);
2717static inline void i915_error_state_buf_release(
2718 struct drm_i915_error_state_buf *eb)
2719{
2720 kfree(eb->buf);
2721}
Mika Kuoppala58174462014-02-25 17:11:26 +02002722void i915_capture_error_state(struct drm_device *dev, bool wedge,
2723 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03002724void i915_error_state_get(struct drm_device *dev,
2725 struct i915_error_state_file_priv *error_priv);
2726void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2727void i915_destroy_error_state(struct drm_device *dev);
2728
2729void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01002730const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05002731
Brad Volkin351e3db2014-02-18 10:15:46 -08002732/* i915_cmd_parser.c */
Brad Volkind728c8e2014-02-18 10:15:56 -08002733int i915_cmd_parser_get_version(void);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002734int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
2735void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
2736bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
2737int i915_parse_cmds(struct intel_engine_cs *ring,
Brad Volkin351e3db2014-02-18 10:15:46 -08002738 struct drm_i915_gem_object *batch_obj,
2739 u32 batch_start_offset,
2740 bool is_master);
2741
Jesse Barnes317c35d2008-08-25 15:11:06 -07002742/* i915_suspend.c */
2743extern int i915_save_state(struct drm_device *dev);
2744extern int i915_restore_state(struct drm_device *dev);
2745
Daniel Vetterd8157a32013-01-25 17:53:20 +01002746/* i915_ums.c */
2747void i915_save_display_reg(struct drm_device *dev);
2748void i915_restore_display_reg(struct drm_device *dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002749
Ben Widawsky0136db582012-04-10 21:17:01 -07002750/* i915_sysfs.c */
2751void i915_setup_sysfs(struct drm_device *dev_priv);
2752void i915_teardown_sysfs(struct drm_device *dev_priv);
2753
Chris Wilsonf899fc62010-07-20 15:44:45 -07002754/* intel_i2c.c */
2755extern int intel_setup_gmbus(struct drm_device *dev);
2756extern void intel_teardown_gmbus(struct drm_device *dev);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002757static inline bool intel_gmbus_is_port_valid(unsigned port)
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002758{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08002759 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002760}
2761
2762extern struct i2c_adapter *intel_gmbus_get_adapter(
2763 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01002764extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2765extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002766static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01002767{
2768 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2769}
Chris Wilsonf899fc62010-07-20 15:44:45 -07002770extern void intel_i2c_reset(struct drm_device *dev);
2771
Chris Wilson3b617962010-08-24 09:02:58 +01002772/* intel_opregion.c */
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002773struct intel_encoder;
Chris Wilson44834a62010-08-19 16:09:23 +01002774#ifdef CONFIG_ACPI
Lv Zheng27d50c82013-12-06 16:52:05 +08002775extern int intel_opregion_setup(struct drm_device *dev);
Chris Wilson44834a62010-08-19 16:09:23 +01002776extern void intel_opregion_init(struct drm_device *dev);
2777extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01002778extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002779extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2780 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002781extern int intel_opregion_notify_adapter(struct drm_device *dev,
2782 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04002783#else
Lv Zheng27d50c82013-12-06 16:52:05 +08002784static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
Chris Wilson44834a62010-08-19 16:09:23 +01002785static inline void intel_opregion_init(struct drm_device *dev) { return; }
2786static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01002787static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002788static inline int
2789intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2790{
2791 return 0;
2792}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002793static inline int
2794intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2795{
2796 return 0;
2797}
Len Brown65e082c2008-10-24 17:18:10 -04002798#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01002799
Jesse Barnes723bfd72010-10-07 16:01:13 -07002800/* intel_acpi.c */
2801#ifdef CONFIG_ACPI
2802extern void intel_register_dsm_handler(void);
2803extern void intel_unregister_dsm_handler(void);
2804#else
2805static inline void intel_register_dsm_handler(void) { return; }
2806static inline void intel_unregister_dsm_handler(void) { return; }
2807#endif /* CONFIG_ACPI */
2808
Jesse Barnes79e53942008-11-07 14:24:08 -08002809/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02002810extern void intel_modeset_init_hw(struct drm_device *dev);
Imre Deak7d708ee2013-04-17 14:04:50 +03002811extern void intel_modeset_suspend_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002812extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01002813extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002814extern void intel_modeset_cleanup(struct drm_device *dev);
Imre Deak4932e2c2014-02-11 17:12:48 +02002815extern void intel_connector_unregister(struct intel_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10002816extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01002817extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2818 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01002819extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02002820extern void i915_redisable_vga_power_on(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04002821extern bool intel_fbc_enabled(struct drm_device *dev);
Rodrigo Vivic5ad0112014-08-04 03:51:38 -07002822extern void gen8_fbc_sw_flush(struct drm_device *dev, u32 value);
Chris Wilson43a95392011-07-08 12:22:36 +01002823extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002824extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02002825extern void intel_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002826extern void gen6_set_rps(struct drm_device *dev, u8 val);
Daisy Sunc76bb612014-08-11 11:08:38 -07002827extern void bdw_software_turbo(struct drm_device *dev);
2828extern void gen8_flip_interrupt(struct drm_device *dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002829extern void valleyview_set_rps(struct drm_device *dev, u8 val);
Imre Deak5209b1f2014-07-01 12:36:17 +03002830extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
2831 bool enable);
Akshay Joshi0206e352011-08-16 15:34:10 -04002832extern void intel_detect_pch(struct drm_device *dev);
2833extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07002834extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08002835
Ben Widawsky2911a352012-04-05 14:47:36 -07002836extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07002837int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2838 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02002839int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2840 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07002841
Sourab Gupta84c33a62014-06-02 16:47:17 +05302842void intel_notify_mmio_flip(struct intel_engine_cs *ring);
2843
Chris Wilson6ef3d422010-08-04 20:26:07 +01002844/* overlay */
2845extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002846extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2847 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002848
2849extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002850extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002851 struct drm_device *dev,
2852 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01002853
Ben Widawskyb7287d82011-04-25 11:22:22 -07002854/* On SNB platform, before reading ring registers forcewake bit
2855 * must be set to prevent GT core from power down and stale values being
2856 * returned.
2857 */
Deepak Sc8d9a592013-11-23 14:55:42 +05302858void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2859void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
Paulo Zanonie998c402014-02-21 13:52:26 -03002860void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07002861
Ben Widawsky42c05262012-09-26 10:34:00 -07002862int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2863int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002864
2865/* intel_sideband.c */
Jani Nikula64936252013-05-22 15:36:20 +03002866u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2867void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2868u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002869u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2870void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2871u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2872void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2873u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2874void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08002875u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2876void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002877u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2878void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002879u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2880void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002881u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2882 enum intel_sbi_destination destination);
2883void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2884 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05302885u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2886void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002887
Ville Syrjälä2ec38152013-11-05 22:42:29 +02002888int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2889int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
Ben Widawsky42c05262012-09-26 10:34:00 -07002890
Deepak Sc8d9a592013-11-23 14:55:42 +05302891#define FORCEWAKE_RENDER (1 << 0)
2892#define FORCEWAKE_MEDIA (1 << 1)
2893#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2894
2895
Ben Widawsky0b274482013-10-04 21:22:51 -07002896#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2897#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00002898
Ben Widawsky0b274482013-10-04 21:22:51 -07002899#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2900#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2901#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2902#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002903
Ben Widawsky0b274482013-10-04 21:22:51 -07002904#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2905#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2906#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2907#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002908
Chris Wilson698b3132014-03-21 13:16:43 +00002909/* Be very careful with read/write 64-bit values. On 32-bit machines, they
2910 * will be implemented using 2 32-bit writes in an arbitrary order with
2911 * an arbitrary delay between them. This can cause the hardware to
2912 * act upon the intermediate value, possibly leading to corruption and
2913 * machine death. You have been warned.
2914 */
Ben Widawsky0b274482013-10-04 21:22:51 -07002915#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2916#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08002917
Chris Wilson50877442014-03-21 12:41:53 +00002918#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
2919 u32 upper = I915_READ(upper_reg); \
2920 u32 lower = I915_READ(lower_reg); \
2921 u32 tmp = I915_READ(upper_reg); \
2922 if (upper != tmp) { \
2923 upper = tmp; \
2924 lower = I915_READ(lower_reg); \
2925 WARN_ON(I915_READ(upper_reg) != upper); \
2926 } \
2927 (u64)upper << 32 | lower; })
2928
Zou Nan haicae58522010-11-09 17:17:32 +08002929#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2930#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2931
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002932/* "Broadcast RGB" property */
2933#define INTEL_BROADCAST_RGB_AUTO 0
2934#define INTEL_BROADCAST_RGB_FULL 1
2935#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08002936
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002937static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2938{
Sonika Jindal92e23b92014-07-21 15:23:40 +05302939 if (IS_VALLEYVIEW(dev))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002940 return VLV_VGACNTRL;
Sonika Jindal92e23b92014-07-21 15:23:40 +05302941 else if (INTEL_INFO(dev)->gen >= 5)
2942 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002943 else
2944 return VGACNTRL;
2945}
2946
Ville Syrjälä2bb46292013-02-22 16:12:51 +02002947static inline void __user *to_user_ptr(u64 address)
2948{
2949 return (void __user *)(uintptr_t)address;
2950}
2951
Imre Deakdf977292013-05-21 20:03:17 +03002952static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2953{
2954 unsigned long j = msecs_to_jiffies(m);
2955
2956 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2957}
2958
2959static inline unsigned long
2960timespec_to_jiffies_timeout(const struct timespec *value)
2961{
2962 unsigned long j = timespec_to_jiffies(value);
2963
2964 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2965}
2966
Paulo Zanonidce56b32013-12-19 14:29:40 -02002967/*
2968 * If you need to wait X milliseconds between events A and B, but event B
2969 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2970 * when event A happened, then just before event B you call this function and
2971 * pass the timestamp as the first argument, and X as the second argument.
2972 */
2973static inline void
2974wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
2975{
Imre Deakec5e0cf2014-01-29 13:25:40 +02002976 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02002977
2978 /*
2979 * Don't re-read the value of "jiffies" every time since it may change
2980 * behind our back and break the math.
2981 */
2982 tmp_jiffies = jiffies;
2983 target_jiffies = timestamp_jiffies +
2984 msecs_to_jiffies_timeout(to_wait_ms);
2985
2986 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02002987 remaining_jiffies = target_jiffies - tmp_jiffies;
2988 while (remaining_jiffies)
2989 remaining_jiffies =
2990 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002991 }
2992}
2993
Linus Torvalds1da177e2005-04-16 15:20:36 -07002994#endif