blob: 17f71748afdaed5724d318b471f174393bcbe104 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Simon Pilgrimb13961d2016-06-11 14:34:10 +000034 ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1",
35 "v" # NumElts # "i1"));
36
Adam Nemet5ed17da2014-08-21 19:50:07 +000037 // The GPR register class that can hold the write mask. Use GR8 for fewer
38 // than 8 elements. Use shift-right and equal to work around the lack of
39 // !lt in tablegen.
40 RegisterClass MRC =
41 !cast<RegisterClass>("GR" #
42 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
43
44 // Suffix used in the instruction mnemonic.
45 string Suffix = suffix;
46
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000047 // VTName is a string name for vector VT. For vector types it will be
48 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
49 // It is a little bit complex for scalar types, where NumElts = 1.
50 // In this case we build v4f32 or v2f64
51 string VTName = "v" # !if (!eq (NumElts, 1),
52 !if (!eq (EltVT.Size, 32), 4,
53 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000054
Adam Nemet5ed17da2014-08-21 19:50:07 +000055 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 string EltTypeName = !cast<string>(EltVT);
59 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
61 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000062
63 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000065
66 // Size of RC in bits, e.g. 512 for VR512.
67 int Size = VT.Size;
68
69 // The corresponding memory operand, e.g. i512mem for VR512.
70 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000071 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
72
73 // Load patterns
74 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
75 // due to load promotion during legalization
76 PatFrag LdFrag = !cast<PatFrag>("load" #
77 !if (!eq (TypeVariantName, "i"),
78 !if (!eq (Size, 128), "v2i64",
79 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000080 !if (!eq (Size, 512), "v8i64",
81 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000082
83 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000084 !if (!eq (TypeVariantName, "i"),
85 !if (!eq (Size, 128), "v2i64",
86 !if (!eq (Size, 256), "v4i64",
87 !if (!eq (Size, 512), "v8i64",
88 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000089
Robert Khasanov2ea081d2014-08-25 14:49:34 +000090 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000091
92 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000093 // Note: For EltSize < 32, FloatVT is illegal and TableGen
94 // fails to compile, so we choose FloatVT = VT
95 ValueType FloatVT = !cast<ValueType>(
96 !if (!eq (!srl(EltSize,5),0),
97 VTName,
98 !if (!eq(TypeVariantName, "i"),
99 "v" # NumElts # "f" # EltSize,
100 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000101
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000102 ValueType IntVT = !cast<ValueType>(
103 !if (!eq (!srl(EltSize,5),0),
104 VTName,
105 !if (!eq(TypeVariantName, "f"),
106 "v" # NumElts # "i" # EltSize,
107 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000108 // The string to specify embedded broadcast in assembly.
109 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000110
Adam Nemet449b3f02014-10-15 23:42:09 +0000111 // 8-bit compressed displacement tuple/subvector format. This is only
112 // defined for NumElts <= 8.
113 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
114 !cast<CD8VForm>("CD8VT" # NumElts), ?);
115
Adam Nemet55536c62014-09-25 23:48:45 +0000116 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
117 !if (!eq (Size, 256), sub_ymm, ?));
118
119 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
120 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
121 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000122
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000123 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
124
Craig Topperabe80cc2016-08-28 06:06:28 +0000125 // A vector tye of the same width with element type i64. This is used to
126 // create patterns for logic ops.
127 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
128
Adam Nemet09377232014-10-08 23:25:31 +0000129 // A vector type of the same width with element type i32. This is used to
130 // create the canonical constant zero node ImmAllZerosV.
131 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
132 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000133
134 string ZSuffix = !if (!eq (Size, 128), "Z128",
135 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000136}
137
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000138def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
139def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000140def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
141def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000142def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
143def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000144
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000145// "x" in v32i8x_info means RC = VR256X
146def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
147def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
148def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
149def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000150def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
151def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000152
153def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
154def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
155def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
156def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000157def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
158def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000159
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000160// We map scalar types to the smallest (128-bit) vector type
161// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000162def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
163def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000164def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
165def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
166
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000167class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
168 X86VectorVTInfo i128> {
169 X86VectorVTInfo info512 = i512;
170 X86VectorVTInfo info256 = i256;
171 X86VectorVTInfo info128 = i128;
172}
173
174def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
175 v16i8x_info>;
176def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
177 v8i16x_info>;
178def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
179 v4i32x_info>;
180def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
181 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000182def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
183 v4f32x_info>;
184def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
185 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000186
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000187// This multiclass generates the masking variants from the non-masking
188// variant. It only provides the assembly pieces for the masking variants.
189// It assumes custom ISel patterns for masking which can be provided as
190// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000191multiclass AVX512_maskable_custom<bits<8> O, Format F,
192 dag Outs,
193 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
194 string OpcodeStr,
195 string AttSrcAsm, string IntelSrcAsm,
196 list<dag> Pattern,
197 list<dag> MaskingPattern,
198 list<dag> ZeroMaskingPattern,
199 string MaskingConstraint = "",
200 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000201 bit IsCommutable = 0,
202 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000203 let isCommutable = IsCommutable in
204 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000205 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000206 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000207 Pattern, itin>;
208
209 // Prefer over VMOV*rrk Pat<>
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000210 let AddedComplexity = 20, isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000211 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000212 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
213 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000214 MaskingPattern, itin>,
215 EVEX_K {
216 // In case of the 3src subclass this is overridden with a let.
217 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000218 }
219
220 // Zero mask does not add any restrictions to commute operands transformation.
221 // So, it is Ok to use IsCommutable instead of IsKCommutable.
222 let AddedComplexity = 30, isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000223 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000224 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
225 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000226 ZeroMaskingPattern,
227 itin>,
228 EVEX_KZ;
229}
230
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000231
Adam Nemet34801422014-10-08 23:25:39 +0000232// Common base class of AVX512_maskable and AVX512_maskable_3src.
233multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
234 dag Outs,
235 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
236 string OpcodeStr,
237 string AttSrcAsm, string IntelSrcAsm,
238 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000239 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000240 string MaskingConstraint = "",
241 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000242 bit IsCommutable = 0,
243 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000244 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
245 AttSrcAsm, IntelSrcAsm,
246 [(set _.RC:$dst, RHS)],
247 [(set _.RC:$dst, MaskingRHS)],
248 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000249 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000250 MaskingConstraint, NoItinerary, IsCommutable,
251 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000252
Adam Nemet2e91ee52014-08-14 17:13:19 +0000253// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000254// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000255// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000256multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
257 dag Outs, dag Ins, string OpcodeStr,
258 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000259 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000260 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000261 bit IsCommutable = 0, bit IsKCommutable = 0,
262 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000263 AVX512_maskable_common<O, F, _, Outs, Ins,
264 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
265 !con((ins _.KRCWM:$mask), Ins),
266 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000267 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000268 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000269
270// This multiclass generates the unconditional/non-masking, the masking and
271// the zero-masking variant of the scalar instruction.
272multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
273 dag Outs, dag Ins, string OpcodeStr,
274 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000275 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000276 InstrItinClass itin = NoItinerary,
277 bit IsCommutable = 0> :
278 AVX512_maskable_common<O, F, _, Outs, Ins,
279 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
280 !con((ins _.KRCWM:$mask), Ins),
281 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000282 (X86selects _.KRCWM:$mask, RHS, _.RC:$src0),
283 X86selects, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000284
Adam Nemet34801422014-10-08 23:25:39 +0000285// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000286// ($src1) is already tied to $dst so we just use that for the preserved
287// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
288// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000289multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
290 dag Outs, dag NonTiedIns, string OpcodeStr,
291 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim916485c2016-08-18 11:22:22 +0000292 dag RHS, bit IsCommutable = 0,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000293 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000294 AVX512_maskable_common<O, F, _, Outs,
295 !con((ins _.RC:$src1), NonTiedIns),
296 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
297 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
298 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000299 (vselect _.KRCWM:$mask, RHS, _.RC:$src1),
300 vselect, "", NoItinerary, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000301
Igor Breger15820b02015-07-01 13:24:28 +0000302multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
303 dag Outs, dag NonTiedIns, string OpcodeStr,
304 string AttSrcAsm, string IntelSrcAsm,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000305 dag RHS, bit IsCommutable = 0,
306 bit IsKCommutable = 0> :
Igor Breger15820b02015-07-01 13:24:28 +0000307 AVX512_maskable_common<O, F, _, Outs,
308 !con((ins _.RC:$src1), NonTiedIns),
309 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
310 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
311 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000312 (X86selects _.KRCWM:$mask, RHS, _.RC:$src1),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000313 X86selects, "", NoItinerary, IsCommutable,
314 IsKCommutable>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000315
Adam Nemet34801422014-10-08 23:25:39 +0000316multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
317 dag Outs, dag Ins,
318 string OpcodeStr,
319 string AttSrcAsm, string IntelSrcAsm,
320 list<dag> Pattern> :
321 AVX512_maskable_custom<O, F, Outs, Ins,
322 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
323 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000324 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000325 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000326
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000327
328// Instruction with mask that puts result in mask register,
329// like "compare" and "vptest"
330multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
331 dag Outs,
332 dag Ins, dag MaskingIns,
333 string OpcodeStr,
334 string AttSrcAsm, string IntelSrcAsm,
335 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000336 list<dag> MaskingPattern,
337 bit IsCommutable = 0> {
338 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000339 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000340 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
341 "$dst, "#IntelSrcAsm#"}",
342 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000343
344 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000345 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
346 "$dst {${mask}}, "#IntelSrcAsm#"}",
347 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000348}
349
350multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
351 dag Outs,
352 dag Ins, dag MaskingIns,
353 string OpcodeStr,
354 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000355 dag RHS, dag MaskingRHS,
356 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000357 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
358 AttSrcAsm, IntelSrcAsm,
359 [(set _.KRC:$dst, RHS)],
Craig Topper225da2c2016-08-27 05:22:15 +0000360 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000361
362multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
363 dag Outs, dag Ins, string OpcodeStr,
364 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000365 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000366 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
367 !con((ins _.KRCWM:$mask), Ins),
368 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper225da2c2016-08-27 05:22:15 +0000369 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000370
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000371multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
372 dag Outs, dag Ins, string OpcodeStr,
373 string AttSrcAsm, string IntelSrcAsm> :
374 AVX512_maskable_custom_cmp<O, F, Outs,
375 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000376 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000377
Craig Topperabe80cc2016-08-28 06:06:28 +0000378// This multiclass generates the unconditional/non-masking, the masking and
379// the zero-masking variant of the vector instruction. In the masking case, the
380// perserved vector elements come from a new dummy input operand tied to $dst.
381multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
382 dag Outs, dag Ins, string OpcodeStr,
383 string AttSrcAsm, string IntelSrcAsm,
384 dag RHS, dag MaskedRHS,
385 InstrItinClass itin = NoItinerary,
386 bit IsCommutable = 0, SDNode Select = vselect> :
387 AVX512_maskable_custom<O, F, Outs, Ins,
388 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
389 !con((ins _.KRCWM:$mask), Ins),
390 OpcodeStr, AttSrcAsm, IntelSrcAsm,
391 [(set _.RC:$dst, RHS)],
392 [(set _.RC:$dst,
393 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
394 [(set _.RC:$dst,
395 (Select _.KRCWM:$mask, MaskedRHS,
396 _.ImmAllZerosV))],
397 "$src0 = $dst", itin, IsCommutable>;
398
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000399// Bitcasts between 512-bit vector types. Return the original type since
Craig Topper2388b462016-06-03 04:15:27 +0000400// no instruction is needed for the conversion.
401def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
402def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
403def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
404def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
405def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
406def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
407def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
408def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
409def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
410def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
411def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
412def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
413def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
414def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
415def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
416def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
417def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
418def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
419def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
420def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
421def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
422def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
423def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
424def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
425def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
426def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
427def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
428def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
429def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
430def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
431def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000432
Craig Topper9d9251b2016-05-08 20:10:20 +0000433// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
434// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
435// swizzled by ExecutionDepsFix to pxor.
436// We set canFoldAsLoad because this can be converted to a constant-pool
437// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000438let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000439 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000440def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000441 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000442def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
443 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000444}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000445
Craig Toppere5ce84a2016-05-08 21:33:53 +0000446let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000447 isPseudo = 1, Predicates = [HasVLX], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000448def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
449 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
450def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
451 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
452}
453
Craig Topperadd9cc62016-12-18 06:23:14 +0000454// Alias instructions that map fld0 to xorps for sse or vxorps for avx.
455// This is expanded by ExpandPostRAPseudos.
456let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
457 isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasVLX, HasDQI] in {
458 def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "",
459 [(set FR32X:$dst, fp32imm0)]>;
460 def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "",
461 [(set FR64X:$dst, fpimm0)]>;
462}
463
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000464//===----------------------------------------------------------------------===//
465// AVX-512 - VECTOR INSERT
466//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000467multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
468 PatFrag vinsert_insert> {
Craig Toppere1cac152016-06-07 07:27:54 +0000469 let ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000470 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
471 (ins To.RC:$src1, From.RC:$src2, i32u8imm:$src3),
472 "vinsert" # From.EltTypeName # "x" # From.NumElts,
473 "$src3, $src2, $src1", "$src1, $src2, $src3",
474 (vinsert_insert:$src3 (To.VT To.RC:$src1),
475 (From.VT From.RC:$src2),
476 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000477
Igor Breger0ede3cb2015-09-20 06:52:42 +0000478 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
479 (ins To.RC:$src1, From.MemOp:$src2, i32u8imm:$src3),
480 "vinsert" # From.EltTypeName # "x" # From.NumElts,
481 "$src3, $src2, $src1", "$src1, $src2, $src3",
482 (vinsert_insert:$src3 (To.VT To.RC:$src1),
483 (From.VT (bitconvert (From.LdFrag addr:$src2))),
484 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
485 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000486 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000487}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000488
Igor Breger0ede3cb2015-09-20 06:52:42 +0000489multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
490 X86VectorVTInfo To, PatFrag vinsert_insert,
491 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
492 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000493 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000494 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
495 (To.VT (!cast<Instruction>(InstrStr#"rr")
496 To.RC:$src1, From.RC:$src2,
497 (INSERT_get_vinsert_imm To.RC:$ins)))>;
498
499 def : Pat<(vinsert_insert:$ins
500 (To.VT To.RC:$src1),
501 (From.VT (bitconvert (From.LdFrag addr:$src2))),
502 (iPTR imm)),
503 (To.VT (!cast<Instruction>(InstrStr#"rm")
504 To.RC:$src1, addr:$src2,
505 (INSERT_get_vinsert_imm To.RC:$ins)))>;
506 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000507}
508
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000509multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
510 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000511
512 let Predicates = [HasVLX] in
513 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
514 X86VectorVTInfo< 4, EltVT32, VR128X>,
515 X86VectorVTInfo< 8, EltVT32, VR256X>,
516 vinsert128_insert>, EVEX_V256;
517
518 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000519 X86VectorVTInfo< 4, EltVT32, VR128X>,
520 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000521 vinsert128_insert>, EVEX_V512;
522
523 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000524 X86VectorVTInfo< 4, EltVT64, VR256X>,
525 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000526 vinsert256_insert>, VEX_W, EVEX_V512;
527
528 let Predicates = [HasVLX, HasDQI] in
529 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
530 X86VectorVTInfo< 2, EltVT64, VR128X>,
531 X86VectorVTInfo< 4, EltVT64, VR256X>,
532 vinsert128_insert>, VEX_W, EVEX_V256;
533
534 let Predicates = [HasDQI] in {
535 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
536 X86VectorVTInfo< 2, EltVT64, VR128X>,
537 X86VectorVTInfo< 8, EltVT64, VR512>,
538 vinsert128_insert>, VEX_W, EVEX_V512;
539
540 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
541 X86VectorVTInfo< 8, EltVT32, VR256X>,
542 X86VectorVTInfo<16, EltVT32, VR512>,
543 vinsert256_insert>, EVEX_V512;
544 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000545}
546
Adam Nemet4e2ef472014-10-02 23:18:28 +0000547defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
548defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000549
Igor Breger0ede3cb2015-09-20 06:52:42 +0000550// Codegen pattern with the alternative types,
551// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
552defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
553 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
554defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
555 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
556
557defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
558 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
559defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
560 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
561
562defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
563 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
564defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
565 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
566
567// Codegen pattern with the alternative types insert VEC128 into VEC256
568defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
569 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
570defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
571 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
572// Codegen pattern with the alternative types insert VEC128 into VEC512
573defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
574 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
575defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
576 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
577// Codegen pattern with the alternative types insert VEC256 into VEC512
578defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
579 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
580defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
581 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
582
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000583// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000584let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000585def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000586 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000587 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000588 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000589 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000590def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000591 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000592 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000593 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000594 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
595 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper43973152016-10-09 06:41:47 +0000596}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000597
598//===----------------------------------------------------------------------===//
599// AVX-512 VECTOR EXTRACT
600//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000601
Igor Breger7f69a992015-09-10 12:54:54 +0000602multiclass vextract_for_size<int Opcode,
Craig Topperd4e58072016-10-31 05:55:57 +0000603 X86VectorVTInfo From, X86VectorVTInfo To,
604 PatFrag vextract_extract,
605 SDNodeXForm EXTRACT_get_vextract_imm> {
Igor Breger7f69a992015-09-10 12:54:54 +0000606
607 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
608 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
609 // vextract_extract), we interesting only in patterns without mask,
610 // intrinsics pattern match generated bellow.
611 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
612 (ins From.RC:$src1, i32u8imm:$idx),
613 "vextract" # To.EltTypeName # "x" # To.NumElts,
614 "$idx, $src1", "$src1, $idx",
615 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
616 (iPTR imm)))]>,
617 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000618 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
619 (ins To.MemOp:$dst, From.RC:$src1, i32u8imm:$idx),
620 "vextract" # To.EltTypeName # "x" # To.NumElts #
621 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
622 [(store (To.VT (vextract_extract:$idx
623 (From.VT From.RC:$src1), (iPTR imm))),
624 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000625
Craig Toppere1cac152016-06-07 07:27:54 +0000626 let mayStore = 1, hasSideEffects = 0 in
627 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
628 (ins To.MemOp:$dst, To.KRCWM:$mask,
629 From.RC:$src1, i32u8imm:$idx),
630 "vextract" # To.EltTypeName # "x" # To.NumElts #
631 "\t{$idx, $src1, $dst {${mask}}|"
632 "$dst {${mask}}, $src1, $idx}",
633 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000634 }
Renato Golindb7ea862015-09-09 19:44:40 +0000635
Craig Topperd4e58072016-10-31 05:55:57 +0000636 def : Pat<(To.VT (vselect To.KRCWM:$mask,
637 (vextract_extract:$ext (From.VT From.RC:$src1),
638 (iPTR imm)),
639 To.RC:$src0)),
640 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
641 From.ZSuffix # "rrk")
642 To.RC:$src0, To.KRCWM:$mask, From.RC:$src1,
643 (EXTRACT_get_vextract_imm To.RC:$ext))>;
644
645 def : Pat<(To.VT (vselect To.KRCWM:$mask,
646 (vextract_extract:$ext (From.VT From.RC:$src1),
647 (iPTR imm)),
648 To.ImmAllZerosV)),
649 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
650 From.ZSuffix # "rrkz")
651 To.KRCWM:$mask, From.RC:$src1,
652 (EXTRACT_get_vextract_imm To.RC:$ext))>;
Igor Bregerac29a822015-09-09 14:35:09 +0000653}
654
Igor Bregerdefab3c2015-10-08 12:55:01 +0000655// Codegen pattern for the alternative types
656multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
657 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000658 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000659 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000660 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
661 (To.VT (!cast<Instruction>(InstrStr#"rr")
662 From.RC:$src1,
663 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000664 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
665 (iPTR imm))), addr:$dst),
666 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
667 (EXTRACT_get_vextract_imm To.RC:$ext))>;
668 }
Igor Breger7f69a992015-09-10 12:54:54 +0000669}
670
671multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Craig Topperd4e58072016-10-31 05:55:57 +0000672 ValueType EltVT64, int Opcode256> {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000673 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000674 X86VectorVTInfo<16, EltVT32, VR512>,
675 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000676 vextract128_extract,
677 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000678 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000679 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000680 X86VectorVTInfo< 8, EltVT64, VR512>,
681 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000682 vextract256_extract,
683 EXTRACT_get_vextract256_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000684 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
685 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000686 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000687 X86VectorVTInfo< 8, EltVT32, VR256X>,
688 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000689 vextract128_extract,
690 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000691 EVEX_V256, EVEX_CD8<32, CD8VT4>;
692 let Predicates = [HasVLX, HasDQI] in
693 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
694 X86VectorVTInfo< 4, EltVT64, VR256X>,
695 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000696 vextract128_extract,
697 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000698 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
699 let Predicates = [HasDQI] in {
700 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
701 X86VectorVTInfo< 8, EltVT64, VR512>,
702 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000703 vextract128_extract,
704 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000705 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
706 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
707 X86VectorVTInfo<16, EltVT32, VR512>,
708 X86VectorVTInfo< 8, EltVT32, VR256X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000709 vextract256_extract,
710 EXTRACT_get_vextract256_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000711 EVEX_V512, EVEX_CD8<32, CD8VT8>;
712 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000713}
714
Adam Nemet55536c62014-09-25 23:48:45 +0000715defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
716defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000717
Igor Bregerdefab3c2015-10-08 12:55:01 +0000718// extract_subvector codegen patterns with the alternative types.
719// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
720defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
721 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
722defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
723 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
724
725defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000726 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000727defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
728 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
729
730defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
731 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
732defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
733 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
734
Craig Topper08a68572016-05-21 22:50:04 +0000735// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000736defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
737 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
738defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
739 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
740
741// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000742defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
743 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
744defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
745 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
746// Codegen pattern with the alternative types extract VEC256 from VEC512
747defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
748 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
749defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
750 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
751
Craig Topper5f3fef82016-05-22 07:40:58 +0000752// A 128-bit subvector extract from the first 256-bit vector position
753// is a subregister copy that needs no instruction.
754def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
755 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
756def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
757 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
758def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
759 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
760def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
761 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
762def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
763 (v8i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_xmm))>;
764def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
765 (v16i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_xmm))>;
766
767// A 256-bit subvector extract from the first 256-bit vector position
768// is a subregister copy that needs no instruction.
769def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
770 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
771def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
772 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
773def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
774 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
775def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
776 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
777def : Pat<(v16i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
778 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm))>;
779def : Pat<(v32i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
780 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm))>;
781
782let AddedComplexity = 25 in { // to give priority over vinsertf128rm
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000783// A 128-bit subvector insert to the first 512-bit vector position
784// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000785def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
786 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
787def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
788 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
789def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
790 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
791def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
792 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
793def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
794 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
795def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
796 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000797
Craig Topper5f3fef82016-05-22 07:40:58 +0000798// A 256-bit subvector insert to the first 512-bit vector position
799// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000800def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000801 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000802def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000803 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000804def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000805 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000806def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000807 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000808def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000809 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000810def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000811 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Craig Toppera1041ff2016-05-22 07:40:40 +0000812}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000813
814// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +0000815def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000816 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000817 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000818 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
819 EVEX;
820
Craig Topper03b849e2016-05-21 22:50:11 +0000821def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000822 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000823 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000824 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000825 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000826
827//===---------------------------------------------------------------------===//
828// AVX-512 BROADCAST
829//---
Igor Breger131008f2016-05-01 08:40:00 +0000830// broadcast with a scalar argument.
831multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
832 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000833
Igor Breger131008f2016-05-01 08:40:00 +0000834 let isCodeGenOnly = 1 in {
835 def r_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
836 (ins SrcInfo.FRC:$src), OpcodeStr#"\t{$src, $dst|$dst, $src}",
837 [(set DestInfo.RC:$dst, (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)))]>,
838 Requires<[HasAVX512]>, T8PD, EVEX;
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000839
Igor Breger131008f2016-05-01 08:40:00 +0000840 let Constraints = "$src0 = $dst" in
841 def rk_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
842 (ins DestInfo.RC:$src0, DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
843 OpcodeStr#"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000844 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000845 (vselect DestInfo.KRCWM:$mask,
846 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
847 DestInfo.RC:$src0))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000848 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_K;
Igor Breger131008f2016-05-01 08:40:00 +0000849
850 def rkz_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
851 (ins DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
852 OpcodeStr#"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000853 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000854 (vselect DestInfo.KRCWM:$mask,
855 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
856 DestInfo.ImmAllZerosV))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000857 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_KZ;
Igor Breger131008f2016-05-01 08:40:00 +0000858 } // let isCodeGenOnly = 1 in
859}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000860
Igor Breger21296d22015-10-20 11:56:42 +0000861multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
862 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topper80934372016-07-16 03:42:59 +0000863 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger21296d22015-10-20 11:56:42 +0000864 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
865 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
866 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
867 T8PD, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000868 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +0000869 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere1cac152016-06-07 07:27:54 +0000870 (DestInfo.VT (X86VBroadcast
871 (SrcInfo.ScalarLdFrag addr:$src)))>,
872 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +0000873 }
Craig Toppere1cac152016-06-07 07:27:54 +0000874
Craig Topper80934372016-07-16 03:42:59 +0000875 def : Pat<(DestInfo.VT (X86VBroadcast
876 (SrcInfo.VT (scalar_to_vector
877 (SrcInfo.ScalarLdFrag addr:$src))))),
878 (!cast<Instruction>(NAME#DestInfo.ZSuffix#m) addr:$src)>;
879 let AddedComplexity = 20 in
880 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
881 (X86VBroadcast
882 (SrcInfo.VT (scalar_to_vector
883 (SrcInfo.ScalarLdFrag addr:$src)))),
884 DestInfo.RC:$src0)),
885 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
886 DestInfo.RC:$src0, DestInfo.KRCWM:$mask, addr:$src)>;
887 let AddedComplexity = 30 in
888 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
889 (X86VBroadcast
890 (SrcInfo.VT (scalar_to_vector
891 (SrcInfo.ScalarLdFrag addr:$src)))),
892 DestInfo.ImmAllZerosV)),
893 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mkz)
894 DestInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000895}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000896
Craig Topper80934372016-07-16 03:42:59 +0000897multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +0000898 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +0000899 let Predicates = [HasAVX512] in
900 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
901 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
902 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000903
904 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000905 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000906 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +0000907 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000908 }
909}
910
Craig Topper80934372016-07-16 03:42:59 +0000911multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
912 AVX512VLVectorVTInfo _> {
913 let Predicates = [HasAVX512] in
914 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
915 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
916 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000917
Craig Topper80934372016-07-16 03:42:59 +0000918 let Predicates = [HasVLX] in {
919 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
920 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
921 EVEX_V256;
922 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
923 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
924 EVEX_V128;
925 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000926}
Craig Topper80934372016-07-16 03:42:59 +0000927defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
928 avx512vl_f32_info>;
929defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
930 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000931
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000932def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000933 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000934def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000935 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000936
Robert Khasanovcbc57032014-12-09 16:38:41 +0000937multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
938 RegisterClass SrcRC> {
Igor Breger0aeda372016-02-07 08:30:50 +0000939 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000940 (ins SrcRC:$src),
941 "vpbroadcast"##_.Suffix, "$src", "$src",
Igor Breger0aeda372016-02-07 08:30:50 +0000942 (_.VT (X86VBroadcast SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000943}
944
Robert Khasanovcbc57032014-12-09 16:38:41 +0000945multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
946 RegisterClass SrcRC, Predicate prd> {
947 let Predicates = [prd] in
948 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
949 let Predicates = [prd, HasVLX] in {
950 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
951 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
952 }
953}
954
Igor Breger0aeda372016-02-07 08:30:50 +0000955let isCodeGenOnly = 1 in {
956defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR8,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000957 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000958defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR16,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000959 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000960}
961let isAsmParserOnly = 1 in {
962 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
963 GR32, HasBWI>;
964 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000965 GR32, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000966}
Robert Khasanovcbc57032014-12-09 16:38:41 +0000967defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
968 HasAVX512>;
969defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
970 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000971
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000972def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000973 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000974def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000975 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000976
Igor Breger21296d22015-10-20 11:56:42 +0000977// Provide aliases for broadcast from the same register class that
978// automatically does the extract.
979multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
980 X86VectorVTInfo SrcInfo> {
981 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
982 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
983 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
984}
985
986multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
987 AVX512VLVectorVTInfo _, Predicate prd> {
988 let Predicates = [prd] in {
989 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
990 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
991 EVEX_V512;
992 // Defined separately to avoid redefinition.
993 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
994 }
995 let Predicates = [prd, HasVLX] in {
996 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
997 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
998 EVEX_V256;
999 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1000 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001001 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001002}
1003
Igor Breger21296d22015-10-20 11:56:42 +00001004defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1005 avx512vl_i8_info, HasBWI>;
1006defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1007 avx512vl_i16_info, HasBWI>;
1008defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1009 avx512vl_i32_info, HasAVX512>;
1010defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1011 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001012
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001013multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1014 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001015 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001016 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1017 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001018 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001019 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001020}
1021
Craig Topperbe351ee2016-10-01 06:01:23 +00001022let Predicates = [HasVLX, HasBWI] in {
1023 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1024 // This means we'll encounter truncated i32 loads; match that here.
1025 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1026 (VPBROADCASTWZ128m addr:$src)>;
1027 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1028 (VPBROADCASTWZ256m addr:$src)>;
1029 def : Pat<(v8i16 (X86VBroadcast
1030 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1031 (VPBROADCASTWZ128m addr:$src)>;
1032 def : Pat<(v16i16 (X86VBroadcast
1033 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1034 (VPBROADCASTWZ256m addr:$src)>;
1035}
1036
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001037//===----------------------------------------------------------------------===//
1038// AVX-512 BROADCAST SUBVECTORS
1039//
1040
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001041defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1042 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001043 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001044defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1045 v16f32_info, v4f32x_info>,
1046 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1047defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1048 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001049 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001050defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1051 v8f64_info, v4f64x_info>, VEX_W,
1052 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1053
Craig Topper715ad7f2016-10-16 23:29:51 +00001054let Predicates = [HasAVX512] in {
1055def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1056 (VBROADCASTI64X4rm addr:$src)>;
1057def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1058 (VBROADCASTI64X4rm addr:$src)>;
1059
1060// Provide fallback in case the load node that is used in the patterns above
1061// is used by additional users, which prevents the pattern selection.
1062def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1063 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1064 (v8f32 VR256X:$src), 1)>;
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001065def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))),
1066 (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1067 (v4f64 VR256X:$src), 1)>;
1068def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))),
1069 (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1070 (v4i64 VR256X:$src), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001071def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1072 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1073 (v8i32 VR256X:$src), 1)>;
1074def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1075 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1076 (v16i16 VR256X:$src), 1)>;
1077def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1078 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1079 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001080
1081def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1082 (VBROADCASTI32X4rm addr:$src)>;
1083def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1084 (VBROADCASTI32X4rm addr:$src)>;
1085
1086// Provide fallback in case the load node that is used in the patterns above
1087// is used by additional users, which prevents the pattern selection.
1088def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1089 (VINSERTF64x4Zrr
1090 (VINSERTF32x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
1091 VR128X:$src, sub_xmm),
1092 VR128X:$src, 1),
1093 (EXTRACT_SUBREG
1094 (v8f64 (VINSERTF32x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
1095 VR128X:$src, sub_xmm),
1096 VR128X:$src, 1)), sub_ymm), 1)>;
1097def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1098 (VINSERTI64x4Zrr
1099 (VINSERTI32x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
1100 VR128X:$src, sub_xmm),
1101 VR128X:$src, 1),
1102 (EXTRACT_SUBREG
1103 (v8i64 (VINSERTI32x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
1104 VR128X:$src, sub_xmm),
1105 VR128X:$src, 1)), sub_ymm), 1)>;
1106
1107def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
1108 (VINSERTI64x4Zrr
1109 (VINSERTI32x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)),
1110 VR128X:$src, sub_xmm),
1111 VR128X:$src, 1),
1112 (EXTRACT_SUBREG
1113 (v32i16 (VINSERTI32x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)),
1114 VR128X:$src, sub_xmm),
1115 VR128X:$src, 1)), sub_ymm), 1)>;
1116def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
1117 (VINSERTI64x4Zrr
1118 (VINSERTI32x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)),
1119 VR128X:$src, sub_xmm),
1120 VR128X:$src, 1),
1121 (EXTRACT_SUBREG
1122 (v64i8 (VINSERTI32x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)),
1123 VR128X:$src, sub_xmm),
1124 VR128X:$src, 1)), sub_ymm), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001125}
1126
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001127let Predicates = [HasVLX] in {
1128defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1129 v8i32x_info, v4i32x_info>,
1130 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1131defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1132 v8f32x_info, v4f32x_info>,
1133 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001134
1135def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1136 (VBROADCASTI32X4Z256rm addr:$src)>;
1137def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1138 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001139
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001140// Provide fallback in case the load node that is used in the patterns above
1141// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001142def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001143 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001144 (v4f32 VR128X:$src), 1)>;
1145def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001146 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001147 (v4i32 VR128X:$src), 1)>;
1148def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001149 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001150 (v8i16 VR128X:$src), 1)>;
1151def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001152 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001153 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001154}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001155
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001156let Predicates = [HasVLX, HasDQI] in {
1157defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1158 v4i64x_info, v2i64x_info>, VEX_W,
1159 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1160defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1161 v4f64x_info, v2f64x_info>, VEX_W,
1162 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperf18b9202016-10-16 04:54:26 +00001163
1164// Provide fallback in case the load node that is used in the patterns above
1165// is used by additional users, which prevents the pattern selection.
1166def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1167 (VINSERTF64x2Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1168 (v2f64 VR128X:$src), 1)>;
1169def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1170 (VINSERTI64x2Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1171 (v2i64 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001172}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001173
1174let Predicates = [HasVLX, NoDQI] in {
1175def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1176 (VBROADCASTF32X4Z256rm addr:$src)>;
1177def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1178 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001179
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001180// Provide fallback in case the load node that is used in the patterns above
1181// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001182def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001183 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001184 (v2f64 VR128X:$src), 1)>;
1185def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001186 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1187 (v2i64 VR128X:$src), 1)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001188}
1189
Craig Topper715ad7f2016-10-16 23:29:51 +00001190let Predicates = [HasAVX512, NoDQI] in {
Craig Toppera4dc3402016-10-19 04:44:17 +00001191def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1192 (VBROADCASTF32X4rm addr:$src)>;
1193def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1194 (VBROADCASTI32X4rm addr:$src)>;
1195
1196def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
1197 (VINSERTF64x4Zrr
1198 (VINSERTF32x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
1199 VR128X:$src, sub_xmm),
1200 VR128X:$src, 1),
1201 (EXTRACT_SUBREG
1202 (v16f32 (VINSERTF32x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
1203 VR128X:$src, sub_xmm),
1204 VR128X:$src, 1)), sub_ymm), 1)>;
1205def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
1206 (VINSERTI64x4Zrr
1207 (VINSERTI32x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
1208 VR128X:$src, sub_xmm),
1209 VR128X:$src, 1),
1210 (EXTRACT_SUBREG
1211 (v16i32 (VINSERTI32x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
1212 VR128X:$src, sub_xmm),
1213 VR128X:$src, 1)), sub_ymm), 1)>;
1214
Craig Topper715ad7f2016-10-16 23:29:51 +00001215def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1216 (VBROADCASTF64X4rm addr:$src)>;
1217def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1218 (VBROADCASTI64X4rm addr:$src)>;
1219
1220// Provide fallback in case the load node that is used in the patterns above
1221// is used by additional users, which prevents the pattern selection.
1222def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1223 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1224 (v8f32 VR256X:$src), 1)>;
1225def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1226 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1227 (v8i32 VR256X:$src), 1)>;
1228}
1229
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001230let Predicates = [HasDQI] in {
1231defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1232 v8i64_info, v2i64x_info>, VEX_W,
1233 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1234defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1235 v16i32_info, v8i32x_info>,
1236 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1237defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1238 v8f64_info, v2f64x_info>, VEX_W,
1239 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1240defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1241 v16f32_info, v8f32x_info>,
1242 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001243
1244// Provide fallback in case the load node that is used in the patterns above
1245// is used by additional users, which prevents the pattern selection.
1246def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1247 (VINSERTF32x8Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1248 (v8f32 VR256X:$src), 1)>;
1249def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1250 (VINSERTI32x8Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1251 (v8i32 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001252
1253def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
1254 (VINSERTF32x8Zrr
1255 (VINSERTF32x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
1256 VR128X:$src, sub_xmm),
1257 VR128X:$src, 1),
1258 (EXTRACT_SUBREG
1259 (v16f32 (VINSERTF32x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
1260 VR128X:$src, sub_xmm),
1261 VR128X:$src, 1)), sub_ymm), 1)>;
1262def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
1263 (VINSERTI32x8Zrr
1264 (VINSERTI32x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
1265 VR128X:$src, sub_xmm),
1266 VR128X:$src, 1),
1267 (EXTRACT_SUBREG
1268 (v16i32 (VINSERTI32x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
1269 VR128X:$src, sub_xmm),
1270 VR128X:$src, 1)), sub_ymm), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001271}
Adam Nemet73f72e12014-06-27 00:43:38 +00001272
Igor Bregerfa798a92015-11-02 07:39:36 +00001273multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001274 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001275 let Predicates = [HasDQI] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001276 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info512, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001277 EVEX_V512;
1278 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001279 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info256, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001280 EVEX_V256;
1281}
1282
1283multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001284 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1285 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001286
1287 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001288 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info128, _Src.info128>,
1289 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001290}
1291
Craig Topper51e052f2016-10-15 16:26:02 +00001292defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1293 avx512vl_i32_info, avx512vl_i64_info>;
1294defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1295 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001296
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001297def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001298 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001299def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1300 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1301
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001302def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001303 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001304def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1305 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001306
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001307//===----------------------------------------------------------------------===//
1308// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1309//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001310multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1311 X86VectorVTInfo _, RegisterClass KRC> {
1312 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001313 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001314 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001315}
1316
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001317multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001318 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1319 let Predicates = [HasCDI] in
1320 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1321 let Predicates = [HasCDI, HasVLX] in {
1322 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1323 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1324 }
1325}
1326
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001327defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001328 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001329defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001330 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001331
1332//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001333// -- VPERMI2 - 3 source operands form --
Craig Topper4fa3b502016-09-06 06:56:59 +00001334multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001335let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001336 // The index operand in the pattern should really be an integer type. However,
1337 // if we do that and it happens to come from a bitcast, then it becomes
1338 // difficult to find the bitcast needed to convert the index to the
1339 // destination type for the passthru since it will be folded with the bitcast
1340 // of the index operand.
1341 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001342 (ins _.RC:$src2, _.RC:$src3),
1343 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001344 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3)), 1>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001345 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001346
Craig Topper4fa3b502016-09-06 06:56:59 +00001347 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001348 (ins _.RC:$src2, _.MemOp:$src3),
1349 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001350 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001351 (_.VT (bitconvert (_.LdFrag addr:$src3))))), 1>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001352 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001353 }
1354}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001355multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001356 X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001357 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Craig Topper4fa3b502016-09-06 06:56:59 +00001358 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001359 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1360 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1361 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001362 (_.VT (X86VPermi2X _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001363 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1364 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001365}
1366
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001367multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001368 AVX512VLVectorVTInfo VTInfo> {
1369 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>,
1370 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001371 let Predicates = [HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001372 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>,
1373 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1374 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>,
1375 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001376 }
1377}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001378
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001379multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001380 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001381 Predicate Prd> {
1382 let Predicates = [Prd] in
Craig Topper4fa3b502016-09-06 06:56:59 +00001383 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001384 let Predicates = [Prd, HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001385 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1386 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001387 }
1388}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001389
Craig Topperaad5f112015-11-30 00:13:24 +00001390defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
Craig Topper4fa3b502016-09-06 06:56:59 +00001391 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001392defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
Craig Topper4fa3b502016-09-06 06:56:59 +00001393 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001394defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
Craig Topper4fa3b502016-09-06 06:56:59 +00001395 avx512vl_i16_info, HasBWI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001396 VEX_W, EVEX_CD8<16, CD8VF>;
1397defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
Craig Topper4fa3b502016-09-06 06:56:59 +00001398 avx512vl_i8_info, HasVBMI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001399 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001400defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
Craig Topper4fa3b502016-09-06 06:56:59 +00001401 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001402defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
Craig Topper4fa3b502016-09-06 06:56:59 +00001403 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001404
Craig Topperaad5f112015-11-30 00:13:24 +00001405// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001406multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001407 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001408let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001409 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1410 (ins IdxVT.RC:$src2, _.RC:$src3),
1411 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001412 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)), 1>,
1413 EVEX_4V, AVX5128IBase;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001414
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001415 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1416 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1417 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001418 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001419 (bitconvert (_.LdFrag addr:$src3)))), 1>,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001420 EVEX_4V, AVX5128IBase;
1421 }
1422}
1423multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001424 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001425 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001426 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1427 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1428 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1429 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001430 (_.VT (X86VPermt2 _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001431 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1432 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001433}
1434
1435multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001436 AVX512VLVectorVTInfo VTInfo,
1437 AVX512VLVectorVTInfo ShuffleMask> {
1438 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001439 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001440 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001441 ShuffleMask.info512>, EVEX_V512;
1442 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001443 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001444 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001445 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001446 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001447 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001448 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001449 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1450 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001451 }
1452}
1453
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001454multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001455 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001456 AVX512VLVectorVTInfo Idx,
1457 Predicate Prd> {
1458 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001459 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1460 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001461 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001462 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1463 Idx.info128>, EVEX_V128;
1464 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1465 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001466 }
1467}
1468
Craig Toppera47576f2015-11-26 20:21:29 +00001469defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001470 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001471defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001472 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001473defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1474 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1475 VEX_W, EVEX_CD8<16, CD8VF>;
1476defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1477 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1478 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001479defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001480 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001481defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001482 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001483
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001484//===----------------------------------------------------------------------===//
1485// AVX-512 - BLEND using mask
1486//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001487multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Toppera74e3082017-01-07 22:20:34 +00001488 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001489 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1490 (ins _.RC:$src1, _.RC:$src2),
1491 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001492 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001493 []>, EVEX_4V;
1494 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1495 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001496 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001497 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001498 []>, EVEX_4V, EVEX_K;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001499 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1500 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1501 !strconcat(OpcodeStr,
1502 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1503 []>, EVEX_4V, EVEX_KZ;
Craig Toppera74e3082017-01-07 22:20:34 +00001504 let mayLoad = 1 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001505 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1506 (ins _.RC:$src1, _.MemOp:$src2),
1507 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001508 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001509 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1510 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1511 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001512 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001513 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001514 []>, EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001515 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1516 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1517 !strconcat(OpcodeStr,
1518 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1519 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1520 }
Craig Toppera74e3082017-01-07 22:20:34 +00001521 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001522}
1523multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1524
Craig Topper81f20aa2017-01-07 22:20:26 +00001525 let mayLoad = 1, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001526 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1527 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1528 !strconcat(OpcodeStr,
1529 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1530 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Craig Topper81f20aa2017-01-07 22:20:26 +00001531 []>, EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001532
1533 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1534 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1535 !strconcat(OpcodeStr,
1536 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1537 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001538 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper81f20aa2017-01-07 22:20:26 +00001539 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001540}
1541
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001542multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1543 AVX512VLVectorVTInfo VTInfo> {
1544 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1545 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001546
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001547 let Predicates = [HasVLX] in {
1548 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1549 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1550 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1551 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1552 }
1553}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001554
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001555multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1556 AVX512VLVectorVTInfo VTInfo> {
1557 let Predicates = [HasBWI] in
1558 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001559
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001560 let Predicates = [HasBWI, HasVLX] in {
1561 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1562 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1563 }
1564}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001565
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001566
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001567defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1568defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1569defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1570defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1571defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1572defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001573
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001574
Craig Topper0fcf9252016-06-07 07:27:51 +00001575let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001576def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1577 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001578 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001579 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Craig Topper61403202016-09-19 02:53:43 +00001580 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
1581 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001582
1583def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1584 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001585 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001586 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Craig Topper61403202016-09-19 02:53:43 +00001587 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
1588 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001589}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001590//===----------------------------------------------------------------------===//
1591// Compare Instructions
1592//===----------------------------------------------------------------------===//
1593
1594// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001595
1596multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1597
1598 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1599 (outs _.KRC:$dst),
1600 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1601 "vcmp${cc}"#_.Suffix,
1602 "$src2, $src1", "$src1, $src2",
1603 (OpNode (_.VT _.RC:$src1),
1604 (_.VT _.RC:$src2),
1605 imm:$cc)>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001606 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1607 (outs _.KRC:$dst),
1608 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1609 "vcmp${cc}"#_.Suffix,
1610 "$src2, $src1", "$src1, $src2",
1611 (OpNode (_.VT _.RC:$src1),
1612 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
1613 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001614
1615 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1616 (outs _.KRC:$dst),
1617 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1618 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001619 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001620 (OpNodeRnd (_.VT _.RC:$src1),
1621 (_.VT _.RC:$src2),
1622 imm:$cc,
1623 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1624 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001625 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001626 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1627 (outs VK1:$dst),
1628 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1629 "vcmp"#_.Suffix,
1630 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1631 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1632 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001633 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001634 "vcmp"#_.Suffix,
1635 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1636 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1637
1638 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1639 (outs _.KRC:$dst),
1640 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1641 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001642 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001643 EVEX_4V, EVEX_B;
1644 }// let isAsmParserOnly = 1, hasSideEffects = 0
1645
1646 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001647 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001648 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1649 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1650 !strconcat("vcmp${cc}", _.Suffix,
1651 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1652 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1653 _.FRC:$src2,
1654 imm:$cc))],
1655 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001656 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1657 (outs _.KRC:$dst),
1658 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1659 !strconcat("vcmp${cc}", _.Suffix,
1660 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1661 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1662 (_.ScalarLdFrag addr:$src2),
1663 imm:$cc))],
1664 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001665 }
1666}
1667
1668let Predicates = [HasAVX512] in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001669 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1670 AVX512XSIi8Base;
1671 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1672 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001673}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001674
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001675multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001676 X86VectorVTInfo _, bit IsCommutable> {
1677 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001678 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001679 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1680 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1681 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001682 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1683 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001684 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1685 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1686 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1687 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001688 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001689 def rrk : AVX512BI<opc, MRMSrcReg,
1690 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1691 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1692 "$dst {${mask}}, $src1, $src2}"),
1693 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1694 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1695 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001696 def rmk : AVX512BI<opc, MRMSrcMem,
1697 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1698 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1699 "$dst {${mask}}, $src1, $src2}"),
1700 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1701 (OpNode (_.VT _.RC:$src1),
1702 (_.VT (bitconvert
1703 (_.LdFrag addr:$src2))))))],
1704 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001705}
1706
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001707multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001708 X86VectorVTInfo _, bit IsCommutable> :
1709 avx512_icmp_packed<opc, OpcodeStr, OpNode, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001710 def rmb : AVX512BI<opc, MRMSrcMem,
1711 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1712 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1713 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1714 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1715 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1716 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1717 def rmbk : AVX512BI<opc, MRMSrcMem,
1718 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1719 _.ScalarMemOp:$src2),
1720 !strconcat(OpcodeStr,
1721 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1722 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1723 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1724 (OpNode (_.VT _.RC:$src1),
1725 (X86VBroadcast
1726 (_.ScalarLdFrag addr:$src2)))))],
1727 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001728}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001729
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001730multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001731 AVX512VLVectorVTInfo VTInfo, Predicate prd,
1732 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001733 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001734 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512,
1735 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001736
1737 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001738 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256,
1739 IsCommutable>, EVEX_V256;
1740 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128,
1741 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001742 }
1743}
1744
1745multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1746 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
Craig Topper392cd032016-09-03 16:28:03 +00001747 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001748 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001749 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
1750 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001751
1752 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001753 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
1754 IsCommutable>, EVEX_V256;
1755 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
1756 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001757 }
1758}
1759
1760defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001761 avx512vl_i8_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001762 EVEX_CD8<8, CD8VF>;
1763
1764defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001765 avx512vl_i16_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001766 EVEX_CD8<16, CD8VF>;
1767
Robert Khasanovf70f7982014-09-18 14:06:55 +00001768defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001769 avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001770 EVEX_CD8<32, CD8VF>;
1771
Robert Khasanovf70f7982014-09-18 14:06:55 +00001772defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001773 avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001774 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1775
1776defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1777 avx512vl_i8_info, HasBWI>,
1778 EVEX_CD8<8, CD8VF>;
1779
1780defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1781 avx512vl_i16_info, HasBWI>,
1782 EVEX_CD8<16, CD8VF>;
1783
Robert Khasanovf70f7982014-09-18 14:06:55 +00001784defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001785 avx512vl_i32_info, HasAVX512>,
1786 EVEX_CD8<32, CD8VF>;
1787
Robert Khasanovf70f7982014-09-18 14:06:55 +00001788defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001789 avx512vl_i64_info, HasAVX512>,
1790 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001791
Craig Topper8b9e6712016-09-02 04:25:30 +00001792let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001793def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001794 (COPY_TO_REGCLASS (VPCMPGTDZrr
Craig Topper61403202016-09-19 02:53:43 +00001795 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1796 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001797
1798def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001799 (COPY_TO_REGCLASS (VPCMPEQDZrr
Craig Topper61403202016-09-19 02:53:43 +00001800 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1801 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Craig Topper8b9e6712016-09-02 04:25:30 +00001802}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001803
Robert Khasanov29e3b962014-08-27 09:34:37 +00001804multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1805 X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00001806 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001807 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001808 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001809 !strconcat("vpcmp${cc}", Suffix,
1810 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001811 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1812 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001813 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1814 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001815 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001816 !strconcat("vpcmp${cc}", Suffix,
1817 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001818 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1819 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001820 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001821 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1822 def rrik : AVX512AIi8<opc, MRMSrcReg,
1823 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001824 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001825 !strconcat("vpcmp${cc}", Suffix,
1826 "\t{$src2, $src1, $dst {${mask}}|",
1827 "$dst {${mask}}, $src1, $src2}"),
1828 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1829 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001830 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001831 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001832 def rmik : AVX512AIi8<opc, MRMSrcMem,
1833 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001834 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001835 !strconcat("vpcmp${cc}", Suffix,
1836 "\t{$src2, $src1, $dst {${mask}}|",
1837 "$dst {${mask}}, $src1, $src2}"),
1838 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1839 (OpNode (_.VT _.RC:$src1),
1840 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001841 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001842 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1843
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001844 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001845 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001846 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001847 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001848 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1849 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001850 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001851 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001852 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001853 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001854 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1855 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001856 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001857 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1858 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001859 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001860 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001861 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1862 "$dst {${mask}}, $src1, $src2, $cc}"),
1863 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001864 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001865 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1866 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001867 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001868 !strconcat("vpcmp", Suffix,
1869 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1870 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001871 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001872 }
1873}
1874
Robert Khasanov29e3b962014-08-27 09:34:37 +00001875multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001876 X86VectorVTInfo _> :
1877 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001878 def rmib : AVX512AIi8<opc, MRMSrcMem,
1879 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001880 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001881 !strconcat("vpcmp${cc}", Suffix,
1882 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1883 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1884 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1885 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001886 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001887 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1888 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1889 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001890 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001891 !strconcat("vpcmp${cc}", Suffix,
1892 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1893 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1894 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1895 (OpNode (_.VT _.RC:$src1),
1896 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001897 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001898 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001899
Robert Khasanov29e3b962014-08-27 09:34:37 +00001900 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001901 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001902 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1903 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001904 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001905 !strconcat("vpcmp", Suffix,
1906 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1907 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1908 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1909 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1910 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001911 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001912 !strconcat("vpcmp", Suffix,
1913 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1914 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1915 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1916 }
1917}
1918
1919multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1920 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1921 let Predicates = [prd] in
1922 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1923
1924 let Predicates = [prd, HasVLX] in {
1925 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1926 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1927 }
1928}
1929
1930multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1931 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1932 let Predicates = [prd] in
1933 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1934 EVEX_V512;
1935
1936 let Predicates = [prd, HasVLX] in {
1937 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1938 EVEX_V256;
1939 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1940 EVEX_V128;
1941 }
1942}
1943
1944defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1945 HasBWI>, EVEX_CD8<8, CD8VF>;
1946defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1947 HasBWI>, EVEX_CD8<8, CD8VF>;
1948
1949defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1950 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1951defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1952 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1953
Robert Khasanovf70f7982014-09-18 14:06:55 +00001954defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001955 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001956defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001957 HasAVX512>, EVEX_CD8<32, CD8VF>;
1958
Robert Khasanovf70f7982014-09-18 14:06:55 +00001959defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001960 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001961defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001962 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001963
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001964multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001965
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001966 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1967 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1968 "vcmp${cc}"#_.Suffix,
1969 "$src2, $src1", "$src1, $src2",
1970 (X86cmpm (_.VT _.RC:$src1),
1971 (_.VT _.RC:$src2),
Craig Topper225da2c2016-08-27 05:22:15 +00001972 imm:$cc), 1>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001973
Craig Toppere1cac152016-06-07 07:27:54 +00001974 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1975 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1976 "vcmp${cc}"#_.Suffix,
1977 "$src2, $src1", "$src1, $src2",
1978 (X86cmpm (_.VT _.RC:$src1),
1979 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1980 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001981
Craig Toppere1cac152016-06-07 07:27:54 +00001982 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1983 (outs _.KRC:$dst),
1984 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1985 "vcmp${cc}"#_.Suffix,
1986 "${src2}"##_.BroadcastStr##", $src1",
1987 "$src1, ${src2}"##_.BroadcastStr,
1988 (X86cmpm (_.VT _.RC:$src1),
1989 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1990 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001991 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001992 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001993 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1994 (outs _.KRC:$dst),
1995 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1996 "vcmp"#_.Suffix,
1997 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1998
1999 let mayLoad = 1 in {
2000 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2001 (outs _.KRC:$dst),
2002 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
2003 "vcmp"#_.Suffix,
2004 "$cc, $src2, $src1", "$src1, $src2, $cc">;
2005
2006 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2007 (outs _.KRC:$dst),
2008 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
2009 "vcmp"#_.Suffix,
2010 "$cc, ${src2}"##_.BroadcastStr##", $src1",
2011 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
2012 }
2013 }
2014}
2015
2016multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
2017 // comparison code form (VCMP[EQ/LT/LE/...]
2018 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2019 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2020 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002021 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002022 (X86cmpmRnd (_.VT _.RC:$src1),
2023 (_.VT _.RC:$src2),
2024 imm:$cc,
2025 (i32 FROUND_NO_EXC))>, EVEX_B;
2026
2027 let isAsmParserOnly = 1, hasSideEffects = 0 in {
2028 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2029 (outs _.KRC:$dst),
2030 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2031 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002032 "$cc, {sae}, $src2, $src1",
2033 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002034 }
2035}
2036
2037multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
2038 let Predicates = [HasAVX512] in {
2039 defm Z : avx512_vcmp_common<_.info512>,
2040 avx512_vcmp_sae<_.info512>, EVEX_V512;
2041
2042 }
2043 let Predicates = [HasAVX512,HasVLX] in {
2044 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
2045 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002046 }
2047}
2048
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002049defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
2050 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
2051defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
2052 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002053
2054def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
2055 (COPY_TO_REGCLASS (VCMPPSZrri
Craig Topper61403202016-09-19 02:53:43 +00002056 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2057 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002058 imm:$cc), VK8)>;
2059def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
2060 (COPY_TO_REGCLASS (VPCMPDZrri
Craig Topper61403202016-09-19 02:53:43 +00002061 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2062 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002063 imm:$cc), VK8)>;
2064def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
2065 (COPY_TO_REGCLASS (VPCMPUDZrri
Craig Topper61403202016-09-19 02:53:43 +00002066 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2067 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002068 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002069
Asaf Badouh572bbce2015-09-20 08:46:07 +00002070// ----------------------------------------------------------------
2071// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00002072//handle fpclass instruction mask = op(reg_scalar,imm)
2073// op(mem_scalar,imm)
2074multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2075 X86VectorVTInfo _, Predicate prd> {
2076 let Predicates = [prd] in {
2077 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
2078 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002079 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002080 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2081 (i32 imm:$src2)))], NoItinerary>;
2082 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2083 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2084 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002085 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002086 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002087 (OpNode (_.VT _.RC:$src1),
2088 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002089 let AddedComplexity = 20 in {
Asaf Badouh696e8e02015-10-18 11:04:38 +00002090 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2091 (ins _.MemOp:$src1, i32u8imm:$src2),
2092 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00002093 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002094 [(set _.KRC:$dst,
2095 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
2096 (i32 imm:$src2)))], NoItinerary>;
2097 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2098 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2099 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00002100 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002101 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002102 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
2103 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2104 }
2105 }
2106}
2107
Asaf Badouh572bbce2015-09-20 08:46:07 +00002108//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2109// fpclass(reg_vec, mem_vec, imm)
2110// fpclass(reg_vec, broadcast(eltVt), imm)
2111multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2112 X86VectorVTInfo _, string mem, string broadcast>{
2113 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2114 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002115 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002116 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2117 (i32 imm:$src2)))], NoItinerary>;
2118 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2119 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2120 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002121 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002122 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002123 (OpNode (_.VT _.RC:$src1),
2124 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002125 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2126 (ins _.MemOp:$src1, i32u8imm:$src2),
2127 OpcodeStr##_.Suffix##mem#
2128 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002129 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002130 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2131 (i32 imm:$src2)))], NoItinerary>;
2132 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2133 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2134 OpcodeStr##_.Suffix##mem#
2135 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002136 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002137 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2138 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2139 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2140 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2141 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2142 _.BroadcastStr##", $dst|$dst, ${src1}"
2143 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002144 [(set _.KRC:$dst,(OpNode
2145 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002146 (_.ScalarLdFrag addr:$src1))),
2147 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
2148 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2149 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2150 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2151 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2152 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002153 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
2154 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002155 (_.ScalarLdFrag addr:$src1))),
2156 (i32 imm:$src2))))], NoItinerary>,
2157 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002158}
2159
Asaf Badouh572bbce2015-09-20 08:46:07 +00002160multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002161 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002162 string broadcast>{
2163 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002164 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002165 broadcast>, EVEX_V512;
2166 }
2167 let Predicates = [prd, HasVLX] in {
2168 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
2169 broadcast>, EVEX_V128;
2170 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
2171 broadcast>, EVEX_V256;
2172 }
2173}
2174
2175multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002176 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002177 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002178 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002179 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002180 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2181 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2182 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2183 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2184 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002185}
2186
Asaf Badouh696e8e02015-10-18 11:04:38 +00002187defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2188 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002189
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002190//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002191// Mask register copy, including
2192// - copy between mask registers
2193// - load/store mask registers
2194// - copy from GPR to mask register and vice versa
2195//
2196multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2197 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002198 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00002199 let hasSideEffects = 0 in
2200 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2201 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2202 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2203 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2204 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2205 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2206 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2207 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002208}
2209
2210multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2211 string OpcodeStr,
2212 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002213 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002214 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002215 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002216 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002217 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002218 }
2219}
2220
Robert Khasanov74acbb72014-07-23 14:49:42 +00002221let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002222 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002223 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2224 VEX, PD;
2225
2226let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002227 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002228 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002229 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002230
2231let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002232 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2233 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002234 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2235 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002236 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2237 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002238 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2239 VEX, XD, VEX_W;
2240}
2241
2242// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002243def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2244 (COPY_TO_REGCLASS GR16:$src, VK16)>;
2245def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2246 (COPY_TO_REGCLASS VK16:$src, GR16)>;
2247
2248def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2249 (COPY_TO_REGCLASS GR8:$src, VK8)>;
2250def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2251 (COPY_TO_REGCLASS VK8:$src, GR8)>;
2252
2253def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002254 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002255def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper61403202016-09-19 02:53:43 +00002256 (i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002257 (i16 (COPY_TO_REGCLASS VK16:$src, GR16)), sub_16bit))>;
2258
2259def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002260 (MOVZX32rr8 (COPY_TO_REGCLASS VK8:$src, GR8))>, Requires<[NoDQI]>;
2261def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2262 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002263def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper61403202016-09-19 02:53:43 +00002264 (i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002265 (i8 (COPY_TO_REGCLASS VK8:$src, GR8)), sub_8bit))>;
2266
2267def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2268 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2269def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2270 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2271def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2272 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2273def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2274 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002275
Robert Khasanov74acbb72014-07-23 14:49:42 +00002276// Load/store kreg
2277let Predicates = [HasDQI] in {
2278 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2279 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002280 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2281 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002282
2283 def : Pat<(store VK4:$src, addr:$dst),
2284 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2285 def : Pat<(store VK2:$src, addr:$dst),
2286 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002287 def : Pat<(store VK1:$src, addr:$dst),
2288 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002289
2290 def : Pat<(v2i1 (load addr:$src)),
2291 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2292 def : Pat<(v4i1 (load addr:$src)),
2293 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002294}
2295let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002296 def : Pat<(store VK1:$src, addr:$dst),
2297 (MOV8mr addr:$dst,
2298 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2299 sub_8bit))>;
2300 def : Pat<(store VK2:$src, addr:$dst),
2301 (MOV8mr addr:$dst,
2302 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)),
2303 sub_8bit))>;
2304 def : Pat<(store VK4:$src, addr:$dst),
2305 (MOV8mr addr:$dst,
2306 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002307 sub_8bit))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002308 def : Pat<(store VK8:$src, addr:$dst),
2309 (MOV8mr addr:$dst,
2310 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2311 sub_8bit))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002312
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002313 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002314 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002315 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002316 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002317 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002318 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002319}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002320
Robert Khasanov74acbb72014-07-23 14:49:42 +00002321let Predicates = [HasAVX512] in {
2322 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002323 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002324 def : Pat<(i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002325 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002326 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2327 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002328}
2329let Predicates = [HasBWI] in {
2330 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2331 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002332 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2333 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002334 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2335 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002336 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2337 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002338}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002339
Robert Khasanov74acbb72014-07-23 14:49:42 +00002340let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002341 def : Pat<(i1 (trunc (i64 GR64:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002342 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 (EXTRACT_SUBREG $src, sub_32bit),
2343 (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002344
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002345 def : Pat<(i1 (trunc (i32 GR32:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002346 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 $src, (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002347
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002348 def : Pat<(i1 (trunc (i32 (assertzext_i1 GR32:$src)))),
2349 (COPY_TO_REGCLASS GR32:$src, VK1)>;
2350
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002351 def : Pat<(i1 (trunc (i8 GR8:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002352 (COPY_TO_REGCLASS
Craig Topper61403202016-09-19 02:53:43 +00002353 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2354 GR8:$src, sub_8bit), (i32 1))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002355 VK1)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002356
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002357 def : Pat<(i1 (trunc (i16 GR16:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002358 (COPY_TO_REGCLASS
Craig Topper61403202016-09-19 02:53:43 +00002359 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2360 GR16:$src, sub_16bit), (i32 1))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002361 VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002362
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002363 def : Pat<(i32 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002364 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002365
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002366 def : Pat<(i32 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002367 (COPY_TO_REGCLASS VK1:$src, GR32)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002368
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002369 def : Pat<(i8 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002370 (EXTRACT_SUBREG
2371 (AND32ri8 (KMOVWrk
2372 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002373
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002374 def : Pat<(i8 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002375 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002376
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002377 def : Pat<(i64 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002378 (AND64ri8 (SUBREG_TO_REG (i64 0),
2379 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002380
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002381 def : Pat<(i64 (anyext VK1:$src)),
Craig Topper61403202016-09-19 02:53:43 +00002382 (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002383 (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_32bit)>;
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002384
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002385 def : Pat<(i16 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002386 (EXTRACT_SUBREG
2387 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
2388 sub_16bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002389
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002390 def : Pat<(i16 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002391 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002392}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002393def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2394 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2395def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2396 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2397def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2398 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2399def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2400 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2401def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2402 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2403def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2404 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002405
Igor Bregerd6c187b2016-01-27 08:43:25 +00002406def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2407def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2408def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2409
Igor Bregera77b14d2016-08-11 12:13:46 +00002410def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))), (COPY_TO_REGCLASS VK64:$src, VK1)>;
2411def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))), (COPY_TO_REGCLASS VK32:$src, VK1)>;
2412def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))), (COPY_TO_REGCLASS VK16:$src, VK1)>;
2413def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))), (COPY_TO_REGCLASS VK8:$src, VK1)>;
2414def : Pat<(i1 (X86Vextract VK4:$src, (iPTR 0))), (COPY_TO_REGCLASS VK4:$src, VK1)>;
2415def : Pat<(i1 (X86Vextract VK2:$src, (iPTR 0))), (COPY_TO_REGCLASS VK2:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002416
2417// Mask unary operation
2418// - KNOT
2419multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002420 RegisterClass KRC, SDPatternOperator OpNode,
2421 Predicate prd> {
2422 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002423 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002424 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002425 [(set KRC:$dst, (OpNode KRC:$src))]>;
2426}
2427
Robert Khasanov74acbb72014-07-23 14:49:42 +00002428multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2429 SDPatternOperator OpNode> {
2430 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2431 HasDQI>, VEX, PD;
2432 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2433 HasAVX512>, VEX, PS;
2434 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2435 HasBWI>, VEX, PD, VEX_W;
2436 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2437 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002438}
2439
Craig Topper7b9cc142016-11-03 06:04:28 +00002440defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002441
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002442multiclass avx512_mask_unop_int<string IntName, string InstName> {
2443 let Predicates = [HasAVX512] in
2444 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2445 (i16 GR16:$src)),
2446 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2447 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2448}
2449defm : avx512_mask_unop_int<"knot", "KNOT">;
2450
Robert Khasanov74acbb72014-07-23 14:49:42 +00002451// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00002452let Predicates = [HasAVX512, NoDQI] in
2453def : Pat<(vnot VK8:$src),
2454 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
2455
2456def : Pat<(vnot VK4:$src),
2457 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
2458def : Pat<(vnot VK2:$src),
2459 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002460
2461// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002462// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002463multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002464 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002465 Predicate prd, bit IsCommutable> {
2466 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002467 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2468 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002469 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002470 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2471}
2472
Robert Khasanov595683d2014-07-28 13:46:45 +00002473multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002474 SDPatternOperator OpNode, bit IsCommutable,
2475 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002476 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002477 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002478 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002479 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002480 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002481 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002482 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002483 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002484}
2485
2486def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2487def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002488// These nodes use 'vnot' instead of 'not' to support vectors.
2489def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
2490def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002491
Craig Topper7b9cc142016-11-03 06:04:28 +00002492defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2493defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2494defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, 1>;
2495defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2496defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, 0>;
2497defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002498
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002499multiclass avx512_mask_binop_int<string IntName, string InstName> {
2500 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002501 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2502 (i16 GR16:$src1), (i16 GR16:$src2)),
2503 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2504 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2505 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002506}
2507
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002508defm : avx512_mask_binop_int<"kand", "KAND">;
2509defm : avx512_mask_binop_int<"kandn", "KANDN">;
2510defm : avx512_mask_binop_int<"kor", "KOR">;
2511defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2512defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002513
Craig Topper7b9cc142016-11-03 06:04:28 +00002514multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
2515 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002516 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2517 // for the DQI set, this type is legal and KxxxB instruction is used
2518 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00002519 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002520 (COPY_TO_REGCLASS
2521 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2522 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2523
2524 // All types smaller than 8 bits require conversion anyway
2525 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2526 (COPY_TO_REGCLASS (Inst
2527 (COPY_TO_REGCLASS VK1:$src1, VK16),
2528 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002529 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002530 (COPY_TO_REGCLASS (Inst
2531 (COPY_TO_REGCLASS VK2:$src1, VK16),
2532 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002533 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002534 (COPY_TO_REGCLASS (Inst
2535 (COPY_TO_REGCLASS VK4:$src1, VK16),
2536 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002537}
2538
Craig Topper7b9cc142016-11-03 06:04:28 +00002539defm : avx512_binop_pat<and, and, KANDWrr>;
2540defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
2541defm : avx512_binop_pat<or, or, KORWrr>;
2542defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
2543defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002544
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002545// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002546multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2547 RegisterClass KRCSrc, Predicate prd> {
2548 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002549 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002550 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2551 (ins KRC:$src1, KRC:$src2),
2552 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2553 VEX_4V, VEX_L;
2554
2555 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2556 (!cast<Instruction>(NAME##rr)
2557 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2558 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2559 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002560}
2561
Igor Bregera54a1a82015-09-08 13:10:00 +00002562defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2563defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2564defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002565
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002566// Mask bit testing
2567multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002568 SDNode OpNode, Predicate prd> {
2569 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002570 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002571 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002572 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2573}
2574
Igor Breger5ea0a6812015-08-31 13:30:19 +00002575multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2576 Predicate prdW = HasAVX512> {
2577 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2578 VEX, PD;
2579 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2580 VEX, PS;
2581 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2582 VEX, PS, VEX_W;
2583 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2584 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002585}
2586
2587defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002588defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002589
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002590// Mask shift
2591multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2592 SDNode OpNode> {
2593 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002594 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002595 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002596 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002597 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2598}
2599
2600multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2601 SDNode OpNode> {
2602 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002603 VEX, TAPD, VEX_W;
2604 let Predicates = [HasDQI] in
2605 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2606 VEX, TAPD;
2607 let Predicates = [HasBWI] in {
2608 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2609 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002610 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2611 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002612 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002613}
2614
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002615defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2616defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002617
2618// Mask setting all 0s or 1s
2619multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2620 let Predicates = [HasAVX512] in
2621 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2622 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2623 [(set KRC:$dst, (VT Val))]>;
2624}
2625
2626multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002627 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002628 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002629 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2630 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002631}
2632
2633defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2634defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2635
2636// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2637let Predicates = [HasAVX512] in {
2638 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00002639 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
2640 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002641 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002642 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2643 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002644 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002645 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2646 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002647}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002648
2649// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2650multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2651 RegisterClass RC, ValueType VT> {
2652 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2653 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002654
Igor Bregerf1bd7612016-03-06 07:46:03 +00002655 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002656 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002657}
2658
2659defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2660defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2661defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2662defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2663defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2664
2665defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2666defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2667defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2668defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2669
2670defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2671defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2672defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2673
2674defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2675defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2676
2677defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002678
Igor Breger999ac752016-03-08 15:21:25 +00002679def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002680 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002681 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2682 VK2))>;
2683def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002684 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002685 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2686 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002687def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2688 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002689def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2690 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002691def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2692 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2693
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002694
Igor Breger86724082016-08-14 05:25:07 +00002695// Patterns for kmask shift
2696multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
2697 def : Pat<(VT (X86vshli RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002698 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002699 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002700 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002701 RC))>;
2702 def : Pat<(VT (X86vsrli RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002703 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002704 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002705 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002706 RC))>;
2707}
2708
2709defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
2710defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
2711defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002712//===----------------------------------------------------------------------===//
2713// AVX-512 - Aligned and unaligned load and store
2714//
2715
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002716
2717multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002718 PatFrag ld_frag, PatFrag mload,
Craig Topperc9293492016-02-26 06:50:29 +00002719 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002720 let hasSideEffects = 0 in {
2721 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002722 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002723 _.ExeDomain>, EVEX;
2724 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2725 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002726 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002727 "${dst} {${mask}} {z}, $src}"),
Craig Topper5c46c752017-01-08 05:46:21 +00002728 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Igor Breger7a000f52016-01-21 14:18:11 +00002729 (_.VT _.RC:$src),
2730 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002731 EVEX, EVEX_KZ;
2732
Craig Topper4e7b8882016-10-03 02:00:29 +00002733 let canFoldAsLoad = 1, isReMaterializable = 1,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002734 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002735 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002736 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002737 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2738 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002739
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002740 let Constraints = "$src0 = $dst" in {
2741 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2742 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2743 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2744 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002745 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002746 (_.VT _.RC:$src1),
2747 (_.VT _.RC:$src0))))], _.ExeDomain>,
2748 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002749 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002750 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2751 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002752 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2753 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002754 [(set _.RC:$dst, (_.VT
2755 (vselect _.KRCWM:$mask,
2756 (_.VT (bitconvert (ld_frag addr:$src1))),
2757 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002758 }
Craig Toppere1cac152016-06-07 07:27:54 +00002759 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002760 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2761 (ins _.KRCWM:$mask, _.MemOp:$src),
2762 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2763 "${dst} {${mask}} {z}, $src}",
2764 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2765 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2766 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002767 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002768 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2769 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2770
2771 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2772 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2773
2774 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2775 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2776 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002777}
2778
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002779multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2780 AVX512VLVectorVTInfo _,
Craig Topper4e7b8882016-10-03 02:00:29 +00002781 Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002782 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002783 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002784 masked_load_aligned512>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002785
2786 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002787 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002788 masked_load_aligned256>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002789 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002790 masked_load_aligned128>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002791 }
2792}
2793
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002794multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2795 AVX512VLVectorVTInfo _,
2796 Predicate prd,
Craig Topperc9293492016-02-26 06:50:29 +00002797 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002798 let Predicates = [prd] in
2799 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002800 masked_load_unaligned, SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002801
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002802 let Predicates = [prd, HasVLX] in {
2803 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002804 masked_load_unaligned, SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002805 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002806 masked_load_unaligned, SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002807 }
2808}
2809
2810multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002811 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002812
Craig Topper99f6b622016-05-01 01:03:56 +00002813 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00002814 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2815 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2816 [], _.ExeDomain>, EVEX;
2817 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2818 (ins _.KRCWM:$mask, _.RC:$src),
2819 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2820 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002821 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002822 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002823 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002824 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002825 "${dst} {${mask}} {z}, $src}",
2826 [], _.ExeDomain>, EVEX, EVEX_KZ;
Craig Topper99f6b622016-05-01 01:03:56 +00002827 }
Igor Breger81b79de2015-11-19 07:43:43 +00002828
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002829 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002830 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002831 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002832 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002833 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2834 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2835 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002836
2837 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2838 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2839 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002840}
2841
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002842
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002843multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2844 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002845 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002846 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2847 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002848
2849 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002850 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2851 masked_store_unaligned>, EVEX_V256;
2852 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2853 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002854 }
2855}
2856
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002857multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2858 AVX512VLVectorVTInfo _, Predicate prd> {
2859 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002860 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2861 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002862
2863 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002864 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2865 masked_store_aligned256>, EVEX_V256;
2866 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2867 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002868 }
2869}
2870
2871defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2872 HasAVX512>,
2873 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2874 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2875
2876defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2877 HasAVX512>,
2878 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2879 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2880
Craig Topperc9293492016-02-26 06:50:29 +00002881defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002882 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002883 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002884 PS, EVEX_CD8<32, CD8VF>;
2885
Craig Topper4e7b8882016-10-03 02:00:29 +00002886defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Topperc9293492016-02-26 06:50:29 +00002887 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002888 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2889 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002890
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002891defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2892 HasAVX512>,
2893 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2894 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002895
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002896defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2897 HasAVX512>,
2898 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2899 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002900
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002901defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2902 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002903 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2904
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002905defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2906 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002907 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2908
Craig Topperc9293492016-02-26 06:50:29 +00002909defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002910 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002911 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002912 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2913
Craig Topperc9293492016-02-26 06:50:29 +00002914defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002915 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002916 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002917 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002918
Craig Topperd875d6b2016-09-29 06:07:09 +00002919// Special instructions to help with spilling when we don't have VLX. We need
2920// to load or store from a ZMM register instead. These are converted in
2921// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00002922let isReMaterializable = 1, canFoldAsLoad = 1,
Craig Topperd875d6b2016-09-29 06:07:09 +00002923 isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in {
2924def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2925 "", []>;
2926def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2927 "", []>;
2928def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2929 "", []>;
2930def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2931 "", []>;
2932}
2933
2934let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00002935def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002936 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002937def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002938 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002939def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002940 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002941def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002942 "", []>;
2943}
2944
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002945def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002946 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002947 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002948 VK8), VR512:$src)>;
2949
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002950def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002951 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002952 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002953
Craig Topper33c550c2016-05-22 00:39:30 +00002954// These patterns exist to prevent the above patterns from introducing a second
2955// mask inversion when one already exists.
2956def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
2957 (bc_v8i64 (v16i32 immAllZerosV)),
2958 (v8i64 VR512:$src))),
2959 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
2960def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
2961 (v16i32 immAllZerosV),
2962 (v16i32 VR512:$src))),
2963 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
2964
Craig Topper14aa2662016-08-11 06:04:04 +00002965let Predicates = [HasVLX, NoBWI] in {
2966 // 128-bit load/store without BWI.
Craig Topper5ef13ba2016-12-26 07:26:07 +00002967 def : Pat<(alignedstore (v8i16 VR128X:$src), addr:$dst),
2968 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
2969 def : Pat<(alignedstore (v16i8 VR128X:$src), addr:$dst),
2970 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
2971 def : Pat<(store (v8i16 VR128X:$src), addr:$dst),
2972 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
2973 def : Pat<(store (v16i8 VR128X:$src), addr:$dst),
2974 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00002975
2976 // 256-bit load/store without BWI.
Craig Topper5ef13ba2016-12-26 07:26:07 +00002977 def : Pat<(alignedstore256 (v16i16 VR256X:$src), addr:$dst),
2978 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
2979 def : Pat<(alignedstore256 (v32i8 VR256X:$src), addr:$dst),
2980 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
2981 def : Pat<(store (v16i16 VR256X:$src), addr:$dst),
2982 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
2983 def : Pat<(store (v32i8 VR256X:$src), addr:$dst),
2984 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00002985}
2986
Craig Topper95bdabd2016-05-22 23:44:33 +00002987let Predicates = [HasVLX] in {
2988 // Special patterns for storing subvector extracts of lower 128-bits of 256.
2989 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2990 def : Pat<(alignedstore (v2f64 (extract_subvector
2991 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2992 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2993 def : Pat<(alignedstore (v4f32 (extract_subvector
2994 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2995 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2996 def : Pat<(alignedstore (v2i64 (extract_subvector
2997 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2998 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2999 def : Pat<(alignedstore (v4i32 (extract_subvector
3000 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
3001 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3002 def : Pat<(alignedstore (v8i16 (extract_subvector
3003 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
3004 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3005 def : Pat<(alignedstore (v16i8 (extract_subvector
3006 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
3007 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3008
3009 def : Pat<(store (v2f64 (extract_subvector
3010 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
3011 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3012 def : Pat<(store (v4f32 (extract_subvector
3013 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
3014 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3015 def : Pat<(store (v2i64 (extract_subvector
3016 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
3017 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3018 def : Pat<(store (v4i32 (extract_subvector
3019 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
3020 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3021 def : Pat<(store (v8i16 (extract_subvector
3022 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
3023 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3024 def : Pat<(store (v16i8 (extract_subvector
3025 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
3026 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3027
3028 // Special patterns for storing subvector extracts of lower 128-bits of 512.
3029 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
3030 def : Pat<(alignedstore (v2f64 (extract_subvector
3031 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3032 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3033 def : Pat<(alignedstore (v4f32 (extract_subvector
3034 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3035 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3036 def : Pat<(alignedstore (v2i64 (extract_subvector
3037 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3038 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3039 def : Pat<(alignedstore (v4i32 (extract_subvector
3040 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3041 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3042 def : Pat<(alignedstore (v8i16 (extract_subvector
3043 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3044 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3045 def : Pat<(alignedstore (v16i8 (extract_subvector
3046 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3047 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3048
3049 def : Pat<(store (v2f64 (extract_subvector
3050 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3051 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3052 def : Pat<(store (v4f32 (extract_subvector
3053 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3054 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3055 def : Pat<(store (v2i64 (extract_subvector
3056 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3057 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3058 def : Pat<(store (v4i32 (extract_subvector
3059 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3060 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3061 def : Pat<(store (v8i16 (extract_subvector
3062 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3063 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3064 def : Pat<(store (v16i8 (extract_subvector
3065 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3066 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3067
3068 // Special patterns for storing subvector extracts of lower 256-bits of 512.
3069 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
Craig Topper28e3dfc2016-11-09 05:31:57 +00003070 def : Pat<(alignedstore256 (v4f64 (extract_subvector
3071 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003072 (VMOVAPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3073 def : Pat<(alignedstore (v8f32 (extract_subvector
3074 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3075 (VMOVAPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003076 def : Pat<(alignedstore256 (v4i64 (extract_subvector
3077 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003078 (VMOVDQA64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003079 def : Pat<(alignedstore256 (v8i32 (extract_subvector
3080 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003081 (VMOVDQA32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003082 def : Pat<(alignedstore256 (v16i16 (extract_subvector
3083 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003084 (VMOVDQA32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003085 def : Pat<(alignedstore256 (v32i8 (extract_subvector
3086 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003087 (VMOVDQA32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3088
3089 def : Pat<(store (v4f64 (extract_subvector
3090 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3091 (VMOVUPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3092 def : Pat<(store (v8f32 (extract_subvector
3093 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3094 (VMOVUPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3095 def : Pat<(store (v4i64 (extract_subvector
3096 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3097 (VMOVDQU64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3098 def : Pat<(store (v8i32 (extract_subvector
3099 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3100 (VMOVDQU32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3101 def : Pat<(store (v16i16 (extract_subvector
3102 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3103 (VMOVDQU32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3104 def : Pat<(store (v32i8 (extract_subvector
3105 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3106 (VMOVDQU32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3107}
3108
Simon Pilgrim8893bd92016-12-07 12:10:49 +00003109
3110// Move Int Doubleword to Packed Double Int
3111//
3112let ExeDomain = SSEPackedInt in {
3113def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
3114 "vmovd\t{$src, $dst|$dst, $src}",
3115 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003116 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003117 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003118def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003119 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003120 [(set VR128X:$dst,
3121 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00003122 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003123def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003124 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003125 [(set VR128X:$dst,
3126 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003127 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00003128let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3129def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3130 (ins i64mem:$src),
3131 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00003132 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003133let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003134def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003135 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003136 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003137 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003138def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003139 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003140 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003141 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003142def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003143 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003144 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Simon Pilgrim8893bd92016-12-07 12:10:49 +00003145 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
3146 EVEX_CD8<64, CD8VT1>;
3147}
3148} // ExeDomain = SSEPackedInt
3149
3150// Move Int Doubleword to Single Scalar
3151//
3152let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3153def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
3154 "vmovd\t{$src, $dst|$dst, $src}",
3155 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003156 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003157
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003158def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Simon Pilgrim8893bd92016-12-07 12:10:49 +00003159 "vmovd\t{$src, $dst|$dst, $src}",
3160 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
3161 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3162} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3163
3164// Move doubleword from xmm register to r/m32
3165//
3166let ExeDomain = SSEPackedInt in {
3167def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
3168 "vmovd\t{$src, $dst|$dst, $src}",
3169 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003170 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00003171 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003172def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003173 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003174 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrim8893bd92016-12-07 12:10:49 +00003175 [(store (i32 (extractelt (v4i32 VR128X:$src),
3176 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
3177 EVEX, EVEX_CD8<32, CD8VT1>;
3178} // ExeDomain = SSEPackedInt
3179
3180// Move quadword from xmm1 register to r/m64
3181//
3182let ExeDomain = SSEPackedInt in {
3183def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
3184 "vmovq\t{$src, $dst|$dst, $src}",
3185 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003186 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00003187 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003188 Requires<[HasAVX512, In64BitMode]>;
3189
Craig Topperc648c9b2015-12-28 06:11:42 +00003190let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3191def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3192 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00003193 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00003194 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003195
Craig Topperc648c9b2015-12-28 06:11:42 +00003196def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3197 (ins i64mem:$dst, VR128X:$src),
3198 "vmovq\t{$src, $dst|$dst, $src}",
3199 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3200 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003201 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003202 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3203
3204let hasSideEffects = 0 in
3205def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
Simon Pilgrim8893bd92016-12-07 12:10:49 +00003206 (ins VR128X:$src),
3207 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
3208 EVEX, VEX_W;
3209} // ExeDomain = SSEPackedInt
3210
3211// Move Scalar Single to Double Int
3212//
3213let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3214def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
3215 (ins FR32X:$src),
3216 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003217 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003218 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003219def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003220 (ins i32mem:$dst, FR32X:$src),
Simon Pilgrim8893bd92016-12-07 12:10:49 +00003221 "vmovd\t{$src, $dst|$dst, $src}",
3222 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
3223 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3224} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3225
3226// Move Quadword Int to Packed Quadword Int
3227//
3228let ExeDomain = SSEPackedInt in {
3229def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3230 (ins i64mem:$src),
3231 "vmovq\t{$src, $dst|$dst, $src}",
3232 [(set VR128X:$dst,
3233 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
3234 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
3235} // ExeDomain = SSEPackedInt
3236
3237//===----------------------------------------------------------------------===//
3238// AVX-512 MOVSS, MOVSD
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003239//===----------------------------------------------------------------------===//
3240
Craig Topperc7de3a12016-07-29 02:49:08 +00003241multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003242 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003243 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3244 (ins _.RC:$src1, _.FRC:$src2),
3245 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3246 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
3247 (scalar_to_vector _.FRC:$src2))))],
3248 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3249 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3250 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3251 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3252 "$dst {${mask}} {z}, $src1, $src2}"),
3253 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3254 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3255 _.ImmAllZerosV)))],
3256 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
3257 let Constraints = "$src0 = $dst" in
3258 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3259 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3260 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3261 "$dst {${mask}}, $src1, $src2}"),
3262 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3263 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3264 (_.VT _.RC:$src0))))],
3265 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00003266 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003267 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3268 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3269 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3270 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3271 let mayLoad = 1, hasSideEffects = 0 in {
3272 let Constraints = "$src0 = $dst" in
3273 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3274 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3275 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3276 "$dst {${mask}}, $src}"),
3277 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
3278 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3279 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3280 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3281 "$dst {${mask}} {z}, $src}"),
3282 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003283 }
Craig Toppere1cac152016-06-07 07:27:54 +00003284 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3285 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3286 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3287 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00003288 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003289 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3290 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3291 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3292 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003293}
3294
Asaf Badouh41ecf462015-12-06 13:26:56 +00003295defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3296 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003297
Asaf Badouh41ecf462015-12-06 13:26:56 +00003298defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3299 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003300
Ayman Musa46af8f92016-11-13 14:29:32 +00003301
3302multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode,
3303 PatLeaf ZeroFP, X86VectorVTInfo _> {
3304
3305def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003306 (_.VT (scalar_to_vector
Ayman Musa46af8f92016-11-13 14:29:32 +00003307 (_.EltVT (X86selects (i1 (trunc GR32:$mask)),
3308 (_.EltVT _.FRC:$src1),
3309 (_.EltVT _.FRC:$src2))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003310 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrk)
Ayman Musa46af8f92016-11-13 14:29:32 +00003311 (COPY_TO_REGCLASS _.FRC:$src2, _.RC),
3312 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
3313 (_.VT _.RC:$src0),
3314 (COPY_TO_REGCLASS _.FRC:$src1, _.RC)),
3315 _.RC)>;
3316
3317def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003318 (_.VT (scalar_to_vector
Ayman Musa46af8f92016-11-13 14:29:32 +00003319 (_.EltVT (X86selects (i1 (trunc GR32:$mask)),
3320 (_.EltVT _.FRC:$src1),
3321 (_.EltVT ZeroFP))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003322 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrkz)
Ayman Musa46af8f92016-11-13 14:29:32 +00003323 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
3324 (_.VT _.RC:$src0),
3325 (COPY_TO_REGCLASS _.FRC:$src1, _.RC)),
3326 _.RC)>;
3327
3328}
3329
3330multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3331 dag Mask, RegisterClass MaskRC> {
3332
3333def : Pat<(masked_store addr:$dst, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003334 (_.info512.VT (insert_subvector undef,
Ayman Musa46af8f92016-11-13 14:29:32 +00003335 (_.info256.VT (insert_subvector undef,
3336 (_.info128.VT _.info128.RC:$src),
3337 (i64 0))),
3338 (i64 0)))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003339 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Ayman Musa46af8f92016-11-13 14:29:32 +00003340 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003341 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003342
3343}
3344
3345multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3346 dag Mask, RegisterClass MaskRC> {
3347
3348def : Pat<(_.info128.VT (extract_subvector
3349 (_.info512.VT (masked_load addr:$srcAddr, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003350 (_.info512.VT (bitconvert
Ayman Musa46af8f92016-11-13 14:29:32 +00003351 (v16i32 immAllZerosV))))),
3352 (i64 0))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003353 (!cast<Instruction>(InstrStr#rmkz)
Ayman Musa46af8f92016-11-13 14:29:32 +00003354 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
3355 addr:$srcAddr)>;
3356
3357def : Pat<(_.info128.VT (extract_subvector
3358 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3359 (_.info512.VT (insert_subvector undef,
3360 (_.info256.VT (insert_subvector undef,
3361 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
3362 (i64 0))),
3363 (i64 0))))),
3364 (i64 0))),
3365 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
3366 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
3367 addr:$srcAddr)>;
3368
3369}
3370
3371defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>;
3372defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>;
3373
3374defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3375 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
3376defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3377 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16>;
3378defm : avx512_store_scalar_lowering<"VMOVSDZ", avx512vl_f64_info,
3379 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8>;
3380
3381defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3382 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
3383defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3384 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16>;
3385defm : avx512_load_scalar_lowering<"VMOVSDZ", avx512vl_f64_info,
3386 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8>;
3387
Craig Topper74ed0872016-05-18 06:55:59 +00003388def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003389 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003390 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003391
Craig Topper74ed0872016-05-18 06:55:59 +00003392def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003393 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003394 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003395
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003396def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
3397 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
3398 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3399
Craig Topper99f6b622016-05-01 01:03:56 +00003400let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003401defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
3402 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3403 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
3404 XS, EVEX_4V, VEX_LIG;
3405
Craig Topper99f6b622016-05-01 01:03:56 +00003406let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003407defm VMOVSSDrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
3408 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3409 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
3410 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003411
3412let Predicates = [HasAVX512] in {
3413 let AddedComplexity = 15 in {
3414 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
3415 // MOVS{S,D} to the lower bits.
3416 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
3417 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
3418 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
3419 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3420 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
3421 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3422 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
3423 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
Craig Topper3f8126e2016-08-13 05:43:20 +00003424 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003425
3426 // Move low f32 and clear high bits.
3427 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3428 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00003429 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003430 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3431 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3432 (SUBREG_TO_REG (i32 0),
3433 (VMOVSSZrr (v4i32 (V_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003434 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003435 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
3436 (SUBREG_TO_REG (i32 0),
3437 (VMOVSSZrr (v4f32 (V_SET0)),
3438 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
3439 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
3440 (SUBREG_TO_REG (i32 0),
3441 (VMOVSSZrr (v4i32 (V_SET0)),
3442 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003443
3444 let AddedComplexity = 20 in {
3445 // MOVSSrm zeros the high parts of the register; represent this
3446 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3447 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3448 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3449 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3450 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3451 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3452 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003453 def : Pat<(v4f32 (X86vzload addr:$src)),
3454 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003455
3456 // MOVSDrm zeros the high parts of the register; represent this
3457 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3458 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3459 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3460 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3461 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3462 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3463 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3464 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3465 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3466 def : Pat<(v2f64 (X86vzload addr:$src)),
3467 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3468
3469 // Represent the same patterns above but in the form they appear for
3470 // 256-bit types
3471 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3472 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003473 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003474 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3475 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3476 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003477 def : Pat<(v8f32 (X86vzload addr:$src)),
3478 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003479 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3480 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3481 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003482 def : Pat<(v4f64 (X86vzload addr:$src)),
3483 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003484
3485 // Represent the same patterns above but in the form they appear for
3486 // 512-bit types
3487 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3488 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3489 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3490 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3491 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3492 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003493 def : Pat<(v16f32 (X86vzload addr:$src)),
3494 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003495 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3496 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3497 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003498 def : Pat<(v8f64 (X86vzload addr:$src)),
3499 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003500 }
3501 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3502 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
3503 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
3504 FR32X:$src)), sub_xmm)>;
3505 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3506 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
3507 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
3508 FR64X:$src)), sub_xmm)>;
3509 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3510 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003511 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003512
3513 // Move low f64 and clear high bits.
3514 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3515 (SUBREG_TO_REG (i32 0),
3516 (VMOVSDZrr (v2f64 (V_SET0)),
3517 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003518 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
3519 (SUBREG_TO_REG (i32 0),
3520 (VMOVSDZrr (v2f64 (V_SET0)),
3521 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003522
3523 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
3524 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3525 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003526 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
3527 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3528 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003529
3530 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003531 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003532 addr:$dst),
3533 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003534
3535 // Shuffle with VMOVSS
3536 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3537 (VMOVSSZrr (v4i32 VR128X:$src1),
3538 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3539 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3540 (VMOVSSZrr (v4f32 VR128X:$src1),
3541 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3542
3543 // 256-bit variants
3544 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3545 (SUBREG_TO_REG (i32 0),
3546 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3547 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3548 sub_xmm)>;
3549 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3550 (SUBREG_TO_REG (i32 0),
3551 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3552 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3553 sub_xmm)>;
3554
3555 // Shuffle with VMOVSD
3556 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3557 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3558 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3559 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3560 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3561 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3562 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3563 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3564
3565 // 256-bit variants
3566 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3567 (SUBREG_TO_REG (i32 0),
3568 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3569 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3570 sub_xmm)>;
3571 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3572 (SUBREG_TO_REG (i32 0),
3573 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3574 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3575 sub_xmm)>;
3576
3577 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3578 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3579 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3580 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3581 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3582 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3583 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3584 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3585}
3586
3587let AddedComplexity = 15 in
3588def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3589 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003590 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003591 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003592 (v2i64 VR128X:$src))))],
3593 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3594
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003595let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00003596 let AddedComplexity = 15 in {
3597 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3598 (VMOVDI2PDIZrr GR32:$src)>;
3599
3600 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3601 (VMOV64toPQIZrr GR64:$src)>;
3602
3603 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3604 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3605 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003606
3607 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
3608 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3609 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00003610 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003611 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3612 let AddedComplexity = 20 in {
3613 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3614 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003615 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3616 (VMOVDI2PDIZrm addr:$src)>;
3617 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3618 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003619 def : Pat<(v4i32 (X86vzload addr:$src)),
3620 (VMOVDI2PDIZrm addr:$src)>;
3621 def : Pat<(v8i32 (X86vzload addr:$src)),
3622 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003623 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003624 (VMOVQI2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003625 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003626 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003627 def : Pat<(v2i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003628 (VMOVQI2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00003629 def : Pat<(v4i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003630 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003631 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003632
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003633 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3634 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3635 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3636 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003637 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3638 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3639 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3640
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003641 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003642 def : Pat<(v16i32 (X86vzload addr:$src)),
3643 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003644 def : Pat<(v8i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003645 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003646}
3647
3648def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
3649 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3650
3651def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
3652 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3653
3654def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
3655 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3656
3657def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
3658 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3659
3660//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003661// AVX-512 - Non-temporals
3662//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003663let SchedRW = [WriteLoad] in {
3664 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3665 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3666 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3667 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3668 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003669
Craig Topper2f90c1f2016-06-07 07:27:57 +00003670 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00003671 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003672 (ins i256mem:$src),
3673 "vmovntdqa\t{$src, $dst|$dst, $src}",
3674 [(set VR256X:$dst, (int_x86_avx2_movntdqa addr:$src))],
3675 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3676 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003677
Robert Khasanoved882972014-08-13 10:46:00 +00003678 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003679 (ins i128mem:$src),
3680 "vmovntdqa\t{$src, $dst|$dst, $src}",
3681 [(set VR128X:$dst, (int_x86_sse41_movntdqa addr:$src))],
3682 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3683 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003684 }
Adam Nemetefd07852014-06-18 16:51:10 +00003685}
3686
Igor Bregerd3341f52016-01-20 13:11:47 +00003687multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3688 PatFrag st_frag = alignednontemporalstore,
3689 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00003690 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003691 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003692 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003693 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3694 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003695}
3696
Igor Bregerd3341f52016-01-20 13:11:47 +00003697multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3698 AVX512VLVectorVTInfo VTInfo> {
3699 let Predicates = [HasAVX512] in
3700 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003701
Igor Bregerd3341f52016-01-20 13:11:47 +00003702 let Predicates = [HasAVX512, HasVLX] in {
3703 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3704 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003705 }
3706}
3707
Igor Bregerd3341f52016-01-20 13:11:47 +00003708defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3709defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3710defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003711
Craig Topper707c89c2016-05-08 23:43:17 +00003712let Predicates = [HasAVX512], AddedComplexity = 400 in {
3713 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
3714 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3715 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
3716 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3717 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
3718 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003719
3720 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
3721 (VMOVNTDQAZrm addr:$src)>;
3722 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
3723 (VMOVNTDQAZrm addr:$src)>;
3724 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
3725 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003726 def : Pat<(v16i32 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003727 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003728 def : Pat<(v32i16 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003729 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003730 def : Pat<(v64i8 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003731 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00003732}
3733
Craig Topperc41320d2016-05-08 23:08:45 +00003734let Predicates = [HasVLX], AddedComplexity = 400 in {
3735 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
3736 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3737 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
3738 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3739 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
3740 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3741
Simon Pilgrim9a896232016-06-07 13:34:24 +00003742 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
3743 (VMOVNTDQAZ256rm addr:$src)>;
3744 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
3745 (VMOVNTDQAZ256rm addr:$src)>;
3746 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
3747 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003748 def : Pat<(v8i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003749 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003750 def : Pat<(v16i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003751 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003752 def : Pat<(v32i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003753 (VMOVNTDQAZ256rm addr:$src)>;
3754
Craig Topperc41320d2016-05-08 23:08:45 +00003755 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
3756 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3757 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
3758 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3759 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
3760 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003761
3762 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
3763 (VMOVNTDQAZ128rm addr:$src)>;
3764 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
3765 (VMOVNTDQAZ128rm addr:$src)>;
3766 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
3767 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003768 def : Pat<(v4i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003769 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003770 def : Pat<(v8i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003771 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003772 def : Pat<(v16i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003773 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00003774}
3775
Adam Nemet7f62b232014-06-10 16:39:53 +00003776//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003777// AVX-512 - Integer arithmetic
3778//
3779multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003780 X86VectorVTInfo _, OpndItins itins,
3781 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003782 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003783 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003784 "$src2, $src1", "$src1, $src2",
3785 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003786 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003787 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003788
Craig Toppere1cac152016-06-07 07:27:54 +00003789 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3790 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3791 "$src2, $src1", "$src1, $src2",
3792 (_.VT (OpNode _.RC:$src1,
3793 (bitconvert (_.LdFrag addr:$src2)))),
3794 itins.rm>,
3795 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003796}
3797
3798multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3799 X86VectorVTInfo _, OpndItins itins,
3800 bit IsCommutable = 0> :
3801 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00003802 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3803 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3804 "${src2}"##_.BroadcastStr##", $src1",
3805 "$src1, ${src2}"##_.BroadcastStr,
3806 (_.VT (OpNode _.RC:$src1,
3807 (X86VBroadcast
3808 (_.ScalarLdFrag addr:$src2)))),
3809 itins.rm>,
3810 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003811}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003812
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003813multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3814 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3815 Predicate prd, bit IsCommutable = 0> {
3816 let Predicates = [prd] in
3817 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3818 IsCommutable>, EVEX_V512;
3819
3820 let Predicates = [prd, HasVLX] in {
3821 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3822 IsCommutable>, EVEX_V256;
3823 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3824 IsCommutable>, EVEX_V128;
3825 }
3826}
3827
Robert Khasanov545d1b72014-10-14 14:36:19 +00003828multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3829 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3830 Predicate prd, bit IsCommutable = 0> {
3831 let Predicates = [prd] in
3832 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3833 IsCommutable>, EVEX_V512;
3834
3835 let Predicates = [prd, HasVLX] in {
3836 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3837 IsCommutable>, EVEX_V256;
3838 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3839 IsCommutable>, EVEX_V128;
3840 }
3841}
3842
3843multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3844 OpndItins itins, Predicate prd,
3845 bit IsCommutable = 0> {
3846 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3847 itins, prd, IsCommutable>,
3848 VEX_W, EVEX_CD8<64, CD8VF>;
3849}
3850
3851multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3852 OpndItins itins, Predicate prd,
3853 bit IsCommutable = 0> {
3854 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3855 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3856}
3857
3858multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3859 OpndItins itins, Predicate prd,
3860 bit IsCommutable = 0> {
3861 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3862 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3863}
3864
3865multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3866 OpndItins itins, Predicate prd,
3867 bit IsCommutable = 0> {
3868 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3869 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3870}
3871
3872multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3873 SDNode OpNode, OpndItins itins, Predicate prd,
3874 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003875 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003876 IsCommutable>;
3877
Igor Bregerf2460112015-07-26 14:41:44 +00003878 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003879 IsCommutable>;
3880}
3881
3882multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3883 SDNode OpNode, OpndItins itins, Predicate prd,
3884 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003885 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003886 IsCommutable>;
3887
Igor Bregerf2460112015-07-26 14:41:44 +00003888 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003889 IsCommutable>;
3890}
3891
3892multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3893 bits<8> opc_d, bits<8> opc_q,
3894 string OpcodeStr, SDNode OpNode,
3895 OpndItins itins, bit IsCommutable = 0> {
3896 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3897 itins, HasAVX512, IsCommutable>,
3898 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3899 itins, HasBWI, IsCommutable>;
3900}
3901
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003902multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003903 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003904 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3905 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003906 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003907 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003908 "$src2, $src1","$src1, $src2",
3909 (_Dst.VT (OpNode
3910 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003911 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003912 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003913 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003914 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3915 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3916 "$src2, $src1", "$src1, $src2",
3917 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3918 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003919 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00003920 AVX512BIBase, EVEX_4V;
3921
3922 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Coby Tayree99a66392016-11-20 17:19:55 +00003923 (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2),
Craig Toppere1cac152016-06-07 07:27:54 +00003924 OpcodeStr,
3925 "${src2}"##_Brdct.BroadcastStr##", $src1",
Coby Tayree99a66392016-11-20 17:19:55 +00003926 "$src1, ${src2}"##_Brdct.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00003927 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3928 (_Brdct.VT (X86VBroadcast
3929 (_Brdct.ScalarLdFrag addr:$src2)))))),
3930 itins.rm>,
3931 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003932}
3933
Robert Khasanov545d1b72014-10-14 14:36:19 +00003934defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3935 SSE_INTALU_ITINS_P, 1>;
3936defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3937 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003938defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3939 SSE_INTALU_ITINS_P, HasBWI, 1>;
3940defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3941 SSE_INTALU_ITINS_P, HasBWI, 0>;
3942defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003943 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003944defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003945 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003946defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003947 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003948defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003949 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003950defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003951 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003952defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003953 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003954defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003955 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003956defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003957 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003958defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003959 SSE_INTALU_ITINS_P, HasBWI, 1>;
3960
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003961multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003962 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
3963 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
3964 let Predicates = [prd] in
3965 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3966 _SrcVTInfo.info512, _DstVTInfo.info512,
3967 v8i64_info, IsCommutable>,
3968 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3969 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003970 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003971 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003972 v4i64x_info, IsCommutable>,
3973 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003974 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003975 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003976 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003977 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3978 }
Michael Liao66233b72015-08-06 09:06:20 +00003979}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003980
3981defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003982 avx512vl_i32_info, avx512vl_i64_info,
3983 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003984defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003985 avx512vl_i32_info, avx512vl_i64_info,
3986 X86pmuludq, HasAVX512, 1>;
3987defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
3988 avx512vl_i8_info, avx512vl_i8_info,
3989 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003990
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003991multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3992 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00003993 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3994 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
3995 OpcodeStr,
3996 "${src2}"##_Src.BroadcastStr##", $src1",
3997 "$src1, ${src2}"##_Src.BroadcastStr,
3998 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3999 (_Src.VT (X86VBroadcast
4000 (_Src.ScalarLdFrag addr:$src2))))))>,
4001 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004002}
4003
Michael Liao66233b72015-08-06 09:06:20 +00004004multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
4005 SDNode OpNode,X86VectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004006 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004007 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004008 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004009 "$src2, $src1","$src1, $src2",
4010 (_Dst.VT (OpNode
4011 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00004012 (_Src.VT _Src.RC:$src2))),
4013 NoItinerary, IsCommutable>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004014 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004015 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4016 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4017 "$src2, $src1", "$src1, $src2",
4018 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
4019 (bitconvert (_Src.LdFrag addr:$src2))))>,
4020 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004021}
4022
4023multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
4024 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004025 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004026 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
4027 v32i16_info>,
4028 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
4029 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004030 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004031 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
4032 v16i16x_info>,
4033 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
4034 v16i16x_info>, EVEX_V256;
4035 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
4036 v8i16x_info>,
4037 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
4038 v8i16x_info>, EVEX_V128;
4039 }
4040}
4041multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
4042 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004043 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004044 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
4045 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004046 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004047 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
4048 v32i8x_info>, EVEX_V256;
4049 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
4050 v16i8x_info>, EVEX_V128;
4051 }
4052}
Igor Bregerf7fd5472015-07-21 07:11:28 +00004053
4054multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
4055 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004056 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004057 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00004058 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Craig Topper37e8c542016-08-14 17:57:22 +00004059 _Dst.info512, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004060 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00004061 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Craig Topper37e8c542016-08-14 17:57:22 +00004062 _Dst.info256, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004063 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Craig Topper37e8c542016-08-14 17:57:22 +00004064 _Dst.info128, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004065 }
4066}
4067
Craig Topperb6da6542016-05-01 17:38:32 +00004068defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
4069defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
4070defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
4071defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004072
Craig Topper5acb5a12016-05-01 06:24:57 +00004073defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
4074 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
4075defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Topper37e8c542016-08-14 17:57:22 +00004076 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004077
Igor Bregerf2460112015-07-26 14:41:44 +00004078defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004079 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004080defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004081 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004082defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004083 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004084
Igor Bregerf2460112015-07-26 14:41:44 +00004085defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004086 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004087defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004088 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004089defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004090 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004091
Igor Bregerf2460112015-07-26 14:41:44 +00004092defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004093 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004094defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004095 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004096defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004097 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004098
Igor Bregerf2460112015-07-26 14:41:44 +00004099defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004100 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004101defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004102 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004103defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004104 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00004105
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00004106// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4107let Predicates = [HasDQI, NoVLX] in {
4108 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4109 (EXTRACT_SUBREG
4110 (VPMULLQZrr
4111 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4112 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4113 sub_ymm)>;
4114
4115 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4116 (EXTRACT_SUBREG
4117 (VPMULLQZrr
4118 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4119 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4120 sub_xmm)>;
4121}
4122
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004123//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004124// AVX-512 Logical Instructions
4125//===----------------------------------------------------------------------===//
4126
Craig Topperabe80cc2016-08-28 06:06:28 +00004127multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4128 X86VectorVTInfo _, OpndItins itins,
4129 bit IsCommutable = 0> {
4130 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
4131 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4132 "$src2, $src1", "$src1, $src2",
4133 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4134 (bitconvert (_.VT _.RC:$src2)))),
4135 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4136 _.RC:$src2)))),
4137 itins.rr, IsCommutable>,
4138 AVX512BIBase, EVEX_4V;
4139
4140 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4141 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4142 "$src2, $src1", "$src1, $src2",
4143 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4144 (bitconvert (_.LdFrag addr:$src2)))),
4145 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4146 (bitconvert (_.LdFrag addr:$src2)))))),
4147 itins.rm>,
4148 AVX512BIBase, EVEX_4V;
4149}
4150
4151multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4152 X86VectorVTInfo _, OpndItins itins,
4153 bit IsCommutable = 0> :
4154 avx512_logic_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
4155 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4156 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4157 "${src2}"##_.BroadcastStr##", $src1",
4158 "$src1, ${src2}"##_.BroadcastStr,
4159 (_.i64VT (OpNode _.RC:$src1,
4160 (bitconvert
4161 (_.VT (X86VBroadcast
4162 (_.ScalarLdFrag addr:$src2)))))),
4163 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4164 (bitconvert
4165 (_.VT (X86VBroadcast
4166 (_.ScalarLdFrag addr:$src2)))))))),
4167 itins.rm>,
4168 AVX512BIBase, EVEX_4V, EVEX_B;
4169}
4170
4171multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
4172 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
4173 Predicate prd, bit IsCommutable = 0> {
4174 let Predicates = [prd] in
4175 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
4176 IsCommutable>, EVEX_V512;
4177
4178 let Predicates = [prd, HasVLX] in {
4179 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
4180 IsCommutable>, EVEX_V256;
4181 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
4182 IsCommutable>, EVEX_V128;
4183 }
4184}
4185
4186multiclass avx512_logic_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
4187 OpndItins itins, Predicate prd,
4188 bit IsCommutable = 0> {
4189 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
4190 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
4191}
4192
4193multiclass avx512_logic_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
4194 OpndItins itins, Predicate prd,
4195 bit IsCommutable = 0> {
4196 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
4197 itins, prd, IsCommutable>,
4198 VEX_W, EVEX_CD8<64, CD8VF>;
4199}
4200
4201multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
4202 SDNode OpNode, OpndItins itins, Predicate prd,
4203 bit IsCommutable = 0> {
4204 defm Q : avx512_logic_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
4205 IsCommutable>;
4206
4207 defm D : avx512_logic_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
4208 IsCommutable>;
4209}
4210
4211defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004212 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004213defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004214 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004215defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004216 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004217defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00004218 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004219
4220//===----------------------------------------------------------------------===//
4221// AVX-512 FP arithmetic
4222//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004223multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4224 SDNode OpNode, SDNode VecNode, OpndItins itins,
4225 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004226 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004227 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4228 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4229 "$src2, $src1", "$src1, $src2",
4230 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4231 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00004232 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004233
4234 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00004235 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004236 "$src2, $src1", "$src1, $src2",
4237 (VecNode (_.VT _.RC:$src1),
4238 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4239 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00004240 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00004241 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004242 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004243 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004244 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4245 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004246 itins.rr> {
4247 let isCommutable = IsCommutable;
4248 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004249 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004250 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004251 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4252 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004253 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004254 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004255 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004256}
4257
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004258multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004259 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004260 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004261 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4262 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4263 "$rc, $src2, $src1", "$src1, $src2, $rc",
4264 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004265 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004266 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004267}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004268multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4269 SDNode VecNode, OpndItins itins, bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004270 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004271 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4272 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004273 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004274 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004275 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004276}
4277
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004278multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4279 SDNode VecNode,
4280 SizeItins itins, bit IsCommutable> {
4281 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4282 itins.s, IsCommutable>,
4283 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
4284 itins.s, IsCommutable>,
4285 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4286 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4287 itins.d, IsCommutable>,
4288 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
4289 itins.d, IsCommutable>,
4290 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4291}
4292
4293multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
4294 SDNode VecNode,
4295 SizeItins itins, bit IsCommutable> {
4296 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4297 itins.s, IsCommutable>,
4298 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
4299 itins.s, IsCommutable>,
4300 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4301 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4302 itins.d, IsCommutable>,
4303 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
4304 itins.d, IsCommutable>,
4305 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4306}
4307defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
Craig Topper55353582016-08-02 06:16:51 +00004308defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_MUL_ITINS_S, 1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004309defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
Craig Topper55353582016-08-02 06:16:51 +00004310defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_DIV_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004311defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 0>;
4312defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 0>;
4313
4314// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
4315// X86fminc and X86fmaxc instead of X86fmin and X86fmax
4316multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
4317 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper79011a62016-07-26 08:06:18 +00004318 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004319 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4320 (ins _.FRC:$src1, _.FRC:$src2),
4321 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4322 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004323 itins.rr> {
4324 let isCommutable = 1;
4325 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004326 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4327 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4328 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4329 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4330 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4331 }
4332}
4333defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
4334 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4335 EVEX_CD8<32, CD8VT1>;
4336
4337defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
4338 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4339 EVEX_CD8<64, CD8VT1>;
4340
4341defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
4342 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4343 EVEX_CD8<32, CD8VT1>;
4344
4345defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
4346 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4347 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004348
Craig Topper375aa902016-12-19 00:42:28 +00004349multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004350 X86VectorVTInfo _, OpndItins itins,
4351 bit IsCommutable> {
Craig Topper375aa902016-12-19 00:42:28 +00004352 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004353 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4354 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4355 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004356 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
4357 IsCommutable>, EVEX_4V;
Craig Topper375aa902016-12-19 00:42:28 +00004358 let mayLoad = 1 in {
4359 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4360 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4361 "$src2, $src1", "$src1, $src2",
4362 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
4363 EVEX_4V;
4364 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4365 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4366 "${src2}"##_.BroadcastStr##", $src1",
4367 "$src1, ${src2}"##_.BroadcastStr,
4368 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4369 (_.ScalarLdFrag addr:$src2)))),
4370 itins.rm>, EVEX_4V, EVEX_B;
4371 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004372 }
Robert Khasanov595e5982014-10-29 15:43:02 +00004373}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004374
Craig Topper375aa902016-12-19 00:42:28 +00004375multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004376 X86VectorVTInfo _> {
4377 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004378 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4379 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
4380 "$rc, $src2, $src1", "$src1, $src2, $rc",
4381 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
4382 EVEX_4V, EVEX_B, EVEX_RC;
4383}
4384
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004385
Craig Topper375aa902016-12-19 00:42:28 +00004386multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004387 X86VectorVTInfo _> {
4388 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004389 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4390 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4391 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
4392 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
4393 EVEX_4V, EVEX_B;
4394}
4395
Craig Topper375aa902016-12-19 00:42:28 +00004396multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004397 Predicate prd, SizeItins itins,
4398 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00004399 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004400 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00004401 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004402 EVEX_CD8<32, CD8VF>;
4403 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00004404 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004405 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00004406 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004407
Robert Khasanov595e5982014-10-29 15:43:02 +00004408 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00004409 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004410 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004411 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004412 EVEX_CD8<32, CD8VF>;
4413 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004414 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004415 EVEX_CD8<32, CD8VF>;
4416 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004417 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004418 EVEX_CD8<64, CD8VF>;
4419 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004420 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004421 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004422 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004423}
4424
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004425multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004426 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004427 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004428 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004429 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4430}
4431
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004432multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004433 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004434 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004435 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004436 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4437}
4438
Craig Topper9433f972016-08-02 06:16:53 +00004439defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
4440 SSE_ALU_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004441 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004442defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
4443 SSE_MUL_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004444 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004445defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004446 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004447defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004448 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004449defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
4450 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004451 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004452defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
4453 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004454 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00004455let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00004456 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
4457 SSE_ALU_ITINS_P, 1>;
4458 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
4459 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00004460}
Craig Topper375aa902016-12-19 00:42:28 +00004461defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004462 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004463defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004464 SSE_ALU_ITINS_P, 0>;
Craig Topper375aa902016-12-19 00:42:28 +00004465defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004466 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004467defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004468 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004469
Craig Topper8f6827c2016-08-31 05:37:52 +00004470// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00004471multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
4472 X86VectorVTInfo _, Predicate prd> {
4473let Predicates = [prd] in {
4474 // Masked register-register logical operations.
4475 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4476 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4477 _.RC:$src0)),
4478 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
4479 _.RC:$src1, _.RC:$src2)>;
4480 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4481 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4482 _.ImmAllZerosV)),
4483 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
4484 _.RC:$src2)>;
4485 // Masked register-memory logical operations.
4486 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4487 (bitconvert (_.i64VT (OpNode _.RC:$src1,
4488 (load addr:$src2)))),
4489 _.RC:$src0)),
4490 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
4491 _.RC:$src1, addr:$src2)>;
4492 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4493 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
4494 _.ImmAllZerosV)),
4495 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
4496 addr:$src2)>;
4497 // Register-broadcast logical operations.
4498 def : Pat<(_.i64VT (OpNode _.RC:$src1,
4499 (bitconvert (_.VT (X86VBroadcast
4500 (_.ScalarLdFrag addr:$src2)))))),
4501 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
4502 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4503 (bitconvert
4504 (_.i64VT (OpNode _.RC:$src1,
4505 (bitconvert (_.VT
4506 (X86VBroadcast
4507 (_.ScalarLdFrag addr:$src2))))))),
4508 _.RC:$src0)),
4509 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
4510 _.RC:$src1, addr:$src2)>;
4511 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4512 (bitconvert
4513 (_.i64VT (OpNode _.RC:$src1,
4514 (bitconvert (_.VT
4515 (X86VBroadcast
4516 (_.ScalarLdFrag addr:$src2))))))),
4517 _.ImmAllZerosV)),
4518 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
4519 _.RC:$src1, addr:$src2)>;
4520}
Craig Topper8f6827c2016-08-31 05:37:52 +00004521}
4522
Craig Topper45d65032016-09-02 05:29:13 +00004523multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
4524 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
4525 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
4526 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
4527 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
4528 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
4529 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00004530}
4531
Craig Topper45d65032016-09-02 05:29:13 +00004532defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
4533defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
4534defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
4535defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
4536
Craig Topper2baef8f2016-12-18 04:17:00 +00004537let Predicates = [HasVLX,HasDQI] in {
Craig Topperd3295c62016-12-17 19:26:00 +00004538 // Use packed logical operations for scalar ops.
4539 def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)),
4540 (COPY_TO_REGCLASS (VANDPDZ128rr
4541 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4542 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4543 def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)),
4544 (COPY_TO_REGCLASS (VORPDZ128rr
4545 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4546 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4547 def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)),
4548 (COPY_TO_REGCLASS (VXORPDZ128rr
4549 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4550 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4551 def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)),
4552 (COPY_TO_REGCLASS (VANDNPDZ128rr
4553 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4554 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4555
4556 def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)),
4557 (COPY_TO_REGCLASS (VANDPSZ128rr
4558 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4559 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4560 def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)),
4561 (COPY_TO_REGCLASS (VORPSZ128rr
4562 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4563 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4564 def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)),
4565 (COPY_TO_REGCLASS (VXORPSZ128rr
4566 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4567 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4568 def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)),
4569 (COPY_TO_REGCLASS (VANDNPSZ128rr
4570 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4571 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4572}
4573
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004574multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
4575 X86VectorVTInfo _> {
4576 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4577 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4578 "$src2, $src1", "$src1, $src2",
4579 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004580 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4581 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4582 "$src2, $src1", "$src1, $src2",
4583 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
4584 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4585 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4586 "${src2}"##_.BroadcastStr##", $src1",
4587 "$src1, ${src2}"##_.BroadcastStr,
4588 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4589 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
4590 EVEX_4V, EVEX_B;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004591}
4592
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004593multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
4594 X86VectorVTInfo _> {
4595 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4596 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4597 "$src2, $src1", "$src1, $src2",
4598 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00004599 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4600 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4601 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00004602 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00004603 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4604 (i32 FROUND_CURRENT))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004605}
4606
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004607multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00004608 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004609 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
4610 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00004611 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004612 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
4613 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004614 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
4615 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004616 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004617 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
4618 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004619 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
4620
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004621 // Define only if AVX512VL feature is present.
4622 let Predicates = [HasVLX] in {
4623 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
4624 EVEX_V128, EVEX_CD8<32, CD8VF>;
4625 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
4626 EVEX_V256, EVEX_CD8<32, CD8VF>;
4627 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
4628 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4629 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
4630 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4631 }
4632}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004633defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004634
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004635//===----------------------------------------------------------------------===//
4636// AVX-512 VPTESTM instructions
4637//===----------------------------------------------------------------------===//
4638
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004639multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
4640 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00004641 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004642 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
4643 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4644 "$src2, $src1", "$src1, $src2",
4645 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
4646 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004647 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4648 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4649 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00004650 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004651 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
4652 EVEX_4V,
4653 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004654}
4655
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004656multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4657 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004658 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4659 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4660 "${src2}"##_.BroadcastStr##", $src1",
4661 "$src1, ${src2}"##_.BroadcastStr,
4662 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
4663 (_.ScalarLdFrag addr:$src2))))>,
4664 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004665}
Igor Bregerfca0a342016-01-28 13:19:25 +00004666
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004667// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00004668multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
4669 X86VectorVTInfo _, string Suffix> {
4670 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
4671 (_.KVT (COPY_TO_REGCLASS
4672 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004673 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004674 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004675 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004676 _.RC:$src2, _.SubRegIdx)),
4677 _.KRC))>;
4678}
4679
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004680multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004681 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004682 let Predicates = [HasAVX512] in
4683 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
4684 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4685
4686 let Predicates = [HasAVX512, HasVLX] in {
4687 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
4688 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4689 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
4690 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4691 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004692 let Predicates = [HasAVX512, NoVLX] in {
4693 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
4694 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004695 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004696}
4697
4698multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4699 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004700 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004701 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004702 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004703}
4704
4705multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
4706 SDNode OpNode> {
4707 let Predicates = [HasBWI] in {
4708 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
4709 EVEX_V512, VEX_W;
4710 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
4711 EVEX_V512;
4712 }
4713 let Predicates = [HasVLX, HasBWI] in {
4714
4715 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
4716 EVEX_V256, VEX_W;
4717 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
4718 EVEX_V128, VEX_W;
4719 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
4720 EVEX_V256;
4721 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
4722 EVEX_V128;
4723 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004724
Igor Bregerfca0a342016-01-28 13:19:25 +00004725 let Predicates = [HasAVX512, NoVLX] in {
4726 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
4727 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
4728 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
4729 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004730 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004731
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004732}
4733
4734multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
4735 SDNode OpNode> :
4736 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
4737 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
4738
4739defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
4740defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004741
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004742
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004743//===----------------------------------------------------------------------===//
4744// AVX-512 Shift instructions
4745//===----------------------------------------------------------------------===//
4746multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00004747 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004748 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00004749 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004750 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004751 "$src2, $src1", "$src1, $src2",
4752 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004753 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00004754 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004755 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004756 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004757 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
4758 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004759 SSE_INTSHIFT_ITINS_P.rm>;
Craig Topper05948fb2016-08-02 05:11:15 +00004760 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004761}
4762
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004763multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
4764 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004765 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004766 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
4767 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
4768 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
4769 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004770 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004771}
4772
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004773multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004774 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004775 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00004776 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004777 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4778 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
4779 "$src2, $src1", "$src1, $src2",
4780 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004781 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004782 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4783 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
4784 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00004785 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004786 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004787 EVEX_4V;
Craig Topper05948fb2016-08-02 05:11:15 +00004788 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004789}
4790
Cameron McInally5fb084e2014-12-11 17:13:05 +00004791multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004792 ValueType SrcVT, PatFrag bc_frag,
4793 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
4794 let Predicates = [prd] in
4795 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4796 VTInfo.info512>, EVEX_V512,
4797 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
4798 let Predicates = [prd, HasVLX] in {
4799 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4800 VTInfo.info256>, EVEX_V256,
4801 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4802 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4803 VTInfo.info128>, EVEX_V128,
4804 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4805 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004806}
4807
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004808multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4809 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004810 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004811 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004812 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004813 avx512vl_i64_info, HasAVX512>, VEX_W;
4814 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4815 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004816}
4817
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004818multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4819 string OpcodeStr, SDNode OpNode,
4820 AVX512VLVectorVTInfo VTInfo> {
4821 let Predicates = [HasAVX512] in
4822 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4823 VTInfo.info512>,
4824 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4825 VTInfo.info512>, EVEX_V512;
4826 let Predicates = [HasAVX512, HasVLX] in {
4827 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4828 VTInfo.info256>,
4829 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4830 VTInfo.info256>, EVEX_V256;
4831 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4832 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004833 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004834 VTInfo.info128>, EVEX_V128;
4835 }
4836}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004837
Michael Liao66233b72015-08-06 09:06:20 +00004838multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004839 Format ImmFormR, Format ImmFormM,
4840 string OpcodeStr, SDNode OpNode> {
4841 let Predicates = [HasBWI] in
4842 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4843 v32i16_info>, EVEX_V512;
4844 let Predicates = [HasVLX, HasBWI] in {
4845 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4846 v16i16x_info>, EVEX_V256;
4847 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4848 v8i16x_info>, EVEX_V128;
4849 }
4850}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004851
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004852multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4853 Format ImmFormR, Format ImmFormM,
4854 string OpcodeStr, SDNode OpNode> {
4855 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4856 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4857 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4858 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4859}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004860
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004861defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004862 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004863
4864defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004865 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004866
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004867defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004868 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004869
Michael Zuckerman298a6802016-01-13 12:39:33 +00004870defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004871defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004872
4873defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4874defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4875defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004876
4877//===-------------------------------------------------------------------===//
4878// Variable Bit Shifts
4879//===-------------------------------------------------------------------===//
4880multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004881 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004882 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004883 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4884 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4885 "$src2, $src1", "$src1, $src2",
4886 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004887 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004888 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4889 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4890 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004891 (_.VT (OpNode _.RC:$src1,
4892 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004893 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004894 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper05948fb2016-08-02 05:11:15 +00004895 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004896}
4897
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004898multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4899 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004900 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004901 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4902 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4903 "${src2}"##_.BroadcastStr##", $src1",
4904 "$src1, ${src2}"##_.BroadcastStr,
4905 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4906 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004907 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004908 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4909}
Cameron McInally5fb084e2014-12-11 17:13:05 +00004910multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4911 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004912 let Predicates = [HasAVX512] in
4913 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4914 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4915
4916 let Predicates = [HasAVX512, HasVLX] in {
4917 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4918 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4919 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4920 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4921 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004922}
4923
4924multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4925 SDNode OpNode> {
4926 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004927 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004928 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004929 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004930}
4931
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004932// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Breger7b46b4e2015-12-23 08:06:50 +00004933multiclass avx512_var_shift_w_lowering<AVX512VLVectorVTInfo _, SDNode OpNode> {
4934 let Predicates = [HasBWI, NoVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004935 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004936 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004937 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004938 (!cast<Instruction>(NAME#"WZrr")
4939 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4940 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4941 sub_ymm)>;
4942
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004943 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004944 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004945 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004946 (!cast<Instruction>(NAME#"WZrr")
4947 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4948 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4949 sub_xmm)>;
4950 }
4951}
4952
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004953multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4954 SDNode OpNode> {
4955 let Predicates = [HasBWI] in
4956 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4957 EVEX_V512, VEX_W;
4958 let Predicates = [HasVLX, HasBWI] in {
4959
4960 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4961 EVEX_V256, VEX_W;
4962 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4963 EVEX_V128, VEX_W;
4964 }
4965}
4966
4967defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004968 avx512_var_shift_w<0x12, "vpsllvw", shl>,
4969 avx512_var_shift_w_lowering<avx512vl_i16_info, shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00004970
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004971defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004972 avx512_var_shift_w<0x11, "vpsravw", sra>,
4973 avx512_var_shift_w_lowering<avx512vl_i16_info, sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00004974
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004975defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004976 avx512_var_shift_w<0x10, "vpsrlvw", srl>,
4977 avx512_var_shift_w_lowering<avx512vl_i16_info, srl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004978defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4979defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004980
Craig Topper05629d02016-07-24 07:32:45 +00004981// Special handing for handling VPSRAV intrinsics.
4982multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
4983 list<Predicate> p> {
4984 let Predicates = p in {
4985 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
4986 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
4987 _.RC:$src2)>;
4988 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
4989 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
4990 _.RC:$src1, addr:$src2)>;
4991 let AddedComplexity = 20 in {
4992 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4993 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
4994 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
4995 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
4996 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4997 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4998 _.RC:$src0)),
4999 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
5000 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
5001 }
5002 let AddedComplexity = 30 in {
5003 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5004 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
5005 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
5006 _.RC:$src1, _.RC:$src2)>;
5007 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5008 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5009 _.ImmAllZerosV)),
5010 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
5011 _.RC:$src1, addr:$src2)>;
5012 }
5013 }
5014}
5015
5016multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
5017 list<Predicate> p> :
5018 avx512_var_shift_int_lowering<InstrStr, _, p> {
5019 let Predicates = p in {
5020 def : Pat<(_.VT (X86vsrav _.RC:$src1,
5021 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
5022 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
5023 _.RC:$src1, addr:$src2)>;
5024 let AddedComplexity = 20 in
5025 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5026 (X86vsrav _.RC:$src1,
5027 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5028 _.RC:$src0)),
5029 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
5030 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
5031 let AddedComplexity = 30 in
5032 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5033 (X86vsrav _.RC:$src1,
5034 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5035 _.ImmAllZerosV)),
5036 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
5037 _.RC:$src1, addr:$src2)>;
5038 }
5039}
5040
5041defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
5042defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
5043defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
5044defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
5045defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
5046defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
5047defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
5048defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
5049defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
5050
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005051//===-------------------------------------------------------------------===//
5052// 1-src variable permutation VPERMW/D/Q
5053//===-------------------------------------------------------------------===//
5054multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
5055 AVX512VLVectorVTInfo _> {
5056 let Predicates = [HasAVX512] in
5057 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5058 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
5059
5060 let Predicates = [HasAVX512, HasVLX] in
5061 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5062 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5063}
5064
5065multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
5066 string OpcodeStr, SDNode OpNode,
5067 AVX512VLVectorVTInfo VTInfo> {
5068 let Predicates = [HasAVX512] in
5069 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5070 VTInfo.info512>,
5071 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5072 VTInfo.info512>, EVEX_V512;
5073 let Predicates = [HasAVX512, HasVLX] in
5074 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5075 VTInfo.info256>,
5076 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5077 VTInfo.info256>, EVEX_V256;
5078}
5079
Michael Zuckermand9cac592016-01-19 17:07:43 +00005080multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
5081 Predicate prd, SDNode OpNode,
5082 AVX512VLVectorVTInfo _> {
5083 let Predicates = [prd] in
5084 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5085 EVEX_V512 ;
5086 let Predicates = [HasVLX, prd] in {
5087 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5088 EVEX_V256 ;
5089 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
5090 EVEX_V128 ;
5091 }
5092}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005093
Michael Zuckermand9cac592016-01-19 17:07:43 +00005094defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
5095 avx512vl_i16_info>, VEX_W;
5096defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
5097 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005098
5099defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
5100 avx512vl_i32_info>;
5101defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
5102 avx512vl_i64_info>, VEX_W;
5103defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
5104 avx512vl_f32_info>;
5105defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
5106 avx512vl_f64_info>, VEX_W;
5107
5108defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
5109 X86VPermi, avx512vl_i64_info>,
5110 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
5111defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
5112 X86VPermi, avx512vl_f64_info>,
5113 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00005114//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005115// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00005116//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005117
Igor Breger78741a12015-10-04 07:20:41 +00005118multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
5119 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
5120 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
5121 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
5122 "$src2, $src1", "$src1, $src2",
5123 (_.VT (OpNode _.RC:$src1,
5124 (Ctrl.VT Ctrl.RC:$src2)))>,
5125 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00005126 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5127 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
5128 "$src2, $src1", "$src1, $src2",
5129 (_.VT (OpNode
5130 _.RC:$src1,
5131 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
5132 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
5133 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5134 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5135 "${src2}"##_.BroadcastStr##", $src1",
5136 "$src1, ${src2}"##_.BroadcastStr,
5137 (_.VT (OpNode
5138 _.RC:$src1,
5139 (Ctrl.VT (X86VBroadcast
5140 (Ctrl.ScalarLdFrag addr:$src2)))))>,
5141 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005142}
5143
5144multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
5145 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5146 let Predicates = [HasAVX512] in {
5147 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
5148 Ctrl.info512>, EVEX_V512;
5149 }
5150 let Predicates = [HasAVX512, HasVLX] in {
5151 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
5152 Ctrl.info128>, EVEX_V128;
5153 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
5154 Ctrl.info256>, EVEX_V256;
5155 }
5156}
5157
5158multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
5159 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5160
5161 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
5162 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
5163 X86VPermilpi, _>,
5164 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005165}
5166
Craig Topper05948fb2016-08-02 05:11:15 +00005167let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00005168defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
5169 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00005170let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00005171defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
5172 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005173//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005174// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
5175//===----------------------------------------------------------------------===//
5176
5177defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00005178 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005179 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
5180defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005181 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005182defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005183 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00005184
Elena Demikhovsky55a99742015-06-22 13:00:42 +00005185multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5186 let Predicates = [HasBWI] in
5187 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
5188
5189 let Predicates = [HasVLX, HasBWI] in {
5190 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
5191 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
5192 }
5193}
5194
5195defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
5196
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005197//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00005198// Move Low to High and High to Low packed FP Instructions
5199//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005200def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
5201 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005202 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005203 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
5204 IIC_SSE_MOV_LH>, EVEX_4V;
5205def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
5206 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005207 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005208 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
5209 IIC_SSE_MOV_LH>, EVEX_4V;
5210
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005211let Predicates = [HasAVX512] in {
5212 // MOVLHPS patterns
5213 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5214 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
5215 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5216 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005217
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005218 // MOVHLPS patterns
5219 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
5220 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
5221}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005222
5223//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00005224// VMOVHPS/PD VMOVLPS Instructions
5225// All patterns was taken from SSS implementation.
5226//===----------------------------------------------------------------------===//
5227multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
5228 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00005229 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
5230 (ins _.RC:$src1, f64mem:$src2),
5231 !strconcat(OpcodeStr,
5232 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5233 [(set _.RC:$dst,
5234 (OpNode _.RC:$src1,
5235 (_.VT (bitconvert
5236 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
5237 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005238}
5239
5240defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
5241 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5242defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
5243 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5244defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
5245 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5246defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
5247 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5248
5249let Predicates = [HasAVX512] in {
5250 // VMOVHPS patterns
5251 def : Pat<(X86Movlhps VR128X:$src1,
5252 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
5253 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5254 def : Pat<(X86Movlhps VR128X:$src1,
5255 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
5256 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5257 // VMOVHPD patterns
5258 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5259 (scalar_to_vector (loadf64 addr:$src2)))),
5260 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5261 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5262 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
5263 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5264 // VMOVLPS patterns
5265 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5266 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5267 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5268 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5269 // VMOVLPD patterns
5270 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5271 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5272 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5273 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5274 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
5275 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
5276 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5277}
5278
Igor Bregerb6b27af2015-11-10 07:09:07 +00005279def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
5280 (ins f64mem:$dst, VR128X:$src),
5281 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005282 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005283 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
5284 (bc_v2f64 (v4f32 VR128X:$src))),
5285 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5286 EVEX, EVEX_CD8<32, CD8VT2>;
5287def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
5288 (ins f64mem:$dst, VR128X:$src),
5289 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005290 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005291 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
5292 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5293 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
5294def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
5295 (ins f64mem:$dst, VR128X:$src),
5296 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005297 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005298 (iPTR 0))), addr:$dst)],
5299 IIC_SSE_MOV_LH>,
5300 EVEX, EVEX_CD8<32, CD8VT2>;
5301def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
5302 (ins f64mem:$dst, VR128X:$src),
5303 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005304 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005305 (iPTR 0))), addr:$dst)],
5306 IIC_SSE_MOV_LH>,
5307 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00005308
Igor Bregerb6b27af2015-11-10 07:09:07 +00005309let Predicates = [HasAVX512] in {
5310 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00005311 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005312 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
5313 (iPTR 0))), addr:$dst),
5314 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
5315 // VMOVLPS patterns
5316 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
5317 addr:$src1),
5318 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5319 def : Pat<(store (v4i32 (X86Movlps
5320 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
5321 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5322 // VMOVLPD patterns
5323 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5324 addr:$src1),
5325 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5326 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5327 addr:$src1),
5328 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5329}
5330//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005331// FMA - Fused Multiply Operations
5332//
Adam Nemet26371ce2014-10-24 00:02:55 +00005333
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005334multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005335 X86VectorVTInfo _, string Suff> {
5336 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +00005337 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005338 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00005339 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005340 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00005341 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005342
Craig Toppere1cac152016-06-07 07:27:54 +00005343 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5344 (ins _.RC:$src2, _.MemOp:$src3),
5345 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005346 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005347 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005348
Craig Toppere1cac152016-06-07 07:27:54 +00005349 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5350 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5351 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5352 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00005353 (OpNode _.RC:$src2,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005354 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005355 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005356 }
Craig Topper318e40b2016-07-25 07:20:31 +00005357
5358 // Additional pattern for folding broadcast nodes in other orders.
5359 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5360 (OpNode _.RC:$src1, _.RC:$src2,
5361 (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
5362 _.RC:$src1)),
5363 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5364 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005365}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005366
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005367multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005368 X86VectorVTInfo _, string Suff> {
5369 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005370 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005371 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5372 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005373 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005374 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005375}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005376
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005377multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005378 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5379 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005380 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005381 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5382 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5383 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005384 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005385 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005386 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005387 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005388 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005389 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005390 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005391}
5392
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005393multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005394 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005395 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005396 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005397 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005398 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005399}
5400
5401defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
5402defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
5403defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
5404defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
5405defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
5406defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
5407
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005408
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005409multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005410 X86VectorVTInfo _, string Suff> {
5411 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005412 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5413 (ins _.RC:$src2, _.RC:$src3),
5414 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005415 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005416 AVX512FMA3Base;
5417
Craig Toppere1cac152016-06-07 07:27:54 +00005418 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5419 (ins _.RC:$src2, _.MemOp:$src3),
5420 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005421 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005422 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005423
Craig Toppere1cac152016-06-07 07:27:54 +00005424 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5425 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5426 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5427 "$src2, ${src3}"##_.BroadcastStr,
5428 (_.VT (OpNode _.RC:$src2,
5429 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005430 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005431 }
Craig Topper318e40b2016-07-25 07:20:31 +00005432
5433 // Additional patterns for folding broadcast nodes in other orders.
5434 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5435 _.RC:$src2, _.RC:$src1)),
5436 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mb) _.RC:$src1,
5437 _.RC:$src2, addr:$src3)>;
5438 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5439 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5440 _.RC:$src2, _.RC:$src1),
5441 _.RC:$src1)),
5442 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5443 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
5444 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5445 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5446 _.RC:$src2, _.RC:$src1),
5447 _.ImmAllZerosV)),
5448 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbkz) _.RC:$src1,
5449 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005450}
5451
5452multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005453 X86VectorVTInfo _, string Suff> {
5454 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005455 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5456 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5457 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005458 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005459 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005460}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005461
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005462multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005463 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5464 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005465 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005466 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5467 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5468 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005469 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005470 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005471 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005472 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005473 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005474 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005475 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005476}
5477
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005478multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005479 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005480 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005481 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005482 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005483 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005484}
5485
5486defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
5487defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
5488defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
5489defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
5490defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
5491defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
5492
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005493multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005494 X86VectorVTInfo _, string Suff> {
5495 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005496 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005497 (ins _.RC:$src2, _.RC:$src3),
5498 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005499 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005500 AVX512FMA3Base;
5501
Craig Toppere1cac152016-06-07 07:27:54 +00005502 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005503 (ins _.RC:$src2, _.MemOp:$src3),
5504 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005505 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src3), _.RC:$src2)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005506 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005507
Craig Toppere1cac152016-06-07 07:27:54 +00005508 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005509 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5510 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5511 "$src2, ${src3}"##_.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00005512 (_.VT (OpNode _.RC:$src1,
Craig Topper6bcbf532016-07-25 07:20:28 +00005513 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper5f2441d2016-08-13 06:48:39 +00005514 _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005515 }
Craig Topper318e40b2016-07-25 07:20:31 +00005516
5517 // Additional patterns for folding broadcast nodes in other orders.
5518 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5519 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5520 _.RC:$src1, _.RC:$src2),
5521 _.RC:$src1)),
5522 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5523 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005524}
5525
5526multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005527 X86VectorVTInfo _, string Suff> {
5528 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005529 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005530 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5531 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Toppereafdbec2016-08-13 06:48:41 +00005532 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005533 AVX512FMA3Base, EVEX_B, EVEX_RC;
5534}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005535
5536multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005537 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5538 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005539 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005540 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5541 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5542 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005543 }
5544 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005545 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005546 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005547 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005548 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5549 }
5550}
5551
5552multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005553 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005554 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005555 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005556 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005557 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005558}
5559
5560defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
5561defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
5562defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
5563defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
5564defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
5565defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005566
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005567// Scalar FMA
5568let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00005569multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5570 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
5571 dag RHS_r, dag RHS_m > {
5572 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5573 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005574 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005575
Craig Toppere1cac152016-06-07 07:27:54 +00005576 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5577 (ins _.RC:$src2, _.ScalarMemOp:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005578 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00005579
5580 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5581 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Toppereafdbec2016-08-13 06:48:41 +00005582 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
Igor Breger15820b02015-07-01 13:24:28 +00005583 AVX512FMA3Base, EVEX_B, EVEX_RC;
5584
Craig Toppereafdbec2016-08-13 06:48:41 +00005585 let isCodeGenOnly = 1, isCommutable = 1 in {
Igor Breger15820b02015-07-01 13:24:28 +00005586 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
5587 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
5588 !strconcat(OpcodeStr,
5589 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5590 [RHS_r]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005591 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
5592 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
5593 !strconcat(OpcodeStr,
5594 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5595 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00005596 }// isCodeGenOnly = 1
5597}
5598}// Constraints = "$src1 = $dst"
5599
5600multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00005601 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
5602 SDNode OpNodeRnds3, X86VectorVTInfo _ , string SUFF> {
Igor Breger15820b02015-07-01 13:24:28 +00005603
Craig Topper2dca3b22016-07-24 08:26:38 +00005604 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005605 // Operands for intrinsic are in 123 order to preserve passthu
5606 // semantics.
5607 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 FROUND_CURRENT))),
5608 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005609 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005610 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
Igor Breger15820b02015-07-01 13:24:28 +00005611 (i32 imm:$rc))),
5612 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5613 _.FRC:$src3))),
5614 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5615 (_.ScalarLdFrag addr:$src3))))>;
5616
Craig Topper2dca3b22016-07-24 08:26:38 +00005617 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005618 (_.VT (OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
5619 (_.VT (OpNodeRnds3 _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00005620 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005621 _.RC:$src1, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005622 (_.VT ( OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005623 (i32 imm:$rc))),
5624 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
5625 _.FRC:$src1))),
5626 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
5627 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
5628
Craig Topper2dca3b22016-07-24 08:26:38 +00005629 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005630 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
5631 (_.VT (OpNodeRnds1 _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005632 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005633 _.RC:$src2, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005634 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00005635 (i32 imm:$rc))),
5636 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
5637 _.FRC:$src2))),
5638 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
5639 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
5640}
5641
5642multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00005643 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
5644 SDNode OpNodeRnds3> {
Igor Breger15820b02015-07-01 13:24:28 +00005645 let Predicates = [HasAVX512] in {
5646 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00005647 OpNodeRnds1, OpNodeRnds3, f32x_info, "SS">,
5648 EVEX_CD8<32, CD8VT1>, VEX_LIG;
Igor Breger15820b02015-07-01 13:24:28 +00005649 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00005650 OpNodeRnds1, OpNodeRnds3, f64x_info, "SD">,
5651 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
Igor Breger15820b02015-07-01 13:24:28 +00005652 }
5653}
5654
Craig Toppera55b4832016-12-09 06:42:28 +00005655defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnds1,
5656 X86FmaddRnds3>;
5657defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnds1,
5658 X86FmsubRnds3>;
5659defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd,
5660 X86FnmaddRnds1, X86FnmaddRnds3>;
5661defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub,
5662 X86FnmsubRnds1, X86FnmsubRnds3>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005663
5664//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00005665// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
5666//===----------------------------------------------------------------------===//
5667let Constraints = "$src1 = $dst" in {
5668multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
5669 X86VectorVTInfo _> {
5670 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5671 (ins _.RC:$src2, _.RC:$src3),
5672 OpcodeStr, "$src3, $src2", "$src2, $src3",
5673 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
5674 AVX512FMA3Base;
5675
Craig Toppere1cac152016-06-07 07:27:54 +00005676 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5677 (ins _.RC:$src2, _.MemOp:$src3),
5678 OpcodeStr, "$src3, $src2", "$src2, $src3",
5679 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
5680 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00005681
Craig Toppere1cac152016-06-07 07:27:54 +00005682 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5683 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5684 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5685 !strconcat("$src2, ${src3}", _.BroadcastStr ),
5686 (OpNode _.RC:$src1,
5687 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
5688 AVX512FMA3Base, EVEX_B;
Asaf Badouh655822a2016-01-25 11:14:24 +00005689}
5690} // Constraints = "$src1 = $dst"
5691
5692multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
5693 AVX512VLVectorVTInfo _> {
5694 let Predicates = [HasIFMA] in {
5695 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
5696 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
5697 }
5698 let Predicates = [HasVLX, HasIFMA] in {
5699 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
5700 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
5701 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
5702 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5703 }
5704}
5705
5706defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
5707 avx512vl_i64_info>, VEX_W;
5708defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
5709 avx512vl_i64_info>, VEX_W;
5710
5711//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005712// AVX-512 Scalar convert from sign integer to float/double
5713//===----------------------------------------------------------------------===//
5714
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005715multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
5716 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5717 PatFrag ld_frag, string asm> {
5718 let hasSideEffects = 0 in {
5719 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
5720 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005721 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005722 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005723 let mayLoad = 1 in
5724 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
5725 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005726 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005727 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005728 } // hasSideEffects = 0
5729 let isCodeGenOnly = 1 in {
5730 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5731 (ins DstVT.RC:$src1, SrcRC:$src2),
5732 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5733 [(set DstVT.RC:$dst,
5734 (OpNode (DstVT.VT DstVT.RC:$src1),
5735 SrcRC:$src2,
5736 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5737
5738 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
5739 (ins DstVT.RC:$src1, x86memop:$src2),
5740 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5741 [(set DstVT.RC:$dst,
5742 (OpNode (DstVT.VT DstVT.RC:$src1),
5743 (ld_frag addr:$src2),
5744 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5745 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005746}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00005747
Igor Bregerabe4a792015-06-14 12:44:55 +00005748multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005749 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00005750 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5751 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005752 !strconcat(asm,
5753 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00005754 [(set DstVT.RC:$dst,
5755 (OpNode (DstVT.VT DstVT.RC:$src1),
5756 SrcRC:$src2,
5757 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
5758}
5759
5760multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005761 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5762 PatFrag ld_frag, string asm> {
5763 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
5764 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
5765 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00005766}
5767
Andrew Trick15a47742013-10-09 05:11:10 +00005768let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00005769defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005770 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
5771 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005772defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005773 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
5774 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005775defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005776 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
5777 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005778defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005779 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
5780 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005781
Craig Topper8f85ad12016-11-14 02:46:58 +00005782def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
5783 (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5784def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
5785 (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5786
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005787def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
5788 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5789def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005790 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005791def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
5792 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5793def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005794 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005795
5796def : Pat<(f32 (sint_to_fp GR32:$src)),
5797 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5798def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005799 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005800def : Pat<(f64 (sint_to_fp GR32:$src)),
5801 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5802def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005803 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
5804
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005805defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005806 v4f32x_info, i32mem, loadi32,
5807 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005808defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005809 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
5810 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005811defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005812 i32mem, loadi32, "cvtusi2sd{l}">,
5813 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005814defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005815 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
5816 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005817
Craig Topper8f85ad12016-11-14 02:46:58 +00005818def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
5819 (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5820def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
5821 (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5822
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005823def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
5824 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5825def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
5826 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5827def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
5828 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5829def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
5830 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5831
5832def : Pat<(f32 (uint_to_fp GR32:$src)),
5833 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5834def : Pat<(f32 (uint_to_fp GR64:$src)),
5835 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
5836def : Pat<(f64 (uint_to_fp GR32:$src)),
5837 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5838def : Pat<(f64 (uint_to_fp GR64:$src)),
5839 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00005840}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005841
5842//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005843// AVX-512 Scalar convert from float/double to integer
5844//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005845multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
5846 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00005847 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005848 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005849 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005850 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
5851 EVEX, VEX_LIG;
5852 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
5853 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005854 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005855 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005856 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.ScalarMemOp:$src),
5857 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005858 [(set DstVT.RC:$dst, (OpNode
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005859 (SrcVT.VT (scalar_to_vector (SrcVT.ScalarLdFrag addr:$src))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005860 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005861 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005862 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005863}
Asaf Badouh2744d212015-09-20 14:31:19 +00005864
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005865// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005866defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005867 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005868 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005869defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005870 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005871 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005872defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005873 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005874 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005875defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005876 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005877 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005878defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005879 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005880 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005881defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005882 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005883 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005884defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005885 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005886 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005887defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005888 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005889 EVEX_CD8<64, CD8VT1>;
5890
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005891// The SSE version of these instructions are disabled for AVX512.
5892// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
5893let Predicates = [HasAVX512] in {
5894 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005895 (VCVTSS2SIZrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005896 def : Pat<(i32 (int_x86_sse_cvtss2si (sse_load_f32 addr:$src))),
5897 (VCVTSS2SIZrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005898 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005899 (VCVTSS2SI64Zrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005900 def : Pat<(i64 (int_x86_sse_cvtss2si64 (sse_load_f32 addr:$src))),
5901 (VCVTSS2SI64Zrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005902 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005903 (VCVTSD2SIZrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005904 def : Pat<(i32 (int_x86_sse2_cvtsd2si (sse_load_f64 addr:$src))),
5905 (VCVTSD2SIZrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005906 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005907 (VCVTSD2SI64Zrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005908 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (sse_load_f64 addr:$src))),
5909 (VCVTSD2SI64Zrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005910} // HasAVX512
5911
Craig Topperac941b92016-09-25 16:33:53 +00005912let Predicates = [HasAVX512] in {
5913 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, GR32:$src2),
5914 (VCVTSI2SSZrr_Int VR128X:$src1, GR32:$src2)>;
5915 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, (loadi32 addr:$src2)),
5916 (VCVTSI2SSZrm_Int VR128X:$src1, addr:$src2)>;
5917 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, GR64:$src2),
5918 (VCVTSI642SSZrr_Int VR128X:$src1, GR64:$src2)>;
5919 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, (loadi64 addr:$src2)),
5920 (VCVTSI642SSZrm_Int VR128X:$src1, addr:$src2)>;
5921 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, GR32:$src2),
5922 (VCVTSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5923 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, (loadi32 addr:$src2)),
5924 (VCVTSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5925 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, GR64:$src2),
5926 (VCVTSI642SDZrr_Int VR128X:$src1, GR64:$src2)>;
5927 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, (loadi64 addr:$src2)),
5928 (VCVTSI642SDZrm_Int VR128X:$src1, addr:$src2)>;
5929 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2),
5930 (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5931 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)),
5932 (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5933} // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005934
5935// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005936multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
5937 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00005938 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00005939let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005940 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005941 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5942 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Craig Topper0e473952016-09-07 04:46:15 +00005943 let hasSideEffects = 0 in
Igor Bregerc59b3a22016-08-03 10:58:05 +00005944 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005945 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5946 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005947 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005948 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005949 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005950 EVEX;
Simon Pilgrim916485c2016-08-18 11:22:22 +00005951
Igor Bregerc59b3a22016-08-03 10:58:05 +00005952 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
5953 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5954 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
5955 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5956 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00005957 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
5958 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005959
Craig Toppere1cac152016-06-07 07:27:54 +00005960 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005961 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5962 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5963 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5964 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
5965 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5966 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5967 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5968 (i32 FROUND_NO_EXC)))]>,
5969 EVEX,VEX_LIG , EVEX_B;
5970 let mayLoad = 1, hasSideEffects = 0 in
5971 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
5972 (ins _SrcRC.MemOp:$src),
5973 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5974 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00005975
Craig Toppere1cac152016-06-07 07:27:54 +00005976 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00005977} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005978}
5979
Asaf Badouh2744d212015-09-20 14:31:19 +00005980
Igor Bregerc59b3a22016-08-03 10:58:05 +00005981defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
5982 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005983 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005984defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
5985 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005986 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005987defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
5988 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005989 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005990defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
5991 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005992 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
5993
Igor Bregerc59b3a22016-08-03 10:58:05 +00005994defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
5995 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005996 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005997defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
5998 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005999 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006000defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
6001 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006002 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006003defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
6004 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006005 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
6006let Predicates = [HasAVX512] in {
6007 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006008 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00006009 def : Pat<(i32 (int_x86_sse_cvttss2si (sse_load_f32 addr:$src))),
6010 (VCVTTSS2SIZrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006011 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006012 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00006013 def : Pat<(i64 (int_x86_sse_cvttss2si64 (sse_load_f32 addr:$src))),
6014 (VCVTTSS2SI64Zrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006015 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006016 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00006017 def : Pat<(i32 (int_x86_sse2_cvttsd2si (sse_load_f64 addr:$src))),
6018 (VCVTTSD2SIZrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006019 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006020 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00006021 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (sse_load_f64 addr:$src))),
6022 (VCVTTSD2SI64Zrm_Int addr:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00006023} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006024//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006025// AVX-512 Convert form float to double and back
6026//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00006027multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6028 X86VectorVTInfo _Src, SDNode OpNode> {
6029 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006030 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006031 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006032 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00006033 (_Src.VT _Src.RC:$src2),
6034 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006035 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
6036 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006037 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006038 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006039 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006040 (_Src.VT (scalar_to_vector
Craig Toppera02e3942016-09-23 06:24:43 +00006041 (_Src.ScalarLdFrag addr:$src2))),
6042 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006043 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006044}
6045
Asaf Badouh2744d212015-09-20 14:31:19 +00006046// Scalar Coversion with SAE - suppress all exceptions
6047multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6048 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6049 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006050 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006051 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00006052 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006053 (_Src.VT _Src.RC:$src2),
6054 (i32 FROUND_NO_EXC)))>,
6055 EVEX_4V, VEX_LIG, EVEX_B;
6056}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006057
Asaf Badouh2744d212015-09-20 14:31:19 +00006058// Scalar Conversion with rounding control (RC)
6059multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6060 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6061 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006062 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006063 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00006064 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006065 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
6066 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
6067 EVEX_B, EVEX_RC;
6068}
Craig Toppera02e3942016-09-23 06:24:43 +00006069multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006070 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006071 X86VectorVTInfo _dst> {
6072 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006073 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006074 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006075 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>, XD;
Asaf Badouh2744d212015-09-20 14:31:19 +00006076 }
6077}
6078
Craig Toppera02e3942016-09-23 06:24:43 +00006079multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006080 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006081 X86VectorVTInfo _dst> {
6082 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006083 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006084 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006085 EVEX_CD8<32, CD8VT1>, XS;
Asaf Badouh2744d212015-09-20 14:31:19 +00006086 }
6087}
Craig Toppera02e3942016-09-23 06:24:43 +00006088defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Asaf Badouh2744d212015-09-20 14:31:19 +00006089 X86froundRnd, f64x_info, f32x_info>;
Craig Toppera02e3942016-09-23 06:24:43 +00006090defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Asaf Badouh2744d212015-09-20 14:31:19 +00006091 X86fpextRnd,f32x_info, f64x_info >;
6092
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006093def : Pat<(f64 (fpextend FR32X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006094 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00006095 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
6096 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006097def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Asaf Badouh2744d212015-09-20 14:31:19 +00006098 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
6099 Requires<[HasAVX512]>;
6100
6101def : Pat<(f64 (extloadf32 addr:$src)),
6102 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006103 Requires<[HasAVX512, OptForSize]>;
6104
Asaf Badouh2744d212015-09-20 14:31:19 +00006105def : Pat<(f64 (extloadf32 addr:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006106 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
Asaf Badouh2744d212015-09-20 14:31:19 +00006107 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
6108 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006109
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006110def : Pat<(f32 (fpround FR64X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006111 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00006112 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006113 Requires<[HasAVX512]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006114//===----------------------------------------------------------------------===//
6115// AVX-512 Vector convert from signed/unsigned integer to float/double
6116// and from float/double to signed/unsigned integer
6117//===----------------------------------------------------------------------===//
6118
6119multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6120 X86VectorVTInfo _Src, SDNode OpNode,
6121 string Broadcast = _.BroadcastStr,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006122 string Alias = "", X86MemOperand MemOp = _Src.MemOp> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006123
6124 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6125 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
6126 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
6127
6128 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Coby Tayree97e9cf62016-11-20 17:09:56 +00006129 (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src",
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006130 (_.VT (OpNode (_Src.VT
6131 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
6132
6133 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006134 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006135 "${src}"##Broadcast, "${src}"##Broadcast,
6136 (_.VT (OpNode (_Src.VT
6137 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
6138 ))>, EVEX, EVEX_B;
6139}
6140// Coversion with SAE - suppress all exceptions
6141multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6142 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6143 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6144 (ins _Src.RC:$src), OpcodeStr,
6145 "{sae}, $src", "$src, {sae}",
6146 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
6147 (i32 FROUND_NO_EXC)))>,
6148 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006149}
6150
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006151// Conversion with rounding control (RC)
6152multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6153 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6154 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6155 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
6156 "$rc, $src", "$src, $rc",
6157 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
6158 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006159}
6160
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006161// Extend Float to Double
6162multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
6163 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006164 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006165 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
6166 X86vfpextRnd>, EVEX_V512;
6167 }
6168 let Predicates = [HasVLX] in {
6169 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006170 X86vfpext, "{1to2}", "", f64mem>, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006171 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006172 EVEX_V256;
6173 }
6174}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006175
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006176// Truncate Double to Float
6177multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
6178 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006179 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006180 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
6181 X86vfproundRnd>, EVEX_V512;
6182 }
6183 let Predicates = [HasVLX] in {
6184 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
6185 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006186 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006187 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006188
6189 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6190 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6191 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6192 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6193 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6194 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6195 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6196 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006197 }
6198}
6199
6200defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
6201 VEX_W, PD, EVEX_CD8<64, CD8VF>;
6202defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
6203 PS, EVEX_CD8<32, CD8VH>;
6204
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006205def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6206 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006207
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006208let Predicates = [HasVLX] in {
Craig Topper731bf9c2016-11-09 07:31:32 +00006209 let AddedComplexity = 15 in
6210 def : Pat<(X86vzmovl (v2f64 (bitconvert
6211 (v4f32 (X86vfpround (v2f64 VR128X:$src)))))),
6212 (VCVTPD2PSZ128rr VR128X:$src)>;
Craig Topper5471fc22016-11-06 04:12:52 +00006213 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
6214 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006215 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
6216 (VCVTPS2PDZ256rm addr:$src)>;
6217}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00006218
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006219// Convert Signed/Unsigned Doubleword to Double
6220multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
6221 SDNode OpNode128> {
6222 // No rounding in this op
6223 let Predicates = [HasAVX512] in
6224 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
6225 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006226
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006227 let Predicates = [HasVLX] in {
6228 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006229 OpNode128, "{1to2}", "", i64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006230 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
6231 EVEX_V256;
6232 }
6233}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006234
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006235// Convert Signed/Unsigned Doubleword to Float
6236multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6237 SDNode OpNodeRnd> {
6238 let Predicates = [HasAVX512] in
6239 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
6240 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
6241 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006242
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006243 let Predicates = [HasVLX] in {
6244 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
6245 EVEX_V128;
6246 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
6247 EVEX_V256;
6248 }
6249}
6250
6251// Convert Float to Signed/Unsigned Doubleword with truncation
6252multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
6253 SDNode OpNode, SDNode OpNodeRnd> {
6254 let Predicates = [HasAVX512] in {
6255 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6256 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
6257 OpNodeRnd>, EVEX_V512;
6258 }
6259 let Predicates = [HasVLX] in {
6260 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6261 EVEX_V128;
6262 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6263 EVEX_V256;
6264 }
6265}
6266
6267// Convert Float to Signed/Unsigned Doubleword
6268multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
6269 SDNode OpNode, SDNode OpNodeRnd> {
6270 let Predicates = [HasAVX512] in {
6271 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6272 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
6273 OpNodeRnd>, EVEX_V512;
6274 }
6275 let Predicates = [HasVLX] in {
6276 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6277 EVEX_V128;
6278 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6279 EVEX_V256;
6280 }
6281}
6282
6283// Convert Double to Signed/Unsigned Doubleword with truncation
Craig Topper731bf9c2016-11-09 07:31:32 +00006284multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6285 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006286 let Predicates = [HasAVX512] in {
6287 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6288 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
6289 OpNodeRnd>, EVEX_V512;
6290 }
6291 let Predicates = [HasVLX] in {
6292 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
Craig Topper731bf9c2016-11-09 07:31:32 +00006293 // memory forms of these instructions in Asm Parser. They have the same
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006294 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6295 // due to the same reason.
Craig Topper731bf9c2016-11-09 07:31:32 +00006296 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info,
6297 OpNode128, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006298 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6299 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006300
6301 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6302 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6303 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6304 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6305 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6306 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6307 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6308 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006309 }
6310}
6311
6312// Convert Double to Signed/Unsigned Doubleword
6313multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
6314 SDNode OpNode, SDNode OpNodeRnd> {
6315 let Predicates = [HasAVX512] in {
6316 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6317 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
6318 OpNodeRnd>, EVEX_V512;
6319 }
6320 let Predicates = [HasVLX] in {
6321 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6322 // memory forms of these instructions in Asm Parcer. They have the same
6323 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6324 // due to the same reason.
6325 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
6326 "{1to2}", "{x}">, EVEX_V128;
6327 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6328 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006329
6330 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6331 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6332 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6333 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6334 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6335 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6336 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6337 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006338 }
6339}
6340
6341// Convert Double to Signed/Unsigned Quardword
6342multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
6343 SDNode OpNode, SDNode OpNodeRnd> {
6344 let Predicates = [HasDQI] in {
6345 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6346 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
6347 OpNodeRnd>, EVEX_V512;
6348 }
6349 let Predicates = [HasDQI, HasVLX] in {
6350 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6351 EVEX_V128;
6352 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6353 EVEX_V256;
6354 }
6355}
6356
6357// Convert Double to Signed/Unsigned Quardword with truncation
6358multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
6359 SDNode OpNode, SDNode OpNodeRnd> {
6360 let Predicates = [HasDQI] in {
6361 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6362 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
6363 OpNodeRnd>, EVEX_V512;
6364 }
6365 let Predicates = [HasDQI, HasVLX] in {
6366 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6367 EVEX_V128;
6368 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6369 EVEX_V256;
6370 }
6371}
6372
6373// Convert Signed/Unsigned Quardword to Double
6374multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
6375 SDNode OpNode, SDNode OpNodeRnd> {
6376 let Predicates = [HasDQI] in {
6377 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
6378 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
6379 OpNodeRnd>, EVEX_V512;
6380 }
6381 let Predicates = [HasDQI, HasVLX] in {
6382 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
6383 EVEX_V128;
6384 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
6385 EVEX_V256;
6386 }
6387}
6388
6389// Convert Float to Signed/Unsigned Quardword
6390multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
6391 SDNode OpNode, SDNode OpNodeRnd> {
6392 let Predicates = [HasDQI] in {
6393 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6394 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
6395 OpNodeRnd>, EVEX_V512;
6396 }
6397 let Predicates = [HasDQI, HasVLX] in {
6398 // Explicitly specified broadcast string, since we take only 2 elements
6399 // from v4f32x_info source
6400 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006401 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006402 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6403 EVEX_V256;
6404 }
6405}
6406
6407// Convert Float to Signed/Unsigned Quardword with truncation
Craig Toppera39b6502016-12-10 06:02:48 +00006408multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6409 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006410 let Predicates = [HasDQI] in {
6411 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6412 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
6413 OpNodeRnd>, EVEX_V512;
6414 }
6415 let Predicates = [HasDQI, HasVLX] in {
6416 // Explicitly specified broadcast string, since we take only 2 elements
6417 // from v4f32x_info source
Craig Toppera39b6502016-12-10 06:02:48 +00006418 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode128,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006419 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006420 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6421 EVEX_V256;
6422 }
6423}
6424
6425// Convert Signed/Unsigned Quardword to Float
Simon Pilgrima3af7962016-11-24 12:13:46 +00006426multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6427 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006428 let Predicates = [HasDQI] in {
6429 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
6430 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
6431 OpNodeRnd>, EVEX_V512;
6432 }
6433 let Predicates = [HasDQI, HasVLX] in {
6434 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6435 // memory forms of these instructions in Asm Parcer. They have the same
6436 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6437 // due to the same reason.
Simon Pilgrima3af7962016-11-24 12:13:46 +00006438 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006439 "{1to2}", "{x}">, EVEX_V128;
6440 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
6441 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006442
6443 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6444 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6445 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6446 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6447 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6448 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6449 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6450 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006451 }
6452}
6453
Simon Pilgrima3af7962016-11-24 12:13:46 +00006454defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP>,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006455 XS, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006456
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006457defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
6458 X86VSintToFpRnd>,
6459 PS, EVEX_CD8<32, CD8VF>;
6460
6461defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006462 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006463 XS, EVEX_CD8<32, CD8VF>;
6464
Simon Pilgrima3af7962016-11-24 12:13:46 +00006465defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00006466 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006467 PD, VEX_W, EVEX_CD8<64, CD8VF>;
6468
6469defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006470 X86cvttp2uiRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006471 EVEX_CD8<32, CD8VF>;
6472
Craig Topperf334ac192016-11-09 07:48:51 +00006473defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
Simon Pilgrima3af7962016-11-24 12:13:46 +00006474 X86cvttp2ui, X86cvttp2uiRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006475 EVEX_CD8<64, CD8VF>;
6476
Simon Pilgrima3af7962016-11-24 12:13:46 +00006477defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86VUintToFP>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006478 XS, EVEX_CD8<32, CD8VH>;
6479
6480defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
6481 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006482 EVEX_CD8<32, CD8VF>;
6483
Craig Topper19e04b62016-05-19 06:13:58 +00006484defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
6485 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006486
Craig Topper19e04b62016-05-19 06:13:58 +00006487defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
6488 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006489 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006490
Craig Topper19e04b62016-05-19 06:13:58 +00006491defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
6492 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006493 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00006494defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
6495 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006496 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006497
Craig Topper19e04b62016-05-19 06:13:58 +00006498defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
6499 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006500 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006501
Craig Topper19e04b62016-05-19 06:13:58 +00006502defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
6503 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006504
Craig Topper19e04b62016-05-19 06:13:58 +00006505defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
6506 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006507 PD, EVEX_CD8<64, CD8VF>;
6508
Craig Topper19e04b62016-05-19 06:13:58 +00006509defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
6510 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006511
6512defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006513 X86cvttp2siRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006514 PD, EVEX_CD8<64, CD8VF>;
6515
Craig Toppera39b6502016-12-10 06:02:48 +00006516defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00006517 X86cvttp2siRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006518
6519defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006520 X86cvttp2uiRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006521 PD, EVEX_CD8<64, CD8VF>;
6522
Craig Toppera39b6502016-12-10 06:02:48 +00006523defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint, X86cvttp2ui,
Craig Topper3174b6e2016-09-23 06:24:39 +00006524 X86cvttp2uiRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006525
6526defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006527 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006528
6529defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006530 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006531
Simon Pilgrima3af7962016-11-24 12:13:46 +00006532defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00006533 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006534
Simon Pilgrima3af7962016-11-24 12:13:46 +00006535defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00006536 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006537
Craig Toppere38c57a2015-11-27 05:44:02 +00006538let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006539def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00006540 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006541 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6542 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006543
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006544def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
6545 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006546 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6547 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006548
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006549def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
6550 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006551 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6552 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006553
Simon Pilgrima3af7962016-11-24 12:13:46 +00006554def : Pat<(v4i32 (X86cvttp2ui (v2f64 VR128X:$src))),
Craig Topperf334ac192016-11-09 07:48:51 +00006555 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
6556 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6557 VR128X:$src, sub_xmm)))), sub_xmm)>;
6558
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006559def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
6560 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006561 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6562 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006563
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006564def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
6565 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006566 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6567 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006568
Cameron McInallyf10a7c92014-06-18 14:04:37 +00006569def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
6570 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00006571 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6572 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Simon Pilgrim096b6d42016-11-20 14:03:23 +00006573
Simon Pilgrima3af7962016-11-24 12:13:46 +00006574def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))),
Simon Pilgrim096b6d42016-11-20 14:03:23 +00006575 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
6576 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6577 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006578}
6579
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00006580let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006581 let AddedComplexity = 15 in {
6582 def : Pat<(X86vzmovl (v2i64 (bitconvert
6583 (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006584 (VCVTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006585 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
6586 (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006587 (VCVTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006588 def : Pat<(X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00006589 (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006590 (VCVTTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006591 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00006592 (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006593 (VCVTTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006594 }
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00006595}
6596
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006597let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006598 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006599 (VCVTPD2PSZrm addr:$src)>;
6600 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6601 (VCVTPS2PDZrm addr:$src)>;
6602}
6603
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006604let Predicates = [HasDQI, HasVLX] in {
6605 let AddedComplexity = 15 in {
6606 def : Pat<(X86vzmovl (v2f64 (bitconvert
6607 (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006608 (VCVTQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006609 def : Pat<(X86vzmovl (v2f64 (bitconvert
6610 (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006611 (VCVTUQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006612 }
6613}
6614
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006615let Predicates = [HasDQI, NoVLX] in {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006616def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))),
6617 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
6618 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6619 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6620
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006621def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))),
6622 (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr
6623 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
6624 VR128X:$src1, sub_xmm)))), sub_ymm)>;
6625
6626def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))),
6627 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
6628 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6629 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6630
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006631def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))),
6632 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
6633 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6634 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6635
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006636def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))),
6637 (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr
6638 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
6639 VR128X:$src1, sub_xmm)))), sub_ymm)>;
6640
6641def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))),
6642 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
6643 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6644 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6645
6646def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))),
6647 (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr
6648 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6649 VR256X:$src1, sub_ymm)))), sub_xmm)>;
6650
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006651def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))),
6652 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
6653 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6654 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6655
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006656def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))),
6657 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
6658 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6659 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6660
6661def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))),
6662 (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr
6663 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6664 VR256X:$src1, sub_ymm)))), sub_xmm)>;
6665
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006666def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))),
6667 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
6668 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6669 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6670
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006671def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))),
6672 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
6673 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6674 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6675}
6676
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006677//===----------------------------------------------------------------------===//
6678// Half precision conversion instructions
6679//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006680multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00006681 X86MemOperand x86memop, PatFrag ld_frag> {
6682 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6683 "vcvtph2ps", "$src", "$src",
6684 (X86cvtph2ps (_src.VT _src.RC:$src),
6685 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006686 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
6687 "vcvtph2ps", "$src", "$src",
6688 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
6689 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00006690}
6691
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006692multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00006693 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6694 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
6695 (X86cvtph2ps (_src.VT _src.RC:$src),
6696 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
6697
6698}
6699
6700let Predicates = [HasAVX512] in {
6701 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006702 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00006703 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6704 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006705 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00006706 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6707 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
6708 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6709 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006710}
6711
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006712multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006713 X86MemOperand x86memop> {
6714 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006715 (ins _src.RC:$src1, i32u8imm:$src2),
6716 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006717 (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006718 (i32 imm:$src2)),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006719 NoItinerary, 0, 0, X86select>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00006720 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
6721 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
6722 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
6723 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006724 (i32 imm:$src2))),
Craig Toppere1cac152016-06-07 07:27:54 +00006725 addr:$dst)]>;
6726 let hasSideEffects = 0, mayStore = 1 in
6727 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
6728 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
6729 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
6730 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006731}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006732multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Craig Topperd8688702016-09-21 03:58:44 +00006733 let hasSideEffects = 0 in
6734 defm rb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
6735 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006736 (ins _src.RC:$src1, i32u8imm:$src2),
6737 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Craig Topperd8688702016-09-21 03:58:44 +00006738 []>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006739}
6740let Predicates = [HasAVX512] in {
6741 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
6742 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
6743 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6744 let Predicates = [HasVLX] in {
6745 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
6746 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6747 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f128mem>,
6748 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6749 }
6750}
Asaf Badouh2489f352015-12-02 08:17:51 +00006751
Craig Topper9820e342016-09-20 05:44:47 +00006752// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00006753let Predicates = [HasVLX] in {
6754 // Use MXCSR.RC for rounding instead of explicitly specifying the default
6755 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
6756 // configurations we support (the default). However, falling back to MXCSR is
6757 // more consistent with other instructions, which are always controlled by it.
6758 // It's encoded as 0b100.
6759 def : Pat<(fp_to_f16 FR32X:$src),
6760 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
6761 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
6762
6763 def : Pat<(f16_to_fp GR16:$src),
6764 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6765 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
6766
6767 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6768 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6769 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
6770}
6771
Craig Topper9820e342016-09-20 05:44:47 +00006772// Patterns for matching float to half-float conversion when AVX512 is supported
6773// but F16C isn't. In that case we have to use 512-bit vectors.
6774let Predicates = [HasAVX512, NoVLX, NoF16C] in {
6775 def : Pat<(fp_to_f16 FR32X:$src),
6776 (i16 (EXTRACT_SUBREG
6777 (VMOVPDI2DIZrr
6778 (v8i16 (EXTRACT_SUBREG
6779 (VCVTPS2PHZrr
6780 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6781 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6782 sub_xmm), 4), sub_xmm))), sub_16bit))>;
6783
6784 def : Pat<(f16_to_fp GR16:$src),
6785 (f32 (COPY_TO_REGCLASS
6786 (v4f32 (EXTRACT_SUBREG
6787 (VCVTPH2PSZrr
6788 (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)),
6789 (v8i16 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)),
6790 sub_xmm)), sub_xmm)), FR32X))>;
6791
6792 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6793 (f32 (COPY_TO_REGCLASS
6794 (v4f32 (EXTRACT_SUBREG
6795 (VCVTPH2PSZrr
6796 (VCVTPS2PHZrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6797 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6798 sub_xmm), 4)), sub_xmm)), FR32X))>;
6799}
6800
Asaf Badouh2489f352015-12-02 08:17:51 +00006801// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00006802multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Asaf Badouh2489f352015-12-02 08:17:51 +00006803 string OpcodeStr> {
6804 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
6805 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Craig Topper7e664da2016-09-24 21:42:43 +00006806 [], IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
Asaf Badouh2489f352015-12-02 08:17:51 +00006807 Sched<[WriteFAdd]>;
6808}
6809
6810let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Craig Topper7e664da2016-09-24 21:42:43 +00006811 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006812 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006813 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006814 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006815 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006816 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006817 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006818 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
6819}
6820
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006821let Defs = [EFLAGS], Predicates = [HasAVX512] in {
6822 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006823 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006824 EVEX_CD8<32, CD8VT1>;
6825 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006826 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006827 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6828 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006829 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006830 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006831 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006832 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006833 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006834 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6835 }
Craig Topper9dd48c82014-01-02 17:28:14 +00006836 let isCodeGenOnly = 1 in {
Ayman Musa02f95332017-01-04 08:21:54 +00006837 defm Int_VUCOMISSZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v4f32, ssmem,
6838 sse_load_f32, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006839 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00006840 defm Int_VUCOMISDZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v2f64, sdmem,
6841 sse_load_f64, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006842 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006843
Ayman Musa02f95332017-01-04 08:21:54 +00006844 defm Int_VCOMISSZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v4f32, ssmem,
6845 sse_load_f32, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006846 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00006847 defm Int_VCOMISDZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v2f64, sdmem,
6848 sse_load_f64, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006849 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6850 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006851}
Michael Liao5bf95782014-12-04 05:20:33 +00006852
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006853/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00006854multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
6855 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00006856 let AddedComplexity = 20 , Predicates = [HasAVX512] in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00006857 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6858 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6859 "$src2, $src1", "$src1, $src2",
6860 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00006861 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006862 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00006863 "$src2, $src1", "$src1, $src2",
6864 (OpNode (_.VT _.RC:$src1),
6865 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006866}
6867}
6868
Asaf Badouheaf2da12015-09-21 10:23:53 +00006869defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
6870 EVEX_CD8<32, CD8VT1>, T8PD;
6871defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
6872 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
6873defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
6874 EVEX_CD8<32, CD8VT1>, T8PD;
6875defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
6876 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006877
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006878/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
6879multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00006880 X86VectorVTInfo _> {
6881 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6882 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6883 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006884 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6885 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6886 (OpNode (_.FloatVT
6887 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
6888 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6889 (ins _.ScalarMemOp:$src), OpcodeStr,
6890 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6891 (OpNode (_.FloatVT
6892 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6893 EVEX, T8PD, EVEX_B;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006894}
Robert Khasanov3e534c92014-10-28 16:37:13 +00006895
6896multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6897 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
6898 EVEX_V512, EVEX_CD8<32, CD8VF>;
6899 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
6900 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
6901
6902 // Define only if AVX512VL feature is present.
6903 let Predicates = [HasVLX] in {
6904 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6905 OpNode, v4f32x_info>,
6906 EVEX_V128, EVEX_CD8<32, CD8VF>;
6907 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6908 OpNode, v8f32x_info>,
6909 EVEX_V256, EVEX_CD8<32, CD8VF>;
6910 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6911 OpNode, v2f64x_info>,
6912 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
6913 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6914 OpNode, v4f64x_info>,
6915 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
6916 }
6917}
6918
6919defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
6920defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006921
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006922/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006923multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6924 SDNode OpNode> {
6925
6926 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6927 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6928 "$src2, $src1", "$src1, $src2",
6929 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
6930 (i32 FROUND_CURRENT))>;
6931
6932 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6933 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006934 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006935 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006936 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006937
6938 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006939 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006940 "$src2, $src1", "$src1, $src2",
6941 (OpNode (_.VT _.RC:$src1),
6942 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6943 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006944}
6945
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006946multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6947 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
6948 EVEX_CD8<32, CD8VT1>;
6949 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
6950 EVEX_CD8<64, CD8VT1>, VEX_W;
6951}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006952
Craig Toppere1cac152016-06-07 07:27:54 +00006953let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006954 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
6955 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
6956}
Igor Breger8352a0d2015-07-28 06:53:28 +00006957
6958defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006959/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006960
6961multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6962 SDNode OpNode> {
6963
6964 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6965 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6966 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
6967
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006968 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6969 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6970 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006971 (bitconvert (_.LdFrag addr:$src))),
6972 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006973
6974 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006975 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006976 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006977 (OpNode (_.FloatVT
6978 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
6979 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006980}
Asaf Badouh402ebb32015-06-03 13:41:48 +00006981multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6982 SDNode OpNode> {
6983 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6984 (ins _.RC:$src), OpcodeStr,
6985 "{sae}, $src", "$src, {sae}",
6986 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
6987}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006988
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006989multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6990 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006991 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
6992 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006993 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006994 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
6995 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006996}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006997
Asaf Badouh402ebb32015-06-03 13:41:48 +00006998multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
6999 SDNode OpNode> {
7000 // Define only if AVX512VL feature is present.
7001 let Predicates = [HasVLX] in {
7002 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
7003 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
7004 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
7005 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
7006 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
7007 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7008 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
7009 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7010 }
7011}
Craig Toppere1cac152016-06-07 07:27:54 +00007012let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00007013
Asaf Badouh402ebb32015-06-03 13:41:48 +00007014 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
7015 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
7016 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
7017}
7018defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
7019 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
7020
7021multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
7022 SDNode OpNodeRnd, X86VectorVTInfo _>{
7023 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7024 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
7025 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
7026 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007027}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007028
Robert Khasanoveb126392014-10-28 18:15:20 +00007029multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
7030 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00007031 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00007032 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7033 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00007034 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7035 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7036 (OpNode (_.FloatVT
7037 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007038
Craig Toppere1cac152016-06-07 07:27:54 +00007039 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7040 (ins _.ScalarMemOp:$src), OpcodeStr,
7041 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
7042 (OpNode (_.FloatVT
7043 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
7044 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007045}
7046
Robert Khasanoveb126392014-10-28 18:15:20 +00007047multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
7048 SDNode OpNode> {
7049 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
7050 v16f32_info>,
7051 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7052 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
7053 v8f64_info>,
7054 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7055 // Define only if AVX512VL feature is present.
7056 let Predicates = [HasVLX] in {
7057 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7058 OpNode, v4f32x_info>,
7059 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
7060 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7061 OpNode, v8f32x_info>,
7062 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
7063 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7064 OpNode, v2f64x_info>,
7065 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7066 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7067 OpNode, v4f64x_info>,
7068 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7069 }
7070}
7071
Asaf Badouh402ebb32015-06-03 13:41:48 +00007072multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
7073 SDNode OpNodeRnd> {
7074 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
7075 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7076 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
7077 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7078}
7079
Igor Breger4c4cd782015-09-20 09:13:41 +00007080multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
7081 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
7082
7083 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7084 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7085 "$src2, $src1", "$src1, $src2",
7086 (OpNodeRnd (_.VT _.RC:$src1),
7087 (_.VT _.RC:$src2),
7088 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007089 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7090 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
7091 "$src2, $src1", "$src1, $src2",
7092 (OpNodeRnd (_.VT _.RC:$src1),
7093 (_.VT (scalar_to_vector
7094 (_.ScalarLdFrag addr:$src2))),
7095 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007096
7097 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7098 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
7099 "$rc, $src2, $src1", "$src1, $src2, $rc",
7100 (OpNodeRnd (_.VT _.RC:$src1),
7101 (_.VT _.RC:$src2),
7102 (i32 imm:$rc))>,
7103 EVEX_B, EVEX_RC;
7104
Craig Toppere1cac152016-06-07 07:27:54 +00007105 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007106 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007107 (ins _.FRC:$src1, _.FRC:$src2),
7108 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7109
7110 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007111 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007112 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
7113 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7114 }
7115
7116 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
7117 (!cast<Instruction>(NAME#SUFF#Zr)
7118 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
7119
7120 def : Pat<(_.EltVT (OpNode (load addr:$src))),
7121 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00007122 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007123}
7124
7125multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
7126 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
7127 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
7128 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
7129 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
7130}
7131
Asaf Badouh402ebb32015-06-03 13:41:48 +00007132defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
7133 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007134
Igor Breger4c4cd782015-09-20 09:13:41 +00007135defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007136
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007137let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007138 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007139 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007140 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007141 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007142 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007143 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007144 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007145 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007146 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007147 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007148}
7149
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007150multiclass
7151avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007152
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007153 let ExeDomain = _.ExeDomain in {
7154 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7155 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
7156 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007157 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007158 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7159
7160 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7161 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007162 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
7163 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007164 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007165
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007166 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007167 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
7168 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007169 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007170 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007171 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
7172 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7173 }
7174 let Predicates = [HasAVX512] in {
7175 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
7176 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7177 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
7178 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
7179 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7180 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
7181 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
7182 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7183 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
7184 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
7185 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7186 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
7187 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
7188 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7189 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
7190
7191 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7192 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7193 addr:$src, (i32 0x1))), _.FRC)>;
7194 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7195 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7196 addr:$src, (i32 0x2))), _.FRC)>;
7197 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7198 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7199 addr:$src, (i32 0x3))), _.FRC)>;
7200 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7201 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7202 addr:$src, (i32 0x4))), _.FRC)>;
7203 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7204 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7205 addr:$src, (i32 0xc))), _.FRC)>;
7206 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007207}
7208
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007209defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
7210 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007211
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007212defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
7213 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00007214
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007215//-------------------------------------------------
7216// Integer truncate and extend operations
7217//-------------------------------------------------
7218
Igor Breger074a64e2015-07-24 17:24:15 +00007219multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7220 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
7221 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00007222 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00007223 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
7224 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
7225 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
7226 EVEX, T8XS;
7227
7228 // for intrinsic patter match
7229 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7230 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7231 undef)),
7232 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
7233 SrcInfo.RC:$src1)>;
7234
7235 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7236 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7237 DestInfo.ImmAllZerosV)),
7238 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
7239 SrcInfo.RC:$src1)>;
7240
7241 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7242 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7243 DestInfo.RC:$src0)),
7244 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
7245 DestInfo.KRCWM:$mask ,
7246 SrcInfo.RC:$src1)>;
7247
Craig Topper52e2e832016-07-22 05:46:44 +00007248 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
7249 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00007250 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
7251 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007252 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007253 []>, EVEX;
7254
Igor Breger074a64e2015-07-24 17:24:15 +00007255 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
7256 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007257 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007258 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00007259 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007260}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007261
Igor Breger074a64e2015-07-24 17:24:15 +00007262multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
7263 X86VectorVTInfo DestInfo,
7264 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007265
Igor Breger074a64e2015-07-24 17:24:15 +00007266 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
7267 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
7268 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007269
Igor Breger074a64e2015-07-24 17:24:15 +00007270 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
7271 (SrcInfo.VT SrcInfo.RC:$src)),
7272 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
7273 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
7274}
7275
Igor Breger074a64e2015-07-24 17:24:15 +00007276multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
7277 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
7278 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
7279 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
7280 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
7281 Predicate prd = HasAVX512>{
7282
7283 let Predicates = [HasVLX, prd] in {
7284 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
7285 DestInfoZ128, x86memopZ128>,
7286 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
7287 truncFrag, mtruncFrag>, EVEX_V128;
7288
7289 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
7290 DestInfoZ256, x86memopZ256>,
7291 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
7292 truncFrag, mtruncFrag>, EVEX_V256;
7293 }
7294 let Predicates = [prd] in
7295 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
7296 DestInfoZ, x86memopZ>,
7297 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
7298 truncFrag, mtruncFrag>, EVEX_V512;
7299}
7300
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007301multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7302 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007303 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7304 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007305 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VO>;
Igor Breger074a64e2015-07-24 17:24:15 +00007306}
7307
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007308multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7309 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007310 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7311 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007312 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00007313}
7314
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007315multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode,
7316 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007317 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7318 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007319 StoreNode, MaskedStoreNode>, EVEX_CD8<32, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007320}
7321
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007322multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode,
7323 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007324 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7325 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007326 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00007327}
7328
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007329multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7330 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007331 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7332 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007333 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007334}
7335
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007336multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7337 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007338 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
7339 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007340 StoreNode, MaskedStoreNode, HasBWI>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007341}
7342
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007343defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc,
7344 truncstorevi8, masked_truncstorevi8>;
7345defm VPMOVSQB : avx512_trunc_qb<0x22, "vpmovsqb", X86vtruncs,
7346 truncstore_s_vi8, masked_truncstore_s_vi8>;
7347defm VPMOVUSQB : avx512_trunc_qb<0x12, "vpmovusqb", X86vtruncus,
7348 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00007349
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007350defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc,
7351 truncstorevi16, masked_truncstorevi16>;
7352defm VPMOVSQW : avx512_trunc_qw<0x24, "vpmovsqw", X86vtruncs,
7353 truncstore_s_vi16, masked_truncstore_s_vi16>;
7354defm VPMOVUSQW : avx512_trunc_qw<0x14, "vpmovusqw", X86vtruncus,
7355 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00007356
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007357defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc,
7358 truncstorevi32, masked_truncstorevi32>;
7359defm VPMOVSQD : avx512_trunc_qd<0x25, "vpmovsqd", X86vtruncs,
7360 truncstore_s_vi32, masked_truncstore_s_vi32>;
7361defm VPMOVUSQD : avx512_trunc_qd<0x15, "vpmovusqd", X86vtruncus,
7362 truncstore_us_vi32, masked_truncstore_us_vi32>;
Igor Breger074a64e2015-07-24 17:24:15 +00007363
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007364defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc,
7365 truncstorevi8, masked_truncstorevi8>;
7366defm VPMOVSDB : avx512_trunc_db<0x21, "vpmovsdb", X86vtruncs,
7367 truncstore_s_vi8, masked_truncstore_s_vi8>;
7368defm VPMOVUSDB : avx512_trunc_db<0x11, "vpmovusdb", X86vtruncus,
7369 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00007370
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007371defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc,
7372 truncstorevi16, masked_truncstorevi16>;
7373defm VPMOVSDW : avx512_trunc_dw<0x23, "vpmovsdw", X86vtruncs,
7374 truncstore_s_vi16, masked_truncstore_s_vi16>;
7375defm VPMOVUSDW : avx512_trunc_dw<0x13, "vpmovusdw", X86vtruncus,
7376 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00007377
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007378defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc,
7379 truncstorevi8, masked_truncstorevi8>;
7380defm VPMOVSWB : avx512_trunc_wb<0x20, "vpmovswb", X86vtruncs,
7381 truncstore_s_vi8, masked_truncstore_s_vi8>;
7382defm VPMOVUSWB : avx512_trunc_wb<0x10, "vpmovuswb", X86vtruncus,
7383 truncstore_us_vi8, masked_truncstore_us_vi8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007384
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007385let Predicates = [HasAVX512, NoVLX] in {
7386def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
7387 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007388 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007389 VR256X:$src, sub_ymm)))), sub_xmm))>;
7390def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
7391 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007392 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007393 VR256X:$src, sub_ymm)))), sub_xmm))>;
7394}
7395
7396let Predicates = [HasBWI, NoVLX] in {
7397def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00007398 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007399 VR256X:$src, sub_ymm))), sub_xmm))>;
7400}
7401
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007402multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00007403 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00007404 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00007405 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007406 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7407 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
7408 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
7409 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007410
Craig Toppere1cac152016-06-07 07:27:54 +00007411 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7412 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
7413 (DestInfo.VT (LdFrag addr:$src))>,
7414 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00007415 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007416}
7417
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007418multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007419 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007420 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7421 let Predicates = [HasVLX, HasBWI] in {
7422 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007423 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007424 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007425
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007426 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007427 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007428 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
7429 }
7430 let Predicates = [HasBWI] in {
7431 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00007432 v32i8x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007433 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
7434 }
7435}
7436
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007437multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007438 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007439 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7440 let Predicates = [HasVLX, HasAVX512] in {
7441 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007442 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007443 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
7444
7445 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007446 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007447 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
7448 }
7449 let Predicates = [HasAVX512] in {
7450 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007451 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007452 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
7453 }
7454}
7455
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007456multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007457 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007458 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7459 let Predicates = [HasVLX, HasAVX512] in {
7460 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007461 v16i8x_info, i16mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007462 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
7463
7464 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007465 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007466 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
7467 }
7468 let Predicates = [HasAVX512] in {
7469 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007470 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007471 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
7472 }
7473}
7474
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007475multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007476 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007477 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7478 let Predicates = [HasVLX, HasAVX512] in {
7479 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007480 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007481 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
7482
7483 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007484 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007485 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
7486 }
7487 let Predicates = [HasAVX512] in {
7488 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007489 v16i16x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007490 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
7491 }
7492}
7493
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007494multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007495 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007496 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7497 let Predicates = [HasVLX, HasAVX512] in {
7498 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007499 v8i16x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007500 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
7501
7502 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007503 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007504 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
7505 }
7506 let Predicates = [HasAVX512] in {
7507 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007508 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007509 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
7510 }
7511}
7512
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007513multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007514 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007515 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
7516
7517 let Predicates = [HasVLX, HasAVX512] in {
7518 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007519 v4i32x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007520 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
7521
7522 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007523 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007524 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
7525 }
7526 let Predicates = [HasAVX512] in {
7527 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007528 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007529 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
7530 }
7531}
7532
Craig Topper6840f112016-07-14 06:41:34 +00007533defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
7534defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
7535defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
7536defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
7537defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
7538defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007539
Craig Topper6840f112016-07-14 06:41:34 +00007540defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
7541defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
7542defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
7543defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
7544defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
7545defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007546
Igor Breger2ba64ab2016-05-22 10:21:04 +00007547// EXTLOAD patterns, implemented using vpmovz
Craig Topper6840f112016-07-14 06:41:34 +00007548multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To,
7549 X86VectorVTInfo From, PatFrag LdFrag> {
7550 def : Pat<(To.VT (LdFrag addr:$src)),
7551 (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>;
7552 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)),
7553 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0,
7554 To.KRC:$mask, addr:$src)>;
7555 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src),
7556 To.ImmAllZerosV)),
7557 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask,
7558 addr:$src)>;
7559}
7560
7561let Predicates = [HasVLX, HasBWI] in {
7562 defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>;
7563 defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>;
7564}
7565let Predicates = [HasBWI] in {
7566 defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>;
7567}
7568let Predicates = [HasVLX, HasAVX512] in {
7569 defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>;
7570 defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>;
7571 defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>;
7572 defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>;
7573 defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>;
7574 defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>;
7575 defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>;
7576 defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>;
7577 defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>;
7578 defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>;
7579}
7580let Predicates = [HasAVX512] in {
7581 defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>;
7582 defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>;
7583 defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>;
7584 defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>;
7585 defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>;
7586}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007587
Craig Topper64378f42016-10-09 23:08:39 +00007588multiclass AVX512_pmovx_patterns<string OpcPrefix, string ExtTy,
7589 SDNode ExtOp, PatFrag ExtLoad16> {
7590 // 128-bit patterns
7591 let Predicates = [HasVLX, HasBWI] in {
7592 def : Pat<(v8i16 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7593 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7594 def : Pat<(v8i16 (ExtOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7595 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7596 def : Pat<(v8i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7597 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7598 def : Pat<(v8i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7599 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7600 def : Pat<(v8i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7601 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7602 }
7603 let Predicates = [HasVLX] in {
7604 def : Pat<(v4i32 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7605 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7606 def : Pat<(v4i32 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7607 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7608 def : Pat<(v4i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7609 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7610 def : Pat<(v4i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7611 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7612
7613 def : Pat<(v2i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (ExtLoad16 addr:$src)))))),
7614 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7615 def : Pat<(v2i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7616 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7617 def : Pat<(v2i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7618 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7619 def : Pat<(v2i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7620 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7621
7622 def : Pat<(v4i32 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7623 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7624 def : Pat<(v4i32 (ExtOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7625 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7626 def : Pat<(v4i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7627 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7628 def : Pat<(v4i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7629 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7630 def : Pat<(v4i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7631 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7632
7633 def : Pat<(v2i64 (ExtOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7634 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7635 def : Pat<(v2i64 (ExtOp (v8i16 (vzmovl_v4i32 addr:$src)))),
7636 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7637 def : Pat<(v2i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7638 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7639 def : Pat<(v2i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7640 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7641
7642 def : Pat<(v2i64 (ExtOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7643 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7644 def : Pat<(v2i64 (ExtOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7645 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7646 def : Pat<(v2i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
7647 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7648 def : Pat<(v2i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
7649 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7650 def : Pat<(v2i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
7651 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7652 }
7653 // 256-bit patterns
7654 let Predicates = [HasVLX, HasBWI] in {
7655 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7656 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7657 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7658 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7659 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7660 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7661 }
7662 let Predicates = [HasVLX] in {
7663 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7664 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7665 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7666 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7667 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7668 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7669 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7670 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7671
7672 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7673 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7674 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7675 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7676 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7677 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7678 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7679 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7680
7681 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7682 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7683 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7684 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7685 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7686 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7687
7688 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7689 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7690 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7691 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7692 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7693 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7694 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7695 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7696
7697 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
7698 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7699 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
7700 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7701 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
7702 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7703 }
7704 // 512-bit patterns
7705 let Predicates = [HasBWI] in {
7706 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
7707 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
7708 }
7709 let Predicates = [HasAVX512] in {
7710 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7711 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
7712
7713 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7714 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00007715 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7716 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00007717
7718 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
7719 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
7720
7721 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7722 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
7723
7724 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
7725 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
7726 }
7727}
7728
7729defm : AVX512_pmovx_patterns<"VPMOVSX", "s", X86vsext, extloadi32i16>;
7730defm : AVX512_pmovx_patterns<"VPMOVZX", "z", X86vzext, loadi16_anyext>;
7731
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007732//===----------------------------------------------------------------------===//
7733// GATHER - SCATTER Operations
7734
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007735multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7736 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007737 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
7738 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007739 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
7740 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007741 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00007742 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007743 [(set _.RC:$dst, _.KRCWM:$mask_wb,
7744 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
7745 vectoraddr:$src2))]>, EVEX, EVEX_K,
7746 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007747}
Cameron McInally45325962014-03-26 13:50:50 +00007748
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007749multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
7750 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7751 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007752 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007753 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007754 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007755let Predicates = [HasVLX] in {
7756 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007757 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007758 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007759 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007760 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007761 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007762 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007763 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007764}
Cameron McInally45325962014-03-26 13:50:50 +00007765}
7766
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007767multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
7768 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007769 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007770 mgatherv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00007771 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007772 mgatherv8i64>, EVEX_V512;
7773let Predicates = [HasVLX] in {
7774 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007775 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007776 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007777 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007778 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007779 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007780 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
7781 vx64xmem, mgatherv2i64>, EVEX_V128;
7782}
Cameron McInally45325962014-03-26 13:50:50 +00007783}
Michael Liao5bf95782014-12-04 05:20:33 +00007784
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007785
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007786defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
7787 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
7788
7789defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
7790 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007791
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007792multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7793 X86MemOperand memop, PatFrag ScatterNode> {
7794
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007795let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007796
7797 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
7798 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007799 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007800 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
7801 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
7802 _.KRCWM:$mask, vectoraddr:$dst))]>,
7803 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007804}
7805
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007806multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
7807 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7808 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007809 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007810 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007811 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007812let Predicates = [HasVLX] in {
7813 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007814 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007815 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007816 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007817 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007818 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007819 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007820 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007821}
Cameron McInally45325962014-03-26 13:50:50 +00007822}
7823
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007824multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
7825 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007826 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007827 mscatterv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00007828 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007829 mscatterv8i64>, EVEX_V512;
7830let Predicates = [HasVLX] in {
7831 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007832 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007833 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007834 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007835 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007836 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007837 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
7838 vx64xmem, mscatterv2i64>, EVEX_V128;
7839}
Cameron McInally45325962014-03-26 13:50:50 +00007840}
7841
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007842defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
7843 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007844
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007845defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
7846 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007847
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007848// prefetch
7849multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
7850 RegisterClass KRC, X86MemOperand memop> {
7851 let Predicates = [HasPFI], hasSideEffects = 1 in
7852 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007853 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007854 []>, EVEX, EVEX_K;
7855}
7856
7857defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007858 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007859
7860defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007861 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007862
7863defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007864 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007865
7866defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007867 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007868
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007869defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007870 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007871
7872defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007873 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007874
7875defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007876 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007877
7878defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007879 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007880
7881defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007882 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007883
7884defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007885 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007886
7887defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007888 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007889
7890defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007891 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007892
7893defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007894 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007895
7896defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007897 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007898
7899defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007900 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007901
7902defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007903 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007904
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007905// Helper fragments to match sext vXi1 to vXiY.
Craig Topper850feaf2016-08-28 22:20:51 +00007906def v64i1sextv64i8 : PatLeaf<(v64i8
7907 (X86vsext
7908 (v64i1 (X86pcmpgtm
7909 (bc_v64i8 (v16i32 immAllZerosV)),
7910 VR512:$src))))>;
7911def v32i1sextv32i16 : PatLeaf<(v32i16 (X86vsrai VR512:$src, (i8 15)))>;
7912def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
7913def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007914
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007915multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007916def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007917 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007918 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
7919}
Michael Liao5bf95782014-12-04 05:20:33 +00007920
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007921multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
7922 string OpcodeStr, Predicate prd> {
7923let Predicates = [prd] in
7924 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7925
7926 let Predicates = [prd, HasVLX] in {
7927 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7928 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7929 }
7930}
7931
7932multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
7933 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
7934 HasBWI>;
7935 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
7936 HasBWI>, VEX_W;
7937 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
7938 HasDQI>;
7939 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
7940 HasDQI>, VEX_W;
7941}
Michael Liao5bf95782014-12-04 05:20:33 +00007942
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007943defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007944
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007945multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00007946 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
7947 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
7948 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
7949}
7950
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007951// Use 512bit version to implement 128/256 bit in case NoVLX.
7952multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00007953 X86VectorVTInfo _> {
7954
7955 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
7956 (_.KVT (COPY_TO_REGCLASS
7957 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007958 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00007959 _.RC:$src, _.SubRegIdx)),
7960 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007961}
7962
7963multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00007964 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7965 let Predicates = [prd] in
7966 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
7967 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007968
7969 let Predicates = [prd, HasVLX] in {
7970 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007971 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007972 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007973 EVEX_V128;
7974 }
7975 let Predicates = [prd, NoVLX] in {
7976 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
7977 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007978 }
7979}
7980
7981defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
7982 avx512vl_i8_info, HasBWI>;
7983defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
7984 avx512vl_i16_info, HasBWI>, VEX_W;
7985defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
7986 avx512vl_i32_info, HasDQI>;
7987defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
7988 avx512vl_i64_info, HasDQI>, VEX_W;
7989
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007990//===----------------------------------------------------------------------===//
7991// AVX-512 - COMPRESS and EXPAND
7992//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007993
Ayman Musad7a5ed42016-09-26 06:22:08 +00007994multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007995 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007996 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00007997 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007998 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007999
Craig Toppere1cac152016-06-07 07:27:54 +00008000 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008001 def mr : AVX5128I<opc, MRMDestMem, (outs),
8002 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008003 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008004 []>, EVEX_CD8<_.EltSize, CD8VT1>;
8005
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008006 def mrk : AVX5128I<opc, MRMDestMem, (outs),
8007 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008008 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00008009 []>,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008010 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008011}
8012
Ayman Musad7a5ed42016-09-26 06:22:08 +00008013multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > {
8014
8015 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
8016 (_.VT _.RC:$src)),
8017 (!cast<Instruction>(NAME#_.ZSuffix##mrk)
8018 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
8019}
8020
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008021multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
8022 AVX512VLVectorVTInfo VTInfo> {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008023 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr>,
8024 compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008025
8026 let Predicates = [HasVLX] in {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008027 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr>,
8028 compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8029 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr>,
8030 compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008031 }
8032}
8033
8034defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
8035 EVEX;
8036defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
8037 EVEX, VEX_W;
8038defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
8039 EVEX;
8040defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
8041 EVEX, VEX_W;
8042
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008043// expand
8044multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
8045 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008046 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008047 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008048 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00008049
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008050 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8051 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
8052 (_.VT (X86expand (_.VT (bitconvert
8053 (_.LdFrag addr:$src1)))))>,
8054 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008055}
8056
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008057multiclass expand_by_vec_width_lowering<X86VectorVTInfo _ > {
8058
8059 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
8060 (!cast<Instruction>(NAME#_.ZSuffix##rmkz)
8061 _.KRCWM:$mask, addr:$src)>;
8062
8063 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
8064 (_.VT _.RC:$src0))),
8065 (!cast<Instruction>(NAME#_.ZSuffix##rmk)
8066 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
8067}
8068
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008069multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
8070 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008071 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>,
8072 expand_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008073
8074 let Predicates = [HasVLX] in {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008075 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>,
8076 expand_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8077 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>,
8078 expand_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008079 }
8080}
8081
8082defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
8083 EVEX;
8084defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
8085 EVEX, VEX_W;
8086defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
8087 EVEX;
8088defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
8089 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008090
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008091//handle instruction reg_vec1 = op(reg_vec,imm)
8092// op(mem_vec,imm)
8093// op(broadcast(eltVt),imm)
8094//all instruction created with FROUND_CURRENT
8095multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008096 X86VectorVTInfo _>{
8097 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008098 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8099 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00008100 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008101 (OpNode (_.VT _.RC:$src1),
8102 (i32 imm:$src2),
8103 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008104 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8105 (ins _.MemOp:$src1, i32u8imm:$src2),
8106 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
8107 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
8108 (i32 imm:$src2),
8109 (i32 FROUND_CURRENT))>;
8110 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8111 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
8112 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
8113 "${src1}"##_.BroadcastStr##", $src2",
8114 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
8115 (i32 imm:$src2),
8116 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008117 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008118}
8119
8120//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8121multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8122 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008123 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008124 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8125 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008126 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008127 "$src1, {sae}, $src2",
8128 (OpNode (_.VT _.RC:$src1),
8129 (i32 imm:$src2),
8130 (i32 FROUND_NO_EXC))>, EVEX_B;
8131}
8132
8133multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
8134 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8135 let Predicates = [prd] in {
8136 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8137 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8138 EVEX_V512;
8139 }
8140 let Predicates = [prd, HasVLX] in {
8141 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
8142 EVEX_V128;
8143 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
8144 EVEX_V256;
8145 }
8146}
8147
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008148//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8149// op(reg_vec2,mem_vec,imm)
8150// op(reg_vec2,broadcast(eltVt),imm)
8151//all instruction created with FROUND_CURRENT
8152multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008153 X86VectorVTInfo _>{
8154 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008155 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008156 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008157 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8158 (OpNode (_.VT _.RC:$src1),
8159 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008160 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008161 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008162 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8163 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
8164 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8165 (OpNode (_.VT _.RC:$src1),
8166 (_.VT (bitconvert (_.LdFrag addr:$src2))),
8167 (i32 imm:$src3),
8168 (i32 FROUND_CURRENT))>;
8169 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8170 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
8171 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8172 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8173 (OpNode (_.VT _.RC:$src1),
8174 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8175 (i32 imm:$src3),
8176 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008177 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008178}
8179
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008180//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8181// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00008182multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
8183 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00008184 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00008185 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
8186 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
8187 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8188 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8189 (SrcInfo.VT SrcInfo.RC:$src2),
8190 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008191 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
8192 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
8193 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8194 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8195 (SrcInfo.VT (bitconvert
8196 (SrcInfo.LdFrag addr:$src2))),
8197 (i8 imm:$src3)))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008198 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00008199}
8200
8201//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8202// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008203// op(reg_vec2,broadcast(eltVt),imm)
8204multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008205 X86VectorVTInfo _>:
8206 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
8207
Craig Topper05948fb2016-08-02 05:11:15 +00008208 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00008209 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8210 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8211 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8212 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8213 (OpNode (_.VT _.RC:$src1),
8214 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8215 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008216}
8217
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008218//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8219// op(reg_vec2,mem_scalar,imm)
8220//all instruction created with FROUND_CURRENT
8221multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008222 X86VectorVTInfo _> {
8223 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008224 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008225 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008226 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8227 (OpNode (_.VT _.RC:$src1),
8228 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008229 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008230 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008231 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00008232 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00008233 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8234 (OpNode (_.VT _.RC:$src1),
8235 (_.VT (scalar_to_vector
8236 (_.ScalarLdFrag addr:$src2))),
8237 (i32 imm:$src3),
8238 (i32 FROUND_CURRENT))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008239 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008240}
8241
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008242//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8243multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8244 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008245 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008246 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008247 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008248 OpcodeStr, "$src3, {sae}, $src2, $src1",
8249 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008250 (OpNode (_.VT _.RC:$src1),
8251 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008252 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008253 (i32 FROUND_NO_EXC))>, EVEX_B;
8254}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008255//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8256multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
8257 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008258 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8259 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008260 OpcodeStr, "$src3, {sae}, $src2, $src1",
8261 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008262 (OpNode (_.VT _.RC:$src1),
8263 (_.VT _.RC:$src2),
8264 (i32 imm:$src3),
8265 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008266}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008267
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008268multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
8269 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008270 let Predicates = [prd] in {
8271 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00008272 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008273 EVEX_V512;
8274
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008275 }
8276 let Predicates = [prd, HasVLX] in {
8277 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008278 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008279 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008280 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008281 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008282}
8283
Igor Breger2ae0fe32015-08-31 11:14:02 +00008284multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
8285 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
8286 let Predicates = [HasBWI] in {
8287 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
8288 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
8289 }
8290 let Predicates = [HasBWI, HasVLX] in {
8291 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
8292 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
8293 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
8294 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
8295 }
8296}
8297
Igor Breger00d9f842015-06-08 14:03:17 +00008298multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
8299 bits<8> opc, SDNode OpNode>{
8300 let Predicates = [HasAVX512] in {
8301 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8302 }
8303 let Predicates = [HasAVX512, HasVLX] in {
8304 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
8305 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8306 }
8307}
8308
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008309multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
8310 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8311 let Predicates = [prd] in {
8312 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
8313 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008314 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008315}
8316
Igor Breger1e58e8a2015-09-02 11:18:55 +00008317multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
8318 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
8319 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
8320 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
8321 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
8322 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008323}
8324
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008325
Igor Breger1e58e8a2015-09-02 11:18:55 +00008326defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
8327 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
8328defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
8329 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
8330defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
8331 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
8332
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008333
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008334defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
8335 0x50, X86VRange, HasDQI>,
8336 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8337defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
8338 0x50, X86VRange, HasDQI>,
8339 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8340
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00008341defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
8342 0x51, X86VRange, HasDQI>,
8343 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8344defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
8345 0x51, X86VRange, HasDQI>,
8346 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8347
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008348defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
8349 0x57, X86Reduces, HasDQI>,
8350 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8351defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
8352 0x57, X86Reduces, HasDQI>,
8353 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008354
Igor Breger1e58e8a2015-09-02 11:18:55 +00008355defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
8356 0x27, X86GetMants, HasAVX512>,
8357 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8358defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
8359 0x27, X86GetMants, HasAVX512>,
8360 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8361
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008362multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
8363 bits<8> opc, SDNode OpNode = X86Shuf128>{
8364 let Predicates = [HasAVX512] in {
8365 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8366
8367 }
8368 let Predicates = [HasAVX512, HasVLX] in {
8369 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8370 }
8371}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008372let Predicates = [HasAVX512] in {
8373def : Pat<(v16f32 (ffloor VR512:$src)),
8374 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
8375def : Pat<(v16f32 (fnearbyint VR512:$src)),
8376 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
8377def : Pat<(v16f32 (fceil VR512:$src)),
8378 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
8379def : Pat<(v16f32 (frint VR512:$src)),
8380 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
8381def : Pat<(v16f32 (ftrunc VR512:$src)),
8382 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
8383
8384def : Pat<(v8f64 (ffloor VR512:$src)),
8385 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
8386def : Pat<(v8f64 (fnearbyint VR512:$src)),
8387 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
8388def : Pat<(v8f64 (fceil VR512:$src)),
8389 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
8390def : Pat<(v8f64 (frint VR512:$src)),
8391 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
8392def : Pat<(v8f64 (ftrunc VR512:$src)),
8393 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
8394}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008395
8396defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
8397 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8398defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
8399 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8400defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
8401 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8402defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
8403 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00008404
Craig Topperc48fa892015-12-27 19:45:21 +00008405multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00008406 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
8407 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00008408}
8409
Craig Topperc48fa892015-12-27 19:45:21 +00008410defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008411 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00008412defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008413 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008414
Craig Topper7a299302016-06-09 07:06:38 +00008415multiclass avx512_vpalignr_lowering<X86VectorVTInfo _ , list<Predicate> p>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00008416 let Predicates = p in
8417 def NAME#_.VTName#rri:
8418 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
8419 (!cast<Instruction>(NAME#_.ZSuffix#rri)
8420 _.RC:$src1, _.RC:$src2, imm:$imm)>;
8421}
8422
Craig Topper7a299302016-06-09 07:06:38 +00008423multiclass avx512_vpalignr_lowering_common<AVX512VLVectorVTInfo _>:
8424 avx512_vpalignr_lowering<_.info512, [HasBWI]>,
8425 avx512_vpalignr_lowering<_.info128, [HasBWI, HasVLX]>,
8426 avx512_vpalignr_lowering<_.info256, [HasBWI, HasVLX]>;
Igor Breger2ae0fe32015-08-31 11:14:02 +00008427
Craig Topper7a299302016-06-09 07:06:38 +00008428defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008429 avx512vl_i8_info, avx512vl_i8_info>,
Craig Topper7a299302016-06-09 07:06:38 +00008430 avx512_vpalignr_lowering_common<avx512vl_i16_info>,
8431 avx512_vpalignr_lowering_common<avx512vl_i32_info>,
8432 avx512_vpalignr_lowering_common<avx512vl_f32_info>,
8433 avx512_vpalignr_lowering_common<avx512vl_i64_info>,
8434 avx512_vpalignr_lowering_common<avx512vl_f64_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008435 EVEX_CD8<8, CD8VF>;
8436
Igor Bregerf3ded812015-08-31 13:09:30 +00008437defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
8438 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
8439
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008440multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
8441 X86VectorVTInfo _> {
8442 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00008443 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008444 "$src1", "$src1",
8445 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
8446
Craig Toppere1cac152016-06-07 07:27:54 +00008447 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8448 (ins _.MemOp:$src1), OpcodeStr,
8449 "$src1", "$src1",
8450 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
8451 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008452}
8453
8454multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
8455 X86VectorVTInfo _> :
8456 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008457 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8458 (ins _.ScalarMemOp:$src1), OpcodeStr,
8459 "${src1}"##_.BroadcastStr,
8460 "${src1}"##_.BroadcastStr,
8461 (_.VT (OpNode (X86VBroadcast
8462 (_.ScalarLdFrag addr:$src1))))>,
8463 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008464}
8465
8466multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8467 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8468 let Predicates = [prd] in
8469 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8470
8471 let Predicates = [prd, HasVLX] in {
8472 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8473 EVEX_V256;
8474 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
8475 EVEX_V128;
8476 }
8477}
8478
8479multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8480 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8481 let Predicates = [prd] in
8482 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
8483 EVEX_V512;
8484
8485 let Predicates = [prd, HasVLX] in {
8486 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
8487 EVEX_V256;
8488 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
8489 EVEX_V128;
8490 }
8491}
8492
8493multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
8494 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008495 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008496 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00008497 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
8498 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008499}
8500
8501multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
8502 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008503 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
8504 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008505}
8506
8507multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
8508 bits<8> opc_d, bits<8> opc_q,
8509 string OpcodeStr, SDNode OpNode> {
8510 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
8511 HasAVX512>,
8512 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
8513 HasBWI>;
8514}
8515
8516defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
8517
Craig Topper5ef13ba2016-12-26 07:26:07 +00008518def avx512_v16i1sextv16i8 : PatLeaf<(v16i8 (X86pcmpgt (bc_v16i8 (v4i32 immAllZerosV)),
8519 VR128X:$src))>;
8520def avx512_v8i1sextv8i16 : PatLeaf<(v8i16 (X86vsrai VR128X:$src, (i8 15)))>;
8521def avx512_v4i1sextv4i32 : PatLeaf<(v4i32 (X86vsrai VR128X:$src, (i8 31)))>;
8522def avx512_v32i1sextv32i8 : PatLeaf<(v32i8 (X86pcmpgt (bc_v32i8 (v8i32 immAllZerosV)),
8523 VR256X:$src))>;
8524def avx512_v16i1sextv16i16: PatLeaf<(v16i16 (X86vsrai VR256X:$src, (i8 15)))>;
8525def avx512_v8i1sextv8i32 : PatLeaf<(v8i32 (X86vsrai VR256X:$src, (i8 31)))>;
8526
Craig Topper056c9062016-08-28 22:20:48 +00008527let Predicates = [HasBWI, HasVLX] in {
8528 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008529 (bc_v2i64 (avx512_v16i1sextv16i8)),
8530 (bc_v2i64 (add (v16i8 VR128X:$src), (avx512_v16i1sextv16i8)))),
8531 (VPABSBZ128rr VR128X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008532 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008533 (bc_v2i64 (avx512_v8i1sextv8i16)),
8534 (bc_v2i64 (add (v8i16 VR128X:$src), (avx512_v8i1sextv8i16)))),
8535 (VPABSWZ128rr VR128X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008536 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008537 (bc_v4i64 (avx512_v32i1sextv32i8)),
8538 (bc_v4i64 (add (v32i8 VR256X:$src), (avx512_v32i1sextv32i8)))),
8539 (VPABSBZ256rr VR256X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008540 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008541 (bc_v4i64 (avx512_v16i1sextv16i16)),
8542 (bc_v4i64 (add (v16i16 VR256X:$src), (avx512_v16i1sextv16i16)))),
8543 (VPABSWZ256rr VR256X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008544}
8545let Predicates = [HasAVX512, HasVLX] in {
8546 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008547 (bc_v2i64 (avx512_v4i1sextv4i32)),
8548 (bc_v2i64 (add (v4i32 VR128X:$src), (avx512_v4i1sextv4i32)))),
8549 (VPABSDZ128rr VR128X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008550 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008551 (bc_v4i64 (avx512_v8i1sextv8i32)),
8552 (bc_v4i64 (add (v8i32 VR256X:$src), (avx512_v8i1sextv8i32)))),
8553 (VPABSDZ256rr VR256X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008554}
8555
8556let Predicates = [HasAVX512] in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008557def : Pat<(xor
Craig Topperabe80cc2016-08-28 06:06:28 +00008558 (bc_v8i64 (v16i1sextv16i32)),
8559 (bc_v8i64 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008560 (VPABSDZrr VR512:$src)>;
8561def : Pat<(xor
8562 (bc_v8i64 (v8i1sextv8i64)),
8563 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
8564 (VPABSQZrr VR512:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008565}
Craig Topper850feaf2016-08-28 22:20:51 +00008566let Predicates = [HasBWI] in {
8567def : Pat<(xor
8568 (bc_v8i64 (v64i1sextv64i8)),
8569 (bc_v8i64 (add (v64i8 VR512:$src), (v64i1sextv64i8)))),
8570 (VPABSBZrr VR512:$src)>;
8571def : Pat<(xor
8572 (bc_v8i64 (v32i1sextv32i16)),
8573 (bc_v8i64 (add (v32i16 VR512:$src), (v32i1sextv32i16)))),
8574 (VPABSWZrr VR512:$src)>;
8575}
Igor Bregerf2460112015-07-26 14:41:44 +00008576
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008577multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
8578
8579 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008580}
8581
8582defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
8583defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
8584
Igor Breger24cab0f2015-11-16 07:22:00 +00008585//===---------------------------------------------------------------------===//
8586// Replicate Single FP - MOVSHDUP and MOVSLDUP
8587//===---------------------------------------------------------------------===//
8588multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8589 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
8590 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00008591}
8592
8593defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
8594defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00008595
8596//===----------------------------------------------------------------------===//
8597// AVX-512 - MOVDDUP
8598//===----------------------------------------------------------------------===//
8599
8600multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
8601 X86VectorVTInfo _> {
8602 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8603 (ins _.RC:$src), OpcodeStr, "$src", "$src",
8604 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00008605 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8606 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
8607 (_.VT (OpNode (_.VT (scalar_to_vector
8608 (_.ScalarLdFrag addr:$src)))))>,
8609 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Igor Breger1f782962015-11-19 08:26:56 +00008610}
8611
8612multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
8613 AVX512VLVectorVTInfo VTInfo> {
8614
8615 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8616
8617 let Predicates = [HasAVX512, HasVLX] in {
8618 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8619 EVEX_V256;
8620 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
8621 EVEX_V128;
8622 }
8623}
8624
8625multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8626 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
8627 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00008628}
8629
8630defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
8631
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008632let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +00008633def : Pat<(X86Movddup (loadv2f64 addr:$src)),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008634 (VMOVDDUPZ128rm addr:$src)>;
Igor Breger1f782962015-11-19 08:26:56 +00008635def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008636 (VMOVDDUPZ128rm addr:$src)>;
8637def : Pat<(v2f64 (X86VBroadcast f64:$src)),
8638 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topperda84ff32017-01-07 22:20:23 +00008639
8640def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
8641 (v2f64 VR128X:$src0)),
8642 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
8643def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
8644 (bitconvert (v4i32 immAllZerosV))),
8645 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
8646
8647def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
8648 (v2f64 VR128X:$src0)),
8649 (VMOVDDUPZ128rrk VR128X:$src0, VK2WM:$mask,
8650 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
8651def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
8652 (bitconvert (v4i32 immAllZerosV))),
8653 (VMOVDDUPZ128rrkz VK2WM:$mask, (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
8654
8655def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
8656 (v2f64 VR128X:$src0)),
8657 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
8658def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
8659 (bitconvert (v4i32 immAllZerosV))),
8660 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008661}
Igor Breger1f782962015-11-19 08:26:56 +00008662
Igor Bregerf2460112015-07-26 14:41:44 +00008663//===----------------------------------------------------------------------===//
8664// AVX-512 - Unpack Instructions
8665//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00008666defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
8667 SSE_ALU_ITINS_S>;
8668defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
8669 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00008670
8671defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
8672 SSE_INTALU_ITINS_P, HasBWI>;
8673defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
8674 SSE_INTALU_ITINS_P, HasBWI>;
8675defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
8676 SSE_INTALU_ITINS_P, HasBWI>;
8677defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
8678 SSE_INTALU_ITINS_P, HasBWI>;
8679
8680defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
8681 SSE_INTALU_ITINS_P, HasAVX512>;
8682defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
8683 SSE_INTALU_ITINS_P, HasAVX512>;
8684defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
8685 SSE_INTALU_ITINS_P, HasAVX512>;
8686defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
8687 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008688
8689//===----------------------------------------------------------------------===//
8690// AVX-512 - Extract & Insert Integer Instructions
8691//===----------------------------------------------------------------------===//
8692
8693multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8694 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008695 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
8696 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8697 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8698 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
8699 imm:$src2)))),
8700 addr:$dst)]>,
8701 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008702}
8703
8704multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
8705 let Predicates = [HasBWI] in {
8706 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
8707 (ins _.RC:$src1, u8imm:$src2),
8708 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8709 [(set GR32orGR64:$dst,
8710 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
8711 EVEX, TAPD;
8712
8713 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
8714 }
8715}
8716
8717multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
8718 let Predicates = [HasBWI] in {
8719 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
8720 (ins _.RC:$src1, u8imm:$src2),
8721 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8722 [(set GR32orGR64:$dst,
8723 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
8724 EVEX, PD;
8725
Craig Topper99f6b622016-05-01 01:03:56 +00008726 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00008727 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
8728 (ins _.RC:$src1, u8imm:$src2),
8729 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
8730 EVEX, TAPD;
8731
Igor Bregerdefab3c2015-10-08 12:55:01 +00008732 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
8733 }
8734}
8735
8736multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
8737 RegisterClass GRC> {
8738 let Predicates = [HasDQI] in {
8739 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
8740 (ins _.RC:$src1, u8imm:$src2),
8741 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8742 [(set GRC:$dst,
8743 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
8744 EVEX, TAPD;
8745
Craig Toppere1cac152016-06-07 07:27:54 +00008746 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
8747 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8748 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8749 [(store (extractelt (_.VT _.RC:$src1),
8750 imm:$src2),addr:$dst)]>,
8751 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008752 }
8753}
8754
8755defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
8756defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
8757defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
8758defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
8759
8760multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8761 X86VectorVTInfo _, PatFrag LdFrag> {
8762 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
8763 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8764 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8765 [(set _.RC:$dst,
8766 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
8767 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
8768}
8769
8770multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
8771 X86VectorVTInfo _, PatFrag LdFrag> {
8772 let Predicates = [HasBWI] in {
8773 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8774 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
8775 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8776 [(set _.RC:$dst,
8777 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
8778
8779 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
8780 }
8781}
8782
8783multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
8784 X86VectorVTInfo _, RegisterClass GRC> {
8785 let Predicates = [HasDQI] in {
8786 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8787 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
8788 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8789 [(set _.RC:$dst,
8790 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
8791 EVEX_4V, TAPD;
8792
8793 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
8794 _.ScalarLdFrag>, TAPD;
8795 }
8796}
8797
8798defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
8799 extloadi8>, TAPD;
8800defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
8801 extloadi16>, PD;
8802defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
8803defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00008804//===----------------------------------------------------------------------===//
8805// VSHUFPS - VSHUFPD Operations
8806//===----------------------------------------------------------------------===//
8807multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
8808 AVX512VLVectorVTInfo VTInfo_FP>{
8809 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
8810 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
8811 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00008812}
8813
8814defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
8815defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008816//===----------------------------------------------------------------------===//
8817// AVX-512 - Byte shift Left/Right
8818//===----------------------------------------------------------------------===//
8819
8820multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
8821 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
8822 def rr : AVX512<opc, MRMr,
8823 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
8824 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8825 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008826 def rm : AVX512<opc, MRMm,
8827 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
8828 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8829 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008830 (_.VT (bitconvert (_.LdFrag addr:$src1))),
8831 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008832}
8833
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008834multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008835 Format MRMm, string OpcodeStr, Predicate prd>{
8836 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008837 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008838 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008839 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008840 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008841 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008842 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008843 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008844 }
8845}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008846defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008847 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008848defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008849 HasBWI>, AVX512PDIi8Base, EVEX_4V;
8850
8851
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008852multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00008853 string OpcodeStr, X86VectorVTInfo _dst,
8854 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00008855 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00008856 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00008857 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00008858 [(set _dst.RC:$dst,(_dst.VT
8859 (OpNode (_src.VT _src.RC:$src1),
8860 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008861 def rm : AVX512BI<opc, MRMSrcMem,
8862 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
8863 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8864 [(set _dst.RC:$dst,(_dst.VT
8865 (OpNode (_src.VT _src.RC:$src1),
8866 (_src.VT (bitconvert
8867 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008868}
8869
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008870multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008871 string OpcodeStr, Predicate prd> {
8872 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00008873 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
8874 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008875 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00008876 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
8877 v32i8x_info>, EVEX_V256;
8878 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
8879 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008880 }
8881}
8882
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008883defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008884 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008885
8886multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008887 X86VectorVTInfo _>{
8888 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +00008889 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8890 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00008891 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00008892 (OpNode (_.VT _.RC:$src1),
8893 (_.VT _.RC:$src2),
8894 (_.VT _.RC:$src3),
Craig Topper202b4532016-09-22 03:00:50 +00008895 (i8 imm:$src4)), 1, 1>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00008896 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8897 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
8898 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
8899 (OpNode (_.VT _.RC:$src1),
8900 (_.VT _.RC:$src2),
8901 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00008902 (i8 imm:$src4)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00008903 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
8904 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8905 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
8906 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8907 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8908 (OpNode (_.VT _.RC:$src1),
8909 (_.VT _.RC:$src2),
8910 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00008911 (i8 imm:$src4)), 1, 0>, EVEX_B,
Craig Toppere1cac152016-06-07 07:27:54 +00008912 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008913 }// Constraints = "$src1 = $dst"
8914}
8915
8916multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
8917 let Predicates = [HasAVX512] in
8918 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
8919 let Predicates = [HasAVX512, HasVLX] in {
8920 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
8921 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
8922 }
8923}
8924
8925defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
8926defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
8927
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008928//===----------------------------------------------------------------------===//
8929// AVX-512 - FixupImm
8930//===----------------------------------------------------------------------===//
8931
8932multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008933 X86VectorVTInfo _>{
8934 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008935 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8936 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8937 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8938 (OpNode (_.VT _.RC:$src1),
8939 (_.VT _.RC:$src2),
8940 (_.IntVT _.RC:$src3),
8941 (i32 imm:$src4),
8942 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008943 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8944 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
8945 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8946 (OpNode (_.VT _.RC:$src1),
8947 (_.VT _.RC:$src2),
8948 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
8949 (i32 imm:$src4),
8950 (i32 FROUND_CURRENT))>;
8951 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8952 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
8953 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8954 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8955 (OpNode (_.VT _.RC:$src1),
8956 (_.VT _.RC:$src2),
8957 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
8958 (i32 imm:$src4),
8959 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008960 } // Constraints = "$src1 = $dst"
8961}
8962
8963multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +00008964 SDNode OpNode, X86VectorVTInfo _>{
8965let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008966 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8967 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008968 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008969 "$src2, $src3, {sae}, $src4",
8970 (OpNode (_.VT _.RC:$src1),
8971 (_.VT _.RC:$src2),
8972 (_.IntVT _.RC:$src3),
8973 (i32 imm:$src4),
8974 (i32 FROUND_NO_EXC))>, EVEX_B;
8975 }
8976}
8977
8978multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
8979 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +00008980 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
8981 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008982 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8983 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8984 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8985 (OpNode (_.VT _.RC:$src1),
8986 (_.VT _.RC:$src2),
8987 (_src3VT.VT _src3VT.RC:$src3),
8988 (i32 imm:$src4),
8989 (i32 FROUND_CURRENT))>;
8990
8991 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8992 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8993 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
8994 "$src2, $src3, {sae}, $src4",
8995 (OpNode (_.VT _.RC:$src1),
8996 (_.VT _.RC:$src2),
8997 (_src3VT.VT _src3VT.RC:$src3),
8998 (i32 imm:$src4),
8999 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +00009000 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
9001 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
9002 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9003 (OpNode (_.VT _.RC:$src1),
9004 (_.VT _.RC:$src2),
9005 (_src3VT.VT (scalar_to_vector
9006 (_src3VT.ScalarLdFrag addr:$src3))),
9007 (i32 imm:$src4),
9008 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009009 }
9010}
9011
9012multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
9013 let Predicates = [HasAVX512] in
9014 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9015 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9016 AVX512AIi8Base, EVEX_4V, EVEX_V512;
9017 let Predicates = [HasAVX512, HasVLX] in {
9018 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
9019 AVX512AIi8Base, EVEX_4V, EVEX_V128;
9020 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
9021 AVX512AIi8Base, EVEX_4V, EVEX_V256;
9022 }
9023}
9024
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009025defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9026 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009027 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009028defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9029 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009030 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009031defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009032 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009033defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009034 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +00009035
9036
9037
9038// Patterns used to select SSE scalar fp arithmetic instructions from
9039// either:
9040//
9041// (1) a scalar fp operation followed by a blend
9042//
9043// The effect is that the backend no longer emits unnecessary vector
9044// insert instructions immediately after SSE scalar fp instructions
9045// like addss or mulss.
9046//
9047// For example, given the following code:
9048// __m128 foo(__m128 A, __m128 B) {
9049// A[0] += B[0];
9050// return A;
9051// }
9052//
9053// Previously we generated:
9054// addss %xmm0, %xmm1
9055// movss %xmm1, %xmm0
9056//
9057// We now generate:
9058// addss %xmm1, %xmm0
9059//
9060// (2) a vector packed single/double fp operation followed by a vector insert
9061//
9062// The effect is that the backend converts the packed fp instruction
9063// followed by a vector insert into a single SSE scalar fp instruction.
9064//
9065// For example, given the following code:
9066// __m128 foo(__m128 A, __m128 B) {
9067// __m128 C = A + B;
9068// return (__m128) {c[0], a[1], a[2], a[3]};
9069// }
9070//
9071// Previously we generated:
9072// addps %xmm0, %xmm1
9073// movss %xmm1, %xmm0
9074//
9075// We now generate:
9076// addss %xmm1, %xmm0
9077
9078// TODO: Some canonicalization in lowering would simplify the number of
9079// patterns we have to try to match.
9080multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
9081 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009082 // extracted scalar math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +00009083 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
9084 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
9085 FR32X:$src))))),
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009086 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009087 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009088
Craig Topper5625d242016-07-29 06:06:00 +00009089 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009090 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
9091 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
9092 FR32X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009093 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009094 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009095
9096 // vector math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +00009097 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst),
9098 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +00009099 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
9100
9101 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009102 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst),
9103 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009104 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +00009105
9106 // extracted masked scalar math op with insert via movss
9107 def : Pat<(X86Movss (v4f32 VR128X:$src1),
9108 (scalar_to_vector
9109 (X86selects VK1WM:$mask,
9110 (Op (f32 (extractelt (v4f32 VR128X:$src1), (iPTR 0))),
9111 FR32X:$src2),
9112 FR32X:$src0))),
9113 (!cast<I>("V"#OpcPrefix#SSZrr_Intk) (COPY_TO_REGCLASS FR32X:$src0, VR128X),
9114 VK1WM:$mask, v4f32:$src1,
9115 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009116 }
9117}
9118
9119defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
9120defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
9121defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
9122defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
9123
9124multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
9125 let Predicates = [HasAVX512] in {
9126 // extracted scalar math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +00009127 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
9128 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
9129 FR64X:$src))))),
Craig Topper5625d242016-07-29 06:06:00 +00009130 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009131 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009132
9133 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009134 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
9135 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
9136 FR64X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009137 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009138 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009139
9140 // vector math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +00009141 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst),
9142 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +00009143 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
9144
9145 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009146 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst),
9147 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009148 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +00009149
9150 // extracted masked scalar math op with insert via movss
9151 def : Pat<(X86Movsd (v2f64 VR128X:$src1),
9152 (scalar_to_vector
9153 (X86selects VK1WM:$mask,
9154 (Op (f64 (extractelt (v2f64 VR128X:$src1), (iPTR 0))),
9155 FR64X:$src2),
9156 FR64X:$src0))),
9157 (!cast<I>("V"#OpcPrefix#SDZrr_Intk) (COPY_TO_REGCLASS FR64X:$src0, VR128X),
9158 VK1WM:$mask, v2f64:$src1,
9159 (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009160 }
9161}
9162
9163defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
9164defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
9165defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
9166defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;