blob: 230d1700b8d292f9d6fe17cf08ce25fc725d8128 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Simon Pilgrimb13961d2016-06-11 14:34:10 +000034 ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1",
35 "v" # NumElts # "i1"));
36
Adam Nemet5ed17da2014-08-21 19:50:07 +000037 // The GPR register class that can hold the write mask. Use GR8 for fewer
38 // than 8 elements. Use shift-right and equal to work around the lack of
39 // !lt in tablegen.
40 RegisterClass MRC =
41 !cast<RegisterClass>("GR" #
42 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
43
44 // Suffix used in the instruction mnemonic.
45 string Suffix = suffix;
46
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000047 // VTName is a string name for vector VT. For vector types it will be
48 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
49 // It is a little bit complex for scalar types, where NumElts = 1.
50 // In this case we build v4f32 or v2f64
51 string VTName = "v" # !if (!eq (NumElts, 1),
52 !if (!eq (EltVT.Size, 32), 4,
53 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000054
Adam Nemet5ed17da2014-08-21 19:50:07 +000055 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 string EltTypeName = !cast<string>(EltVT);
59 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
61 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000062
63 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000065
66 // Size of RC in bits, e.g. 512 for VR512.
67 int Size = VT.Size;
68
69 // The corresponding memory operand, e.g. i512mem for VR512.
70 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000071 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
72
73 // Load patterns
74 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
75 // due to load promotion during legalization
76 PatFrag LdFrag = !cast<PatFrag>("load" #
77 !if (!eq (TypeVariantName, "i"),
78 !if (!eq (Size, 128), "v2i64",
79 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000080 !if (!eq (Size, 512), "v8i64",
81 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000082
83 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000084 !if (!eq (TypeVariantName, "i"),
85 !if (!eq (Size, 128), "v2i64",
86 !if (!eq (Size, 256), "v4i64",
87 !if (!eq (Size, 512), "v8i64",
88 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000089
Robert Khasanov2ea081d2014-08-25 14:49:34 +000090 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000091
92 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000093 // Note: For EltSize < 32, FloatVT is illegal and TableGen
94 // fails to compile, so we choose FloatVT = VT
95 ValueType FloatVT = !cast<ValueType>(
96 !if (!eq (!srl(EltSize,5),0),
97 VTName,
98 !if (!eq(TypeVariantName, "i"),
99 "v" # NumElts # "f" # EltSize,
100 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000101
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000102 ValueType IntVT = !cast<ValueType>(
103 !if (!eq (!srl(EltSize,5),0),
104 VTName,
105 !if (!eq(TypeVariantName, "f"),
106 "v" # NumElts # "i" # EltSize,
107 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000108 // The string to specify embedded broadcast in assembly.
109 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000110
Adam Nemet449b3f02014-10-15 23:42:09 +0000111 // 8-bit compressed displacement tuple/subvector format. This is only
112 // defined for NumElts <= 8.
113 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
114 !cast<CD8VForm>("CD8VT" # NumElts), ?);
115
Adam Nemet55536c62014-09-25 23:48:45 +0000116 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
117 !if (!eq (Size, 256), sub_ymm, ?));
118
119 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
120 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
121 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000122
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000123 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
124
Craig Topperabe80cc2016-08-28 06:06:28 +0000125 // A vector tye of the same width with element type i64. This is used to
126 // create patterns for logic ops.
127 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
128
Adam Nemet09377232014-10-08 23:25:31 +0000129 // A vector type of the same width with element type i32. This is used to
130 // create the canonical constant zero node ImmAllZerosV.
131 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
132 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000133
134 string ZSuffix = !if (!eq (Size, 128), "Z128",
135 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000136}
137
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000138def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
139def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000140def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
141def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000142def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
143def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000144
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000145// "x" in v32i8x_info means RC = VR256X
146def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
147def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
148def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
149def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000150def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
151def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000152
153def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
154def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
155def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
156def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000157def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
158def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000159
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000160// We map scalar types to the smallest (128-bit) vector type
161// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000162def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
163def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000164def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
165def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
166
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000167class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
168 X86VectorVTInfo i128> {
169 X86VectorVTInfo info512 = i512;
170 X86VectorVTInfo info256 = i256;
171 X86VectorVTInfo info128 = i128;
172}
173
174def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
175 v16i8x_info>;
176def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
177 v8i16x_info>;
178def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
179 v4i32x_info>;
180def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
181 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000182def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
183 v4f32x_info>;
184def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
185 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000186
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000187// This multiclass generates the masking variants from the non-masking
188// variant. It only provides the assembly pieces for the masking variants.
189// It assumes custom ISel patterns for masking which can be provided as
190// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000191multiclass AVX512_maskable_custom<bits<8> O, Format F,
192 dag Outs,
193 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
194 string OpcodeStr,
195 string AttSrcAsm, string IntelSrcAsm,
196 list<dag> Pattern,
197 list<dag> MaskingPattern,
198 list<dag> ZeroMaskingPattern,
199 string MaskingConstraint = "",
200 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000201 bit IsCommutable = 0,
202 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000203 let isCommutable = IsCommutable in
204 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000205 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000206 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000207 Pattern, itin>;
208
209 // Prefer over VMOV*rrk Pat<>
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000210 let AddedComplexity = 20, isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000211 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000212 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
213 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000214 MaskingPattern, itin>,
215 EVEX_K {
216 // In case of the 3src subclass this is overridden with a let.
217 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000218 }
219
220 // Zero mask does not add any restrictions to commute operands transformation.
221 // So, it is Ok to use IsCommutable instead of IsKCommutable.
222 let AddedComplexity = 30, isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000223 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000224 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
225 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000226 ZeroMaskingPattern,
227 itin>,
228 EVEX_KZ;
229}
230
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000231
Adam Nemet34801422014-10-08 23:25:39 +0000232// Common base class of AVX512_maskable and AVX512_maskable_3src.
233multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
234 dag Outs,
235 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
236 string OpcodeStr,
237 string AttSrcAsm, string IntelSrcAsm,
238 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000239 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000240 string MaskingConstraint = "",
241 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000242 bit IsCommutable = 0,
243 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000244 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
245 AttSrcAsm, IntelSrcAsm,
246 [(set _.RC:$dst, RHS)],
247 [(set _.RC:$dst, MaskingRHS)],
248 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000249 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000250 MaskingConstraint, NoItinerary, IsCommutable,
251 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000252
Adam Nemet2e91ee52014-08-14 17:13:19 +0000253// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000254// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000255// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000256multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
257 dag Outs, dag Ins, string OpcodeStr,
258 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000259 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000260 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000261 bit IsCommutable = 0, bit IsKCommutable = 0,
262 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000263 AVX512_maskable_common<O, F, _, Outs, Ins,
264 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
265 !con((ins _.KRCWM:$mask), Ins),
266 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000267 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000268 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000269
270// This multiclass generates the unconditional/non-masking, the masking and
271// the zero-masking variant of the scalar instruction.
272multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
273 dag Outs, dag Ins, string OpcodeStr,
274 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000275 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000276 InstrItinClass itin = NoItinerary,
277 bit IsCommutable = 0> :
278 AVX512_maskable_common<O, F, _, Outs, Ins,
279 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
280 !con((ins _.KRCWM:$mask), Ins),
281 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000282 (X86selects _.KRCWM:$mask, RHS, _.RC:$src0),
283 X86selects, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000284
Adam Nemet34801422014-10-08 23:25:39 +0000285// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000286// ($src1) is already tied to $dst so we just use that for the preserved
287// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
288// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000289multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
290 dag Outs, dag NonTiedIns, string OpcodeStr,
291 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim916485c2016-08-18 11:22:22 +0000292 dag RHS, bit IsCommutable = 0,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000293 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000294 AVX512_maskable_common<O, F, _, Outs,
295 !con((ins _.RC:$src1), NonTiedIns),
296 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
297 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
298 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000299 (vselect _.KRCWM:$mask, RHS, _.RC:$src1),
300 vselect, "", NoItinerary, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000301
Igor Breger15820b02015-07-01 13:24:28 +0000302multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
303 dag Outs, dag NonTiedIns, string OpcodeStr,
304 string AttSrcAsm, string IntelSrcAsm,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000305 dag RHS, bit IsCommutable = 0,
306 bit IsKCommutable = 0> :
Igor Breger15820b02015-07-01 13:24:28 +0000307 AVX512_maskable_common<O, F, _, Outs,
308 !con((ins _.RC:$src1), NonTiedIns),
309 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
310 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
311 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000312 (X86selects _.KRCWM:$mask, RHS, _.RC:$src1),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000313 X86selects, "", NoItinerary, IsCommutable,
314 IsKCommutable>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000315
Adam Nemet34801422014-10-08 23:25:39 +0000316multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
317 dag Outs, dag Ins,
318 string OpcodeStr,
319 string AttSrcAsm, string IntelSrcAsm,
320 list<dag> Pattern> :
321 AVX512_maskable_custom<O, F, Outs, Ins,
322 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
323 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000324 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000325 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000326
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000327
328// Instruction with mask that puts result in mask register,
329// like "compare" and "vptest"
330multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
331 dag Outs,
332 dag Ins, dag MaskingIns,
333 string OpcodeStr,
334 string AttSrcAsm, string IntelSrcAsm,
335 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000336 list<dag> MaskingPattern,
337 bit IsCommutable = 0> {
338 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000339 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000340 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
341 "$dst, "#IntelSrcAsm#"}",
342 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000343
344 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000345 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
346 "$dst {${mask}}, "#IntelSrcAsm#"}",
347 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000348}
349
350multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
351 dag Outs,
352 dag Ins, dag MaskingIns,
353 string OpcodeStr,
354 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000355 dag RHS, dag MaskingRHS,
356 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000357 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
358 AttSrcAsm, IntelSrcAsm,
359 [(set _.KRC:$dst, RHS)],
Craig Topper225da2c2016-08-27 05:22:15 +0000360 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000361
362multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
363 dag Outs, dag Ins, string OpcodeStr,
364 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000365 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000366 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
367 !con((ins _.KRCWM:$mask), Ins),
368 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper225da2c2016-08-27 05:22:15 +0000369 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000370
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000371multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
372 dag Outs, dag Ins, string OpcodeStr,
373 string AttSrcAsm, string IntelSrcAsm> :
374 AVX512_maskable_custom_cmp<O, F, Outs,
375 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000376 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000377
Craig Topperabe80cc2016-08-28 06:06:28 +0000378// This multiclass generates the unconditional/non-masking, the masking and
379// the zero-masking variant of the vector instruction. In the masking case, the
380// perserved vector elements come from a new dummy input operand tied to $dst.
381multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
382 dag Outs, dag Ins, string OpcodeStr,
383 string AttSrcAsm, string IntelSrcAsm,
384 dag RHS, dag MaskedRHS,
385 InstrItinClass itin = NoItinerary,
386 bit IsCommutable = 0, SDNode Select = vselect> :
387 AVX512_maskable_custom<O, F, Outs, Ins,
388 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
389 !con((ins _.KRCWM:$mask), Ins),
390 OpcodeStr, AttSrcAsm, IntelSrcAsm,
391 [(set _.RC:$dst, RHS)],
392 [(set _.RC:$dst,
393 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
394 [(set _.RC:$dst,
395 (Select _.KRCWM:$mask, MaskedRHS,
396 _.ImmAllZerosV))],
397 "$src0 = $dst", itin, IsCommutable>;
398
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000399// Bitcasts between 512-bit vector types. Return the original type since
Craig Topper2388b462016-06-03 04:15:27 +0000400// no instruction is needed for the conversion.
401def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
402def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
403def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
404def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
405def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
406def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
407def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
408def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
409def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
410def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
411def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
412def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
413def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
414def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
415def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
416def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
417def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
418def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
419def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
420def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
421def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
422def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
423def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
424def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
425def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
426def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
427def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
428def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
429def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
430def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
431def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000432
Craig Topper9d9251b2016-05-08 20:10:20 +0000433// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
434// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
435// swizzled by ExecutionDepsFix to pxor.
436// We set canFoldAsLoad because this can be converted to a constant-pool
437// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000438let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000439 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000440def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000441 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000442def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
443 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000444}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000445
Craig Topper6393afc2017-01-09 02:44:34 +0000446// Alias instructions that allow VPTERNLOG to be used with a mask to create
447// a mix of all ones and all zeros elements. This is done this way to force
448// the same register to be used as input for all three sources.
449let isPseudo = 1, Predicates = [HasAVX512] in {
450def AVX512_512_SEXT_MASK_32 : I<0, Pseudo, (outs VR512:$dst),
451 (ins VK16WM:$mask), "",
452 [(set VR512:$dst, (vselect (v16i1 VK16WM:$mask),
453 (v16i32 immAllOnesV),
454 (v16i32 immAllZerosV)))]>;
455def AVX512_512_SEXT_MASK_64 : I<0, Pseudo, (outs VR512:$dst),
456 (ins VK8WM:$mask), "",
457 [(set VR512:$dst, (vselect (v8i1 VK8WM:$mask),
458 (bc_v8i64 (v16i32 immAllOnesV)),
459 (bc_v8i64 (v16i32 immAllZerosV))))]>;
460}
461
Craig Toppere5ce84a2016-05-08 21:33:53 +0000462let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000463 isPseudo = 1, Predicates = [HasVLX], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000464def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
465 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
466def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
467 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
468}
469
Craig Topperadd9cc62016-12-18 06:23:14 +0000470// Alias instructions that map fld0 to xorps for sse or vxorps for avx.
471// This is expanded by ExpandPostRAPseudos.
472let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
473 isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasVLX, HasDQI] in {
474 def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "",
475 [(set FR32X:$dst, fp32imm0)]>;
476 def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "",
477 [(set FR64X:$dst, fpimm0)]>;
478}
479
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000480//===----------------------------------------------------------------------===//
481// AVX-512 - VECTOR INSERT
482//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000483multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
484 PatFrag vinsert_insert> {
Craig Toppere1cac152016-06-07 07:27:54 +0000485 let ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000486 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
487 (ins To.RC:$src1, From.RC:$src2, i32u8imm:$src3),
488 "vinsert" # From.EltTypeName # "x" # From.NumElts,
489 "$src3, $src2, $src1", "$src1, $src2, $src3",
490 (vinsert_insert:$src3 (To.VT To.RC:$src1),
491 (From.VT From.RC:$src2),
492 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000493
Igor Breger0ede3cb2015-09-20 06:52:42 +0000494 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
495 (ins To.RC:$src1, From.MemOp:$src2, i32u8imm:$src3),
496 "vinsert" # From.EltTypeName # "x" # From.NumElts,
497 "$src3, $src2, $src1", "$src1, $src2, $src3",
498 (vinsert_insert:$src3 (To.VT To.RC:$src1),
499 (From.VT (bitconvert (From.LdFrag addr:$src2))),
500 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
501 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000502 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000503}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000504
Igor Breger0ede3cb2015-09-20 06:52:42 +0000505multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
506 X86VectorVTInfo To, PatFrag vinsert_insert,
507 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
508 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000509 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000510 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
511 (To.VT (!cast<Instruction>(InstrStr#"rr")
512 To.RC:$src1, From.RC:$src2,
513 (INSERT_get_vinsert_imm To.RC:$ins)))>;
514
515 def : Pat<(vinsert_insert:$ins
516 (To.VT To.RC:$src1),
517 (From.VT (bitconvert (From.LdFrag addr:$src2))),
518 (iPTR imm)),
519 (To.VT (!cast<Instruction>(InstrStr#"rm")
520 To.RC:$src1, addr:$src2,
521 (INSERT_get_vinsert_imm To.RC:$ins)))>;
522 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000523}
524
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000525multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
526 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000527
528 let Predicates = [HasVLX] in
529 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
530 X86VectorVTInfo< 4, EltVT32, VR128X>,
531 X86VectorVTInfo< 8, EltVT32, VR256X>,
532 vinsert128_insert>, EVEX_V256;
533
534 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000535 X86VectorVTInfo< 4, EltVT32, VR128X>,
536 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000537 vinsert128_insert>, EVEX_V512;
538
539 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000540 X86VectorVTInfo< 4, EltVT64, VR256X>,
541 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000542 vinsert256_insert>, VEX_W, EVEX_V512;
543
544 let Predicates = [HasVLX, HasDQI] in
545 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
546 X86VectorVTInfo< 2, EltVT64, VR128X>,
547 X86VectorVTInfo< 4, EltVT64, VR256X>,
548 vinsert128_insert>, VEX_W, EVEX_V256;
549
550 let Predicates = [HasDQI] in {
551 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
552 X86VectorVTInfo< 2, EltVT64, VR128X>,
553 X86VectorVTInfo< 8, EltVT64, VR512>,
554 vinsert128_insert>, VEX_W, EVEX_V512;
555
556 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
557 X86VectorVTInfo< 8, EltVT32, VR256X>,
558 X86VectorVTInfo<16, EltVT32, VR512>,
559 vinsert256_insert>, EVEX_V512;
560 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000561}
562
Adam Nemet4e2ef472014-10-02 23:18:28 +0000563defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
564defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000565
Igor Breger0ede3cb2015-09-20 06:52:42 +0000566// Codegen pattern with the alternative types,
567// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
568defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
569 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
570defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
571 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
572
573defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
574 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
575defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
576 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
577
578defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
579 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
580defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
581 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
582
583// Codegen pattern with the alternative types insert VEC128 into VEC256
584defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
585 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
586defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
587 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
588// Codegen pattern with the alternative types insert VEC128 into VEC512
589defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
590 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
591defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
592 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
593// Codegen pattern with the alternative types insert VEC256 into VEC512
594defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
595 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
596defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
597 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
598
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000599// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000600let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000601def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000602 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000603 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000604 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000605 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000606def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000607 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000608 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000609 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000610 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
611 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper43973152016-10-09 06:41:47 +0000612}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000613
614//===----------------------------------------------------------------------===//
615// AVX-512 VECTOR EXTRACT
616//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000617
Igor Breger7f69a992015-09-10 12:54:54 +0000618multiclass vextract_for_size<int Opcode,
Craig Topperd4e58072016-10-31 05:55:57 +0000619 X86VectorVTInfo From, X86VectorVTInfo To,
620 PatFrag vextract_extract,
621 SDNodeXForm EXTRACT_get_vextract_imm> {
Igor Breger7f69a992015-09-10 12:54:54 +0000622
623 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
624 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
625 // vextract_extract), we interesting only in patterns without mask,
626 // intrinsics pattern match generated bellow.
627 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
628 (ins From.RC:$src1, i32u8imm:$idx),
629 "vextract" # To.EltTypeName # "x" # To.NumElts,
630 "$idx, $src1", "$src1, $idx",
631 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
632 (iPTR imm)))]>,
633 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000634 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
635 (ins To.MemOp:$dst, From.RC:$src1, i32u8imm:$idx),
636 "vextract" # To.EltTypeName # "x" # To.NumElts #
637 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
638 [(store (To.VT (vextract_extract:$idx
639 (From.VT From.RC:$src1), (iPTR imm))),
640 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000641
Craig Toppere1cac152016-06-07 07:27:54 +0000642 let mayStore = 1, hasSideEffects = 0 in
643 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
644 (ins To.MemOp:$dst, To.KRCWM:$mask,
645 From.RC:$src1, i32u8imm:$idx),
646 "vextract" # To.EltTypeName # "x" # To.NumElts #
647 "\t{$idx, $src1, $dst {${mask}}|"
648 "$dst {${mask}}, $src1, $idx}",
649 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000650 }
Renato Golindb7ea862015-09-09 19:44:40 +0000651
Craig Topperd4e58072016-10-31 05:55:57 +0000652 def : Pat<(To.VT (vselect To.KRCWM:$mask,
653 (vextract_extract:$ext (From.VT From.RC:$src1),
654 (iPTR imm)),
655 To.RC:$src0)),
656 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
657 From.ZSuffix # "rrk")
658 To.RC:$src0, To.KRCWM:$mask, From.RC:$src1,
659 (EXTRACT_get_vextract_imm To.RC:$ext))>;
660
661 def : Pat<(To.VT (vselect To.KRCWM:$mask,
662 (vextract_extract:$ext (From.VT From.RC:$src1),
663 (iPTR imm)),
664 To.ImmAllZerosV)),
665 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
666 From.ZSuffix # "rrkz")
667 To.KRCWM:$mask, From.RC:$src1,
668 (EXTRACT_get_vextract_imm To.RC:$ext))>;
Igor Bregerac29a822015-09-09 14:35:09 +0000669}
670
Igor Bregerdefab3c2015-10-08 12:55:01 +0000671// Codegen pattern for the alternative types
672multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
673 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000674 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000675 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000676 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
677 (To.VT (!cast<Instruction>(InstrStr#"rr")
678 From.RC:$src1,
679 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000680 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
681 (iPTR imm))), addr:$dst),
682 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
683 (EXTRACT_get_vextract_imm To.RC:$ext))>;
684 }
Igor Breger7f69a992015-09-10 12:54:54 +0000685}
686
687multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Craig Topperd4e58072016-10-31 05:55:57 +0000688 ValueType EltVT64, int Opcode256> {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000689 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000690 X86VectorVTInfo<16, EltVT32, VR512>,
691 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000692 vextract128_extract,
693 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000694 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000695 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000696 X86VectorVTInfo< 8, EltVT64, VR512>,
697 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000698 vextract256_extract,
699 EXTRACT_get_vextract256_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000700 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
701 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000702 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000703 X86VectorVTInfo< 8, EltVT32, VR256X>,
704 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000705 vextract128_extract,
706 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000707 EVEX_V256, EVEX_CD8<32, CD8VT4>;
708 let Predicates = [HasVLX, HasDQI] in
709 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
710 X86VectorVTInfo< 4, EltVT64, VR256X>,
711 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000712 vextract128_extract,
713 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000714 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
715 let Predicates = [HasDQI] in {
716 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
717 X86VectorVTInfo< 8, EltVT64, VR512>,
718 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000719 vextract128_extract,
720 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000721 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
722 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
723 X86VectorVTInfo<16, EltVT32, VR512>,
724 X86VectorVTInfo< 8, EltVT32, VR256X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000725 vextract256_extract,
726 EXTRACT_get_vextract256_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000727 EVEX_V512, EVEX_CD8<32, CD8VT8>;
728 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000729}
730
Adam Nemet55536c62014-09-25 23:48:45 +0000731defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
732defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000733
Igor Bregerdefab3c2015-10-08 12:55:01 +0000734// extract_subvector codegen patterns with the alternative types.
735// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
736defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
737 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
738defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
739 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
740
741defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000742 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000743defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
744 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
745
746defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
747 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
748defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
749 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
750
Craig Topper08a68572016-05-21 22:50:04 +0000751// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000752defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
753 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
754defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
755 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
756
757// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000758defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
759 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
760defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
761 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
762// Codegen pattern with the alternative types extract VEC256 from VEC512
763defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
764 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
765defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
766 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
767
Craig Topper5f3fef82016-05-22 07:40:58 +0000768// A 128-bit subvector extract from the first 256-bit vector position
769// is a subregister copy that needs no instruction.
770def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
771 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
772def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
773 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
774def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
775 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
776def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
777 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
778def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
779 (v8i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_xmm))>;
780def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
781 (v16i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_xmm))>;
782
783// A 256-bit subvector extract from the first 256-bit vector position
784// is a subregister copy that needs no instruction.
785def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
786 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
787def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
788 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
789def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
790 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
791def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
792 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
793def : Pat<(v16i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
794 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm))>;
795def : Pat<(v32i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
796 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm))>;
797
798let AddedComplexity = 25 in { // to give priority over vinsertf128rm
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000799// A 128-bit subvector insert to the first 512-bit vector position
800// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000801def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
802 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
803def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
804 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
805def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
806 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
807def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
808 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
809def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
810 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
811def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
812 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000813
Craig Topper5f3fef82016-05-22 07:40:58 +0000814// A 256-bit subvector insert to the first 512-bit vector position
815// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000816def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000817 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000818def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000819 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000820def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000821 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000822def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000823 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000824def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000825 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000826def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000827 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Craig Toppera1041ff2016-05-22 07:40:40 +0000828}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000829
830// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +0000831def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000832 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000833 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000834 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
835 EVEX;
836
Craig Topper03b849e2016-05-21 22:50:11 +0000837def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000838 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000839 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000840 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000841 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000842
843//===---------------------------------------------------------------------===//
844// AVX-512 BROADCAST
845//---
Igor Breger131008f2016-05-01 08:40:00 +0000846// broadcast with a scalar argument.
847multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
848 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000849
Igor Breger131008f2016-05-01 08:40:00 +0000850 let isCodeGenOnly = 1 in {
851 def r_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
852 (ins SrcInfo.FRC:$src), OpcodeStr#"\t{$src, $dst|$dst, $src}",
853 [(set DestInfo.RC:$dst, (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)))]>,
854 Requires<[HasAVX512]>, T8PD, EVEX;
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000855
Igor Breger131008f2016-05-01 08:40:00 +0000856 let Constraints = "$src0 = $dst" in
857 def rk_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
858 (ins DestInfo.RC:$src0, DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
859 OpcodeStr#"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000860 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000861 (vselect DestInfo.KRCWM:$mask,
862 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
863 DestInfo.RC:$src0))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000864 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_K;
Igor Breger131008f2016-05-01 08:40:00 +0000865
866 def rkz_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
867 (ins DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
868 OpcodeStr#"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000869 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000870 (vselect DestInfo.KRCWM:$mask,
871 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
872 DestInfo.ImmAllZerosV))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000873 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_KZ;
Igor Breger131008f2016-05-01 08:40:00 +0000874 } // let isCodeGenOnly = 1 in
875}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000876
Igor Breger21296d22015-10-20 11:56:42 +0000877multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
878 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topper80934372016-07-16 03:42:59 +0000879 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger21296d22015-10-20 11:56:42 +0000880 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
881 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
882 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
883 T8PD, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000884 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +0000885 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere1cac152016-06-07 07:27:54 +0000886 (DestInfo.VT (X86VBroadcast
887 (SrcInfo.ScalarLdFrag addr:$src)))>,
888 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +0000889 }
Craig Toppere1cac152016-06-07 07:27:54 +0000890
Craig Topper80934372016-07-16 03:42:59 +0000891 def : Pat<(DestInfo.VT (X86VBroadcast
892 (SrcInfo.VT (scalar_to_vector
893 (SrcInfo.ScalarLdFrag addr:$src))))),
894 (!cast<Instruction>(NAME#DestInfo.ZSuffix#m) addr:$src)>;
895 let AddedComplexity = 20 in
896 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
897 (X86VBroadcast
898 (SrcInfo.VT (scalar_to_vector
899 (SrcInfo.ScalarLdFrag addr:$src)))),
900 DestInfo.RC:$src0)),
901 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
902 DestInfo.RC:$src0, DestInfo.KRCWM:$mask, addr:$src)>;
903 let AddedComplexity = 30 in
904 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
905 (X86VBroadcast
906 (SrcInfo.VT (scalar_to_vector
907 (SrcInfo.ScalarLdFrag addr:$src)))),
908 DestInfo.ImmAllZerosV)),
909 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mkz)
910 DestInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000911}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000912
Craig Topper80934372016-07-16 03:42:59 +0000913multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +0000914 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +0000915 let Predicates = [HasAVX512] in
916 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
917 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
918 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000919
920 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000921 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000922 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +0000923 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000924 }
925}
926
Craig Topper80934372016-07-16 03:42:59 +0000927multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
928 AVX512VLVectorVTInfo _> {
929 let Predicates = [HasAVX512] in
930 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
931 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
932 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000933
Craig Topper80934372016-07-16 03:42:59 +0000934 let Predicates = [HasVLX] in {
935 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
936 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
937 EVEX_V256;
938 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
939 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
940 EVEX_V128;
941 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000942}
Craig Topper80934372016-07-16 03:42:59 +0000943defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
944 avx512vl_f32_info>;
945defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
946 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000947
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000948def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000949 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000950def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000951 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000952
Robert Khasanovcbc57032014-12-09 16:38:41 +0000953multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
954 RegisterClass SrcRC> {
Igor Breger0aeda372016-02-07 08:30:50 +0000955 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000956 (ins SrcRC:$src),
957 "vpbroadcast"##_.Suffix, "$src", "$src",
Igor Breger0aeda372016-02-07 08:30:50 +0000958 (_.VT (X86VBroadcast SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000959}
960
Robert Khasanovcbc57032014-12-09 16:38:41 +0000961multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
962 RegisterClass SrcRC, Predicate prd> {
963 let Predicates = [prd] in
964 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
965 let Predicates = [prd, HasVLX] in {
966 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
967 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
968 }
969}
970
Igor Breger0aeda372016-02-07 08:30:50 +0000971let isCodeGenOnly = 1 in {
972defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR8,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000973 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000974defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR16,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000975 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000976}
977let isAsmParserOnly = 1 in {
978 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
979 GR32, HasBWI>;
980 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000981 GR32, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000982}
Robert Khasanovcbc57032014-12-09 16:38:41 +0000983defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
984 HasAVX512>;
985defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
986 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000987
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000988def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000989 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000990def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000991 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000992
Igor Breger21296d22015-10-20 11:56:42 +0000993// Provide aliases for broadcast from the same register class that
994// automatically does the extract.
995multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
996 X86VectorVTInfo SrcInfo> {
997 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
998 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
999 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
1000}
1001
1002multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
1003 AVX512VLVectorVTInfo _, Predicate prd> {
1004 let Predicates = [prd] in {
1005 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1006 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
1007 EVEX_V512;
1008 // Defined separately to avoid redefinition.
1009 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
1010 }
1011 let Predicates = [prd, HasVLX] in {
1012 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1013 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
1014 EVEX_V256;
1015 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1016 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001017 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001018}
1019
Igor Breger21296d22015-10-20 11:56:42 +00001020defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1021 avx512vl_i8_info, HasBWI>;
1022defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1023 avx512vl_i16_info, HasBWI>;
1024defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1025 avx512vl_i32_info, HasAVX512>;
1026defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1027 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001028
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001029multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1030 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001031 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001032 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1033 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001034 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001035 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001036}
1037
Craig Topperbe351ee2016-10-01 06:01:23 +00001038let Predicates = [HasVLX, HasBWI] in {
1039 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1040 // This means we'll encounter truncated i32 loads; match that here.
1041 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1042 (VPBROADCASTWZ128m addr:$src)>;
1043 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1044 (VPBROADCASTWZ256m addr:$src)>;
1045 def : Pat<(v8i16 (X86VBroadcast
1046 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1047 (VPBROADCASTWZ128m addr:$src)>;
1048 def : Pat<(v16i16 (X86VBroadcast
1049 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1050 (VPBROADCASTWZ256m addr:$src)>;
1051}
1052
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001053//===----------------------------------------------------------------------===//
1054// AVX-512 BROADCAST SUBVECTORS
1055//
1056
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001057defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1058 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001059 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001060defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1061 v16f32_info, v4f32x_info>,
1062 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1063defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1064 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001065 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001066defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1067 v8f64_info, v4f64x_info>, VEX_W,
1068 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1069
Craig Topper715ad7f2016-10-16 23:29:51 +00001070let Predicates = [HasAVX512] in {
1071def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1072 (VBROADCASTI64X4rm addr:$src)>;
1073def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1074 (VBROADCASTI64X4rm addr:$src)>;
1075
1076// Provide fallback in case the load node that is used in the patterns above
1077// is used by additional users, which prevents the pattern selection.
1078def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1079 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1080 (v8f32 VR256X:$src), 1)>;
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001081def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))),
1082 (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001083 (v4f64 VR256X:$src), 1)>;
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001084def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))),
1085 (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001086 (v4i64 VR256X:$src), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001087def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1088 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1089 (v8i32 VR256X:$src), 1)>;
1090def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1091 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1092 (v16i16 VR256X:$src), 1)>;
1093def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1094 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1095 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001096
1097def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1098 (VBROADCASTI32X4rm addr:$src)>;
1099def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1100 (VBROADCASTI32X4rm addr:$src)>;
1101
1102// Provide fallback in case the load node that is used in the patterns above
1103// is used by additional users, which prevents the pattern selection.
1104def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1105 (VINSERTF64x4Zrr
1106 (VINSERTF32x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
1107 VR128X:$src, sub_xmm),
1108 VR128X:$src, 1),
1109 (EXTRACT_SUBREG
1110 (v8f64 (VINSERTF32x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
1111 VR128X:$src, sub_xmm),
1112 VR128X:$src, 1)), sub_ymm), 1)>;
1113def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1114 (VINSERTI64x4Zrr
1115 (VINSERTI32x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
1116 VR128X:$src, sub_xmm),
1117 VR128X:$src, 1),
1118 (EXTRACT_SUBREG
1119 (v8i64 (VINSERTI32x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
1120 VR128X:$src, sub_xmm),
1121 VR128X:$src, 1)), sub_ymm), 1)>;
1122
1123def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
1124 (VINSERTI64x4Zrr
1125 (VINSERTI32x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)),
1126 VR128X:$src, sub_xmm),
1127 VR128X:$src, 1),
1128 (EXTRACT_SUBREG
1129 (v32i16 (VINSERTI32x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)),
1130 VR128X:$src, sub_xmm),
1131 VR128X:$src, 1)), sub_ymm), 1)>;
1132def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
1133 (VINSERTI64x4Zrr
1134 (VINSERTI32x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)),
1135 VR128X:$src, sub_xmm),
1136 VR128X:$src, 1),
1137 (EXTRACT_SUBREG
1138 (v64i8 (VINSERTI32x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)),
1139 VR128X:$src, sub_xmm),
1140 VR128X:$src, 1)), sub_ymm), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001141}
1142
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001143let Predicates = [HasVLX] in {
1144defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1145 v8i32x_info, v4i32x_info>,
1146 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1147defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1148 v8f32x_info, v4f32x_info>,
1149 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001150
1151def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1152 (VBROADCASTI32X4Z256rm addr:$src)>;
1153def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1154 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001155
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001156// Provide fallback in case the load node that is used in the patterns above
1157// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001158def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001159 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001160 (v4f32 VR128X:$src), 1)>;
1161def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001162 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001163 (v4i32 VR128X:$src), 1)>;
1164def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001165 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001166 (v8i16 VR128X:$src), 1)>;
1167def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001168 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001169 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001170}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001171
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001172let Predicates = [HasVLX, HasDQI] in {
1173defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1174 v4i64x_info, v2i64x_info>, VEX_W,
1175 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1176defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1177 v4f64x_info, v2f64x_info>, VEX_W,
1178 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperf18b9202016-10-16 04:54:26 +00001179
1180// Provide fallback in case the load node that is used in the patterns above
1181// is used by additional users, which prevents the pattern selection.
1182def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1183 (VINSERTF64x2Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1184 (v2f64 VR128X:$src), 1)>;
1185def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1186 (VINSERTI64x2Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1187 (v2i64 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001188}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001189
1190let Predicates = [HasVLX, NoDQI] in {
1191def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1192 (VBROADCASTF32X4Z256rm addr:$src)>;
1193def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1194 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001195
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001196// Provide fallback in case the load node that is used in the patterns above
1197// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001198def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001199 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001200 (v2f64 VR128X:$src), 1)>;
1201def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001202 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1203 (v2i64 VR128X:$src), 1)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001204}
1205
Craig Topper715ad7f2016-10-16 23:29:51 +00001206let Predicates = [HasAVX512, NoDQI] in {
Craig Toppera4dc3402016-10-19 04:44:17 +00001207def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1208 (VBROADCASTF32X4rm addr:$src)>;
1209def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1210 (VBROADCASTI32X4rm addr:$src)>;
1211
1212def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
1213 (VINSERTF64x4Zrr
1214 (VINSERTF32x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
1215 VR128X:$src, sub_xmm),
1216 VR128X:$src, 1),
1217 (EXTRACT_SUBREG
1218 (v16f32 (VINSERTF32x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
1219 VR128X:$src, sub_xmm),
1220 VR128X:$src, 1)), sub_ymm), 1)>;
1221def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
1222 (VINSERTI64x4Zrr
1223 (VINSERTI32x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
1224 VR128X:$src, sub_xmm),
1225 VR128X:$src, 1),
1226 (EXTRACT_SUBREG
1227 (v16i32 (VINSERTI32x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
1228 VR128X:$src, sub_xmm),
1229 VR128X:$src, 1)), sub_ymm), 1)>;
1230
Craig Topper715ad7f2016-10-16 23:29:51 +00001231def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1232 (VBROADCASTF64X4rm addr:$src)>;
1233def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1234 (VBROADCASTI64X4rm addr:$src)>;
1235
1236// Provide fallback in case the load node that is used in the patterns above
1237// is used by additional users, which prevents the pattern selection.
1238def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1239 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1240 (v8f32 VR256X:$src), 1)>;
1241def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1242 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1243 (v8i32 VR256X:$src), 1)>;
1244}
1245
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001246let Predicates = [HasDQI] in {
1247defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1248 v8i64_info, v2i64x_info>, VEX_W,
1249 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1250defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1251 v16i32_info, v8i32x_info>,
1252 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1253defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1254 v8f64_info, v2f64x_info>, VEX_W,
1255 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1256defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1257 v16f32_info, v8f32x_info>,
1258 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001259
1260// Provide fallback in case the load node that is used in the patterns above
1261// is used by additional users, which prevents the pattern selection.
1262def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1263 (VINSERTF32x8Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1264 (v8f32 VR256X:$src), 1)>;
1265def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1266 (VINSERTI32x8Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1267 (v8i32 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001268
1269def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
1270 (VINSERTF32x8Zrr
1271 (VINSERTF32x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
1272 VR128X:$src, sub_xmm),
1273 VR128X:$src, 1),
1274 (EXTRACT_SUBREG
1275 (v16f32 (VINSERTF32x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
1276 VR128X:$src, sub_xmm),
1277 VR128X:$src, 1)), sub_ymm), 1)>;
1278def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
1279 (VINSERTI32x8Zrr
1280 (VINSERTI32x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
1281 VR128X:$src, sub_xmm),
1282 VR128X:$src, 1),
1283 (EXTRACT_SUBREG
1284 (v16i32 (VINSERTI32x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
1285 VR128X:$src, sub_xmm),
1286 VR128X:$src, 1)), sub_ymm), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001287}
Adam Nemet73f72e12014-06-27 00:43:38 +00001288
Igor Bregerfa798a92015-11-02 07:39:36 +00001289multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001290 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001291 let Predicates = [HasDQI] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001292 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info512, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001293 EVEX_V512;
1294 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001295 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info256, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001296 EVEX_V256;
1297}
1298
1299multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001300 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1301 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001302
1303 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001304 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info128, _Src.info128>,
1305 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001306}
1307
Craig Topper51e052f2016-10-15 16:26:02 +00001308defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1309 avx512vl_i32_info, avx512vl_i64_info>;
1310defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1311 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001312
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001313def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001314 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001315def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1316 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1317
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001318def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001319 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001320def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1321 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001322
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001323//===----------------------------------------------------------------------===//
1324// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1325//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001326multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1327 X86VectorVTInfo _, RegisterClass KRC> {
1328 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001329 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001330 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001331}
1332
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001333multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001334 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1335 let Predicates = [HasCDI] in
1336 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1337 let Predicates = [HasCDI, HasVLX] in {
1338 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1339 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1340 }
1341}
1342
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001343defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001344 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001345defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001346 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001347
1348//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001349// -- VPERMI2 - 3 source operands form --
Craig Topper4fa3b502016-09-06 06:56:59 +00001350multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001351let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001352 // The index operand in the pattern should really be an integer type. However,
1353 // if we do that and it happens to come from a bitcast, then it becomes
1354 // difficult to find the bitcast needed to convert the index to the
1355 // destination type for the passthru since it will be folded with the bitcast
1356 // of the index operand.
1357 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001358 (ins _.RC:$src2, _.RC:$src3),
1359 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001360 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3)), 1>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001361 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001362
Craig Topper4fa3b502016-09-06 06:56:59 +00001363 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001364 (ins _.RC:$src2, _.MemOp:$src3),
1365 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001366 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001367 (_.VT (bitconvert (_.LdFrag addr:$src3))))), 1>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001368 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001369 }
1370}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001371multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001372 X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001373 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Craig Topper4fa3b502016-09-06 06:56:59 +00001374 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001375 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1376 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1377 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001378 (_.VT (X86VPermi2X _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001379 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1380 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001381}
1382
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001383multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001384 AVX512VLVectorVTInfo VTInfo> {
1385 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>,
1386 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001387 let Predicates = [HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001388 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>,
1389 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1390 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>,
1391 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001392 }
1393}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001394
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001395multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001396 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001397 Predicate Prd> {
1398 let Predicates = [Prd] in
Craig Topper4fa3b502016-09-06 06:56:59 +00001399 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001400 let Predicates = [Prd, HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001401 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1402 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001403 }
1404}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001405
Craig Topperaad5f112015-11-30 00:13:24 +00001406defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
Craig Topper4fa3b502016-09-06 06:56:59 +00001407 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001408defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
Craig Topper4fa3b502016-09-06 06:56:59 +00001409 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001410defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
Craig Topper4fa3b502016-09-06 06:56:59 +00001411 avx512vl_i16_info, HasBWI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001412 VEX_W, EVEX_CD8<16, CD8VF>;
1413defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
Craig Topper4fa3b502016-09-06 06:56:59 +00001414 avx512vl_i8_info, HasVBMI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001415 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001416defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
Craig Topper4fa3b502016-09-06 06:56:59 +00001417 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001418defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
Craig Topper4fa3b502016-09-06 06:56:59 +00001419 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001420
Craig Topperaad5f112015-11-30 00:13:24 +00001421// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001422multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001423 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001424let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001425 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1426 (ins IdxVT.RC:$src2, _.RC:$src3),
1427 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001428 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)), 1>,
1429 EVEX_4V, AVX5128IBase;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001430
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001431 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1432 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1433 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001434 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001435 (bitconvert (_.LdFrag addr:$src3)))), 1>,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001436 EVEX_4V, AVX5128IBase;
1437 }
1438}
1439multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001440 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001441 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001442 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1443 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1444 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1445 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001446 (_.VT (X86VPermt2 _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001447 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1448 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001449}
1450
1451multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001452 AVX512VLVectorVTInfo VTInfo,
1453 AVX512VLVectorVTInfo ShuffleMask> {
1454 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001455 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001456 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001457 ShuffleMask.info512>, EVEX_V512;
1458 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001459 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001460 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001461 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001462 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001463 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001464 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001465 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1466 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001467 }
1468}
1469
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001470multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001471 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001472 AVX512VLVectorVTInfo Idx,
1473 Predicate Prd> {
1474 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001475 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1476 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001477 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001478 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1479 Idx.info128>, EVEX_V128;
1480 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1481 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001482 }
1483}
1484
Craig Toppera47576f2015-11-26 20:21:29 +00001485defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001486 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001487defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001488 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001489defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1490 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1491 VEX_W, EVEX_CD8<16, CD8VF>;
1492defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1493 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1494 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001495defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001496 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001497defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001498 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001499
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001500//===----------------------------------------------------------------------===//
1501// AVX-512 - BLEND using mask
1502//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001503multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Toppera74e3082017-01-07 22:20:34 +00001504 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001505 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1506 (ins _.RC:$src1, _.RC:$src2),
1507 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001508 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001509 []>, EVEX_4V;
1510 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1511 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001512 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001513 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001514 []>, EVEX_4V, EVEX_K;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001515 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1516 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1517 !strconcat(OpcodeStr,
1518 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1519 []>, EVEX_4V, EVEX_KZ;
Craig Toppera74e3082017-01-07 22:20:34 +00001520 let mayLoad = 1 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001521 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1522 (ins _.RC:$src1, _.MemOp:$src2),
1523 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001524 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001525 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1526 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1527 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001528 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001529 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001530 []>, EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001531 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1532 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1533 !strconcat(OpcodeStr,
1534 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1535 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1536 }
Craig Toppera74e3082017-01-07 22:20:34 +00001537 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001538}
1539multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1540
Craig Topper81f20aa2017-01-07 22:20:26 +00001541 let mayLoad = 1, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001542 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1543 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1544 !strconcat(OpcodeStr,
1545 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1546 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Craig Topper81f20aa2017-01-07 22:20:26 +00001547 []>, EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001548
1549 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1550 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1551 !strconcat(OpcodeStr,
1552 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1553 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001554 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper81f20aa2017-01-07 22:20:26 +00001555 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001556}
1557
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001558multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1559 AVX512VLVectorVTInfo VTInfo> {
1560 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1561 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001562
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001563 let Predicates = [HasVLX] in {
1564 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1565 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1566 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1567 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1568 }
1569}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001570
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001571multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1572 AVX512VLVectorVTInfo VTInfo> {
1573 let Predicates = [HasBWI] in
1574 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001575
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001576 let Predicates = [HasBWI, HasVLX] in {
1577 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1578 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1579 }
1580}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001581
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001582
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001583defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1584defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1585defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1586defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1587defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1588defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001589
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001590
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001591//===----------------------------------------------------------------------===//
1592// Compare Instructions
1593//===----------------------------------------------------------------------===//
1594
1595// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001596
1597multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1598
1599 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1600 (outs _.KRC:$dst),
1601 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1602 "vcmp${cc}"#_.Suffix,
1603 "$src2, $src1", "$src1, $src2",
1604 (OpNode (_.VT _.RC:$src1),
1605 (_.VT _.RC:$src2),
1606 imm:$cc)>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001607 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1608 (outs _.KRC:$dst),
1609 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1610 "vcmp${cc}"#_.Suffix,
1611 "$src2, $src1", "$src1, $src2",
1612 (OpNode (_.VT _.RC:$src1),
1613 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
1614 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001615
1616 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1617 (outs _.KRC:$dst),
1618 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1619 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001620 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001621 (OpNodeRnd (_.VT _.RC:$src1),
1622 (_.VT _.RC:$src2),
1623 imm:$cc,
1624 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1625 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001626 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001627 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1628 (outs VK1:$dst),
1629 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1630 "vcmp"#_.Suffix,
1631 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1632 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1633 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001634 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001635 "vcmp"#_.Suffix,
1636 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1637 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1638
1639 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1640 (outs _.KRC:$dst),
1641 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1642 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001643 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001644 EVEX_4V, EVEX_B;
1645 }// let isAsmParserOnly = 1, hasSideEffects = 0
1646
1647 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001648 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001649 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1650 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1651 !strconcat("vcmp${cc}", _.Suffix,
1652 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1653 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1654 _.FRC:$src2,
1655 imm:$cc))],
1656 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001657 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1658 (outs _.KRC:$dst),
1659 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1660 !strconcat("vcmp${cc}", _.Suffix,
1661 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1662 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1663 (_.ScalarLdFrag addr:$src2),
1664 imm:$cc))],
1665 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001666 }
1667}
1668
1669let Predicates = [HasAVX512] in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001670 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1671 AVX512XSIi8Base;
1672 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1673 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001674}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001675
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001676multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001677 X86VectorVTInfo _, bit IsCommutable> {
1678 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001679 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001680 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1681 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1682 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001683 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1684 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001685 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1686 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1687 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1688 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001689 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001690 def rrk : AVX512BI<opc, MRMSrcReg,
1691 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1692 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1693 "$dst {${mask}}, $src1, $src2}"),
1694 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1695 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1696 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001697 def rmk : AVX512BI<opc, MRMSrcMem,
1698 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1699 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1700 "$dst {${mask}}, $src1, $src2}"),
1701 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1702 (OpNode (_.VT _.RC:$src1),
1703 (_.VT (bitconvert
1704 (_.LdFrag addr:$src2))))))],
1705 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001706}
1707
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001708multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001709 X86VectorVTInfo _, bit IsCommutable> :
1710 avx512_icmp_packed<opc, OpcodeStr, OpNode, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001711 def rmb : AVX512BI<opc, MRMSrcMem,
1712 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1713 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1714 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1715 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1716 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1717 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1718 def rmbk : AVX512BI<opc, MRMSrcMem,
1719 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1720 _.ScalarMemOp:$src2),
1721 !strconcat(OpcodeStr,
1722 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1723 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1724 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1725 (OpNode (_.VT _.RC:$src1),
1726 (X86VBroadcast
1727 (_.ScalarLdFrag addr:$src2)))))],
1728 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001729}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001730
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001731multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001732 AVX512VLVectorVTInfo VTInfo, Predicate prd,
1733 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001734 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001735 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512,
1736 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001737
1738 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001739 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256,
1740 IsCommutable>, EVEX_V256;
1741 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128,
1742 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001743 }
1744}
1745
1746multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1747 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
Craig Topper392cd032016-09-03 16:28:03 +00001748 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001749 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001750 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
1751 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001752
1753 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001754 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
1755 IsCommutable>, EVEX_V256;
1756 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
1757 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001758 }
1759}
1760
1761defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001762 avx512vl_i8_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001763 EVEX_CD8<8, CD8VF>;
1764
1765defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001766 avx512vl_i16_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001767 EVEX_CD8<16, CD8VF>;
1768
Robert Khasanovf70f7982014-09-18 14:06:55 +00001769defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001770 avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001771 EVEX_CD8<32, CD8VF>;
1772
Robert Khasanovf70f7982014-09-18 14:06:55 +00001773defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001774 avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001775 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1776
1777defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1778 avx512vl_i8_info, HasBWI>,
1779 EVEX_CD8<8, CD8VF>;
1780
1781defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1782 avx512vl_i16_info, HasBWI>,
1783 EVEX_CD8<16, CD8VF>;
1784
Robert Khasanovf70f7982014-09-18 14:06:55 +00001785defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001786 avx512vl_i32_info, HasAVX512>,
1787 EVEX_CD8<32, CD8VF>;
1788
Robert Khasanovf70f7982014-09-18 14:06:55 +00001789defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001790 avx512vl_i64_info, HasAVX512>,
1791 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001792
Craig Topper8b9e6712016-09-02 04:25:30 +00001793let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001794def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001795 (COPY_TO_REGCLASS (VPCMPGTDZrr
Craig Topper61403202016-09-19 02:53:43 +00001796 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1797 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001798
1799def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001800 (COPY_TO_REGCLASS (VPCMPEQDZrr
Craig Topper61403202016-09-19 02:53:43 +00001801 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1802 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Craig Topper8b9e6712016-09-02 04:25:30 +00001803}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001804
Robert Khasanov29e3b962014-08-27 09:34:37 +00001805multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1806 X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00001807 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001808 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001809 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001810 !strconcat("vpcmp${cc}", Suffix,
1811 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001812 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1813 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001814 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1815 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001816 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001817 !strconcat("vpcmp${cc}", Suffix,
1818 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001819 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1820 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001821 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001822 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1823 def rrik : AVX512AIi8<opc, MRMSrcReg,
1824 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001825 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001826 !strconcat("vpcmp${cc}", Suffix,
1827 "\t{$src2, $src1, $dst {${mask}}|",
1828 "$dst {${mask}}, $src1, $src2}"),
1829 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1830 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001831 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001832 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001833 def rmik : AVX512AIi8<opc, MRMSrcMem,
1834 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001835 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001836 !strconcat("vpcmp${cc}", Suffix,
1837 "\t{$src2, $src1, $dst {${mask}}|",
1838 "$dst {${mask}}, $src1, $src2}"),
1839 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1840 (OpNode (_.VT _.RC:$src1),
1841 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001842 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001843 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1844
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001845 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001846 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001847 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001848 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001849 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1850 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001851 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001852 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001853 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001854 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001855 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1856 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001857 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001858 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1859 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001860 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001861 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001862 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1863 "$dst {${mask}}, $src1, $src2, $cc}"),
1864 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001865 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001866 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1867 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001868 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001869 !strconcat("vpcmp", Suffix,
1870 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1871 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001872 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001873 }
1874}
1875
Robert Khasanov29e3b962014-08-27 09:34:37 +00001876multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001877 X86VectorVTInfo _> :
1878 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001879 def rmib : AVX512AIi8<opc, MRMSrcMem,
1880 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001881 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001882 !strconcat("vpcmp${cc}", Suffix,
1883 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1884 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1885 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1886 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001887 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001888 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1889 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1890 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001891 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001892 !strconcat("vpcmp${cc}", Suffix,
1893 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1894 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1895 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1896 (OpNode (_.VT _.RC:$src1),
1897 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001898 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001899 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001900
Robert Khasanov29e3b962014-08-27 09:34:37 +00001901 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001902 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001903 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1904 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001905 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001906 !strconcat("vpcmp", Suffix,
1907 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1908 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1909 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1910 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1911 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001912 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001913 !strconcat("vpcmp", Suffix,
1914 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1915 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1916 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1917 }
1918}
1919
1920multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1921 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1922 let Predicates = [prd] in
1923 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1924
1925 let Predicates = [prd, HasVLX] in {
1926 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1927 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1928 }
1929}
1930
1931multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1932 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1933 let Predicates = [prd] in
1934 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1935 EVEX_V512;
1936
1937 let Predicates = [prd, HasVLX] in {
1938 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1939 EVEX_V256;
1940 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1941 EVEX_V128;
1942 }
1943}
1944
1945defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1946 HasBWI>, EVEX_CD8<8, CD8VF>;
1947defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1948 HasBWI>, EVEX_CD8<8, CD8VF>;
1949
1950defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1951 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1952defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1953 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1954
Robert Khasanovf70f7982014-09-18 14:06:55 +00001955defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001956 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001957defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001958 HasAVX512>, EVEX_CD8<32, CD8VF>;
1959
Robert Khasanovf70f7982014-09-18 14:06:55 +00001960defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001961 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001962defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001963 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001964
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001965multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001966
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001967 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1968 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1969 "vcmp${cc}"#_.Suffix,
1970 "$src2, $src1", "$src1, $src2",
1971 (X86cmpm (_.VT _.RC:$src1),
1972 (_.VT _.RC:$src2),
Craig Topper225da2c2016-08-27 05:22:15 +00001973 imm:$cc), 1>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001974
Craig Toppere1cac152016-06-07 07:27:54 +00001975 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1976 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1977 "vcmp${cc}"#_.Suffix,
1978 "$src2, $src1", "$src1, $src2",
1979 (X86cmpm (_.VT _.RC:$src1),
1980 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1981 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001982
Craig Toppere1cac152016-06-07 07:27:54 +00001983 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1984 (outs _.KRC:$dst),
1985 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1986 "vcmp${cc}"#_.Suffix,
1987 "${src2}"##_.BroadcastStr##", $src1",
1988 "$src1, ${src2}"##_.BroadcastStr,
1989 (X86cmpm (_.VT _.RC:$src1),
1990 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1991 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001992 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001993 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001994 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1995 (outs _.KRC:$dst),
1996 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1997 "vcmp"#_.Suffix,
1998 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1999
2000 let mayLoad = 1 in {
2001 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2002 (outs _.KRC:$dst),
2003 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
2004 "vcmp"#_.Suffix,
2005 "$cc, $src2, $src1", "$src1, $src2, $cc">;
2006
2007 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2008 (outs _.KRC:$dst),
2009 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
2010 "vcmp"#_.Suffix,
2011 "$cc, ${src2}"##_.BroadcastStr##", $src1",
2012 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
2013 }
2014 }
2015}
2016
2017multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
2018 // comparison code form (VCMP[EQ/LT/LE/...]
2019 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2020 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2021 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002022 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002023 (X86cmpmRnd (_.VT _.RC:$src1),
2024 (_.VT _.RC:$src2),
2025 imm:$cc,
2026 (i32 FROUND_NO_EXC))>, EVEX_B;
2027
2028 let isAsmParserOnly = 1, hasSideEffects = 0 in {
2029 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2030 (outs _.KRC:$dst),
2031 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2032 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002033 "$cc, {sae}, $src2, $src1",
2034 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002035 }
2036}
2037
2038multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
2039 let Predicates = [HasAVX512] in {
2040 defm Z : avx512_vcmp_common<_.info512>,
2041 avx512_vcmp_sae<_.info512>, EVEX_V512;
2042
2043 }
2044 let Predicates = [HasAVX512,HasVLX] in {
2045 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
2046 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002047 }
2048}
2049
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002050defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
2051 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
2052defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
2053 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002054
2055def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
2056 (COPY_TO_REGCLASS (VCMPPSZrri
Craig Topper61403202016-09-19 02:53:43 +00002057 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2058 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002059 imm:$cc), VK8)>;
2060def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
2061 (COPY_TO_REGCLASS (VPCMPDZrri
Craig Topper61403202016-09-19 02:53:43 +00002062 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2063 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002064 imm:$cc), VK8)>;
2065def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
2066 (COPY_TO_REGCLASS (VPCMPUDZrri
Craig Topper61403202016-09-19 02:53:43 +00002067 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2068 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002069 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002070
Asaf Badouh572bbce2015-09-20 08:46:07 +00002071// ----------------------------------------------------------------
2072// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00002073//handle fpclass instruction mask = op(reg_scalar,imm)
2074// op(mem_scalar,imm)
2075multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2076 X86VectorVTInfo _, Predicate prd> {
2077 let Predicates = [prd] in {
2078 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
2079 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002080 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002081 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2082 (i32 imm:$src2)))], NoItinerary>;
2083 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2084 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2085 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002086 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002087 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002088 (OpNode (_.VT _.RC:$src1),
2089 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002090 let AddedComplexity = 20 in {
Asaf Badouh696e8e02015-10-18 11:04:38 +00002091 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2092 (ins _.MemOp:$src1, i32u8imm:$src2),
2093 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00002094 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002095 [(set _.KRC:$dst,
2096 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
2097 (i32 imm:$src2)))], NoItinerary>;
2098 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2099 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2100 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00002101 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002102 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002103 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
2104 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2105 }
2106 }
2107}
2108
Asaf Badouh572bbce2015-09-20 08:46:07 +00002109//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2110// fpclass(reg_vec, mem_vec, imm)
2111// fpclass(reg_vec, broadcast(eltVt), imm)
2112multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2113 X86VectorVTInfo _, string mem, string broadcast>{
2114 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2115 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002116 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002117 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2118 (i32 imm:$src2)))], NoItinerary>;
2119 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2120 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2121 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002122 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002123 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002124 (OpNode (_.VT _.RC:$src1),
2125 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002126 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2127 (ins _.MemOp:$src1, i32u8imm:$src2),
2128 OpcodeStr##_.Suffix##mem#
2129 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002130 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002131 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2132 (i32 imm:$src2)))], NoItinerary>;
2133 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2134 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2135 OpcodeStr##_.Suffix##mem#
2136 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002137 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002138 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2139 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2140 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2141 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2142 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2143 _.BroadcastStr##", $dst|$dst, ${src1}"
2144 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002145 [(set _.KRC:$dst,(OpNode
2146 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002147 (_.ScalarLdFrag addr:$src1))),
2148 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
2149 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2150 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2151 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2152 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2153 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002154 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
2155 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002156 (_.ScalarLdFrag addr:$src1))),
2157 (i32 imm:$src2))))], NoItinerary>,
2158 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002159}
2160
Asaf Badouh572bbce2015-09-20 08:46:07 +00002161multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002162 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002163 string broadcast>{
2164 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002165 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002166 broadcast>, EVEX_V512;
2167 }
2168 let Predicates = [prd, HasVLX] in {
2169 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
2170 broadcast>, EVEX_V128;
2171 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
2172 broadcast>, EVEX_V256;
2173 }
2174}
2175
2176multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002177 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002178 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002179 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002180 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002181 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2182 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2183 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2184 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2185 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002186}
2187
Asaf Badouh696e8e02015-10-18 11:04:38 +00002188defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2189 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002190
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002191//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002192// Mask register copy, including
2193// - copy between mask registers
2194// - load/store mask registers
2195// - copy from GPR to mask register and vice versa
2196//
2197multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2198 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002199 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00002200 let hasSideEffects = 0 in
2201 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2202 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2203 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2204 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2205 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2206 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2207 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2208 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002209}
2210
2211multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2212 string OpcodeStr,
2213 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002214 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002215 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002216 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002217 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002218 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002219 }
2220}
2221
Robert Khasanov74acbb72014-07-23 14:49:42 +00002222let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002223 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002224 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2225 VEX, PD;
2226
2227let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002228 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002229 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002230 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002231
2232let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002233 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2234 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002235 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2236 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002237 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2238 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002239 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2240 VEX, XD, VEX_W;
2241}
2242
2243// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002244def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2245 (COPY_TO_REGCLASS GR16:$src, VK16)>;
2246def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2247 (COPY_TO_REGCLASS VK16:$src, GR16)>;
2248
2249def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2250 (COPY_TO_REGCLASS GR8:$src, VK8)>;
2251def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2252 (COPY_TO_REGCLASS VK8:$src, GR8)>;
2253
2254def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002255 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002256def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper61403202016-09-19 02:53:43 +00002257 (i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002258 (i16 (COPY_TO_REGCLASS VK16:$src, GR16)), sub_16bit))>;
2259
2260def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002261 (MOVZX32rr8 (COPY_TO_REGCLASS VK8:$src, GR8))>, Requires<[NoDQI]>;
2262def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2263 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002264def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper61403202016-09-19 02:53:43 +00002265 (i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002266 (i8 (COPY_TO_REGCLASS VK8:$src, GR8)), sub_8bit))>;
2267
2268def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2269 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2270def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2271 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2272def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2273 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2274def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2275 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002276
Robert Khasanov74acbb72014-07-23 14:49:42 +00002277// Load/store kreg
2278let Predicates = [HasDQI] in {
2279 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2280 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002281 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2282 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002283
2284 def : Pat<(store VK4:$src, addr:$dst),
2285 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2286 def : Pat<(store VK2:$src, addr:$dst),
2287 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002288 def : Pat<(store VK1:$src, addr:$dst),
2289 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002290
2291 def : Pat<(v2i1 (load addr:$src)),
2292 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2293 def : Pat<(v4i1 (load addr:$src)),
2294 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002295}
2296let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002297 def : Pat<(store VK1:$src, addr:$dst),
2298 (MOV8mr addr:$dst,
2299 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2300 sub_8bit))>;
2301 def : Pat<(store VK2:$src, addr:$dst),
2302 (MOV8mr addr:$dst,
2303 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)),
2304 sub_8bit))>;
2305 def : Pat<(store VK4:$src, addr:$dst),
2306 (MOV8mr addr:$dst,
2307 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002308 sub_8bit))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002309 def : Pat<(store VK8:$src, addr:$dst),
2310 (MOV8mr addr:$dst,
2311 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2312 sub_8bit))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002313
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002314 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002315 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002316 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002317 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002318 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002319 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002320}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002321
Robert Khasanov74acbb72014-07-23 14:49:42 +00002322let Predicates = [HasAVX512] in {
2323 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002324 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002325 def : Pat<(i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002326 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002327 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2328 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002329}
2330let Predicates = [HasBWI] in {
2331 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2332 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002333 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2334 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002335 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2336 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002337 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2338 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002339}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002340
Robert Khasanov74acbb72014-07-23 14:49:42 +00002341let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002342 def : Pat<(i1 (trunc (i64 GR64:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002343 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 (EXTRACT_SUBREG $src, sub_32bit),
2344 (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002345
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002346 def : Pat<(i1 (trunc (i32 GR32:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002347 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 $src, (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002348
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002349 def : Pat<(i1 (trunc (i32 (assertzext_i1 GR32:$src)))),
2350 (COPY_TO_REGCLASS GR32:$src, VK1)>;
2351
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002352 def : Pat<(i1 (trunc (i8 GR8:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002353 (COPY_TO_REGCLASS
Craig Topper61403202016-09-19 02:53:43 +00002354 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2355 GR8:$src, sub_8bit), (i32 1))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002356 VK1)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002357
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002358 def : Pat<(i1 (trunc (i16 GR16:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002359 (COPY_TO_REGCLASS
Craig Topper61403202016-09-19 02:53:43 +00002360 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2361 GR16:$src, sub_16bit), (i32 1))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002362 VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002363
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002364 def : Pat<(i32 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002365 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002366
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002367 def : Pat<(i32 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002368 (COPY_TO_REGCLASS VK1:$src, GR32)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002369
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002370 def : Pat<(i8 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002371 (EXTRACT_SUBREG
2372 (AND32ri8 (KMOVWrk
2373 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002374
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002375 def : Pat<(i8 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002376 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002377
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002378 def : Pat<(i64 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002379 (AND64ri8 (SUBREG_TO_REG (i64 0),
2380 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002381
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002382 def : Pat<(i64 (anyext VK1:$src)),
Craig Topper61403202016-09-19 02:53:43 +00002383 (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002384 (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_32bit)>;
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002385
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002386 def : Pat<(i16 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002387 (EXTRACT_SUBREG
2388 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
2389 sub_16bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002390
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002391 def : Pat<(i16 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002392 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002393}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002394def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2395 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2396def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2397 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2398def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2399 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2400def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2401 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2402def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2403 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2404def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2405 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002406
Igor Bregerd6c187b2016-01-27 08:43:25 +00002407def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2408def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2409def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2410
Igor Bregera77b14d2016-08-11 12:13:46 +00002411def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))), (COPY_TO_REGCLASS VK64:$src, VK1)>;
2412def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))), (COPY_TO_REGCLASS VK32:$src, VK1)>;
2413def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))), (COPY_TO_REGCLASS VK16:$src, VK1)>;
2414def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))), (COPY_TO_REGCLASS VK8:$src, VK1)>;
2415def : Pat<(i1 (X86Vextract VK4:$src, (iPTR 0))), (COPY_TO_REGCLASS VK4:$src, VK1)>;
2416def : Pat<(i1 (X86Vextract VK2:$src, (iPTR 0))), (COPY_TO_REGCLASS VK2:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002417
2418// Mask unary operation
2419// - KNOT
2420multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002421 RegisterClass KRC, SDPatternOperator OpNode,
2422 Predicate prd> {
2423 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002424 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002425 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002426 [(set KRC:$dst, (OpNode KRC:$src))]>;
2427}
2428
Robert Khasanov74acbb72014-07-23 14:49:42 +00002429multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2430 SDPatternOperator OpNode> {
2431 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2432 HasDQI>, VEX, PD;
2433 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2434 HasAVX512>, VEX, PS;
2435 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2436 HasBWI>, VEX, PD, VEX_W;
2437 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2438 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002439}
2440
Craig Topper7b9cc142016-11-03 06:04:28 +00002441defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002442
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002443multiclass avx512_mask_unop_int<string IntName, string InstName> {
2444 let Predicates = [HasAVX512] in
2445 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2446 (i16 GR16:$src)),
2447 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2448 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2449}
2450defm : avx512_mask_unop_int<"knot", "KNOT">;
2451
Robert Khasanov74acbb72014-07-23 14:49:42 +00002452// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00002453let Predicates = [HasAVX512, NoDQI] in
2454def : Pat<(vnot VK8:$src),
2455 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
2456
2457def : Pat<(vnot VK4:$src),
2458 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
2459def : Pat<(vnot VK2:$src),
2460 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002461
2462// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002463// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002464multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002465 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002466 Predicate prd, bit IsCommutable> {
2467 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002468 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2469 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002470 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002471 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2472}
2473
Robert Khasanov595683d2014-07-28 13:46:45 +00002474multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002475 SDPatternOperator OpNode, bit IsCommutable,
2476 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002477 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002478 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002479 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002480 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002481 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002482 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002483 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002484 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002485}
2486
2487def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2488def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002489// These nodes use 'vnot' instead of 'not' to support vectors.
2490def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
2491def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002492
Craig Topper7b9cc142016-11-03 06:04:28 +00002493defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2494defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2495defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, 1>;
2496defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2497defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, 0>;
2498defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002499
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002500multiclass avx512_mask_binop_int<string IntName, string InstName> {
2501 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002502 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2503 (i16 GR16:$src1), (i16 GR16:$src2)),
2504 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2505 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2506 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002507}
2508
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002509defm : avx512_mask_binop_int<"kand", "KAND">;
2510defm : avx512_mask_binop_int<"kandn", "KANDN">;
2511defm : avx512_mask_binop_int<"kor", "KOR">;
2512defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2513defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002514
Craig Topper7b9cc142016-11-03 06:04:28 +00002515multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
2516 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002517 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2518 // for the DQI set, this type is legal and KxxxB instruction is used
2519 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00002520 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002521 (COPY_TO_REGCLASS
2522 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2523 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2524
2525 // All types smaller than 8 bits require conversion anyway
2526 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2527 (COPY_TO_REGCLASS (Inst
2528 (COPY_TO_REGCLASS VK1:$src1, VK16),
2529 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002530 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002531 (COPY_TO_REGCLASS (Inst
2532 (COPY_TO_REGCLASS VK2:$src1, VK16),
2533 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002534 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002535 (COPY_TO_REGCLASS (Inst
2536 (COPY_TO_REGCLASS VK4:$src1, VK16),
2537 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002538}
2539
Craig Topper7b9cc142016-11-03 06:04:28 +00002540defm : avx512_binop_pat<and, and, KANDWrr>;
2541defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
2542defm : avx512_binop_pat<or, or, KORWrr>;
2543defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
2544defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002545
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002546// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002547multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2548 RegisterClass KRCSrc, Predicate prd> {
2549 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002550 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002551 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2552 (ins KRC:$src1, KRC:$src2),
2553 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2554 VEX_4V, VEX_L;
2555
2556 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2557 (!cast<Instruction>(NAME##rr)
2558 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2559 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2560 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002561}
2562
Igor Bregera54a1a82015-09-08 13:10:00 +00002563defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2564defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2565defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002566
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002567// Mask bit testing
2568multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002569 SDNode OpNode, Predicate prd> {
2570 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002571 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002572 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002573 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2574}
2575
Igor Breger5ea0a6812015-08-31 13:30:19 +00002576multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2577 Predicate prdW = HasAVX512> {
2578 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2579 VEX, PD;
2580 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2581 VEX, PS;
2582 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2583 VEX, PS, VEX_W;
2584 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2585 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002586}
2587
2588defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002589defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002590
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002591// Mask shift
2592multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2593 SDNode OpNode> {
2594 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002595 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002596 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002597 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002598 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2599}
2600
2601multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2602 SDNode OpNode> {
2603 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002604 VEX, TAPD, VEX_W;
2605 let Predicates = [HasDQI] in
2606 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2607 VEX, TAPD;
2608 let Predicates = [HasBWI] in {
2609 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2610 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002611 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2612 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002613 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002614}
2615
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002616defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2617defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002618
2619// Mask setting all 0s or 1s
2620multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2621 let Predicates = [HasAVX512] in
2622 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2623 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2624 [(set KRC:$dst, (VT Val))]>;
2625}
2626
2627multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002628 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002629 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002630 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2631 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002632}
2633
2634defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2635defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2636
2637// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2638let Predicates = [HasAVX512] in {
2639 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00002640 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
2641 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002642 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002643 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2644 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002645 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002646 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2647 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002648}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002649
2650// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2651multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2652 RegisterClass RC, ValueType VT> {
2653 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2654 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002655
Igor Bregerf1bd7612016-03-06 07:46:03 +00002656 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002657 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002658}
2659
2660defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2661defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2662defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2663defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2664defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2665
2666defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2667defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2668defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2669defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2670
2671defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2672defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2673defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2674
2675defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2676defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2677
2678defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002679
Igor Breger999ac752016-03-08 15:21:25 +00002680def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002681 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002682 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2683 VK2))>;
2684def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002685 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002686 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2687 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002688def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2689 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002690def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2691 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002692def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2693 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2694
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002695
Igor Breger86724082016-08-14 05:25:07 +00002696// Patterns for kmask shift
2697multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
2698 def : Pat<(VT (X86vshli RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002699 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002700 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002701 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002702 RC))>;
2703 def : Pat<(VT (X86vsrli RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002704 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002705 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002706 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002707 RC))>;
2708}
2709
2710defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
2711defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
2712defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002713//===----------------------------------------------------------------------===//
2714// AVX-512 - Aligned and unaligned load and store
2715//
2716
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002717
2718multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002719 PatFrag ld_frag, PatFrag mload,
Craig Topperc9293492016-02-26 06:50:29 +00002720 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002721 let hasSideEffects = 0 in {
2722 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002723 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002724 _.ExeDomain>, EVEX;
2725 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2726 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002727 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002728 "${dst} {${mask}} {z}, $src}"),
Craig Topper5c46c752017-01-08 05:46:21 +00002729 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Igor Breger7a000f52016-01-21 14:18:11 +00002730 (_.VT _.RC:$src),
2731 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002732 EVEX, EVEX_KZ;
2733
Craig Topper4e7b8882016-10-03 02:00:29 +00002734 let canFoldAsLoad = 1, isReMaterializable = 1,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002735 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002736 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002737 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002738 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2739 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002740
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002741 let Constraints = "$src0 = $dst" in {
2742 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2743 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2744 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2745 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002746 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002747 (_.VT _.RC:$src1),
2748 (_.VT _.RC:$src0))))], _.ExeDomain>,
2749 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002750 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002751 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2752 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002753 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2754 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002755 [(set _.RC:$dst, (_.VT
2756 (vselect _.KRCWM:$mask,
2757 (_.VT (bitconvert (ld_frag addr:$src1))),
2758 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002759 }
Craig Toppere1cac152016-06-07 07:27:54 +00002760 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002761 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2762 (ins _.KRCWM:$mask, _.MemOp:$src),
2763 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2764 "${dst} {${mask}} {z}, $src}",
2765 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2766 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2767 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002768 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002769 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2770 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2771
2772 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2773 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2774
2775 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2776 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2777 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002778}
2779
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002780multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2781 AVX512VLVectorVTInfo _,
Craig Topper4e7b8882016-10-03 02:00:29 +00002782 Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002783 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002784 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002785 masked_load_aligned512>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002786
2787 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002788 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002789 masked_load_aligned256>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002790 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002791 masked_load_aligned128>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002792 }
2793}
2794
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002795multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2796 AVX512VLVectorVTInfo _,
2797 Predicate prd,
Craig Topperc9293492016-02-26 06:50:29 +00002798 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002799 let Predicates = [prd] in
2800 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002801 masked_load_unaligned, SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002802
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002803 let Predicates = [prd, HasVLX] in {
2804 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002805 masked_load_unaligned, SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002806 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002807 masked_load_unaligned, SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002808 }
2809}
2810
2811multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002812 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002813
Craig Topper99f6b622016-05-01 01:03:56 +00002814 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00002815 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2816 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2817 [], _.ExeDomain>, EVEX;
2818 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2819 (ins _.KRCWM:$mask, _.RC:$src),
2820 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2821 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002822 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002823 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002824 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002825 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002826 "${dst} {${mask}} {z}, $src}",
2827 [], _.ExeDomain>, EVEX, EVEX_KZ;
Craig Topper99f6b622016-05-01 01:03:56 +00002828 }
Igor Breger81b79de2015-11-19 07:43:43 +00002829
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002830 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002831 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002832 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002833 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002834 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2835 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2836 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002837
2838 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2839 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2840 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002841}
2842
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002843
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002844multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2845 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002846 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002847 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2848 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002849
2850 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002851 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2852 masked_store_unaligned>, EVEX_V256;
2853 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2854 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002855 }
2856}
2857
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002858multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2859 AVX512VLVectorVTInfo _, Predicate prd> {
2860 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002861 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2862 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002863
2864 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002865 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2866 masked_store_aligned256>, EVEX_V256;
2867 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2868 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002869 }
2870}
2871
2872defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2873 HasAVX512>,
2874 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2875 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2876
2877defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2878 HasAVX512>,
2879 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2880 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2881
Craig Topperc9293492016-02-26 06:50:29 +00002882defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002883 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002884 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002885 PS, EVEX_CD8<32, CD8VF>;
2886
Craig Topper4e7b8882016-10-03 02:00:29 +00002887defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Topperc9293492016-02-26 06:50:29 +00002888 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002889 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2890 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002891
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002892defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2893 HasAVX512>,
2894 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2895 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002896
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002897defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2898 HasAVX512>,
2899 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2900 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002901
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002902defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2903 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002904 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2905
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002906defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2907 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002908 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2909
Craig Topperc9293492016-02-26 06:50:29 +00002910defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002911 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002912 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002913 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2914
Craig Topperc9293492016-02-26 06:50:29 +00002915defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002916 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002917 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002918 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002919
Craig Topperd875d6b2016-09-29 06:07:09 +00002920// Special instructions to help with spilling when we don't have VLX. We need
2921// to load or store from a ZMM register instead. These are converted in
2922// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00002923let isReMaterializable = 1, canFoldAsLoad = 1,
Craig Topperd875d6b2016-09-29 06:07:09 +00002924 isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in {
2925def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2926 "", []>;
2927def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2928 "", []>;
2929def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2930 "", []>;
2931def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2932 "", []>;
2933}
2934
2935let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00002936def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002937 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002938def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002939 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002940def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002941 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002942def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002943 "", []>;
2944}
2945
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002946def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002947 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002948 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002949 VK8), VR512:$src)>;
2950
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002951def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002952 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002953 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002954
Craig Topper33c550c2016-05-22 00:39:30 +00002955// These patterns exist to prevent the above patterns from introducing a second
2956// mask inversion when one already exists.
2957def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
2958 (bc_v8i64 (v16i32 immAllZerosV)),
2959 (v8i64 VR512:$src))),
2960 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
2961def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
2962 (v16i32 immAllZerosV),
2963 (v16i32 VR512:$src))),
2964 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
2965
Craig Topper96ab6fd2017-01-09 04:19:34 +00002966// Patterns for handling v8i1 selects of 256-bit vectors when VLX isn't
2967// available. Use a 512-bit operation and extract.
2968let Predicates = [HasAVX512, NoVLX] in {
2969def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
2970 (v8f32 VR256X:$src0))),
2971 (EXTRACT_SUBREG
2972 (v16f32
2973 (VMOVAPSZrrk
2974 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
2975 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
2976 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
2977 sub_ymm)>;
2978
2979def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
2980 (v8i32 VR256X:$src0))),
2981 (EXTRACT_SUBREG
2982 (v16i32
2983 (VMOVDQA32Zrrk
2984 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
2985 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
2986 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
2987 sub_ymm)>;
2988}
2989
Craig Topper14aa2662016-08-11 06:04:04 +00002990let Predicates = [HasVLX, NoBWI] in {
2991 // 128-bit load/store without BWI.
Craig Topper5ef13ba2016-12-26 07:26:07 +00002992 def : Pat<(alignedstore (v8i16 VR128X:$src), addr:$dst),
2993 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
2994 def : Pat<(alignedstore (v16i8 VR128X:$src), addr:$dst),
2995 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
2996 def : Pat<(store (v8i16 VR128X:$src), addr:$dst),
2997 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
2998 def : Pat<(store (v16i8 VR128X:$src), addr:$dst),
2999 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00003000
3001 // 256-bit load/store without BWI.
Craig Topper5ef13ba2016-12-26 07:26:07 +00003002 def : Pat<(alignedstore256 (v16i16 VR256X:$src), addr:$dst),
3003 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
3004 def : Pat<(alignedstore256 (v32i8 VR256X:$src), addr:$dst),
3005 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
3006 def : Pat<(store (v16i16 VR256X:$src), addr:$dst),
3007 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
3008 def : Pat<(store (v32i8 VR256X:$src), addr:$dst),
3009 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00003010}
3011
Craig Topper95bdabd2016-05-22 23:44:33 +00003012let Predicates = [HasVLX] in {
3013 // Special patterns for storing subvector extracts of lower 128-bits of 256.
3014 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
3015 def : Pat<(alignedstore (v2f64 (extract_subvector
3016 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
3017 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3018 def : Pat<(alignedstore (v4f32 (extract_subvector
3019 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
3020 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3021 def : Pat<(alignedstore (v2i64 (extract_subvector
3022 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
3023 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3024 def : Pat<(alignedstore (v4i32 (extract_subvector
3025 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
3026 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3027 def : Pat<(alignedstore (v8i16 (extract_subvector
3028 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
3029 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3030 def : Pat<(alignedstore (v16i8 (extract_subvector
3031 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
3032 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3033
3034 def : Pat<(store (v2f64 (extract_subvector
3035 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
3036 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3037 def : Pat<(store (v4f32 (extract_subvector
3038 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
3039 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3040 def : Pat<(store (v2i64 (extract_subvector
3041 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
3042 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3043 def : Pat<(store (v4i32 (extract_subvector
3044 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
3045 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3046 def : Pat<(store (v8i16 (extract_subvector
3047 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
3048 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3049 def : Pat<(store (v16i8 (extract_subvector
3050 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
3051 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3052
3053 // Special patterns for storing subvector extracts of lower 128-bits of 512.
3054 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
3055 def : Pat<(alignedstore (v2f64 (extract_subvector
3056 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3057 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3058 def : Pat<(alignedstore (v4f32 (extract_subvector
3059 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3060 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3061 def : Pat<(alignedstore (v2i64 (extract_subvector
3062 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3063 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3064 def : Pat<(alignedstore (v4i32 (extract_subvector
3065 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3066 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3067 def : Pat<(alignedstore (v8i16 (extract_subvector
3068 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3069 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3070 def : Pat<(alignedstore (v16i8 (extract_subvector
3071 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3072 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3073
3074 def : Pat<(store (v2f64 (extract_subvector
3075 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3076 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3077 def : Pat<(store (v4f32 (extract_subvector
3078 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3079 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3080 def : Pat<(store (v2i64 (extract_subvector
3081 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3082 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3083 def : Pat<(store (v4i32 (extract_subvector
3084 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3085 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3086 def : Pat<(store (v8i16 (extract_subvector
3087 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3088 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3089 def : Pat<(store (v16i8 (extract_subvector
3090 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3091 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3092
3093 // Special patterns for storing subvector extracts of lower 256-bits of 512.
3094 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
Craig Topper28e3dfc2016-11-09 05:31:57 +00003095 def : Pat<(alignedstore256 (v4f64 (extract_subvector
3096 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003097 (VMOVAPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3098 def : Pat<(alignedstore (v8f32 (extract_subvector
3099 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3100 (VMOVAPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003101 def : Pat<(alignedstore256 (v4i64 (extract_subvector
3102 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003103 (VMOVDQA64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003104 def : Pat<(alignedstore256 (v8i32 (extract_subvector
3105 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003106 (VMOVDQA32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003107 def : Pat<(alignedstore256 (v16i16 (extract_subvector
3108 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003109 (VMOVDQA32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003110 def : Pat<(alignedstore256 (v32i8 (extract_subvector
3111 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003112 (VMOVDQA32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3113
3114 def : Pat<(store (v4f64 (extract_subvector
3115 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3116 (VMOVUPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3117 def : Pat<(store (v8f32 (extract_subvector
3118 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3119 (VMOVUPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3120 def : Pat<(store (v4i64 (extract_subvector
3121 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3122 (VMOVDQU64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3123 def : Pat<(store (v8i32 (extract_subvector
3124 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3125 (VMOVDQU32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3126 def : Pat<(store (v16i16 (extract_subvector
3127 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3128 (VMOVDQU32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3129 def : Pat<(store (v32i8 (extract_subvector
3130 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3131 (VMOVDQU32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3132}
3133
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003134
3135// Move Int Doubleword to Packed Double Int
3136//
3137let ExeDomain = SSEPackedInt in {
3138def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
3139 "vmovd\t{$src, $dst|$dst, $src}",
3140 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003141 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003142 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003143def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003144 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003145 [(set VR128X:$dst,
3146 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00003147 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003148def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003149 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003150 [(set VR128X:$dst,
3151 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003152 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00003153let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3154def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3155 (ins i64mem:$src),
3156 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00003157 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003158let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003159def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003160 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003161 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003162 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003163def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003164 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003165 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003166 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003167def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003168 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003169 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003170 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
3171 EVEX_CD8<64, CD8VT1>;
3172}
3173} // ExeDomain = SSEPackedInt
3174
3175// Move Int Doubleword to Single Scalar
3176//
3177let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3178def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
3179 "vmovd\t{$src, $dst|$dst, $src}",
3180 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003181 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003182
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003183def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003184 "vmovd\t{$src, $dst|$dst, $src}",
3185 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
3186 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3187} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3188
3189// Move doubleword from xmm register to r/m32
3190//
3191let ExeDomain = SSEPackedInt in {
3192def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
3193 "vmovd\t{$src, $dst|$dst, $src}",
3194 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003195 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00003196 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003197def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003198 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003199 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003200 [(store (i32 (extractelt (v4i32 VR128X:$src),
3201 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
3202 EVEX, EVEX_CD8<32, CD8VT1>;
3203} // ExeDomain = SSEPackedInt
3204
3205// Move quadword from xmm1 register to r/m64
3206//
3207let ExeDomain = SSEPackedInt in {
3208def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
3209 "vmovq\t{$src, $dst|$dst, $src}",
3210 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003211 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00003212 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003213 Requires<[HasAVX512, In64BitMode]>;
3214
Craig Topperc648c9b2015-12-28 06:11:42 +00003215let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3216def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3217 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00003218 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00003219 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003220
Craig Topperc648c9b2015-12-28 06:11:42 +00003221def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3222 (ins i64mem:$dst, VR128X:$src),
3223 "vmovq\t{$src, $dst|$dst, $src}",
3224 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3225 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003226 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003227 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3228
3229let hasSideEffects = 0 in
3230def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003231 (ins VR128X:$src),
3232 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
3233 EVEX, VEX_W;
3234} // ExeDomain = SSEPackedInt
3235
3236// Move Scalar Single to Double Int
3237//
3238let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3239def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
3240 (ins FR32X:$src),
3241 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003242 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003243 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003244def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003245 (ins i32mem:$dst, FR32X:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003246 "vmovd\t{$src, $dst|$dst, $src}",
3247 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
3248 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3249} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3250
3251// Move Quadword Int to Packed Quadword Int
3252//
3253let ExeDomain = SSEPackedInt in {
3254def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3255 (ins i64mem:$src),
3256 "vmovq\t{$src, $dst|$dst, $src}",
3257 [(set VR128X:$dst,
3258 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
3259 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
3260} // ExeDomain = SSEPackedInt
3261
3262//===----------------------------------------------------------------------===//
3263// AVX-512 MOVSS, MOVSD
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003264//===----------------------------------------------------------------------===//
3265
Craig Topperc7de3a12016-07-29 02:49:08 +00003266multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003267 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003268 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3269 (ins _.RC:$src1, _.FRC:$src2),
3270 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3271 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
3272 (scalar_to_vector _.FRC:$src2))))],
3273 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3274 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3275 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3276 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3277 "$dst {${mask}} {z}, $src1, $src2}"),
3278 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3279 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3280 _.ImmAllZerosV)))],
3281 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
3282 let Constraints = "$src0 = $dst" in
3283 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3284 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3285 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3286 "$dst {${mask}}, $src1, $src2}"),
3287 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3288 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3289 (_.VT _.RC:$src0))))],
3290 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00003291 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003292 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3293 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3294 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3295 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3296 let mayLoad = 1, hasSideEffects = 0 in {
3297 let Constraints = "$src0 = $dst" in
3298 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3299 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3300 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3301 "$dst {${mask}}, $src}"),
3302 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
3303 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3304 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3305 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3306 "$dst {${mask}} {z}, $src}"),
3307 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003308 }
Craig Toppere1cac152016-06-07 07:27:54 +00003309 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3310 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3311 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3312 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00003313 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003314 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3315 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3316 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3317 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003318}
3319
Asaf Badouh41ecf462015-12-06 13:26:56 +00003320defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3321 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003322
Asaf Badouh41ecf462015-12-06 13:26:56 +00003323defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3324 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003325
Ayman Musa46af8f92016-11-13 14:29:32 +00003326
3327multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode,
3328 PatLeaf ZeroFP, X86VectorVTInfo _> {
3329
3330def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003331 (_.VT (scalar_to_vector
Ayman Musa46af8f92016-11-13 14:29:32 +00003332 (_.EltVT (X86selects (i1 (trunc GR32:$mask)),
3333 (_.EltVT _.FRC:$src1),
3334 (_.EltVT _.FRC:$src2))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003335 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrk)
Ayman Musa46af8f92016-11-13 14:29:32 +00003336 (COPY_TO_REGCLASS _.FRC:$src2, _.RC),
3337 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
3338 (_.VT _.RC:$src0),
3339 (COPY_TO_REGCLASS _.FRC:$src1, _.RC)),
3340 _.RC)>;
3341
3342def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003343 (_.VT (scalar_to_vector
Ayman Musa46af8f92016-11-13 14:29:32 +00003344 (_.EltVT (X86selects (i1 (trunc GR32:$mask)),
3345 (_.EltVT _.FRC:$src1),
3346 (_.EltVT ZeroFP))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003347 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrkz)
Ayman Musa46af8f92016-11-13 14:29:32 +00003348 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
3349 (_.VT _.RC:$src0),
3350 (COPY_TO_REGCLASS _.FRC:$src1, _.RC)),
3351 _.RC)>;
3352
3353}
3354
3355multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3356 dag Mask, RegisterClass MaskRC> {
3357
3358def : Pat<(masked_store addr:$dst, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003359 (_.info512.VT (insert_subvector undef,
Ayman Musa46af8f92016-11-13 14:29:32 +00003360 (_.info256.VT (insert_subvector undef,
3361 (_.info128.VT _.info128.RC:$src),
3362 (i64 0))),
3363 (i64 0)))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003364 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Ayman Musa46af8f92016-11-13 14:29:32 +00003365 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003366 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003367
3368}
3369
3370multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3371 dag Mask, RegisterClass MaskRC> {
3372
3373def : Pat<(_.info128.VT (extract_subvector
3374 (_.info512.VT (masked_load addr:$srcAddr, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003375 (_.info512.VT (bitconvert
Ayman Musa46af8f92016-11-13 14:29:32 +00003376 (v16i32 immAllZerosV))))),
3377 (i64 0))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003378 (!cast<Instruction>(InstrStr#rmkz)
Ayman Musa46af8f92016-11-13 14:29:32 +00003379 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
3380 addr:$srcAddr)>;
3381
3382def : Pat<(_.info128.VT (extract_subvector
3383 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3384 (_.info512.VT (insert_subvector undef,
3385 (_.info256.VT (insert_subvector undef,
3386 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
3387 (i64 0))),
3388 (i64 0))))),
3389 (i64 0))),
3390 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
3391 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
3392 addr:$srcAddr)>;
3393
3394}
3395
3396defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>;
3397defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>;
3398
3399defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3400 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
3401defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3402 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16>;
3403defm : avx512_store_scalar_lowering<"VMOVSDZ", avx512vl_f64_info,
3404 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8>;
3405
3406defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3407 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
3408defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3409 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16>;
3410defm : avx512_load_scalar_lowering<"VMOVSDZ", avx512vl_f64_info,
3411 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8>;
3412
Craig Topper74ed0872016-05-18 06:55:59 +00003413def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003414 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003415 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003416
Craig Topper74ed0872016-05-18 06:55:59 +00003417def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003418 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003419 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003420
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003421def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
3422 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
3423 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3424
Craig Topper99f6b622016-05-01 01:03:56 +00003425let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003426defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
3427 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3428 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
3429 XS, EVEX_4V, VEX_LIG;
3430
Craig Topper99f6b622016-05-01 01:03:56 +00003431let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003432defm VMOVSSDrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
3433 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3434 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
3435 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003436
3437let Predicates = [HasAVX512] in {
3438 let AddedComplexity = 15 in {
3439 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
3440 // MOVS{S,D} to the lower bits.
3441 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
3442 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
3443 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
3444 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3445 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
3446 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3447 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
3448 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
Craig Topper3f8126e2016-08-13 05:43:20 +00003449 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003450
3451 // Move low f32 and clear high bits.
3452 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3453 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00003454 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003455 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3456 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3457 (SUBREG_TO_REG (i32 0),
3458 (VMOVSSZrr (v4i32 (V_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003459 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003460 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
3461 (SUBREG_TO_REG (i32 0),
3462 (VMOVSSZrr (v4f32 (V_SET0)),
3463 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
3464 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
3465 (SUBREG_TO_REG (i32 0),
3466 (VMOVSSZrr (v4i32 (V_SET0)),
3467 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003468
3469 let AddedComplexity = 20 in {
3470 // MOVSSrm zeros the high parts of the register; represent this
3471 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3472 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3473 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3474 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3475 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3476 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3477 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003478 def : Pat<(v4f32 (X86vzload addr:$src)),
3479 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003480
3481 // MOVSDrm zeros the high parts of the register; represent this
3482 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3483 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3484 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3485 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3486 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3487 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3488 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3489 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3490 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3491 def : Pat<(v2f64 (X86vzload addr:$src)),
3492 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3493
3494 // Represent the same patterns above but in the form they appear for
3495 // 256-bit types
3496 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3497 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003498 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003499 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3500 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3501 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003502 def : Pat<(v8f32 (X86vzload addr:$src)),
3503 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003504 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3505 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3506 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003507 def : Pat<(v4f64 (X86vzload addr:$src)),
3508 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003509
3510 // Represent the same patterns above but in the form they appear for
3511 // 512-bit types
3512 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3513 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3514 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3515 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3516 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3517 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003518 def : Pat<(v16f32 (X86vzload addr:$src)),
3519 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003520 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3521 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3522 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003523 def : Pat<(v8f64 (X86vzload addr:$src)),
3524 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003525 }
3526 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3527 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
3528 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
3529 FR32X:$src)), sub_xmm)>;
3530 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3531 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
3532 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
3533 FR64X:$src)), sub_xmm)>;
3534 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3535 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003536 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003537
3538 // Move low f64 and clear high bits.
3539 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3540 (SUBREG_TO_REG (i32 0),
3541 (VMOVSDZrr (v2f64 (V_SET0)),
3542 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003543 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
3544 (SUBREG_TO_REG (i32 0),
3545 (VMOVSDZrr (v2f64 (V_SET0)),
3546 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003547
3548 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
3549 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3550 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003551 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
3552 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3553 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003554
3555 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003556 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003557 addr:$dst),
3558 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003559
3560 // Shuffle with VMOVSS
3561 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3562 (VMOVSSZrr (v4i32 VR128X:$src1),
3563 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3564 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3565 (VMOVSSZrr (v4f32 VR128X:$src1),
3566 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3567
3568 // 256-bit variants
3569 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3570 (SUBREG_TO_REG (i32 0),
3571 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3572 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3573 sub_xmm)>;
3574 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3575 (SUBREG_TO_REG (i32 0),
3576 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3577 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3578 sub_xmm)>;
3579
3580 // Shuffle with VMOVSD
3581 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3582 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3583 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3584 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3585 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3586 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3587 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3588 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3589
3590 // 256-bit variants
3591 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3592 (SUBREG_TO_REG (i32 0),
3593 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3594 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3595 sub_xmm)>;
3596 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3597 (SUBREG_TO_REG (i32 0),
3598 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3599 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3600 sub_xmm)>;
3601
3602 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3603 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3604 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3605 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3606 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3607 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3608 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3609 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3610}
3611
3612let AddedComplexity = 15 in
3613def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3614 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003615 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003616 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003617 (v2i64 VR128X:$src))))],
3618 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3619
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003620let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00003621 let AddedComplexity = 15 in {
3622 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3623 (VMOVDI2PDIZrr GR32:$src)>;
3624
3625 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3626 (VMOV64toPQIZrr GR64:$src)>;
3627
3628 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3629 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3630 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003631
3632 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
3633 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3634 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00003635 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003636 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3637 let AddedComplexity = 20 in {
3638 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3639 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003640 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3641 (VMOVDI2PDIZrm addr:$src)>;
3642 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3643 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003644 def : Pat<(v4i32 (X86vzload addr:$src)),
3645 (VMOVDI2PDIZrm addr:$src)>;
3646 def : Pat<(v8i32 (X86vzload addr:$src)),
3647 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003648 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003649 (VMOVQI2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003650 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003651 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003652 def : Pat<(v2i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003653 (VMOVQI2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00003654 def : Pat<(v4i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003655 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003656 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003657
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003658 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3659 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3660 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3661 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003662 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3663 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3664 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3665
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003666 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003667 def : Pat<(v16i32 (X86vzload addr:$src)),
3668 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003669 def : Pat<(v8i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003670 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003671}
3672
3673def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
3674 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3675
3676def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
3677 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3678
3679def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
3680 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3681
3682def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
3683 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3684
3685//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003686// AVX-512 - Non-temporals
3687//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003688let SchedRW = [WriteLoad] in {
3689 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3690 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3691 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3692 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3693 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003694
Craig Topper2f90c1f2016-06-07 07:27:57 +00003695 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00003696 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003697 (ins i256mem:$src),
3698 "vmovntdqa\t{$src, $dst|$dst, $src}",
3699 [(set VR256X:$dst, (int_x86_avx2_movntdqa addr:$src))],
3700 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3701 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003702
Robert Khasanoved882972014-08-13 10:46:00 +00003703 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003704 (ins i128mem:$src),
3705 "vmovntdqa\t{$src, $dst|$dst, $src}",
3706 [(set VR128X:$dst, (int_x86_sse41_movntdqa addr:$src))],
3707 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3708 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003709 }
Adam Nemetefd07852014-06-18 16:51:10 +00003710}
3711
Igor Bregerd3341f52016-01-20 13:11:47 +00003712multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3713 PatFrag st_frag = alignednontemporalstore,
3714 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00003715 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003716 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003717 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003718 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3719 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003720}
3721
Igor Bregerd3341f52016-01-20 13:11:47 +00003722multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3723 AVX512VLVectorVTInfo VTInfo> {
3724 let Predicates = [HasAVX512] in
3725 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003726
Igor Bregerd3341f52016-01-20 13:11:47 +00003727 let Predicates = [HasAVX512, HasVLX] in {
3728 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3729 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003730 }
3731}
3732
Igor Bregerd3341f52016-01-20 13:11:47 +00003733defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3734defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3735defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003736
Craig Topper707c89c2016-05-08 23:43:17 +00003737let Predicates = [HasAVX512], AddedComplexity = 400 in {
3738 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
3739 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3740 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
3741 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3742 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
3743 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003744
3745 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
3746 (VMOVNTDQAZrm addr:$src)>;
3747 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
3748 (VMOVNTDQAZrm addr:$src)>;
3749 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
3750 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003751 def : Pat<(v16i32 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003752 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003753 def : Pat<(v32i16 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003754 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003755 def : Pat<(v64i8 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003756 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00003757}
3758
Craig Topperc41320d2016-05-08 23:08:45 +00003759let Predicates = [HasVLX], AddedComplexity = 400 in {
3760 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
3761 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3762 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
3763 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3764 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
3765 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3766
Simon Pilgrim9a896232016-06-07 13:34:24 +00003767 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
3768 (VMOVNTDQAZ256rm addr:$src)>;
3769 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
3770 (VMOVNTDQAZ256rm addr:$src)>;
3771 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
3772 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003773 def : Pat<(v8i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003774 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003775 def : Pat<(v16i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003776 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003777 def : Pat<(v32i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003778 (VMOVNTDQAZ256rm addr:$src)>;
3779
Craig Topperc41320d2016-05-08 23:08:45 +00003780 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
3781 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3782 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
3783 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3784 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
3785 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003786
3787 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
3788 (VMOVNTDQAZ128rm addr:$src)>;
3789 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
3790 (VMOVNTDQAZ128rm addr:$src)>;
3791 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
3792 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003793 def : Pat<(v4i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003794 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003795 def : Pat<(v8i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003796 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003797 def : Pat<(v16i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003798 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00003799}
3800
Adam Nemet7f62b232014-06-10 16:39:53 +00003801//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003802// AVX-512 - Integer arithmetic
3803//
3804multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003805 X86VectorVTInfo _, OpndItins itins,
3806 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003807 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003808 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003809 "$src2, $src1", "$src1, $src2",
3810 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003811 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003812 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003813
Craig Toppere1cac152016-06-07 07:27:54 +00003814 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3815 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3816 "$src2, $src1", "$src1, $src2",
3817 (_.VT (OpNode _.RC:$src1,
3818 (bitconvert (_.LdFrag addr:$src2)))),
3819 itins.rm>,
3820 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003821}
3822
3823multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3824 X86VectorVTInfo _, OpndItins itins,
3825 bit IsCommutable = 0> :
3826 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00003827 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3828 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3829 "${src2}"##_.BroadcastStr##", $src1",
3830 "$src1, ${src2}"##_.BroadcastStr,
3831 (_.VT (OpNode _.RC:$src1,
3832 (X86VBroadcast
3833 (_.ScalarLdFrag addr:$src2)))),
3834 itins.rm>,
3835 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003836}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003837
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003838multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3839 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3840 Predicate prd, bit IsCommutable = 0> {
3841 let Predicates = [prd] in
3842 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3843 IsCommutable>, EVEX_V512;
3844
3845 let Predicates = [prd, HasVLX] in {
3846 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3847 IsCommutable>, EVEX_V256;
3848 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3849 IsCommutable>, EVEX_V128;
3850 }
3851}
3852
Robert Khasanov545d1b72014-10-14 14:36:19 +00003853multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3854 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3855 Predicate prd, bit IsCommutable = 0> {
3856 let Predicates = [prd] in
3857 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3858 IsCommutable>, EVEX_V512;
3859
3860 let Predicates = [prd, HasVLX] in {
3861 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3862 IsCommutable>, EVEX_V256;
3863 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3864 IsCommutable>, EVEX_V128;
3865 }
3866}
3867
3868multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3869 OpndItins itins, Predicate prd,
3870 bit IsCommutable = 0> {
3871 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3872 itins, prd, IsCommutable>,
3873 VEX_W, EVEX_CD8<64, CD8VF>;
3874}
3875
3876multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3877 OpndItins itins, Predicate prd,
3878 bit IsCommutable = 0> {
3879 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3880 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3881}
3882
3883multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3884 OpndItins itins, Predicate prd,
3885 bit IsCommutable = 0> {
3886 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3887 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3888}
3889
3890multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3891 OpndItins itins, Predicate prd,
3892 bit IsCommutable = 0> {
3893 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3894 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3895}
3896
3897multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3898 SDNode OpNode, OpndItins itins, Predicate prd,
3899 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003900 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003901 IsCommutable>;
3902
Igor Bregerf2460112015-07-26 14:41:44 +00003903 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003904 IsCommutable>;
3905}
3906
3907multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3908 SDNode OpNode, OpndItins itins, Predicate prd,
3909 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003910 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003911 IsCommutable>;
3912
Igor Bregerf2460112015-07-26 14:41:44 +00003913 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003914 IsCommutable>;
3915}
3916
3917multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3918 bits<8> opc_d, bits<8> opc_q,
3919 string OpcodeStr, SDNode OpNode,
3920 OpndItins itins, bit IsCommutable = 0> {
3921 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3922 itins, HasAVX512, IsCommutable>,
3923 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3924 itins, HasBWI, IsCommutable>;
3925}
3926
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003927multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003928 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003929 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3930 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003931 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003932 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003933 "$src2, $src1","$src1, $src2",
3934 (_Dst.VT (OpNode
3935 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003936 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003937 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003938 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003939 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3940 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3941 "$src2, $src1", "$src1, $src2",
3942 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3943 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003944 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00003945 AVX512BIBase, EVEX_4V;
3946
3947 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Coby Tayree99a66392016-11-20 17:19:55 +00003948 (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2),
Craig Toppere1cac152016-06-07 07:27:54 +00003949 OpcodeStr,
3950 "${src2}"##_Brdct.BroadcastStr##", $src1",
Coby Tayree99a66392016-11-20 17:19:55 +00003951 "$src1, ${src2}"##_Brdct.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00003952 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3953 (_Brdct.VT (X86VBroadcast
3954 (_Brdct.ScalarLdFrag addr:$src2)))))),
3955 itins.rm>,
3956 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003957}
3958
Robert Khasanov545d1b72014-10-14 14:36:19 +00003959defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3960 SSE_INTALU_ITINS_P, 1>;
3961defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3962 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003963defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3964 SSE_INTALU_ITINS_P, HasBWI, 1>;
3965defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3966 SSE_INTALU_ITINS_P, HasBWI, 0>;
3967defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003968 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003969defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003970 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003971defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003972 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003973defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003974 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003975defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003976 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003977defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003978 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003979defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003980 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003981defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003982 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003983defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003984 SSE_INTALU_ITINS_P, HasBWI, 1>;
3985
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003986multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003987 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
3988 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
3989 let Predicates = [prd] in
3990 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3991 _SrcVTInfo.info512, _DstVTInfo.info512,
3992 v8i64_info, IsCommutable>,
3993 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3994 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003995 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003996 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003997 v4i64x_info, IsCommutable>,
3998 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003999 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004000 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004001 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004002 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
4003 }
Michael Liao66233b72015-08-06 09:06:20 +00004004}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004005
4006defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004007 avx512vl_i32_info, avx512vl_i64_info,
4008 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004009defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004010 avx512vl_i32_info, avx512vl_i64_info,
4011 X86pmuludq, HasAVX512, 1>;
4012defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
4013 avx512vl_i8_info, avx512vl_i8_info,
4014 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004015
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004016multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4017 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00004018 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4019 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
4020 OpcodeStr,
4021 "${src2}"##_Src.BroadcastStr##", $src1",
4022 "$src1, ${src2}"##_Src.BroadcastStr,
4023 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4024 (_Src.VT (X86VBroadcast
4025 (_Src.ScalarLdFrag addr:$src2))))))>,
4026 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004027}
4028
Michael Liao66233b72015-08-06 09:06:20 +00004029multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
4030 SDNode OpNode,X86VectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004031 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004032 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004033 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004034 "$src2, $src1","$src1, $src2",
4035 (_Dst.VT (OpNode
4036 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00004037 (_Src.VT _Src.RC:$src2))),
4038 NoItinerary, IsCommutable>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004039 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004040 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4041 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4042 "$src2, $src1", "$src1, $src2",
4043 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
4044 (bitconvert (_Src.LdFrag addr:$src2))))>,
4045 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004046}
4047
4048multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
4049 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004050 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004051 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
4052 v32i16_info>,
4053 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
4054 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004055 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004056 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
4057 v16i16x_info>,
4058 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
4059 v16i16x_info>, EVEX_V256;
4060 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
4061 v8i16x_info>,
4062 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
4063 v8i16x_info>, EVEX_V128;
4064 }
4065}
4066multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
4067 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004068 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004069 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
4070 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004071 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004072 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
4073 v32i8x_info>, EVEX_V256;
4074 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
4075 v16i8x_info>, EVEX_V128;
4076 }
4077}
Igor Bregerf7fd5472015-07-21 07:11:28 +00004078
4079multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
4080 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004081 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004082 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00004083 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Craig Topper37e8c542016-08-14 17:57:22 +00004084 _Dst.info512, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004085 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00004086 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Craig Topper37e8c542016-08-14 17:57:22 +00004087 _Dst.info256, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004088 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Craig Topper37e8c542016-08-14 17:57:22 +00004089 _Dst.info128, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004090 }
4091}
4092
Craig Topperb6da6542016-05-01 17:38:32 +00004093defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
4094defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
4095defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
4096defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004097
Craig Topper5acb5a12016-05-01 06:24:57 +00004098defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
4099 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
4100defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Topper37e8c542016-08-14 17:57:22 +00004101 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004102
Igor Bregerf2460112015-07-26 14:41:44 +00004103defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004104 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004105defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004106 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004107defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004108 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004109
Igor Bregerf2460112015-07-26 14:41:44 +00004110defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004111 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004112defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004113 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004114defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004115 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004116
Igor Bregerf2460112015-07-26 14:41:44 +00004117defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004118 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004119defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004120 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004121defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004122 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004123
Igor Bregerf2460112015-07-26 14:41:44 +00004124defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004125 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004126defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004127 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004128defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004129 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00004130
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00004131// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4132let Predicates = [HasDQI, NoVLX] in {
4133 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4134 (EXTRACT_SUBREG
4135 (VPMULLQZrr
4136 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4137 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4138 sub_ymm)>;
4139
4140 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4141 (EXTRACT_SUBREG
4142 (VPMULLQZrr
4143 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4144 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4145 sub_xmm)>;
4146}
4147
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004148//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004149// AVX-512 Logical Instructions
4150//===----------------------------------------------------------------------===//
4151
Craig Topperabe80cc2016-08-28 06:06:28 +00004152multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4153 X86VectorVTInfo _, OpndItins itins,
4154 bit IsCommutable = 0> {
4155 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
4156 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4157 "$src2, $src1", "$src1, $src2",
4158 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4159 (bitconvert (_.VT _.RC:$src2)))),
4160 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4161 _.RC:$src2)))),
4162 itins.rr, IsCommutable>,
4163 AVX512BIBase, EVEX_4V;
4164
4165 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4166 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4167 "$src2, $src1", "$src1, $src2",
4168 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4169 (bitconvert (_.LdFrag addr:$src2)))),
4170 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4171 (bitconvert (_.LdFrag addr:$src2)))))),
4172 itins.rm>,
4173 AVX512BIBase, EVEX_4V;
4174}
4175
4176multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4177 X86VectorVTInfo _, OpndItins itins,
4178 bit IsCommutable = 0> :
4179 avx512_logic_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
4180 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4181 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4182 "${src2}"##_.BroadcastStr##", $src1",
4183 "$src1, ${src2}"##_.BroadcastStr,
4184 (_.i64VT (OpNode _.RC:$src1,
4185 (bitconvert
4186 (_.VT (X86VBroadcast
4187 (_.ScalarLdFrag addr:$src2)))))),
4188 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4189 (bitconvert
4190 (_.VT (X86VBroadcast
4191 (_.ScalarLdFrag addr:$src2)))))))),
4192 itins.rm>,
4193 AVX512BIBase, EVEX_4V, EVEX_B;
4194}
4195
4196multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
4197 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
4198 Predicate prd, bit IsCommutable = 0> {
4199 let Predicates = [prd] in
4200 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
4201 IsCommutable>, EVEX_V512;
4202
4203 let Predicates = [prd, HasVLX] in {
4204 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
4205 IsCommutable>, EVEX_V256;
4206 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
4207 IsCommutable>, EVEX_V128;
4208 }
4209}
4210
4211multiclass avx512_logic_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
4212 OpndItins itins, Predicate prd,
4213 bit IsCommutable = 0> {
4214 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
4215 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
4216}
4217
4218multiclass avx512_logic_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
4219 OpndItins itins, Predicate prd,
4220 bit IsCommutable = 0> {
4221 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
4222 itins, prd, IsCommutable>,
4223 VEX_W, EVEX_CD8<64, CD8VF>;
4224}
4225
4226multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
4227 SDNode OpNode, OpndItins itins, Predicate prd,
4228 bit IsCommutable = 0> {
4229 defm Q : avx512_logic_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
4230 IsCommutable>;
4231
4232 defm D : avx512_logic_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
4233 IsCommutable>;
4234}
4235
4236defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004237 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004238defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004239 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004240defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004241 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004242defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00004243 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004244
4245//===----------------------------------------------------------------------===//
4246// AVX-512 FP arithmetic
4247//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004248multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4249 SDNode OpNode, SDNode VecNode, OpndItins itins,
4250 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004251 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004252 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4253 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4254 "$src2, $src1", "$src1, $src2",
4255 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4256 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00004257 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004258
4259 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00004260 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004261 "$src2, $src1", "$src1, $src2",
4262 (VecNode (_.VT _.RC:$src1),
4263 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4264 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00004265 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00004266 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004267 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004268 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004269 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4270 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004271 itins.rr> {
4272 let isCommutable = IsCommutable;
4273 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004274 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004275 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004276 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4277 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004278 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004279 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004280 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004281}
4282
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004283multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004284 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004285 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004286 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4287 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4288 "$rc, $src2, $src1", "$src1, $src2, $rc",
4289 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004290 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004291 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004292}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004293multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4294 SDNode VecNode, OpndItins itins, bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004295 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004296 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4297 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004298 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004299 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004300 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004301}
4302
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004303multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4304 SDNode VecNode,
4305 SizeItins itins, bit IsCommutable> {
4306 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4307 itins.s, IsCommutable>,
4308 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
4309 itins.s, IsCommutable>,
4310 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4311 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4312 itins.d, IsCommutable>,
4313 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
4314 itins.d, IsCommutable>,
4315 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4316}
4317
4318multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
4319 SDNode VecNode,
4320 SizeItins itins, bit IsCommutable> {
4321 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4322 itins.s, IsCommutable>,
4323 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
4324 itins.s, IsCommutable>,
4325 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4326 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4327 itins.d, IsCommutable>,
4328 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
4329 itins.d, IsCommutable>,
4330 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4331}
4332defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
Craig Topper55353582016-08-02 06:16:51 +00004333defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_MUL_ITINS_S, 1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004334defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
Craig Topper55353582016-08-02 06:16:51 +00004335defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_DIV_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004336defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 0>;
4337defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 0>;
4338
4339// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
4340// X86fminc and X86fmaxc instead of X86fmin and X86fmax
4341multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
4342 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper79011a62016-07-26 08:06:18 +00004343 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004344 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4345 (ins _.FRC:$src1, _.FRC:$src2),
4346 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4347 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004348 itins.rr> {
4349 let isCommutable = 1;
4350 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004351 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4352 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4353 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4354 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4355 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4356 }
4357}
4358defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
4359 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4360 EVEX_CD8<32, CD8VT1>;
4361
4362defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
4363 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4364 EVEX_CD8<64, CD8VT1>;
4365
4366defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
4367 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4368 EVEX_CD8<32, CD8VT1>;
4369
4370defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
4371 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4372 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004373
Craig Topper375aa902016-12-19 00:42:28 +00004374multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004375 X86VectorVTInfo _, OpndItins itins,
4376 bit IsCommutable> {
Craig Topper375aa902016-12-19 00:42:28 +00004377 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004378 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4379 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4380 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004381 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
4382 IsCommutable>, EVEX_4V;
Craig Topper375aa902016-12-19 00:42:28 +00004383 let mayLoad = 1 in {
4384 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4385 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4386 "$src2, $src1", "$src1, $src2",
4387 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
4388 EVEX_4V;
4389 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4390 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4391 "${src2}"##_.BroadcastStr##", $src1",
4392 "$src1, ${src2}"##_.BroadcastStr,
4393 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4394 (_.ScalarLdFrag addr:$src2)))),
4395 itins.rm>, EVEX_4V, EVEX_B;
4396 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004397 }
Robert Khasanov595e5982014-10-29 15:43:02 +00004398}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004399
Craig Topper375aa902016-12-19 00:42:28 +00004400multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004401 X86VectorVTInfo _> {
4402 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004403 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4404 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
4405 "$rc, $src2, $src1", "$src1, $src2, $rc",
4406 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
4407 EVEX_4V, EVEX_B, EVEX_RC;
4408}
4409
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004410
Craig Topper375aa902016-12-19 00:42:28 +00004411multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004412 X86VectorVTInfo _> {
4413 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004414 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4415 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4416 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
4417 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
4418 EVEX_4V, EVEX_B;
4419}
4420
Craig Topper375aa902016-12-19 00:42:28 +00004421multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004422 Predicate prd, SizeItins itins,
4423 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00004424 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004425 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00004426 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004427 EVEX_CD8<32, CD8VF>;
4428 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00004429 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004430 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00004431 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004432
Robert Khasanov595e5982014-10-29 15:43:02 +00004433 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00004434 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004435 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004436 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004437 EVEX_CD8<32, CD8VF>;
4438 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004439 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004440 EVEX_CD8<32, CD8VF>;
4441 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004442 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004443 EVEX_CD8<64, CD8VF>;
4444 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004445 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004446 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004447 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004448}
4449
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004450multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004451 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004452 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004453 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004454 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4455}
4456
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004457multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004458 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004459 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004460 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004461 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4462}
4463
Craig Topper9433f972016-08-02 06:16:53 +00004464defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
4465 SSE_ALU_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004466 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004467defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
4468 SSE_MUL_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004469 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004470defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004471 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004472defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004473 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004474defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
4475 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004476 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004477defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
4478 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004479 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00004480let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00004481 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
4482 SSE_ALU_ITINS_P, 1>;
4483 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
4484 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00004485}
Craig Topper375aa902016-12-19 00:42:28 +00004486defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004487 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004488defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004489 SSE_ALU_ITINS_P, 0>;
Craig Topper375aa902016-12-19 00:42:28 +00004490defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004491 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004492defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004493 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004494
Craig Topper8f6827c2016-08-31 05:37:52 +00004495// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00004496multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
4497 X86VectorVTInfo _, Predicate prd> {
4498let Predicates = [prd] in {
4499 // Masked register-register logical operations.
4500 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4501 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4502 _.RC:$src0)),
4503 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
4504 _.RC:$src1, _.RC:$src2)>;
4505 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4506 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4507 _.ImmAllZerosV)),
4508 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
4509 _.RC:$src2)>;
4510 // Masked register-memory logical operations.
4511 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4512 (bitconvert (_.i64VT (OpNode _.RC:$src1,
4513 (load addr:$src2)))),
4514 _.RC:$src0)),
4515 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
4516 _.RC:$src1, addr:$src2)>;
4517 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4518 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
4519 _.ImmAllZerosV)),
4520 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
4521 addr:$src2)>;
4522 // Register-broadcast logical operations.
4523 def : Pat<(_.i64VT (OpNode _.RC:$src1,
4524 (bitconvert (_.VT (X86VBroadcast
4525 (_.ScalarLdFrag addr:$src2)))))),
4526 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
4527 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4528 (bitconvert
4529 (_.i64VT (OpNode _.RC:$src1,
4530 (bitconvert (_.VT
4531 (X86VBroadcast
4532 (_.ScalarLdFrag addr:$src2))))))),
4533 _.RC:$src0)),
4534 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
4535 _.RC:$src1, addr:$src2)>;
4536 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4537 (bitconvert
4538 (_.i64VT (OpNode _.RC:$src1,
4539 (bitconvert (_.VT
4540 (X86VBroadcast
4541 (_.ScalarLdFrag addr:$src2))))))),
4542 _.ImmAllZerosV)),
4543 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
4544 _.RC:$src1, addr:$src2)>;
4545}
Craig Topper8f6827c2016-08-31 05:37:52 +00004546}
4547
Craig Topper45d65032016-09-02 05:29:13 +00004548multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
4549 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
4550 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
4551 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
4552 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
4553 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
4554 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00004555}
4556
Craig Topper45d65032016-09-02 05:29:13 +00004557defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
4558defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
4559defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
4560defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
4561
Craig Topper2baef8f2016-12-18 04:17:00 +00004562let Predicates = [HasVLX,HasDQI] in {
Craig Topperd3295c62016-12-17 19:26:00 +00004563 // Use packed logical operations for scalar ops.
4564 def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)),
4565 (COPY_TO_REGCLASS (VANDPDZ128rr
4566 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4567 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4568 def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)),
4569 (COPY_TO_REGCLASS (VORPDZ128rr
4570 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4571 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4572 def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)),
4573 (COPY_TO_REGCLASS (VXORPDZ128rr
4574 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4575 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4576 def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)),
4577 (COPY_TO_REGCLASS (VANDNPDZ128rr
4578 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4579 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4580
4581 def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)),
4582 (COPY_TO_REGCLASS (VANDPSZ128rr
4583 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4584 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4585 def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)),
4586 (COPY_TO_REGCLASS (VORPSZ128rr
4587 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4588 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4589 def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)),
4590 (COPY_TO_REGCLASS (VXORPSZ128rr
4591 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4592 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4593 def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)),
4594 (COPY_TO_REGCLASS (VANDNPSZ128rr
4595 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4596 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4597}
4598
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004599multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
4600 X86VectorVTInfo _> {
4601 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4602 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4603 "$src2, $src1", "$src1, $src2",
4604 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004605 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4606 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4607 "$src2, $src1", "$src1, $src2",
4608 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
4609 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4610 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4611 "${src2}"##_.BroadcastStr##", $src1",
4612 "$src1, ${src2}"##_.BroadcastStr,
4613 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4614 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
4615 EVEX_4V, EVEX_B;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004616}
4617
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004618multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
4619 X86VectorVTInfo _> {
4620 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4621 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4622 "$src2, $src1", "$src1, $src2",
4623 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00004624 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4625 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4626 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00004627 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00004628 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4629 (i32 FROUND_CURRENT))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004630}
4631
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004632multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00004633 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004634 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
4635 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00004636 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004637 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
4638 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004639 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
4640 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004641 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004642 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
4643 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004644 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
4645
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004646 // Define only if AVX512VL feature is present.
4647 let Predicates = [HasVLX] in {
4648 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
4649 EVEX_V128, EVEX_CD8<32, CD8VF>;
4650 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
4651 EVEX_V256, EVEX_CD8<32, CD8VF>;
4652 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
4653 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4654 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
4655 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4656 }
4657}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004658defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004659
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004660//===----------------------------------------------------------------------===//
4661// AVX-512 VPTESTM instructions
4662//===----------------------------------------------------------------------===//
4663
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004664multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
4665 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00004666 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004667 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
4668 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4669 "$src2, $src1", "$src1, $src2",
4670 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
4671 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004672 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4673 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4674 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00004675 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004676 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
4677 EVEX_4V,
4678 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004679}
4680
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004681multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4682 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004683 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4684 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4685 "${src2}"##_.BroadcastStr##", $src1",
4686 "$src1, ${src2}"##_.BroadcastStr,
4687 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
4688 (_.ScalarLdFrag addr:$src2))))>,
4689 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004690}
Igor Bregerfca0a342016-01-28 13:19:25 +00004691
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004692// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00004693multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
4694 X86VectorVTInfo _, string Suffix> {
4695 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
4696 (_.KVT (COPY_TO_REGCLASS
4697 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004698 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004699 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004700 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004701 _.RC:$src2, _.SubRegIdx)),
4702 _.KRC))>;
4703}
4704
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004705multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004706 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004707 let Predicates = [HasAVX512] in
4708 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
4709 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4710
4711 let Predicates = [HasAVX512, HasVLX] in {
4712 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
4713 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4714 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
4715 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4716 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004717 let Predicates = [HasAVX512, NoVLX] in {
4718 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
4719 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004720 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004721}
4722
4723multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4724 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004725 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004726 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004727 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004728}
4729
4730multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
4731 SDNode OpNode> {
4732 let Predicates = [HasBWI] in {
4733 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
4734 EVEX_V512, VEX_W;
4735 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
4736 EVEX_V512;
4737 }
4738 let Predicates = [HasVLX, HasBWI] in {
4739
4740 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
4741 EVEX_V256, VEX_W;
4742 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
4743 EVEX_V128, VEX_W;
4744 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
4745 EVEX_V256;
4746 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
4747 EVEX_V128;
4748 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004749
Igor Bregerfca0a342016-01-28 13:19:25 +00004750 let Predicates = [HasAVX512, NoVLX] in {
4751 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
4752 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
4753 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
4754 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004755 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004756
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004757}
4758
4759multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
4760 SDNode OpNode> :
4761 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
4762 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
4763
4764defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
4765defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004766
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004767
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004768//===----------------------------------------------------------------------===//
4769// AVX-512 Shift instructions
4770//===----------------------------------------------------------------------===//
4771multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00004772 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004773 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00004774 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004775 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004776 "$src2, $src1", "$src1, $src2",
4777 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004778 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00004779 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004780 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004781 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004782 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
4783 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004784 SSE_INTSHIFT_ITINS_P.rm>;
Craig Topper05948fb2016-08-02 05:11:15 +00004785 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004786}
4787
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004788multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
4789 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004790 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004791 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
4792 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
4793 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
4794 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004795 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004796}
4797
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004798multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004799 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004800 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00004801 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004802 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4803 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
4804 "$src2, $src1", "$src1, $src2",
4805 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004806 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004807 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4808 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
4809 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00004810 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004811 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004812 EVEX_4V;
Craig Topper05948fb2016-08-02 05:11:15 +00004813 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004814}
4815
Cameron McInally5fb084e2014-12-11 17:13:05 +00004816multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004817 ValueType SrcVT, PatFrag bc_frag,
4818 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
4819 let Predicates = [prd] in
4820 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4821 VTInfo.info512>, EVEX_V512,
4822 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
4823 let Predicates = [prd, HasVLX] in {
4824 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4825 VTInfo.info256>, EVEX_V256,
4826 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4827 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4828 VTInfo.info128>, EVEX_V128,
4829 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4830 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004831}
4832
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004833multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4834 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004835 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004836 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004837 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004838 avx512vl_i64_info, HasAVX512>, VEX_W;
4839 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4840 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004841}
4842
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004843multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4844 string OpcodeStr, SDNode OpNode,
4845 AVX512VLVectorVTInfo VTInfo> {
4846 let Predicates = [HasAVX512] in
4847 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4848 VTInfo.info512>,
4849 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4850 VTInfo.info512>, EVEX_V512;
4851 let Predicates = [HasAVX512, HasVLX] in {
4852 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4853 VTInfo.info256>,
4854 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4855 VTInfo.info256>, EVEX_V256;
4856 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4857 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004858 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004859 VTInfo.info128>, EVEX_V128;
4860 }
4861}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004862
Michael Liao66233b72015-08-06 09:06:20 +00004863multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004864 Format ImmFormR, Format ImmFormM,
4865 string OpcodeStr, SDNode OpNode> {
4866 let Predicates = [HasBWI] in
4867 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4868 v32i16_info>, EVEX_V512;
4869 let Predicates = [HasVLX, HasBWI] in {
4870 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4871 v16i16x_info>, EVEX_V256;
4872 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4873 v8i16x_info>, EVEX_V128;
4874 }
4875}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004876
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004877multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4878 Format ImmFormR, Format ImmFormM,
4879 string OpcodeStr, SDNode OpNode> {
4880 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4881 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4882 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4883 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4884}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004885
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004886defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004887 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004888
4889defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004890 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004891
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004892defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004893 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004894
Michael Zuckerman298a6802016-01-13 12:39:33 +00004895defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004896defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004897
4898defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4899defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4900defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004901
4902//===-------------------------------------------------------------------===//
4903// Variable Bit Shifts
4904//===-------------------------------------------------------------------===//
4905multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004906 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004907 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004908 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4909 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4910 "$src2, $src1", "$src1, $src2",
4911 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004912 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004913 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4914 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4915 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004916 (_.VT (OpNode _.RC:$src1,
4917 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004918 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004919 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper05948fb2016-08-02 05:11:15 +00004920 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004921}
4922
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004923multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4924 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004925 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004926 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4927 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4928 "${src2}"##_.BroadcastStr##", $src1",
4929 "$src1, ${src2}"##_.BroadcastStr,
4930 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4931 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004932 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004933 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4934}
Cameron McInally5fb084e2014-12-11 17:13:05 +00004935multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4936 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004937 let Predicates = [HasAVX512] in
4938 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4939 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4940
4941 let Predicates = [HasAVX512, HasVLX] in {
4942 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4943 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4944 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4945 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4946 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004947}
4948
4949multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4950 SDNode OpNode> {
4951 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004952 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004953 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004954 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004955}
4956
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004957// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Breger7b46b4e2015-12-23 08:06:50 +00004958multiclass avx512_var_shift_w_lowering<AVX512VLVectorVTInfo _, SDNode OpNode> {
4959 let Predicates = [HasBWI, NoVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004960 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004961 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004962 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004963 (!cast<Instruction>(NAME#"WZrr")
4964 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4965 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4966 sub_ymm)>;
4967
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004968 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004969 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004970 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004971 (!cast<Instruction>(NAME#"WZrr")
4972 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4973 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4974 sub_xmm)>;
4975 }
4976}
4977
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004978multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4979 SDNode OpNode> {
4980 let Predicates = [HasBWI] in
4981 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4982 EVEX_V512, VEX_W;
4983 let Predicates = [HasVLX, HasBWI] in {
4984
4985 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4986 EVEX_V256, VEX_W;
4987 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4988 EVEX_V128, VEX_W;
4989 }
4990}
4991
4992defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004993 avx512_var_shift_w<0x12, "vpsllvw", shl>,
4994 avx512_var_shift_w_lowering<avx512vl_i16_info, shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00004995
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004996defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004997 avx512_var_shift_w<0x11, "vpsravw", sra>,
4998 avx512_var_shift_w_lowering<avx512vl_i16_info, sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00004999
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005000defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00005001 avx512_var_shift_w<0x10, "vpsrlvw", srl>,
5002 avx512_var_shift_w_lowering<avx512vl_i16_info, srl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005003defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
5004defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005005
Craig Topper05629d02016-07-24 07:32:45 +00005006// Special handing for handling VPSRAV intrinsics.
5007multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
5008 list<Predicate> p> {
5009 let Predicates = p in {
5010 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
5011 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
5012 _.RC:$src2)>;
5013 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
5014 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
5015 _.RC:$src1, addr:$src2)>;
5016 let AddedComplexity = 20 in {
5017 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5018 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
5019 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
5020 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
5021 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5022 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5023 _.RC:$src0)),
5024 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
5025 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
5026 }
5027 let AddedComplexity = 30 in {
5028 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5029 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
5030 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
5031 _.RC:$src1, _.RC:$src2)>;
5032 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5033 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5034 _.ImmAllZerosV)),
5035 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
5036 _.RC:$src1, addr:$src2)>;
5037 }
5038 }
5039}
5040
5041multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
5042 list<Predicate> p> :
5043 avx512_var_shift_int_lowering<InstrStr, _, p> {
5044 let Predicates = p in {
5045 def : Pat<(_.VT (X86vsrav _.RC:$src1,
5046 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
5047 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
5048 _.RC:$src1, addr:$src2)>;
5049 let AddedComplexity = 20 in
5050 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5051 (X86vsrav _.RC:$src1,
5052 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5053 _.RC:$src0)),
5054 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
5055 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
5056 let AddedComplexity = 30 in
5057 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5058 (X86vsrav _.RC:$src1,
5059 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5060 _.ImmAllZerosV)),
5061 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
5062 _.RC:$src1, addr:$src2)>;
5063 }
5064}
5065
5066defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
5067defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
5068defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
5069defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
5070defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
5071defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
5072defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
5073defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
5074defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
5075
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005076//===-------------------------------------------------------------------===//
5077// 1-src variable permutation VPERMW/D/Q
5078//===-------------------------------------------------------------------===//
5079multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
5080 AVX512VLVectorVTInfo _> {
5081 let Predicates = [HasAVX512] in
5082 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5083 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
5084
5085 let Predicates = [HasAVX512, HasVLX] in
5086 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5087 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5088}
5089
5090multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
5091 string OpcodeStr, SDNode OpNode,
5092 AVX512VLVectorVTInfo VTInfo> {
5093 let Predicates = [HasAVX512] in
5094 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5095 VTInfo.info512>,
5096 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5097 VTInfo.info512>, EVEX_V512;
5098 let Predicates = [HasAVX512, HasVLX] in
5099 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5100 VTInfo.info256>,
5101 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5102 VTInfo.info256>, EVEX_V256;
5103}
5104
Michael Zuckermand9cac592016-01-19 17:07:43 +00005105multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
5106 Predicate prd, SDNode OpNode,
5107 AVX512VLVectorVTInfo _> {
5108 let Predicates = [prd] in
5109 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5110 EVEX_V512 ;
5111 let Predicates = [HasVLX, prd] in {
5112 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5113 EVEX_V256 ;
5114 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
5115 EVEX_V128 ;
5116 }
5117}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005118
Michael Zuckermand9cac592016-01-19 17:07:43 +00005119defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
5120 avx512vl_i16_info>, VEX_W;
5121defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
5122 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005123
5124defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
5125 avx512vl_i32_info>;
5126defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
5127 avx512vl_i64_info>, VEX_W;
5128defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
5129 avx512vl_f32_info>;
5130defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
5131 avx512vl_f64_info>, VEX_W;
5132
5133defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
5134 X86VPermi, avx512vl_i64_info>,
5135 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
5136defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
5137 X86VPermi, avx512vl_f64_info>,
5138 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00005139//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005140// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00005141//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005142
Igor Breger78741a12015-10-04 07:20:41 +00005143multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
5144 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
5145 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
5146 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
5147 "$src2, $src1", "$src1, $src2",
5148 (_.VT (OpNode _.RC:$src1,
5149 (Ctrl.VT Ctrl.RC:$src2)))>,
5150 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00005151 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5152 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
5153 "$src2, $src1", "$src1, $src2",
5154 (_.VT (OpNode
5155 _.RC:$src1,
5156 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
5157 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
5158 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5159 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5160 "${src2}"##_.BroadcastStr##", $src1",
5161 "$src1, ${src2}"##_.BroadcastStr,
5162 (_.VT (OpNode
5163 _.RC:$src1,
5164 (Ctrl.VT (X86VBroadcast
5165 (Ctrl.ScalarLdFrag addr:$src2)))))>,
5166 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005167}
5168
5169multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
5170 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5171 let Predicates = [HasAVX512] in {
5172 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
5173 Ctrl.info512>, EVEX_V512;
5174 }
5175 let Predicates = [HasAVX512, HasVLX] in {
5176 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
5177 Ctrl.info128>, EVEX_V128;
5178 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
5179 Ctrl.info256>, EVEX_V256;
5180 }
5181}
5182
5183multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
5184 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5185
5186 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
5187 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
5188 X86VPermilpi, _>,
5189 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005190}
5191
Craig Topper05948fb2016-08-02 05:11:15 +00005192let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00005193defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
5194 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00005195let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00005196defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
5197 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005198//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005199// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
5200//===----------------------------------------------------------------------===//
5201
5202defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00005203 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005204 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
5205defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005206 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005207defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005208 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00005209
Elena Demikhovsky55a99742015-06-22 13:00:42 +00005210multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5211 let Predicates = [HasBWI] in
5212 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
5213
5214 let Predicates = [HasVLX, HasBWI] in {
5215 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
5216 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
5217 }
5218}
5219
5220defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
5221
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005222//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00005223// Move Low to High and High to Low packed FP Instructions
5224//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005225def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
5226 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005227 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005228 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
5229 IIC_SSE_MOV_LH>, EVEX_4V;
5230def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
5231 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005232 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005233 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
5234 IIC_SSE_MOV_LH>, EVEX_4V;
5235
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005236let Predicates = [HasAVX512] in {
5237 // MOVLHPS patterns
5238 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5239 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
5240 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5241 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005242
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005243 // MOVHLPS patterns
5244 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
5245 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
5246}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005247
5248//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00005249// VMOVHPS/PD VMOVLPS Instructions
5250// All patterns was taken from SSS implementation.
5251//===----------------------------------------------------------------------===//
5252multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
5253 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00005254 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
5255 (ins _.RC:$src1, f64mem:$src2),
5256 !strconcat(OpcodeStr,
5257 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5258 [(set _.RC:$dst,
5259 (OpNode _.RC:$src1,
5260 (_.VT (bitconvert
5261 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
5262 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005263}
5264
5265defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
5266 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5267defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
5268 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5269defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
5270 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5271defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
5272 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5273
5274let Predicates = [HasAVX512] in {
5275 // VMOVHPS patterns
5276 def : Pat<(X86Movlhps VR128X:$src1,
5277 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
5278 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5279 def : Pat<(X86Movlhps VR128X:$src1,
5280 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
5281 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5282 // VMOVHPD patterns
5283 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5284 (scalar_to_vector (loadf64 addr:$src2)))),
5285 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5286 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5287 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
5288 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5289 // VMOVLPS patterns
5290 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5291 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5292 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5293 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5294 // VMOVLPD patterns
5295 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5296 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5297 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5298 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5299 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
5300 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
5301 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5302}
5303
Igor Bregerb6b27af2015-11-10 07:09:07 +00005304def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
5305 (ins f64mem:$dst, VR128X:$src),
5306 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005307 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005308 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
5309 (bc_v2f64 (v4f32 VR128X:$src))),
5310 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5311 EVEX, EVEX_CD8<32, CD8VT2>;
5312def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
5313 (ins f64mem:$dst, VR128X:$src),
5314 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005315 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005316 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
5317 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5318 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
5319def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
5320 (ins f64mem:$dst, VR128X:$src),
5321 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005322 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005323 (iPTR 0))), addr:$dst)],
5324 IIC_SSE_MOV_LH>,
5325 EVEX, EVEX_CD8<32, CD8VT2>;
5326def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
5327 (ins f64mem:$dst, VR128X:$src),
5328 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005329 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005330 (iPTR 0))), addr:$dst)],
5331 IIC_SSE_MOV_LH>,
5332 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00005333
Igor Bregerb6b27af2015-11-10 07:09:07 +00005334let Predicates = [HasAVX512] in {
5335 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00005336 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005337 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
5338 (iPTR 0))), addr:$dst),
5339 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
5340 // VMOVLPS patterns
5341 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
5342 addr:$src1),
5343 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5344 def : Pat<(store (v4i32 (X86Movlps
5345 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
5346 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5347 // VMOVLPD patterns
5348 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5349 addr:$src1),
5350 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5351 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5352 addr:$src1),
5353 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5354}
5355//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005356// FMA - Fused Multiply Operations
5357//
Adam Nemet26371ce2014-10-24 00:02:55 +00005358
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005359multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005360 X86VectorVTInfo _, string Suff> {
5361 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +00005362 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005363 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00005364 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005365 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00005366 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005367
Craig Toppere1cac152016-06-07 07:27:54 +00005368 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5369 (ins _.RC:$src2, _.MemOp:$src3),
5370 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005371 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005372 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005373
Craig Toppere1cac152016-06-07 07:27:54 +00005374 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5375 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5376 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5377 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00005378 (OpNode _.RC:$src2,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005379 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005380 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005381 }
Craig Topper318e40b2016-07-25 07:20:31 +00005382
5383 // Additional pattern for folding broadcast nodes in other orders.
5384 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5385 (OpNode _.RC:$src1, _.RC:$src2,
5386 (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
5387 _.RC:$src1)),
5388 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5389 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005390}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005391
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005392multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005393 X86VectorVTInfo _, string Suff> {
5394 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005395 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005396 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5397 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005398 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005399 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005400}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005401
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005402multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005403 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5404 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005405 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005406 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5407 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5408 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005409 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005410 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005411 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005412 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005413 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005414 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005415 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005416}
5417
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005418multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005419 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005420 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005421 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005422 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005423 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005424}
5425
5426defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
5427defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
5428defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
5429defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
5430defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
5431defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
5432
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005433
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005434multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005435 X86VectorVTInfo _, string Suff> {
5436 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005437 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5438 (ins _.RC:$src2, _.RC:$src3),
5439 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005440 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005441 AVX512FMA3Base;
5442
Craig Toppere1cac152016-06-07 07:27:54 +00005443 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5444 (ins _.RC:$src2, _.MemOp:$src3),
5445 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005446 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005447 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005448
Craig Toppere1cac152016-06-07 07:27:54 +00005449 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5450 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5451 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5452 "$src2, ${src3}"##_.BroadcastStr,
5453 (_.VT (OpNode _.RC:$src2,
5454 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005455 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005456 }
Craig Topper318e40b2016-07-25 07:20:31 +00005457
5458 // Additional patterns for folding broadcast nodes in other orders.
5459 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5460 _.RC:$src2, _.RC:$src1)),
5461 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mb) _.RC:$src1,
5462 _.RC:$src2, addr:$src3)>;
5463 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5464 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5465 _.RC:$src2, _.RC:$src1),
5466 _.RC:$src1)),
5467 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5468 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
5469 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5470 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5471 _.RC:$src2, _.RC:$src1),
5472 _.ImmAllZerosV)),
5473 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbkz) _.RC:$src1,
5474 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005475}
5476
5477multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005478 X86VectorVTInfo _, string Suff> {
5479 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005480 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5481 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5482 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005483 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005484 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005485}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005486
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005487multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005488 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5489 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005490 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005491 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5492 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5493 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005494 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005495 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005496 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005497 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005498 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005499 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005500 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005501}
5502
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005503multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005504 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005505 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005506 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005507 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005508 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005509}
5510
5511defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
5512defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
5513defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
5514defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
5515defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
5516defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
5517
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005518multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005519 X86VectorVTInfo _, string Suff> {
5520 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005521 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005522 (ins _.RC:$src2, _.RC:$src3),
5523 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005524 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005525 AVX512FMA3Base;
5526
Craig Toppere1cac152016-06-07 07:27:54 +00005527 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005528 (ins _.RC:$src2, _.MemOp:$src3),
5529 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005530 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src3), _.RC:$src2)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005531 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005532
Craig Toppere1cac152016-06-07 07:27:54 +00005533 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005534 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5535 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5536 "$src2, ${src3}"##_.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00005537 (_.VT (OpNode _.RC:$src1,
Craig Topper6bcbf532016-07-25 07:20:28 +00005538 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper5f2441d2016-08-13 06:48:39 +00005539 _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005540 }
Craig Topper318e40b2016-07-25 07:20:31 +00005541
5542 // Additional patterns for folding broadcast nodes in other orders.
5543 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5544 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5545 _.RC:$src1, _.RC:$src2),
5546 _.RC:$src1)),
5547 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5548 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005549}
5550
5551multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005552 X86VectorVTInfo _, string Suff> {
5553 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005554 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005555 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5556 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Toppereafdbec2016-08-13 06:48:41 +00005557 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005558 AVX512FMA3Base, EVEX_B, EVEX_RC;
5559}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005560
5561multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005562 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5563 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005564 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005565 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5566 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5567 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005568 }
5569 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005570 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005571 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005572 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005573 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5574 }
5575}
5576
5577multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005578 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005579 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005580 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005581 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005582 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005583}
5584
5585defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
5586defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
5587defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
5588defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
5589defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
5590defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005591
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005592// Scalar FMA
5593let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00005594multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5595 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
5596 dag RHS_r, dag RHS_m > {
5597 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5598 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005599 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005600
Craig Toppere1cac152016-06-07 07:27:54 +00005601 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5602 (ins _.RC:$src2, _.ScalarMemOp:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005603 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00005604
5605 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5606 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Toppereafdbec2016-08-13 06:48:41 +00005607 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
Igor Breger15820b02015-07-01 13:24:28 +00005608 AVX512FMA3Base, EVEX_B, EVEX_RC;
5609
Craig Toppereafdbec2016-08-13 06:48:41 +00005610 let isCodeGenOnly = 1, isCommutable = 1 in {
Igor Breger15820b02015-07-01 13:24:28 +00005611 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
5612 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
5613 !strconcat(OpcodeStr,
5614 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5615 [RHS_r]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005616 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
5617 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
5618 !strconcat(OpcodeStr,
5619 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5620 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00005621 }// isCodeGenOnly = 1
5622}
5623}// Constraints = "$src1 = $dst"
5624
5625multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00005626 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
5627 SDNode OpNodeRnds3, X86VectorVTInfo _ , string SUFF> {
Igor Breger15820b02015-07-01 13:24:28 +00005628
Craig Topper2dca3b22016-07-24 08:26:38 +00005629 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005630 // Operands for intrinsic are in 123 order to preserve passthu
5631 // semantics.
5632 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 FROUND_CURRENT))),
5633 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005634 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005635 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
Igor Breger15820b02015-07-01 13:24:28 +00005636 (i32 imm:$rc))),
5637 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5638 _.FRC:$src3))),
5639 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5640 (_.ScalarLdFrag addr:$src3))))>;
5641
Craig Topper2dca3b22016-07-24 08:26:38 +00005642 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005643 (_.VT (OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
5644 (_.VT (OpNodeRnds3 _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00005645 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005646 _.RC:$src1, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005647 (_.VT ( OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005648 (i32 imm:$rc))),
5649 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
5650 _.FRC:$src1))),
5651 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
5652 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
5653
Craig Topper2dca3b22016-07-24 08:26:38 +00005654 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005655 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
5656 (_.VT (OpNodeRnds1 _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005657 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005658 _.RC:$src2, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005659 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00005660 (i32 imm:$rc))),
5661 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
5662 _.FRC:$src2))),
5663 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
5664 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
5665}
5666
5667multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00005668 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
5669 SDNode OpNodeRnds3> {
Igor Breger15820b02015-07-01 13:24:28 +00005670 let Predicates = [HasAVX512] in {
5671 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00005672 OpNodeRnds1, OpNodeRnds3, f32x_info, "SS">,
5673 EVEX_CD8<32, CD8VT1>, VEX_LIG;
Igor Breger15820b02015-07-01 13:24:28 +00005674 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00005675 OpNodeRnds1, OpNodeRnds3, f64x_info, "SD">,
5676 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
Igor Breger15820b02015-07-01 13:24:28 +00005677 }
5678}
5679
Craig Toppera55b4832016-12-09 06:42:28 +00005680defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnds1,
5681 X86FmaddRnds3>;
5682defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnds1,
5683 X86FmsubRnds3>;
5684defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd,
5685 X86FnmaddRnds1, X86FnmaddRnds3>;
5686defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub,
5687 X86FnmsubRnds1, X86FnmsubRnds3>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005688
5689//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00005690// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
5691//===----------------------------------------------------------------------===//
5692let Constraints = "$src1 = $dst" in {
5693multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
5694 X86VectorVTInfo _> {
5695 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5696 (ins _.RC:$src2, _.RC:$src3),
5697 OpcodeStr, "$src3, $src2", "$src2, $src3",
5698 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
5699 AVX512FMA3Base;
5700
Craig Toppere1cac152016-06-07 07:27:54 +00005701 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5702 (ins _.RC:$src2, _.MemOp:$src3),
5703 OpcodeStr, "$src3, $src2", "$src2, $src3",
5704 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
5705 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00005706
Craig Toppere1cac152016-06-07 07:27:54 +00005707 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5708 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5709 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5710 !strconcat("$src2, ${src3}", _.BroadcastStr ),
5711 (OpNode _.RC:$src1,
5712 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
5713 AVX512FMA3Base, EVEX_B;
Asaf Badouh655822a2016-01-25 11:14:24 +00005714}
5715} // Constraints = "$src1 = $dst"
5716
5717multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
5718 AVX512VLVectorVTInfo _> {
5719 let Predicates = [HasIFMA] in {
5720 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
5721 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
5722 }
5723 let Predicates = [HasVLX, HasIFMA] in {
5724 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
5725 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
5726 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
5727 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5728 }
5729}
5730
5731defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
5732 avx512vl_i64_info>, VEX_W;
5733defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
5734 avx512vl_i64_info>, VEX_W;
5735
5736//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005737// AVX-512 Scalar convert from sign integer to float/double
5738//===----------------------------------------------------------------------===//
5739
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005740multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
5741 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5742 PatFrag ld_frag, string asm> {
5743 let hasSideEffects = 0 in {
5744 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
5745 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005746 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005747 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005748 let mayLoad = 1 in
5749 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
5750 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005751 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005752 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005753 } // hasSideEffects = 0
5754 let isCodeGenOnly = 1 in {
5755 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5756 (ins DstVT.RC:$src1, SrcRC:$src2),
5757 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5758 [(set DstVT.RC:$dst,
5759 (OpNode (DstVT.VT DstVT.RC:$src1),
5760 SrcRC:$src2,
5761 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5762
5763 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
5764 (ins DstVT.RC:$src1, x86memop:$src2),
5765 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5766 [(set DstVT.RC:$dst,
5767 (OpNode (DstVT.VT DstVT.RC:$src1),
5768 (ld_frag addr:$src2),
5769 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5770 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005771}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00005772
Igor Bregerabe4a792015-06-14 12:44:55 +00005773multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005774 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00005775 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5776 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005777 !strconcat(asm,
5778 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00005779 [(set DstVT.RC:$dst,
5780 (OpNode (DstVT.VT DstVT.RC:$src1),
5781 SrcRC:$src2,
5782 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
5783}
5784
5785multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005786 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5787 PatFrag ld_frag, string asm> {
5788 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
5789 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
5790 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00005791}
5792
Andrew Trick15a47742013-10-09 05:11:10 +00005793let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00005794defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005795 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
5796 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005797defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005798 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
5799 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005800defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005801 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
5802 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005803defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005804 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
5805 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005806
Craig Topper8f85ad12016-11-14 02:46:58 +00005807def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
5808 (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5809def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
5810 (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5811
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005812def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
5813 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5814def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005815 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005816def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
5817 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5818def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005819 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005820
5821def : Pat<(f32 (sint_to_fp GR32:$src)),
5822 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5823def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005824 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005825def : Pat<(f64 (sint_to_fp GR32:$src)),
5826 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5827def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005828 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
5829
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005830defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005831 v4f32x_info, i32mem, loadi32,
5832 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005833defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005834 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
5835 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005836defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005837 i32mem, loadi32, "cvtusi2sd{l}">,
5838 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005839defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005840 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
5841 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005842
Craig Topper8f85ad12016-11-14 02:46:58 +00005843def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
5844 (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5845def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
5846 (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5847
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005848def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
5849 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5850def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
5851 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5852def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
5853 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5854def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
5855 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5856
5857def : Pat<(f32 (uint_to_fp GR32:$src)),
5858 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5859def : Pat<(f32 (uint_to_fp GR64:$src)),
5860 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
5861def : Pat<(f64 (uint_to_fp GR32:$src)),
5862 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5863def : Pat<(f64 (uint_to_fp GR64:$src)),
5864 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00005865}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005866
5867//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005868// AVX-512 Scalar convert from float/double to integer
5869//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005870multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
5871 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00005872 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005873 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005874 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005875 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
5876 EVEX, VEX_LIG;
5877 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
5878 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005879 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005880 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005881 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.ScalarMemOp:$src),
5882 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005883 [(set DstVT.RC:$dst, (OpNode
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005884 (SrcVT.VT (scalar_to_vector (SrcVT.ScalarLdFrag addr:$src))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005885 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005886 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005887 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005888}
Asaf Badouh2744d212015-09-20 14:31:19 +00005889
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005890// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005891defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005892 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005893 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005894defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005895 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005896 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005897defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005898 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005899 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005900defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005901 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005902 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005903defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005904 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005905 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005906defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005907 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005908 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005909defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005910 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005911 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005912defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005913 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005914 EVEX_CD8<64, CD8VT1>;
5915
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005916// The SSE version of these instructions are disabled for AVX512.
5917// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
5918let Predicates = [HasAVX512] in {
5919 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005920 (VCVTSS2SIZrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005921 def : Pat<(i32 (int_x86_sse_cvtss2si (sse_load_f32 addr:$src))),
5922 (VCVTSS2SIZrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005923 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005924 (VCVTSS2SI64Zrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005925 def : Pat<(i64 (int_x86_sse_cvtss2si64 (sse_load_f32 addr:$src))),
5926 (VCVTSS2SI64Zrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005927 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005928 (VCVTSD2SIZrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005929 def : Pat<(i32 (int_x86_sse2_cvtsd2si (sse_load_f64 addr:$src))),
5930 (VCVTSD2SIZrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005931 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005932 (VCVTSD2SI64Zrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005933 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (sse_load_f64 addr:$src))),
5934 (VCVTSD2SI64Zrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005935} // HasAVX512
5936
Craig Topperac941b92016-09-25 16:33:53 +00005937let Predicates = [HasAVX512] in {
5938 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, GR32:$src2),
5939 (VCVTSI2SSZrr_Int VR128X:$src1, GR32:$src2)>;
5940 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, (loadi32 addr:$src2)),
5941 (VCVTSI2SSZrm_Int VR128X:$src1, addr:$src2)>;
5942 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, GR64:$src2),
5943 (VCVTSI642SSZrr_Int VR128X:$src1, GR64:$src2)>;
5944 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, (loadi64 addr:$src2)),
5945 (VCVTSI642SSZrm_Int VR128X:$src1, addr:$src2)>;
5946 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, GR32:$src2),
5947 (VCVTSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5948 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, (loadi32 addr:$src2)),
5949 (VCVTSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5950 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, GR64:$src2),
5951 (VCVTSI642SDZrr_Int VR128X:$src1, GR64:$src2)>;
5952 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, (loadi64 addr:$src2)),
5953 (VCVTSI642SDZrm_Int VR128X:$src1, addr:$src2)>;
5954 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2),
5955 (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5956 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)),
5957 (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5958} // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005959
Elad Cohen0c260102017-01-11 09:11:48 +00005960// Patterns used for matching vcvtsi2s{s,d} intrinsic sequences from clang
5961// which produce unnecessary vmovs{s,d} instructions
5962let Predicates = [HasAVX512] in {
5963def : Pat<(v4f32 (X86Movss
5964 (v4f32 VR128X:$dst),
5965 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR64:$src)))))),
5966 (VCVTSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
5967
5968def : Pat<(v4f32 (X86Movss
5969 (v4f32 VR128X:$dst),
5970 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR32:$src)))))),
5971 (VCVTSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
5972
5973def : Pat<(v2f64 (X86Movsd
5974 (v2f64 VR128X:$dst),
5975 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR64:$src)))))),
5976 (VCVTSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
5977
5978def : Pat<(v2f64 (X86Movsd
5979 (v2f64 VR128X:$dst),
5980 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR32:$src)))))),
5981 (VCVTSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
5982} // Predicates = [HasAVX512]
5983
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005984// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005985multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
5986 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00005987 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00005988let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005989 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005990 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5991 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Craig Topper0e473952016-09-07 04:46:15 +00005992 let hasSideEffects = 0 in
Igor Bregerc59b3a22016-08-03 10:58:05 +00005993 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005994 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5995 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005996 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005997 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005998 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005999 EVEX;
Simon Pilgrim916485c2016-08-18 11:22:22 +00006000
Igor Bregerc59b3a22016-08-03 10:58:05 +00006001 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
6002 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
6003 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
6004 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
6005 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00006006 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
6007 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006008
Craig Toppere1cac152016-06-07 07:27:54 +00006009 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00006010 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
6011 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6012 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
6013 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
6014 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
6015 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
6016 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
6017 (i32 FROUND_NO_EXC)))]>,
6018 EVEX,VEX_LIG , EVEX_B;
6019 let mayLoad = 1, hasSideEffects = 0 in
6020 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
6021 (ins _SrcRC.MemOp:$src),
6022 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6023 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00006024
Craig Toppere1cac152016-06-07 07:27:54 +00006025 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00006026} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006027}
6028
Asaf Badouh2744d212015-09-20 14:31:19 +00006029
Igor Bregerc59b3a22016-08-03 10:58:05 +00006030defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
6031 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006032 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006033defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
6034 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006035 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006036defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
6037 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006038 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006039defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
6040 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006041 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
6042
Igor Bregerc59b3a22016-08-03 10:58:05 +00006043defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
6044 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006045 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006046defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
6047 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006048 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006049defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
6050 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006051 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006052defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
6053 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006054 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
6055let Predicates = [HasAVX512] in {
6056 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006057 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00006058 def : Pat<(i32 (int_x86_sse_cvttss2si (sse_load_f32 addr:$src))),
6059 (VCVTTSS2SIZrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006060 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006061 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00006062 def : Pat<(i64 (int_x86_sse_cvttss2si64 (sse_load_f32 addr:$src))),
6063 (VCVTTSS2SI64Zrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006064 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006065 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00006066 def : Pat<(i32 (int_x86_sse2_cvttsd2si (sse_load_f64 addr:$src))),
6067 (VCVTTSD2SIZrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006068 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006069 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00006070 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (sse_load_f64 addr:$src))),
6071 (VCVTTSD2SI64Zrm_Int addr:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00006072} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006073//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006074// AVX-512 Convert form float to double and back
6075//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00006076multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6077 X86VectorVTInfo _Src, SDNode OpNode> {
6078 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006079 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006080 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006081 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00006082 (_Src.VT _Src.RC:$src2),
6083 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006084 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
6085 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006086 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006087 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006088 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006089 (_Src.VT (scalar_to_vector
Craig Toppera02e3942016-09-23 06:24:43 +00006090 (_Src.ScalarLdFrag addr:$src2))),
6091 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006092 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006093}
6094
Asaf Badouh2744d212015-09-20 14:31:19 +00006095// Scalar Coversion with SAE - suppress all exceptions
6096multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6097 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6098 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006099 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006100 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00006101 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006102 (_Src.VT _Src.RC:$src2),
6103 (i32 FROUND_NO_EXC)))>,
6104 EVEX_4V, VEX_LIG, EVEX_B;
6105}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006106
Asaf Badouh2744d212015-09-20 14:31:19 +00006107// Scalar Conversion with rounding control (RC)
6108multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6109 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6110 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006111 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006112 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00006113 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006114 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
6115 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
6116 EVEX_B, EVEX_RC;
6117}
Craig Toppera02e3942016-09-23 06:24:43 +00006118multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006119 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006120 X86VectorVTInfo _dst> {
6121 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006122 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006123 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006124 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>, XD;
Asaf Badouh2744d212015-09-20 14:31:19 +00006125 }
6126}
6127
Craig Toppera02e3942016-09-23 06:24:43 +00006128multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006129 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006130 X86VectorVTInfo _dst> {
6131 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006132 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006133 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006134 EVEX_CD8<32, CD8VT1>, XS;
Asaf Badouh2744d212015-09-20 14:31:19 +00006135 }
6136}
Craig Toppera02e3942016-09-23 06:24:43 +00006137defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Asaf Badouh2744d212015-09-20 14:31:19 +00006138 X86froundRnd, f64x_info, f32x_info>;
Craig Toppera02e3942016-09-23 06:24:43 +00006139defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Asaf Badouh2744d212015-09-20 14:31:19 +00006140 X86fpextRnd,f32x_info, f64x_info >;
6141
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006142def : Pat<(f64 (fpextend FR32X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006143 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00006144 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
6145 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006146def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Asaf Badouh2744d212015-09-20 14:31:19 +00006147 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
6148 Requires<[HasAVX512]>;
6149
6150def : Pat<(f64 (extloadf32 addr:$src)),
6151 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006152 Requires<[HasAVX512, OptForSize]>;
6153
Asaf Badouh2744d212015-09-20 14:31:19 +00006154def : Pat<(f64 (extloadf32 addr:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006155 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
Asaf Badouh2744d212015-09-20 14:31:19 +00006156 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
6157 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006158
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006159def : Pat<(f32 (fpround FR64X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006160 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00006161 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006162 Requires<[HasAVX512]>;
Elad Cohen0c260102017-01-11 09:11:48 +00006163
6164def : Pat<(v4f32 (X86Movss
6165 (v4f32 VR128X:$dst),
6166 (v4f32 (scalar_to_vector
6167 (f32 (fpround (f64 (extractelt VR128X:$src, (iPTR 0))))))))),
6168 (VCVTSD2SSZrr VR128X:$dst, VR128X:$src)>,
6169 Requires<[HasAVX512]>;
6170
6171def : Pat<(v2f64 (X86Movsd
6172 (v2f64 VR128X:$dst),
6173 (v2f64 (scalar_to_vector
6174 (f64 (fpextend (f32 (extractelt VR128X:$src, (iPTR 0))))))))),
6175 (VCVTSS2SDZrr VR128X:$dst, VR128X:$src)>,
6176 Requires<[HasAVX512]>;
6177
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006178//===----------------------------------------------------------------------===//
6179// AVX-512 Vector convert from signed/unsigned integer to float/double
6180// and from float/double to signed/unsigned integer
6181//===----------------------------------------------------------------------===//
6182
6183multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6184 X86VectorVTInfo _Src, SDNode OpNode,
6185 string Broadcast = _.BroadcastStr,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006186 string Alias = "", X86MemOperand MemOp = _Src.MemOp> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006187
6188 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6189 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
6190 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
6191
6192 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Coby Tayree97e9cf62016-11-20 17:09:56 +00006193 (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src",
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006194 (_.VT (OpNode (_Src.VT
6195 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
6196
6197 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006198 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006199 "${src}"##Broadcast, "${src}"##Broadcast,
6200 (_.VT (OpNode (_Src.VT
6201 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
6202 ))>, EVEX, EVEX_B;
6203}
6204// Coversion with SAE - suppress all exceptions
6205multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6206 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6207 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6208 (ins _Src.RC:$src), OpcodeStr,
6209 "{sae}, $src", "$src, {sae}",
6210 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
6211 (i32 FROUND_NO_EXC)))>,
6212 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006213}
6214
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006215// Conversion with rounding control (RC)
6216multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6217 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6218 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6219 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
6220 "$rc, $src", "$src, $rc",
6221 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
6222 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006223}
6224
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006225// Extend Float to Double
6226multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
6227 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006228 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006229 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
6230 X86vfpextRnd>, EVEX_V512;
6231 }
6232 let Predicates = [HasVLX] in {
6233 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006234 X86vfpext, "{1to2}", "", f64mem>, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006235 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006236 EVEX_V256;
6237 }
6238}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006239
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006240// Truncate Double to Float
6241multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
6242 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006243 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006244 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
6245 X86vfproundRnd>, EVEX_V512;
6246 }
6247 let Predicates = [HasVLX] in {
6248 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
6249 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006250 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006251 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006252
6253 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6254 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6255 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6256 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6257 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6258 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6259 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6260 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006261 }
6262}
6263
6264defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
6265 VEX_W, PD, EVEX_CD8<64, CD8VF>;
6266defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
6267 PS, EVEX_CD8<32, CD8VH>;
6268
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006269def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6270 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006271
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006272let Predicates = [HasVLX] in {
Craig Topper731bf9c2016-11-09 07:31:32 +00006273 let AddedComplexity = 15 in
6274 def : Pat<(X86vzmovl (v2f64 (bitconvert
6275 (v4f32 (X86vfpround (v2f64 VR128X:$src)))))),
6276 (VCVTPD2PSZ128rr VR128X:$src)>;
Craig Topper5471fc22016-11-06 04:12:52 +00006277 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
6278 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006279 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
6280 (VCVTPS2PDZ256rm addr:$src)>;
6281}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00006282
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006283// Convert Signed/Unsigned Doubleword to Double
6284multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
6285 SDNode OpNode128> {
6286 // No rounding in this op
6287 let Predicates = [HasAVX512] in
6288 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
6289 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006290
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006291 let Predicates = [HasVLX] in {
6292 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006293 OpNode128, "{1to2}", "", i64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006294 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
6295 EVEX_V256;
6296 }
6297}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006298
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006299// Convert Signed/Unsigned Doubleword to Float
6300multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6301 SDNode OpNodeRnd> {
6302 let Predicates = [HasAVX512] in
6303 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
6304 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
6305 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006306
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006307 let Predicates = [HasVLX] in {
6308 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
6309 EVEX_V128;
6310 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
6311 EVEX_V256;
6312 }
6313}
6314
6315// Convert Float to Signed/Unsigned Doubleword with truncation
6316multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
6317 SDNode OpNode, SDNode OpNodeRnd> {
6318 let Predicates = [HasAVX512] in {
6319 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6320 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
6321 OpNodeRnd>, EVEX_V512;
6322 }
6323 let Predicates = [HasVLX] in {
6324 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6325 EVEX_V128;
6326 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6327 EVEX_V256;
6328 }
6329}
6330
6331// Convert Float to Signed/Unsigned Doubleword
6332multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
6333 SDNode OpNode, SDNode OpNodeRnd> {
6334 let Predicates = [HasAVX512] in {
6335 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6336 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
6337 OpNodeRnd>, EVEX_V512;
6338 }
6339 let Predicates = [HasVLX] in {
6340 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6341 EVEX_V128;
6342 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6343 EVEX_V256;
6344 }
6345}
6346
6347// Convert Double to Signed/Unsigned Doubleword with truncation
Craig Topper731bf9c2016-11-09 07:31:32 +00006348multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6349 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006350 let Predicates = [HasAVX512] in {
6351 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6352 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
6353 OpNodeRnd>, EVEX_V512;
6354 }
6355 let Predicates = [HasVLX] in {
6356 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
Craig Topper731bf9c2016-11-09 07:31:32 +00006357 // memory forms of these instructions in Asm Parser. They have the same
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006358 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6359 // due to the same reason.
Craig Topper731bf9c2016-11-09 07:31:32 +00006360 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info,
6361 OpNode128, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006362 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6363 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006364
6365 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6366 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6367 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6368 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6369 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6370 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6371 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6372 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006373 }
6374}
6375
6376// Convert Double to Signed/Unsigned Doubleword
6377multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
6378 SDNode OpNode, SDNode OpNodeRnd> {
6379 let Predicates = [HasAVX512] in {
6380 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6381 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
6382 OpNodeRnd>, EVEX_V512;
6383 }
6384 let Predicates = [HasVLX] in {
6385 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6386 // memory forms of these instructions in Asm Parcer. They have the same
6387 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6388 // due to the same reason.
6389 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
6390 "{1to2}", "{x}">, EVEX_V128;
6391 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6392 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006393
6394 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6395 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6396 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6397 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6398 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6399 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6400 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6401 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006402 }
6403}
6404
6405// Convert Double to Signed/Unsigned Quardword
6406multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
6407 SDNode OpNode, SDNode OpNodeRnd> {
6408 let Predicates = [HasDQI] in {
6409 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6410 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
6411 OpNodeRnd>, EVEX_V512;
6412 }
6413 let Predicates = [HasDQI, HasVLX] in {
6414 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6415 EVEX_V128;
6416 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6417 EVEX_V256;
6418 }
6419}
6420
6421// Convert Double to Signed/Unsigned Quardword with truncation
6422multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
6423 SDNode OpNode, SDNode OpNodeRnd> {
6424 let Predicates = [HasDQI] in {
6425 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6426 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
6427 OpNodeRnd>, EVEX_V512;
6428 }
6429 let Predicates = [HasDQI, HasVLX] in {
6430 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6431 EVEX_V128;
6432 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6433 EVEX_V256;
6434 }
6435}
6436
6437// Convert Signed/Unsigned Quardword to Double
6438multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
6439 SDNode OpNode, SDNode OpNodeRnd> {
6440 let Predicates = [HasDQI] in {
6441 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
6442 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
6443 OpNodeRnd>, EVEX_V512;
6444 }
6445 let Predicates = [HasDQI, HasVLX] in {
6446 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
6447 EVEX_V128;
6448 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
6449 EVEX_V256;
6450 }
6451}
6452
6453// Convert Float to Signed/Unsigned Quardword
6454multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
6455 SDNode OpNode, SDNode OpNodeRnd> {
6456 let Predicates = [HasDQI] in {
6457 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6458 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
6459 OpNodeRnd>, EVEX_V512;
6460 }
6461 let Predicates = [HasDQI, HasVLX] in {
6462 // Explicitly specified broadcast string, since we take only 2 elements
6463 // from v4f32x_info source
6464 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006465 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006466 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6467 EVEX_V256;
6468 }
6469}
6470
6471// Convert Float to Signed/Unsigned Quardword with truncation
Craig Toppera39b6502016-12-10 06:02:48 +00006472multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6473 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006474 let Predicates = [HasDQI] in {
6475 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6476 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
6477 OpNodeRnd>, EVEX_V512;
6478 }
6479 let Predicates = [HasDQI, HasVLX] in {
6480 // Explicitly specified broadcast string, since we take only 2 elements
6481 // from v4f32x_info source
Craig Toppera39b6502016-12-10 06:02:48 +00006482 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode128,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006483 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006484 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6485 EVEX_V256;
6486 }
6487}
6488
6489// Convert Signed/Unsigned Quardword to Float
Simon Pilgrima3af7962016-11-24 12:13:46 +00006490multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6491 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006492 let Predicates = [HasDQI] in {
6493 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
6494 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
6495 OpNodeRnd>, EVEX_V512;
6496 }
6497 let Predicates = [HasDQI, HasVLX] in {
6498 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6499 // memory forms of these instructions in Asm Parcer. They have the same
6500 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6501 // due to the same reason.
Simon Pilgrima3af7962016-11-24 12:13:46 +00006502 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006503 "{1to2}", "{x}">, EVEX_V128;
6504 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
6505 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006506
6507 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6508 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6509 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6510 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6511 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6512 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6513 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6514 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006515 }
6516}
6517
Simon Pilgrima3af7962016-11-24 12:13:46 +00006518defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP>,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006519 XS, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006520
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006521defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
6522 X86VSintToFpRnd>,
6523 PS, EVEX_CD8<32, CD8VF>;
6524
6525defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006526 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006527 XS, EVEX_CD8<32, CD8VF>;
6528
Simon Pilgrima3af7962016-11-24 12:13:46 +00006529defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00006530 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006531 PD, VEX_W, EVEX_CD8<64, CD8VF>;
6532
6533defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006534 X86cvttp2uiRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006535 EVEX_CD8<32, CD8VF>;
6536
Craig Topperf334ac192016-11-09 07:48:51 +00006537defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
Simon Pilgrima3af7962016-11-24 12:13:46 +00006538 X86cvttp2ui, X86cvttp2uiRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006539 EVEX_CD8<64, CD8VF>;
6540
Simon Pilgrima3af7962016-11-24 12:13:46 +00006541defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86VUintToFP>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006542 XS, EVEX_CD8<32, CD8VH>;
6543
6544defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
6545 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006546 EVEX_CD8<32, CD8VF>;
6547
Craig Topper19e04b62016-05-19 06:13:58 +00006548defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
6549 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006550
Craig Topper19e04b62016-05-19 06:13:58 +00006551defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
6552 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006553 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006554
Craig Topper19e04b62016-05-19 06:13:58 +00006555defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
6556 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006557 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00006558defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
6559 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006560 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006561
Craig Topper19e04b62016-05-19 06:13:58 +00006562defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
6563 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006564 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006565
Craig Topper19e04b62016-05-19 06:13:58 +00006566defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
6567 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006568
Craig Topper19e04b62016-05-19 06:13:58 +00006569defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
6570 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006571 PD, EVEX_CD8<64, CD8VF>;
6572
Craig Topper19e04b62016-05-19 06:13:58 +00006573defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
6574 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006575
6576defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006577 X86cvttp2siRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006578 PD, EVEX_CD8<64, CD8VF>;
6579
Craig Toppera39b6502016-12-10 06:02:48 +00006580defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00006581 X86cvttp2siRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006582
6583defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006584 X86cvttp2uiRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006585 PD, EVEX_CD8<64, CD8VF>;
6586
Craig Toppera39b6502016-12-10 06:02:48 +00006587defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint, X86cvttp2ui,
Craig Topper3174b6e2016-09-23 06:24:39 +00006588 X86cvttp2uiRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006589
6590defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006591 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006592
6593defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006594 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006595
Simon Pilgrima3af7962016-11-24 12:13:46 +00006596defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00006597 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006598
Simon Pilgrima3af7962016-11-24 12:13:46 +00006599defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00006600 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006601
Craig Toppere38c57a2015-11-27 05:44:02 +00006602let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006603def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00006604 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006605 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6606 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006607
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006608def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
6609 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006610 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6611 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006612
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006613def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
6614 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006615 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6616 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006617
Simon Pilgrima3af7962016-11-24 12:13:46 +00006618def : Pat<(v4i32 (X86cvttp2ui (v2f64 VR128X:$src))),
Craig Topperf334ac192016-11-09 07:48:51 +00006619 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
6620 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6621 VR128X:$src, sub_xmm)))), sub_xmm)>;
6622
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006623def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
6624 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006625 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6626 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006627
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006628def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
6629 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006630 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6631 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006632
Cameron McInallyf10a7c92014-06-18 14:04:37 +00006633def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
6634 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00006635 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6636 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Simon Pilgrim096b6d42016-11-20 14:03:23 +00006637
Simon Pilgrima3af7962016-11-24 12:13:46 +00006638def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))),
Simon Pilgrim096b6d42016-11-20 14:03:23 +00006639 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
6640 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6641 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006642}
6643
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00006644let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006645 let AddedComplexity = 15 in {
6646 def : Pat<(X86vzmovl (v2i64 (bitconvert
6647 (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006648 (VCVTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006649 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
6650 (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006651 (VCVTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006652 def : Pat<(X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00006653 (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006654 (VCVTTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006655 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00006656 (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006657 (VCVTTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006658 }
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00006659}
6660
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006661let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006662 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006663 (VCVTPD2PSZrm addr:$src)>;
6664 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6665 (VCVTPS2PDZrm addr:$src)>;
6666}
6667
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006668let Predicates = [HasDQI, HasVLX] in {
6669 let AddedComplexity = 15 in {
6670 def : Pat<(X86vzmovl (v2f64 (bitconvert
6671 (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006672 (VCVTQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006673 def : Pat<(X86vzmovl (v2f64 (bitconvert
6674 (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006675 (VCVTUQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006676 }
6677}
6678
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006679let Predicates = [HasDQI, NoVLX] in {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006680def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))),
6681 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
6682 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6683 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6684
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006685def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))),
6686 (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr
6687 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
6688 VR128X:$src1, sub_xmm)))), sub_ymm)>;
6689
6690def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))),
6691 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
6692 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6693 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6694
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006695def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))),
6696 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
6697 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6698 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6699
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006700def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))),
6701 (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr
6702 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
6703 VR128X:$src1, sub_xmm)))), sub_ymm)>;
6704
6705def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))),
6706 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
6707 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6708 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6709
6710def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))),
6711 (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr
6712 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6713 VR256X:$src1, sub_ymm)))), sub_xmm)>;
6714
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006715def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))),
6716 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
6717 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6718 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6719
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006720def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))),
6721 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
6722 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6723 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6724
6725def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))),
6726 (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr
6727 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6728 VR256X:$src1, sub_ymm)))), sub_xmm)>;
6729
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006730def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))),
6731 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
6732 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6733 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6734
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006735def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))),
6736 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
6737 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6738 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6739}
6740
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006741//===----------------------------------------------------------------------===//
6742// Half precision conversion instructions
6743//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006744multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00006745 X86MemOperand x86memop, PatFrag ld_frag> {
6746 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6747 "vcvtph2ps", "$src", "$src",
6748 (X86cvtph2ps (_src.VT _src.RC:$src),
6749 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006750 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
6751 "vcvtph2ps", "$src", "$src",
6752 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
6753 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00006754}
6755
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006756multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00006757 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6758 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
6759 (X86cvtph2ps (_src.VT _src.RC:$src),
6760 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
6761
6762}
6763
6764let Predicates = [HasAVX512] in {
6765 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006766 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00006767 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6768 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006769 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00006770 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6771 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
6772 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6773 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006774}
6775
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006776multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006777 X86MemOperand x86memop> {
6778 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006779 (ins _src.RC:$src1, i32u8imm:$src2),
6780 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006781 (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006782 (i32 imm:$src2)),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006783 NoItinerary, 0, 0, X86select>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00006784 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
6785 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
6786 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
6787 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006788 (i32 imm:$src2))),
Craig Toppere1cac152016-06-07 07:27:54 +00006789 addr:$dst)]>;
6790 let hasSideEffects = 0, mayStore = 1 in
6791 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
6792 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
6793 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
6794 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006795}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006796multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Craig Topperd8688702016-09-21 03:58:44 +00006797 let hasSideEffects = 0 in
6798 defm rb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
6799 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006800 (ins _src.RC:$src1, i32u8imm:$src2),
6801 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Craig Topperd8688702016-09-21 03:58:44 +00006802 []>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006803}
6804let Predicates = [HasAVX512] in {
6805 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
6806 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
6807 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6808 let Predicates = [HasVLX] in {
6809 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
6810 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6811 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f128mem>,
6812 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6813 }
6814}
Asaf Badouh2489f352015-12-02 08:17:51 +00006815
Craig Topper9820e342016-09-20 05:44:47 +00006816// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00006817let Predicates = [HasVLX] in {
6818 // Use MXCSR.RC for rounding instead of explicitly specifying the default
6819 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
6820 // configurations we support (the default). However, falling back to MXCSR is
6821 // more consistent with other instructions, which are always controlled by it.
6822 // It's encoded as 0b100.
6823 def : Pat<(fp_to_f16 FR32X:$src),
6824 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
6825 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
6826
6827 def : Pat<(f16_to_fp GR16:$src),
6828 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6829 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
6830
6831 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6832 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6833 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
6834}
6835
Craig Topper9820e342016-09-20 05:44:47 +00006836// Patterns for matching float to half-float conversion when AVX512 is supported
6837// but F16C isn't. In that case we have to use 512-bit vectors.
6838let Predicates = [HasAVX512, NoVLX, NoF16C] in {
6839 def : Pat<(fp_to_f16 FR32X:$src),
6840 (i16 (EXTRACT_SUBREG
6841 (VMOVPDI2DIZrr
6842 (v8i16 (EXTRACT_SUBREG
6843 (VCVTPS2PHZrr
6844 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6845 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6846 sub_xmm), 4), sub_xmm))), sub_16bit))>;
6847
6848 def : Pat<(f16_to_fp GR16:$src),
6849 (f32 (COPY_TO_REGCLASS
6850 (v4f32 (EXTRACT_SUBREG
6851 (VCVTPH2PSZrr
6852 (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)),
6853 (v8i16 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)),
6854 sub_xmm)), sub_xmm)), FR32X))>;
6855
6856 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6857 (f32 (COPY_TO_REGCLASS
6858 (v4f32 (EXTRACT_SUBREG
6859 (VCVTPH2PSZrr
6860 (VCVTPS2PHZrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6861 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6862 sub_xmm), 4)), sub_xmm)), FR32X))>;
6863}
6864
Asaf Badouh2489f352015-12-02 08:17:51 +00006865// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00006866multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Asaf Badouh2489f352015-12-02 08:17:51 +00006867 string OpcodeStr> {
6868 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
6869 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Craig Topper7e664da2016-09-24 21:42:43 +00006870 [], IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
Asaf Badouh2489f352015-12-02 08:17:51 +00006871 Sched<[WriteFAdd]>;
6872}
6873
6874let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Craig Topper7e664da2016-09-24 21:42:43 +00006875 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006876 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006877 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006878 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006879 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006880 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006881 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006882 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
6883}
6884
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006885let Defs = [EFLAGS], Predicates = [HasAVX512] in {
6886 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006887 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006888 EVEX_CD8<32, CD8VT1>;
6889 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006890 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006891 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6892 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006893 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006894 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006895 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006896 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006897 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006898 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6899 }
Craig Topper9dd48c82014-01-02 17:28:14 +00006900 let isCodeGenOnly = 1 in {
Ayman Musa02f95332017-01-04 08:21:54 +00006901 defm Int_VUCOMISSZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v4f32, ssmem,
6902 sse_load_f32, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006903 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00006904 defm Int_VUCOMISDZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v2f64, sdmem,
6905 sse_load_f64, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006906 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006907
Ayman Musa02f95332017-01-04 08:21:54 +00006908 defm Int_VCOMISSZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v4f32, ssmem,
6909 sse_load_f32, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006910 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00006911 defm Int_VCOMISDZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v2f64, sdmem,
6912 sse_load_f64, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006913 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6914 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006915}
Michael Liao5bf95782014-12-04 05:20:33 +00006916
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006917/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00006918multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
6919 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00006920 let AddedComplexity = 20 , Predicates = [HasAVX512] in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00006921 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6922 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6923 "$src2, $src1", "$src1, $src2",
6924 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00006925 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006926 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00006927 "$src2, $src1", "$src1, $src2",
6928 (OpNode (_.VT _.RC:$src1),
6929 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006930}
6931}
6932
Asaf Badouheaf2da12015-09-21 10:23:53 +00006933defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
6934 EVEX_CD8<32, CD8VT1>, T8PD;
6935defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
6936 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
6937defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
6938 EVEX_CD8<32, CD8VT1>, T8PD;
6939defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
6940 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006941
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006942/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
6943multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00006944 X86VectorVTInfo _> {
6945 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6946 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6947 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006948 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6949 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6950 (OpNode (_.FloatVT
6951 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
6952 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6953 (ins _.ScalarMemOp:$src), OpcodeStr,
6954 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6955 (OpNode (_.FloatVT
6956 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6957 EVEX, T8PD, EVEX_B;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006958}
Robert Khasanov3e534c92014-10-28 16:37:13 +00006959
6960multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6961 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
6962 EVEX_V512, EVEX_CD8<32, CD8VF>;
6963 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
6964 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
6965
6966 // Define only if AVX512VL feature is present.
6967 let Predicates = [HasVLX] in {
6968 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6969 OpNode, v4f32x_info>,
6970 EVEX_V128, EVEX_CD8<32, CD8VF>;
6971 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6972 OpNode, v8f32x_info>,
6973 EVEX_V256, EVEX_CD8<32, CD8VF>;
6974 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6975 OpNode, v2f64x_info>,
6976 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
6977 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6978 OpNode, v4f64x_info>,
6979 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
6980 }
6981}
6982
6983defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
6984defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006985
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006986/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006987multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6988 SDNode OpNode> {
6989
6990 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6991 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6992 "$src2, $src1", "$src1, $src2",
6993 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
6994 (i32 FROUND_CURRENT))>;
6995
6996 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6997 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006998 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006999 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007000 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007001
7002 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007003 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007004 "$src2, $src1", "$src1, $src2",
7005 (OpNode (_.VT _.RC:$src1),
7006 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
7007 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007008}
7009
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007010multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7011 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
7012 EVEX_CD8<32, CD8VT1>;
7013 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
7014 EVEX_CD8<64, CD8VT1>, VEX_W;
7015}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007016
Craig Toppere1cac152016-06-07 07:27:54 +00007017let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007018 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
7019 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
7020}
Igor Breger8352a0d2015-07-28 06:53:28 +00007021
7022defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007023/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007024
7025multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7026 SDNode OpNode> {
7027
7028 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7029 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7030 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
7031
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007032 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7033 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7034 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007035 (bitconvert (_.LdFrag addr:$src))),
7036 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007037
7038 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007039 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007040 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007041 (OpNode (_.FloatVT
7042 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
7043 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007044}
Asaf Badouh402ebb32015-06-03 13:41:48 +00007045multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7046 SDNode OpNode> {
7047 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7048 (ins _.RC:$src), OpcodeStr,
7049 "{sae}, $src", "$src, {sae}",
7050 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
7051}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007052
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007053multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7054 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007055 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
7056 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007057 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007058 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
7059 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007060}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007061
Asaf Badouh402ebb32015-06-03 13:41:48 +00007062multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
7063 SDNode OpNode> {
7064 // Define only if AVX512VL feature is present.
7065 let Predicates = [HasVLX] in {
7066 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
7067 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
7068 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
7069 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
7070 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
7071 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7072 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
7073 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7074 }
7075}
Craig Toppere1cac152016-06-07 07:27:54 +00007076let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00007077
Asaf Badouh402ebb32015-06-03 13:41:48 +00007078 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
7079 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
7080 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
7081}
7082defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
7083 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
7084
7085multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
7086 SDNode OpNodeRnd, X86VectorVTInfo _>{
7087 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7088 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
7089 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
7090 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007091}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007092
Robert Khasanoveb126392014-10-28 18:15:20 +00007093multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
7094 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00007095 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00007096 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7097 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00007098 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7099 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7100 (OpNode (_.FloatVT
7101 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007102
Craig Toppere1cac152016-06-07 07:27:54 +00007103 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7104 (ins _.ScalarMemOp:$src), OpcodeStr,
7105 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
7106 (OpNode (_.FloatVT
7107 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
7108 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007109}
7110
Robert Khasanoveb126392014-10-28 18:15:20 +00007111multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
7112 SDNode OpNode> {
7113 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
7114 v16f32_info>,
7115 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7116 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
7117 v8f64_info>,
7118 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7119 // Define only if AVX512VL feature is present.
7120 let Predicates = [HasVLX] in {
7121 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7122 OpNode, v4f32x_info>,
7123 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
7124 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7125 OpNode, v8f32x_info>,
7126 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
7127 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7128 OpNode, v2f64x_info>,
7129 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7130 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7131 OpNode, v4f64x_info>,
7132 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7133 }
7134}
7135
Asaf Badouh402ebb32015-06-03 13:41:48 +00007136multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
7137 SDNode OpNodeRnd> {
7138 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
7139 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7140 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
7141 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7142}
7143
Igor Breger4c4cd782015-09-20 09:13:41 +00007144multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
7145 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
7146
7147 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7148 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7149 "$src2, $src1", "$src1, $src2",
7150 (OpNodeRnd (_.VT _.RC:$src1),
7151 (_.VT _.RC:$src2),
7152 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007153 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7154 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
7155 "$src2, $src1", "$src1, $src2",
7156 (OpNodeRnd (_.VT _.RC:$src1),
7157 (_.VT (scalar_to_vector
7158 (_.ScalarLdFrag addr:$src2))),
7159 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007160
7161 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7162 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
7163 "$rc, $src2, $src1", "$src1, $src2, $rc",
7164 (OpNodeRnd (_.VT _.RC:$src1),
7165 (_.VT _.RC:$src2),
7166 (i32 imm:$rc))>,
7167 EVEX_B, EVEX_RC;
7168
Craig Toppere1cac152016-06-07 07:27:54 +00007169 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007170 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007171 (ins _.FRC:$src1, _.FRC:$src2),
7172 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7173
7174 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007175 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007176 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
7177 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7178 }
7179
7180 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
7181 (!cast<Instruction>(NAME#SUFF#Zr)
7182 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
7183
7184 def : Pat<(_.EltVT (OpNode (load addr:$src))),
7185 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00007186 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007187}
7188
7189multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
7190 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
7191 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
7192 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
7193 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
7194}
7195
Asaf Badouh402ebb32015-06-03 13:41:48 +00007196defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
7197 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007198
Igor Breger4c4cd782015-09-20 09:13:41 +00007199defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007200
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007201let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007202 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007203 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007204 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007205 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007206 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007207 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007208 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007209 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007210 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007211 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007212}
7213
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007214multiclass
7215avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007216
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007217 let ExeDomain = _.ExeDomain in {
7218 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7219 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
7220 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007221 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007222 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7223
7224 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7225 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007226 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
7227 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007228 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007229
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007230 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007231 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
7232 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007233 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007234 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007235 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
7236 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7237 }
7238 let Predicates = [HasAVX512] in {
7239 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
7240 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7241 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
7242 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
7243 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7244 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
7245 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
7246 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7247 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
7248 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
7249 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7250 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
7251 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
7252 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7253 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
7254
7255 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7256 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7257 addr:$src, (i32 0x1))), _.FRC)>;
7258 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7259 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7260 addr:$src, (i32 0x2))), _.FRC)>;
7261 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7262 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7263 addr:$src, (i32 0x3))), _.FRC)>;
7264 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7265 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7266 addr:$src, (i32 0x4))), _.FRC)>;
7267 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7268 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7269 addr:$src, (i32 0xc))), _.FRC)>;
7270 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007271}
7272
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007273defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
7274 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007275
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007276defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
7277 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00007278
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007279//-------------------------------------------------
7280// Integer truncate and extend operations
7281//-------------------------------------------------
7282
Igor Breger074a64e2015-07-24 17:24:15 +00007283multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7284 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
7285 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00007286 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00007287 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
7288 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
7289 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
7290 EVEX, T8XS;
7291
7292 // for intrinsic patter match
7293 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7294 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7295 undef)),
7296 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
7297 SrcInfo.RC:$src1)>;
7298
7299 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7300 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7301 DestInfo.ImmAllZerosV)),
7302 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
7303 SrcInfo.RC:$src1)>;
7304
7305 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7306 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7307 DestInfo.RC:$src0)),
7308 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
7309 DestInfo.KRCWM:$mask ,
7310 SrcInfo.RC:$src1)>;
7311
Craig Topper52e2e832016-07-22 05:46:44 +00007312 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
7313 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00007314 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
7315 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007316 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007317 []>, EVEX;
7318
Igor Breger074a64e2015-07-24 17:24:15 +00007319 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
7320 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007321 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007322 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00007323 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007324}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007325
Igor Breger074a64e2015-07-24 17:24:15 +00007326multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
7327 X86VectorVTInfo DestInfo,
7328 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007329
Igor Breger074a64e2015-07-24 17:24:15 +00007330 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
7331 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
7332 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007333
Igor Breger074a64e2015-07-24 17:24:15 +00007334 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
7335 (SrcInfo.VT SrcInfo.RC:$src)),
7336 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
7337 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
7338}
7339
Igor Breger074a64e2015-07-24 17:24:15 +00007340multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
7341 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
7342 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
7343 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
7344 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
7345 Predicate prd = HasAVX512>{
7346
7347 let Predicates = [HasVLX, prd] in {
7348 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
7349 DestInfoZ128, x86memopZ128>,
7350 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
7351 truncFrag, mtruncFrag>, EVEX_V128;
7352
7353 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
7354 DestInfoZ256, x86memopZ256>,
7355 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
7356 truncFrag, mtruncFrag>, EVEX_V256;
7357 }
7358 let Predicates = [prd] in
7359 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
7360 DestInfoZ, x86memopZ>,
7361 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
7362 truncFrag, mtruncFrag>, EVEX_V512;
7363}
7364
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007365multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7366 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007367 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7368 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007369 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VO>;
Igor Breger074a64e2015-07-24 17:24:15 +00007370}
7371
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007372multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7373 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007374 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7375 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007376 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00007377}
7378
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007379multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode,
7380 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007381 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7382 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007383 StoreNode, MaskedStoreNode>, EVEX_CD8<32, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007384}
7385
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007386multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode,
7387 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007388 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7389 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007390 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00007391}
7392
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007393multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7394 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007395 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7396 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007397 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007398}
7399
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007400multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7401 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007402 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
7403 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007404 StoreNode, MaskedStoreNode, HasBWI>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007405}
7406
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007407defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc,
7408 truncstorevi8, masked_truncstorevi8>;
7409defm VPMOVSQB : avx512_trunc_qb<0x22, "vpmovsqb", X86vtruncs,
7410 truncstore_s_vi8, masked_truncstore_s_vi8>;
7411defm VPMOVUSQB : avx512_trunc_qb<0x12, "vpmovusqb", X86vtruncus,
7412 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00007413
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007414defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc,
7415 truncstorevi16, masked_truncstorevi16>;
7416defm VPMOVSQW : avx512_trunc_qw<0x24, "vpmovsqw", X86vtruncs,
7417 truncstore_s_vi16, masked_truncstore_s_vi16>;
7418defm VPMOVUSQW : avx512_trunc_qw<0x14, "vpmovusqw", X86vtruncus,
7419 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00007420
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007421defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc,
7422 truncstorevi32, masked_truncstorevi32>;
7423defm VPMOVSQD : avx512_trunc_qd<0x25, "vpmovsqd", X86vtruncs,
7424 truncstore_s_vi32, masked_truncstore_s_vi32>;
7425defm VPMOVUSQD : avx512_trunc_qd<0x15, "vpmovusqd", X86vtruncus,
7426 truncstore_us_vi32, masked_truncstore_us_vi32>;
Igor Breger074a64e2015-07-24 17:24:15 +00007427
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007428defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc,
7429 truncstorevi8, masked_truncstorevi8>;
7430defm VPMOVSDB : avx512_trunc_db<0x21, "vpmovsdb", X86vtruncs,
7431 truncstore_s_vi8, masked_truncstore_s_vi8>;
7432defm VPMOVUSDB : avx512_trunc_db<0x11, "vpmovusdb", X86vtruncus,
7433 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00007434
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007435defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc,
7436 truncstorevi16, masked_truncstorevi16>;
7437defm VPMOVSDW : avx512_trunc_dw<0x23, "vpmovsdw", X86vtruncs,
7438 truncstore_s_vi16, masked_truncstore_s_vi16>;
7439defm VPMOVUSDW : avx512_trunc_dw<0x13, "vpmovusdw", X86vtruncus,
7440 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00007441
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007442defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc,
7443 truncstorevi8, masked_truncstorevi8>;
7444defm VPMOVSWB : avx512_trunc_wb<0x20, "vpmovswb", X86vtruncs,
7445 truncstore_s_vi8, masked_truncstore_s_vi8>;
7446defm VPMOVUSWB : avx512_trunc_wb<0x10, "vpmovuswb", X86vtruncus,
7447 truncstore_us_vi8, masked_truncstore_us_vi8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007448
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007449let Predicates = [HasAVX512, NoVLX] in {
7450def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
7451 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007452 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007453 VR256X:$src, sub_ymm)))), sub_xmm))>;
7454def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
7455 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007456 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007457 VR256X:$src, sub_ymm)))), sub_xmm))>;
7458}
7459
7460let Predicates = [HasBWI, NoVLX] in {
7461def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00007462 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007463 VR256X:$src, sub_ymm))), sub_xmm))>;
7464}
7465
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007466multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00007467 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00007468 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00007469 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007470 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7471 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
7472 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
7473 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007474
Craig Toppere1cac152016-06-07 07:27:54 +00007475 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7476 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
7477 (DestInfo.VT (LdFrag addr:$src))>,
7478 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00007479 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007480}
7481
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007482multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007483 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007484 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7485 let Predicates = [HasVLX, HasBWI] in {
7486 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007487 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007488 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007489
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007490 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007491 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007492 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
7493 }
7494 let Predicates = [HasBWI] in {
7495 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00007496 v32i8x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007497 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
7498 }
7499}
7500
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007501multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007502 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007503 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7504 let Predicates = [HasVLX, HasAVX512] in {
7505 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007506 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007507 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
7508
7509 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007510 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007511 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
7512 }
7513 let Predicates = [HasAVX512] in {
7514 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007515 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007516 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
7517 }
7518}
7519
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007520multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007521 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007522 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7523 let Predicates = [HasVLX, HasAVX512] in {
7524 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007525 v16i8x_info, i16mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007526 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
7527
7528 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007529 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007530 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
7531 }
7532 let Predicates = [HasAVX512] in {
7533 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007534 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007535 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
7536 }
7537}
7538
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007539multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007540 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007541 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7542 let Predicates = [HasVLX, HasAVX512] in {
7543 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007544 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007545 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
7546
7547 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007548 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007549 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
7550 }
7551 let Predicates = [HasAVX512] in {
7552 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007553 v16i16x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007554 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
7555 }
7556}
7557
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007558multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007559 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007560 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7561 let Predicates = [HasVLX, HasAVX512] in {
7562 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007563 v8i16x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007564 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
7565
7566 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007567 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007568 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
7569 }
7570 let Predicates = [HasAVX512] in {
7571 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007572 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007573 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
7574 }
7575}
7576
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007577multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007578 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007579 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
7580
7581 let Predicates = [HasVLX, HasAVX512] in {
7582 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007583 v4i32x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007584 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
7585
7586 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007587 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007588 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
7589 }
7590 let Predicates = [HasAVX512] in {
7591 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007592 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007593 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
7594 }
7595}
7596
Craig Topper6840f112016-07-14 06:41:34 +00007597defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
7598defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
7599defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
7600defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
7601defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
7602defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007603
Craig Topper6840f112016-07-14 06:41:34 +00007604defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
7605defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
7606defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
7607defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
7608defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
7609defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007610
Igor Breger2ba64ab2016-05-22 10:21:04 +00007611// EXTLOAD patterns, implemented using vpmovz
Craig Topper6840f112016-07-14 06:41:34 +00007612multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To,
7613 X86VectorVTInfo From, PatFrag LdFrag> {
7614 def : Pat<(To.VT (LdFrag addr:$src)),
7615 (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>;
7616 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)),
7617 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0,
7618 To.KRC:$mask, addr:$src)>;
7619 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src),
7620 To.ImmAllZerosV)),
7621 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask,
7622 addr:$src)>;
7623}
7624
7625let Predicates = [HasVLX, HasBWI] in {
7626 defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>;
7627 defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>;
7628}
7629let Predicates = [HasBWI] in {
7630 defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>;
7631}
7632let Predicates = [HasVLX, HasAVX512] in {
7633 defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>;
7634 defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>;
7635 defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>;
7636 defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>;
7637 defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>;
7638 defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>;
7639 defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>;
7640 defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>;
7641 defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>;
7642 defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>;
7643}
7644let Predicates = [HasAVX512] in {
7645 defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>;
7646 defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>;
7647 defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>;
7648 defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>;
7649 defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>;
7650}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007651
Craig Topper64378f42016-10-09 23:08:39 +00007652multiclass AVX512_pmovx_patterns<string OpcPrefix, string ExtTy,
7653 SDNode ExtOp, PatFrag ExtLoad16> {
7654 // 128-bit patterns
7655 let Predicates = [HasVLX, HasBWI] in {
7656 def : Pat<(v8i16 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7657 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7658 def : Pat<(v8i16 (ExtOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7659 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7660 def : Pat<(v8i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7661 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7662 def : Pat<(v8i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7663 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7664 def : Pat<(v8i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7665 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7666 }
7667 let Predicates = [HasVLX] in {
7668 def : Pat<(v4i32 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7669 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7670 def : Pat<(v4i32 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7671 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7672 def : Pat<(v4i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7673 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7674 def : Pat<(v4i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7675 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7676
7677 def : Pat<(v2i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (ExtLoad16 addr:$src)))))),
7678 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7679 def : Pat<(v2i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7680 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7681 def : Pat<(v2i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7682 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7683 def : Pat<(v2i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7684 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7685
7686 def : Pat<(v4i32 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7687 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7688 def : Pat<(v4i32 (ExtOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7689 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7690 def : Pat<(v4i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7691 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7692 def : Pat<(v4i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7693 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7694 def : Pat<(v4i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7695 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7696
7697 def : Pat<(v2i64 (ExtOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7698 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7699 def : Pat<(v2i64 (ExtOp (v8i16 (vzmovl_v4i32 addr:$src)))),
7700 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7701 def : Pat<(v2i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7702 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7703 def : Pat<(v2i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7704 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7705
7706 def : Pat<(v2i64 (ExtOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7707 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7708 def : Pat<(v2i64 (ExtOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7709 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7710 def : Pat<(v2i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
7711 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7712 def : Pat<(v2i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
7713 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7714 def : Pat<(v2i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
7715 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7716 }
7717 // 256-bit patterns
7718 let Predicates = [HasVLX, HasBWI] in {
7719 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7720 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7721 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7722 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7723 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7724 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7725 }
7726 let Predicates = [HasVLX] in {
7727 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7728 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7729 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7730 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7731 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7732 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7733 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7734 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7735
7736 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7737 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7738 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7739 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7740 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7741 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7742 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7743 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7744
7745 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7746 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7747 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7748 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7749 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7750 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7751
7752 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7753 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7754 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7755 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7756 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7757 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7758 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7759 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7760
7761 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
7762 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7763 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
7764 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7765 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
7766 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7767 }
7768 // 512-bit patterns
7769 let Predicates = [HasBWI] in {
7770 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
7771 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
7772 }
7773 let Predicates = [HasAVX512] in {
7774 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7775 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
7776
7777 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7778 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00007779 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7780 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00007781
7782 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
7783 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
7784
7785 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7786 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
7787
7788 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
7789 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
7790 }
7791}
7792
7793defm : AVX512_pmovx_patterns<"VPMOVSX", "s", X86vsext, extloadi32i16>;
7794defm : AVX512_pmovx_patterns<"VPMOVZX", "z", X86vzext, loadi16_anyext>;
7795
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007796//===----------------------------------------------------------------------===//
7797// GATHER - SCATTER Operations
7798
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007799multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7800 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007801 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
7802 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007803 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
7804 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007805 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00007806 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007807 [(set _.RC:$dst, _.KRCWM:$mask_wb,
7808 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
7809 vectoraddr:$src2))]>, EVEX, EVEX_K,
7810 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007811}
Cameron McInally45325962014-03-26 13:50:50 +00007812
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007813multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
7814 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7815 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007816 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007817 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007818 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007819let Predicates = [HasVLX] in {
7820 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007821 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007822 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007823 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007824 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007825 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007826 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007827 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007828}
Cameron McInally45325962014-03-26 13:50:50 +00007829}
7830
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007831multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
7832 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007833 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007834 mgatherv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00007835 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007836 mgatherv8i64>, EVEX_V512;
7837let Predicates = [HasVLX] in {
7838 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007839 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007840 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007841 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007842 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007843 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007844 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
7845 vx64xmem, mgatherv2i64>, EVEX_V128;
7846}
Cameron McInally45325962014-03-26 13:50:50 +00007847}
Michael Liao5bf95782014-12-04 05:20:33 +00007848
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007849
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007850defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
7851 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
7852
7853defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
7854 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007855
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007856multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7857 X86MemOperand memop, PatFrag ScatterNode> {
7858
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007859let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007860
7861 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
7862 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007863 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007864 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
7865 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
7866 _.KRCWM:$mask, vectoraddr:$dst))]>,
7867 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007868}
7869
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007870multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
7871 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7872 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007873 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007874 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007875 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007876let Predicates = [HasVLX] in {
7877 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007878 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007879 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007880 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007881 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007882 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007883 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007884 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007885}
Cameron McInally45325962014-03-26 13:50:50 +00007886}
7887
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007888multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
7889 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007890 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007891 mscatterv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00007892 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007893 mscatterv8i64>, EVEX_V512;
7894let Predicates = [HasVLX] in {
7895 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007896 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007897 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007898 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007899 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007900 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007901 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
7902 vx64xmem, mscatterv2i64>, EVEX_V128;
7903}
Cameron McInally45325962014-03-26 13:50:50 +00007904}
7905
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007906defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
7907 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007908
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007909defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
7910 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007911
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007912// prefetch
7913multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
7914 RegisterClass KRC, X86MemOperand memop> {
7915 let Predicates = [HasPFI], hasSideEffects = 1 in
7916 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007917 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007918 []>, EVEX, EVEX_K;
7919}
7920
7921defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007922 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007923
7924defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007925 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007926
7927defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007928 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007929
7930defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007931 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007932
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007933defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007934 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007935
7936defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007937 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007938
7939defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007940 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007941
7942defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007943 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007944
7945defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007946 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007947
7948defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007949 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007950
7951defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007952 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007953
7954defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007955 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007956
7957defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007958 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007959
7960defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007961 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007962
7963defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007964 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007965
7966defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007967 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007968
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007969// Helper fragments to match sext vXi1 to vXiY.
Craig Topper850feaf2016-08-28 22:20:51 +00007970def v64i1sextv64i8 : PatLeaf<(v64i8
7971 (X86vsext
7972 (v64i1 (X86pcmpgtm
7973 (bc_v64i8 (v16i32 immAllZerosV)),
7974 VR512:$src))))>;
7975def v32i1sextv32i16 : PatLeaf<(v32i16 (X86vsrai VR512:$src, (i8 15)))>;
7976def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
7977def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007978
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007979multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007980def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007981 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007982 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
7983}
Michael Liao5bf95782014-12-04 05:20:33 +00007984
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007985multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
7986 string OpcodeStr, Predicate prd> {
7987let Predicates = [prd] in
7988 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7989
7990 let Predicates = [prd, HasVLX] in {
7991 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7992 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7993 }
7994}
7995
7996multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
7997 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
7998 HasBWI>;
7999 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
8000 HasBWI>, VEX_W;
8001 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
8002 HasDQI>;
8003 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
8004 HasDQI>, VEX_W;
8005}
Michael Liao5bf95782014-12-04 05:20:33 +00008006
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008007defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008008
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008009multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00008010 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
8011 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
8012 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
8013}
8014
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008015// Use 512bit version to implement 128/256 bit in case NoVLX.
8016multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00008017 X86VectorVTInfo _> {
8018
8019 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
8020 (_.KVT (COPY_TO_REGCLASS
8021 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008022 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00008023 _.RC:$src, _.SubRegIdx)),
8024 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008025}
8026
8027multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00008028 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8029 let Predicates = [prd] in
8030 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
8031 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008032
8033 let Predicates = [prd, HasVLX] in {
8034 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008035 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008036 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008037 EVEX_V128;
8038 }
8039 let Predicates = [prd, NoVLX] in {
8040 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
8041 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008042 }
8043}
8044
8045defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
8046 avx512vl_i8_info, HasBWI>;
8047defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
8048 avx512vl_i16_info, HasBWI>, VEX_W;
8049defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
8050 avx512vl_i32_info, HasDQI>;
8051defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
8052 avx512vl_i64_info, HasDQI>, VEX_W;
8053
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008054//===----------------------------------------------------------------------===//
8055// AVX-512 - COMPRESS and EXPAND
8056//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008057
Ayman Musad7a5ed42016-09-26 06:22:08 +00008058multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008059 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008060 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008061 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008062 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008063
Craig Toppere1cac152016-06-07 07:27:54 +00008064 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008065 def mr : AVX5128I<opc, MRMDestMem, (outs),
8066 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008067 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008068 []>, EVEX_CD8<_.EltSize, CD8VT1>;
8069
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008070 def mrk : AVX5128I<opc, MRMDestMem, (outs),
8071 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008072 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00008073 []>,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008074 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008075}
8076
Ayman Musad7a5ed42016-09-26 06:22:08 +00008077multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > {
8078
8079 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
8080 (_.VT _.RC:$src)),
8081 (!cast<Instruction>(NAME#_.ZSuffix##mrk)
8082 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
8083}
8084
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008085multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
8086 AVX512VLVectorVTInfo VTInfo> {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008087 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr>,
8088 compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008089
8090 let Predicates = [HasVLX] in {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008091 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr>,
8092 compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8093 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr>,
8094 compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008095 }
8096}
8097
8098defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
8099 EVEX;
8100defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
8101 EVEX, VEX_W;
8102defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
8103 EVEX;
8104defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
8105 EVEX, VEX_W;
8106
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008107// expand
8108multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
8109 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008110 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008111 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008112 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00008113
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008114 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8115 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
8116 (_.VT (X86expand (_.VT (bitconvert
8117 (_.LdFrag addr:$src1)))))>,
8118 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008119}
8120
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008121multiclass expand_by_vec_width_lowering<X86VectorVTInfo _ > {
8122
8123 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
8124 (!cast<Instruction>(NAME#_.ZSuffix##rmkz)
8125 _.KRCWM:$mask, addr:$src)>;
8126
8127 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
8128 (_.VT _.RC:$src0))),
8129 (!cast<Instruction>(NAME#_.ZSuffix##rmk)
8130 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
8131}
8132
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008133multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
8134 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008135 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>,
8136 expand_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008137
8138 let Predicates = [HasVLX] in {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008139 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>,
8140 expand_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8141 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>,
8142 expand_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008143 }
8144}
8145
8146defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
8147 EVEX;
8148defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
8149 EVEX, VEX_W;
8150defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
8151 EVEX;
8152defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
8153 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008154
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008155//handle instruction reg_vec1 = op(reg_vec,imm)
8156// op(mem_vec,imm)
8157// op(broadcast(eltVt),imm)
8158//all instruction created with FROUND_CURRENT
8159multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008160 X86VectorVTInfo _>{
8161 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008162 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8163 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00008164 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008165 (OpNode (_.VT _.RC:$src1),
8166 (i32 imm:$src2),
8167 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008168 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8169 (ins _.MemOp:$src1, i32u8imm:$src2),
8170 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
8171 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
8172 (i32 imm:$src2),
8173 (i32 FROUND_CURRENT))>;
8174 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8175 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
8176 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
8177 "${src1}"##_.BroadcastStr##", $src2",
8178 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
8179 (i32 imm:$src2),
8180 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008181 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008182}
8183
8184//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8185multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8186 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008187 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008188 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8189 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008190 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008191 "$src1, {sae}, $src2",
8192 (OpNode (_.VT _.RC:$src1),
8193 (i32 imm:$src2),
8194 (i32 FROUND_NO_EXC))>, EVEX_B;
8195}
8196
8197multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
8198 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8199 let Predicates = [prd] in {
8200 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8201 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8202 EVEX_V512;
8203 }
8204 let Predicates = [prd, HasVLX] in {
8205 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
8206 EVEX_V128;
8207 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
8208 EVEX_V256;
8209 }
8210}
8211
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008212//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8213// op(reg_vec2,mem_vec,imm)
8214// op(reg_vec2,broadcast(eltVt),imm)
8215//all instruction created with FROUND_CURRENT
8216multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008217 X86VectorVTInfo _>{
8218 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008219 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008220 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008221 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8222 (OpNode (_.VT _.RC:$src1),
8223 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008224 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008225 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008226 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8227 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
8228 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8229 (OpNode (_.VT _.RC:$src1),
8230 (_.VT (bitconvert (_.LdFrag addr:$src2))),
8231 (i32 imm:$src3),
8232 (i32 FROUND_CURRENT))>;
8233 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8234 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
8235 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8236 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8237 (OpNode (_.VT _.RC:$src1),
8238 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8239 (i32 imm:$src3),
8240 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008241 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008242}
8243
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008244//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8245// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00008246multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
8247 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00008248 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00008249 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
8250 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
8251 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8252 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8253 (SrcInfo.VT SrcInfo.RC:$src2),
8254 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008255 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
8256 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
8257 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8258 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8259 (SrcInfo.VT (bitconvert
8260 (SrcInfo.LdFrag addr:$src2))),
8261 (i8 imm:$src3)))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008262 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00008263}
8264
8265//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8266// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008267// op(reg_vec2,broadcast(eltVt),imm)
8268multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008269 X86VectorVTInfo _>:
8270 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
8271
Craig Topper05948fb2016-08-02 05:11:15 +00008272 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00008273 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8274 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8275 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8276 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8277 (OpNode (_.VT _.RC:$src1),
8278 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8279 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008280}
8281
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008282//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8283// op(reg_vec2,mem_scalar,imm)
8284//all instruction created with FROUND_CURRENT
8285multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008286 X86VectorVTInfo _> {
8287 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008288 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008289 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008290 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8291 (OpNode (_.VT _.RC:$src1),
8292 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008293 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008294 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008295 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00008296 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00008297 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8298 (OpNode (_.VT _.RC:$src1),
8299 (_.VT (scalar_to_vector
8300 (_.ScalarLdFrag addr:$src2))),
8301 (i32 imm:$src3),
8302 (i32 FROUND_CURRENT))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008303 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008304}
8305
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008306//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8307multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8308 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008309 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008310 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008311 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008312 OpcodeStr, "$src3, {sae}, $src2, $src1",
8313 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008314 (OpNode (_.VT _.RC:$src1),
8315 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008316 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008317 (i32 FROUND_NO_EXC))>, EVEX_B;
8318}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008319//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8320multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
8321 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008322 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8323 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008324 OpcodeStr, "$src3, {sae}, $src2, $src1",
8325 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008326 (OpNode (_.VT _.RC:$src1),
8327 (_.VT _.RC:$src2),
8328 (i32 imm:$src3),
8329 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008330}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008331
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008332multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
8333 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008334 let Predicates = [prd] in {
8335 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00008336 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008337 EVEX_V512;
8338
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008339 }
8340 let Predicates = [prd, HasVLX] in {
8341 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008342 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008343 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008344 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008345 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008346}
8347
Igor Breger2ae0fe32015-08-31 11:14:02 +00008348multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
8349 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
8350 let Predicates = [HasBWI] in {
8351 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
8352 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
8353 }
8354 let Predicates = [HasBWI, HasVLX] in {
8355 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
8356 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
8357 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
8358 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
8359 }
8360}
8361
Igor Breger00d9f842015-06-08 14:03:17 +00008362multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
8363 bits<8> opc, SDNode OpNode>{
8364 let Predicates = [HasAVX512] in {
8365 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8366 }
8367 let Predicates = [HasAVX512, HasVLX] in {
8368 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
8369 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8370 }
8371}
8372
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008373multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
8374 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8375 let Predicates = [prd] in {
8376 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
8377 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008378 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008379}
8380
Igor Breger1e58e8a2015-09-02 11:18:55 +00008381multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
8382 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
8383 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
8384 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
8385 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
8386 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008387}
8388
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008389
Igor Breger1e58e8a2015-09-02 11:18:55 +00008390defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
8391 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
8392defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
8393 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
8394defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
8395 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
8396
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008397
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008398defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
8399 0x50, X86VRange, HasDQI>,
8400 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8401defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
8402 0x50, X86VRange, HasDQI>,
8403 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8404
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00008405defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
8406 0x51, X86VRange, HasDQI>,
8407 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8408defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
8409 0x51, X86VRange, HasDQI>,
8410 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8411
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008412defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
8413 0x57, X86Reduces, HasDQI>,
8414 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8415defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
8416 0x57, X86Reduces, HasDQI>,
8417 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008418
Igor Breger1e58e8a2015-09-02 11:18:55 +00008419defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
8420 0x27, X86GetMants, HasAVX512>,
8421 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8422defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
8423 0x27, X86GetMants, HasAVX512>,
8424 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8425
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008426multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
8427 bits<8> opc, SDNode OpNode = X86Shuf128>{
8428 let Predicates = [HasAVX512] in {
8429 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8430
8431 }
8432 let Predicates = [HasAVX512, HasVLX] in {
8433 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8434 }
8435}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008436let Predicates = [HasAVX512] in {
8437def : Pat<(v16f32 (ffloor VR512:$src)),
8438 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
8439def : Pat<(v16f32 (fnearbyint VR512:$src)),
8440 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
8441def : Pat<(v16f32 (fceil VR512:$src)),
8442 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
8443def : Pat<(v16f32 (frint VR512:$src)),
8444 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
8445def : Pat<(v16f32 (ftrunc VR512:$src)),
8446 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
8447
8448def : Pat<(v8f64 (ffloor VR512:$src)),
8449 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
8450def : Pat<(v8f64 (fnearbyint VR512:$src)),
8451 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
8452def : Pat<(v8f64 (fceil VR512:$src)),
8453 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
8454def : Pat<(v8f64 (frint VR512:$src)),
8455 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
8456def : Pat<(v8f64 (ftrunc VR512:$src)),
8457 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
8458}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008459
8460defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
8461 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8462defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
8463 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8464defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
8465 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8466defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
8467 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00008468
Craig Topperc48fa892015-12-27 19:45:21 +00008469multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00008470 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
8471 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00008472}
8473
Craig Topperc48fa892015-12-27 19:45:21 +00008474defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008475 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00008476defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008477 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008478
Craig Topper7a299302016-06-09 07:06:38 +00008479multiclass avx512_vpalignr_lowering<X86VectorVTInfo _ , list<Predicate> p>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00008480 let Predicates = p in
8481 def NAME#_.VTName#rri:
8482 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
8483 (!cast<Instruction>(NAME#_.ZSuffix#rri)
8484 _.RC:$src1, _.RC:$src2, imm:$imm)>;
8485}
8486
Craig Topper7a299302016-06-09 07:06:38 +00008487multiclass avx512_vpalignr_lowering_common<AVX512VLVectorVTInfo _>:
8488 avx512_vpalignr_lowering<_.info512, [HasBWI]>,
8489 avx512_vpalignr_lowering<_.info128, [HasBWI, HasVLX]>,
8490 avx512_vpalignr_lowering<_.info256, [HasBWI, HasVLX]>;
Igor Breger2ae0fe32015-08-31 11:14:02 +00008491
Craig Topper7a299302016-06-09 07:06:38 +00008492defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008493 avx512vl_i8_info, avx512vl_i8_info>,
Craig Topper7a299302016-06-09 07:06:38 +00008494 avx512_vpalignr_lowering_common<avx512vl_i16_info>,
8495 avx512_vpalignr_lowering_common<avx512vl_i32_info>,
8496 avx512_vpalignr_lowering_common<avx512vl_f32_info>,
8497 avx512_vpalignr_lowering_common<avx512vl_i64_info>,
8498 avx512_vpalignr_lowering_common<avx512vl_f64_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008499 EVEX_CD8<8, CD8VF>;
8500
Igor Bregerf3ded812015-08-31 13:09:30 +00008501defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
8502 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
8503
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008504multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
8505 X86VectorVTInfo _> {
8506 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00008507 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008508 "$src1", "$src1",
8509 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
8510
Craig Toppere1cac152016-06-07 07:27:54 +00008511 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8512 (ins _.MemOp:$src1), OpcodeStr,
8513 "$src1", "$src1",
8514 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
8515 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008516}
8517
8518multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
8519 X86VectorVTInfo _> :
8520 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008521 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8522 (ins _.ScalarMemOp:$src1), OpcodeStr,
8523 "${src1}"##_.BroadcastStr,
8524 "${src1}"##_.BroadcastStr,
8525 (_.VT (OpNode (X86VBroadcast
8526 (_.ScalarLdFrag addr:$src1))))>,
8527 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008528}
8529
8530multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8531 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8532 let Predicates = [prd] in
8533 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8534
8535 let Predicates = [prd, HasVLX] in {
8536 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8537 EVEX_V256;
8538 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
8539 EVEX_V128;
8540 }
8541}
8542
8543multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8544 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8545 let Predicates = [prd] in
8546 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
8547 EVEX_V512;
8548
8549 let Predicates = [prd, HasVLX] in {
8550 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
8551 EVEX_V256;
8552 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
8553 EVEX_V128;
8554 }
8555}
8556
8557multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
8558 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008559 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008560 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00008561 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
8562 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008563}
8564
8565multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
8566 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008567 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
8568 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008569}
8570
8571multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
8572 bits<8> opc_d, bits<8> opc_q,
8573 string OpcodeStr, SDNode OpNode> {
8574 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
8575 HasAVX512>,
8576 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
8577 HasBWI>;
8578}
8579
8580defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
8581
Craig Topper5ef13ba2016-12-26 07:26:07 +00008582def avx512_v16i1sextv16i8 : PatLeaf<(v16i8 (X86pcmpgt (bc_v16i8 (v4i32 immAllZerosV)),
8583 VR128X:$src))>;
8584def avx512_v8i1sextv8i16 : PatLeaf<(v8i16 (X86vsrai VR128X:$src, (i8 15)))>;
8585def avx512_v4i1sextv4i32 : PatLeaf<(v4i32 (X86vsrai VR128X:$src, (i8 31)))>;
8586def avx512_v32i1sextv32i8 : PatLeaf<(v32i8 (X86pcmpgt (bc_v32i8 (v8i32 immAllZerosV)),
8587 VR256X:$src))>;
8588def avx512_v16i1sextv16i16: PatLeaf<(v16i16 (X86vsrai VR256X:$src, (i8 15)))>;
8589def avx512_v8i1sextv8i32 : PatLeaf<(v8i32 (X86vsrai VR256X:$src, (i8 31)))>;
8590
Craig Topper056c9062016-08-28 22:20:48 +00008591let Predicates = [HasBWI, HasVLX] in {
8592 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008593 (bc_v2i64 (avx512_v16i1sextv16i8)),
8594 (bc_v2i64 (add (v16i8 VR128X:$src), (avx512_v16i1sextv16i8)))),
8595 (VPABSBZ128rr VR128X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008596 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008597 (bc_v2i64 (avx512_v8i1sextv8i16)),
8598 (bc_v2i64 (add (v8i16 VR128X:$src), (avx512_v8i1sextv8i16)))),
8599 (VPABSWZ128rr VR128X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008600 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008601 (bc_v4i64 (avx512_v32i1sextv32i8)),
8602 (bc_v4i64 (add (v32i8 VR256X:$src), (avx512_v32i1sextv32i8)))),
8603 (VPABSBZ256rr VR256X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008604 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008605 (bc_v4i64 (avx512_v16i1sextv16i16)),
8606 (bc_v4i64 (add (v16i16 VR256X:$src), (avx512_v16i1sextv16i16)))),
8607 (VPABSWZ256rr VR256X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008608}
8609let Predicates = [HasAVX512, HasVLX] in {
8610 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008611 (bc_v2i64 (avx512_v4i1sextv4i32)),
8612 (bc_v2i64 (add (v4i32 VR128X:$src), (avx512_v4i1sextv4i32)))),
8613 (VPABSDZ128rr VR128X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008614 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008615 (bc_v4i64 (avx512_v8i1sextv8i32)),
8616 (bc_v4i64 (add (v8i32 VR256X:$src), (avx512_v8i1sextv8i32)))),
8617 (VPABSDZ256rr VR256X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008618}
8619
8620let Predicates = [HasAVX512] in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008621def : Pat<(xor
Craig Topperabe80cc2016-08-28 06:06:28 +00008622 (bc_v8i64 (v16i1sextv16i32)),
8623 (bc_v8i64 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008624 (VPABSDZrr VR512:$src)>;
8625def : Pat<(xor
8626 (bc_v8i64 (v8i1sextv8i64)),
8627 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
8628 (VPABSQZrr VR512:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008629}
Craig Topper850feaf2016-08-28 22:20:51 +00008630let Predicates = [HasBWI] in {
8631def : Pat<(xor
8632 (bc_v8i64 (v64i1sextv64i8)),
8633 (bc_v8i64 (add (v64i8 VR512:$src), (v64i1sextv64i8)))),
8634 (VPABSBZrr VR512:$src)>;
8635def : Pat<(xor
8636 (bc_v8i64 (v32i1sextv32i16)),
8637 (bc_v8i64 (add (v32i16 VR512:$src), (v32i1sextv32i16)))),
8638 (VPABSWZrr VR512:$src)>;
8639}
Igor Bregerf2460112015-07-26 14:41:44 +00008640
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008641multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
8642
8643 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008644}
8645
8646defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
8647defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
8648
Igor Breger24cab0f2015-11-16 07:22:00 +00008649//===---------------------------------------------------------------------===//
8650// Replicate Single FP - MOVSHDUP and MOVSLDUP
8651//===---------------------------------------------------------------------===//
8652multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8653 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
8654 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00008655}
8656
8657defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
8658defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00008659
8660//===----------------------------------------------------------------------===//
8661// AVX-512 - MOVDDUP
8662//===----------------------------------------------------------------------===//
8663
8664multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
8665 X86VectorVTInfo _> {
8666 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8667 (ins _.RC:$src), OpcodeStr, "$src", "$src",
8668 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00008669 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8670 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
8671 (_.VT (OpNode (_.VT (scalar_to_vector
8672 (_.ScalarLdFrag addr:$src)))))>,
8673 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Igor Breger1f782962015-11-19 08:26:56 +00008674}
8675
8676multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
8677 AVX512VLVectorVTInfo VTInfo> {
8678
8679 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8680
8681 let Predicates = [HasAVX512, HasVLX] in {
8682 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8683 EVEX_V256;
8684 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
8685 EVEX_V128;
8686 }
8687}
8688
8689multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8690 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
8691 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00008692}
8693
8694defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
8695
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008696let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +00008697def : Pat<(X86Movddup (loadv2f64 addr:$src)),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008698 (VMOVDDUPZ128rm addr:$src)>;
Igor Breger1f782962015-11-19 08:26:56 +00008699def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008700 (VMOVDDUPZ128rm addr:$src)>;
8701def : Pat<(v2f64 (X86VBroadcast f64:$src)),
8702 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topperda84ff32017-01-07 22:20:23 +00008703
8704def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
8705 (v2f64 VR128X:$src0)),
8706 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
8707def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
8708 (bitconvert (v4i32 immAllZerosV))),
8709 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
8710
8711def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
8712 (v2f64 VR128X:$src0)),
8713 (VMOVDDUPZ128rrk VR128X:$src0, VK2WM:$mask,
8714 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
8715def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
8716 (bitconvert (v4i32 immAllZerosV))),
8717 (VMOVDDUPZ128rrkz VK2WM:$mask, (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
8718
8719def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
8720 (v2f64 VR128X:$src0)),
8721 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
8722def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
8723 (bitconvert (v4i32 immAllZerosV))),
8724 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008725}
Igor Breger1f782962015-11-19 08:26:56 +00008726
Igor Bregerf2460112015-07-26 14:41:44 +00008727//===----------------------------------------------------------------------===//
8728// AVX-512 - Unpack Instructions
8729//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00008730defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
8731 SSE_ALU_ITINS_S>;
8732defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
8733 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00008734
8735defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
8736 SSE_INTALU_ITINS_P, HasBWI>;
8737defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
8738 SSE_INTALU_ITINS_P, HasBWI>;
8739defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
8740 SSE_INTALU_ITINS_P, HasBWI>;
8741defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
8742 SSE_INTALU_ITINS_P, HasBWI>;
8743
8744defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
8745 SSE_INTALU_ITINS_P, HasAVX512>;
8746defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
8747 SSE_INTALU_ITINS_P, HasAVX512>;
8748defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
8749 SSE_INTALU_ITINS_P, HasAVX512>;
8750defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
8751 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008752
8753//===----------------------------------------------------------------------===//
8754// AVX-512 - Extract & Insert Integer Instructions
8755//===----------------------------------------------------------------------===//
8756
8757multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8758 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008759 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
8760 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8761 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8762 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
8763 imm:$src2)))),
8764 addr:$dst)]>,
8765 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008766}
8767
8768multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
8769 let Predicates = [HasBWI] in {
8770 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
8771 (ins _.RC:$src1, u8imm:$src2),
8772 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8773 [(set GR32orGR64:$dst,
8774 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
8775 EVEX, TAPD;
8776
8777 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
8778 }
8779}
8780
8781multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
8782 let Predicates = [HasBWI] in {
8783 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
8784 (ins _.RC:$src1, u8imm:$src2),
8785 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8786 [(set GR32orGR64:$dst,
8787 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
8788 EVEX, PD;
8789
Craig Topper99f6b622016-05-01 01:03:56 +00008790 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00008791 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
8792 (ins _.RC:$src1, u8imm:$src2),
8793 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
8794 EVEX, TAPD;
8795
Igor Bregerdefab3c2015-10-08 12:55:01 +00008796 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
8797 }
8798}
8799
8800multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
8801 RegisterClass GRC> {
8802 let Predicates = [HasDQI] in {
8803 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
8804 (ins _.RC:$src1, u8imm:$src2),
8805 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8806 [(set GRC:$dst,
8807 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
8808 EVEX, TAPD;
8809
Craig Toppere1cac152016-06-07 07:27:54 +00008810 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
8811 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8812 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8813 [(store (extractelt (_.VT _.RC:$src1),
8814 imm:$src2),addr:$dst)]>,
8815 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008816 }
8817}
8818
8819defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
8820defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
8821defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
8822defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
8823
8824multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8825 X86VectorVTInfo _, PatFrag LdFrag> {
8826 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
8827 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8828 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8829 [(set _.RC:$dst,
8830 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
8831 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
8832}
8833
8834multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
8835 X86VectorVTInfo _, PatFrag LdFrag> {
8836 let Predicates = [HasBWI] in {
8837 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8838 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
8839 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8840 [(set _.RC:$dst,
8841 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
8842
8843 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
8844 }
8845}
8846
8847multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
8848 X86VectorVTInfo _, RegisterClass GRC> {
8849 let Predicates = [HasDQI] in {
8850 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8851 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
8852 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8853 [(set _.RC:$dst,
8854 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
8855 EVEX_4V, TAPD;
8856
8857 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
8858 _.ScalarLdFrag>, TAPD;
8859 }
8860}
8861
8862defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
8863 extloadi8>, TAPD;
8864defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
8865 extloadi16>, PD;
8866defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
8867defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00008868//===----------------------------------------------------------------------===//
8869// VSHUFPS - VSHUFPD Operations
8870//===----------------------------------------------------------------------===//
8871multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
8872 AVX512VLVectorVTInfo VTInfo_FP>{
8873 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
8874 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
8875 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00008876}
8877
8878defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
8879defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008880//===----------------------------------------------------------------------===//
8881// AVX-512 - Byte shift Left/Right
8882//===----------------------------------------------------------------------===//
8883
8884multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
8885 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
8886 def rr : AVX512<opc, MRMr,
8887 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
8888 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8889 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008890 def rm : AVX512<opc, MRMm,
8891 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
8892 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8893 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008894 (_.VT (bitconvert (_.LdFrag addr:$src1))),
8895 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008896}
8897
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008898multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008899 Format MRMm, string OpcodeStr, Predicate prd>{
8900 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008901 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008902 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008903 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008904 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008905 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008906 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008907 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008908 }
8909}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008910defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008911 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008912defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008913 HasBWI>, AVX512PDIi8Base, EVEX_4V;
8914
8915
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008916multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00008917 string OpcodeStr, X86VectorVTInfo _dst,
8918 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00008919 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00008920 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00008921 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00008922 [(set _dst.RC:$dst,(_dst.VT
8923 (OpNode (_src.VT _src.RC:$src1),
8924 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008925 def rm : AVX512BI<opc, MRMSrcMem,
8926 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
8927 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8928 [(set _dst.RC:$dst,(_dst.VT
8929 (OpNode (_src.VT _src.RC:$src1),
8930 (_src.VT (bitconvert
8931 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008932}
8933
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008934multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008935 string OpcodeStr, Predicate prd> {
8936 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00008937 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
8938 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008939 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00008940 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
8941 v32i8x_info>, EVEX_V256;
8942 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
8943 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008944 }
8945}
8946
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008947defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008948 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008949
8950multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008951 X86VectorVTInfo _>{
8952 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +00008953 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8954 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00008955 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00008956 (OpNode (_.VT _.RC:$src1),
8957 (_.VT _.RC:$src2),
8958 (_.VT _.RC:$src3),
Craig Topper202b4532016-09-22 03:00:50 +00008959 (i8 imm:$src4)), 1, 1>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00008960 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8961 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
8962 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
8963 (OpNode (_.VT _.RC:$src1),
8964 (_.VT _.RC:$src2),
8965 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00008966 (i8 imm:$src4)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00008967 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
8968 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8969 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
8970 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8971 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8972 (OpNode (_.VT _.RC:$src1),
8973 (_.VT _.RC:$src2),
8974 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00008975 (i8 imm:$src4)), 1, 0>, EVEX_B,
Craig Toppere1cac152016-06-07 07:27:54 +00008976 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008977 }// Constraints = "$src1 = $dst"
8978}
8979
8980multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
8981 let Predicates = [HasAVX512] in
8982 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
8983 let Predicates = [HasAVX512, HasVLX] in {
8984 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
8985 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
8986 }
8987}
8988
8989defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
8990defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
8991
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008992//===----------------------------------------------------------------------===//
8993// AVX-512 - FixupImm
8994//===----------------------------------------------------------------------===//
8995
8996multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008997 X86VectorVTInfo _>{
8998 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008999 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9000 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9001 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9002 (OpNode (_.VT _.RC:$src1),
9003 (_.VT _.RC:$src2),
9004 (_.IntVT _.RC:$src3),
9005 (i32 imm:$src4),
9006 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00009007 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9008 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
9009 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9010 (OpNode (_.VT _.RC:$src1),
9011 (_.VT _.RC:$src2),
9012 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
9013 (i32 imm:$src4),
9014 (i32 FROUND_CURRENT))>;
9015 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9016 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
9017 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
9018 "$src2, ${src3}"##_.BroadcastStr##", $src4",
9019 (OpNode (_.VT _.RC:$src1),
9020 (_.VT _.RC:$src2),
9021 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
9022 (i32 imm:$src4),
9023 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009024 } // Constraints = "$src1 = $dst"
9025}
9026
9027multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +00009028 SDNode OpNode, X86VectorVTInfo _>{
9029let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009030 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9031 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009032 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009033 "$src2, $src3, {sae}, $src4",
9034 (OpNode (_.VT _.RC:$src1),
9035 (_.VT _.RC:$src2),
9036 (_.IntVT _.RC:$src3),
9037 (i32 imm:$src4),
9038 (i32 FROUND_NO_EXC))>, EVEX_B;
9039 }
9040}
9041
9042multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
9043 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +00009044 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
9045 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009046 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9047 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9048 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9049 (OpNode (_.VT _.RC:$src1),
9050 (_.VT _.RC:$src2),
9051 (_src3VT.VT _src3VT.RC:$src3),
9052 (i32 imm:$src4),
9053 (i32 FROUND_CURRENT))>;
9054
9055 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9056 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9057 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
9058 "$src2, $src3, {sae}, $src4",
9059 (OpNode (_.VT _.RC:$src1),
9060 (_.VT _.RC:$src2),
9061 (_src3VT.VT _src3VT.RC:$src3),
9062 (i32 imm:$src4),
9063 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +00009064 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
9065 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
9066 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9067 (OpNode (_.VT _.RC:$src1),
9068 (_.VT _.RC:$src2),
9069 (_src3VT.VT (scalar_to_vector
9070 (_src3VT.ScalarLdFrag addr:$src3))),
9071 (i32 imm:$src4),
9072 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009073 }
9074}
9075
9076multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
9077 let Predicates = [HasAVX512] in
9078 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9079 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9080 AVX512AIi8Base, EVEX_4V, EVEX_V512;
9081 let Predicates = [HasAVX512, HasVLX] in {
9082 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
9083 AVX512AIi8Base, EVEX_4V, EVEX_V128;
9084 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
9085 AVX512AIi8Base, EVEX_4V, EVEX_V256;
9086 }
9087}
9088
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009089defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9090 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009091 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009092defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9093 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009094 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009095defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009096 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009097defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009098 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +00009099
9100
9101
9102// Patterns used to select SSE scalar fp arithmetic instructions from
9103// either:
9104//
9105// (1) a scalar fp operation followed by a blend
9106//
9107// The effect is that the backend no longer emits unnecessary vector
9108// insert instructions immediately after SSE scalar fp instructions
9109// like addss or mulss.
9110//
9111// For example, given the following code:
9112// __m128 foo(__m128 A, __m128 B) {
9113// A[0] += B[0];
9114// return A;
9115// }
9116//
9117// Previously we generated:
9118// addss %xmm0, %xmm1
9119// movss %xmm1, %xmm0
9120//
9121// We now generate:
9122// addss %xmm1, %xmm0
9123//
9124// (2) a vector packed single/double fp operation followed by a vector insert
9125//
9126// The effect is that the backend converts the packed fp instruction
9127// followed by a vector insert into a single SSE scalar fp instruction.
9128//
9129// For example, given the following code:
9130// __m128 foo(__m128 A, __m128 B) {
9131// __m128 C = A + B;
9132// return (__m128) {c[0], a[1], a[2], a[3]};
9133// }
9134//
9135// Previously we generated:
9136// addps %xmm0, %xmm1
9137// movss %xmm1, %xmm0
9138//
9139// We now generate:
9140// addss %xmm1, %xmm0
9141
9142// TODO: Some canonicalization in lowering would simplify the number of
9143// patterns we have to try to match.
9144multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
9145 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009146 // extracted scalar math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +00009147 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
9148 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
9149 FR32X:$src))))),
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009150 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009151 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009152
Craig Topper5625d242016-07-29 06:06:00 +00009153 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009154 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
9155 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
9156 FR32X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009157 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009158 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009159
9160 // vector math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +00009161 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst),
9162 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +00009163 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
9164
9165 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009166 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst),
9167 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009168 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +00009169
9170 // extracted masked scalar math op with insert via movss
9171 def : Pat<(X86Movss (v4f32 VR128X:$src1),
9172 (scalar_to_vector
9173 (X86selects VK1WM:$mask,
9174 (Op (f32 (extractelt (v4f32 VR128X:$src1), (iPTR 0))),
9175 FR32X:$src2),
9176 FR32X:$src0))),
9177 (!cast<I>("V"#OpcPrefix#SSZrr_Intk) (COPY_TO_REGCLASS FR32X:$src0, VR128X),
9178 VK1WM:$mask, v4f32:$src1,
9179 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009180 }
9181}
9182
9183defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
9184defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
9185defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
9186defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
9187
9188multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
9189 let Predicates = [HasAVX512] in {
9190 // extracted scalar math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +00009191 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
9192 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
9193 FR64X:$src))))),
Craig Topper5625d242016-07-29 06:06:00 +00009194 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009195 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009196
9197 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009198 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
9199 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
9200 FR64X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009201 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009202 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009203
9204 // vector math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +00009205 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst),
9206 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +00009207 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
9208
9209 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009210 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst),
9211 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009212 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +00009213
9214 // extracted masked scalar math op with insert via movss
9215 def : Pat<(X86Movsd (v2f64 VR128X:$src1),
9216 (scalar_to_vector
9217 (X86selects VK1WM:$mask,
9218 (Op (f64 (extractelt (v2f64 VR128X:$src1), (iPTR 0))),
9219 FR64X:$src2),
9220 FR64X:$src0))),
9221 (!cast<I>("V"#OpcPrefix#SDZrr_Intk) (COPY_TO_REGCLASS FR64X:$src0, VR128X),
9222 VK1WM:$mask, v2f64:$src1,
9223 (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009224 }
9225}
9226
9227defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
9228defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
9229defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
9230defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;