blob: 75a265bf8a153d44d884f435245c05380b389ec0 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Simon Pilgrimb13961d2016-06-11 14:34:10 +000034 ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1",
35 "v" # NumElts # "i1"));
36
Adam Nemet5ed17da2014-08-21 19:50:07 +000037 // The GPR register class that can hold the write mask. Use GR8 for fewer
38 // than 8 elements. Use shift-right and equal to work around the lack of
39 // !lt in tablegen.
40 RegisterClass MRC =
41 !cast<RegisterClass>("GR" #
42 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
43
44 // Suffix used in the instruction mnemonic.
45 string Suffix = suffix;
46
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000047 // VTName is a string name for vector VT. For vector types it will be
48 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
49 // It is a little bit complex for scalar types, where NumElts = 1.
50 // In this case we build v4f32 or v2f64
51 string VTName = "v" # !if (!eq (NumElts, 1),
52 !if (!eq (EltVT.Size, 32), 4,
53 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000054
Adam Nemet5ed17da2014-08-21 19:50:07 +000055 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 string EltTypeName = !cast<string>(EltVT);
59 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
61 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000062
63 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000065
66 // Size of RC in bits, e.g. 512 for VR512.
67 int Size = VT.Size;
68
69 // The corresponding memory operand, e.g. i512mem for VR512.
70 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000071 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
72
73 // Load patterns
74 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
75 // due to load promotion during legalization
76 PatFrag LdFrag = !cast<PatFrag>("load" #
77 !if (!eq (TypeVariantName, "i"),
78 !if (!eq (Size, 128), "v2i64",
79 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000080 !if (!eq (Size, 512), "v8i64",
81 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000082
83 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000084 !if (!eq (TypeVariantName, "i"),
85 !if (!eq (Size, 128), "v2i64",
86 !if (!eq (Size, 256), "v4i64",
87 !if (!eq (Size, 512), "v8i64",
88 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000089
Robert Khasanov2ea081d2014-08-25 14:49:34 +000090 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000091
92 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000093 // Note: For EltSize < 32, FloatVT is illegal and TableGen
94 // fails to compile, so we choose FloatVT = VT
95 ValueType FloatVT = !cast<ValueType>(
96 !if (!eq (!srl(EltSize,5),0),
97 VTName,
98 !if (!eq(TypeVariantName, "i"),
99 "v" # NumElts # "f" # EltSize,
100 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000101
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000102 ValueType IntVT = !cast<ValueType>(
103 !if (!eq (!srl(EltSize,5),0),
104 VTName,
105 !if (!eq(TypeVariantName, "f"),
106 "v" # NumElts # "i" # EltSize,
107 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000108 // The string to specify embedded broadcast in assembly.
109 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000110
Adam Nemet449b3f02014-10-15 23:42:09 +0000111 // 8-bit compressed displacement tuple/subvector format. This is only
112 // defined for NumElts <= 8.
113 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
114 !cast<CD8VForm>("CD8VT" # NumElts), ?);
115
Adam Nemet55536c62014-09-25 23:48:45 +0000116 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
117 !if (!eq (Size, 256), sub_ymm, ?));
118
119 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
120 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
121 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000122
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000123 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
124
Craig Topperabe80cc2016-08-28 06:06:28 +0000125 // A vector tye of the same width with element type i64. This is used to
126 // create patterns for logic ops.
127 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
128
Adam Nemet09377232014-10-08 23:25:31 +0000129 // A vector type of the same width with element type i32. This is used to
130 // create the canonical constant zero node ImmAllZerosV.
131 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
132 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000133
134 string ZSuffix = !if (!eq (Size, 128), "Z128",
135 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000136}
137
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000138def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
139def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000140def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
141def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000142def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
143def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000144
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000145// "x" in v32i8x_info means RC = VR256X
146def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
147def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
148def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
149def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000150def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
151def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000152
153def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
154def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
155def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
156def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000157def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
158def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000159
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000160// We map scalar types to the smallest (128-bit) vector type
161// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000162def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
163def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000164def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
165def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
166
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000167class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
168 X86VectorVTInfo i128> {
169 X86VectorVTInfo info512 = i512;
170 X86VectorVTInfo info256 = i256;
171 X86VectorVTInfo info128 = i128;
172}
173
174def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
175 v16i8x_info>;
176def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
177 v8i16x_info>;
178def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
179 v4i32x_info>;
180def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
181 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000182def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
183 v4f32x_info>;
184def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
185 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000186
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000187// This multiclass generates the masking variants from the non-masking
188// variant. It only provides the assembly pieces for the masking variants.
189// It assumes custom ISel patterns for masking which can be provided as
190// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000191multiclass AVX512_maskable_custom<bits<8> O, Format F,
192 dag Outs,
193 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
194 string OpcodeStr,
195 string AttSrcAsm, string IntelSrcAsm,
196 list<dag> Pattern,
197 list<dag> MaskingPattern,
198 list<dag> ZeroMaskingPattern,
199 string MaskingConstraint = "",
200 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000201 bit IsCommutable = 0,
202 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000203 let isCommutable = IsCommutable in
204 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000205 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000206 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000207 Pattern, itin>;
208
209 // Prefer over VMOV*rrk Pat<>
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000210 let AddedComplexity = 20, isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000211 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000212 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
213 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000214 MaskingPattern, itin>,
215 EVEX_K {
216 // In case of the 3src subclass this is overridden with a let.
217 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000218 }
219
220 // Zero mask does not add any restrictions to commute operands transformation.
221 // So, it is Ok to use IsCommutable instead of IsKCommutable.
222 let AddedComplexity = 30, isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000223 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000224 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
225 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000226 ZeroMaskingPattern,
227 itin>,
228 EVEX_KZ;
229}
230
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000231
Adam Nemet34801422014-10-08 23:25:39 +0000232// Common base class of AVX512_maskable and AVX512_maskable_3src.
233multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
234 dag Outs,
235 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
236 string OpcodeStr,
237 string AttSrcAsm, string IntelSrcAsm,
238 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000239 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000240 string MaskingConstraint = "",
241 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000242 bit IsCommutable = 0,
243 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000244 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
245 AttSrcAsm, IntelSrcAsm,
246 [(set _.RC:$dst, RHS)],
247 [(set _.RC:$dst, MaskingRHS)],
248 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000249 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000250 MaskingConstraint, NoItinerary, IsCommutable,
251 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000252
Adam Nemet2e91ee52014-08-14 17:13:19 +0000253// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000254// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000255// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000256multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
257 dag Outs, dag Ins, string OpcodeStr,
258 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000259 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000260 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000261 bit IsCommutable = 0, bit IsKCommutable = 0,
262 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000263 AVX512_maskable_common<O, F, _, Outs, Ins,
264 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
265 !con((ins _.KRCWM:$mask), Ins),
266 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000267 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000268 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000269
270// This multiclass generates the unconditional/non-masking, the masking and
271// the zero-masking variant of the scalar instruction.
272multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
273 dag Outs, dag Ins, string OpcodeStr,
274 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000275 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000276 InstrItinClass itin = NoItinerary,
277 bit IsCommutable = 0> :
278 AVX512_maskable_common<O, F, _, Outs, Ins,
279 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
280 !con((ins _.KRCWM:$mask), Ins),
281 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000282 (X86selects _.KRCWM:$mask, RHS, _.RC:$src0),
283 X86selects, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000284
Adam Nemet34801422014-10-08 23:25:39 +0000285// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000286// ($src1) is already tied to $dst so we just use that for the preserved
287// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
288// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000289multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
290 dag Outs, dag NonTiedIns, string OpcodeStr,
291 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim916485c2016-08-18 11:22:22 +0000292 dag RHS, bit IsCommutable = 0,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000293 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000294 AVX512_maskable_common<O, F, _, Outs,
295 !con((ins _.RC:$src1), NonTiedIns),
296 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
297 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
298 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000299 (vselect _.KRCWM:$mask, RHS, _.RC:$src1),
300 vselect, "", NoItinerary, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000301
Igor Breger15820b02015-07-01 13:24:28 +0000302multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
303 dag Outs, dag NonTiedIns, string OpcodeStr,
304 string AttSrcAsm, string IntelSrcAsm,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000305 dag RHS, bit IsCommutable = 0,
306 bit IsKCommutable = 0> :
Igor Breger15820b02015-07-01 13:24:28 +0000307 AVX512_maskable_common<O, F, _, Outs,
308 !con((ins _.RC:$src1), NonTiedIns),
309 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
310 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
311 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000312 (X86selects _.KRCWM:$mask, RHS, _.RC:$src1),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000313 X86selects, "", NoItinerary, IsCommutable,
314 IsKCommutable>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000315
Adam Nemet34801422014-10-08 23:25:39 +0000316multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
317 dag Outs, dag Ins,
318 string OpcodeStr,
319 string AttSrcAsm, string IntelSrcAsm,
320 list<dag> Pattern> :
321 AVX512_maskable_custom<O, F, Outs, Ins,
322 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
323 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000324 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000325 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000326
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000327
328// Instruction with mask that puts result in mask register,
329// like "compare" and "vptest"
330multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
331 dag Outs,
332 dag Ins, dag MaskingIns,
333 string OpcodeStr,
334 string AttSrcAsm, string IntelSrcAsm,
335 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000336 list<dag> MaskingPattern,
337 bit IsCommutable = 0> {
338 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000339 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000340 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
341 "$dst, "#IntelSrcAsm#"}",
342 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000343
344 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000345 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
346 "$dst {${mask}}, "#IntelSrcAsm#"}",
347 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000348}
349
350multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
351 dag Outs,
352 dag Ins, dag MaskingIns,
353 string OpcodeStr,
354 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000355 dag RHS, dag MaskingRHS,
356 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000357 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
358 AttSrcAsm, IntelSrcAsm,
359 [(set _.KRC:$dst, RHS)],
Craig Topper225da2c2016-08-27 05:22:15 +0000360 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000361
362multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
363 dag Outs, dag Ins, string OpcodeStr,
364 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000365 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000366 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
367 !con((ins _.KRCWM:$mask), Ins),
368 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper225da2c2016-08-27 05:22:15 +0000369 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000370
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000371multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
372 dag Outs, dag Ins, string OpcodeStr,
373 string AttSrcAsm, string IntelSrcAsm> :
374 AVX512_maskable_custom_cmp<O, F, Outs,
375 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000376 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000377
Craig Topperabe80cc2016-08-28 06:06:28 +0000378// This multiclass generates the unconditional/non-masking, the masking and
379// the zero-masking variant of the vector instruction. In the masking case, the
380// perserved vector elements come from a new dummy input operand tied to $dst.
381multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
382 dag Outs, dag Ins, string OpcodeStr,
383 string AttSrcAsm, string IntelSrcAsm,
384 dag RHS, dag MaskedRHS,
385 InstrItinClass itin = NoItinerary,
386 bit IsCommutable = 0, SDNode Select = vselect> :
387 AVX512_maskable_custom<O, F, Outs, Ins,
388 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
389 !con((ins _.KRCWM:$mask), Ins),
390 OpcodeStr, AttSrcAsm, IntelSrcAsm,
391 [(set _.RC:$dst, RHS)],
392 [(set _.RC:$dst,
393 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
394 [(set _.RC:$dst,
395 (Select _.KRCWM:$mask, MaskedRHS,
396 _.ImmAllZerosV))],
397 "$src0 = $dst", itin, IsCommutable>;
398
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000399// Bitcasts between 512-bit vector types. Return the original type since
Craig Topper2388b462016-06-03 04:15:27 +0000400// no instruction is needed for the conversion.
401def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
402def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
403def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
404def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
405def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
406def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
407def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
408def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
409def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
410def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
411def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
412def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
413def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
414def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
415def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
416def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
417def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
418def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
419def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
420def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
421def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
422def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
423def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
424def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
425def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
426def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
427def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
428def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
429def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
430def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
431def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000432
Craig Topper9d9251b2016-05-08 20:10:20 +0000433// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
434// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
435// swizzled by ExecutionDepsFix to pxor.
436// We set canFoldAsLoad because this can be converted to a constant-pool
437// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000438let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000439 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000440def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000441 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000442def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
443 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000444}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000445
Craig Topper6393afc2017-01-09 02:44:34 +0000446// Alias instructions that allow VPTERNLOG to be used with a mask to create
447// a mix of all ones and all zeros elements. This is done this way to force
448// the same register to be used as input for all three sources.
449let isPseudo = 1, Predicates = [HasAVX512] in {
450def AVX512_512_SEXT_MASK_32 : I<0, Pseudo, (outs VR512:$dst),
451 (ins VK16WM:$mask), "",
452 [(set VR512:$dst, (vselect (v16i1 VK16WM:$mask),
453 (v16i32 immAllOnesV),
454 (v16i32 immAllZerosV)))]>;
455def AVX512_512_SEXT_MASK_64 : I<0, Pseudo, (outs VR512:$dst),
456 (ins VK8WM:$mask), "",
457 [(set VR512:$dst, (vselect (v8i1 VK8WM:$mask),
458 (bc_v8i64 (v16i32 immAllOnesV)),
459 (bc_v8i64 (v16i32 immAllZerosV))))]>;
460}
461
Craig Toppere5ce84a2016-05-08 21:33:53 +0000462let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000463 isPseudo = 1, Predicates = [HasVLX], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000464def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
465 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
466def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
467 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
468}
469
Craig Topperadd9cc62016-12-18 06:23:14 +0000470// Alias instructions that map fld0 to xorps for sse or vxorps for avx.
471// This is expanded by ExpandPostRAPseudos.
472let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
473 isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasVLX, HasDQI] in {
474 def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "",
475 [(set FR32X:$dst, fp32imm0)]>;
476 def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "",
477 [(set FR64X:$dst, fpimm0)]>;
478}
479
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000480//===----------------------------------------------------------------------===//
481// AVX-512 - VECTOR INSERT
482//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000483multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
484 PatFrag vinsert_insert> {
Craig Toppere1cac152016-06-07 07:27:54 +0000485 let ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000486 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
487 (ins To.RC:$src1, From.RC:$src2, i32u8imm:$src3),
488 "vinsert" # From.EltTypeName # "x" # From.NumElts,
489 "$src3, $src2, $src1", "$src1, $src2, $src3",
490 (vinsert_insert:$src3 (To.VT To.RC:$src1),
491 (From.VT From.RC:$src2),
492 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000493
Igor Breger0ede3cb2015-09-20 06:52:42 +0000494 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
495 (ins To.RC:$src1, From.MemOp:$src2, i32u8imm:$src3),
496 "vinsert" # From.EltTypeName # "x" # From.NumElts,
497 "$src3, $src2, $src1", "$src1, $src2, $src3",
498 (vinsert_insert:$src3 (To.VT To.RC:$src1),
499 (From.VT (bitconvert (From.LdFrag addr:$src2))),
500 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
501 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000502 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000503}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000504
Igor Breger0ede3cb2015-09-20 06:52:42 +0000505multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
506 X86VectorVTInfo To, PatFrag vinsert_insert,
507 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
508 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000509 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000510 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
511 (To.VT (!cast<Instruction>(InstrStr#"rr")
512 To.RC:$src1, From.RC:$src2,
513 (INSERT_get_vinsert_imm To.RC:$ins)))>;
514
515 def : Pat<(vinsert_insert:$ins
516 (To.VT To.RC:$src1),
517 (From.VT (bitconvert (From.LdFrag addr:$src2))),
518 (iPTR imm)),
519 (To.VT (!cast<Instruction>(InstrStr#"rm")
520 To.RC:$src1, addr:$src2,
521 (INSERT_get_vinsert_imm To.RC:$ins)))>;
522 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000523}
524
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000525multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
526 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000527
528 let Predicates = [HasVLX] in
529 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
530 X86VectorVTInfo< 4, EltVT32, VR128X>,
531 X86VectorVTInfo< 8, EltVT32, VR256X>,
532 vinsert128_insert>, EVEX_V256;
533
534 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000535 X86VectorVTInfo< 4, EltVT32, VR128X>,
536 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000537 vinsert128_insert>, EVEX_V512;
538
539 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000540 X86VectorVTInfo< 4, EltVT64, VR256X>,
541 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000542 vinsert256_insert>, VEX_W, EVEX_V512;
543
544 let Predicates = [HasVLX, HasDQI] in
545 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
546 X86VectorVTInfo< 2, EltVT64, VR128X>,
547 X86VectorVTInfo< 4, EltVT64, VR256X>,
548 vinsert128_insert>, VEX_W, EVEX_V256;
549
550 let Predicates = [HasDQI] in {
551 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
552 X86VectorVTInfo< 2, EltVT64, VR128X>,
553 X86VectorVTInfo< 8, EltVT64, VR512>,
554 vinsert128_insert>, VEX_W, EVEX_V512;
555
556 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
557 X86VectorVTInfo< 8, EltVT32, VR256X>,
558 X86VectorVTInfo<16, EltVT32, VR512>,
559 vinsert256_insert>, EVEX_V512;
560 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000561}
562
Adam Nemet4e2ef472014-10-02 23:18:28 +0000563defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
564defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000565
Igor Breger0ede3cb2015-09-20 06:52:42 +0000566// Codegen pattern with the alternative types,
567// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
568defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
569 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
570defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
571 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
572
573defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
574 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
575defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
576 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
577
578defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
579 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
580defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
581 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
582
583// Codegen pattern with the alternative types insert VEC128 into VEC256
584defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
585 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
586defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
587 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
588// Codegen pattern with the alternative types insert VEC128 into VEC512
589defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
590 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
591defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
592 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
593// Codegen pattern with the alternative types insert VEC256 into VEC512
594defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
595 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
596defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
597 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
598
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000599// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000600let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000601def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000602 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000603 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000604 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000605 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000606def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000607 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000608 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000609 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000610 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
611 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper43973152016-10-09 06:41:47 +0000612}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000613
614//===----------------------------------------------------------------------===//
615// AVX-512 VECTOR EXTRACT
616//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000617
Igor Breger7f69a992015-09-10 12:54:54 +0000618multiclass vextract_for_size<int Opcode,
Craig Topperd4e58072016-10-31 05:55:57 +0000619 X86VectorVTInfo From, X86VectorVTInfo To,
620 PatFrag vextract_extract,
621 SDNodeXForm EXTRACT_get_vextract_imm> {
Igor Breger7f69a992015-09-10 12:54:54 +0000622
623 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
624 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
625 // vextract_extract), we interesting only in patterns without mask,
626 // intrinsics pattern match generated bellow.
627 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
628 (ins From.RC:$src1, i32u8imm:$idx),
629 "vextract" # To.EltTypeName # "x" # To.NumElts,
630 "$idx, $src1", "$src1, $idx",
631 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
632 (iPTR imm)))]>,
633 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000634 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
635 (ins To.MemOp:$dst, From.RC:$src1, i32u8imm:$idx),
636 "vextract" # To.EltTypeName # "x" # To.NumElts #
637 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
638 [(store (To.VT (vextract_extract:$idx
639 (From.VT From.RC:$src1), (iPTR imm))),
640 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000641
Craig Toppere1cac152016-06-07 07:27:54 +0000642 let mayStore = 1, hasSideEffects = 0 in
643 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
644 (ins To.MemOp:$dst, To.KRCWM:$mask,
645 From.RC:$src1, i32u8imm:$idx),
646 "vextract" # To.EltTypeName # "x" # To.NumElts #
647 "\t{$idx, $src1, $dst {${mask}}|"
648 "$dst {${mask}}, $src1, $idx}",
649 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000650 }
Renato Golindb7ea862015-09-09 19:44:40 +0000651
Craig Topperd4e58072016-10-31 05:55:57 +0000652 def : Pat<(To.VT (vselect To.KRCWM:$mask,
653 (vextract_extract:$ext (From.VT From.RC:$src1),
654 (iPTR imm)),
655 To.RC:$src0)),
656 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
657 From.ZSuffix # "rrk")
658 To.RC:$src0, To.KRCWM:$mask, From.RC:$src1,
659 (EXTRACT_get_vextract_imm To.RC:$ext))>;
660
661 def : Pat<(To.VT (vselect To.KRCWM:$mask,
662 (vextract_extract:$ext (From.VT From.RC:$src1),
663 (iPTR imm)),
664 To.ImmAllZerosV)),
665 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
666 From.ZSuffix # "rrkz")
667 To.KRCWM:$mask, From.RC:$src1,
668 (EXTRACT_get_vextract_imm To.RC:$ext))>;
Igor Bregerac29a822015-09-09 14:35:09 +0000669}
670
Igor Bregerdefab3c2015-10-08 12:55:01 +0000671// Codegen pattern for the alternative types
672multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
673 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000674 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000675 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000676 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
677 (To.VT (!cast<Instruction>(InstrStr#"rr")
678 From.RC:$src1,
679 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000680 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
681 (iPTR imm))), addr:$dst),
682 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
683 (EXTRACT_get_vextract_imm To.RC:$ext))>;
684 }
Igor Breger7f69a992015-09-10 12:54:54 +0000685}
686
687multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Craig Topperd4e58072016-10-31 05:55:57 +0000688 ValueType EltVT64, int Opcode256> {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000689 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000690 X86VectorVTInfo<16, EltVT32, VR512>,
691 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000692 vextract128_extract,
693 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000694 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000695 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000696 X86VectorVTInfo< 8, EltVT64, VR512>,
697 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000698 vextract256_extract,
699 EXTRACT_get_vextract256_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000700 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
701 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000702 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000703 X86VectorVTInfo< 8, EltVT32, VR256X>,
704 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000705 vextract128_extract,
706 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000707 EVEX_V256, EVEX_CD8<32, CD8VT4>;
708 let Predicates = [HasVLX, HasDQI] in
709 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
710 X86VectorVTInfo< 4, EltVT64, VR256X>,
711 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000712 vextract128_extract,
713 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000714 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
715 let Predicates = [HasDQI] in {
716 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
717 X86VectorVTInfo< 8, EltVT64, VR512>,
718 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000719 vextract128_extract,
720 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000721 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
722 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
723 X86VectorVTInfo<16, EltVT32, VR512>,
724 X86VectorVTInfo< 8, EltVT32, VR256X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000725 vextract256_extract,
726 EXTRACT_get_vextract256_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000727 EVEX_V512, EVEX_CD8<32, CD8VT8>;
728 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000729}
730
Adam Nemet55536c62014-09-25 23:48:45 +0000731defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
732defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000733
Igor Bregerdefab3c2015-10-08 12:55:01 +0000734// extract_subvector codegen patterns with the alternative types.
735// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
736defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
737 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
738defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
739 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
740
741defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000742 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000743defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
744 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
745
746defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
747 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
748defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
749 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
750
Craig Topper08a68572016-05-21 22:50:04 +0000751// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000752defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
753 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
754defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
755 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
756
757// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000758defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
759 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
760defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
761 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
762// Codegen pattern with the alternative types extract VEC256 from VEC512
763defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
764 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
765defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
766 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
767
Craig Topper5f3fef82016-05-22 07:40:58 +0000768// A 128-bit subvector extract from the first 256-bit vector position
769// is a subregister copy that needs no instruction.
770def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
771 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
772def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
773 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
774def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
775 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
776def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
777 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
778def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
779 (v8i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_xmm))>;
780def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
781 (v16i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_xmm))>;
782
783// A 256-bit subvector extract from the first 256-bit vector position
784// is a subregister copy that needs no instruction.
785def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
786 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
787def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
788 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
789def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
790 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
791def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
792 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
793def : Pat<(v16i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
794 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm))>;
795def : Pat<(v32i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
796 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm))>;
797
798let AddedComplexity = 25 in { // to give priority over vinsertf128rm
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000799// A 128-bit subvector insert to the first 512-bit vector position
800// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000801def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
802 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
803def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
804 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
805def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
806 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
807def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
808 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
809def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
810 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
811def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
812 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000813
Craig Topper5f3fef82016-05-22 07:40:58 +0000814// A 256-bit subvector insert to the first 512-bit vector position
815// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000816def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000817 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000818def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000819 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000820def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000821 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000822def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000823 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000824def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000825 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000826def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000827 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Craig Toppera1041ff2016-05-22 07:40:40 +0000828}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000829
830// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +0000831def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000832 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000833 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000834 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
835 EVEX;
836
Craig Topper03b849e2016-05-21 22:50:11 +0000837def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000838 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000839 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000840 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000841 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000842
843//===---------------------------------------------------------------------===//
844// AVX-512 BROADCAST
845//---
Igor Breger131008f2016-05-01 08:40:00 +0000846// broadcast with a scalar argument.
847multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
848 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000849
Igor Breger131008f2016-05-01 08:40:00 +0000850 let isCodeGenOnly = 1 in {
851 def r_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
852 (ins SrcInfo.FRC:$src), OpcodeStr#"\t{$src, $dst|$dst, $src}",
853 [(set DestInfo.RC:$dst, (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)))]>,
854 Requires<[HasAVX512]>, T8PD, EVEX;
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000855
Igor Breger131008f2016-05-01 08:40:00 +0000856 let Constraints = "$src0 = $dst" in
857 def rk_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
858 (ins DestInfo.RC:$src0, DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
859 OpcodeStr#"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000860 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000861 (vselect DestInfo.KRCWM:$mask,
862 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
863 DestInfo.RC:$src0))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000864 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_K;
Igor Breger131008f2016-05-01 08:40:00 +0000865
866 def rkz_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
867 (ins DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
868 OpcodeStr#"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000869 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000870 (vselect DestInfo.KRCWM:$mask,
871 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
872 DestInfo.ImmAllZerosV))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000873 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_KZ;
Igor Breger131008f2016-05-01 08:40:00 +0000874 } // let isCodeGenOnly = 1 in
875}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000876
Igor Breger21296d22015-10-20 11:56:42 +0000877multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
878 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topper80934372016-07-16 03:42:59 +0000879 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger21296d22015-10-20 11:56:42 +0000880 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
881 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
882 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
883 T8PD, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000884 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +0000885 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere1cac152016-06-07 07:27:54 +0000886 (DestInfo.VT (X86VBroadcast
887 (SrcInfo.ScalarLdFrag addr:$src)))>,
888 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +0000889 }
Craig Toppere1cac152016-06-07 07:27:54 +0000890
Craig Topper80934372016-07-16 03:42:59 +0000891 def : Pat<(DestInfo.VT (X86VBroadcast
892 (SrcInfo.VT (scalar_to_vector
893 (SrcInfo.ScalarLdFrag addr:$src))))),
894 (!cast<Instruction>(NAME#DestInfo.ZSuffix#m) addr:$src)>;
895 let AddedComplexity = 20 in
896 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
897 (X86VBroadcast
898 (SrcInfo.VT (scalar_to_vector
899 (SrcInfo.ScalarLdFrag addr:$src)))),
900 DestInfo.RC:$src0)),
901 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
902 DestInfo.RC:$src0, DestInfo.KRCWM:$mask, addr:$src)>;
903 let AddedComplexity = 30 in
904 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
905 (X86VBroadcast
906 (SrcInfo.VT (scalar_to_vector
907 (SrcInfo.ScalarLdFrag addr:$src)))),
908 DestInfo.ImmAllZerosV)),
909 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mkz)
910 DestInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000911}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000912
Craig Topper80934372016-07-16 03:42:59 +0000913multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +0000914 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +0000915 let Predicates = [HasAVX512] in
916 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
917 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
918 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000919
920 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000921 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000922 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +0000923 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000924 }
925}
926
Craig Topper80934372016-07-16 03:42:59 +0000927multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
928 AVX512VLVectorVTInfo _> {
929 let Predicates = [HasAVX512] in
930 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
931 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
932 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000933
Craig Topper80934372016-07-16 03:42:59 +0000934 let Predicates = [HasVLX] in {
935 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
936 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
937 EVEX_V256;
938 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
939 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
940 EVEX_V128;
941 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000942}
Craig Topper80934372016-07-16 03:42:59 +0000943defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
944 avx512vl_f32_info>;
945defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
946 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000947
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000948def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000949 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000950def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000951 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000952
Robert Khasanovcbc57032014-12-09 16:38:41 +0000953multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
954 RegisterClass SrcRC> {
Igor Breger0aeda372016-02-07 08:30:50 +0000955 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000956 (ins SrcRC:$src),
957 "vpbroadcast"##_.Suffix, "$src", "$src",
Igor Breger0aeda372016-02-07 08:30:50 +0000958 (_.VT (X86VBroadcast SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000959}
960
Robert Khasanovcbc57032014-12-09 16:38:41 +0000961multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
962 RegisterClass SrcRC, Predicate prd> {
963 let Predicates = [prd] in
964 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
965 let Predicates = [prd, HasVLX] in {
966 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
967 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
968 }
969}
970
Igor Breger0aeda372016-02-07 08:30:50 +0000971let isCodeGenOnly = 1 in {
972defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR8,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000973 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000974defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR16,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000975 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000976}
977let isAsmParserOnly = 1 in {
978 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
979 GR32, HasBWI>;
980 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000981 GR32, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000982}
Robert Khasanovcbc57032014-12-09 16:38:41 +0000983defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
984 HasAVX512>;
985defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
986 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000987
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000988def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000989 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000990def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000991 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000992
Igor Breger21296d22015-10-20 11:56:42 +0000993// Provide aliases for broadcast from the same register class that
994// automatically does the extract.
995multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
996 X86VectorVTInfo SrcInfo> {
997 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
998 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
999 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
1000}
1001
1002multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
1003 AVX512VLVectorVTInfo _, Predicate prd> {
1004 let Predicates = [prd] in {
1005 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1006 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
1007 EVEX_V512;
1008 // Defined separately to avoid redefinition.
1009 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
1010 }
1011 let Predicates = [prd, HasVLX] in {
1012 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1013 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
1014 EVEX_V256;
1015 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1016 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001017 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001018}
1019
Igor Breger21296d22015-10-20 11:56:42 +00001020defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1021 avx512vl_i8_info, HasBWI>;
1022defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1023 avx512vl_i16_info, HasBWI>;
1024defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1025 avx512vl_i32_info, HasAVX512>;
1026defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1027 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001028
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001029multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1030 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001031 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001032 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1033 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001034 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001035 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001036}
1037
Craig Topperbe351ee2016-10-01 06:01:23 +00001038let Predicates = [HasVLX, HasBWI] in {
1039 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1040 // This means we'll encounter truncated i32 loads; match that here.
1041 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1042 (VPBROADCASTWZ128m addr:$src)>;
1043 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1044 (VPBROADCASTWZ256m addr:$src)>;
1045 def : Pat<(v8i16 (X86VBroadcast
1046 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1047 (VPBROADCASTWZ128m addr:$src)>;
1048 def : Pat<(v16i16 (X86VBroadcast
1049 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1050 (VPBROADCASTWZ256m addr:$src)>;
1051}
1052
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001053//===----------------------------------------------------------------------===//
1054// AVX-512 BROADCAST SUBVECTORS
1055//
1056
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001057defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1058 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001059 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001060defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1061 v16f32_info, v4f32x_info>,
1062 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1063defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1064 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001065 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001066defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1067 v8f64_info, v4f64x_info>, VEX_W,
1068 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1069
Craig Topper715ad7f2016-10-16 23:29:51 +00001070let Predicates = [HasAVX512] in {
1071def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1072 (VBROADCASTI64X4rm addr:$src)>;
1073def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1074 (VBROADCASTI64X4rm addr:$src)>;
1075
1076// Provide fallback in case the load node that is used in the patterns above
1077// is used by additional users, which prevents the pattern selection.
1078def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1079 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1080 (v8f32 VR256X:$src), 1)>;
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001081def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))),
1082 (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001083 (v4f64 VR256X:$src), 1)>;
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001084def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))),
1085 (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001086 (v4i64 VR256X:$src), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001087def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1088 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1089 (v8i32 VR256X:$src), 1)>;
1090def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1091 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1092 (v16i16 VR256X:$src), 1)>;
1093def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1094 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1095 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001096
1097def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1098 (VBROADCASTI32X4rm addr:$src)>;
1099def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1100 (VBROADCASTI32X4rm addr:$src)>;
1101
1102// Provide fallback in case the load node that is used in the patterns above
1103// is used by additional users, which prevents the pattern selection.
1104def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1105 (VINSERTF64x4Zrr
1106 (VINSERTF32x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
1107 VR128X:$src, sub_xmm),
1108 VR128X:$src, 1),
1109 (EXTRACT_SUBREG
1110 (v8f64 (VINSERTF32x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
1111 VR128X:$src, sub_xmm),
1112 VR128X:$src, 1)), sub_ymm), 1)>;
1113def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1114 (VINSERTI64x4Zrr
1115 (VINSERTI32x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
1116 VR128X:$src, sub_xmm),
1117 VR128X:$src, 1),
1118 (EXTRACT_SUBREG
1119 (v8i64 (VINSERTI32x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
1120 VR128X:$src, sub_xmm),
1121 VR128X:$src, 1)), sub_ymm), 1)>;
1122
1123def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
1124 (VINSERTI64x4Zrr
1125 (VINSERTI32x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)),
1126 VR128X:$src, sub_xmm),
1127 VR128X:$src, 1),
1128 (EXTRACT_SUBREG
1129 (v32i16 (VINSERTI32x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)),
1130 VR128X:$src, sub_xmm),
1131 VR128X:$src, 1)), sub_ymm), 1)>;
1132def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
1133 (VINSERTI64x4Zrr
1134 (VINSERTI32x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)),
1135 VR128X:$src, sub_xmm),
1136 VR128X:$src, 1),
1137 (EXTRACT_SUBREG
1138 (v64i8 (VINSERTI32x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)),
1139 VR128X:$src, sub_xmm),
1140 VR128X:$src, 1)), sub_ymm), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001141}
1142
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001143let Predicates = [HasVLX] in {
1144defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1145 v8i32x_info, v4i32x_info>,
1146 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1147defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1148 v8f32x_info, v4f32x_info>,
1149 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001150
1151def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1152 (VBROADCASTI32X4Z256rm addr:$src)>;
1153def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1154 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001155
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001156// Provide fallback in case the load node that is used in the patterns above
1157// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001158def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001159 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001160 (v4f32 VR128X:$src), 1)>;
1161def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001162 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001163 (v4i32 VR128X:$src), 1)>;
1164def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001165 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001166 (v8i16 VR128X:$src), 1)>;
1167def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001168 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001169 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001170}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001171
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001172let Predicates = [HasVLX, HasDQI] in {
1173defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1174 v4i64x_info, v2i64x_info>, VEX_W,
1175 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1176defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1177 v4f64x_info, v2f64x_info>, VEX_W,
1178 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperf18b9202016-10-16 04:54:26 +00001179
1180// Provide fallback in case the load node that is used in the patterns above
1181// is used by additional users, which prevents the pattern selection.
1182def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1183 (VINSERTF64x2Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1184 (v2f64 VR128X:$src), 1)>;
1185def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1186 (VINSERTI64x2Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1187 (v2i64 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001188}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001189
1190let Predicates = [HasVLX, NoDQI] in {
1191def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1192 (VBROADCASTF32X4Z256rm addr:$src)>;
1193def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1194 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001195
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001196// Provide fallback in case the load node that is used in the patterns above
1197// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001198def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001199 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001200 (v2f64 VR128X:$src), 1)>;
1201def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001202 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1203 (v2i64 VR128X:$src), 1)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001204}
1205
Craig Topper715ad7f2016-10-16 23:29:51 +00001206let Predicates = [HasAVX512, NoDQI] in {
Craig Toppera4dc3402016-10-19 04:44:17 +00001207def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1208 (VBROADCASTF32X4rm addr:$src)>;
1209def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1210 (VBROADCASTI32X4rm addr:$src)>;
1211
1212def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
1213 (VINSERTF64x4Zrr
1214 (VINSERTF32x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
1215 VR128X:$src, sub_xmm),
1216 VR128X:$src, 1),
1217 (EXTRACT_SUBREG
1218 (v16f32 (VINSERTF32x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
1219 VR128X:$src, sub_xmm),
1220 VR128X:$src, 1)), sub_ymm), 1)>;
1221def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
1222 (VINSERTI64x4Zrr
1223 (VINSERTI32x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
1224 VR128X:$src, sub_xmm),
1225 VR128X:$src, 1),
1226 (EXTRACT_SUBREG
1227 (v16i32 (VINSERTI32x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
1228 VR128X:$src, sub_xmm),
1229 VR128X:$src, 1)), sub_ymm), 1)>;
1230
Craig Topper715ad7f2016-10-16 23:29:51 +00001231def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1232 (VBROADCASTF64X4rm addr:$src)>;
1233def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1234 (VBROADCASTI64X4rm addr:$src)>;
1235
1236// Provide fallback in case the load node that is used in the patterns above
1237// is used by additional users, which prevents the pattern selection.
1238def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1239 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1240 (v8f32 VR256X:$src), 1)>;
1241def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1242 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1243 (v8i32 VR256X:$src), 1)>;
1244}
1245
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001246let Predicates = [HasDQI] in {
1247defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1248 v8i64_info, v2i64x_info>, VEX_W,
1249 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1250defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1251 v16i32_info, v8i32x_info>,
1252 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1253defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1254 v8f64_info, v2f64x_info>, VEX_W,
1255 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1256defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1257 v16f32_info, v8f32x_info>,
1258 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001259
1260// Provide fallback in case the load node that is used in the patterns above
1261// is used by additional users, which prevents the pattern selection.
1262def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1263 (VINSERTF32x8Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1264 (v8f32 VR256X:$src), 1)>;
1265def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1266 (VINSERTI32x8Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1267 (v8i32 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001268
1269def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
1270 (VINSERTF32x8Zrr
1271 (VINSERTF32x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
1272 VR128X:$src, sub_xmm),
1273 VR128X:$src, 1),
1274 (EXTRACT_SUBREG
1275 (v16f32 (VINSERTF32x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
1276 VR128X:$src, sub_xmm),
1277 VR128X:$src, 1)), sub_ymm), 1)>;
1278def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
1279 (VINSERTI32x8Zrr
1280 (VINSERTI32x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
1281 VR128X:$src, sub_xmm),
1282 VR128X:$src, 1),
1283 (EXTRACT_SUBREG
1284 (v16i32 (VINSERTI32x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
1285 VR128X:$src, sub_xmm),
1286 VR128X:$src, 1)), sub_ymm), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001287}
Adam Nemet73f72e12014-06-27 00:43:38 +00001288
Igor Bregerfa798a92015-11-02 07:39:36 +00001289multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001290 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001291 let Predicates = [HasDQI] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001292 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info512, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001293 EVEX_V512;
1294 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001295 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info256, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001296 EVEX_V256;
1297}
1298
1299multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001300 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1301 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001302
1303 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001304 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info128, _Src.info128>,
1305 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001306}
1307
Craig Topper51e052f2016-10-15 16:26:02 +00001308defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1309 avx512vl_i32_info, avx512vl_i64_info>;
1310defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1311 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001312
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001313def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001314 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001315def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1316 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1317
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001318def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001319 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001320def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1321 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001322
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001323//===----------------------------------------------------------------------===//
1324// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1325//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001326multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1327 X86VectorVTInfo _, RegisterClass KRC> {
1328 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001329 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001330 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001331}
1332
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001333multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001334 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1335 let Predicates = [HasCDI] in
1336 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1337 let Predicates = [HasCDI, HasVLX] in {
1338 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1339 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1340 }
1341}
1342
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001343defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001344 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001345defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001346 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001347
1348//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001349// -- VPERMI2 - 3 source operands form --
Craig Topper4fa3b502016-09-06 06:56:59 +00001350multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001351let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001352 // The index operand in the pattern should really be an integer type. However,
1353 // if we do that and it happens to come from a bitcast, then it becomes
1354 // difficult to find the bitcast needed to convert the index to the
1355 // destination type for the passthru since it will be folded with the bitcast
1356 // of the index operand.
1357 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001358 (ins _.RC:$src2, _.RC:$src3),
1359 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001360 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3)), 1>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001361 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001362
Craig Topper4fa3b502016-09-06 06:56:59 +00001363 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001364 (ins _.RC:$src2, _.MemOp:$src3),
1365 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001366 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001367 (_.VT (bitconvert (_.LdFrag addr:$src3))))), 1>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001368 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001369 }
1370}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001371multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001372 X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001373 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Craig Topper4fa3b502016-09-06 06:56:59 +00001374 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001375 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1376 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1377 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001378 (_.VT (X86VPermi2X _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001379 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1380 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001381}
1382
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001383multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001384 AVX512VLVectorVTInfo VTInfo> {
1385 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>,
1386 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001387 let Predicates = [HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001388 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>,
1389 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1390 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>,
1391 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001392 }
1393}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001394
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001395multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001396 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001397 Predicate Prd> {
1398 let Predicates = [Prd] in
Craig Topper4fa3b502016-09-06 06:56:59 +00001399 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001400 let Predicates = [Prd, HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001401 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1402 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001403 }
1404}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001405
Craig Topperaad5f112015-11-30 00:13:24 +00001406defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
Craig Topper4fa3b502016-09-06 06:56:59 +00001407 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001408defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
Craig Topper4fa3b502016-09-06 06:56:59 +00001409 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001410defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
Craig Topper4fa3b502016-09-06 06:56:59 +00001411 avx512vl_i16_info, HasBWI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001412 VEX_W, EVEX_CD8<16, CD8VF>;
1413defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
Craig Topper4fa3b502016-09-06 06:56:59 +00001414 avx512vl_i8_info, HasVBMI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001415 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001416defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
Craig Topper4fa3b502016-09-06 06:56:59 +00001417 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001418defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
Craig Topper4fa3b502016-09-06 06:56:59 +00001419 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001420
Craig Topperaad5f112015-11-30 00:13:24 +00001421// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001422multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001423 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001424let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001425 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1426 (ins IdxVT.RC:$src2, _.RC:$src3),
1427 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001428 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)), 1>,
1429 EVEX_4V, AVX5128IBase;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001430
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001431 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1432 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1433 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001434 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001435 (bitconvert (_.LdFrag addr:$src3)))), 1>,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001436 EVEX_4V, AVX5128IBase;
1437 }
1438}
1439multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001440 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001441 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001442 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1443 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1444 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1445 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001446 (_.VT (X86VPermt2 _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001447 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1448 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001449}
1450
1451multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001452 AVX512VLVectorVTInfo VTInfo,
1453 AVX512VLVectorVTInfo ShuffleMask> {
1454 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001455 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001456 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001457 ShuffleMask.info512>, EVEX_V512;
1458 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001459 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001460 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001461 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001462 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001463 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001464 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001465 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1466 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001467 }
1468}
1469
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001470multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001471 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001472 AVX512VLVectorVTInfo Idx,
1473 Predicate Prd> {
1474 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001475 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1476 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001477 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001478 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1479 Idx.info128>, EVEX_V128;
1480 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1481 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001482 }
1483}
1484
Craig Toppera47576f2015-11-26 20:21:29 +00001485defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001486 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001487defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001488 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001489defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1490 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1491 VEX_W, EVEX_CD8<16, CD8VF>;
1492defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1493 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1494 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001495defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001496 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001497defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001498 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001499
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001500//===----------------------------------------------------------------------===//
1501// AVX-512 - BLEND using mask
1502//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001503multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Toppera74e3082017-01-07 22:20:34 +00001504 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001505 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1506 (ins _.RC:$src1, _.RC:$src2),
1507 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001508 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001509 []>, EVEX_4V;
1510 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1511 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001512 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001513 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001514 []>, EVEX_4V, EVEX_K;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001515 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1516 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1517 !strconcat(OpcodeStr,
1518 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1519 []>, EVEX_4V, EVEX_KZ;
Craig Toppera74e3082017-01-07 22:20:34 +00001520 let mayLoad = 1 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001521 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1522 (ins _.RC:$src1, _.MemOp:$src2),
1523 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001524 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001525 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1526 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1527 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001528 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001529 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001530 []>, EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001531 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1532 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1533 !strconcat(OpcodeStr,
1534 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1535 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1536 }
Craig Toppera74e3082017-01-07 22:20:34 +00001537 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001538}
1539multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1540
Craig Topper81f20aa2017-01-07 22:20:26 +00001541 let mayLoad = 1, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001542 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1543 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1544 !strconcat(OpcodeStr,
1545 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1546 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Craig Topper81f20aa2017-01-07 22:20:26 +00001547 []>, EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001548
1549 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1550 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1551 !strconcat(OpcodeStr,
1552 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1553 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001554 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper81f20aa2017-01-07 22:20:26 +00001555 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001556}
1557
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001558multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1559 AVX512VLVectorVTInfo VTInfo> {
1560 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1561 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001562
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001563 let Predicates = [HasVLX] in {
1564 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1565 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1566 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1567 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1568 }
1569}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001570
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001571multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1572 AVX512VLVectorVTInfo VTInfo> {
1573 let Predicates = [HasBWI] in
1574 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001575
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001576 let Predicates = [HasBWI, HasVLX] in {
1577 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1578 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1579 }
1580}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001581
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001582
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001583defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1584defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1585defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1586defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1587defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1588defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001589
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001590
Craig Topper0fcf9252016-06-07 07:27:51 +00001591let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001592def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1593 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001594 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001595 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Craig Topper61403202016-09-19 02:53:43 +00001596 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
1597 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001598
1599def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1600 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001601 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001602 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Craig Topper61403202016-09-19 02:53:43 +00001603 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
1604 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001605}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001606//===----------------------------------------------------------------------===//
1607// Compare Instructions
1608//===----------------------------------------------------------------------===//
1609
1610// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001611
1612multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1613
1614 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1615 (outs _.KRC:$dst),
1616 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1617 "vcmp${cc}"#_.Suffix,
1618 "$src2, $src1", "$src1, $src2",
1619 (OpNode (_.VT _.RC:$src1),
1620 (_.VT _.RC:$src2),
1621 imm:$cc)>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001622 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1623 (outs _.KRC:$dst),
1624 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1625 "vcmp${cc}"#_.Suffix,
1626 "$src2, $src1", "$src1, $src2",
1627 (OpNode (_.VT _.RC:$src1),
1628 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
1629 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001630
1631 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1632 (outs _.KRC:$dst),
1633 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1634 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001635 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001636 (OpNodeRnd (_.VT _.RC:$src1),
1637 (_.VT _.RC:$src2),
1638 imm:$cc,
1639 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1640 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001641 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001642 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1643 (outs VK1:$dst),
1644 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1645 "vcmp"#_.Suffix,
1646 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1647 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1648 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001649 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001650 "vcmp"#_.Suffix,
1651 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1652 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1653
1654 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1655 (outs _.KRC:$dst),
1656 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1657 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001658 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001659 EVEX_4V, EVEX_B;
1660 }// let isAsmParserOnly = 1, hasSideEffects = 0
1661
1662 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001663 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001664 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1665 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1666 !strconcat("vcmp${cc}", _.Suffix,
1667 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1668 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1669 _.FRC:$src2,
1670 imm:$cc))],
1671 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001672 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1673 (outs _.KRC:$dst),
1674 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1675 !strconcat("vcmp${cc}", _.Suffix,
1676 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1677 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1678 (_.ScalarLdFrag addr:$src2),
1679 imm:$cc))],
1680 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001681 }
1682}
1683
1684let Predicates = [HasAVX512] in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001685 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1686 AVX512XSIi8Base;
1687 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1688 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001689}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001690
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001691multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001692 X86VectorVTInfo _, bit IsCommutable> {
1693 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001694 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001695 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1696 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1697 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001698 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1699 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001700 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1701 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1702 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1703 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001704 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001705 def rrk : AVX512BI<opc, MRMSrcReg,
1706 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1707 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1708 "$dst {${mask}}, $src1, $src2}"),
1709 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1710 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1711 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001712 def rmk : AVX512BI<opc, MRMSrcMem,
1713 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1714 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1715 "$dst {${mask}}, $src1, $src2}"),
1716 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1717 (OpNode (_.VT _.RC:$src1),
1718 (_.VT (bitconvert
1719 (_.LdFrag addr:$src2))))))],
1720 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001721}
1722
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001723multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001724 X86VectorVTInfo _, bit IsCommutable> :
1725 avx512_icmp_packed<opc, OpcodeStr, OpNode, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001726 def rmb : AVX512BI<opc, MRMSrcMem,
1727 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1728 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1729 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1730 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1731 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1732 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1733 def rmbk : AVX512BI<opc, MRMSrcMem,
1734 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1735 _.ScalarMemOp:$src2),
1736 !strconcat(OpcodeStr,
1737 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1738 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1739 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1740 (OpNode (_.VT _.RC:$src1),
1741 (X86VBroadcast
1742 (_.ScalarLdFrag addr:$src2)))))],
1743 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001744}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001745
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001746multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001747 AVX512VLVectorVTInfo VTInfo, Predicate prd,
1748 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001749 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001750 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512,
1751 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001752
1753 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001754 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256,
1755 IsCommutable>, EVEX_V256;
1756 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128,
1757 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001758 }
1759}
1760
1761multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1762 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
Craig Topper392cd032016-09-03 16:28:03 +00001763 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001764 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001765 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
1766 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001767
1768 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001769 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
1770 IsCommutable>, EVEX_V256;
1771 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
1772 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001773 }
1774}
1775
1776defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001777 avx512vl_i8_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001778 EVEX_CD8<8, CD8VF>;
1779
1780defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001781 avx512vl_i16_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001782 EVEX_CD8<16, CD8VF>;
1783
Robert Khasanovf70f7982014-09-18 14:06:55 +00001784defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001785 avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001786 EVEX_CD8<32, CD8VF>;
1787
Robert Khasanovf70f7982014-09-18 14:06:55 +00001788defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001789 avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001790 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1791
1792defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1793 avx512vl_i8_info, HasBWI>,
1794 EVEX_CD8<8, CD8VF>;
1795
1796defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1797 avx512vl_i16_info, HasBWI>,
1798 EVEX_CD8<16, CD8VF>;
1799
Robert Khasanovf70f7982014-09-18 14:06:55 +00001800defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001801 avx512vl_i32_info, HasAVX512>,
1802 EVEX_CD8<32, CD8VF>;
1803
Robert Khasanovf70f7982014-09-18 14:06:55 +00001804defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001805 avx512vl_i64_info, HasAVX512>,
1806 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001807
Craig Topper8b9e6712016-09-02 04:25:30 +00001808let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001809def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001810 (COPY_TO_REGCLASS (VPCMPGTDZrr
Craig Topper61403202016-09-19 02:53:43 +00001811 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1812 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001813
1814def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001815 (COPY_TO_REGCLASS (VPCMPEQDZrr
Craig Topper61403202016-09-19 02:53:43 +00001816 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1817 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Craig Topper8b9e6712016-09-02 04:25:30 +00001818}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001819
Robert Khasanov29e3b962014-08-27 09:34:37 +00001820multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1821 X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00001822 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001823 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001824 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001825 !strconcat("vpcmp${cc}", Suffix,
1826 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001827 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1828 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001829 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1830 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001831 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001832 !strconcat("vpcmp${cc}", Suffix,
1833 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001834 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1835 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001836 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001837 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1838 def rrik : AVX512AIi8<opc, MRMSrcReg,
1839 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001840 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001841 !strconcat("vpcmp${cc}", Suffix,
1842 "\t{$src2, $src1, $dst {${mask}}|",
1843 "$dst {${mask}}, $src1, $src2}"),
1844 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1845 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001846 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001847 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001848 def rmik : AVX512AIi8<opc, MRMSrcMem,
1849 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001850 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001851 !strconcat("vpcmp${cc}", Suffix,
1852 "\t{$src2, $src1, $dst {${mask}}|",
1853 "$dst {${mask}}, $src1, $src2}"),
1854 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1855 (OpNode (_.VT _.RC:$src1),
1856 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001857 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001858 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1859
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001860 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001861 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001862 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001863 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001864 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1865 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001866 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001867 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001868 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001869 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001870 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1871 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001872 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001873 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1874 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001875 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001876 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001877 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1878 "$dst {${mask}}, $src1, $src2, $cc}"),
1879 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001880 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001881 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1882 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001883 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001884 !strconcat("vpcmp", Suffix,
1885 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1886 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001887 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001888 }
1889}
1890
Robert Khasanov29e3b962014-08-27 09:34:37 +00001891multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001892 X86VectorVTInfo _> :
1893 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001894 def rmib : AVX512AIi8<opc, MRMSrcMem,
1895 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001896 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001897 !strconcat("vpcmp${cc}", Suffix,
1898 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1899 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1900 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1901 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001902 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001903 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1904 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1905 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001906 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001907 !strconcat("vpcmp${cc}", Suffix,
1908 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1909 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1910 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1911 (OpNode (_.VT _.RC:$src1),
1912 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001913 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001914 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001915
Robert Khasanov29e3b962014-08-27 09:34:37 +00001916 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001917 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001918 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1919 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001920 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001921 !strconcat("vpcmp", Suffix,
1922 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1923 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1924 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1925 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1926 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001927 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001928 !strconcat("vpcmp", Suffix,
1929 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1930 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1931 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1932 }
1933}
1934
1935multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1936 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1937 let Predicates = [prd] in
1938 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1939
1940 let Predicates = [prd, HasVLX] in {
1941 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1942 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1943 }
1944}
1945
1946multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1947 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1948 let Predicates = [prd] in
1949 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1950 EVEX_V512;
1951
1952 let Predicates = [prd, HasVLX] in {
1953 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1954 EVEX_V256;
1955 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1956 EVEX_V128;
1957 }
1958}
1959
1960defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1961 HasBWI>, EVEX_CD8<8, CD8VF>;
1962defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1963 HasBWI>, EVEX_CD8<8, CD8VF>;
1964
1965defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1966 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1967defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1968 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1969
Robert Khasanovf70f7982014-09-18 14:06:55 +00001970defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001971 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001972defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001973 HasAVX512>, EVEX_CD8<32, CD8VF>;
1974
Robert Khasanovf70f7982014-09-18 14:06:55 +00001975defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001976 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001977defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001978 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001979
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001980multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001981
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001982 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1983 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1984 "vcmp${cc}"#_.Suffix,
1985 "$src2, $src1", "$src1, $src2",
1986 (X86cmpm (_.VT _.RC:$src1),
1987 (_.VT _.RC:$src2),
Craig Topper225da2c2016-08-27 05:22:15 +00001988 imm:$cc), 1>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001989
Craig Toppere1cac152016-06-07 07:27:54 +00001990 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1991 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1992 "vcmp${cc}"#_.Suffix,
1993 "$src2, $src1", "$src1, $src2",
1994 (X86cmpm (_.VT _.RC:$src1),
1995 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1996 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001997
Craig Toppere1cac152016-06-07 07:27:54 +00001998 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1999 (outs _.KRC:$dst),
2000 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
2001 "vcmp${cc}"#_.Suffix,
2002 "${src2}"##_.BroadcastStr##", $src1",
2003 "$src1, ${src2}"##_.BroadcastStr,
2004 (X86cmpm (_.VT _.RC:$src1),
2005 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
2006 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002007 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002008 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002009 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2010 (outs _.KRC:$dst),
2011 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2012 "vcmp"#_.Suffix,
2013 "$cc, $src2, $src1", "$src1, $src2, $cc">;
2014
2015 let mayLoad = 1 in {
2016 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2017 (outs _.KRC:$dst),
2018 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
2019 "vcmp"#_.Suffix,
2020 "$cc, $src2, $src1", "$src1, $src2, $cc">;
2021
2022 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2023 (outs _.KRC:$dst),
2024 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
2025 "vcmp"#_.Suffix,
2026 "$cc, ${src2}"##_.BroadcastStr##", $src1",
2027 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
2028 }
2029 }
2030}
2031
2032multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
2033 // comparison code form (VCMP[EQ/LT/LE/...]
2034 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2035 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2036 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002037 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002038 (X86cmpmRnd (_.VT _.RC:$src1),
2039 (_.VT _.RC:$src2),
2040 imm:$cc,
2041 (i32 FROUND_NO_EXC))>, EVEX_B;
2042
2043 let isAsmParserOnly = 1, hasSideEffects = 0 in {
2044 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2045 (outs _.KRC:$dst),
2046 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2047 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002048 "$cc, {sae}, $src2, $src1",
2049 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002050 }
2051}
2052
2053multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
2054 let Predicates = [HasAVX512] in {
2055 defm Z : avx512_vcmp_common<_.info512>,
2056 avx512_vcmp_sae<_.info512>, EVEX_V512;
2057
2058 }
2059 let Predicates = [HasAVX512,HasVLX] in {
2060 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
2061 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002062 }
2063}
2064
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002065defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
2066 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
2067defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
2068 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002069
2070def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
2071 (COPY_TO_REGCLASS (VCMPPSZrri
Craig Topper61403202016-09-19 02:53:43 +00002072 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2073 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002074 imm:$cc), VK8)>;
2075def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
2076 (COPY_TO_REGCLASS (VPCMPDZrri
Craig Topper61403202016-09-19 02:53:43 +00002077 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2078 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002079 imm:$cc), VK8)>;
2080def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
2081 (COPY_TO_REGCLASS (VPCMPUDZrri
Craig Topper61403202016-09-19 02:53:43 +00002082 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2083 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002084 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002085
Asaf Badouh572bbce2015-09-20 08:46:07 +00002086// ----------------------------------------------------------------
2087// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00002088//handle fpclass instruction mask = op(reg_scalar,imm)
2089// op(mem_scalar,imm)
2090multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2091 X86VectorVTInfo _, Predicate prd> {
2092 let Predicates = [prd] in {
2093 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
2094 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002095 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002096 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2097 (i32 imm:$src2)))], NoItinerary>;
2098 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2099 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2100 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002101 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002102 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002103 (OpNode (_.VT _.RC:$src1),
2104 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002105 let AddedComplexity = 20 in {
Asaf Badouh696e8e02015-10-18 11:04:38 +00002106 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2107 (ins _.MemOp:$src1, i32u8imm:$src2),
2108 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00002109 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002110 [(set _.KRC:$dst,
2111 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
2112 (i32 imm:$src2)))], NoItinerary>;
2113 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2114 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2115 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00002116 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002117 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002118 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
2119 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2120 }
2121 }
2122}
2123
Asaf Badouh572bbce2015-09-20 08:46:07 +00002124//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2125// fpclass(reg_vec, mem_vec, imm)
2126// fpclass(reg_vec, broadcast(eltVt), imm)
2127multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2128 X86VectorVTInfo _, string mem, string broadcast>{
2129 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2130 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002131 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002132 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2133 (i32 imm:$src2)))], NoItinerary>;
2134 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2135 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2136 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002137 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002138 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002139 (OpNode (_.VT _.RC:$src1),
2140 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002141 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2142 (ins _.MemOp:$src1, i32u8imm:$src2),
2143 OpcodeStr##_.Suffix##mem#
2144 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002145 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002146 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2147 (i32 imm:$src2)))], NoItinerary>;
2148 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2149 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2150 OpcodeStr##_.Suffix##mem#
2151 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002152 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002153 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2154 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2155 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2156 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2157 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2158 _.BroadcastStr##", $dst|$dst, ${src1}"
2159 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002160 [(set _.KRC:$dst,(OpNode
2161 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002162 (_.ScalarLdFrag addr:$src1))),
2163 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
2164 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2165 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2166 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2167 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2168 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002169 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
2170 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002171 (_.ScalarLdFrag addr:$src1))),
2172 (i32 imm:$src2))))], NoItinerary>,
2173 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002174}
2175
Asaf Badouh572bbce2015-09-20 08:46:07 +00002176multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002177 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002178 string broadcast>{
2179 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002180 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002181 broadcast>, EVEX_V512;
2182 }
2183 let Predicates = [prd, HasVLX] in {
2184 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
2185 broadcast>, EVEX_V128;
2186 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
2187 broadcast>, EVEX_V256;
2188 }
2189}
2190
2191multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002192 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002193 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002194 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002195 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002196 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2197 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2198 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2199 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2200 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002201}
2202
Asaf Badouh696e8e02015-10-18 11:04:38 +00002203defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2204 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002205
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002206//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002207// Mask register copy, including
2208// - copy between mask registers
2209// - load/store mask registers
2210// - copy from GPR to mask register and vice versa
2211//
2212multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2213 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002214 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00002215 let hasSideEffects = 0 in
2216 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2217 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2218 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2219 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2220 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2221 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2222 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2223 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002224}
2225
2226multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2227 string OpcodeStr,
2228 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002229 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002230 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002231 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002232 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002233 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002234 }
2235}
2236
Robert Khasanov74acbb72014-07-23 14:49:42 +00002237let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002238 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002239 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2240 VEX, PD;
2241
2242let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002243 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002244 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002245 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002246
2247let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002248 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2249 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002250 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2251 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002252 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2253 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002254 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2255 VEX, XD, VEX_W;
2256}
2257
2258// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002259def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2260 (COPY_TO_REGCLASS GR16:$src, VK16)>;
2261def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2262 (COPY_TO_REGCLASS VK16:$src, GR16)>;
2263
2264def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2265 (COPY_TO_REGCLASS GR8:$src, VK8)>;
2266def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2267 (COPY_TO_REGCLASS VK8:$src, GR8)>;
2268
2269def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002270 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002271def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper61403202016-09-19 02:53:43 +00002272 (i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002273 (i16 (COPY_TO_REGCLASS VK16:$src, GR16)), sub_16bit))>;
2274
2275def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002276 (MOVZX32rr8 (COPY_TO_REGCLASS VK8:$src, GR8))>, Requires<[NoDQI]>;
2277def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2278 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002279def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper61403202016-09-19 02:53:43 +00002280 (i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002281 (i8 (COPY_TO_REGCLASS VK8:$src, GR8)), sub_8bit))>;
2282
2283def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2284 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2285def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2286 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2287def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2288 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2289def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2290 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002291
Robert Khasanov74acbb72014-07-23 14:49:42 +00002292// Load/store kreg
2293let Predicates = [HasDQI] in {
2294 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2295 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002296 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2297 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002298
2299 def : Pat<(store VK4:$src, addr:$dst),
2300 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2301 def : Pat<(store VK2:$src, addr:$dst),
2302 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002303 def : Pat<(store VK1:$src, addr:$dst),
2304 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002305
2306 def : Pat<(v2i1 (load addr:$src)),
2307 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2308 def : Pat<(v4i1 (load addr:$src)),
2309 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002310}
2311let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002312 def : Pat<(store VK1:$src, addr:$dst),
2313 (MOV8mr addr:$dst,
2314 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2315 sub_8bit))>;
2316 def : Pat<(store VK2:$src, addr:$dst),
2317 (MOV8mr addr:$dst,
2318 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)),
2319 sub_8bit))>;
2320 def : Pat<(store VK4:$src, addr:$dst),
2321 (MOV8mr addr:$dst,
2322 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002323 sub_8bit))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002324 def : Pat<(store VK8:$src, addr:$dst),
2325 (MOV8mr addr:$dst,
2326 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2327 sub_8bit))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002328
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002329 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002330 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002331 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002332 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002333 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002334 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002335}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002336
Robert Khasanov74acbb72014-07-23 14:49:42 +00002337let Predicates = [HasAVX512] in {
2338 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002339 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002340 def : Pat<(i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002341 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002342 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2343 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002344}
2345let Predicates = [HasBWI] in {
2346 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2347 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002348 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2349 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002350 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2351 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002352 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2353 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002354}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002355
Robert Khasanov74acbb72014-07-23 14:49:42 +00002356let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002357 def : Pat<(i1 (trunc (i64 GR64:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002358 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 (EXTRACT_SUBREG $src, sub_32bit),
2359 (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002360
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002361 def : Pat<(i1 (trunc (i32 GR32:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002362 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 $src, (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002363
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002364 def : Pat<(i1 (trunc (i32 (assertzext_i1 GR32:$src)))),
2365 (COPY_TO_REGCLASS GR32:$src, VK1)>;
2366
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002367 def : Pat<(i1 (trunc (i8 GR8:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002368 (COPY_TO_REGCLASS
Craig Topper61403202016-09-19 02:53:43 +00002369 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2370 GR8:$src, sub_8bit), (i32 1))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002371 VK1)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002372
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002373 def : Pat<(i1 (trunc (i16 GR16:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002374 (COPY_TO_REGCLASS
Craig Topper61403202016-09-19 02:53:43 +00002375 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2376 GR16:$src, sub_16bit), (i32 1))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002377 VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002378
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002379 def : Pat<(i32 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002380 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002381
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002382 def : Pat<(i32 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002383 (COPY_TO_REGCLASS VK1:$src, GR32)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002384
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002385 def : Pat<(i8 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002386 (EXTRACT_SUBREG
2387 (AND32ri8 (KMOVWrk
2388 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002389
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002390 def : Pat<(i8 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002391 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002392
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002393 def : Pat<(i64 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002394 (AND64ri8 (SUBREG_TO_REG (i64 0),
2395 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002396
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002397 def : Pat<(i64 (anyext VK1:$src)),
Craig Topper61403202016-09-19 02:53:43 +00002398 (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002399 (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_32bit)>;
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002400
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002401 def : Pat<(i16 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002402 (EXTRACT_SUBREG
2403 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
2404 sub_16bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002405
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002406 def : Pat<(i16 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002407 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002408}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002409def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2410 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2411def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2412 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2413def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2414 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2415def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2416 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2417def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2418 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2419def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2420 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002421
Igor Bregerd6c187b2016-01-27 08:43:25 +00002422def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2423def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2424def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2425
Igor Bregera77b14d2016-08-11 12:13:46 +00002426def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))), (COPY_TO_REGCLASS VK64:$src, VK1)>;
2427def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))), (COPY_TO_REGCLASS VK32:$src, VK1)>;
2428def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))), (COPY_TO_REGCLASS VK16:$src, VK1)>;
2429def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))), (COPY_TO_REGCLASS VK8:$src, VK1)>;
2430def : Pat<(i1 (X86Vextract VK4:$src, (iPTR 0))), (COPY_TO_REGCLASS VK4:$src, VK1)>;
2431def : Pat<(i1 (X86Vextract VK2:$src, (iPTR 0))), (COPY_TO_REGCLASS VK2:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002432
2433// Mask unary operation
2434// - KNOT
2435multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002436 RegisterClass KRC, SDPatternOperator OpNode,
2437 Predicate prd> {
2438 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002439 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002440 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002441 [(set KRC:$dst, (OpNode KRC:$src))]>;
2442}
2443
Robert Khasanov74acbb72014-07-23 14:49:42 +00002444multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2445 SDPatternOperator OpNode> {
2446 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2447 HasDQI>, VEX, PD;
2448 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2449 HasAVX512>, VEX, PS;
2450 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2451 HasBWI>, VEX, PD, VEX_W;
2452 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2453 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002454}
2455
Craig Topper7b9cc142016-11-03 06:04:28 +00002456defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002457
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002458multiclass avx512_mask_unop_int<string IntName, string InstName> {
2459 let Predicates = [HasAVX512] in
2460 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2461 (i16 GR16:$src)),
2462 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2463 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2464}
2465defm : avx512_mask_unop_int<"knot", "KNOT">;
2466
Robert Khasanov74acbb72014-07-23 14:49:42 +00002467// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00002468let Predicates = [HasAVX512, NoDQI] in
2469def : Pat<(vnot VK8:$src),
2470 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
2471
2472def : Pat<(vnot VK4:$src),
2473 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
2474def : Pat<(vnot VK2:$src),
2475 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002476
2477// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002478// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002479multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002480 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002481 Predicate prd, bit IsCommutable> {
2482 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002483 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2484 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002485 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002486 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2487}
2488
Robert Khasanov595683d2014-07-28 13:46:45 +00002489multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002490 SDPatternOperator OpNode, bit IsCommutable,
2491 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002492 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002493 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002494 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002495 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002496 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002497 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002498 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002499 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002500}
2501
2502def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2503def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002504// These nodes use 'vnot' instead of 'not' to support vectors.
2505def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
2506def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002507
Craig Topper7b9cc142016-11-03 06:04:28 +00002508defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2509defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2510defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, 1>;
2511defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2512defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, 0>;
2513defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002514
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002515multiclass avx512_mask_binop_int<string IntName, string InstName> {
2516 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002517 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2518 (i16 GR16:$src1), (i16 GR16:$src2)),
2519 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2520 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2521 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002522}
2523
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002524defm : avx512_mask_binop_int<"kand", "KAND">;
2525defm : avx512_mask_binop_int<"kandn", "KANDN">;
2526defm : avx512_mask_binop_int<"kor", "KOR">;
2527defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2528defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002529
Craig Topper7b9cc142016-11-03 06:04:28 +00002530multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
2531 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002532 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2533 // for the DQI set, this type is legal and KxxxB instruction is used
2534 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00002535 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002536 (COPY_TO_REGCLASS
2537 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2538 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2539
2540 // All types smaller than 8 bits require conversion anyway
2541 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2542 (COPY_TO_REGCLASS (Inst
2543 (COPY_TO_REGCLASS VK1:$src1, VK16),
2544 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002545 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002546 (COPY_TO_REGCLASS (Inst
2547 (COPY_TO_REGCLASS VK2:$src1, VK16),
2548 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002549 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002550 (COPY_TO_REGCLASS (Inst
2551 (COPY_TO_REGCLASS VK4:$src1, VK16),
2552 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002553}
2554
Craig Topper7b9cc142016-11-03 06:04:28 +00002555defm : avx512_binop_pat<and, and, KANDWrr>;
2556defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
2557defm : avx512_binop_pat<or, or, KORWrr>;
2558defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
2559defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002560
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002561// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002562multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2563 RegisterClass KRCSrc, Predicate prd> {
2564 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002565 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002566 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2567 (ins KRC:$src1, KRC:$src2),
2568 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2569 VEX_4V, VEX_L;
2570
2571 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2572 (!cast<Instruction>(NAME##rr)
2573 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2574 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2575 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002576}
2577
Igor Bregera54a1a82015-09-08 13:10:00 +00002578defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2579defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2580defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002581
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002582// Mask bit testing
2583multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002584 SDNode OpNode, Predicate prd> {
2585 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002586 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002587 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002588 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2589}
2590
Igor Breger5ea0a6812015-08-31 13:30:19 +00002591multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2592 Predicate prdW = HasAVX512> {
2593 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2594 VEX, PD;
2595 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2596 VEX, PS;
2597 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2598 VEX, PS, VEX_W;
2599 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2600 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002601}
2602
2603defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002604defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002605
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002606// Mask shift
2607multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2608 SDNode OpNode> {
2609 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002610 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002611 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002612 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002613 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2614}
2615
2616multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2617 SDNode OpNode> {
2618 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002619 VEX, TAPD, VEX_W;
2620 let Predicates = [HasDQI] in
2621 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2622 VEX, TAPD;
2623 let Predicates = [HasBWI] in {
2624 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2625 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002626 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2627 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002628 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002629}
2630
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002631defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2632defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002633
2634// Mask setting all 0s or 1s
2635multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2636 let Predicates = [HasAVX512] in
2637 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2638 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2639 [(set KRC:$dst, (VT Val))]>;
2640}
2641
2642multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002643 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002644 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002645 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2646 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002647}
2648
2649defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2650defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2651
2652// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2653let Predicates = [HasAVX512] in {
2654 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00002655 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
2656 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002657 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002658 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2659 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002660 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002661 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2662 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002663}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002664
2665// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2666multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2667 RegisterClass RC, ValueType VT> {
2668 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2669 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002670
Igor Bregerf1bd7612016-03-06 07:46:03 +00002671 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002672 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002673}
2674
2675defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2676defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2677defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2678defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2679defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2680
2681defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2682defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2683defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2684defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2685
2686defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2687defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2688defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2689
2690defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2691defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2692
2693defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002694
Igor Breger999ac752016-03-08 15:21:25 +00002695def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002696 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002697 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2698 VK2))>;
2699def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002700 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002701 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2702 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002703def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2704 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002705def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2706 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002707def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2708 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2709
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002710
Igor Breger86724082016-08-14 05:25:07 +00002711// Patterns for kmask shift
2712multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
2713 def : Pat<(VT (X86vshli RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002714 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002715 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002716 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002717 RC))>;
2718 def : Pat<(VT (X86vsrli RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002719 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002720 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002721 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002722 RC))>;
2723}
2724
2725defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
2726defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
2727defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002728//===----------------------------------------------------------------------===//
2729// AVX-512 - Aligned and unaligned load and store
2730//
2731
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002732
2733multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002734 PatFrag ld_frag, PatFrag mload,
Craig Topperc9293492016-02-26 06:50:29 +00002735 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002736 let hasSideEffects = 0 in {
2737 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002738 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002739 _.ExeDomain>, EVEX;
2740 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2741 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002742 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002743 "${dst} {${mask}} {z}, $src}"),
Craig Topper5c46c752017-01-08 05:46:21 +00002744 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Igor Breger7a000f52016-01-21 14:18:11 +00002745 (_.VT _.RC:$src),
2746 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002747 EVEX, EVEX_KZ;
2748
Craig Topper4e7b8882016-10-03 02:00:29 +00002749 let canFoldAsLoad = 1, isReMaterializable = 1,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002750 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002751 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002752 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002753 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2754 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002755
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002756 let Constraints = "$src0 = $dst" in {
2757 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2758 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2759 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2760 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002761 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002762 (_.VT _.RC:$src1),
2763 (_.VT _.RC:$src0))))], _.ExeDomain>,
2764 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002765 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002766 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2767 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002768 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2769 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002770 [(set _.RC:$dst, (_.VT
2771 (vselect _.KRCWM:$mask,
2772 (_.VT (bitconvert (ld_frag addr:$src1))),
2773 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002774 }
Craig Toppere1cac152016-06-07 07:27:54 +00002775 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002776 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2777 (ins _.KRCWM:$mask, _.MemOp:$src),
2778 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2779 "${dst} {${mask}} {z}, $src}",
2780 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2781 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2782 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002783 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002784 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2785 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2786
2787 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2788 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2789
2790 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2791 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2792 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002793}
2794
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002795multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2796 AVX512VLVectorVTInfo _,
Craig Topper4e7b8882016-10-03 02:00:29 +00002797 Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002798 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002799 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002800 masked_load_aligned512>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002801
2802 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002803 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002804 masked_load_aligned256>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002805 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002806 masked_load_aligned128>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002807 }
2808}
2809
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002810multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2811 AVX512VLVectorVTInfo _,
2812 Predicate prd,
Craig Topperc9293492016-02-26 06:50:29 +00002813 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002814 let Predicates = [prd] in
2815 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002816 masked_load_unaligned, SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002817
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002818 let Predicates = [prd, HasVLX] in {
2819 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002820 masked_load_unaligned, SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002821 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002822 masked_load_unaligned, SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002823 }
2824}
2825
2826multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002827 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002828
Craig Topper99f6b622016-05-01 01:03:56 +00002829 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00002830 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2831 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2832 [], _.ExeDomain>, EVEX;
2833 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2834 (ins _.KRCWM:$mask, _.RC:$src),
2835 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2836 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002837 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002838 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002839 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002840 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002841 "${dst} {${mask}} {z}, $src}",
2842 [], _.ExeDomain>, EVEX, EVEX_KZ;
Craig Topper99f6b622016-05-01 01:03:56 +00002843 }
Igor Breger81b79de2015-11-19 07:43:43 +00002844
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002845 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002846 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002847 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002848 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002849 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2850 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2851 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002852
2853 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2854 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2855 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002856}
2857
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002858
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002859multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2860 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002861 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002862 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2863 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002864
2865 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002866 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2867 masked_store_unaligned>, EVEX_V256;
2868 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2869 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002870 }
2871}
2872
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002873multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2874 AVX512VLVectorVTInfo _, Predicate prd> {
2875 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002876 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2877 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002878
2879 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002880 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2881 masked_store_aligned256>, EVEX_V256;
2882 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2883 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002884 }
2885}
2886
2887defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2888 HasAVX512>,
2889 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2890 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2891
2892defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2893 HasAVX512>,
2894 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2895 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2896
Craig Topperc9293492016-02-26 06:50:29 +00002897defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002898 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002899 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002900 PS, EVEX_CD8<32, CD8VF>;
2901
Craig Topper4e7b8882016-10-03 02:00:29 +00002902defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Topperc9293492016-02-26 06:50:29 +00002903 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002904 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2905 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002906
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002907defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2908 HasAVX512>,
2909 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2910 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002911
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002912defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2913 HasAVX512>,
2914 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2915 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002916
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002917defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2918 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002919 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2920
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002921defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2922 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002923 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2924
Craig Topperc9293492016-02-26 06:50:29 +00002925defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002926 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002927 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002928 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2929
Craig Topperc9293492016-02-26 06:50:29 +00002930defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002931 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002932 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002933 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002934
Craig Topperd875d6b2016-09-29 06:07:09 +00002935// Special instructions to help with spilling when we don't have VLX. We need
2936// to load or store from a ZMM register instead. These are converted in
2937// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00002938let isReMaterializable = 1, canFoldAsLoad = 1,
Craig Topperd875d6b2016-09-29 06:07:09 +00002939 isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in {
2940def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2941 "", []>;
2942def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2943 "", []>;
2944def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2945 "", []>;
2946def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2947 "", []>;
2948}
2949
2950let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00002951def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002952 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002953def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002954 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002955def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002956 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002957def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002958 "", []>;
2959}
2960
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002961def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002962 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002963 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002964 VK8), VR512:$src)>;
2965
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002966def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002967 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002968 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002969
Craig Topper33c550c2016-05-22 00:39:30 +00002970// These patterns exist to prevent the above patterns from introducing a second
2971// mask inversion when one already exists.
2972def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
2973 (bc_v8i64 (v16i32 immAllZerosV)),
2974 (v8i64 VR512:$src))),
2975 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
2976def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
2977 (v16i32 immAllZerosV),
2978 (v16i32 VR512:$src))),
2979 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
2980
Craig Topper14aa2662016-08-11 06:04:04 +00002981let Predicates = [HasVLX, NoBWI] in {
2982 // 128-bit load/store without BWI.
Craig Topper5ef13ba2016-12-26 07:26:07 +00002983 def : Pat<(alignedstore (v8i16 VR128X:$src), addr:$dst),
2984 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
2985 def : Pat<(alignedstore (v16i8 VR128X:$src), addr:$dst),
2986 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
2987 def : Pat<(store (v8i16 VR128X:$src), addr:$dst),
2988 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
2989 def : Pat<(store (v16i8 VR128X:$src), addr:$dst),
2990 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00002991
2992 // 256-bit load/store without BWI.
Craig Topper5ef13ba2016-12-26 07:26:07 +00002993 def : Pat<(alignedstore256 (v16i16 VR256X:$src), addr:$dst),
2994 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
2995 def : Pat<(alignedstore256 (v32i8 VR256X:$src), addr:$dst),
2996 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
2997 def : Pat<(store (v16i16 VR256X:$src), addr:$dst),
2998 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
2999 def : Pat<(store (v32i8 VR256X:$src), addr:$dst),
3000 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00003001}
3002
Craig Topper95bdabd2016-05-22 23:44:33 +00003003let Predicates = [HasVLX] in {
3004 // Special patterns for storing subvector extracts of lower 128-bits of 256.
3005 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
3006 def : Pat<(alignedstore (v2f64 (extract_subvector
3007 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
3008 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3009 def : Pat<(alignedstore (v4f32 (extract_subvector
3010 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
3011 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3012 def : Pat<(alignedstore (v2i64 (extract_subvector
3013 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
3014 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3015 def : Pat<(alignedstore (v4i32 (extract_subvector
3016 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
3017 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3018 def : Pat<(alignedstore (v8i16 (extract_subvector
3019 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
3020 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3021 def : Pat<(alignedstore (v16i8 (extract_subvector
3022 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
3023 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3024
3025 def : Pat<(store (v2f64 (extract_subvector
3026 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
3027 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3028 def : Pat<(store (v4f32 (extract_subvector
3029 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
3030 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3031 def : Pat<(store (v2i64 (extract_subvector
3032 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
3033 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3034 def : Pat<(store (v4i32 (extract_subvector
3035 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
3036 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3037 def : Pat<(store (v8i16 (extract_subvector
3038 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
3039 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3040 def : Pat<(store (v16i8 (extract_subvector
3041 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
3042 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3043
3044 // Special patterns for storing subvector extracts of lower 128-bits of 512.
3045 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
3046 def : Pat<(alignedstore (v2f64 (extract_subvector
3047 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3048 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3049 def : Pat<(alignedstore (v4f32 (extract_subvector
3050 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3051 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3052 def : Pat<(alignedstore (v2i64 (extract_subvector
3053 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3054 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3055 def : Pat<(alignedstore (v4i32 (extract_subvector
3056 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3057 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3058 def : Pat<(alignedstore (v8i16 (extract_subvector
3059 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3060 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3061 def : Pat<(alignedstore (v16i8 (extract_subvector
3062 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3063 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3064
3065 def : Pat<(store (v2f64 (extract_subvector
3066 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3067 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3068 def : Pat<(store (v4f32 (extract_subvector
3069 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3070 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3071 def : Pat<(store (v2i64 (extract_subvector
3072 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3073 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3074 def : Pat<(store (v4i32 (extract_subvector
3075 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3076 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3077 def : Pat<(store (v8i16 (extract_subvector
3078 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3079 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3080 def : Pat<(store (v16i8 (extract_subvector
3081 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3082 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3083
3084 // Special patterns for storing subvector extracts of lower 256-bits of 512.
3085 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
Craig Topper28e3dfc2016-11-09 05:31:57 +00003086 def : Pat<(alignedstore256 (v4f64 (extract_subvector
3087 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003088 (VMOVAPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3089 def : Pat<(alignedstore (v8f32 (extract_subvector
3090 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3091 (VMOVAPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003092 def : Pat<(alignedstore256 (v4i64 (extract_subvector
3093 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003094 (VMOVDQA64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003095 def : Pat<(alignedstore256 (v8i32 (extract_subvector
3096 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003097 (VMOVDQA32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003098 def : Pat<(alignedstore256 (v16i16 (extract_subvector
3099 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003100 (VMOVDQA32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003101 def : Pat<(alignedstore256 (v32i8 (extract_subvector
3102 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003103 (VMOVDQA32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3104
3105 def : Pat<(store (v4f64 (extract_subvector
3106 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3107 (VMOVUPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3108 def : Pat<(store (v8f32 (extract_subvector
3109 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3110 (VMOVUPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3111 def : Pat<(store (v4i64 (extract_subvector
3112 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3113 (VMOVDQU64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3114 def : Pat<(store (v8i32 (extract_subvector
3115 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3116 (VMOVDQU32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3117 def : Pat<(store (v16i16 (extract_subvector
3118 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3119 (VMOVDQU32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3120 def : Pat<(store (v32i8 (extract_subvector
3121 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3122 (VMOVDQU32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3123}
3124
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003125
3126// Move Int Doubleword to Packed Double Int
3127//
3128let ExeDomain = SSEPackedInt in {
3129def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
3130 "vmovd\t{$src, $dst|$dst, $src}",
3131 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003132 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003133 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003134def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003135 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003136 [(set VR128X:$dst,
3137 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00003138 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003139def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003140 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003141 [(set VR128X:$dst,
3142 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003143 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00003144let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3145def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3146 (ins i64mem:$src),
3147 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00003148 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003149let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003150def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003151 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003152 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003153 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003154def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003155 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003156 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003157 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003158def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003159 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003160 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003161 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
3162 EVEX_CD8<64, CD8VT1>;
3163}
3164} // ExeDomain = SSEPackedInt
3165
3166// Move Int Doubleword to Single Scalar
3167//
3168let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3169def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
3170 "vmovd\t{$src, $dst|$dst, $src}",
3171 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003172 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003173
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003174def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003175 "vmovd\t{$src, $dst|$dst, $src}",
3176 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
3177 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3178} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3179
3180// Move doubleword from xmm register to r/m32
3181//
3182let ExeDomain = SSEPackedInt in {
3183def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
3184 "vmovd\t{$src, $dst|$dst, $src}",
3185 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003186 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00003187 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003188def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003189 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003190 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003191 [(store (i32 (extractelt (v4i32 VR128X:$src),
3192 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
3193 EVEX, EVEX_CD8<32, CD8VT1>;
3194} // ExeDomain = SSEPackedInt
3195
3196// Move quadword from xmm1 register to r/m64
3197//
3198let ExeDomain = SSEPackedInt in {
3199def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
3200 "vmovq\t{$src, $dst|$dst, $src}",
3201 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003202 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00003203 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003204 Requires<[HasAVX512, In64BitMode]>;
3205
Craig Topperc648c9b2015-12-28 06:11:42 +00003206let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3207def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3208 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00003209 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00003210 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003211
Craig Topperc648c9b2015-12-28 06:11:42 +00003212def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3213 (ins i64mem:$dst, VR128X:$src),
3214 "vmovq\t{$src, $dst|$dst, $src}",
3215 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3216 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003217 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003218 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3219
3220let hasSideEffects = 0 in
3221def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003222 (ins VR128X:$src),
3223 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
3224 EVEX, VEX_W;
3225} // ExeDomain = SSEPackedInt
3226
3227// Move Scalar Single to Double Int
3228//
3229let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3230def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
3231 (ins FR32X:$src),
3232 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003233 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003234 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003235def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003236 (ins i32mem:$dst, FR32X:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003237 "vmovd\t{$src, $dst|$dst, $src}",
3238 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
3239 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3240} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3241
3242// Move Quadword Int to Packed Quadword Int
3243//
3244let ExeDomain = SSEPackedInt in {
3245def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3246 (ins i64mem:$src),
3247 "vmovq\t{$src, $dst|$dst, $src}",
3248 [(set VR128X:$dst,
3249 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
3250 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
3251} // ExeDomain = SSEPackedInt
3252
3253//===----------------------------------------------------------------------===//
3254// AVX-512 MOVSS, MOVSD
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003255//===----------------------------------------------------------------------===//
3256
Craig Topperc7de3a12016-07-29 02:49:08 +00003257multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003258 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003259 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3260 (ins _.RC:$src1, _.FRC:$src2),
3261 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3262 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
3263 (scalar_to_vector _.FRC:$src2))))],
3264 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3265 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3266 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3267 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3268 "$dst {${mask}} {z}, $src1, $src2}"),
3269 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3270 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3271 _.ImmAllZerosV)))],
3272 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
3273 let Constraints = "$src0 = $dst" in
3274 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3275 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3276 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3277 "$dst {${mask}}, $src1, $src2}"),
3278 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3279 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3280 (_.VT _.RC:$src0))))],
3281 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00003282 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003283 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3284 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3285 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3286 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3287 let mayLoad = 1, hasSideEffects = 0 in {
3288 let Constraints = "$src0 = $dst" in
3289 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3290 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3291 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3292 "$dst {${mask}}, $src}"),
3293 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
3294 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3295 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3296 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3297 "$dst {${mask}} {z}, $src}"),
3298 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003299 }
Craig Toppere1cac152016-06-07 07:27:54 +00003300 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3301 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3302 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3303 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00003304 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003305 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3306 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3307 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3308 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003309}
3310
Asaf Badouh41ecf462015-12-06 13:26:56 +00003311defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3312 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003313
Asaf Badouh41ecf462015-12-06 13:26:56 +00003314defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3315 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003316
Ayman Musa46af8f92016-11-13 14:29:32 +00003317
3318multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode,
3319 PatLeaf ZeroFP, X86VectorVTInfo _> {
3320
3321def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003322 (_.VT (scalar_to_vector
Ayman Musa46af8f92016-11-13 14:29:32 +00003323 (_.EltVT (X86selects (i1 (trunc GR32:$mask)),
3324 (_.EltVT _.FRC:$src1),
3325 (_.EltVT _.FRC:$src2))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003326 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrk)
Ayman Musa46af8f92016-11-13 14:29:32 +00003327 (COPY_TO_REGCLASS _.FRC:$src2, _.RC),
3328 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
3329 (_.VT _.RC:$src0),
3330 (COPY_TO_REGCLASS _.FRC:$src1, _.RC)),
3331 _.RC)>;
3332
3333def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003334 (_.VT (scalar_to_vector
Ayman Musa46af8f92016-11-13 14:29:32 +00003335 (_.EltVT (X86selects (i1 (trunc GR32:$mask)),
3336 (_.EltVT _.FRC:$src1),
3337 (_.EltVT ZeroFP))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003338 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrkz)
Ayman Musa46af8f92016-11-13 14:29:32 +00003339 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
3340 (_.VT _.RC:$src0),
3341 (COPY_TO_REGCLASS _.FRC:$src1, _.RC)),
3342 _.RC)>;
3343
3344}
3345
3346multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3347 dag Mask, RegisterClass MaskRC> {
3348
3349def : Pat<(masked_store addr:$dst, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003350 (_.info512.VT (insert_subvector undef,
Ayman Musa46af8f92016-11-13 14:29:32 +00003351 (_.info256.VT (insert_subvector undef,
3352 (_.info128.VT _.info128.RC:$src),
3353 (i64 0))),
3354 (i64 0)))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003355 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Ayman Musa46af8f92016-11-13 14:29:32 +00003356 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003357 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003358
3359}
3360
3361multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3362 dag Mask, RegisterClass MaskRC> {
3363
3364def : Pat<(_.info128.VT (extract_subvector
3365 (_.info512.VT (masked_load addr:$srcAddr, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003366 (_.info512.VT (bitconvert
Ayman Musa46af8f92016-11-13 14:29:32 +00003367 (v16i32 immAllZerosV))))),
3368 (i64 0))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003369 (!cast<Instruction>(InstrStr#rmkz)
Ayman Musa46af8f92016-11-13 14:29:32 +00003370 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
3371 addr:$srcAddr)>;
3372
3373def : Pat<(_.info128.VT (extract_subvector
3374 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3375 (_.info512.VT (insert_subvector undef,
3376 (_.info256.VT (insert_subvector undef,
3377 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
3378 (i64 0))),
3379 (i64 0))))),
3380 (i64 0))),
3381 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
3382 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
3383 addr:$srcAddr)>;
3384
3385}
3386
3387defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>;
3388defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>;
3389
3390defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3391 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
3392defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3393 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16>;
3394defm : avx512_store_scalar_lowering<"VMOVSDZ", avx512vl_f64_info,
3395 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8>;
3396
3397defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3398 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
3399defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3400 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16>;
3401defm : avx512_load_scalar_lowering<"VMOVSDZ", avx512vl_f64_info,
3402 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8>;
3403
Craig Topper74ed0872016-05-18 06:55:59 +00003404def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003405 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003406 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003407
Craig Topper74ed0872016-05-18 06:55:59 +00003408def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003409 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003410 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003411
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003412def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
3413 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
3414 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3415
Craig Topper99f6b622016-05-01 01:03:56 +00003416let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003417defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
3418 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3419 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
3420 XS, EVEX_4V, VEX_LIG;
3421
Craig Topper99f6b622016-05-01 01:03:56 +00003422let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003423defm VMOVSSDrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
3424 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3425 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
3426 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003427
3428let Predicates = [HasAVX512] in {
3429 let AddedComplexity = 15 in {
3430 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
3431 // MOVS{S,D} to the lower bits.
3432 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
3433 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
3434 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
3435 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3436 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
3437 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3438 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
3439 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
Craig Topper3f8126e2016-08-13 05:43:20 +00003440 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003441
3442 // Move low f32 and clear high bits.
3443 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3444 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00003445 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003446 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3447 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3448 (SUBREG_TO_REG (i32 0),
3449 (VMOVSSZrr (v4i32 (V_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003450 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003451 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
3452 (SUBREG_TO_REG (i32 0),
3453 (VMOVSSZrr (v4f32 (V_SET0)),
3454 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
3455 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
3456 (SUBREG_TO_REG (i32 0),
3457 (VMOVSSZrr (v4i32 (V_SET0)),
3458 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003459
3460 let AddedComplexity = 20 in {
3461 // MOVSSrm zeros the high parts of the register; represent this
3462 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3463 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3464 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3465 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3466 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3467 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3468 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003469 def : Pat<(v4f32 (X86vzload addr:$src)),
3470 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003471
3472 // MOVSDrm zeros the high parts of the register; represent this
3473 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3474 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3475 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3476 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3477 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3478 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3479 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3480 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3481 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3482 def : Pat<(v2f64 (X86vzload addr:$src)),
3483 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3484
3485 // Represent the same patterns above but in the form they appear for
3486 // 256-bit types
3487 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3488 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003489 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003490 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3491 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3492 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003493 def : Pat<(v8f32 (X86vzload addr:$src)),
3494 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003495 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3496 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3497 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003498 def : Pat<(v4f64 (X86vzload addr:$src)),
3499 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003500
3501 // Represent the same patterns above but in the form they appear for
3502 // 512-bit types
3503 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3504 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3505 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3506 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3507 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3508 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003509 def : Pat<(v16f32 (X86vzload addr:$src)),
3510 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003511 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3512 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3513 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003514 def : Pat<(v8f64 (X86vzload addr:$src)),
3515 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003516 }
3517 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3518 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
3519 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
3520 FR32X:$src)), sub_xmm)>;
3521 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3522 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
3523 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
3524 FR64X:$src)), sub_xmm)>;
3525 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3526 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003527 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003528
3529 // Move low f64 and clear high bits.
3530 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3531 (SUBREG_TO_REG (i32 0),
3532 (VMOVSDZrr (v2f64 (V_SET0)),
3533 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003534 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
3535 (SUBREG_TO_REG (i32 0),
3536 (VMOVSDZrr (v2f64 (V_SET0)),
3537 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003538
3539 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
3540 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3541 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003542 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
3543 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3544 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003545
3546 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003547 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003548 addr:$dst),
3549 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003550
3551 // Shuffle with VMOVSS
3552 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3553 (VMOVSSZrr (v4i32 VR128X:$src1),
3554 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3555 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3556 (VMOVSSZrr (v4f32 VR128X:$src1),
3557 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3558
3559 // 256-bit variants
3560 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3561 (SUBREG_TO_REG (i32 0),
3562 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3563 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3564 sub_xmm)>;
3565 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3566 (SUBREG_TO_REG (i32 0),
3567 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3568 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3569 sub_xmm)>;
3570
3571 // Shuffle with VMOVSD
3572 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3573 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3574 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3575 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3576 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3577 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3578 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3579 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3580
3581 // 256-bit variants
3582 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3583 (SUBREG_TO_REG (i32 0),
3584 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3585 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3586 sub_xmm)>;
3587 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3588 (SUBREG_TO_REG (i32 0),
3589 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3590 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3591 sub_xmm)>;
3592
3593 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3594 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3595 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3596 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3597 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3598 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3599 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3600 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3601}
3602
3603let AddedComplexity = 15 in
3604def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3605 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003606 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003607 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003608 (v2i64 VR128X:$src))))],
3609 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3610
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003611let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00003612 let AddedComplexity = 15 in {
3613 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3614 (VMOVDI2PDIZrr GR32:$src)>;
3615
3616 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3617 (VMOV64toPQIZrr GR64:$src)>;
3618
3619 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3620 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3621 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003622
3623 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
3624 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3625 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00003626 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003627 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3628 let AddedComplexity = 20 in {
3629 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3630 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003631 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3632 (VMOVDI2PDIZrm addr:$src)>;
3633 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3634 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003635 def : Pat<(v4i32 (X86vzload addr:$src)),
3636 (VMOVDI2PDIZrm addr:$src)>;
3637 def : Pat<(v8i32 (X86vzload addr:$src)),
3638 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003639 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003640 (VMOVQI2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003641 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003642 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003643 def : Pat<(v2i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003644 (VMOVQI2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00003645 def : Pat<(v4i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003646 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003647 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003648
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003649 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3650 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3651 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3652 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003653 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3654 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3655 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3656
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003657 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003658 def : Pat<(v16i32 (X86vzload addr:$src)),
3659 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003660 def : Pat<(v8i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003661 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003662}
3663
3664def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
3665 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3666
3667def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
3668 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3669
3670def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
3671 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3672
3673def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
3674 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3675
3676//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003677// AVX-512 - Non-temporals
3678//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003679let SchedRW = [WriteLoad] in {
3680 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3681 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3682 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3683 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3684 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003685
Craig Topper2f90c1f2016-06-07 07:27:57 +00003686 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00003687 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003688 (ins i256mem:$src),
3689 "vmovntdqa\t{$src, $dst|$dst, $src}",
3690 [(set VR256X:$dst, (int_x86_avx2_movntdqa addr:$src))],
3691 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3692 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003693
Robert Khasanoved882972014-08-13 10:46:00 +00003694 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003695 (ins i128mem:$src),
3696 "vmovntdqa\t{$src, $dst|$dst, $src}",
3697 [(set VR128X:$dst, (int_x86_sse41_movntdqa addr:$src))],
3698 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3699 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003700 }
Adam Nemetefd07852014-06-18 16:51:10 +00003701}
3702
Igor Bregerd3341f52016-01-20 13:11:47 +00003703multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3704 PatFrag st_frag = alignednontemporalstore,
3705 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00003706 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003707 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003708 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003709 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3710 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003711}
3712
Igor Bregerd3341f52016-01-20 13:11:47 +00003713multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3714 AVX512VLVectorVTInfo VTInfo> {
3715 let Predicates = [HasAVX512] in
3716 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003717
Igor Bregerd3341f52016-01-20 13:11:47 +00003718 let Predicates = [HasAVX512, HasVLX] in {
3719 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3720 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003721 }
3722}
3723
Igor Bregerd3341f52016-01-20 13:11:47 +00003724defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3725defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3726defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003727
Craig Topper707c89c2016-05-08 23:43:17 +00003728let Predicates = [HasAVX512], AddedComplexity = 400 in {
3729 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
3730 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3731 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
3732 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3733 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
3734 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003735
3736 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
3737 (VMOVNTDQAZrm addr:$src)>;
3738 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
3739 (VMOVNTDQAZrm addr:$src)>;
3740 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
3741 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003742 def : Pat<(v16i32 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003743 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003744 def : Pat<(v32i16 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003745 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003746 def : Pat<(v64i8 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003747 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00003748}
3749
Craig Topperc41320d2016-05-08 23:08:45 +00003750let Predicates = [HasVLX], AddedComplexity = 400 in {
3751 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
3752 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3753 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
3754 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3755 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
3756 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3757
Simon Pilgrim9a896232016-06-07 13:34:24 +00003758 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
3759 (VMOVNTDQAZ256rm addr:$src)>;
3760 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
3761 (VMOVNTDQAZ256rm addr:$src)>;
3762 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
3763 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003764 def : Pat<(v8i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003765 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003766 def : Pat<(v16i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003767 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003768 def : Pat<(v32i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003769 (VMOVNTDQAZ256rm addr:$src)>;
3770
Craig Topperc41320d2016-05-08 23:08:45 +00003771 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
3772 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3773 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
3774 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3775 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
3776 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003777
3778 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
3779 (VMOVNTDQAZ128rm addr:$src)>;
3780 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
3781 (VMOVNTDQAZ128rm addr:$src)>;
3782 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
3783 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003784 def : Pat<(v4i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003785 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003786 def : Pat<(v8i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003787 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003788 def : Pat<(v16i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003789 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00003790}
3791
Adam Nemet7f62b232014-06-10 16:39:53 +00003792//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003793// AVX-512 - Integer arithmetic
3794//
3795multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003796 X86VectorVTInfo _, OpndItins itins,
3797 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003798 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003799 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003800 "$src2, $src1", "$src1, $src2",
3801 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003802 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003803 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003804
Craig Toppere1cac152016-06-07 07:27:54 +00003805 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3806 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3807 "$src2, $src1", "$src1, $src2",
3808 (_.VT (OpNode _.RC:$src1,
3809 (bitconvert (_.LdFrag addr:$src2)))),
3810 itins.rm>,
3811 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003812}
3813
3814multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3815 X86VectorVTInfo _, OpndItins itins,
3816 bit IsCommutable = 0> :
3817 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00003818 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3819 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3820 "${src2}"##_.BroadcastStr##", $src1",
3821 "$src1, ${src2}"##_.BroadcastStr,
3822 (_.VT (OpNode _.RC:$src1,
3823 (X86VBroadcast
3824 (_.ScalarLdFrag addr:$src2)))),
3825 itins.rm>,
3826 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003827}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003828
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003829multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3830 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3831 Predicate prd, bit IsCommutable = 0> {
3832 let Predicates = [prd] in
3833 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3834 IsCommutable>, EVEX_V512;
3835
3836 let Predicates = [prd, HasVLX] in {
3837 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3838 IsCommutable>, EVEX_V256;
3839 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3840 IsCommutable>, EVEX_V128;
3841 }
3842}
3843
Robert Khasanov545d1b72014-10-14 14:36:19 +00003844multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3845 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3846 Predicate prd, bit IsCommutable = 0> {
3847 let Predicates = [prd] in
3848 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3849 IsCommutable>, EVEX_V512;
3850
3851 let Predicates = [prd, HasVLX] in {
3852 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3853 IsCommutable>, EVEX_V256;
3854 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3855 IsCommutable>, EVEX_V128;
3856 }
3857}
3858
3859multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3860 OpndItins itins, Predicate prd,
3861 bit IsCommutable = 0> {
3862 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3863 itins, prd, IsCommutable>,
3864 VEX_W, EVEX_CD8<64, CD8VF>;
3865}
3866
3867multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3868 OpndItins itins, Predicate prd,
3869 bit IsCommutable = 0> {
3870 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3871 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3872}
3873
3874multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3875 OpndItins itins, Predicate prd,
3876 bit IsCommutable = 0> {
3877 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3878 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3879}
3880
3881multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3882 OpndItins itins, Predicate prd,
3883 bit IsCommutable = 0> {
3884 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3885 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3886}
3887
3888multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3889 SDNode OpNode, OpndItins itins, Predicate prd,
3890 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003891 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003892 IsCommutable>;
3893
Igor Bregerf2460112015-07-26 14:41:44 +00003894 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003895 IsCommutable>;
3896}
3897
3898multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3899 SDNode OpNode, OpndItins itins, Predicate prd,
3900 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003901 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003902 IsCommutable>;
3903
Igor Bregerf2460112015-07-26 14:41:44 +00003904 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003905 IsCommutable>;
3906}
3907
3908multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3909 bits<8> opc_d, bits<8> opc_q,
3910 string OpcodeStr, SDNode OpNode,
3911 OpndItins itins, bit IsCommutable = 0> {
3912 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3913 itins, HasAVX512, IsCommutable>,
3914 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3915 itins, HasBWI, IsCommutable>;
3916}
3917
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003918multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003919 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003920 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3921 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003922 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003923 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003924 "$src2, $src1","$src1, $src2",
3925 (_Dst.VT (OpNode
3926 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003927 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003928 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003929 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003930 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3931 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3932 "$src2, $src1", "$src1, $src2",
3933 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3934 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003935 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00003936 AVX512BIBase, EVEX_4V;
3937
3938 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Coby Tayree99a66392016-11-20 17:19:55 +00003939 (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2),
Craig Toppere1cac152016-06-07 07:27:54 +00003940 OpcodeStr,
3941 "${src2}"##_Brdct.BroadcastStr##", $src1",
Coby Tayree99a66392016-11-20 17:19:55 +00003942 "$src1, ${src2}"##_Brdct.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00003943 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3944 (_Brdct.VT (X86VBroadcast
3945 (_Brdct.ScalarLdFrag addr:$src2)))))),
3946 itins.rm>,
3947 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003948}
3949
Robert Khasanov545d1b72014-10-14 14:36:19 +00003950defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3951 SSE_INTALU_ITINS_P, 1>;
3952defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3953 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003954defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3955 SSE_INTALU_ITINS_P, HasBWI, 1>;
3956defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3957 SSE_INTALU_ITINS_P, HasBWI, 0>;
3958defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003959 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003960defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003961 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003962defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003963 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003964defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003965 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003966defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003967 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003968defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003969 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003970defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003971 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003972defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003973 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003974defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003975 SSE_INTALU_ITINS_P, HasBWI, 1>;
3976
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003977multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003978 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
3979 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
3980 let Predicates = [prd] in
3981 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3982 _SrcVTInfo.info512, _DstVTInfo.info512,
3983 v8i64_info, IsCommutable>,
3984 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3985 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003986 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003987 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003988 v4i64x_info, IsCommutable>,
3989 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003990 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003991 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003992 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003993 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3994 }
Michael Liao66233b72015-08-06 09:06:20 +00003995}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003996
3997defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003998 avx512vl_i32_info, avx512vl_i64_info,
3999 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004000defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004001 avx512vl_i32_info, avx512vl_i64_info,
4002 X86pmuludq, HasAVX512, 1>;
4003defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
4004 avx512vl_i8_info, avx512vl_i8_info,
4005 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004006
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004007multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4008 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00004009 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4010 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
4011 OpcodeStr,
4012 "${src2}"##_Src.BroadcastStr##", $src1",
4013 "$src1, ${src2}"##_Src.BroadcastStr,
4014 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4015 (_Src.VT (X86VBroadcast
4016 (_Src.ScalarLdFrag addr:$src2))))))>,
4017 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004018}
4019
Michael Liao66233b72015-08-06 09:06:20 +00004020multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
4021 SDNode OpNode,X86VectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004022 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004023 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004024 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004025 "$src2, $src1","$src1, $src2",
4026 (_Dst.VT (OpNode
4027 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00004028 (_Src.VT _Src.RC:$src2))),
4029 NoItinerary, IsCommutable>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004030 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004031 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4032 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4033 "$src2, $src1", "$src1, $src2",
4034 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
4035 (bitconvert (_Src.LdFrag addr:$src2))))>,
4036 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004037}
4038
4039multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
4040 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004041 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004042 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
4043 v32i16_info>,
4044 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
4045 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004046 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004047 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
4048 v16i16x_info>,
4049 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
4050 v16i16x_info>, EVEX_V256;
4051 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
4052 v8i16x_info>,
4053 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
4054 v8i16x_info>, EVEX_V128;
4055 }
4056}
4057multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
4058 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004059 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004060 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
4061 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004062 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004063 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
4064 v32i8x_info>, EVEX_V256;
4065 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
4066 v16i8x_info>, EVEX_V128;
4067 }
4068}
Igor Bregerf7fd5472015-07-21 07:11:28 +00004069
4070multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
4071 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004072 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004073 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00004074 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Craig Topper37e8c542016-08-14 17:57:22 +00004075 _Dst.info512, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004076 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00004077 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Craig Topper37e8c542016-08-14 17:57:22 +00004078 _Dst.info256, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004079 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Craig Topper37e8c542016-08-14 17:57:22 +00004080 _Dst.info128, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004081 }
4082}
4083
Craig Topperb6da6542016-05-01 17:38:32 +00004084defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
4085defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
4086defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
4087defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004088
Craig Topper5acb5a12016-05-01 06:24:57 +00004089defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
4090 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
4091defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Topper37e8c542016-08-14 17:57:22 +00004092 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004093
Igor Bregerf2460112015-07-26 14:41:44 +00004094defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004095 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004096defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004097 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004098defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004099 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004100
Igor Bregerf2460112015-07-26 14:41:44 +00004101defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004102 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004103defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004104 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004105defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004106 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004107
Igor Bregerf2460112015-07-26 14:41:44 +00004108defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004109 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004110defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004111 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004112defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004113 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004114
Igor Bregerf2460112015-07-26 14:41:44 +00004115defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004116 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004117defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004118 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004119defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004120 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00004121
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00004122// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4123let Predicates = [HasDQI, NoVLX] in {
4124 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4125 (EXTRACT_SUBREG
4126 (VPMULLQZrr
4127 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4128 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4129 sub_ymm)>;
4130
4131 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4132 (EXTRACT_SUBREG
4133 (VPMULLQZrr
4134 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4135 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4136 sub_xmm)>;
4137}
4138
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004139//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004140// AVX-512 Logical Instructions
4141//===----------------------------------------------------------------------===//
4142
Craig Topperabe80cc2016-08-28 06:06:28 +00004143multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4144 X86VectorVTInfo _, OpndItins itins,
4145 bit IsCommutable = 0> {
4146 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
4147 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4148 "$src2, $src1", "$src1, $src2",
4149 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4150 (bitconvert (_.VT _.RC:$src2)))),
4151 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4152 _.RC:$src2)))),
4153 itins.rr, IsCommutable>,
4154 AVX512BIBase, EVEX_4V;
4155
4156 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4157 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4158 "$src2, $src1", "$src1, $src2",
4159 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4160 (bitconvert (_.LdFrag addr:$src2)))),
4161 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4162 (bitconvert (_.LdFrag addr:$src2)))))),
4163 itins.rm>,
4164 AVX512BIBase, EVEX_4V;
4165}
4166
4167multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4168 X86VectorVTInfo _, OpndItins itins,
4169 bit IsCommutable = 0> :
4170 avx512_logic_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
4171 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4172 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4173 "${src2}"##_.BroadcastStr##", $src1",
4174 "$src1, ${src2}"##_.BroadcastStr,
4175 (_.i64VT (OpNode _.RC:$src1,
4176 (bitconvert
4177 (_.VT (X86VBroadcast
4178 (_.ScalarLdFrag addr:$src2)))))),
4179 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4180 (bitconvert
4181 (_.VT (X86VBroadcast
4182 (_.ScalarLdFrag addr:$src2)))))))),
4183 itins.rm>,
4184 AVX512BIBase, EVEX_4V, EVEX_B;
4185}
4186
4187multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
4188 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
4189 Predicate prd, bit IsCommutable = 0> {
4190 let Predicates = [prd] in
4191 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
4192 IsCommutable>, EVEX_V512;
4193
4194 let Predicates = [prd, HasVLX] in {
4195 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
4196 IsCommutable>, EVEX_V256;
4197 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
4198 IsCommutable>, EVEX_V128;
4199 }
4200}
4201
4202multiclass avx512_logic_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
4203 OpndItins itins, Predicate prd,
4204 bit IsCommutable = 0> {
4205 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
4206 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
4207}
4208
4209multiclass avx512_logic_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
4210 OpndItins itins, Predicate prd,
4211 bit IsCommutable = 0> {
4212 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
4213 itins, prd, IsCommutable>,
4214 VEX_W, EVEX_CD8<64, CD8VF>;
4215}
4216
4217multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
4218 SDNode OpNode, OpndItins itins, Predicate prd,
4219 bit IsCommutable = 0> {
4220 defm Q : avx512_logic_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
4221 IsCommutable>;
4222
4223 defm D : avx512_logic_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
4224 IsCommutable>;
4225}
4226
4227defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004228 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004229defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004230 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004231defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004232 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004233defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00004234 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004235
4236//===----------------------------------------------------------------------===//
4237// AVX-512 FP arithmetic
4238//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004239multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4240 SDNode OpNode, SDNode VecNode, OpndItins itins,
4241 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004242 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004243 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4244 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4245 "$src2, $src1", "$src1, $src2",
4246 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4247 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00004248 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004249
4250 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00004251 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004252 "$src2, $src1", "$src1, $src2",
4253 (VecNode (_.VT _.RC:$src1),
4254 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4255 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00004256 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00004257 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004258 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004259 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004260 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4261 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004262 itins.rr> {
4263 let isCommutable = IsCommutable;
4264 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004265 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004266 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004267 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4268 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004269 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004270 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004271 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004272}
4273
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004274multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004275 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004276 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004277 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4278 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4279 "$rc, $src2, $src1", "$src1, $src2, $rc",
4280 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004281 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004282 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004283}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004284multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4285 SDNode VecNode, OpndItins itins, bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004286 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004287 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4288 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004289 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004290 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004291 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004292}
4293
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004294multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4295 SDNode VecNode,
4296 SizeItins itins, bit IsCommutable> {
4297 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4298 itins.s, IsCommutable>,
4299 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
4300 itins.s, IsCommutable>,
4301 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4302 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4303 itins.d, IsCommutable>,
4304 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
4305 itins.d, IsCommutable>,
4306 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4307}
4308
4309multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
4310 SDNode VecNode,
4311 SizeItins itins, bit IsCommutable> {
4312 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4313 itins.s, IsCommutable>,
4314 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
4315 itins.s, IsCommutable>,
4316 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4317 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4318 itins.d, IsCommutable>,
4319 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
4320 itins.d, IsCommutable>,
4321 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4322}
4323defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
Craig Topper55353582016-08-02 06:16:51 +00004324defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_MUL_ITINS_S, 1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004325defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
Craig Topper55353582016-08-02 06:16:51 +00004326defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_DIV_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004327defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 0>;
4328defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 0>;
4329
4330// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
4331// X86fminc and X86fmaxc instead of X86fmin and X86fmax
4332multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
4333 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper79011a62016-07-26 08:06:18 +00004334 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004335 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4336 (ins _.FRC:$src1, _.FRC:$src2),
4337 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4338 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004339 itins.rr> {
4340 let isCommutable = 1;
4341 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004342 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4343 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4344 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4345 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4346 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4347 }
4348}
4349defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
4350 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4351 EVEX_CD8<32, CD8VT1>;
4352
4353defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
4354 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4355 EVEX_CD8<64, CD8VT1>;
4356
4357defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
4358 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4359 EVEX_CD8<32, CD8VT1>;
4360
4361defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
4362 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4363 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004364
Craig Topper375aa902016-12-19 00:42:28 +00004365multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004366 X86VectorVTInfo _, OpndItins itins,
4367 bit IsCommutable> {
Craig Topper375aa902016-12-19 00:42:28 +00004368 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004369 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4370 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4371 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004372 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
4373 IsCommutable>, EVEX_4V;
Craig Topper375aa902016-12-19 00:42:28 +00004374 let mayLoad = 1 in {
4375 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4376 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4377 "$src2, $src1", "$src1, $src2",
4378 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
4379 EVEX_4V;
4380 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4381 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4382 "${src2}"##_.BroadcastStr##", $src1",
4383 "$src1, ${src2}"##_.BroadcastStr,
4384 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4385 (_.ScalarLdFrag addr:$src2)))),
4386 itins.rm>, EVEX_4V, EVEX_B;
4387 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004388 }
Robert Khasanov595e5982014-10-29 15:43:02 +00004389}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004390
Craig Topper375aa902016-12-19 00:42:28 +00004391multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004392 X86VectorVTInfo _> {
4393 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004394 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4395 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
4396 "$rc, $src2, $src1", "$src1, $src2, $rc",
4397 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
4398 EVEX_4V, EVEX_B, EVEX_RC;
4399}
4400
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004401
Craig Topper375aa902016-12-19 00:42:28 +00004402multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004403 X86VectorVTInfo _> {
4404 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004405 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4406 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4407 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
4408 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
4409 EVEX_4V, EVEX_B;
4410}
4411
Craig Topper375aa902016-12-19 00:42:28 +00004412multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004413 Predicate prd, SizeItins itins,
4414 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00004415 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004416 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00004417 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004418 EVEX_CD8<32, CD8VF>;
4419 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00004420 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004421 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00004422 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004423
Robert Khasanov595e5982014-10-29 15:43:02 +00004424 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00004425 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004426 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004427 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004428 EVEX_CD8<32, CD8VF>;
4429 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004430 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004431 EVEX_CD8<32, CD8VF>;
4432 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004433 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004434 EVEX_CD8<64, CD8VF>;
4435 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004436 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004437 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004438 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004439}
4440
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004441multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004442 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004443 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004444 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004445 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4446}
4447
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004448multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004449 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004450 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004451 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004452 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4453}
4454
Craig Topper9433f972016-08-02 06:16:53 +00004455defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
4456 SSE_ALU_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004457 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004458defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
4459 SSE_MUL_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004460 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004461defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004462 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004463defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004464 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004465defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
4466 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004467 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004468defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
4469 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004470 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00004471let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00004472 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
4473 SSE_ALU_ITINS_P, 1>;
4474 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
4475 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00004476}
Craig Topper375aa902016-12-19 00:42:28 +00004477defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004478 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004479defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004480 SSE_ALU_ITINS_P, 0>;
Craig Topper375aa902016-12-19 00:42:28 +00004481defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004482 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004483defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004484 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004485
Craig Topper8f6827c2016-08-31 05:37:52 +00004486// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00004487multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
4488 X86VectorVTInfo _, Predicate prd> {
4489let Predicates = [prd] in {
4490 // Masked register-register logical operations.
4491 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4492 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4493 _.RC:$src0)),
4494 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
4495 _.RC:$src1, _.RC:$src2)>;
4496 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4497 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4498 _.ImmAllZerosV)),
4499 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
4500 _.RC:$src2)>;
4501 // Masked register-memory logical operations.
4502 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4503 (bitconvert (_.i64VT (OpNode _.RC:$src1,
4504 (load addr:$src2)))),
4505 _.RC:$src0)),
4506 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
4507 _.RC:$src1, addr:$src2)>;
4508 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4509 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
4510 _.ImmAllZerosV)),
4511 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
4512 addr:$src2)>;
4513 // Register-broadcast logical operations.
4514 def : Pat<(_.i64VT (OpNode _.RC:$src1,
4515 (bitconvert (_.VT (X86VBroadcast
4516 (_.ScalarLdFrag addr:$src2)))))),
4517 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
4518 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4519 (bitconvert
4520 (_.i64VT (OpNode _.RC:$src1,
4521 (bitconvert (_.VT
4522 (X86VBroadcast
4523 (_.ScalarLdFrag addr:$src2))))))),
4524 _.RC:$src0)),
4525 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
4526 _.RC:$src1, addr:$src2)>;
4527 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4528 (bitconvert
4529 (_.i64VT (OpNode _.RC:$src1,
4530 (bitconvert (_.VT
4531 (X86VBroadcast
4532 (_.ScalarLdFrag addr:$src2))))))),
4533 _.ImmAllZerosV)),
4534 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
4535 _.RC:$src1, addr:$src2)>;
4536}
Craig Topper8f6827c2016-08-31 05:37:52 +00004537}
4538
Craig Topper45d65032016-09-02 05:29:13 +00004539multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
4540 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
4541 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
4542 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
4543 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
4544 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
4545 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00004546}
4547
Craig Topper45d65032016-09-02 05:29:13 +00004548defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
4549defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
4550defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
4551defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
4552
Craig Topper2baef8f2016-12-18 04:17:00 +00004553let Predicates = [HasVLX,HasDQI] in {
Craig Topperd3295c62016-12-17 19:26:00 +00004554 // Use packed logical operations for scalar ops.
4555 def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)),
4556 (COPY_TO_REGCLASS (VANDPDZ128rr
4557 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4558 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4559 def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)),
4560 (COPY_TO_REGCLASS (VORPDZ128rr
4561 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4562 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4563 def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)),
4564 (COPY_TO_REGCLASS (VXORPDZ128rr
4565 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4566 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4567 def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)),
4568 (COPY_TO_REGCLASS (VANDNPDZ128rr
4569 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4570 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4571
4572 def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)),
4573 (COPY_TO_REGCLASS (VANDPSZ128rr
4574 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4575 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4576 def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)),
4577 (COPY_TO_REGCLASS (VORPSZ128rr
4578 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4579 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4580 def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)),
4581 (COPY_TO_REGCLASS (VXORPSZ128rr
4582 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4583 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4584 def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)),
4585 (COPY_TO_REGCLASS (VANDNPSZ128rr
4586 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4587 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4588}
4589
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004590multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
4591 X86VectorVTInfo _> {
4592 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4593 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4594 "$src2, $src1", "$src1, $src2",
4595 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004596 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4597 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4598 "$src2, $src1", "$src1, $src2",
4599 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
4600 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4601 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4602 "${src2}"##_.BroadcastStr##", $src1",
4603 "$src1, ${src2}"##_.BroadcastStr,
4604 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4605 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
4606 EVEX_4V, EVEX_B;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004607}
4608
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004609multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
4610 X86VectorVTInfo _> {
4611 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4612 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4613 "$src2, $src1", "$src1, $src2",
4614 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00004615 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4616 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4617 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00004618 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00004619 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4620 (i32 FROUND_CURRENT))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004621}
4622
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004623multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00004624 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004625 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
4626 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00004627 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004628 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
4629 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004630 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
4631 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004632 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004633 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
4634 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004635 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
4636
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004637 // Define only if AVX512VL feature is present.
4638 let Predicates = [HasVLX] in {
4639 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
4640 EVEX_V128, EVEX_CD8<32, CD8VF>;
4641 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
4642 EVEX_V256, EVEX_CD8<32, CD8VF>;
4643 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
4644 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4645 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
4646 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4647 }
4648}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004649defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004650
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004651//===----------------------------------------------------------------------===//
4652// AVX-512 VPTESTM instructions
4653//===----------------------------------------------------------------------===//
4654
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004655multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
4656 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00004657 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004658 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
4659 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4660 "$src2, $src1", "$src1, $src2",
4661 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
4662 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004663 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4664 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4665 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00004666 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004667 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
4668 EVEX_4V,
4669 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004670}
4671
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004672multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4673 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004674 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4675 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4676 "${src2}"##_.BroadcastStr##", $src1",
4677 "$src1, ${src2}"##_.BroadcastStr,
4678 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
4679 (_.ScalarLdFrag addr:$src2))))>,
4680 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004681}
Igor Bregerfca0a342016-01-28 13:19:25 +00004682
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004683// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00004684multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
4685 X86VectorVTInfo _, string Suffix> {
4686 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
4687 (_.KVT (COPY_TO_REGCLASS
4688 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004689 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004690 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004691 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004692 _.RC:$src2, _.SubRegIdx)),
4693 _.KRC))>;
4694}
4695
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004696multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004697 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004698 let Predicates = [HasAVX512] in
4699 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
4700 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4701
4702 let Predicates = [HasAVX512, HasVLX] in {
4703 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
4704 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4705 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
4706 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4707 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004708 let Predicates = [HasAVX512, NoVLX] in {
4709 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
4710 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004711 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004712}
4713
4714multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4715 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004716 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004717 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004718 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004719}
4720
4721multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
4722 SDNode OpNode> {
4723 let Predicates = [HasBWI] in {
4724 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
4725 EVEX_V512, VEX_W;
4726 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
4727 EVEX_V512;
4728 }
4729 let Predicates = [HasVLX, HasBWI] in {
4730
4731 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
4732 EVEX_V256, VEX_W;
4733 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
4734 EVEX_V128, VEX_W;
4735 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
4736 EVEX_V256;
4737 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
4738 EVEX_V128;
4739 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004740
Igor Bregerfca0a342016-01-28 13:19:25 +00004741 let Predicates = [HasAVX512, NoVLX] in {
4742 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
4743 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
4744 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
4745 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004746 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004747
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004748}
4749
4750multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
4751 SDNode OpNode> :
4752 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
4753 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
4754
4755defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
4756defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004757
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004758
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004759//===----------------------------------------------------------------------===//
4760// AVX-512 Shift instructions
4761//===----------------------------------------------------------------------===//
4762multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00004763 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004764 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00004765 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004766 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004767 "$src2, $src1", "$src1, $src2",
4768 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004769 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00004770 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004771 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004772 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004773 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
4774 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004775 SSE_INTSHIFT_ITINS_P.rm>;
Craig Topper05948fb2016-08-02 05:11:15 +00004776 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004777}
4778
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004779multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
4780 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004781 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004782 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
4783 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
4784 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
4785 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004786 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004787}
4788
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004789multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004790 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004791 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00004792 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004793 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4794 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
4795 "$src2, $src1", "$src1, $src2",
4796 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004797 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004798 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4799 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
4800 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00004801 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004802 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004803 EVEX_4V;
Craig Topper05948fb2016-08-02 05:11:15 +00004804 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004805}
4806
Cameron McInally5fb084e2014-12-11 17:13:05 +00004807multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004808 ValueType SrcVT, PatFrag bc_frag,
4809 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
4810 let Predicates = [prd] in
4811 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4812 VTInfo.info512>, EVEX_V512,
4813 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
4814 let Predicates = [prd, HasVLX] in {
4815 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4816 VTInfo.info256>, EVEX_V256,
4817 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4818 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4819 VTInfo.info128>, EVEX_V128,
4820 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4821 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004822}
4823
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004824multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4825 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004826 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004827 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004828 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004829 avx512vl_i64_info, HasAVX512>, VEX_W;
4830 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4831 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004832}
4833
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004834multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4835 string OpcodeStr, SDNode OpNode,
4836 AVX512VLVectorVTInfo VTInfo> {
4837 let Predicates = [HasAVX512] in
4838 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4839 VTInfo.info512>,
4840 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4841 VTInfo.info512>, EVEX_V512;
4842 let Predicates = [HasAVX512, HasVLX] in {
4843 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4844 VTInfo.info256>,
4845 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4846 VTInfo.info256>, EVEX_V256;
4847 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4848 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004849 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004850 VTInfo.info128>, EVEX_V128;
4851 }
4852}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004853
Michael Liao66233b72015-08-06 09:06:20 +00004854multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004855 Format ImmFormR, Format ImmFormM,
4856 string OpcodeStr, SDNode OpNode> {
4857 let Predicates = [HasBWI] in
4858 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4859 v32i16_info>, EVEX_V512;
4860 let Predicates = [HasVLX, HasBWI] in {
4861 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4862 v16i16x_info>, EVEX_V256;
4863 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4864 v8i16x_info>, EVEX_V128;
4865 }
4866}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004867
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004868multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4869 Format ImmFormR, Format ImmFormM,
4870 string OpcodeStr, SDNode OpNode> {
4871 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4872 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4873 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4874 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4875}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004876
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004877defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004878 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004879
4880defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004881 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004882
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004883defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004884 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004885
Michael Zuckerman298a6802016-01-13 12:39:33 +00004886defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004887defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004888
4889defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4890defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4891defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004892
4893//===-------------------------------------------------------------------===//
4894// Variable Bit Shifts
4895//===-------------------------------------------------------------------===//
4896multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004897 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004898 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004899 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4900 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4901 "$src2, $src1", "$src1, $src2",
4902 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004903 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004904 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4905 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4906 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004907 (_.VT (OpNode _.RC:$src1,
4908 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004909 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004910 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper05948fb2016-08-02 05:11:15 +00004911 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004912}
4913
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004914multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4915 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004916 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004917 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4918 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4919 "${src2}"##_.BroadcastStr##", $src1",
4920 "$src1, ${src2}"##_.BroadcastStr,
4921 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4922 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004923 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004924 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4925}
Cameron McInally5fb084e2014-12-11 17:13:05 +00004926multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4927 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004928 let Predicates = [HasAVX512] in
4929 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4930 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4931
4932 let Predicates = [HasAVX512, HasVLX] in {
4933 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4934 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4935 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4936 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4937 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004938}
4939
4940multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4941 SDNode OpNode> {
4942 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004943 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004944 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004945 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004946}
4947
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004948// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Breger7b46b4e2015-12-23 08:06:50 +00004949multiclass avx512_var_shift_w_lowering<AVX512VLVectorVTInfo _, SDNode OpNode> {
4950 let Predicates = [HasBWI, NoVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004951 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004952 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004953 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004954 (!cast<Instruction>(NAME#"WZrr")
4955 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4956 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4957 sub_ymm)>;
4958
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004959 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004960 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004961 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004962 (!cast<Instruction>(NAME#"WZrr")
4963 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4964 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4965 sub_xmm)>;
4966 }
4967}
4968
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004969multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4970 SDNode OpNode> {
4971 let Predicates = [HasBWI] in
4972 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4973 EVEX_V512, VEX_W;
4974 let Predicates = [HasVLX, HasBWI] in {
4975
4976 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4977 EVEX_V256, VEX_W;
4978 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4979 EVEX_V128, VEX_W;
4980 }
4981}
4982
4983defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004984 avx512_var_shift_w<0x12, "vpsllvw", shl>,
4985 avx512_var_shift_w_lowering<avx512vl_i16_info, shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00004986
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004987defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004988 avx512_var_shift_w<0x11, "vpsravw", sra>,
4989 avx512_var_shift_w_lowering<avx512vl_i16_info, sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00004990
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004991defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004992 avx512_var_shift_w<0x10, "vpsrlvw", srl>,
4993 avx512_var_shift_w_lowering<avx512vl_i16_info, srl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004994defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4995defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004996
Craig Topper05629d02016-07-24 07:32:45 +00004997// Special handing for handling VPSRAV intrinsics.
4998multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
4999 list<Predicate> p> {
5000 let Predicates = p in {
5001 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
5002 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
5003 _.RC:$src2)>;
5004 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
5005 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
5006 _.RC:$src1, addr:$src2)>;
5007 let AddedComplexity = 20 in {
5008 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5009 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
5010 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
5011 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
5012 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5013 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5014 _.RC:$src0)),
5015 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
5016 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
5017 }
5018 let AddedComplexity = 30 in {
5019 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5020 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
5021 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
5022 _.RC:$src1, _.RC:$src2)>;
5023 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5024 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5025 _.ImmAllZerosV)),
5026 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
5027 _.RC:$src1, addr:$src2)>;
5028 }
5029 }
5030}
5031
5032multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
5033 list<Predicate> p> :
5034 avx512_var_shift_int_lowering<InstrStr, _, p> {
5035 let Predicates = p in {
5036 def : Pat<(_.VT (X86vsrav _.RC:$src1,
5037 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
5038 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
5039 _.RC:$src1, addr:$src2)>;
5040 let AddedComplexity = 20 in
5041 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5042 (X86vsrav _.RC:$src1,
5043 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5044 _.RC:$src0)),
5045 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
5046 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
5047 let AddedComplexity = 30 in
5048 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5049 (X86vsrav _.RC:$src1,
5050 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5051 _.ImmAllZerosV)),
5052 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
5053 _.RC:$src1, addr:$src2)>;
5054 }
5055}
5056
5057defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
5058defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
5059defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
5060defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
5061defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
5062defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
5063defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
5064defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
5065defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
5066
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005067//===-------------------------------------------------------------------===//
5068// 1-src variable permutation VPERMW/D/Q
5069//===-------------------------------------------------------------------===//
5070multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
5071 AVX512VLVectorVTInfo _> {
5072 let Predicates = [HasAVX512] in
5073 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5074 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
5075
5076 let Predicates = [HasAVX512, HasVLX] in
5077 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5078 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5079}
5080
5081multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
5082 string OpcodeStr, SDNode OpNode,
5083 AVX512VLVectorVTInfo VTInfo> {
5084 let Predicates = [HasAVX512] in
5085 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5086 VTInfo.info512>,
5087 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5088 VTInfo.info512>, EVEX_V512;
5089 let Predicates = [HasAVX512, HasVLX] in
5090 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5091 VTInfo.info256>,
5092 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5093 VTInfo.info256>, EVEX_V256;
5094}
5095
Michael Zuckermand9cac592016-01-19 17:07:43 +00005096multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
5097 Predicate prd, SDNode OpNode,
5098 AVX512VLVectorVTInfo _> {
5099 let Predicates = [prd] in
5100 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5101 EVEX_V512 ;
5102 let Predicates = [HasVLX, prd] in {
5103 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5104 EVEX_V256 ;
5105 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
5106 EVEX_V128 ;
5107 }
5108}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005109
Michael Zuckermand9cac592016-01-19 17:07:43 +00005110defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
5111 avx512vl_i16_info>, VEX_W;
5112defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
5113 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005114
5115defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
5116 avx512vl_i32_info>;
5117defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
5118 avx512vl_i64_info>, VEX_W;
5119defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
5120 avx512vl_f32_info>;
5121defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
5122 avx512vl_f64_info>, VEX_W;
5123
5124defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
5125 X86VPermi, avx512vl_i64_info>,
5126 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
5127defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
5128 X86VPermi, avx512vl_f64_info>,
5129 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00005130//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005131// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00005132//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005133
Igor Breger78741a12015-10-04 07:20:41 +00005134multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
5135 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
5136 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
5137 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
5138 "$src2, $src1", "$src1, $src2",
5139 (_.VT (OpNode _.RC:$src1,
5140 (Ctrl.VT Ctrl.RC:$src2)))>,
5141 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00005142 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5143 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
5144 "$src2, $src1", "$src1, $src2",
5145 (_.VT (OpNode
5146 _.RC:$src1,
5147 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
5148 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
5149 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5150 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5151 "${src2}"##_.BroadcastStr##", $src1",
5152 "$src1, ${src2}"##_.BroadcastStr,
5153 (_.VT (OpNode
5154 _.RC:$src1,
5155 (Ctrl.VT (X86VBroadcast
5156 (Ctrl.ScalarLdFrag addr:$src2)))))>,
5157 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005158}
5159
5160multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
5161 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5162 let Predicates = [HasAVX512] in {
5163 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
5164 Ctrl.info512>, EVEX_V512;
5165 }
5166 let Predicates = [HasAVX512, HasVLX] in {
5167 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
5168 Ctrl.info128>, EVEX_V128;
5169 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
5170 Ctrl.info256>, EVEX_V256;
5171 }
5172}
5173
5174multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
5175 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5176
5177 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
5178 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
5179 X86VPermilpi, _>,
5180 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005181}
5182
Craig Topper05948fb2016-08-02 05:11:15 +00005183let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00005184defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
5185 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00005186let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00005187defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
5188 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005189//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005190// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
5191//===----------------------------------------------------------------------===//
5192
5193defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00005194 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005195 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
5196defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005197 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005198defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005199 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00005200
Elena Demikhovsky55a99742015-06-22 13:00:42 +00005201multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5202 let Predicates = [HasBWI] in
5203 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
5204
5205 let Predicates = [HasVLX, HasBWI] in {
5206 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
5207 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
5208 }
5209}
5210
5211defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
5212
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005213//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00005214// Move Low to High and High to Low packed FP Instructions
5215//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005216def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
5217 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005218 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005219 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
5220 IIC_SSE_MOV_LH>, EVEX_4V;
5221def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
5222 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005223 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005224 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
5225 IIC_SSE_MOV_LH>, EVEX_4V;
5226
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005227let Predicates = [HasAVX512] in {
5228 // MOVLHPS patterns
5229 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5230 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
5231 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5232 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005233
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005234 // MOVHLPS patterns
5235 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
5236 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
5237}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005238
5239//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00005240// VMOVHPS/PD VMOVLPS Instructions
5241// All patterns was taken from SSS implementation.
5242//===----------------------------------------------------------------------===//
5243multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
5244 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00005245 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
5246 (ins _.RC:$src1, f64mem:$src2),
5247 !strconcat(OpcodeStr,
5248 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5249 [(set _.RC:$dst,
5250 (OpNode _.RC:$src1,
5251 (_.VT (bitconvert
5252 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
5253 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005254}
5255
5256defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
5257 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5258defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
5259 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5260defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
5261 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5262defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
5263 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5264
5265let Predicates = [HasAVX512] in {
5266 // VMOVHPS patterns
5267 def : Pat<(X86Movlhps VR128X:$src1,
5268 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
5269 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5270 def : Pat<(X86Movlhps VR128X:$src1,
5271 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
5272 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5273 // VMOVHPD patterns
5274 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5275 (scalar_to_vector (loadf64 addr:$src2)))),
5276 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5277 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5278 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
5279 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5280 // VMOVLPS patterns
5281 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5282 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5283 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5284 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5285 // VMOVLPD patterns
5286 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5287 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5288 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5289 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5290 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
5291 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
5292 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5293}
5294
Igor Bregerb6b27af2015-11-10 07:09:07 +00005295def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
5296 (ins f64mem:$dst, VR128X:$src),
5297 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005298 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005299 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
5300 (bc_v2f64 (v4f32 VR128X:$src))),
5301 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5302 EVEX, EVEX_CD8<32, CD8VT2>;
5303def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
5304 (ins f64mem:$dst, VR128X:$src),
5305 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005306 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005307 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
5308 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5309 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
5310def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
5311 (ins f64mem:$dst, VR128X:$src),
5312 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005313 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005314 (iPTR 0))), addr:$dst)],
5315 IIC_SSE_MOV_LH>,
5316 EVEX, EVEX_CD8<32, CD8VT2>;
5317def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
5318 (ins f64mem:$dst, VR128X:$src),
5319 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005320 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005321 (iPTR 0))), addr:$dst)],
5322 IIC_SSE_MOV_LH>,
5323 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00005324
Igor Bregerb6b27af2015-11-10 07:09:07 +00005325let Predicates = [HasAVX512] in {
5326 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00005327 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005328 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
5329 (iPTR 0))), addr:$dst),
5330 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
5331 // VMOVLPS patterns
5332 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
5333 addr:$src1),
5334 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5335 def : Pat<(store (v4i32 (X86Movlps
5336 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
5337 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5338 // VMOVLPD patterns
5339 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5340 addr:$src1),
5341 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5342 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5343 addr:$src1),
5344 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5345}
5346//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005347// FMA - Fused Multiply Operations
5348//
Adam Nemet26371ce2014-10-24 00:02:55 +00005349
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005350multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005351 X86VectorVTInfo _, string Suff> {
5352 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +00005353 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005354 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00005355 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005356 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00005357 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005358
Craig Toppere1cac152016-06-07 07:27:54 +00005359 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5360 (ins _.RC:$src2, _.MemOp:$src3),
5361 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005362 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005363 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005364
Craig Toppere1cac152016-06-07 07:27:54 +00005365 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5366 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5367 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5368 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00005369 (OpNode _.RC:$src2,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005370 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005371 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005372 }
Craig Topper318e40b2016-07-25 07:20:31 +00005373
5374 // Additional pattern for folding broadcast nodes in other orders.
5375 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5376 (OpNode _.RC:$src1, _.RC:$src2,
5377 (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
5378 _.RC:$src1)),
5379 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5380 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005381}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005382
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005383multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005384 X86VectorVTInfo _, string Suff> {
5385 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005386 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005387 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5388 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005389 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005390 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005391}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005392
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005393multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005394 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5395 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005396 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005397 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5398 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5399 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005400 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005401 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005402 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005403 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005404 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005405 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005406 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005407}
5408
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005409multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005410 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005411 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005412 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005413 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005414 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005415}
5416
5417defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
5418defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
5419defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
5420defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
5421defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
5422defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
5423
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005424
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005425multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005426 X86VectorVTInfo _, string Suff> {
5427 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005428 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5429 (ins _.RC:$src2, _.RC:$src3),
5430 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005431 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005432 AVX512FMA3Base;
5433
Craig Toppere1cac152016-06-07 07:27:54 +00005434 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5435 (ins _.RC:$src2, _.MemOp:$src3),
5436 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005437 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005438 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005439
Craig Toppere1cac152016-06-07 07:27:54 +00005440 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5441 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5442 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5443 "$src2, ${src3}"##_.BroadcastStr,
5444 (_.VT (OpNode _.RC:$src2,
5445 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005446 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005447 }
Craig Topper318e40b2016-07-25 07:20:31 +00005448
5449 // Additional patterns for folding broadcast nodes in other orders.
5450 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5451 _.RC:$src2, _.RC:$src1)),
5452 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mb) _.RC:$src1,
5453 _.RC:$src2, addr:$src3)>;
5454 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5455 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5456 _.RC:$src2, _.RC:$src1),
5457 _.RC:$src1)),
5458 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5459 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
5460 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5461 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5462 _.RC:$src2, _.RC:$src1),
5463 _.ImmAllZerosV)),
5464 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbkz) _.RC:$src1,
5465 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005466}
5467
5468multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005469 X86VectorVTInfo _, string Suff> {
5470 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005471 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5472 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5473 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005474 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005475 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005476}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005477
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005478multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005479 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5480 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005481 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005482 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5483 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5484 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005485 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005486 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005487 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005488 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005489 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005490 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005491 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005492}
5493
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005494multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005495 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005496 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005497 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005498 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005499 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005500}
5501
5502defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
5503defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
5504defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
5505defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
5506defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
5507defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
5508
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005509multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005510 X86VectorVTInfo _, string Suff> {
5511 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005512 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005513 (ins _.RC:$src2, _.RC:$src3),
5514 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005515 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005516 AVX512FMA3Base;
5517
Craig Toppere1cac152016-06-07 07:27:54 +00005518 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005519 (ins _.RC:$src2, _.MemOp:$src3),
5520 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005521 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src3), _.RC:$src2)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005522 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005523
Craig Toppere1cac152016-06-07 07:27:54 +00005524 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005525 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5526 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5527 "$src2, ${src3}"##_.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00005528 (_.VT (OpNode _.RC:$src1,
Craig Topper6bcbf532016-07-25 07:20:28 +00005529 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper5f2441d2016-08-13 06:48:39 +00005530 _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005531 }
Craig Topper318e40b2016-07-25 07:20:31 +00005532
5533 // Additional patterns for folding broadcast nodes in other orders.
5534 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5535 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5536 _.RC:$src1, _.RC:$src2),
5537 _.RC:$src1)),
5538 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5539 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005540}
5541
5542multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005543 X86VectorVTInfo _, string Suff> {
5544 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005545 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005546 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5547 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Toppereafdbec2016-08-13 06:48:41 +00005548 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005549 AVX512FMA3Base, EVEX_B, EVEX_RC;
5550}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005551
5552multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005553 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5554 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005555 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005556 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5557 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5558 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005559 }
5560 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005561 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005562 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005563 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005564 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5565 }
5566}
5567
5568multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005569 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005570 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005571 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005572 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005573 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005574}
5575
5576defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
5577defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
5578defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
5579defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
5580defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
5581defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005582
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005583// Scalar FMA
5584let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00005585multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5586 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
5587 dag RHS_r, dag RHS_m > {
5588 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5589 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005590 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005591
Craig Toppere1cac152016-06-07 07:27:54 +00005592 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5593 (ins _.RC:$src2, _.ScalarMemOp:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005594 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00005595
5596 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5597 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Toppereafdbec2016-08-13 06:48:41 +00005598 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
Igor Breger15820b02015-07-01 13:24:28 +00005599 AVX512FMA3Base, EVEX_B, EVEX_RC;
5600
Craig Toppereafdbec2016-08-13 06:48:41 +00005601 let isCodeGenOnly = 1, isCommutable = 1 in {
Igor Breger15820b02015-07-01 13:24:28 +00005602 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
5603 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
5604 !strconcat(OpcodeStr,
5605 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5606 [RHS_r]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005607 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
5608 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
5609 !strconcat(OpcodeStr,
5610 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5611 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00005612 }// isCodeGenOnly = 1
5613}
5614}// Constraints = "$src1 = $dst"
5615
5616multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00005617 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
5618 SDNode OpNodeRnds3, X86VectorVTInfo _ , string SUFF> {
Igor Breger15820b02015-07-01 13:24:28 +00005619
Craig Topper2dca3b22016-07-24 08:26:38 +00005620 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005621 // Operands for intrinsic are in 123 order to preserve passthu
5622 // semantics.
5623 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 FROUND_CURRENT))),
5624 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005625 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005626 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
Igor Breger15820b02015-07-01 13:24:28 +00005627 (i32 imm:$rc))),
5628 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5629 _.FRC:$src3))),
5630 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5631 (_.ScalarLdFrag addr:$src3))))>;
5632
Craig Topper2dca3b22016-07-24 08:26:38 +00005633 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005634 (_.VT (OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
5635 (_.VT (OpNodeRnds3 _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00005636 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005637 _.RC:$src1, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005638 (_.VT ( OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005639 (i32 imm:$rc))),
5640 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
5641 _.FRC:$src1))),
5642 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
5643 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
5644
Craig Topper2dca3b22016-07-24 08:26:38 +00005645 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005646 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
5647 (_.VT (OpNodeRnds1 _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005648 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005649 _.RC:$src2, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005650 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00005651 (i32 imm:$rc))),
5652 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
5653 _.FRC:$src2))),
5654 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
5655 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
5656}
5657
5658multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00005659 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
5660 SDNode OpNodeRnds3> {
Igor Breger15820b02015-07-01 13:24:28 +00005661 let Predicates = [HasAVX512] in {
5662 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00005663 OpNodeRnds1, OpNodeRnds3, f32x_info, "SS">,
5664 EVEX_CD8<32, CD8VT1>, VEX_LIG;
Igor Breger15820b02015-07-01 13:24:28 +00005665 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00005666 OpNodeRnds1, OpNodeRnds3, f64x_info, "SD">,
5667 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
Igor Breger15820b02015-07-01 13:24:28 +00005668 }
5669}
5670
Craig Toppera55b4832016-12-09 06:42:28 +00005671defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnds1,
5672 X86FmaddRnds3>;
5673defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnds1,
5674 X86FmsubRnds3>;
5675defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd,
5676 X86FnmaddRnds1, X86FnmaddRnds3>;
5677defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub,
5678 X86FnmsubRnds1, X86FnmsubRnds3>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005679
5680//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00005681// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
5682//===----------------------------------------------------------------------===//
5683let Constraints = "$src1 = $dst" in {
5684multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
5685 X86VectorVTInfo _> {
5686 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5687 (ins _.RC:$src2, _.RC:$src3),
5688 OpcodeStr, "$src3, $src2", "$src2, $src3",
5689 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
5690 AVX512FMA3Base;
5691
Craig Toppere1cac152016-06-07 07:27:54 +00005692 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5693 (ins _.RC:$src2, _.MemOp:$src3),
5694 OpcodeStr, "$src3, $src2", "$src2, $src3",
5695 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
5696 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00005697
Craig Toppere1cac152016-06-07 07:27:54 +00005698 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5699 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5700 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5701 !strconcat("$src2, ${src3}", _.BroadcastStr ),
5702 (OpNode _.RC:$src1,
5703 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
5704 AVX512FMA3Base, EVEX_B;
Asaf Badouh655822a2016-01-25 11:14:24 +00005705}
5706} // Constraints = "$src1 = $dst"
5707
5708multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
5709 AVX512VLVectorVTInfo _> {
5710 let Predicates = [HasIFMA] in {
5711 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
5712 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
5713 }
5714 let Predicates = [HasVLX, HasIFMA] in {
5715 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
5716 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
5717 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
5718 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5719 }
5720}
5721
5722defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
5723 avx512vl_i64_info>, VEX_W;
5724defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
5725 avx512vl_i64_info>, VEX_W;
5726
5727//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005728// AVX-512 Scalar convert from sign integer to float/double
5729//===----------------------------------------------------------------------===//
5730
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005731multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
5732 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5733 PatFrag ld_frag, string asm> {
5734 let hasSideEffects = 0 in {
5735 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
5736 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005737 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005738 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005739 let mayLoad = 1 in
5740 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
5741 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005742 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005743 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005744 } // hasSideEffects = 0
5745 let isCodeGenOnly = 1 in {
5746 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5747 (ins DstVT.RC:$src1, SrcRC:$src2),
5748 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5749 [(set DstVT.RC:$dst,
5750 (OpNode (DstVT.VT DstVT.RC:$src1),
5751 SrcRC:$src2,
5752 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5753
5754 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
5755 (ins DstVT.RC:$src1, x86memop:$src2),
5756 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5757 [(set DstVT.RC:$dst,
5758 (OpNode (DstVT.VT DstVT.RC:$src1),
5759 (ld_frag addr:$src2),
5760 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5761 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005762}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00005763
Igor Bregerabe4a792015-06-14 12:44:55 +00005764multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005765 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00005766 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5767 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005768 !strconcat(asm,
5769 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00005770 [(set DstVT.RC:$dst,
5771 (OpNode (DstVT.VT DstVT.RC:$src1),
5772 SrcRC:$src2,
5773 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
5774}
5775
5776multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005777 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5778 PatFrag ld_frag, string asm> {
5779 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
5780 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
5781 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00005782}
5783
Andrew Trick15a47742013-10-09 05:11:10 +00005784let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00005785defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005786 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
5787 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005788defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005789 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
5790 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005791defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005792 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
5793 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005794defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005795 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
5796 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005797
Craig Topper8f85ad12016-11-14 02:46:58 +00005798def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
5799 (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5800def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
5801 (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5802
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005803def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
5804 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5805def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005806 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005807def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
5808 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5809def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005810 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005811
5812def : Pat<(f32 (sint_to_fp GR32:$src)),
5813 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5814def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005815 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005816def : Pat<(f64 (sint_to_fp GR32:$src)),
5817 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5818def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005819 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
5820
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005821defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005822 v4f32x_info, i32mem, loadi32,
5823 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005824defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005825 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
5826 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005827defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005828 i32mem, loadi32, "cvtusi2sd{l}">,
5829 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005830defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005831 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
5832 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005833
Craig Topper8f85ad12016-11-14 02:46:58 +00005834def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
5835 (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5836def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
5837 (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5838
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005839def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
5840 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5841def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
5842 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5843def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
5844 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5845def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
5846 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5847
5848def : Pat<(f32 (uint_to_fp GR32:$src)),
5849 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5850def : Pat<(f32 (uint_to_fp GR64:$src)),
5851 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
5852def : Pat<(f64 (uint_to_fp GR32:$src)),
5853 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5854def : Pat<(f64 (uint_to_fp GR64:$src)),
5855 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00005856}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005857
5858//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005859// AVX-512 Scalar convert from float/double to integer
5860//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005861multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
5862 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00005863 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005864 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005865 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005866 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
5867 EVEX, VEX_LIG;
5868 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
5869 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005870 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005871 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005872 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.ScalarMemOp:$src),
5873 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005874 [(set DstVT.RC:$dst, (OpNode
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005875 (SrcVT.VT (scalar_to_vector (SrcVT.ScalarLdFrag addr:$src))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005876 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005877 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005878 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005879}
Asaf Badouh2744d212015-09-20 14:31:19 +00005880
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005881// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005882defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005883 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005884 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005885defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005886 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005887 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005888defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005889 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005890 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005891defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005892 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005893 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005894defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005895 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005896 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005897defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005898 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005899 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005900defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005901 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005902 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005903defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005904 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005905 EVEX_CD8<64, CD8VT1>;
5906
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005907// The SSE version of these instructions are disabled for AVX512.
5908// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
5909let Predicates = [HasAVX512] in {
5910 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005911 (VCVTSS2SIZrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005912 def : Pat<(i32 (int_x86_sse_cvtss2si (sse_load_f32 addr:$src))),
5913 (VCVTSS2SIZrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005914 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005915 (VCVTSS2SI64Zrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005916 def : Pat<(i64 (int_x86_sse_cvtss2si64 (sse_load_f32 addr:$src))),
5917 (VCVTSS2SI64Zrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005918 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005919 (VCVTSD2SIZrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005920 def : Pat<(i32 (int_x86_sse2_cvtsd2si (sse_load_f64 addr:$src))),
5921 (VCVTSD2SIZrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005922 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005923 (VCVTSD2SI64Zrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005924 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (sse_load_f64 addr:$src))),
5925 (VCVTSD2SI64Zrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005926} // HasAVX512
5927
Craig Topperac941b92016-09-25 16:33:53 +00005928let Predicates = [HasAVX512] in {
5929 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, GR32:$src2),
5930 (VCVTSI2SSZrr_Int VR128X:$src1, GR32:$src2)>;
5931 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, (loadi32 addr:$src2)),
5932 (VCVTSI2SSZrm_Int VR128X:$src1, addr:$src2)>;
5933 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, GR64:$src2),
5934 (VCVTSI642SSZrr_Int VR128X:$src1, GR64:$src2)>;
5935 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, (loadi64 addr:$src2)),
5936 (VCVTSI642SSZrm_Int VR128X:$src1, addr:$src2)>;
5937 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, GR32:$src2),
5938 (VCVTSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5939 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, (loadi32 addr:$src2)),
5940 (VCVTSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5941 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, GR64:$src2),
5942 (VCVTSI642SDZrr_Int VR128X:$src1, GR64:$src2)>;
5943 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, (loadi64 addr:$src2)),
5944 (VCVTSI642SDZrm_Int VR128X:$src1, addr:$src2)>;
5945 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2),
5946 (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5947 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)),
5948 (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5949} // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005950
5951// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005952multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
5953 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00005954 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00005955let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005956 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005957 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5958 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Craig Topper0e473952016-09-07 04:46:15 +00005959 let hasSideEffects = 0 in
Igor Bregerc59b3a22016-08-03 10:58:05 +00005960 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005961 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5962 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005963 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005964 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005965 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005966 EVEX;
Simon Pilgrim916485c2016-08-18 11:22:22 +00005967
Igor Bregerc59b3a22016-08-03 10:58:05 +00005968 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
5969 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5970 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
5971 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5972 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00005973 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
5974 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005975
Craig Toppere1cac152016-06-07 07:27:54 +00005976 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005977 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5978 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5979 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5980 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
5981 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5982 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5983 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5984 (i32 FROUND_NO_EXC)))]>,
5985 EVEX,VEX_LIG , EVEX_B;
5986 let mayLoad = 1, hasSideEffects = 0 in
5987 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
5988 (ins _SrcRC.MemOp:$src),
5989 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5990 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00005991
Craig Toppere1cac152016-06-07 07:27:54 +00005992 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00005993} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005994}
5995
Asaf Badouh2744d212015-09-20 14:31:19 +00005996
Igor Bregerc59b3a22016-08-03 10:58:05 +00005997defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
5998 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005999 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006000defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
6001 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006002 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006003defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
6004 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006005 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006006defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
6007 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006008 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
6009
Igor Bregerc59b3a22016-08-03 10:58:05 +00006010defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
6011 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006012 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006013defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
6014 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006015 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006016defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
6017 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006018 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006019defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
6020 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006021 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
6022let Predicates = [HasAVX512] in {
6023 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006024 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00006025 def : Pat<(i32 (int_x86_sse_cvttss2si (sse_load_f32 addr:$src))),
6026 (VCVTTSS2SIZrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006027 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006028 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00006029 def : Pat<(i64 (int_x86_sse_cvttss2si64 (sse_load_f32 addr:$src))),
6030 (VCVTTSS2SI64Zrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006031 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006032 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00006033 def : Pat<(i32 (int_x86_sse2_cvttsd2si (sse_load_f64 addr:$src))),
6034 (VCVTTSD2SIZrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006035 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006036 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00006037 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (sse_load_f64 addr:$src))),
6038 (VCVTTSD2SI64Zrm_Int addr:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00006039} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006040//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006041// AVX-512 Convert form float to double and back
6042//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00006043multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6044 X86VectorVTInfo _Src, SDNode OpNode> {
6045 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006046 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006047 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006048 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00006049 (_Src.VT _Src.RC:$src2),
6050 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006051 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
6052 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006053 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006054 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006055 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006056 (_Src.VT (scalar_to_vector
Craig Toppera02e3942016-09-23 06:24:43 +00006057 (_Src.ScalarLdFrag addr:$src2))),
6058 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006059 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006060}
6061
Asaf Badouh2744d212015-09-20 14:31:19 +00006062// Scalar Coversion with SAE - suppress all exceptions
6063multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6064 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6065 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006066 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006067 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00006068 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006069 (_Src.VT _Src.RC:$src2),
6070 (i32 FROUND_NO_EXC)))>,
6071 EVEX_4V, VEX_LIG, EVEX_B;
6072}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006073
Asaf Badouh2744d212015-09-20 14:31:19 +00006074// Scalar Conversion with rounding control (RC)
6075multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6076 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6077 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006078 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006079 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00006080 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006081 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
6082 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
6083 EVEX_B, EVEX_RC;
6084}
Craig Toppera02e3942016-09-23 06:24:43 +00006085multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006086 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006087 X86VectorVTInfo _dst> {
6088 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006089 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006090 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006091 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>, XD;
Asaf Badouh2744d212015-09-20 14:31:19 +00006092 }
6093}
6094
Craig Toppera02e3942016-09-23 06:24:43 +00006095multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006096 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006097 X86VectorVTInfo _dst> {
6098 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006099 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006100 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006101 EVEX_CD8<32, CD8VT1>, XS;
Asaf Badouh2744d212015-09-20 14:31:19 +00006102 }
6103}
Craig Toppera02e3942016-09-23 06:24:43 +00006104defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Asaf Badouh2744d212015-09-20 14:31:19 +00006105 X86froundRnd, f64x_info, f32x_info>;
Craig Toppera02e3942016-09-23 06:24:43 +00006106defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Asaf Badouh2744d212015-09-20 14:31:19 +00006107 X86fpextRnd,f32x_info, f64x_info >;
6108
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006109def : Pat<(f64 (fpextend FR32X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006110 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00006111 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
6112 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006113def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Asaf Badouh2744d212015-09-20 14:31:19 +00006114 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
6115 Requires<[HasAVX512]>;
6116
6117def : Pat<(f64 (extloadf32 addr:$src)),
6118 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006119 Requires<[HasAVX512, OptForSize]>;
6120
Asaf Badouh2744d212015-09-20 14:31:19 +00006121def : Pat<(f64 (extloadf32 addr:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006122 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
Asaf Badouh2744d212015-09-20 14:31:19 +00006123 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
6124 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006125
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006126def : Pat<(f32 (fpround FR64X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006127 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00006128 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006129 Requires<[HasAVX512]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006130//===----------------------------------------------------------------------===//
6131// AVX-512 Vector convert from signed/unsigned integer to float/double
6132// and from float/double to signed/unsigned integer
6133//===----------------------------------------------------------------------===//
6134
6135multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6136 X86VectorVTInfo _Src, SDNode OpNode,
6137 string Broadcast = _.BroadcastStr,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006138 string Alias = "", X86MemOperand MemOp = _Src.MemOp> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006139
6140 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6141 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
6142 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
6143
6144 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Coby Tayree97e9cf62016-11-20 17:09:56 +00006145 (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src",
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006146 (_.VT (OpNode (_Src.VT
6147 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
6148
6149 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006150 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006151 "${src}"##Broadcast, "${src}"##Broadcast,
6152 (_.VT (OpNode (_Src.VT
6153 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
6154 ))>, EVEX, EVEX_B;
6155}
6156// Coversion with SAE - suppress all exceptions
6157multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6158 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6159 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6160 (ins _Src.RC:$src), OpcodeStr,
6161 "{sae}, $src", "$src, {sae}",
6162 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
6163 (i32 FROUND_NO_EXC)))>,
6164 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006165}
6166
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006167// Conversion with rounding control (RC)
6168multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6169 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6170 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6171 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
6172 "$rc, $src", "$src, $rc",
6173 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
6174 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006175}
6176
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006177// Extend Float to Double
6178multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
6179 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006180 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006181 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
6182 X86vfpextRnd>, EVEX_V512;
6183 }
6184 let Predicates = [HasVLX] in {
6185 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006186 X86vfpext, "{1to2}", "", f64mem>, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006187 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006188 EVEX_V256;
6189 }
6190}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006191
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006192// Truncate Double to Float
6193multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
6194 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006195 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006196 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
6197 X86vfproundRnd>, EVEX_V512;
6198 }
6199 let Predicates = [HasVLX] in {
6200 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
6201 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006202 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006203 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006204
6205 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6206 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6207 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6208 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6209 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6210 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6211 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6212 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006213 }
6214}
6215
6216defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
6217 VEX_W, PD, EVEX_CD8<64, CD8VF>;
6218defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
6219 PS, EVEX_CD8<32, CD8VH>;
6220
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006221def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6222 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006223
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006224let Predicates = [HasVLX] in {
Craig Topper731bf9c2016-11-09 07:31:32 +00006225 let AddedComplexity = 15 in
6226 def : Pat<(X86vzmovl (v2f64 (bitconvert
6227 (v4f32 (X86vfpround (v2f64 VR128X:$src)))))),
6228 (VCVTPD2PSZ128rr VR128X:$src)>;
Craig Topper5471fc22016-11-06 04:12:52 +00006229 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
6230 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006231 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
6232 (VCVTPS2PDZ256rm addr:$src)>;
6233}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00006234
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006235// Convert Signed/Unsigned Doubleword to Double
6236multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
6237 SDNode OpNode128> {
6238 // No rounding in this op
6239 let Predicates = [HasAVX512] in
6240 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
6241 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006242
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006243 let Predicates = [HasVLX] in {
6244 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006245 OpNode128, "{1to2}", "", i64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006246 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
6247 EVEX_V256;
6248 }
6249}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006250
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006251// Convert Signed/Unsigned Doubleword to Float
6252multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6253 SDNode OpNodeRnd> {
6254 let Predicates = [HasAVX512] in
6255 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
6256 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
6257 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006258
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006259 let Predicates = [HasVLX] in {
6260 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
6261 EVEX_V128;
6262 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
6263 EVEX_V256;
6264 }
6265}
6266
6267// Convert Float to Signed/Unsigned Doubleword with truncation
6268multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
6269 SDNode OpNode, SDNode OpNodeRnd> {
6270 let Predicates = [HasAVX512] in {
6271 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6272 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
6273 OpNodeRnd>, EVEX_V512;
6274 }
6275 let Predicates = [HasVLX] in {
6276 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6277 EVEX_V128;
6278 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6279 EVEX_V256;
6280 }
6281}
6282
6283// Convert Float to Signed/Unsigned Doubleword
6284multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
6285 SDNode OpNode, SDNode OpNodeRnd> {
6286 let Predicates = [HasAVX512] in {
6287 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6288 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
6289 OpNodeRnd>, EVEX_V512;
6290 }
6291 let Predicates = [HasVLX] in {
6292 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6293 EVEX_V128;
6294 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6295 EVEX_V256;
6296 }
6297}
6298
6299// Convert Double to Signed/Unsigned Doubleword with truncation
Craig Topper731bf9c2016-11-09 07:31:32 +00006300multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6301 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006302 let Predicates = [HasAVX512] in {
6303 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6304 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
6305 OpNodeRnd>, EVEX_V512;
6306 }
6307 let Predicates = [HasVLX] in {
6308 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
Craig Topper731bf9c2016-11-09 07:31:32 +00006309 // memory forms of these instructions in Asm Parser. They have the same
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006310 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6311 // due to the same reason.
Craig Topper731bf9c2016-11-09 07:31:32 +00006312 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info,
6313 OpNode128, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006314 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6315 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006316
6317 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6318 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6319 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6320 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6321 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6322 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6323 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6324 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006325 }
6326}
6327
6328// Convert Double to Signed/Unsigned Doubleword
6329multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
6330 SDNode OpNode, SDNode OpNodeRnd> {
6331 let Predicates = [HasAVX512] in {
6332 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6333 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
6334 OpNodeRnd>, EVEX_V512;
6335 }
6336 let Predicates = [HasVLX] in {
6337 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6338 // memory forms of these instructions in Asm Parcer. They have the same
6339 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6340 // due to the same reason.
6341 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
6342 "{1to2}", "{x}">, EVEX_V128;
6343 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6344 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006345
6346 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6347 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6348 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6349 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6350 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6351 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6352 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6353 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006354 }
6355}
6356
6357// Convert Double to Signed/Unsigned Quardword
6358multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
6359 SDNode OpNode, SDNode OpNodeRnd> {
6360 let Predicates = [HasDQI] in {
6361 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6362 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
6363 OpNodeRnd>, EVEX_V512;
6364 }
6365 let Predicates = [HasDQI, HasVLX] in {
6366 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6367 EVEX_V128;
6368 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6369 EVEX_V256;
6370 }
6371}
6372
6373// Convert Double to Signed/Unsigned Quardword with truncation
6374multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
6375 SDNode OpNode, SDNode OpNodeRnd> {
6376 let Predicates = [HasDQI] in {
6377 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6378 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
6379 OpNodeRnd>, EVEX_V512;
6380 }
6381 let Predicates = [HasDQI, HasVLX] in {
6382 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6383 EVEX_V128;
6384 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6385 EVEX_V256;
6386 }
6387}
6388
6389// Convert Signed/Unsigned Quardword to Double
6390multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
6391 SDNode OpNode, SDNode OpNodeRnd> {
6392 let Predicates = [HasDQI] in {
6393 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
6394 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
6395 OpNodeRnd>, EVEX_V512;
6396 }
6397 let Predicates = [HasDQI, HasVLX] in {
6398 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
6399 EVEX_V128;
6400 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
6401 EVEX_V256;
6402 }
6403}
6404
6405// Convert Float to Signed/Unsigned Quardword
6406multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
6407 SDNode OpNode, SDNode OpNodeRnd> {
6408 let Predicates = [HasDQI] in {
6409 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6410 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
6411 OpNodeRnd>, EVEX_V512;
6412 }
6413 let Predicates = [HasDQI, HasVLX] in {
6414 // Explicitly specified broadcast string, since we take only 2 elements
6415 // from v4f32x_info source
6416 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006417 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006418 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6419 EVEX_V256;
6420 }
6421}
6422
6423// Convert Float to Signed/Unsigned Quardword with truncation
Craig Toppera39b6502016-12-10 06:02:48 +00006424multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6425 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006426 let Predicates = [HasDQI] in {
6427 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6428 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
6429 OpNodeRnd>, EVEX_V512;
6430 }
6431 let Predicates = [HasDQI, HasVLX] in {
6432 // Explicitly specified broadcast string, since we take only 2 elements
6433 // from v4f32x_info source
Craig Toppera39b6502016-12-10 06:02:48 +00006434 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode128,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006435 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006436 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6437 EVEX_V256;
6438 }
6439}
6440
6441// Convert Signed/Unsigned Quardword to Float
Simon Pilgrima3af7962016-11-24 12:13:46 +00006442multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6443 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006444 let Predicates = [HasDQI] in {
6445 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
6446 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
6447 OpNodeRnd>, EVEX_V512;
6448 }
6449 let Predicates = [HasDQI, HasVLX] in {
6450 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6451 // memory forms of these instructions in Asm Parcer. They have the same
6452 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6453 // due to the same reason.
Simon Pilgrima3af7962016-11-24 12:13:46 +00006454 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006455 "{1to2}", "{x}">, EVEX_V128;
6456 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
6457 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006458
6459 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6460 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6461 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6462 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6463 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6464 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6465 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6466 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006467 }
6468}
6469
Simon Pilgrima3af7962016-11-24 12:13:46 +00006470defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP>,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006471 XS, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006472
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006473defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
6474 X86VSintToFpRnd>,
6475 PS, EVEX_CD8<32, CD8VF>;
6476
6477defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006478 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006479 XS, EVEX_CD8<32, CD8VF>;
6480
Simon Pilgrima3af7962016-11-24 12:13:46 +00006481defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00006482 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006483 PD, VEX_W, EVEX_CD8<64, CD8VF>;
6484
6485defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006486 X86cvttp2uiRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006487 EVEX_CD8<32, CD8VF>;
6488
Craig Topperf334ac192016-11-09 07:48:51 +00006489defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
Simon Pilgrima3af7962016-11-24 12:13:46 +00006490 X86cvttp2ui, X86cvttp2uiRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006491 EVEX_CD8<64, CD8VF>;
6492
Simon Pilgrima3af7962016-11-24 12:13:46 +00006493defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86VUintToFP>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006494 XS, EVEX_CD8<32, CD8VH>;
6495
6496defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
6497 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006498 EVEX_CD8<32, CD8VF>;
6499
Craig Topper19e04b62016-05-19 06:13:58 +00006500defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
6501 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006502
Craig Topper19e04b62016-05-19 06:13:58 +00006503defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
6504 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006505 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006506
Craig Topper19e04b62016-05-19 06:13:58 +00006507defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
6508 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006509 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00006510defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
6511 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006512 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006513
Craig Topper19e04b62016-05-19 06:13:58 +00006514defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
6515 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006516 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006517
Craig Topper19e04b62016-05-19 06:13:58 +00006518defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
6519 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006520
Craig Topper19e04b62016-05-19 06:13:58 +00006521defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
6522 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006523 PD, EVEX_CD8<64, CD8VF>;
6524
Craig Topper19e04b62016-05-19 06:13:58 +00006525defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
6526 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006527
6528defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006529 X86cvttp2siRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006530 PD, EVEX_CD8<64, CD8VF>;
6531
Craig Toppera39b6502016-12-10 06:02:48 +00006532defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00006533 X86cvttp2siRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006534
6535defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006536 X86cvttp2uiRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006537 PD, EVEX_CD8<64, CD8VF>;
6538
Craig Toppera39b6502016-12-10 06:02:48 +00006539defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint, X86cvttp2ui,
Craig Topper3174b6e2016-09-23 06:24:39 +00006540 X86cvttp2uiRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006541
6542defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006543 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006544
6545defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006546 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006547
Simon Pilgrima3af7962016-11-24 12:13:46 +00006548defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00006549 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006550
Simon Pilgrima3af7962016-11-24 12:13:46 +00006551defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00006552 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006553
Craig Toppere38c57a2015-11-27 05:44:02 +00006554let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006555def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00006556 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006557 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6558 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006559
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006560def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
6561 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006562 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6563 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006564
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006565def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
6566 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006567 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6568 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006569
Simon Pilgrima3af7962016-11-24 12:13:46 +00006570def : Pat<(v4i32 (X86cvttp2ui (v2f64 VR128X:$src))),
Craig Topperf334ac192016-11-09 07:48:51 +00006571 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
6572 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6573 VR128X:$src, sub_xmm)))), sub_xmm)>;
6574
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006575def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
6576 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006577 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6578 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006579
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006580def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
6581 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006582 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6583 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006584
Cameron McInallyf10a7c92014-06-18 14:04:37 +00006585def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
6586 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00006587 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6588 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Simon Pilgrim096b6d42016-11-20 14:03:23 +00006589
Simon Pilgrima3af7962016-11-24 12:13:46 +00006590def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))),
Simon Pilgrim096b6d42016-11-20 14:03:23 +00006591 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
6592 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6593 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006594}
6595
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00006596let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006597 let AddedComplexity = 15 in {
6598 def : Pat<(X86vzmovl (v2i64 (bitconvert
6599 (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006600 (VCVTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006601 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
6602 (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006603 (VCVTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006604 def : Pat<(X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00006605 (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006606 (VCVTTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006607 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00006608 (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006609 (VCVTTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006610 }
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00006611}
6612
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006613let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006614 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006615 (VCVTPD2PSZrm addr:$src)>;
6616 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6617 (VCVTPS2PDZrm addr:$src)>;
6618}
6619
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006620let Predicates = [HasDQI, HasVLX] in {
6621 let AddedComplexity = 15 in {
6622 def : Pat<(X86vzmovl (v2f64 (bitconvert
6623 (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006624 (VCVTQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006625 def : Pat<(X86vzmovl (v2f64 (bitconvert
6626 (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006627 (VCVTUQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006628 }
6629}
6630
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006631let Predicates = [HasDQI, NoVLX] in {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006632def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))),
6633 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
6634 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6635 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6636
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006637def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))),
6638 (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr
6639 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
6640 VR128X:$src1, sub_xmm)))), sub_ymm)>;
6641
6642def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))),
6643 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
6644 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6645 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6646
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006647def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))),
6648 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
6649 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6650 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6651
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006652def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))),
6653 (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr
6654 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
6655 VR128X:$src1, sub_xmm)))), sub_ymm)>;
6656
6657def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))),
6658 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
6659 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6660 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6661
6662def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))),
6663 (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr
6664 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6665 VR256X:$src1, sub_ymm)))), sub_xmm)>;
6666
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006667def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))),
6668 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
6669 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6670 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6671
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006672def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))),
6673 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
6674 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6675 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6676
6677def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))),
6678 (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr
6679 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6680 VR256X:$src1, sub_ymm)))), sub_xmm)>;
6681
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006682def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))),
6683 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
6684 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6685 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6686
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006687def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))),
6688 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
6689 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6690 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6691}
6692
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006693//===----------------------------------------------------------------------===//
6694// Half precision conversion instructions
6695//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006696multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00006697 X86MemOperand x86memop, PatFrag ld_frag> {
6698 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6699 "vcvtph2ps", "$src", "$src",
6700 (X86cvtph2ps (_src.VT _src.RC:$src),
6701 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006702 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
6703 "vcvtph2ps", "$src", "$src",
6704 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
6705 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00006706}
6707
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006708multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00006709 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6710 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
6711 (X86cvtph2ps (_src.VT _src.RC:$src),
6712 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
6713
6714}
6715
6716let Predicates = [HasAVX512] in {
6717 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006718 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00006719 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6720 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006721 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00006722 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6723 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
6724 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6725 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006726}
6727
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006728multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006729 X86MemOperand x86memop> {
6730 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006731 (ins _src.RC:$src1, i32u8imm:$src2),
6732 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006733 (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006734 (i32 imm:$src2)),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006735 NoItinerary, 0, 0, X86select>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00006736 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
6737 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
6738 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
6739 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006740 (i32 imm:$src2))),
Craig Toppere1cac152016-06-07 07:27:54 +00006741 addr:$dst)]>;
6742 let hasSideEffects = 0, mayStore = 1 in
6743 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
6744 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
6745 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
6746 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006747}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006748multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Craig Topperd8688702016-09-21 03:58:44 +00006749 let hasSideEffects = 0 in
6750 defm rb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
6751 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006752 (ins _src.RC:$src1, i32u8imm:$src2),
6753 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Craig Topperd8688702016-09-21 03:58:44 +00006754 []>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006755}
6756let Predicates = [HasAVX512] in {
6757 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
6758 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
6759 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6760 let Predicates = [HasVLX] in {
6761 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
6762 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6763 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f128mem>,
6764 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6765 }
6766}
Asaf Badouh2489f352015-12-02 08:17:51 +00006767
Craig Topper9820e342016-09-20 05:44:47 +00006768// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00006769let Predicates = [HasVLX] in {
6770 // Use MXCSR.RC for rounding instead of explicitly specifying the default
6771 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
6772 // configurations we support (the default). However, falling back to MXCSR is
6773 // more consistent with other instructions, which are always controlled by it.
6774 // It's encoded as 0b100.
6775 def : Pat<(fp_to_f16 FR32X:$src),
6776 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
6777 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
6778
6779 def : Pat<(f16_to_fp GR16:$src),
6780 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6781 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
6782
6783 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6784 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6785 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
6786}
6787
Craig Topper9820e342016-09-20 05:44:47 +00006788// Patterns for matching float to half-float conversion when AVX512 is supported
6789// but F16C isn't. In that case we have to use 512-bit vectors.
6790let Predicates = [HasAVX512, NoVLX, NoF16C] in {
6791 def : Pat<(fp_to_f16 FR32X:$src),
6792 (i16 (EXTRACT_SUBREG
6793 (VMOVPDI2DIZrr
6794 (v8i16 (EXTRACT_SUBREG
6795 (VCVTPS2PHZrr
6796 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6797 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6798 sub_xmm), 4), sub_xmm))), sub_16bit))>;
6799
6800 def : Pat<(f16_to_fp GR16:$src),
6801 (f32 (COPY_TO_REGCLASS
6802 (v4f32 (EXTRACT_SUBREG
6803 (VCVTPH2PSZrr
6804 (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)),
6805 (v8i16 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)),
6806 sub_xmm)), sub_xmm)), FR32X))>;
6807
6808 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6809 (f32 (COPY_TO_REGCLASS
6810 (v4f32 (EXTRACT_SUBREG
6811 (VCVTPH2PSZrr
6812 (VCVTPS2PHZrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6813 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6814 sub_xmm), 4)), sub_xmm)), FR32X))>;
6815}
6816
Asaf Badouh2489f352015-12-02 08:17:51 +00006817// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00006818multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Asaf Badouh2489f352015-12-02 08:17:51 +00006819 string OpcodeStr> {
6820 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
6821 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Craig Topper7e664da2016-09-24 21:42:43 +00006822 [], IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
Asaf Badouh2489f352015-12-02 08:17:51 +00006823 Sched<[WriteFAdd]>;
6824}
6825
6826let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Craig Topper7e664da2016-09-24 21:42:43 +00006827 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006828 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006829 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006830 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006831 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006832 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006833 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006834 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
6835}
6836
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006837let Defs = [EFLAGS], Predicates = [HasAVX512] in {
6838 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006839 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006840 EVEX_CD8<32, CD8VT1>;
6841 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006842 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006843 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6844 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006845 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006846 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006847 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006848 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006849 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006850 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6851 }
Craig Topper9dd48c82014-01-02 17:28:14 +00006852 let isCodeGenOnly = 1 in {
Ayman Musa02f95332017-01-04 08:21:54 +00006853 defm Int_VUCOMISSZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v4f32, ssmem,
6854 sse_load_f32, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006855 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00006856 defm Int_VUCOMISDZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v2f64, sdmem,
6857 sse_load_f64, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006858 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006859
Ayman Musa02f95332017-01-04 08:21:54 +00006860 defm Int_VCOMISSZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v4f32, ssmem,
6861 sse_load_f32, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006862 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00006863 defm Int_VCOMISDZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v2f64, sdmem,
6864 sse_load_f64, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006865 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6866 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006867}
Michael Liao5bf95782014-12-04 05:20:33 +00006868
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006869/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00006870multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
6871 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00006872 let AddedComplexity = 20 , Predicates = [HasAVX512] in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00006873 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6874 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6875 "$src2, $src1", "$src1, $src2",
6876 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00006877 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006878 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00006879 "$src2, $src1", "$src1, $src2",
6880 (OpNode (_.VT _.RC:$src1),
6881 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006882}
6883}
6884
Asaf Badouheaf2da12015-09-21 10:23:53 +00006885defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
6886 EVEX_CD8<32, CD8VT1>, T8PD;
6887defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
6888 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
6889defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
6890 EVEX_CD8<32, CD8VT1>, T8PD;
6891defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
6892 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006893
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006894/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
6895multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00006896 X86VectorVTInfo _> {
6897 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6898 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6899 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006900 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6901 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6902 (OpNode (_.FloatVT
6903 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
6904 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6905 (ins _.ScalarMemOp:$src), OpcodeStr,
6906 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6907 (OpNode (_.FloatVT
6908 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6909 EVEX, T8PD, EVEX_B;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006910}
Robert Khasanov3e534c92014-10-28 16:37:13 +00006911
6912multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6913 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
6914 EVEX_V512, EVEX_CD8<32, CD8VF>;
6915 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
6916 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
6917
6918 // Define only if AVX512VL feature is present.
6919 let Predicates = [HasVLX] in {
6920 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6921 OpNode, v4f32x_info>,
6922 EVEX_V128, EVEX_CD8<32, CD8VF>;
6923 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6924 OpNode, v8f32x_info>,
6925 EVEX_V256, EVEX_CD8<32, CD8VF>;
6926 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6927 OpNode, v2f64x_info>,
6928 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
6929 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6930 OpNode, v4f64x_info>,
6931 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
6932 }
6933}
6934
6935defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
6936defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006937
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006938/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006939multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6940 SDNode OpNode> {
6941
6942 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6943 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6944 "$src2, $src1", "$src1, $src2",
6945 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
6946 (i32 FROUND_CURRENT))>;
6947
6948 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6949 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006950 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006951 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006952 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006953
6954 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006955 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006956 "$src2, $src1", "$src1, $src2",
6957 (OpNode (_.VT _.RC:$src1),
6958 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6959 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006960}
6961
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006962multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6963 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
6964 EVEX_CD8<32, CD8VT1>;
6965 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
6966 EVEX_CD8<64, CD8VT1>, VEX_W;
6967}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006968
Craig Toppere1cac152016-06-07 07:27:54 +00006969let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006970 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
6971 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
6972}
Igor Breger8352a0d2015-07-28 06:53:28 +00006973
6974defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006975/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006976
6977multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6978 SDNode OpNode> {
6979
6980 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6981 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6982 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
6983
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006984 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6985 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6986 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006987 (bitconvert (_.LdFrag addr:$src))),
6988 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006989
6990 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006991 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006992 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006993 (OpNode (_.FloatVT
6994 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
6995 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006996}
Asaf Badouh402ebb32015-06-03 13:41:48 +00006997multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6998 SDNode OpNode> {
6999 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7000 (ins _.RC:$src), OpcodeStr,
7001 "{sae}, $src", "$src, {sae}",
7002 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
7003}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007004
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007005multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7006 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007007 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
7008 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007009 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007010 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
7011 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007012}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007013
Asaf Badouh402ebb32015-06-03 13:41:48 +00007014multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
7015 SDNode OpNode> {
7016 // Define only if AVX512VL feature is present.
7017 let Predicates = [HasVLX] in {
7018 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
7019 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
7020 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
7021 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
7022 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
7023 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7024 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
7025 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7026 }
7027}
Craig Toppere1cac152016-06-07 07:27:54 +00007028let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00007029
Asaf Badouh402ebb32015-06-03 13:41:48 +00007030 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
7031 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
7032 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
7033}
7034defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
7035 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
7036
7037multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
7038 SDNode OpNodeRnd, X86VectorVTInfo _>{
7039 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7040 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
7041 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
7042 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007043}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007044
Robert Khasanoveb126392014-10-28 18:15:20 +00007045multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
7046 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00007047 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00007048 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7049 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00007050 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7051 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7052 (OpNode (_.FloatVT
7053 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007054
Craig Toppere1cac152016-06-07 07:27:54 +00007055 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7056 (ins _.ScalarMemOp:$src), OpcodeStr,
7057 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
7058 (OpNode (_.FloatVT
7059 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
7060 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007061}
7062
Robert Khasanoveb126392014-10-28 18:15:20 +00007063multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
7064 SDNode OpNode> {
7065 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
7066 v16f32_info>,
7067 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7068 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
7069 v8f64_info>,
7070 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7071 // Define only if AVX512VL feature is present.
7072 let Predicates = [HasVLX] in {
7073 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7074 OpNode, v4f32x_info>,
7075 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
7076 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7077 OpNode, v8f32x_info>,
7078 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
7079 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7080 OpNode, v2f64x_info>,
7081 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7082 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7083 OpNode, v4f64x_info>,
7084 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7085 }
7086}
7087
Asaf Badouh402ebb32015-06-03 13:41:48 +00007088multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
7089 SDNode OpNodeRnd> {
7090 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
7091 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7092 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
7093 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7094}
7095
Igor Breger4c4cd782015-09-20 09:13:41 +00007096multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
7097 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
7098
7099 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7100 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7101 "$src2, $src1", "$src1, $src2",
7102 (OpNodeRnd (_.VT _.RC:$src1),
7103 (_.VT _.RC:$src2),
7104 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007105 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7106 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
7107 "$src2, $src1", "$src1, $src2",
7108 (OpNodeRnd (_.VT _.RC:$src1),
7109 (_.VT (scalar_to_vector
7110 (_.ScalarLdFrag addr:$src2))),
7111 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007112
7113 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7114 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
7115 "$rc, $src2, $src1", "$src1, $src2, $rc",
7116 (OpNodeRnd (_.VT _.RC:$src1),
7117 (_.VT _.RC:$src2),
7118 (i32 imm:$rc))>,
7119 EVEX_B, EVEX_RC;
7120
Craig Toppere1cac152016-06-07 07:27:54 +00007121 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007122 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007123 (ins _.FRC:$src1, _.FRC:$src2),
7124 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7125
7126 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007127 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007128 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
7129 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7130 }
7131
7132 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
7133 (!cast<Instruction>(NAME#SUFF#Zr)
7134 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
7135
7136 def : Pat<(_.EltVT (OpNode (load addr:$src))),
7137 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00007138 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007139}
7140
7141multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
7142 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
7143 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
7144 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
7145 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
7146}
7147
Asaf Badouh402ebb32015-06-03 13:41:48 +00007148defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
7149 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007150
Igor Breger4c4cd782015-09-20 09:13:41 +00007151defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007152
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007153let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007154 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007155 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007156 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007157 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007158 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007159 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007160 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007161 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007162 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007163 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007164}
7165
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007166multiclass
7167avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007168
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007169 let ExeDomain = _.ExeDomain in {
7170 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7171 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
7172 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007173 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007174 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7175
7176 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7177 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007178 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
7179 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007180 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007181
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007182 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007183 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
7184 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007185 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007186 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007187 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
7188 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7189 }
7190 let Predicates = [HasAVX512] in {
7191 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
7192 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7193 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
7194 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
7195 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7196 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
7197 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
7198 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7199 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
7200 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
7201 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7202 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
7203 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
7204 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7205 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
7206
7207 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7208 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7209 addr:$src, (i32 0x1))), _.FRC)>;
7210 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7211 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7212 addr:$src, (i32 0x2))), _.FRC)>;
7213 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7214 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7215 addr:$src, (i32 0x3))), _.FRC)>;
7216 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7217 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7218 addr:$src, (i32 0x4))), _.FRC)>;
7219 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7220 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7221 addr:$src, (i32 0xc))), _.FRC)>;
7222 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007223}
7224
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007225defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
7226 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007227
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007228defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
7229 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00007230
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007231//-------------------------------------------------
7232// Integer truncate and extend operations
7233//-------------------------------------------------
7234
Igor Breger074a64e2015-07-24 17:24:15 +00007235multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7236 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
7237 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00007238 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00007239 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
7240 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
7241 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
7242 EVEX, T8XS;
7243
7244 // for intrinsic patter match
7245 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7246 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7247 undef)),
7248 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
7249 SrcInfo.RC:$src1)>;
7250
7251 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7252 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7253 DestInfo.ImmAllZerosV)),
7254 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
7255 SrcInfo.RC:$src1)>;
7256
7257 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7258 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7259 DestInfo.RC:$src0)),
7260 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
7261 DestInfo.KRCWM:$mask ,
7262 SrcInfo.RC:$src1)>;
7263
Craig Topper52e2e832016-07-22 05:46:44 +00007264 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
7265 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00007266 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
7267 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007268 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007269 []>, EVEX;
7270
Igor Breger074a64e2015-07-24 17:24:15 +00007271 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
7272 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007273 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007274 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00007275 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007276}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007277
Igor Breger074a64e2015-07-24 17:24:15 +00007278multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
7279 X86VectorVTInfo DestInfo,
7280 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007281
Igor Breger074a64e2015-07-24 17:24:15 +00007282 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
7283 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
7284 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007285
Igor Breger074a64e2015-07-24 17:24:15 +00007286 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
7287 (SrcInfo.VT SrcInfo.RC:$src)),
7288 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
7289 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
7290}
7291
Igor Breger074a64e2015-07-24 17:24:15 +00007292multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
7293 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
7294 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
7295 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
7296 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
7297 Predicate prd = HasAVX512>{
7298
7299 let Predicates = [HasVLX, prd] in {
7300 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
7301 DestInfoZ128, x86memopZ128>,
7302 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
7303 truncFrag, mtruncFrag>, EVEX_V128;
7304
7305 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
7306 DestInfoZ256, x86memopZ256>,
7307 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
7308 truncFrag, mtruncFrag>, EVEX_V256;
7309 }
7310 let Predicates = [prd] in
7311 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
7312 DestInfoZ, x86memopZ>,
7313 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
7314 truncFrag, mtruncFrag>, EVEX_V512;
7315}
7316
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007317multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7318 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007319 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7320 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007321 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VO>;
Igor Breger074a64e2015-07-24 17:24:15 +00007322}
7323
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007324multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7325 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007326 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7327 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007328 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00007329}
7330
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007331multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode,
7332 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007333 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7334 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007335 StoreNode, MaskedStoreNode>, EVEX_CD8<32, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007336}
7337
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007338multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode,
7339 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007340 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7341 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007342 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00007343}
7344
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007345multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7346 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007347 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7348 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007349 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007350}
7351
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007352multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7353 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007354 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
7355 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007356 StoreNode, MaskedStoreNode, HasBWI>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007357}
7358
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007359defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc,
7360 truncstorevi8, masked_truncstorevi8>;
7361defm VPMOVSQB : avx512_trunc_qb<0x22, "vpmovsqb", X86vtruncs,
7362 truncstore_s_vi8, masked_truncstore_s_vi8>;
7363defm VPMOVUSQB : avx512_trunc_qb<0x12, "vpmovusqb", X86vtruncus,
7364 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00007365
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007366defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc,
7367 truncstorevi16, masked_truncstorevi16>;
7368defm VPMOVSQW : avx512_trunc_qw<0x24, "vpmovsqw", X86vtruncs,
7369 truncstore_s_vi16, masked_truncstore_s_vi16>;
7370defm VPMOVUSQW : avx512_trunc_qw<0x14, "vpmovusqw", X86vtruncus,
7371 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00007372
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007373defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc,
7374 truncstorevi32, masked_truncstorevi32>;
7375defm VPMOVSQD : avx512_trunc_qd<0x25, "vpmovsqd", X86vtruncs,
7376 truncstore_s_vi32, masked_truncstore_s_vi32>;
7377defm VPMOVUSQD : avx512_trunc_qd<0x15, "vpmovusqd", X86vtruncus,
7378 truncstore_us_vi32, masked_truncstore_us_vi32>;
Igor Breger074a64e2015-07-24 17:24:15 +00007379
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007380defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc,
7381 truncstorevi8, masked_truncstorevi8>;
7382defm VPMOVSDB : avx512_trunc_db<0x21, "vpmovsdb", X86vtruncs,
7383 truncstore_s_vi8, masked_truncstore_s_vi8>;
7384defm VPMOVUSDB : avx512_trunc_db<0x11, "vpmovusdb", X86vtruncus,
7385 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00007386
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007387defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc,
7388 truncstorevi16, masked_truncstorevi16>;
7389defm VPMOVSDW : avx512_trunc_dw<0x23, "vpmovsdw", X86vtruncs,
7390 truncstore_s_vi16, masked_truncstore_s_vi16>;
7391defm VPMOVUSDW : avx512_trunc_dw<0x13, "vpmovusdw", X86vtruncus,
7392 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00007393
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007394defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc,
7395 truncstorevi8, masked_truncstorevi8>;
7396defm VPMOVSWB : avx512_trunc_wb<0x20, "vpmovswb", X86vtruncs,
7397 truncstore_s_vi8, masked_truncstore_s_vi8>;
7398defm VPMOVUSWB : avx512_trunc_wb<0x10, "vpmovuswb", X86vtruncus,
7399 truncstore_us_vi8, masked_truncstore_us_vi8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007400
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007401let Predicates = [HasAVX512, NoVLX] in {
7402def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
7403 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007404 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007405 VR256X:$src, sub_ymm)))), sub_xmm))>;
7406def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
7407 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007408 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007409 VR256X:$src, sub_ymm)))), sub_xmm))>;
7410}
7411
7412let Predicates = [HasBWI, NoVLX] in {
7413def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00007414 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007415 VR256X:$src, sub_ymm))), sub_xmm))>;
7416}
7417
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007418multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00007419 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00007420 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00007421 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007422 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7423 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
7424 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
7425 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007426
Craig Toppere1cac152016-06-07 07:27:54 +00007427 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7428 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
7429 (DestInfo.VT (LdFrag addr:$src))>,
7430 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00007431 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007432}
7433
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007434multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007435 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007436 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7437 let Predicates = [HasVLX, HasBWI] in {
7438 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007439 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007440 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007441
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007442 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007443 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007444 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
7445 }
7446 let Predicates = [HasBWI] in {
7447 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00007448 v32i8x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007449 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
7450 }
7451}
7452
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007453multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007454 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007455 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7456 let Predicates = [HasVLX, HasAVX512] in {
7457 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007458 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007459 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
7460
7461 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007462 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007463 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
7464 }
7465 let Predicates = [HasAVX512] in {
7466 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007467 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007468 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
7469 }
7470}
7471
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007472multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007473 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007474 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7475 let Predicates = [HasVLX, HasAVX512] in {
7476 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007477 v16i8x_info, i16mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007478 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
7479
7480 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007481 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007482 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
7483 }
7484 let Predicates = [HasAVX512] in {
7485 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007486 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007487 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
7488 }
7489}
7490
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007491multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007492 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007493 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7494 let Predicates = [HasVLX, HasAVX512] in {
7495 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007496 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007497 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
7498
7499 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007500 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007501 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
7502 }
7503 let Predicates = [HasAVX512] in {
7504 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007505 v16i16x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007506 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
7507 }
7508}
7509
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007510multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007511 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007512 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7513 let Predicates = [HasVLX, HasAVX512] in {
7514 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007515 v8i16x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007516 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
7517
7518 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007519 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007520 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
7521 }
7522 let Predicates = [HasAVX512] in {
7523 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007524 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007525 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
7526 }
7527}
7528
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007529multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007530 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007531 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
7532
7533 let Predicates = [HasVLX, HasAVX512] in {
7534 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007535 v4i32x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007536 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
7537
7538 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007539 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007540 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
7541 }
7542 let Predicates = [HasAVX512] in {
7543 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007544 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007545 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
7546 }
7547}
7548
Craig Topper6840f112016-07-14 06:41:34 +00007549defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
7550defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
7551defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
7552defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
7553defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
7554defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007555
Craig Topper6840f112016-07-14 06:41:34 +00007556defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
7557defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
7558defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
7559defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
7560defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
7561defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007562
Igor Breger2ba64ab2016-05-22 10:21:04 +00007563// EXTLOAD patterns, implemented using vpmovz
Craig Topper6840f112016-07-14 06:41:34 +00007564multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To,
7565 X86VectorVTInfo From, PatFrag LdFrag> {
7566 def : Pat<(To.VT (LdFrag addr:$src)),
7567 (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>;
7568 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)),
7569 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0,
7570 To.KRC:$mask, addr:$src)>;
7571 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src),
7572 To.ImmAllZerosV)),
7573 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask,
7574 addr:$src)>;
7575}
7576
7577let Predicates = [HasVLX, HasBWI] in {
7578 defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>;
7579 defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>;
7580}
7581let Predicates = [HasBWI] in {
7582 defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>;
7583}
7584let Predicates = [HasVLX, HasAVX512] in {
7585 defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>;
7586 defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>;
7587 defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>;
7588 defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>;
7589 defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>;
7590 defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>;
7591 defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>;
7592 defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>;
7593 defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>;
7594 defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>;
7595}
7596let Predicates = [HasAVX512] in {
7597 defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>;
7598 defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>;
7599 defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>;
7600 defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>;
7601 defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>;
7602}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007603
Craig Topper64378f42016-10-09 23:08:39 +00007604multiclass AVX512_pmovx_patterns<string OpcPrefix, string ExtTy,
7605 SDNode ExtOp, PatFrag ExtLoad16> {
7606 // 128-bit patterns
7607 let Predicates = [HasVLX, HasBWI] in {
7608 def : Pat<(v8i16 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7609 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7610 def : Pat<(v8i16 (ExtOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7611 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7612 def : Pat<(v8i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7613 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7614 def : Pat<(v8i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7615 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7616 def : Pat<(v8i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7617 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7618 }
7619 let Predicates = [HasVLX] in {
7620 def : Pat<(v4i32 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7621 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7622 def : Pat<(v4i32 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7623 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7624 def : Pat<(v4i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7625 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7626 def : Pat<(v4i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7627 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7628
7629 def : Pat<(v2i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (ExtLoad16 addr:$src)))))),
7630 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7631 def : Pat<(v2i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7632 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7633 def : Pat<(v2i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7634 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7635 def : Pat<(v2i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7636 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7637
7638 def : Pat<(v4i32 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7639 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7640 def : Pat<(v4i32 (ExtOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7641 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7642 def : Pat<(v4i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7643 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7644 def : Pat<(v4i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7645 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7646 def : Pat<(v4i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7647 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7648
7649 def : Pat<(v2i64 (ExtOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7650 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7651 def : Pat<(v2i64 (ExtOp (v8i16 (vzmovl_v4i32 addr:$src)))),
7652 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7653 def : Pat<(v2i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7654 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7655 def : Pat<(v2i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7656 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7657
7658 def : Pat<(v2i64 (ExtOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7659 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7660 def : Pat<(v2i64 (ExtOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7661 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7662 def : Pat<(v2i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
7663 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7664 def : Pat<(v2i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
7665 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7666 def : Pat<(v2i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
7667 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7668 }
7669 // 256-bit patterns
7670 let Predicates = [HasVLX, HasBWI] in {
7671 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7672 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7673 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7674 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7675 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7676 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7677 }
7678 let Predicates = [HasVLX] in {
7679 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7680 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7681 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7682 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7683 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7684 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7685 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7686 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7687
7688 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7689 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7690 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7691 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7692 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7693 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7694 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7695 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7696
7697 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7698 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7699 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7700 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7701 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7702 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7703
7704 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7705 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7706 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7707 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7708 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7709 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7710 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7711 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7712
7713 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
7714 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7715 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
7716 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7717 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
7718 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7719 }
7720 // 512-bit patterns
7721 let Predicates = [HasBWI] in {
7722 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
7723 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
7724 }
7725 let Predicates = [HasAVX512] in {
7726 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7727 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
7728
7729 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7730 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00007731 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7732 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00007733
7734 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
7735 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
7736
7737 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7738 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
7739
7740 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
7741 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
7742 }
7743}
7744
7745defm : AVX512_pmovx_patterns<"VPMOVSX", "s", X86vsext, extloadi32i16>;
7746defm : AVX512_pmovx_patterns<"VPMOVZX", "z", X86vzext, loadi16_anyext>;
7747
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007748//===----------------------------------------------------------------------===//
7749// GATHER - SCATTER Operations
7750
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007751multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7752 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007753 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
7754 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007755 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
7756 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007757 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00007758 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007759 [(set _.RC:$dst, _.KRCWM:$mask_wb,
7760 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
7761 vectoraddr:$src2))]>, EVEX, EVEX_K,
7762 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007763}
Cameron McInally45325962014-03-26 13:50:50 +00007764
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007765multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
7766 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7767 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007768 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007769 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007770 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007771let Predicates = [HasVLX] in {
7772 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007773 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007774 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007775 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007776 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007777 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007778 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007779 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007780}
Cameron McInally45325962014-03-26 13:50:50 +00007781}
7782
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007783multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
7784 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007785 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007786 mgatherv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00007787 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007788 mgatherv8i64>, EVEX_V512;
7789let Predicates = [HasVLX] in {
7790 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007791 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007792 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007793 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007794 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007795 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007796 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
7797 vx64xmem, mgatherv2i64>, EVEX_V128;
7798}
Cameron McInally45325962014-03-26 13:50:50 +00007799}
Michael Liao5bf95782014-12-04 05:20:33 +00007800
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007801
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007802defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
7803 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
7804
7805defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
7806 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007807
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007808multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7809 X86MemOperand memop, PatFrag ScatterNode> {
7810
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007811let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007812
7813 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
7814 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007815 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007816 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
7817 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
7818 _.KRCWM:$mask, vectoraddr:$dst))]>,
7819 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007820}
7821
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007822multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
7823 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7824 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007825 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007826 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007827 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007828let Predicates = [HasVLX] in {
7829 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007830 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007831 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007832 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007833 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007834 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007835 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007836 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007837}
Cameron McInally45325962014-03-26 13:50:50 +00007838}
7839
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007840multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
7841 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007842 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007843 mscatterv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00007844 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007845 mscatterv8i64>, EVEX_V512;
7846let Predicates = [HasVLX] in {
7847 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007848 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007849 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007850 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007851 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007852 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007853 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
7854 vx64xmem, mscatterv2i64>, EVEX_V128;
7855}
Cameron McInally45325962014-03-26 13:50:50 +00007856}
7857
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007858defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
7859 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007860
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007861defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
7862 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007863
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007864// prefetch
7865multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
7866 RegisterClass KRC, X86MemOperand memop> {
7867 let Predicates = [HasPFI], hasSideEffects = 1 in
7868 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007869 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007870 []>, EVEX, EVEX_K;
7871}
7872
7873defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007874 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007875
7876defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007877 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007878
7879defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007880 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007881
7882defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007883 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007884
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007885defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007886 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007887
7888defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007889 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007890
7891defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007892 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007893
7894defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007895 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007896
7897defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007898 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007899
7900defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007901 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007902
7903defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007904 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007905
7906defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007907 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007908
7909defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007910 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007911
7912defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007913 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007914
7915defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007916 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007917
7918defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007919 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007920
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007921// Helper fragments to match sext vXi1 to vXiY.
Craig Topper850feaf2016-08-28 22:20:51 +00007922def v64i1sextv64i8 : PatLeaf<(v64i8
7923 (X86vsext
7924 (v64i1 (X86pcmpgtm
7925 (bc_v64i8 (v16i32 immAllZerosV)),
7926 VR512:$src))))>;
7927def v32i1sextv32i16 : PatLeaf<(v32i16 (X86vsrai VR512:$src, (i8 15)))>;
7928def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
7929def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007930
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007931multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007932def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007933 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007934 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
7935}
Michael Liao5bf95782014-12-04 05:20:33 +00007936
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007937multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
7938 string OpcodeStr, Predicate prd> {
7939let Predicates = [prd] in
7940 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7941
7942 let Predicates = [prd, HasVLX] in {
7943 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7944 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7945 }
7946}
7947
7948multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
7949 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
7950 HasBWI>;
7951 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
7952 HasBWI>, VEX_W;
7953 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
7954 HasDQI>;
7955 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
7956 HasDQI>, VEX_W;
7957}
Michael Liao5bf95782014-12-04 05:20:33 +00007958
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007959defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007960
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007961multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00007962 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
7963 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
7964 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
7965}
7966
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007967// Use 512bit version to implement 128/256 bit in case NoVLX.
7968multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00007969 X86VectorVTInfo _> {
7970
7971 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
7972 (_.KVT (COPY_TO_REGCLASS
7973 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007974 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00007975 _.RC:$src, _.SubRegIdx)),
7976 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007977}
7978
7979multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00007980 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7981 let Predicates = [prd] in
7982 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
7983 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007984
7985 let Predicates = [prd, HasVLX] in {
7986 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007987 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007988 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007989 EVEX_V128;
7990 }
7991 let Predicates = [prd, NoVLX] in {
7992 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
7993 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007994 }
7995}
7996
7997defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
7998 avx512vl_i8_info, HasBWI>;
7999defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
8000 avx512vl_i16_info, HasBWI>, VEX_W;
8001defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
8002 avx512vl_i32_info, HasDQI>;
8003defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
8004 avx512vl_i64_info, HasDQI>, VEX_W;
8005
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008006//===----------------------------------------------------------------------===//
8007// AVX-512 - COMPRESS and EXPAND
8008//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008009
Ayman Musad7a5ed42016-09-26 06:22:08 +00008010multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008011 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008012 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008013 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008014 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008015
Craig Toppere1cac152016-06-07 07:27:54 +00008016 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008017 def mr : AVX5128I<opc, MRMDestMem, (outs),
8018 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008019 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008020 []>, EVEX_CD8<_.EltSize, CD8VT1>;
8021
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008022 def mrk : AVX5128I<opc, MRMDestMem, (outs),
8023 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008024 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00008025 []>,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008026 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008027}
8028
Ayman Musad7a5ed42016-09-26 06:22:08 +00008029multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > {
8030
8031 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
8032 (_.VT _.RC:$src)),
8033 (!cast<Instruction>(NAME#_.ZSuffix##mrk)
8034 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
8035}
8036
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008037multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
8038 AVX512VLVectorVTInfo VTInfo> {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008039 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr>,
8040 compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008041
8042 let Predicates = [HasVLX] in {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008043 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr>,
8044 compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8045 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr>,
8046 compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008047 }
8048}
8049
8050defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
8051 EVEX;
8052defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
8053 EVEX, VEX_W;
8054defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
8055 EVEX;
8056defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
8057 EVEX, VEX_W;
8058
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008059// expand
8060multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
8061 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008062 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008063 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008064 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00008065
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008066 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8067 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
8068 (_.VT (X86expand (_.VT (bitconvert
8069 (_.LdFrag addr:$src1)))))>,
8070 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008071}
8072
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008073multiclass expand_by_vec_width_lowering<X86VectorVTInfo _ > {
8074
8075 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
8076 (!cast<Instruction>(NAME#_.ZSuffix##rmkz)
8077 _.KRCWM:$mask, addr:$src)>;
8078
8079 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
8080 (_.VT _.RC:$src0))),
8081 (!cast<Instruction>(NAME#_.ZSuffix##rmk)
8082 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
8083}
8084
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008085multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
8086 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008087 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>,
8088 expand_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008089
8090 let Predicates = [HasVLX] in {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008091 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>,
8092 expand_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8093 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>,
8094 expand_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008095 }
8096}
8097
8098defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
8099 EVEX;
8100defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
8101 EVEX, VEX_W;
8102defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
8103 EVEX;
8104defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
8105 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008106
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008107//handle instruction reg_vec1 = op(reg_vec,imm)
8108// op(mem_vec,imm)
8109// op(broadcast(eltVt),imm)
8110//all instruction created with FROUND_CURRENT
8111multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008112 X86VectorVTInfo _>{
8113 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008114 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8115 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00008116 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008117 (OpNode (_.VT _.RC:$src1),
8118 (i32 imm:$src2),
8119 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008120 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8121 (ins _.MemOp:$src1, i32u8imm:$src2),
8122 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
8123 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
8124 (i32 imm:$src2),
8125 (i32 FROUND_CURRENT))>;
8126 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8127 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
8128 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
8129 "${src1}"##_.BroadcastStr##", $src2",
8130 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
8131 (i32 imm:$src2),
8132 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008133 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008134}
8135
8136//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8137multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8138 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008139 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008140 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8141 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008142 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008143 "$src1, {sae}, $src2",
8144 (OpNode (_.VT _.RC:$src1),
8145 (i32 imm:$src2),
8146 (i32 FROUND_NO_EXC))>, EVEX_B;
8147}
8148
8149multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
8150 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8151 let Predicates = [prd] in {
8152 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8153 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8154 EVEX_V512;
8155 }
8156 let Predicates = [prd, HasVLX] in {
8157 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
8158 EVEX_V128;
8159 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
8160 EVEX_V256;
8161 }
8162}
8163
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008164//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8165// op(reg_vec2,mem_vec,imm)
8166// op(reg_vec2,broadcast(eltVt),imm)
8167//all instruction created with FROUND_CURRENT
8168multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008169 X86VectorVTInfo _>{
8170 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008171 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008172 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008173 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8174 (OpNode (_.VT _.RC:$src1),
8175 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008176 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008177 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008178 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8179 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
8180 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8181 (OpNode (_.VT _.RC:$src1),
8182 (_.VT (bitconvert (_.LdFrag addr:$src2))),
8183 (i32 imm:$src3),
8184 (i32 FROUND_CURRENT))>;
8185 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8186 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
8187 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8188 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8189 (OpNode (_.VT _.RC:$src1),
8190 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8191 (i32 imm:$src3),
8192 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008193 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008194}
8195
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008196//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8197// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00008198multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
8199 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00008200 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00008201 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
8202 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
8203 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8204 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8205 (SrcInfo.VT SrcInfo.RC:$src2),
8206 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008207 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
8208 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
8209 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8210 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8211 (SrcInfo.VT (bitconvert
8212 (SrcInfo.LdFrag addr:$src2))),
8213 (i8 imm:$src3)))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008214 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00008215}
8216
8217//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8218// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008219// op(reg_vec2,broadcast(eltVt),imm)
8220multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008221 X86VectorVTInfo _>:
8222 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
8223
Craig Topper05948fb2016-08-02 05:11:15 +00008224 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00008225 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8226 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8227 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8228 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8229 (OpNode (_.VT _.RC:$src1),
8230 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8231 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008232}
8233
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008234//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8235// op(reg_vec2,mem_scalar,imm)
8236//all instruction created with FROUND_CURRENT
8237multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008238 X86VectorVTInfo _> {
8239 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008240 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008241 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008242 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8243 (OpNode (_.VT _.RC:$src1),
8244 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008245 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008246 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008247 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00008248 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00008249 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8250 (OpNode (_.VT _.RC:$src1),
8251 (_.VT (scalar_to_vector
8252 (_.ScalarLdFrag addr:$src2))),
8253 (i32 imm:$src3),
8254 (i32 FROUND_CURRENT))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008255 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008256}
8257
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008258//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8259multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8260 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008261 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008262 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008263 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008264 OpcodeStr, "$src3, {sae}, $src2, $src1",
8265 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008266 (OpNode (_.VT _.RC:$src1),
8267 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008268 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008269 (i32 FROUND_NO_EXC))>, EVEX_B;
8270}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008271//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8272multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
8273 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008274 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8275 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008276 OpcodeStr, "$src3, {sae}, $src2, $src1",
8277 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008278 (OpNode (_.VT _.RC:$src1),
8279 (_.VT _.RC:$src2),
8280 (i32 imm:$src3),
8281 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008282}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008283
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008284multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
8285 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008286 let Predicates = [prd] in {
8287 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00008288 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008289 EVEX_V512;
8290
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008291 }
8292 let Predicates = [prd, HasVLX] in {
8293 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008294 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008295 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008296 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008297 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008298}
8299
Igor Breger2ae0fe32015-08-31 11:14:02 +00008300multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
8301 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
8302 let Predicates = [HasBWI] in {
8303 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
8304 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
8305 }
8306 let Predicates = [HasBWI, HasVLX] in {
8307 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
8308 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
8309 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
8310 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
8311 }
8312}
8313
Igor Breger00d9f842015-06-08 14:03:17 +00008314multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
8315 bits<8> opc, SDNode OpNode>{
8316 let Predicates = [HasAVX512] in {
8317 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8318 }
8319 let Predicates = [HasAVX512, HasVLX] in {
8320 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
8321 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8322 }
8323}
8324
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008325multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
8326 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8327 let Predicates = [prd] in {
8328 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
8329 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008330 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008331}
8332
Igor Breger1e58e8a2015-09-02 11:18:55 +00008333multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
8334 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
8335 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
8336 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
8337 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
8338 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008339}
8340
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008341
Igor Breger1e58e8a2015-09-02 11:18:55 +00008342defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
8343 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
8344defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
8345 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
8346defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
8347 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
8348
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008349
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008350defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
8351 0x50, X86VRange, HasDQI>,
8352 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8353defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
8354 0x50, X86VRange, HasDQI>,
8355 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8356
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00008357defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
8358 0x51, X86VRange, HasDQI>,
8359 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8360defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
8361 0x51, X86VRange, HasDQI>,
8362 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8363
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008364defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
8365 0x57, X86Reduces, HasDQI>,
8366 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8367defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
8368 0x57, X86Reduces, HasDQI>,
8369 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008370
Igor Breger1e58e8a2015-09-02 11:18:55 +00008371defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
8372 0x27, X86GetMants, HasAVX512>,
8373 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8374defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
8375 0x27, X86GetMants, HasAVX512>,
8376 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8377
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008378multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
8379 bits<8> opc, SDNode OpNode = X86Shuf128>{
8380 let Predicates = [HasAVX512] in {
8381 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8382
8383 }
8384 let Predicates = [HasAVX512, HasVLX] in {
8385 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8386 }
8387}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008388let Predicates = [HasAVX512] in {
8389def : Pat<(v16f32 (ffloor VR512:$src)),
8390 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
8391def : Pat<(v16f32 (fnearbyint VR512:$src)),
8392 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
8393def : Pat<(v16f32 (fceil VR512:$src)),
8394 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
8395def : Pat<(v16f32 (frint VR512:$src)),
8396 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
8397def : Pat<(v16f32 (ftrunc VR512:$src)),
8398 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
8399
8400def : Pat<(v8f64 (ffloor VR512:$src)),
8401 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
8402def : Pat<(v8f64 (fnearbyint VR512:$src)),
8403 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
8404def : Pat<(v8f64 (fceil VR512:$src)),
8405 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
8406def : Pat<(v8f64 (frint VR512:$src)),
8407 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
8408def : Pat<(v8f64 (ftrunc VR512:$src)),
8409 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
8410}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008411
8412defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
8413 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8414defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
8415 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8416defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
8417 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8418defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
8419 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00008420
Craig Topperc48fa892015-12-27 19:45:21 +00008421multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00008422 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
8423 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00008424}
8425
Craig Topperc48fa892015-12-27 19:45:21 +00008426defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008427 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00008428defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008429 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008430
Craig Topper7a299302016-06-09 07:06:38 +00008431multiclass avx512_vpalignr_lowering<X86VectorVTInfo _ , list<Predicate> p>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00008432 let Predicates = p in
8433 def NAME#_.VTName#rri:
8434 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
8435 (!cast<Instruction>(NAME#_.ZSuffix#rri)
8436 _.RC:$src1, _.RC:$src2, imm:$imm)>;
8437}
8438
Craig Topper7a299302016-06-09 07:06:38 +00008439multiclass avx512_vpalignr_lowering_common<AVX512VLVectorVTInfo _>:
8440 avx512_vpalignr_lowering<_.info512, [HasBWI]>,
8441 avx512_vpalignr_lowering<_.info128, [HasBWI, HasVLX]>,
8442 avx512_vpalignr_lowering<_.info256, [HasBWI, HasVLX]>;
Igor Breger2ae0fe32015-08-31 11:14:02 +00008443
Craig Topper7a299302016-06-09 07:06:38 +00008444defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008445 avx512vl_i8_info, avx512vl_i8_info>,
Craig Topper7a299302016-06-09 07:06:38 +00008446 avx512_vpalignr_lowering_common<avx512vl_i16_info>,
8447 avx512_vpalignr_lowering_common<avx512vl_i32_info>,
8448 avx512_vpalignr_lowering_common<avx512vl_f32_info>,
8449 avx512_vpalignr_lowering_common<avx512vl_i64_info>,
8450 avx512_vpalignr_lowering_common<avx512vl_f64_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008451 EVEX_CD8<8, CD8VF>;
8452
Igor Bregerf3ded812015-08-31 13:09:30 +00008453defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
8454 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
8455
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008456multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
8457 X86VectorVTInfo _> {
8458 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00008459 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008460 "$src1", "$src1",
8461 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
8462
Craig Toppere1cac152016-06-07 07:27:54 +00008463 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8464 (ins _.MemOp:$src1), OpcodeStr,
8465 "$src1", "$src1",
8466 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
8467 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008468}
8469
8470multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
8471 X86VectorVTInfo _> :
8472 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008473 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8474 (ins _.ScalarMemOp:$src1), OpcodeStr,
8475 "${src1}"##_.BroadcastStr,
8476 "${src1}"##_.BroadcastStr,
8477 (_.VT (OpNode (X86VBroadcast
8478 (_.ScalarLdFrag addr:$src1))))>,
8479 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008480}
8481
8482multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8483 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8484 let Predicates = [prd] in
8485 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8486
8487 let Predicates = [prd, HasVLX] in {
8488 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8489 EVEX_V256;
8490 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
8491 EVEX_V128;
8492 }
8493}
8494
8495multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8496 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8497 let Predicates = [prd] in
8498 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
8499 EVEX_V512;
8500
8501 let Predicates = [prd, HasVLX] in {
8502 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
8503 EVEX_V256;
8504 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
8505 EVEX_V128;
8506 }
8507}
8508
8509multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
8510 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008511 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008512 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00008513 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
8514 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008515}
8516
8517multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
8518 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008519 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
8520 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008521}
8522
8523multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
8524 bits<8> opc_d, bits<8> opc_q,
8525 string OpcodeStr, SDNode OpNode> {
8526 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
8527 HasAVX512>,
8528 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
8529 HasBWI>;
8530}
8531
8532defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
8533
Craig Topper5ef13ba2016-12-26 07:26:07 +00008534def avx512_v16i1sextv16i8 : PatLeaf<(v16i8 (X86pcmpgt (bc_v16i8 (v4i32 immAllZerosV)),
8535 VR128X:$src))>;
8536def avx512_v8i1sextv8i16 : PatLeaf<(v8i16 (X86vsrai VR128X:$src, (i8 15)))>;
8537def avx512_v4i1sextv4i32 : PatLeaf<(v4i32 (X86vsrai VR128X:$src, (i8 31)))>;
8538def avx512_v32i1sextv32i8 : PatLeaf<(v32i8 (X86pcmpgt (bc_v32i8 (v8i32 immAllZerosV)),
8539 VR256X:$src))>;
8540def avx512_v16i1sextv16i16: PatLeaf<(v16i16 (X86vsrai VR256X:$src, (i8 15)))>;
8541def avx512_v8i1sextv8i32 : PatLeaf<(v8i32 (X86vsrai VR256X:$src, (i8 31)))>;
8542
Craig Topper056c9062016-08-28 22:20:48 +00008543let Predicates = [HasBWI, HasVLX] in {
8544 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008545 (bc_v2i64 (avx512_v16i1sextv16i8)),
8546 (bc_v2i64 (add (v16i8 VR128X:$src), (avx512_v16i1sextv16i8)))),
8547 (VPABSBZ128rr VR128X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008548 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008549 (bc_v2i64 (avx512_v8i1sextv8i16)),
8550 (bc_v2i64 (add (v8i16 VR128X:$src), (avx512_v8i1sextv8i16)))),
8551 (VPABSWZ128rr VR128X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008552 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008553 (bc_v4i64 (avx512_v32i1sextv32i8)),
8554 (bc_v4i64 (add (v32i8 VR256X:$src), (avx512_v32i1sextv32i8)))),
8555 (VPABSBZ256rr VR256X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008556 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008557 (bc_v4i64 (avx512_v16i1sextv16i16)),
8558 (bc_v4i64 (add (v16i16 VR256X:$src), (avx512_v16i1sextv16i16)))),
8559 (VPABSWZ256rr VR256X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008560}
8561let Predicates = [HasAVX512, HasVLX] in {
8562 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008563 (bc_v2i64 (avx512_v4i1sextv4i32)),
8564 (bc_v2i64 (add (v4i32 VR128X:$src), (avx512_v4i1sextv4i32)))),
8565 (VPABSDZ128rr VR128X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008566 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008567 (bc_v4i64 (avx512_v8i1sextv8i32)),
8568 (bc_v4i64 (add (v8i32 VR256X:$src), (avx512_v8i1sextv8i32)))),
8569 (VPABSDZ256rr VR256X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008570}
8571
8572let Predicates = [HasAVX512] in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008573def : Pat<(xor
Craig Topperabe80cc2016-08-28 06:06:28 +00008574 (bc_v8i64 (v16i1sextv16i32)),
8575 (bc_v8i64 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008576 (VPABSDZrr VR512:$src)>;
8577def : Pat<(xor
8578 (bc_v8i64 (v8i1sextv8i64)),
8579 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
8580 (VPABSQZrr VR512:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008581}
Craig Topper850feaf2016-08-28 22:20:51 +00008582let Predicates = [HasBWI] in {
8583def : Pat<(xor
8584 (bc_v8i64 (v64i1sextv64i8)),
8585 (bc_v8i64 (add (v64i8 VR512:$src), (v64i1sextv64i8)))),
8586 (VPABSBZrr VR512:$src)>;
8587def : Pat<(xor
8588 (bc_v8i64 (v32i1sextv32i16)),
8589 (bc_v8i64 (add (v32i16 VR512:$src), (v32i1sextv32i16)))),
8590 (VPABSWZrr VR512:$src)>;
8591}
Igor Bregerf2460112015-07-26 14:41:44 +00008592
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008593multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
8594
8595 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008596}
8597
8598defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
8599defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
8600
Igor Breger24cab0f2015-11-16 07:22:00 +00008601//===---------------------------------------------------------------------===//
8602// Replicate Single FP - MOVSHDUP and MOVSLDUP
8603//===---------------------------------------------------------------------===//
8604multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8605 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
8606 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00008607}
8608
8609defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
8610defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00008611
8612//===----------------------------------------------------------------------===//
8613// AVX-512 - MOVDDUP
8614//===----------------------------------------------------------------------===//
8615
8616multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
8617 X86VectorVTInfo _> {
8618 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8619 (ins _.RC:$src), OpcodeStr, "$src", "$src",
8620 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00008621 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8622 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
8623 (_.VT (OpNode (_.VT (scalar_to_vector
8624 (_.ScalarLdFrag addr:$src)))))>,
8625 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Igor Breger1f782962015-11-19 08:26:56 +00008626}
8627
8628multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
8629 AVX512VLVectorVTInfo VTInfo> {
8630
8631 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8632
8633 let Predicates = [HasAVX512, HasVLX] in {
8634 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8635 EVEX_V256;
8636 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
8637 EVEX_V128;
8638 }
8639}
8640
8641multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8642 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
8643 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00008644}
8645
8646defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
8647
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008648let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +00008649def : Pat<(X86Movddup (loadv2f64 addr:$src)),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008650 (VMOVDDUPZ128rm addr:$src)>;
Igor Breger1f782962015-11-19 08:26:56 +00008651def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008652 (VMOVDDUPZ128rm addr:$src)>;
8653def : Pat<(v2f64 (X86VBroadcast f64:$src)),
8654 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topperda84ff32017-01-07 22:20:23 +00008655
8656def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
8657 (v2f64 VR128X:$src0)),
8658 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
8659def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
8660 (bitconvert (v4i32 immAllZerosV))),
8661 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
8662
8663def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
8664 (v2f64 VR128X:$src0)),
8665 (VMOVDDUPZ128rrk VR128X:$src0, VK2WM:$mask,
8666 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
8667def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
8668 (bitconvert (v4i32 immAllZerosV))),
8669 (VMOVDDUPZ128rrkz VK2WM:$mask, (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
8670
8671def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
8672 (v2f64 VR128X:$src0)),
8673 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
8674def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
8675 (bitconvert (v4i32 immAllZerosV))),
8676 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008677}
Igor Breger1f782962015-11-19 08:26:56 +00008678
Igor Bregerf2460112015-07-26 14:41:44 +00008679//===----------------------------------------------------------------------===//
8680// AVX-512 - Unpack Instructions
8681//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00008682defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
8683 SSE_ALU_ITINS_S>;
8684defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
8685 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00008686
8687defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
8688 SSE_INTALU_ITINS_P, HasBWI>;
8689defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
8690 SSE_INTALU_ITINS_P, HasBWI>;
8691defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
8692 SSE_INTALU_ITINS_P, HasBWI>;
8693defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
8694 SSE_INTALU_ITINS_P, HasBWI>;
8695
8696defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
8697 SSE_INTALU_ITINS_P, HasAVX512>;
8698defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
8699 SSE_INTALU_ITINS_P, HasAVX512>;
8700defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
8701 SSE_INTALU_ITINS_P, HasAVX512>;
8702defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
8703 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008704
8705//===----------------------------------------------------------------------===//
8706// AVX-512 - Extract & Insert Integer Instructions
8707//===----------------------------------------------------------------------===//
8708
8709multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8710 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008711 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
8712 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8713 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8714 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
8715 imm:$src2)))),
8716 addr:$dst)]>,
8717 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008718}
8719
8720multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
8721 let Predicates = [HasBWI] in {
8722 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
8723 (ins _.RC:$src1, u8imm:$src2),
8724 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8725 [(set GR32orGR64:$dst,
8726 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
8727 EVEX, TAPD;
8728
8729 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
8730 }
8731}
8732
8733multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
8734 let Predicates = [HasBWI] in {
8735 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
8736 (ins _.RC:$src1, u8imm:$src2),
8737 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8738 [(set GR32orGR64:$dst,
8739 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
8740 EVEX, PD;
8741
Craig Topper99f6b622016-05-01 01:03:56 +00008742 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00008743 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
8744 (ins _.RC:$src1, u8imm:$src2),
8745 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
8746 EVEX, TAPD;
8747
Igor Bregerdefab3c2015-10-08 12:55:01 +00008748 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
8749 }
8750}
8751
8752multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
8753 RegisterClass GRC> {
8754 let Predicates = [HasDQI] in {
8755 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
8756 (ins _.RC:$src1, u8imm:$src2),
8757 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8758 [(set GRC:$dst,
8759 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
8760 EVEX, TAPD;
8761
Craig Toppere1cac152016-06-07 07:27:54 +00008762 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
8763 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8764 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8765 [(store (extractelt (_.VT _.RC:$src1),
8766 imm:$src2),addr:$dst)]>,
8767 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008768 }
8769}
8770
8771defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
8772defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
8773defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
8774defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
8775
8776multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8777 X86VectorVTInfo _, PatFrag LdFrag> {
8778 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
8779 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8780 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8781 [(set _.RC:$dst,
8782 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
8783 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
8784}
8785
8786multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
8787 X86VectorVTInfo _, PatFrag LdFrag> {
8788 let Predicates = [HasBWI] in {
8789 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8790 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
8791 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8792 [(set _.RC:$dst,
8793 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
8794
8795 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
8796 }
8797}
8798
8799multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
8800 X86VectorVTInfo _, RegisterClass GRC> {
8801 let Predicates = [HasDQI] in {
8802 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8803 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
8804 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8805 [(set _.RC:$dst,
8806 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
8807 EVEX_4V, TAPD;
8808
8809 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
8810 _.ScalarLdFrag>, TAPD;
8811 }
8812}
8813
8814defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
8815 extloadi8>, TAPD;
8816defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
8817 extloadi16>, PD;
8818defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
8819defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00008820//===----------------------------------------------------------------------===//
8821// VSHUFPS - VSHUFPD Operations
8822//===----------------------------------------------------------------------===//
8823multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
8824 AVX512VLVectorVTInfo VTInfo_FP>{
8825 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
8826 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
8827 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00008828}
8829
8830defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
8831defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008832//===----------------------------------------------------------------------===//
8833// AVX-512 - Byte shift Left/Right
8834//===----------------------------------------------------------------------===//
8835
8836multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
8837 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
8838 def rr : AVX512<opc, MRMr,
8839 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
8840 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8841 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008842 def rm : AVX512<opc, MRMm,
8843 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
8844 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8845 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008846 (_.VT (bitconvert (_.LdFrag addr:$src1))),
8847 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008848}
8849
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008850multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008851 Format MRMm, string OpcodeStr, Predicate prd>{
8852 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008853 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008854 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008855 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008856 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008857 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008858 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008859 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008860 }
8861}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008862defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008863 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008864defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008865 HasBWI>, AVX512PDIi8Base, EVEX_4V;
8866
8867
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008868multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00008869 string OpcodeStr, X86VectorVTInfo _dst,
8870 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00008871 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00008872 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00008873 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00008874 [(set _dst.RC:$dst,(_dst.VT
8875 (OpNode (_src.VT _src.RC:$src1),
8876 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008877 def rm : AVX512BI<opc, MRMSrcMem,
8878 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
8879 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8880 [(set _dst.RC:$dst,(_dst.VT
8881 (OpNode (_src.VT _src.RC:$src1),
8882 (_src.VT (bitconvert
8883 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008884}
8885
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008886multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008887 string OpcodeStr, Predicate prd> {
8888 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00008889 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
8890 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008891 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00008892 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
8893 v32i8x_info>, EVEX_V256;
8894 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
8895 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008896 }
8897}
8898
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008899defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008900 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008901
8902multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008903 X86VectorVTInfo _>{
8904 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +00008905 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8906 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00008907 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00008908 (OpNode (_.VT _.RC:$src1),
8909 (_.VT _.RC:$src2),
8910 (_.VT _.RC:$src3),
Craig Topper202b4532016-09-22 03:00:50 +00008911 (i8 imm:$src4)), 1, 1>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00008912 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8913 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
8914 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
8915 (OpNode (_.VT _.RC:$src1),
8916 (_.VT _.RC:$src2),
8917 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00008918 (i8 imm:$src4)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00008919 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
8920 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8921 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
8922 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8923 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8924 (OpNode (_.VT _.RC:$src1),
8925 (_.VT _.RC:$src2),
8926 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00008927 (i8 imm:$src4)), 1, 0>, EVEX_B,
Craig Toppere1cac152016-06-07 07:27:54 +00008928 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008929 }// Constraints = "$src1 = $dst"
8930}
8931
8932multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
8933 let Predicates = [HasAVX512] in
8934 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
8935 let Predicates = [HasAVX512, HasVLX] in {
8936 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
8937 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
8938 }
8939}
8940
8941defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
8942defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
8943
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008944//===----------------------------------------------------------------------===//
8945// AVX-512 - FixupImm
8946//===----------------------------------------------------------------------===//
8947
8948multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008949 X86VectorVTInfo _>{
8950 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008951 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8952 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8953 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8954 (OpNode (_.VT _.RC:$src1),
8955 (_.VT _.RC:$src2),
8956 (_.IntVT _.RC:$src3),
8957 (i32 imm:$src4),
8958 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008959 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8960 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
8961 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8962 (OpNode (_.VT _.RC:$src1),
8963 (_.VT _.RC:$src2),
8964 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
8965 (i32 imm:$src4),
8966 (i32 FROUND_CURRENT))>;
8967 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8968 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
8969 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8970 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8971 (OpNode (_.VT _.RC:$src1),
8972 (_.VT _.RC:$src2),
8973 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
8974 (i32 imm:$src4),
8975 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008976 } // Constraints = "$src1 = $dst"
8977}
8978
8979multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +00008980 SDNode OpNode, X86VectorVTInfo _>{
8981let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008982 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8983 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008984 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008985 "$src2, $src3, {sae}, $src4",
8986 (OpNode (_.VT _.RC:$src1),
8987 (_.VT _.RC:$src2),
8988 (_.IntVT _.RC:$src3),
8989 (i32 imm:$src4),
8990 (i32 FROUND_NO_EXC))>, EVEX_B;
8991 }
8992}
8993
8994multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
8995 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +00008996 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
8997 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008998 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8999 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9000 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9001 (OpNode (_.VT _.RC:$src1),
9002 (_.VT _.RC:$src2),
9003 (_src3VT.VT _src3VT.RC:$src3),
9004 (i32 imm:$src4),
9005 (i32 FROUND_CURRENT))>;
9006
9007 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9008 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9009 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
9010 "$src2, $src3, {sae}, $src4",
9011 (OpNode (_.VT _.RC:$src1),
9012 (_.VT _.RC:$src2),
9013 (_src3VT.VT _src3VT.RC:$src3),
9014 (i32 imm:$src4),
9015 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +00009016 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
9017 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
9018 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9019 (OpNode (_.VT _.RC:$src1),
9020 (_.VT _.RC:$src2),
9021 (_src3VT.VT (scalar_to_vector
9022 (_src3VT.ScalarLdFrag addr:$src3))),
9023 (i32 imm:$src4),
9024 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009025 }
9026}
9027
9028multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
9029 let Predicates = [HasAVX512] in
9030 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9031 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9032 AVX512AIi8Base, EVEX_4V, EVEX_V512;
9033 let Predicates = [HasAVX512, HasVLX] in {
9034 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
9035 AVX512AIi8Base, EVEX_4V, EVEX_V128;
9036 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
9037 AVX512AIi8Base, EVEX_4V, EVEX_V256;
9038 }
9039}
9040
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009041defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9042 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009043 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009044defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9045 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009046 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009047defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009048 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009049defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009050 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +00009051
9052
9053
9054// Patterns used to select SSE scalar fp arithmetic instructions from
9055// either:
9056//
9057// (1) a scalar fp operation followed by a blend
9058//
9059// The effect is that the backend no longer emits unnecessary vector
9060// insert instructions immediately after SSE scalar fp instructions
9061// like addss or mulss.
9062//
9063// For example, given the following code:
9064// __m128 foo(__m128 A, __m128 B) {
9065// A[0] += B[0];
9066// return A;
9067// }
9068//
9069// Previously we generated:
9070// addss %xmm0, %xmm1
9071// movss %xmm1, %xmm0
9072//
9073// We now generate:
9074// addss %xmm1, %xmm0
9075//
9076// (2) a vector packed single/double fp operation followed by a vector insert
9077//
9078// The effect is that the backend converts the packed fp instruction
9079// followed by a vector insert into a single SSE scalar fp instruction.
9080//
9081// For example, given the following code:
9082// __m128 foo(__m128 A, __m128 B) {
9083// __m128 C = A + B;
9084// return (__m128) {c[0], a[1], a[2], a[3]};
9085// }
9086//
9087// Previously we generated:
9088// addps %xmm0, %xmm1
9089// movss %xmm1, %xmm0
9090//
9091// We now generate:
9092// addss %xmm1, %xmm0
9093
9094// TODO: Some canonicalization in lowering would simplify the number of
9095// patterns we have to try to match.
9096multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
9097 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009098 // extracted scalar math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +00009099 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
9100 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
9101 FR32X:$src))))),
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009102 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009103 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009104
Craig Topper5625d242016-07-29 06:06:00 +00009105 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009106 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
9107 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
9108 FR32X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009109 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009110 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009111
9112 // vector math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +00009113 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst),
9114 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +00009115 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
9116
9117 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009118 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst),
9119 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009120 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +00009121
9122 // extracted masked scalar math op with insert via movss
9123 def : Pat<(X86Movss (v4f32 VR128X:$src1),
9124 (scalar_to_vector
9125 (X86selects VK1WM:$mask,
9126 (Op (f32 (extractelt (v4f32 VR128X:$src1), (iPTR 0))),
9127 FR32X:$src2),
9128 FR32X:$src0))),
9129 (!cast<I>("V"#OpcPrefix#SSZrr_Intk) (COPY_TO_REGCLASS FR32X:$src0, VR128X),
9130 VK1WM:$mask, v4f32:$src1,
9131 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009132 }
9133}
9134
9135defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
9136defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
9137defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
9138defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
9139
9140multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
9141 let Predicates = [HasAVX512] in {
9142 // extracted scalar math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +00009143 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
9144 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
9145 FR64X:$src))))),
Craig Topper5625d242016-07-29 06:06:00 +00009146 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009147 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009148
9149 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009150 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
9151 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
9152 FR64X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009153 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009154 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009155
9156 // vector math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +00009157 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst),
9158 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +00009159 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
9160
9161 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009162 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst),
9163 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009164 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +00009165
9166 // extracted masked scalar math op with insert via movss
9167 def : Pat<(X86Movsd (v2f64 VR128X:$src1),
9168 (scalar_to_vector
9169 (X86selects VK1WM:$mask,
9170 (Op (f64 (extractelt (v2f64 VR128X:$src1), (iPTR 0))),
9171 FR64X:$src2),
9172 FR64X:$src0))),
9173 (!cast<I>("V"#OpcPrefix#SDZrr_Intk) (COPY_TO_REGCLASS FR64X:$src0, VR128X),
9174 VK1WM:$mask, v2f64:$src1,
9175 (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009176 }
9177}
9178
9179defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
9180defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
9181defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
9182defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;