blob: 577f57acded6b549d7fbf99990501cd7ba8c1baa [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000038#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000039#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000041#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000043#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000044#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000045#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000046#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/ADT/VectorExtras.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000048#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000050#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000051#include "llvm/Support/ErrorHandling.h"
52#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000053#include "llvm/Support/raw_ostream.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000054#include "llvm/Target/TargetOptions.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000055using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000056using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000057
Evan Chengb1712452010-01-27 06:25:16 +000058STATISTIC(NumTailCalls, "Number of tail calls");
59
Evan Cheng10e86422008-04-25 19:11:04 +000060// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000061static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000062 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000063
David Greenea5f26012011-02-07 19:36:54 +000064static SDValue Insert128BitVector(SDValue Result,
65 SDValue Vec,
66 SDValue Idx,
67 SelectionDAG &DAG,
68 DebugLoc dl);
David Greenef125a292011-02-08 19:04:41 +000069
David Greenea5f26012011-02-07 19:36:54 +000070static SDValue Extract128BitVector(SDValue Vec,
71 SDValue Idx,
72 SelectionDAG &DAG,
73 DebugLoc dl);
74
75/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
76/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000077/// simple subregister reference. Idx is an index in the 128 bits we
78/// want. It need not be aligned to a 128-bit bounday. That makes
79/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000080static SDValue Extract128BitVector(SDValue Vec,
81 SDValue Idx,
82 SelectionDAG &DAG,
83 DebugLoc dl) {
84 EVT VT = Vec.getValueType();
85 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000086 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000087 int Factor = VT.getSizeInBits()/128;
88 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
89 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000090
91 // Extract from UNDEF is UNDEF.
92 if (Vec.getOpcode() == ISD::UNDEF)
93 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
94
95 if (isa<ConstantSDNode>(Idx)) {
96 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
97
98 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
99 // we can match to VEXTRACTF128.
100 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
101
102 // This is the index of the first element of the 128-bit chunk
103 // we want.
104 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
105 * ElemsPerChunk);
106
107 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000108 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
109 VecIdx);
110
111 return Result;
112 }
113
114 return SDValue();
115}
116
117/// Generate a DAG to put 128-bits into a vector > 128 bits. This
118/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000119/// simple superregister reference. Idx is an index in the 128 bits
120/// we want. It need not be aligned to a 128-bit bounday. That makes
121/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000122static SDValue Insert128BitVector(SDValue Result,
123 SDValue Vec,
124 SDValue Idx,
125 SelectionDAG &DAG,
126 DebugLoc dl) {
127 if (isa<ConstantSDNode>(Idx)) {
128 EVT VT = Vec.getValueType();
129 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
130
131 EVT ElVT = VT.getVectorElementType();
David Greenea5f26012011-02-07 19:36:54 +0000132 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greenea5f26012011-02-07 19:36:54 +0000133 EVT ResultVT = Result.getValueType();
134
135 // Insert the relevant 128 bits.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000136 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000137
138 // This is the index of the first element of the 128-bit chunk
139 // we want.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000140 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
David Greenea5f26012011-02-07 19:36:54 +0000141 * ElemsPerChunk);
142
143 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000144 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
145 VecIdx);
146 return Result;
147 }
148
149 return SDValue();
150}
151
Chris Lattnerf0144122009-07-28 03:13:23 +0000152static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000153 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
154 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000155
Evan Cheng2bffee22011-02-01 01:14:13 +0000156 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000157 if (is64Bit)
158 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000159 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000160 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000161
Evan Cheng203576a2011-07-20 19:50:42 +0000162 if (Subtarget->isTargetELF())
163 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000164 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000165 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000166 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000167}
168
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000169X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000170 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000171 Subtarget = &TM.getSubtarget<X86Subtarget>();
Bruno Cardoso Lopesaed890b2011-08-01 21:54:05 +0000172 X86ScalarSSEf64 = Subtarget->hasXMMInt() || Subtarget->hasAVX();
173 X86ScalarSSEf32 = Subtarget->hasXMM() || Subtarget->hasAVX();
Evan Cheng25ab6902006-09-08 06:48:29 +0000174 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000175
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000176 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000177 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000178
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000179 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000180 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000181
182 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000183 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000184 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
185 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000186
Eric Christopherde5e1012011-03-11 01:05:58 +0000187 // For 64-bit since we have so many registers use the ILP scheduler, for
188 // 32-bit code use the register pressure specific scheduling.
189 if (Subtarget->is64Bit())
190 setSchedulingPreference(Sched::ILP);
191 else
192 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000193 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000194
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000195 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000196 // Setup Windows compiler runtime calls.
197 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000198 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000199 setLibcallName(RTLIB::SREM_I64, "_allrem");
200 setLibcallName(RTLIB::UREM_I64, "_aullrem");
201 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000202 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000203 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000204 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000205 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000206 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
207 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
208 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000209 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
210 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000211 }
212
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000213 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000214 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000215 setUseUnderscoreSetJmp(false);
216 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000217 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000218 // MS runtime is weird: it exports _setjmp, but longjmp!
219 setUseUnderscoreSetJmp(true);
220 setUseUnderscoreLongJmp(false);
221 } else {
222 setUseUnderscoreSetJmp(true);
223 setUseUnderscoreLongJmp(true);
224 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000225
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000226 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000228 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000230 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000232
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000234
Scott Michelfdc40a02009-02-17 22:15:04 +0000235 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000237 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000239 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
241 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000242
243 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
245 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
246 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
247 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
248 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
249 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000250
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000251 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
252 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000253 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
254 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
255 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000256
Evan Cheng25ab6902006-09-08 06:48:29 +0000257 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
259 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000260 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000261 // We have an algorithm for SSE2->double, and we turn this into a
262 // 64-bit FILD followed by conditional FADD for other targets.
263 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000264 // We have an algorithm for SSE2, and we turn this into a 64-bit
265 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000266 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000267 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000268
269 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
270 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000271 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
272 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000273
Devang Patel6a784892009-06-05 18:48:29 +0000274 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000275 // SSE has no i16 to fp conversion, only i32
276 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000277 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000278 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000280 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000281 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
282 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000283 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000284 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
286 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000287 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000288
Dale Johannesen73328d12007-09-19 23:55:34 +0000289 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
290 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
292 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000293
Evan Cheng02568ff2006-01-30 22:13:22 +0000294 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
295 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000296 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
297 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000298
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000299 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000301 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000303 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
305 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000306 }
307
308 // Handle FP_TO_UINT by promoting the destination to a larger signed
309 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000310 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
311 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
312 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000313
Evan Cheng25ab6902006-09-08 06:48:29 +0000314 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
316 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000317 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000318 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000319 // Expand FP_TO_UINT into a select.
320 // FIXME: We would like to use a Custom expander here eventually to do
321 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000323 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000324 // With SSE3 we can use fisttpll to convert to a signed i64; without
325 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000327 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000328
Chris Lattner399610a2006-12-05 18:22:22 +0000329 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000330 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000331 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
332 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000333 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000334 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000335 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000336 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000337 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000338 }
Chris Lattner21f66852005-12-23 05:15:23 +0000339
Dan Gohmanb00ee212008-02-18 19:34:53 +0000340 // Scalar integer divide and remainder are lowered to use operations that
341 // produce two results, to match the available instructions. This exposes
342 // the two-result form to trivial CSE, which is able to combine x/y and x%y
343 // into a single instruction.
344 //
345 // Scalar integer multiply-high is also lowered to use two-result
346 // operations, to match the available instructions. However, plain multiply
347 // (low) operations are left as Legal, as there are single-result
348 // instructions for this in x86. Using the two-result multiply instructions
349 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000350 for (unsigned i = 0, e = 4; i != e; ++i) {
351 MVT VT = IntVTs[i];
352 setOperationAction(ISD::MULHS, VT, Expand);
353 setOperationAction(ISD::MULHU, VT, Expand);
354 setOperationAction(ISD::SDIV, VT, Expand);
355 setOperationAction(ISD::UDIV, VT, Expand);
356 setOperationAction(ISD::SREM, VT, Expand);
357 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000358
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000359 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000360 setOperationAction(ISD::ADDC, VT, Custom);
361 setOperationAction(ISD::ADDE, VT, Custom);
362 setOperationAction(ISD::SUBC, VT, Custom);
363 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000364 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000365
Owen Anderson825b72b2009-08-11 20:47:22 +0000366 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
367 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
368 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
369 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000370 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
372 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
373 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
374 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
375 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
376 setOperationAction(ISD::FREM , MVT::f32 , Expand);
377 setOperationAction(ISD::FREM , MVT::f64 , Expand);
378 setOperationAction(ISD::FREM , MVT::f80 , Expand);
379 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000380
Owen Anderson825b72b2009-08-11 20:47:22 +0000381 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
382 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000383 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
384 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000385 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
386 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000387 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
389 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000390 }
391
Benjamin Kramer1292c222010-12-04 20:32:23 +0000392 if (Subtarget->hasPOPCNT()) {
393 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
394 } else {
395 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
396 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
397 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
398 if (Subtarget->is64Bit())
399 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
400 }
401
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
403 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000404
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000405 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000406 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000407 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000408 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000409 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
411 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
412 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
413 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
414 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000415 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
417 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
418 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
419 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000420 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000421 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000422 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000423 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000425
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000426 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000427 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
428 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
429 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
430 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000431 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
433 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000434 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000435 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
437 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
438 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
439 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000440 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000441 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000442 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000443 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
444 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
445 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000446 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000447 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
448 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
449 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000450 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000451
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000452 if (Subtarget->hasXMM())
Owen Anderson825b72b2009-08-11 20:47:22 +0000453 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000454
Eric Christopher9a9d2752010-07-22 02:48:34 +0000455 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000456 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000457
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000458 // On X86 and X86-64, atomic operations are lowered to locked instructions.
459 // Locked instructions, in turn, have implicit fence semantics (all memory
460 // operations are flushed before issuing the locked instruction, and they
461 // are not buffered), so we can fold away the common pattern of
462 // fence-atomic-fence.
463 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000464
Mon P Wang63307c32008-05-05 19:05:59 +0000465 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000466 for (unsigned i = 0, e = 4; i != e; ++i) {
467 MVT VT = IntVTs[i];
468 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
469 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000470 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000471 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000472
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000473 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000474 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
476 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
477 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
478 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
479 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
480 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
481 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000482 }
483
Eli Friedman43f51ae2011-08-26 21:21:21 +0000484 if (Subtarget->hasCmpxchg16b()) {
485 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
486 }
487
Evan Cheng3c992d22006-03-07 02:02:57 +0000488 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000489 if (!Subtarget->isTargetDarwin() &&
490 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000491 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000492 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000493 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000494
Owen Anderson825b72b2009-08-11 20:47:22 +0000495 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
496 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
497 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
498 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000499 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000500 setExceptionPointerRegister(X86::RAX);
501 setExceptionSelectorRegister(X86::RDX);
502 } else {
503 setExceptionPointerRegister(X86::EAX);
504 setExceptionSelectorRegister(X86::EDX);
505 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000506 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
507 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000508
Duncan Sands4a544a72011-09-06 13:37:06 +0000509 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
510 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000511
Owen Anderson825b72b2009-08-11 20:47:22 +0000512 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000513
Nate Begemanacc398c2006-01-25 18:21:52 +0000514 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000515 setOperationAction(ISD::VASTART , MVT::Other, Custom);
516 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000517 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000518 setOperationAction(ISD::VAARG , MVT::Other, Custom);
519 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000520 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000521 setOperationAction(ISD::VAARG , MVT::Other, Expand);
522 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000523 }
Evan Chengae642192007-03-02 23:16:35 +0000524
Owen Anderson825b72b2009-08-11 20:47:22 +0000525 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
526 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000527
528 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
529 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
530 MVT::i64 : MVT::i32, Custom);
531 else if (EnableSegmentedStacks)
532 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
533 MVT::i64 : MVT::i32, Custom);
534 else
535 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
536 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000537
Evan Chengc7ce29b2009-02-13 22:36:38 +0000538 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000539 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000540 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000541 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
542 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000543
Evan Cheng223547a2006-01-31 22:28:30 +0000544 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000545 setOperationAction(ISD::FABS , MVT::f64, Custom);
546 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000547
548 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000549 setOperationAction(ISD::FNEG , MVT::f64, Custom);
550 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000551
Evan Cheng68c47cb2007-01-05 07:55:56 +0000552 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000553 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
554 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000555
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000556 // Lower this to FGETSIGNx86 plus an AND.
557 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
558 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
559
Evan Chengd25e9e82006-02-02 00:28:23 +0000560 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000561 setOperationAction(ISD::FSIN , MVT::f64, Expand);
562 setOperationAction(ISD::FCOS , MVT::f64, Expand);
563 setOperationAction(ISD::FSIN , MVT::f32, Expand);
564 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000565
Chris Lattnera54aa942006-01-29 06:26:08 +0000566 // Expand FP immediates into loads from the stack, except for the special
567 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000568 addLegalFPImmediate(APFloat(+0.0)); // xorpd
569 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000570 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000571 // Use SSE for f32, x87 for f64.
572 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000573 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
574 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000575
576 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000577 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000578
579 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000580 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000581
Owen Anderson825b72b2009-08-11 20:47:22 +0000582 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000583
584 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000585 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
586 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000587
588 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000589 setOperationAction(ISD::FSIN , MVT::f32, Expand);
590 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000591
Nate Begemane1795842008-02-14 08:57:00 +0000592 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000593 addLegalFPImmediate(APFloat(+0.0f)); // xorps
594 addLegalFPImmediate(APFloat(+0.0)); // FLD0
595 addLegalFPImmediate(APFloat(+1.0)); // FLD1
596 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
597 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
598
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000599 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000600 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
601 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000602 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000603 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000604 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000605 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000606 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
607 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000608
Owen Anderson825b72b2009-08-11 20:47:22 +0000609 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
610 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
611 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
612 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000613
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000614 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000615 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
616 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000617 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000618 addLegalFPImmediate(APFloat(+0.0)); // FLD0
619 addLegalFPImmediate(APFloat(+1.0)); // FLD1
620 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
621 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000622 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
623 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
624 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
625 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000626 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000627
Cameron Zwarich33390842011-07-08 21:39:21 +0000628 // We don't support FMA.
629 setOperationAction(ISD::FMA, MVT::f64, Expand);
630 setOperationAction(ISD::FMA, MVT::f32, Expand);
631
Dale Johannesen59a58732007-08-05 18:49:15 +0000632 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000633 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000634 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
635 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
636 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000637 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000638 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000639 addLegalFPImmediate(TmpFlt); // FLD0
640 TmpFlt.changeSign();
641 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000642
643 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000644 APFloat TmpFlt2(+1.0);
645 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
646 &ignored);
647 addLegalFPImmediate(TmpFlt2); // FLD1
648 TmpFlt2.changeSign();
649 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
650 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000651
Evan Chengc7ce29b2009-02-13 22:36:38 +0000652 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000653 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
654 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000655 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000656
657 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000658 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000659
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000660 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000661 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
662 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
663 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000664
Owen Anderson825b72b2009-08-11 20:47:22 +0000665 setOperationAction(ISD::FLOG, MVT::f80, Expand);
666 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
667 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
668 setOperationAction(ISD::FEXP, MVT::f80, Expand);
669 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000670
Mon P Wangf007a8b2008-11-06 05:31:54 +0000671 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000672 // (for widening) or expand (for scalarization). Then we will selectively
673 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000674 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
675 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
676 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
677 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
678 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
679 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
680 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
681 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
682 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
683 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
684 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
685 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
686 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
687 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
688 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
689 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
690 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000691 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000692 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
693 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000694 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
695 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
696 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
697 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
698 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
699 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
700 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
701 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
702 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
703 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
704 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
705 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
706 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
707 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
708 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
709 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
710 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
711 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000715 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000716 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
724 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000725 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000726 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
727 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
728 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
730 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
731 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
732 setTruncStoreAction((MVT::SimpleValueType)VT,
733 (MVT::SimpleValueType)InnerVT, Expand);
734 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
735 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
736 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000737 }
738
Evan Chengc7ce29b2009-02-13 22:36:38 +0000739 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
740 // with -msoft-float, disable use of MMX as well.
Chris Lattner2a786eb2010-12-19 20:19:20 +0000741 if (!UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000742 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000743 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000744 }
745
Dale Johannesen0488fb62010-09-30 23:57:10 +0000746 // MMX-sized vectors (other than x86mmx) are expected to be expanded
747 // into smaller operations.
748 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
749 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
750 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
751 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
752 setOperationAction(ISD::AND, MVT::v8i8, Expand);
753 setOperationAction(ISD::AND, MVT::v4i16, Expand);
754 setOperationAction(ISD::AND, MVT::v2i32, Expand);
755 setOperationAction(ISD::AND, MVT::v1i64, Expand);
756 setOperationAction(ISD::OR, MVT::v8i8, Expand);
757 setOperationAction(ISD::OR, MVT::v4i16, Expand);
758 setOperationAction(ISD::OR, MVT::v2i32, Expand);
759 setOperationAction(ISD::OR, MVT::v1i64, Expand);
760 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
761 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
762 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
763 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
764 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
765 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
766 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
767 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
768 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
769 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
770 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
771 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
772 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000773 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
774 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
775 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
776 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000777
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000778 if (!UseSoftFloat && Subtarget->hasXMM()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000779 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000780
Owen Anderson825b72b2009-08-11 20:47:22 +0000781 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
782 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
783 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
784 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
785 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
786 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
787 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
788 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
789 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
790 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
791 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000792 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000793 }
794
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000795 if (!UseSoftFloat && Subtarget->hasXMMInt()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000796 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000797
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000798 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
799 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000800 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
801 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
802 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
803 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000804
Owen Anderson825b72b2009-08-11 20:47:22 +0000805 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
806 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
807 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
808 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
809 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
810 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
811 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
812 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
813 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
814 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
815 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
816 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
817 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
818 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
819 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
820 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000821
Duncan Sands28b77e92011-09-06 19:07:46 +0000822 setOperationAction(ISD::SETCC, MVT::v2f64, Custom);
823 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
824 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
825 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000826
Owen Anderson825b72b2009-08-11 20:47:22 +0000827 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
828 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
829 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
830 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
831 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000832
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000833 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
834 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
835 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
836 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
837 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
838
Evan Cheng2c3ae372006-04-12 21:21:57 +0000839 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000840 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
841 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000842 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000843 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000844 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000845 // Do not attempt to custom lower non-128-bit vectors
846 if (!VT.is128BitVector())
847 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000848 setOperationAction(ISD::BUILD_VECTOR,
849 VT.getSimpleVT().SimpleTy, Custom);
850 setOperationAction(ISD::VECTOR_SHUFFLE,
851 VT.getSimpleVT().SimpleTy, Custom);
852 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
853 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000854 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000855
Owen Anderson825b72b2009-08-11 20:47:22 +0000856 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
857 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
858 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
859 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
860 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
861 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000862
Nate Begemancdd1eec2008-02-12 22:51:28 +0000863 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000864 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
865 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000866 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000867
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000868 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000869 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
870 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000871 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000872
873 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000874 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000875 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000876
Owen Andersond6662ad2009-08-10 20:46:15 +0000877 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000878 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000879 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000880 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000881 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000882 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000883 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000884 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000885 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000886 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000887 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000888
Owen Anderson825b72b2009-08-11 20:47:22 +0000889 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000890
Evan Cheng2c3ae372006-04-12 21:21:57 +0000891 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000892 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
893 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
894 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
895 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000896
Owen Anderson825b72b2009-08-11 20:47:22 +0000897 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
898 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000899 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000900
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000901 if (Subtarget->hasSSE41() || Subtarget->hasAVX()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000902 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
903 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
904 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
905 setOperationAction(ISD::FRINT, MVT::f32, Legal);
906 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
907 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
908 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
909 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
910 setOperationAction(ISD::FRINT, MVT::f64, Legal);
911 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
912
Nate Begeman14d12ca2008-02-11 04:19:36 +0000913 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000914 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000915
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000916 // Can turn SHL into an integer multiply.
917 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
Nate Begeman51409212010-07-28 00:21:48 +0000918 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000919
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000920 setOperationAction(ISD::VSELECT, MVT::v2f64, Custom);
921 setOperationAction(ISD::VSELECT, MVT::v2i64, Custom);
922 setOperationAction(ISD::VSELECT, MVT::v16i8, Custom);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000923 setOperationAction(ISD::VSELECT, MVT::v4i32, Custom);
924 setOperationAction(ISD::VSELECT, MVT::v4f32, Custom);
925
Nate Begeman14d12ca2008-02-11 04:19:36 +0000926 // i8 and i16 vectors are custom , because the source register and source
927 // source memory operand types are not the same width. f32 vectors are
928 // custom since the immediate controlling the insert encodes additional
929 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000930 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
931 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
932 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
933 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000934
Owen Anderson825b72b2009-08-11 20:47:22 +0000935 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
936 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
937 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
938 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000939
940 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000941 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
942 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000943 }
944 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000945
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000946 if (Subtarget->hasSSE2() || Subtarget->hasAVX()) {
Nadav Rotem43012222011-05-11 08:12:09 +0000947 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
948 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
949 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000950 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000951
952 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
953 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
954 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
955
956 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
957 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
958 }
959
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000960 if (Subtarget->hasSSE42() || Subtarget->hasAVX())
Duncan Sands28b77e92011-09-06 19:07:46 +0000961 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000962
David Greene9b9838d2009-06-29 16:47:10 +0000963 if (!UseSoftFloat && Subtarget->hasAVX()) {
Bruno Cardoso Lopesdbd4fe22011-07-21 02:24:08 +0000964 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
965 addRegisterClass(MVT::v16i16, X86::VR256RegisterClass);
966 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
967 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
968 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
969 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000970
Owen Anderson825b72b2009-08-11 20:47:22 +0000971 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000972 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
973 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +0000974
Owen Anderson825b72b2009-08-11 20:47:22 +0000975 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
976 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
977 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
978 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
979 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
980 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000981
Owen Anderson825b72b2009-08-11 20:47:22 +0000982 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
983 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
984 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
985 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
986 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
987 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000988
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +0000989 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
990 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +0000991 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +0000992
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +0000993 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
994 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
995 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
996 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
997 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
998 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
999
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001000 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1001 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1002 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1003 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1004
1005 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1006 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1007 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1008 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1009
1010 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
1011 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
1012
Duncan Sands28b77e92011-09-06 19:07:46 +00001013 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1014 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1015 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1016 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001017
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001018 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1019 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1020 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1021
Nadav Rotem8ffad562011-09-09 20:29:17 +00001022 setOperationAction(ISD::VSELECT, MVT::v4f64, Custom);
1023 setOperationAction(ISD::VSELECT, MVT::v4i64, Custom);
1024 setOperationAction(ISD::VSELECT, MVT::v8i32, Custom);
1025 setOperationAction(ISD::VSELECT, MVT::v8f32, Custom);
1026
Craig Topper13894fa2011-08-24 06:14:18 +00001027 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1028 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1029 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1030 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1031
1032 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1033 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1034 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1035 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1036
1037 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1038 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1039 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1040 // Don't lower v32i8 because there is no 128-bit byte mul
1041
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001042 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +00001043 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001044 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1045 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1046 EVT VT = SVT;
1047
1048 // Extract subvector is special because the value type
1049 // (result) is 128-bit but the source is 256-bit wide.
1050 if (VT.is128BitVector())
1051 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1052
1053 // Do not attempt to custom lower other non-256-bit vectors
1054 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001055 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001056
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001057 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1058 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1059 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1060 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001061 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001062 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001063 }
1064
David Greene54d8eba2011-01-27 22:38:56 +00001065 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001066 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1067 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1068 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001069
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001070 // Do not attempt to promote non-256-bit vectors
1071 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001072 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001073
1074 setOperationAction(ISD::AND, SVT, Promote);
1075 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1076 setOperationAction(ISD::OR, SVT, Promote);
1077 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1078 setOperationAction(ISD::XOR, SVT, Promote);
1079 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1080 setOperationAction(ISD::LOAD, SVT, Promote);
1081 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1082 setOperationAction(ISD::SELECT, SVT, Promote);
1083 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001084 }
David Greene9b9838d2009-06-29 16:47:10 +00001085 }
1086
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001087 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1088 // of this type with custom code.
1089 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1090 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
1091 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT, Custom);
1092 }
1093
Evan Cheng6be2c582006-04-05 23:38:46 +00001094 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001095 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001096
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001097
Eli Friedman962f5492010-06-02 19:35:46 +00001098 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1099 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001100 //
Eli Friedman962f5492010-06-02 19:35:46 +00001101 // FIXME: We really should do custom legalization for addition and
1102 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1103 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001104 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1105 // Add/Sub/Mul with overflow operations are custom lowered.
1106 MVT VT = IntVTs[i];
1107 setOperationAction(ISD::SADDO, VT, Custom);
1108 setOperationAction(ISD::UADDO, VT, Custom);
1109 setOperationAction(ISD::SSUBO, VT, Custom);
1110 setOperationAction(ISD::USUBO, VT, Custom);
1111 setOperationAction(ISD::SMULO, VT, Custom);
1112 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001113 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001114
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001115 // There are no 8-bit 3-address imul/mul instructions
1116 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1117 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001118
Evan Chengd54f2d52009-03-31 19:38:51 +00001119 if (!Subtarget->is64Bit()) {
1120 // These libcalls are not available in 32-bit.
1121 setLibcallName(RTLIB::SHL_I128, 0);
1122 setLibcallName(RTLIB::SRL_I128, 0);
1123 setLibcallName(RTLIB::SRA_I128, 0);
1124 }
1125
Evan Cheng206ee9d2006-07-07 08:33:52 +00001126 // We have target-specific dag combine patterns for the following nodes:
1127 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001128 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001129 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +00001130 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001131 setTargetDAGCombine(ISD::SHL);
1132 setTargetDAGCombine(ISD::SRA);
1133 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001134 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001135 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001136 setTargetDAGCombine(ISD::ADD);
1137 setTargetDAGCombine(ISD::SUB);
Chris Lattner149a4e52008-02-22 02:09:43 +00001138 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001139 setTargetDAGCombine(ISD::ZERO_EXTEND);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001140 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001141 if (Subtarget->is64Bit())
1142 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001143
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001144 computeRegisterProperties();
1145
Evan Cheng05219282011-01-06 06:52:41 +00001146 // On Darwin, -Os means optimize for size without hurting performance,
1147 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001148 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001149 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001150 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001151 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1152 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1153 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Evan Chengfb8075d2008-02-28 00:43:03 +00001154 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001155 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001156
1157 setPrefFunctionAlignment(4);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001158}
1159
Scott Michel5b8f82e2008-03-10 15:42:14 +00001160
Duncan Sands28b77e92011-09-06 19:07:46 +00001161EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1162 if (!VT.isVector()) return MVT::i8;
1163 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001164}
1165
1166
Evan Cheng29286502008-01-23 23:17:41 +00001167/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1168/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001169static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001170 if (MaxAlign == 16)
1171 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001172 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001173 if (VTy->getBitWidth() == 128)
1174 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001175 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001176 unsigned EltAlign = 0;
1177 getMaxByValAlign(ATy->getElementType(), EltAlign);
1178 if (EltAlign > MaxAlign)
1179 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001180 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001181 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1182 unsigned EltAlign = 0;
1183 getMaxByValAlign(STy->getElementType(i), EltAlign);
1184 if (EltAlign > MaxAlign)
1185 MaxAlign = EltAlign;
1186 if (MaxAlign == 16)
1187 break;
1188 }
1189 }
1190 return;
1191}
1192
1193/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1194/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001195/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1196/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001197unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001198 if (Subtarget->is64Bit()) {
1199 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001200 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001201 if (TyAlign > 8)
1202 return TyAlign;
1203 return 8;
1204 }
1205
Evan Cheng29286502008-01-23 23:17:41 +00001206 unsigned Align = 4;
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001207 if (Subtarget->hasXMM())
Dale Johannesen0c191872008-02-08 19:48:20 +00001208 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001209 return Align;
1210}
Chris Lattner2b02a442007-02-25 08:29:00 +00001211
Evan Chengf0df0312008-05-15 08:39:06 +00001212/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001213/// and store operations as a result of memset, memcpy, and memmove
1214/// lowering. If DstAlign is zero that means it's safe to destination
1215/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1216/// means there isn't a need to check it against alignment requirement,
1217/// probably because the source does not need to be loaded. If
1218/// 'NonScalarIntSafe' is true, that means it's safe to return a
1219/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1220/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1221/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001222/// It returns EVT::Other if the type should be determined using generic
1223/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001224EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001225X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1226 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001227 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001228 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001229 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001230 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1231 // linux. This is because the stack realignment code can't handle certain
1232 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001233 const Function *F = MF.getFunction();
Evan Chenga5e13622011-01-07 19:35:30 +00001234 if (NonScalarIntSafe &&
1235 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001236 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001237 (Subtarget->isUnalignedMemAccessFast() ||
1238 ((DstAlign == 0 || DstAlign >= 16) &&
1239 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001240 Subtarget->getStackAlignment() >= 16) {
1241 if (Subtarget->hasSSE2())
1242 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001243 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001244 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001245 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001246 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001247 Subtarget->getStackAlignment() >= 8 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001248 Subtarget->hasXMMInt()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001249 // Do not use f64 to lower memcpy if source is string constant. It's
1250 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001251 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001252 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001253 }
Evan Chengf0df0312008-05-15 08:39:06 +00001254 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001255 return MVT::i64;
1256 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001257}
1258
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001259/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1260/// current function. The returned value is a member of the
1261/// MachineJumpTableInfo::JTEntryKind enum.
1262unsigned X86TargetLowering::getJumpTableEncoding() const {
1263 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1264 // symbol.
1265 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1266 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001267 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001268
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001269 // Otherwise, use the normal jump table encoding heuristics.
1270 return TargetLowering::getJumpTableEncoding();
1271}
1272
Chris Lattnerc64daab2010-01-26 05:02:42 +00001273const MCExpr *
1274X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1275 const MachineBasicBlock *MBB,
1276 unsigned uid,MCContext &Ctx) const{
1277 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1278 Subtarget->isPICStyleGOT());
1279 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1280 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001281 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1282 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001283}
1284
Evan Chengcc415862007-11-09 01:32:10 +00001285/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1286/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001287SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001288 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001289 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001290 // This doesn't have DebugLoc associated with it, but is not really the
1291 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001292 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001293 return Table;
1294}
1295
Chris Lattner589c6f62010-01-26 06:28:43 +00001296/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1297/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1298/// MCExpr.
1299const MCExpr *X86TargetLowering::
1300getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1301 MCContext &Ctx) const {
1302 // X86-64 uses RIP relative addressing based on the jump table label.
1303 if (Subtarget->isPICStyleRIPRel())
1304 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1305
1306 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001307 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001308}
1309
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001310// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001311std::pair<const TargetRegisterClass*, uint8_t>
1312X86TargetLowering::findRepresentativeClass(EVT VT) const{
1313 const TargetRegisterClass *RRC = 0;
1314 uint8_t Cost = 1;
1315 switch (VT.getSimpleVT().SimpleTy) {
1316 default:
1317 return TargetLowering::findRepresentativeClass(VT);
1318 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1319 RRC = (Subtarget->is64Bit()
1320 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1321 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001322 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001323 RRC = X86::VR64RegisterClass;
1324 break;
1325 case MVT::f32: case MVT::f64:
1326 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1327 case MVT::v4f32: case MVT::v2f64:
1328 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1329 case MVT::v4f64:
1330 RRC = X86::VR128RegisterClass;
1331 break;
1332 }
1333 return std::make_pair(RRC, Cost);
1334}
1335
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001336bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1337 unsigned &Offset) const {
1338 if (!Subtarget->isTargetLinux())
1339 return false;
1340
1341 if (Subtarget->is64Bit()) {
1342 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1343 Offset = 0x28;
1344 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1345 AddressSpace = 256;
1346 else
1347 AddressSpace = 257;
1348 } else {
1349 // %gs:0x14 on i386
1350 Offset = 0x14;
1351 AddressSpace = 256;
1352 }
1353 return true;
1354}
1355
1356
Chris Lattner2b02a442007-02-25 08:29:00 +00001357//===----------------------------------------------------------------------===//
1358// Return Value Calling Convention Implementation
1359//===----------------------------------------------------------------------===//
1360
Chris Lattner59ed56b2007-02-28 04:55:35 +00001361#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001362
Michael J. Spencerec38de22010-10-10 22:04:20 +00001363bool
Eric Christopher471e4222011-06-08 23:55:35 +00001364X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1365 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001366 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001367 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001368 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001369 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001370 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001371 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001372}
1373
Dan Gohman98ca4f22009-08-05 01:29:28 +00001374SDValue
1375X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001376 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001377 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001378 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001379 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001380 MachineFunction &MF = DAG.getMachineFunction();
1381 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001382
Chris Lattner9774c912007-02-27 05:28:59 +00001383 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001384 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001385 RVLocs, *DAG.getContext());
1386 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001387
Evan Chengdcea1632010-02-04 02:40:39 +00001388 // Add the regs to the liveout set for the function.
1389 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1390 for (unsigned i = 0; i != RVLocs.size(); ++i)
1391 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1392 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001393
Dan Gohman475871a2008-07-27 21:46:04 +00001394 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001395
Dan Gohman475871a2008-07-27 21:46:04 +00001396 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001397 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1398 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001399 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1400 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001401
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001402 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001403 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1404 CCValAssign &VA = RVLocs[i];
1405 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001406 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001407 EVT ValVT = ValToCopy.getValueType();
1408
Dale Johannesenc4510512010-09-24 19:05:48 +00001409 // If this is x86-64, and we disabled SSE, we can't return FP values,
1410 // or SSE or MMX vectors.
1411 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1412 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001413 (Subtarget->is64Bit() && !Subtarget->hasXMM())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001414 report_fatal_error("SSE register return with SSE disabled");
1415 }
1416 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1417 // llvm-gcc has never done it right and no one has noticed, so this
1418 // should be OK for now.
1419 if (ValVT == MVT::f64 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001420 (Subtarget->is64Bit() && !Subtarget->hasXMMInt()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001421 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001422
Chris Lattner447ff682008-03-11 03:23:40 +00001423 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1424 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001425 if (VA.getLocReg() == X86::ST0 ||
1426 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001427 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1428 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001429 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001430 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001431 RetOps.push_back(ValToCopy);
1432 // Don't emit a copytoreg.
1433 continue;
1434 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001435
Evan Cheng242b38b2009-02-23 09:03:22 +00001436 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1437 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001438 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001439 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001440 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001441 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001442 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1443 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001444 // If we don't have SSE2 available, convert to v4f32 so the generated
1445 // register is legal.
1446 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001447 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001448 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001449 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001450 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001451
Dale Johannesendd64c412009-02-04 00:33:20 +00001452 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001453 Flag = Chain.getValue(1);
1454 }
Dan Gohman61a92132008-04-21 23:59:07 +00001455
1456 // The x86-64 ABI for returning structs by value requires that we copy
1457 // the sret argument into %rax for the return. We saved the argument into
1458 // a virtual register in the entry block, so now we copy the value out
1459 // and into %rax.
1460 if (Subtarget->is64Bit() &&
1461 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1462 MachineFunction &MF = DAG.getMachineFunction();
1463 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1464 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001465 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001466 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001467 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001468
Dale Johannesendd64c412009-02-04 00:33:20 +00001469 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001470 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001471
1472 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001473 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001474 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001475
Chris Lattner447ff682008-03-11 03:23:40 +00001476 RetOps[0] = Chain; // Update chain.
1477
1478 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001479 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001480 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001481
1482 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001483 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001484}
1485
Evan Cheng3d2125c2010-11-30 23:55:39 +00001486bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1487 if (N->getNumValues() != 1)
1488 return false;
1489 if (!N->hasNUsesOfValue(1, 0))
1490 return false;
1491
1492 SDNode *Copy = *N->use_begin();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001493 if (Copy->getOpcode() != ISD::CopyToReg &&
1494 Copy->getOpcode() != ISD::FP_EXTEND)
Evan Cheng3d2125c2010-11-30 23:55:39 +00001495 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001496
1497 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001498 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001499 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001500 if (UI->getOpcode() != X86ISD::RET_FLAG)
1501 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001502 HasRet = true;
1503 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001504
Evan Cheng1bf891a2010-12-01 22:59:46 +00001505 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001506}
1507
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001508EVT
1509X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001510 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001511 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001512 // TODO: Is this also valid on 32-bit?
1513 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001514 ReturnMVT = MVT::i8;
1515 else
1516 ReturnMVT = MVT::i32;
1517
1518 EVT MinVT = getRegisterType(Context, ReturnMVT);
1519 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001520}
1521
Dan Gohman98ca4f22009-08-05 01:29:28 +00001522/// LowerCallResult - Lower the result values of a call into the
1523/// appropriate copies out of appropriate physical registers.
1524///
1525SDValue
1526X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001527 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001528 const SmallVectorImpl<ISD::InputArg> &Ins,
1529 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001530 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001531
Chris Lattnere32bbf62007-02-28 07:09:55 +00001532 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001533 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001534 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001535 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1536 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001537 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001538
Chris Lattner3085e152007-02-25 08:59:22 +00001539 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001540 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001541 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001542 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001543
Torok Edwin3f142c32009-02-01 18:15:56 +00001544 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001545 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001546 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasXMM())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001547 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001548 }
1549
Evan Cheng79fb3b42009-02-20 20:43:02 +00001550 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001551
1552 // If this is a call to a function that returns an fp value on the floating
1553 // point stack, we must guarantee the the value is popped from the stack, so
1554 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001555 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001556 // instead.
1557 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1558 // If we prefer to use the value in xmm registers, copy it out as f80 and
1559 // use a truncate to move it from fp stack reg to xmm reg.
1560 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001561 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001562 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1563 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001564 Val = Chain.getValue(0);
1565
1566 // Round the f80 to the right size, which also moves it to the appropriate
1567 // xmm register.
1568 if (CopyVT != VA.getValVT())
1569 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1570 // This truncation won't change the value.
1571 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001572 } else {
1573 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1574 CopyVT, InFlag).getValue(1);
1575 Val = Chain.getValue(0);
1576 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001577 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001578 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001579 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001580
Dan Gohman98ca4f22009-08-05 01:29:28 +00001581 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001582}
1583
1584
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001585//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001586// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001587//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001588// StdCall calling convention seems to be standard for many Windows' API
1589// routines and around. It differs from C calling convention just a little:
1590// callee should clean up the stack, not caller. Symbols should be also
1591// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001592// For info on fast calling convention see Fast Calling Convention (tail call)
1593// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001594
Dan Gohman98ca4f22009-08-05 01:29:28 +00001595/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001596/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001597static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1598 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001599 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001600
Dan Gohman98ca4f22009-08-05 01:29:28 +00001601 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001602}
1603
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001604/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001605/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001606static bool
1607ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1608 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001609 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001610
Dan Gohman98ca4f22009-08-05 01:29:28 +00001611 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001612}
1613
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001614/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1615/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001616/// the specific parameter attribute. The copy will be passed as a byval
1617/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001618static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001619CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001620 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1621 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001622 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001623
Dale Johannesendd64c412009-02-04 00:33:20 +00001624 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001625 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001626 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001627}
1628
Chris Lattner29689432010-03-11 00:22:57 +00001629/// IsTailCallConvention - Return true if the calling convention is one that
1630/// supports tail call optimization.
1631static bool IsTailCallConvention(CallingConv::ID CC) {
1632 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1633}
1634
Evan Cheng485fafc2011-03-21 01:19:09 +00001635bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
1636 if (!CI->isTailCall())
1637 return false;
1638
1639 CallSite CS(CI);
1640 CallingConv::ID CalleeCC = CS.getCallingConv();
1641 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1642 return false;
1643
1644 return true;
1645}
1646
Evan Cheng0c439eb2010-01-27 00:07:07 +00001647/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1648/// a tailcall target by changing its ABI.
1649static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001650 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001651}
1652
Dan Gohman98ca4f22009-08-05 01:29:28 +00001653SDValue
1654X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001655 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001656 const SmallVectorImpl<ISD::InputArg> &Ins,
1657 DebugLoc dl, SelectionDAG &DAG,
1658 const CCValAssign &VA,
1659 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001660 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001661 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001662 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001663 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001664 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001665 EVT ValVT;
1666
1667 // If value is passed by pointer we have address passed instead of the value
1668 // itself.
1669 if (VA.getLocInfo() == CCValAssign::Indirect)
1670 ValVT = VA.getLocVT();
1671 else
1672 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001673
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001674 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001675 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001676 // In case of tail call optimization mark all arguments mutable. Since they
1677 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001678 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001679 unsigned Bytes = Flags.getByValSize();
1680 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1681 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001682 return DAG.getFrameIndex(FI, getPointerTy());
1683 } else {
1684 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001685 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001686 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1687 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001688 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00001689 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001690 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001691}
1692
Dan Gohman475871a2008-07-27 21:46:04 +00001693SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001694X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001695 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001696 bool isVarArg,
1697 const SmallVectorImpl<ISD::InputArg> &Ins,
1698 DebugLoc dl,
1699 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001700 SmallVectorImpl<SDValue> &InVals)
1701 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001702 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001703 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001704
Gordon Henriksen86737662008-01-05 16:56:59 +00001705 const Function* Fn = MF.getFunction();
1706 if (Fn->hasExternalLinkage() &&
1707 Subtarget->isTargetCygMing() &&
1708 Fn->getName() == "main")
1709 FuncInfo->setForceFramePointer(true);
1710
Evan Cheng1bc78042006-04-26 01:20:17 +00001711 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001712 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001713 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001714
Chris Lattner29689432010-03-11 00:22:57 +00001715 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1716 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001717
Chris Lattner638402b2007-02-28 07:00:42 +00001718 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001719 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001720 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001721 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001722
1723 // Allocate shadow area for Win64
1724 if (IsWin64) {
1725 CCInfo.AllocateStack(32, 8);
1726 }
1727
Duncan Sands45907662010-10-31 13:21:44 +00001728 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001729
Chris Lattnerf39f7712007-02-28 05:46:49 +00001730 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001731 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001732 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1733 CCValAssign &VA = ArgLocs[i];
1734 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1735 // places.
1736 assert(VA.getValNo() != LastVal &&
1737 "Don't support value assigned to multiple locs yet");
1738 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001739
Chris Lattnerf39f7712007-02-28 05:46:49 +00001740 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001741 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001742 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001743 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001744 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001745 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001746 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001747 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001748 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001749 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001750 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001751 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1752 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001753 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001754 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001755 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001756 RC = X86::VR64RegisterClass;
1757 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001758 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001759
Devang Patel68e6bee2011-02-21 23:21:26 +00001760 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001761 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001762
Chris Lattnerf39f7712007-02-28 05:46:49 +00001763 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1764 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1765 // right size.
1766 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001767 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001768 DAG.getValueType(VA.getValVT()));
1769 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001770 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001771 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001772 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001773 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001774
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001775 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001776 // Handle MMX values passed in XMM regs.
1777 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001778 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1779 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001780 } else
1781 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001782 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001783 } else {
1784 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001785 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001786 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001787
1788 // If value is passed via pointer - do a load.
1789 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001790 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
1791 MachinePointerInfo(), false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001792
Dan Gohman98ca4f22009-08-05 01:29:28 +00001793 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001794 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001795
Dan Gohman61a92132008-04-21 23:59:07 +00001796 // The x86-64 ABI for returning structs by value requires that we copy
1797 // the sret argument into %rax for the return. Save the argument into
1798 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001799 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001800 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1801 unsigned Reg = FuncInfo->getSRetReturnReg();
1802 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001803 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001804 FuncInfo->setSRetReturnReg(Reg);
1805 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001806 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001807 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001808 }
1809
Chris Lattnerf39f7712007-02-28 05:46:49 +00001810 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001811 // Align stack specially for tail calls.
1812 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001813 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001814
Evan Cheng1bc78042006-04-26 01:20:17 +00001815 // If the function takes variable number of arguments, make a frame index for
1816 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001817 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001818 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1819 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001820 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001821 }
1822 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001823 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1824
1825 // FIXME: We should really autogenerate these arrays
1826 static const unsigned GPR64ArgRegsWin64[] = {
1827 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001828 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001829 static const unsigned GPR64ArgRegs64Bit[] = {
1830 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1831 };
1832 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001833 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1834 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1835 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001836 const unsigned *GPR64ArgRegs;
1837 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001838
1839 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001840 // The XMM registers which might contain var arg parameters are shadowed
1841 // in their paired GPR. So we only need to save the GPR to their home
1842 // slots.
1843 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001844 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001845 } else {
1846 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1847 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001848
1849 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit, TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001850 }
1851 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1852 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001853
Devang Patel578efa92009-06-05 21:57:13 +00001854 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001855 assert(!(NumXMMRegs && !Subtarget->hasXMM()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001856 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001857 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001858 "SSE register cannot be used when SSE is disabled!");
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001859 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasXMM())
Torok Edwin3f142c32009-02-01 18:15:56 +00001860 // Kernel mode asks for SSE to be disabled, so don't push them
1861 // on the stack.
1862 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001863
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001864 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001865 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001866 // Get to the caller-allocated home save location. Add 8 to account
1867 // for the return address.
1868 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001869 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001870 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001871 // Fixup to set vararg frame on shadow area (4 x i64).
1872 if (NumIntRegs < 4)
1873 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001874 } else {
1875 // For X86-64, if there are vararg parameters that are passed via
1876 // registers, then we must store them to their spots on the stack so they
1877 // may be loaded by deferencing the result of va_next.
1878 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1879 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1880 FuncInfo->setRegSaveFrameIndex(
1881 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001882 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001883 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001884
Gordon Henriksen86737662008-01-05 16:56:59 +00001885 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001886 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001887 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1888 getPointerTy());
1889 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001890 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001891 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1892 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001893 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001894 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001895 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001896 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001897 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001898 MachinePointerInfo::getFixedStack(
1899 FuncInfo->getRegSaveFrameIndex(), Offset),
1900 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001901 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001902 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001903 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001904
Dan Gohmanface41a2009-08-16 21:24:25 +00001905 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1906 // Now store the XMM (fp + vector) parameter registers.
1907 SmallVector<SDValue, 11> SaveXMMOps;
1908 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001909
Devang Patel68e6bee2011-02-21 23:21:26 +00001910 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00001911 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1912 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001913
Dan Gohman1e93df62010-04-17 14:41:14 +00001914 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1915 FuncInfo->getRegSaveFrameIndex()));
1916 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1917 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001918
Dan Gohmanface41a2009-08-16 21:24:25 +00001919 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001920 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001921 X86::VR128RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00001922 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1923 SaveXMMOps.push_back(Val);
1924 }
1925 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1926 MVT::Other,
1927 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001928 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001929
1930 if (!MemOps.empty())
1931 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1932 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001933 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001934 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001935
Gordon Henriksen86737662008-01-05 16:56:59 +00001936 // Some CCs need callee pop.
Evan Chengef41ff62011-06-23 17:54:54 +00001937 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg, GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001938 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001939 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001940 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001941 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001942 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001943 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001944 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001945
Gordon Henriksen86737662008-01-05 16:56:59 +00001946 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001947 // RegSaveFrameIndex is X86-64 only.
1948 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001949 if (CallConv == CallingConv::X86_FastCall ||
1950 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001951 // fastcc functions can't have varargs.
1952 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001953 }
Evan Cheng25caf632006-05-23 21:06:34 +00001954
Rafael Espindola76927d752011-08-30 19:39:58 +00001955 FuncInfo->setArgumentStackSize(StackSize);
1956
Dan Gohman98ca4f22009-08-05 01:29:28 +00001957 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001958}
1959
Dan Gohman475871a2008-07-27 21:46:04 +00001960SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001961X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1962 SDValue StackPtr, SDValue Arg,
1963 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001964 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001965 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001966 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001967 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001968 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001969 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00001970 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001971
1972 return DAG.getStore(Chain, dl, Arg, PtrOff,
1973 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00001974 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001975}
1976
Bill Wendling64e87322009-01-16 19:25:27 +00001977/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001978/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001979SDValue
1980X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001981 SDValue &OutRetAddr, SDValue Chain,
1982 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001983 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001984 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001985 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001986 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001987
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001988 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00001989 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
1990 false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001991 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001992}
1993
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001994/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001995/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001996static SDValue
1997EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001998 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001999 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002000 // Store the return address to the appropriate stack slot.
2001 if (!FPDiff) return Chain;
2002 // Calculate the new stack slot for the return address.
2003 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002004 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002005 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002006 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002007 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002008 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002009 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002010 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002011 return Chain;
2012}
2013
Dan Gohman98ca4f22009-08-05 01:29:28 +00002014SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002015X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002016 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002017 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002018 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002019 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002020 const SmallVectorImpl<ISD::InputArg> &Ins,
2021 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002022 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002023 MachineFunction &MF = DAG.getMachineFunction();
2024 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002025 bool IsWin64 = Subtarget->isTargetWin64();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002026 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002027 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002028
Evan Cheng5f941932010-02-05 02:21:12 +00002029 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002030 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002031 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2032 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002033 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002034
2035 // Sibcalls are automatically detected tailcalls which do not require
2036 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00002037 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002038 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002039
2040 if (isTailCall)
2041 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002042 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002043
Chris Lattner29689432010-03-11 00:22:57 +00002044 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2045 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002046
Chris Lattner638402b2007-02-28 07:00:42 +00002047 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002048 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002049 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002050 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002051
2052 // Allocate shadow area for Win64
2053 if (IsWin64) {
2054 CCInfo.AllocateStack(32, 8);
2055 }
2056
Duncan Sands45907662010-10-31 13:21:44 +00002057 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002058
Chris Lattner423c5f42007-02-28 05:31:48 +00002059 // Get a count of how many bytes are to be pushed on the stack.
2060 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002061 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002062 // This is a sibcall. The memory operands are available in caller's
2063 // own caller's stack.
2064 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00002065 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002066 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002067
Gordon Henriksen86737662008-01-05 16:56:59 +00002068 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002069 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002070 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002071 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002072 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2073 FPDiff = NumBytesCallerPushed - NumBytes;
2074
2075 // Set the delta of movement of the returnaddr stackslot.
2076 // But only set if delta is greater than previous delta.
2077 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2078 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2079 }
2080
Evan Chengf22f9b32010-02-06 03:28:46 +00002081 if (!IsSibcall)
2082 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002083
Dan Gohman475871a2008-07-27 21:46:04 +00002084 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002085 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002086 if (isTailCall && FPDiff)
2087 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2088 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002089
Dan Gohman475871a2008-07-27 21:46:04 +00002090 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2091 SmallVector<SDValue, 8> MemOpChains;
2092 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002093
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002094 // Walk the register/memloc assignments, inserting copies/loads. In the case
2095 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002096 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2097 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002098 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002099 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002100 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002101 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002102
Chris Lattner423c5f42007-02-28 05:31:48 +00002103 // Promote the value if needed.
2104 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002105 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002106 case CCValAssign::Full: break;
2107 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002108 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002109 break;
2110 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002111 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002112 break;
2113 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002114 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2115 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002116 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002117 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2118 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002119 } else
2120 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2121 break;
2122 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002123 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002124 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002125 case CCValAssign::Indirect: {
2126 // Store the argument.
2127 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002128 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002129 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002130 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002131 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002132 Arg = SpillSlot;
2133 break;
2134 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002135 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002136
Chris Lattner423c5f42007-02-28 05:31:48 +00002137 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002138 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2139 if (isVarArg && IsWin64) {
2140 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2141 // shadow reg if callee is a varargs function.
2142 unsigned ShadowReg = 0;
2143 switch (VA.getLocReg()) {
2144 case X86::XMM0: ShadowReg = X86::RCX; break;
2145 case X86::XMM1: ShadowReg = X86::RDX; break;
2146 case X86::XMM2: ShadowReg = X86::R8; break;
2147 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002148 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002149 if (ShadowReg)
2150 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002151 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002152 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002153 assert(VA.isMemLoc());
2154 if (StackPtr.getNode() == 0)
2155 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2156 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2157 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002158 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002159 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002160
Evan Cheng32fe1032006-05-25 00:59:30 +00002161 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002162 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002163 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002164
Evan Cheng347d5f72006-04-28 21:29:37 +00002165 // Build a sequence of copy-to-reg nodes chained together with token chain
2166 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002167 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002168 // Tail call byval lowering might overwrite argument registers so in case of
2169 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002170 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002171 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002172 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002173 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002174 InFlag = Chain.getValue(1);
2175 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002176
Chris Lattner88e1fd52009-07-09 04:24:46 +00002177 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002178 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2179 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002180 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002181 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2182 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002183 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002184 InFlag);
2185 InFlag = Chain.getValue(1);
2186 } else {
2187 // If we are tail calling and generating PIC/GOT style code load the
2188 // address of the callee into ECX. The value in ecx is used as target of
2189 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2190 // for tail calls on PIC/GOT architectures. Normally we would just put the
2191 // address of GOT into ebx and then call target@PLT. But for tail calls
2192 // ebx would be restored (since ebx is callee saved) before jumping to the
2193 // target@PLT.
2194
2195 // Note: The actual moving to ECX is done further down.
2196 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2197 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2198 !G->getGlobal()->hasProtectedVisibility())
2199 Callee = LowerGlobalAddress(Callee, DAG);
2200 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002201 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002202 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002203 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002204
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002205 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002206 // From AMD64 ABI document:
2207 // For calls that may call functions that use varargs or stdargs
2208 // (prototype-less calls or calls to functions containing ellipsis (...) in
2209 // the declaration) %al is used as hidden argument to specify the number
2210 // of SSE registers used. The contents of %al do not need to match exactly
2211 // the number of registers, but must be an ubound on the number of SSE
2212 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002213
Gordon Henriksen86737662008-01-05 16:56:59 +00002214 // Count the number of XMM registers allocated.
2215 static const unsigned XMMArgRegs[] = {
2216 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2217 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2218 };
2219 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00002220 assert((Subtarget->hasXMM() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002221 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002222
Dale Johannesendd64c412009-02-04 00:33:20 +00002223 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002224 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002225 InFlag = Chain.getValue(1);
2226 }
2227
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002228
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002229 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002230 if (isTailCall) {
2231 // Force all the incoming stack arguments to be loaded from the stack
2232 // before any new outgoing arguments are stored to the stack, because the
2233 // outgoing stack slots may alias the incoming argument stack slots, and
2234 // the alias isn't otherwise explicit. This is slightly more conservative
2235 // than necessary, because it means that each store effectively depends
2236 // on every argument instead of just those arguments it would clobber.
2237 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2238
Dan Gohman475871a2008-07-27 21:46:04 +00002239 SmallVector<SDValue, 8> MemOpChains2;
2240 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002241 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002242 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002243 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002244 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002245 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2246 CCValAssign &VA = ArgLocs[i];
2247 if (VA.isRegLoc())
2248 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002249 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002250 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002251 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002252 // Create frame index.
2253 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002254 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002255 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002256 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002257
Duncan Sands276dcbd2008-03-21 09:14:45 +00002258 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002259 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002260 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002261 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002262 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002263 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002264 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002265
Dan Gohman98ca4f22009-08-05 01:29:28 +00002266 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2267 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002268 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002269 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002270 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002271 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002272 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002273 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002274 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002275 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002276 }
2277 }
2278
2279 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002280 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002281 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002282
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002283 // Copy arguments to their registers.
2284 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002285 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002286 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002287 InFlag = Chain.getValue(1);
2288 }
Dan Gohman475871a2008-07-27 21:46:04 +00002289 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002290
Gordon Henriksen86737662008-01-05 16:56:59 +00002291 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002292 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002293 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002294 }
2295
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002296 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2297 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2298 // In the 64-bit large code model, we have to make all calls
2299 // through a register, since the call instruction's 32-bit
2300 // pc-relative offset may not be large enough to hold the whole
2301 // address.
2302 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002303 // If the callee is a GlobalAddress node (quite common, every direct call
2304 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2305 // it.
2306
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002307 // We should use extra load for direct calls to dllimported functions in
2308 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002309 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002310 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002311 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002312 bool ExtraLoad = false;
2313 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002314
Chris Lattner48a7d022009-07-09 05:02:21 +00002315 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2316 // external symbols most go through the PLT in PIC mode. If the symbol
2317 // has hidden or protected visibility, or if it is static or local, then
2318 // we don't need to use the PLT - we can directly call it.
2319 if (Subtarget->isTargetELF() &&
2320 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002321 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002322 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002323 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002324 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002325 (!Subtarget->getTargetTriple().isMacOSX() ||
2326 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002327 // PC-relative references to external symbols should go through $stub,
2328 // unless we're building with the leopard linker or later, which
2329 // automatically synthesizes these stubs.
2330 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002331 } else if (Subtarget->isPICStyleRIPRel() &&
2332 isa<Function>(GV) &&
2333 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2334 // If the function is marked as non-lazy, generate an indirect call
2335 // which loads from the GOT directly. This avoids runtime overhead
2336 // at the cost of eager binding (and one extra byte of encoding).
2337 OpFlags = X86II::MO_GOTPCREL;
2338 WrapperKind = X86ISD::WrapperRIP;
2339 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002340 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002341
Devang Patel0d881da2010-07-06 22:08:15 +00002342 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002343 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002344
2345 // Add a wrapper if needed.
2346 if (WrapperKind != ISD::DELETED_NODE)
2347 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2348 // Add extra indirection if needed.
2349 if (ExtraLoad)
2350 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2351 MachinePointerInfo::getGOT(),
2352 false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002353 }
Bill Wendling056292f2008-09-16 21:48:12 +00002354 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002355 unsigned char OpFlags = 0;
2356
Evan Cheng1bf891a2010-12-01 22:59:46 +00002357 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2358 // external symbols should go through the PLT.
2359 if (Subtarget->isTargetELF() &&
2360 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2361 OpFlags = X86II::MO_PLT;
2362 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002363 (!Subtarget->getTargetTriple().isMacOSX() ||
2364 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002365 // PC-relative references to external symbols should go through $stub,
2366 // unless we're building with the leopard linker or later, which
2367 // automatically synthesizes these stubs.
2368 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002369 }
Eric Christopherfd179292009-08-27 18:07:15 +00002370
Chris Lattner48a7d022009-07-09 05:02:21 +00002371 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2372 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002373 }
2374
Chris Lattnerd96d0722007-02-25 06:40:16 +00002375 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002376 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002377 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002378
Evan Chengf22f9b32010-02-06 03:28:46 +00002379 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002380 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2381 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002382 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002383 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002384
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002385 Ops.push_back(Chain);
2386 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002387
Dan Gohman98ca4f22009-08-05 01:29:28 +00002388 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002389 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002390
Gordon Henriksen86737662008-01-05 16:56:59 +00002391 // Add argument registers to the end of the list so that they are known live
2392 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002393 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2394 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2395 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002396
Evan Cheng586ccac2008-03-18 23:36:35 +00002397 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002398 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002399 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2400
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002401 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002402 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002403 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002404
Gabor Greifba36cb52008-08-28 21:40:38 +00002405 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002406 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002407
Dan Gohman98ca4f22009-08-05 01:29:28 +00002408 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002409 // We used to do:
2410 //// If this is the first return lowered for this function, add the regs
2411 //// to the liveout set for the function.
2412 // This isn't right, although it's probably harmless on x86; liveouts
2413 // should be computed from returns not tail calls. Consider a void
2414 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002415 return DAG.getNode(X86ISD::TC_RETURN, dl,
2416 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002417 }
2418
Dale Johannesenace16102009-02-03 19:33:06 +00002419 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002420 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002421
Chris Lattner2d297092006-05-23 18:50:38 +00002422 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002423 unsigned NumBytesForCalleeToPush;
Evan Chengef41ff62011-06-23 17:54:54 +00002424 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg, GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002425 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002426 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002427 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002428 // pops the hidden struct pointer, so we have to push it back.
2429 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002430 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002431 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002432 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002433
Gordon Henriksenae636f82008-01-03 16:47:34 +00002434 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002435 if (!IsSibcall) {
2436 Chain = DAG.getCALLSEQ_END(Chain,
2437 DAG.getIntPtrConstant(NumBytes, true),
2438 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2439 true),
2440 InFlag);
2441 InFlag = Chain.getValue(1);
2442 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002443
Chris Lattner3085e152007-02-25 08:59:22 +00002444 // Handle result values, copying them out of physregs into vregs that we
2445 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002446 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2447 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002448}
2449
Evan Cheng25ab6902006-09-08 06:48:29 +00002450
2451//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002452// Fast Calling Convention (tail call) implementation
2453//===----------------------------------------------------------------------===//
2454
2455// Like std call, callee cleans arguments, convention except that ECX is
2456// reserved for storing the tail called function address. Only 2 registers are
2457// free for argument passing (inreg). Tail call optimization is performed
2458// provided:
2459// * tailcallopt is enabled
2460// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002461// On X86_64 architecture with GOT-style position independent code only local
2462// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002463// To keep the stack aligned according to platform abi the function
2464// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2465// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002466// If a tail called function callee has more arguments than the caller the
2467// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002468// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002469// original REtADDR, but before the saved framepointer or the spilled registers
2470// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2471// stack layout:
2472// arg1
2473// arg2
2474// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002475// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002476// move area ]
2477// (possible EBP)
2478// ESI
2479// EDI
2480// local1 ..
2481
2482/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2483/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002484unsigned
2485X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2486 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002487 MachineFunction &MF = DAG.getMachineFunction();
2488 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002489 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002490 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002491 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002492 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002493 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002494 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2495 // Number smaller than 12 so just add the difference.
2496 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2497 } else {
2498 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002499 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002500 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002501 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002502 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002503}
2504
Evan Cheng5f941932010-02-05 02:21:12 +00002505/// MatchingStackOffset - Return true if the given stack call argument is
2506/// already available in the same position (relatively) of the caller's
2507/// incoming argument stack.
2508static
2509bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2510 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2511 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002512 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2513 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002514 if (Arg.getOpcode() == ISD::CopyFromReg) {
2515 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002516 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002517 return false;
2518 MachineInstr *Def = MRI->getVRegDef(VR);
2519 if (!Def)
2520 return false;
2521 if (!Flags.isByVal()) {
2522 if (!TII->isLoadFromStackSlot(Def, FI))
2523 return false;
2524 } else {
2525 unsigned Opcode = Def->getOpcode();
2526 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2527 Def->getOperand(1).isFI()) {
2528 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002529 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002530 } else
2531 return false;
2532 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002533 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2534 if (Flags.isByVal())
2535 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002536 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002537 // define @foo(%struct.X* %A) {
2538 // tail call @bar(%struct.X* byval %A)
2539 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002540 return false;
2541 SDValue Ptr = Ld->getBasePtr();
2542 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2543 if (!FINode)
2544 return false;
2545 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002546 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002547 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002548 FI = FINode->getIndex();
2549 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002550 } else
2551 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002552
Evan Cheng4cae1332010-03-05 08:38:04 +00002553 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002554 if (!MFI->isFixedObjectIndex(FI))
2555 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002556 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002557}
2558
Dan Gohman98ca4f22009-08-05 01:29:28 +00002559/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2560/// for tail call optimization. Targets which want to do tail call
2561/// optimization should implement this function.
2562bool
2563X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002564 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002565 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002566 bool isCalleeStructRet,
2567 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002568 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002569 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002570 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002571 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002572 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002573 CalleeCC != CallingConv::C)
2574 return false;
2575
Evan Cheng7096ae42010-01-29 06:45:59 +00002576 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002577 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002578 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002579 CallingConv::ID CallerCC = CallerF->getCallingConv();
2580 bool CCMatch = CallerCC == CalleeCC;
2581
Dan Gohman1797ed52010-02-08 20:27:50 +00002582 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002583 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002584 return true;
2585 return false;
2586 }
2587
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002588 // Look for obvious safe cases to perform tail call optimization that do not
2589 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002590
Evan Cheng2c12cb42010-03-26 16:26:03 +00002591 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2592 // emit a special epilogue.
2593 if (RegInfo->needsStackRealignment(MF))
2594 return false;
2595
Evan Chenga375d472010-03-15 18:54:48 +00002596 // Also avoid sibcall optimization if either caller or callee uses struct
2597 // return semantics.
2598 if (isCalleeStructRet || isCallerStructRet)
2599 return false;
2600
Chad Rosier2416da32011-06-24 21:15:36 +00002601 // An stdcall caller is expected to clean up its arguments; the callee
2602 // isn't going to do that.
2603 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2604 return false;
2605
Chad Rosier871f6642011-05-18 19:59:50 +00002606 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002607 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002608 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002609
2610 // Optimizing for varargs on Win64 is unlikely to be safe without
2611 // additional testing.
2612 if (Subtarget->isTargetWin64())
2613 return false;
2614
Chad Rosier871f6642011-05-18 19:59:50 +00002615 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002616 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2617 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002618
Chad Rosier871f6642011-05-18 19:59:50 +00002619 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2620 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2621 if (!ArgLocs[i].isRegLoc())
2622 return false;
2623 }
2624
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002625 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2626 // Therefore if it's not used by the call it is not safe to optimize this into
2627 // a sibcall.
2628 bool Unused = false;
2629 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2630 if (!Ins[i].Used) {
2631 Unused = true;
2632 break;
2633 }
2634 }
2635 if (Unused) {
2636 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002637 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2638 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002639 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002640 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002641 CCValAssign &VA = RVLocs[i];
2642 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2643 return false;
2644 }
2645 }
2646
Evan Cheng13617962010-04-30 01:12:32 +00002647 // If the calling conventions do not match, then we'd better make sure the
2648 // results are returned in the same way as what the caller expects.
2649 if (!CCMatch) {
2650 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002651 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2652 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002653 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2654
2655 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002656 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2657 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002658 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2659
2660 if (RVLocs1.size() != RVLocs2.size())
2661 return false;
2662 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2663 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2664 return false;
2665 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2666 return false;
2667 if (RVLocs1[i].isRegLoc()) {
2668 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2669 return false;
2670 } else {
2671 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2672 return false;
2673 }
2674 }
2675 }
2676
Evan Chenga6bff982010-01-30 01:22:00 +00002677 // If the callee takes no arguments then go on to check the results of the
2678 // call.
2679 if (!Outs.empty()) {
2680 // Check if stack adjustment is needed. For now, do not do this if any
2681 // argument is passed on the stack.
2682 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002683 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2684 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002685
2686 // Allocate shadow area for Win64
2687 if (Subtarget->isTargetWin64()) {
2688 CCInfo.AllocateStack(32, 8);
2689 }
2690
Duncan Sands45907662010-10-31 13:21:44 +00002691 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002692 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002693 MachineFunction &MF = DAG.getMachineFunction();
2694 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2695 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002696
2697 // Check if the arguments are already laid out in the right way as
2698 // the caller's fixed stack objects.
2699 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002700 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2701 const X86InstrInfo *TII =
2702 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002703 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2704 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002705 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002706 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002707 if (VA.getLocInfo() == CCValAssign::Indirect)
2708 return false;
2709 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002710 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2711 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002712 return false;
2713 }
2714 }
2715 }
Evan Cheng9c044672010-05-29 01:35:22 +00002716
2717 // If the tailcall address may be in a register, then make sure it's
2718 // possible to register allocate for it. In 32-bit, the call address can
2719 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002720 // callee-saved registers are restored. These happen to be the same
2721 // registers used to pass 'inreg' arguments so watch out for those.
2722 if (!Subtarget->is64Bit() &&
2723 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002724 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002725 unsigned NumInRegs = 0;
2726 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2727 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002728 if (!VA.isRegLoc())
2729 continue;
2730 unsigned Reg = VA.getLocReg();
2731 switch (Reg) {
2732 default: break;
2733 case X86::EAX: case X86::EDX: case X86::ECX:
2734 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002735 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002736 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002737 }
2738 }
2739 }
Evan Chenga6bff982010-01-30 01:22:00 +00002740 }
Evan Chengb1712452010-01-27 06:25:16 +00002741
Evan Cheng86809cc2010-02-03 03:28:02 +00002742 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002743}
2744
Dan Gohman3df24e62008-09-03 23:12:08 +00002745FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002746X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2747 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002748}
2749
2750
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002751//===----------------------------------------------------------------------===//
2752// Other Lowering Hooks
2753//===----------------------------------------------------------------------===//
2754
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002755static bool MayFoldLoad(SDValue Op) {
2756 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2757}
2758
2759static bool MayFoldIntoStore(SDValue Op) {
2760 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2761}
2762
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002763static bool isTargetShuffle(unsigned Opcode) {
2764 switch(Opcode) {
2765 default: return false;
2766 case X86ISD::PSHUFD:
2767 case X86ISD::PSHUFHW:
2768 case X86ISD::PSHUFLW:
2769 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002770 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002771 case X86ISD::SHUFPS:
2772 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002773 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002774 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002775 case X86ISD::MOVLPS:
2776 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002777 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002778 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002779 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002780 case X86ISD::MOVSS:
2781 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002782 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002783 case X86ISD::UNPCKLPD:
David Greenefbf05d32011-02-22 23:31:46 +00002784 case X86ISD::VUNPCKLPSY:
2785 case X86ISD::VUNPCKLPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002786 case X86ISD::PUNPCKLWD:
2787 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002788 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002789 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002790 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002791 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00002792 case X86ISD::VUNPCKHPSY:
2793 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002794 case X86ISD::PUNPCKHWD:
2795 case X86ISD::PUNPCKHBW:
2796 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002797 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00002798 case X86ISD::VPERMILPS:
2799 case X86ISD::VPERMILPSY:
2800 case X86ISD::VPERMILPD:
2801 case X86ISD::VPERMILPDY:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00002802 case X86ISD::VPERM2F128:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002803 return true;
2804 }
2805 return false;
2806}
2807
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002808static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002809 SDValue V1, SelectionDAG &DAG) {
2810 switch(Opc) {
2811 default: llvm_unreachable("Unknown x86 shuffle node");
2812 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002813 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002814 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002815 return DAG.getNode(Opc, dl, VT, V1);
2816 }
2817
2818 return SDValue();
2819}
2820
2821static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002822 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002823 switch(Opc) {
2824 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002825 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002826 case X86ISD::PSHUFHW:
2827 case X86ISD::PSHUFLW:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00002828 case X86ISD::VPERMILPS:
2829 case X86ISD::VPERMILPSY:
2830 case X86ISD::VPERMILPD:
2831 case X86ISD::VPERMILPDY:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002832 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2833 }
2834
2835 return SDValue();
2836}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002837
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002838static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2839 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2840 switch(Opc) {
2841 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002842 case X86ISD::PALIGN:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002843 case X86ISD::SHUFPD:
2844 case X86ISD::SHUFPS:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00002845 case X86ISD::VPERM2F128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002846 return DAG.getNode(Opc, dl, VT, V1, V2,
2847 DAG.getConstant(TargetMask, MVT::i8));
2848 }
2849 return SDValue();
2850}
2851
2852static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2853 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2854 switch(Opc) {
2855 default: llvm_unreachable("Unknown x86 shuffle node");
2856 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002857 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002858 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002859 case X86ISD::MOVLPS:
2860 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002861 case X86ISD::MOVSS:
2862 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002863 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002864 case X86ISD::UNPCKLPD:
David Greenefbf05d32011-02-22 23:31:46 +00002865 case X86ISD::VUNPCKLPSY:
2866 case X86ISD::VUNPCKLPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002867 case X86ISD::PUNPCKLWD:
2868 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002869 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002870 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002871 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002872 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00002873 case X86ISD::VUNPCKHPSY:
2874 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002875 case X86ISD::PUNPCKHWD:
2876 case X86ISD::PUNPCKHBW:
2877 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002878 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002879 return DAG.getNode(Opc, dl, VT, V1, V2);
2880 }
2881 return SDValue();
2882}
2883
Dan Gohmand858e902010-04-17 15:26:15 +00002884SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002885 MachineFunction &MF = DAG.getMachineFunction();
2886 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2887 int ReturnAddrIndex = FuncInfo->getRAIndex();
2888
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002889 if (ReturnAddrIndex == 0) {
2890 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002891 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002892 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002893 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002894 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002895 }
2896
Evan Cheng25ab6902006-09-08 06:48:29 +00002897 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002898}
2899
2900
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002901bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2902 bool hasSymbolicDisplacement) {
2903 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002904 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002905 return false;
2906
2907 // If we don't have a symbolic displacement - we don't have any extra
2908 // restrictions.
2909 if (!hasSymbolicDisplacement)
2910 return true;
2911
2912 // FIXME: Some tweaks might be needed for medium code model.
2913 if (M != CodeModel::Small && M != CodeModel::Kernel)
2914 return false;
2915
2916 // For small code model we assume that latest object is 16MB before end of 31
2917 // bits boundary. We may also accept pretty large negative constants knowing
2918 // that all objects are in the positive half of address space.
2919 if (M == CodeModel::Small && Offset < 16*1024*1024)
2920 return true;
2921
2922 // For kernel code model we know that all object resist in the negative half
2923 // of 32bits address space. We may not accept negative offsets, since they may
2924 // be just off and we may accept pretty large positive ones.
2925 if (M == CodeModel::Kernel && Offset > 0)
2926 return true;
2927
2928 return false;
2929}
2930
Evan Chengef41ff62011-06-23 17:54:54 +00002931/// isCalleePop - Determines whether the callee is required to pop its
2932/// own arguments. Callee pop is necessary to support tail calls.
2933bool X86::isCalleePop(CallingConv::ID CallingConv,
2934 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
2935 if (IsVarArg)
2936 return false;
2937
2938 switch (CallingConv) {
2939 default:
2940 return false;
2941 case CallingConv::X86_StdCall:
2942 return !is64Bit;
2943 case CallingConv::X86_FastCall:
2944 return !is64Bit;
2945 case CallingConv::X86_ThisCall:
2946 return !is64Bit;
2947 case CallingConv::Fast:
2948 return TailCallOpt;
2949 case CallingConv::GHC:
2950 return TailCallOpt;
2951 }
2952}
2953
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002954/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2955/// specific condition code, returning the condition code and the LHS/RHS of the
2956/// comparison to make.
2957static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2958 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002959 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002960 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2961 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2962 // X > -1 -> X == 0, jump !sign.
2963 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002964 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002965 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2966 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002967 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00002968 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002969 // X < 1 -> X <= 0
2970 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002971 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002972 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002973 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002974
Evan Chengd9558e02006-01-06 00:43:03 +00002975 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002976 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002977 case ISD::SETEQ: return X86::COND_E;
2978 case ISD::SETGT: return X86::COND_G;
2979 case ISD::SETGE: return X86::COND_GE;
2980 case ISD::SETLT: return X86::COND_L;
2981 case ISD::SETLE: return X86::COND_LE;
2982 case ISD::SETNE: return X86::COND_NE;
2983 case ISD::SETULT: return X86::COND_B;
2984 case ISD::SETUGT: return X86::COND_A;
2985 case ISD::SETULE: return X86::COND_BE;
2986 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002987 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002988 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002989
Chris Lattner4c78e022008-12-23 23:42:27 +00002990 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002991
Chris Lattner4c78e022008-12-23 23:42:27 +00002992 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00002993 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
2994 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00002995 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2996 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002997 }
2998
Chris Lattner4c78e022008-12-23 23:42:27 +00002999 switch (SetCCOpcode) {
3000 default: break;
3001 case ISD::SETOLT:
3002 case ISD::SETOLE:
3003 case ISD::SETUGT:
3004 case ISD::SETUGE:
3005 std::swap(LHS, RHS);
3006 break;
3007 }
3008
3009 // On a floating point condition, the flags are set as follows:
3010 // ZF PF CF op
3011 // 0 | 0 | 0 | X > Y
3012 // 0 | 0 | 1 | X < Y
3013 // 1 | 0 | 0 | X == Y
3014 // 1 | 1 | 1 | unordered
3015 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003016 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003017 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003018 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003019 case ISD::SETOLT: // flipped
3020 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003021 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003022 case ISD::SETOLE: // flipped
3023 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003024 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003025 case ISD::SETUGT: // flipped
3026 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003027 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003028 case ISD::SETUGE: // flipped
3029 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003030 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003031 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003032 case ISD::SETNE: return X86::COND_NE;
3033 case ISD::SETUO: return X86::COND_P;
3034 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003035 case ISD::SETOEQ:
3036 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003037 }
Evan Chengd9558e02006-01-06 00:43:03 +00003038}
3039
Evan Cheng4a460802006-01-11 00:33:36 +00003040/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3041/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003042/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003043static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003044 switch (X86CC) {
3045 default:
3046 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003047 case X86::COND_B:
3048 case X86::COND_BE:
3049 case X86::COND_E:
3050 case X86::COND_P:
3051 case X86::COND_A:
3052 case X86::COND_AE:
3053 case X86::COND_NE:
3054 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003055 return true;
3056 }
3057}
3058
Evan Chengeb2f9692009-10-27 19:56:55 +00003059/// isFPImmLegal - Returns true if the target can instruction select the
3060/// specified FP immediate natively. If false, the legalizer will
3061/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003062bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003063 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3064 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3065 return true;
3066 }
3067 return false;
3068}
3069
Nate Begeman9008ca62009-04-27 18:41:29 +00003070/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3071/// the specified range (L, H].
3072static bool isUndefOrInRange(int Val, int Low, int Hi) {
3073 return (Val < 0) || (Val >= Low && Val < Hi);
3074}
3075
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00003076/// isUndefOrInRange - Return true if every element in Mask, begining
3077/// from position Pos and ending in Pos+Size, falls within the specified
3078/// range (L, L+Pos]. or is undef.
3079static bool isUndefOrInRange(const SmallVectorImpl<int> &Mask,
3080 int Pos, int Size, int Low, int Hi) {
3081 for (int i = Pos, e = Pos+Size; i != e; ++i)
3082 if (!isUndefOrInRange(Mask[i], Low, Hi))
3083 return false;
3084 return true;
3085}
3086
Nate Begeman9008ca62009-04-27 18:41:29 +00003087/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3088/// specified value.
3089static bool isUndefOrEqual(int Val, int CmpVal) {
3090 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003091 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003092 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003093}
3094
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003095/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3096/// from position Pos and ending in Pos+Size, falls within the specified
3097/// sequential range (L, L+Pos]. or is undef.
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003098static bool isSequentialOrUndefInRange(const SmallVectorImpl<int> &Mask,
3099 int Pos, int Size, int Low) {
3100 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
3101 if (!isUndefOrEqual(Mask[i], Low))
3102 return false;
3103 return true;
3104}
3105
Nate Begeman9008ca62009-04-27 18:41:29 +00003106/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3107/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3108/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00003109static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003110 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003111 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003112 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003113 return (Mask[0] < 2 && Mask[1] < 2);
3114 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003115}
3116
Nate Begeman9008ca62009-04-27 18:41:29 +00003117bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003118 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003119 N->getMask(M);
3120 return ::isPSHUFDMask(M, N->getValueType(0));
3121}
Evan Cheng0188ecb2006-03-22 18:59:22 +00003122
Nate Begeman9008ca62009-04-27 18:41:29 +00003123/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3124/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00003125static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003126 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003127 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003128
Nate Begeman9008ca62009-04-27 18:41:29 +00003129 // Lower quadword copied in order or undef.
3130 for (int i = 0; i != 4; ++i)
3131 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00003132 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003133
Evan Cheng506d3df2006-03-29 23:07:14 +00003134 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003135 for (int i = 4; i != 8; ++i)
3136 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003137 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003138
Evan Cheng506d3df2006-03-29 23:07:14 +00003139 return true;
3140}
3141
Nate Begeman9008ca62009-04-27 18:41:29 +00003142bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003143 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003144 N->getMask(M);
3145 return ::isPSHUFHWMask(M, N->getValueType(0));
3146}
Evan Cheng506d3df2006-03-29 23:07:14 +00003147
Nate Begeman9008ca62009-04-27 18:41:29 +00003148/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3149/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00003150static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003151 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003152 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003153
Rafael Espindola15684b22009-04-24 12:40:33 +00003154 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00003155 for (int i = 4; i != 8; ++i)
3156 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00003157 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003158
Rafael Espindola15684b22009-04-24 12:40:33 +00003159 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003160 for (int i = 0; i != 4; ++i)
3161 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003162 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003163
Rafael Espindola15684b22009-04-24 12:40:33 +00003164 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003165}
3166
Nate Begeman9008ca62009-04-27 18:41:29 +00003167bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003168 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003169 N->getMask(M);
3170 return ::isPSHUFLWMask(M, N->getValueType(0));
3171}
3172
Nate Begemana09008b2009-10-19 02:17:23 +00003173/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3174/// is suitable for input to PALIGNR.
3175static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
3176 bool hasSSSE3) {
3177 int i, e = VT.getVectorNumElements();
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003178 if (VT.getSizeInBits() != 128 && VT.getSizeInBits() != 64)
3179 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003180
Nate Begemana09008b2009-10-19 02:17:23 +00003181 // Do not handle v2i64 / v2f64 shuffles with palignr.
3182 if (e < 4 || !hasSSSE3)
3183 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003184
Nate Begemana09008b2009-10-19 02:17:23 +00003185 for (i = 0; i != e; ++i)
3186 if (Mask[i] >= 0)
3187 break;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003188
Nate Begemana09008b2009-10-19 02:17:23 +00003189 // All undef, not a palignr.
3190 if (i == e)
3191 return false;
3192
Eli Friedman63f8dde2011-07-25 21:36:45 +00003193 // Make sure we're shifting in the right direction.
3194 if (Mask[i] <= i)
3195 return false;
Nate Begemana09008b2009-10-19 02:17:23 +00003196
3197 int s = Mask[i] - i;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003198
Nate Begemana09008b2009-10-19 02:17:23 +00003199 // Check the rest of the elements to see if they are consecutive.
3200 for (++i; i != e; ++i) {
3201 int m = Mask[i];
Eli Friedman63f8dde2011-07-25 21:36:45 +00003202 if (m >= 0 && m != s+i)
Nate Begemana09008b2009-10-19 02:17:23 +00003203 return false;
3204 }
3205 return true;
3206}
3207
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003208/// isVSHUFPSYMask - Return true if the specified VECTOR_SHUFFLE operand
3209/// specifies a shuffle of elements that is suitable for input to 256-bit
3210/// VSHUFPSY.
3211static bool isVSHUFPSYMask(const SmallVectorImpl<int> &Mask, EVT VT,
3212 const X86Subtarget *Subtarget) {
3213 int NumElems = VT.getVectorNumElements();
3214
3215 if (!Subtarget->hasAVX() || VT.getSizeInBits() != 256)
3216 return false;
3217
3218 if (NumElems != 8)
3219 return false;
3220
3221 // VSHUFPSY divides the resulting vector into 4 chunks.
3222 // The sources are also splitted into 4 chunks, and each destination
3223 // chunk must come from a different source chunk.
3224 //
3225 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3226 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3227 //
3228 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3229 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3230 //
3231 int QuarterSize = NumElems/4;
3232 int HalfSize = QuarterSize*2;
3233 for (int i = 0; i < QuarterSize; ++i)
3234 if (!isUndefOrInRange(Mask[i], 0, HalfSize))
3235 return false;
3236 for (int i = QuarterSize; i < QuarterSize*2; ++i)
3237 if (!isUndefOrInRange(Mask[i], NumElems, NumElems+HalfSize))
3238 return false;
3239
3240 // The mask of the second half must be the same as the first but with
3241 // the appropriate offsets. This works in the same way as VPERMILPS
3242 // works with masks.
3243 for (int i = QuarterSize*2; i < QuarterSize*3; ++i) {
3244 if (!isUndefOrInRange(Mask[i], HalfSize, NumElems))
3245 return false;
3246 int FstHalfIdx = i-HalfSize;
3247 if (Mask[FstHalfIdx] < 0)
3248 continue;
3249 if (!isUndefOrEqual(Mask[i], Mask[FstHalfIdx]+HalfSize))
3250 return false;
3251 }
3252 for (int i = QuarterSize*3; i < NumElems; ++i) {
3253 if (!isUndefOrInRange(Mask[i], NumElems+HalfSize, NumElems*2))
3254 return false;
3255 int FstHalfIdx = i-HalfSize;
3256 if (Mask[FstHalfIdx] < 0)
3257 continue;
3258 if (!isUndefOrEqual(Mask[i], Mask[FstHalfIdx]+HalfSize))
3259 return false;
3260
3261 }
3262
3263 return true;
3264}
3265
3266/// getShuffleVSHUFPSYImmediate - Return the appropriate immediate to shuffle
3267/// the specified VECTOR_MASK mask with VSHUFPSY instruction.
3268static unsigned getShuffleVSHUFPSYImmediate(SDNode *N) {
3269 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3270 EVT VT = SVOp->getValueType(0);
3271 int NumElems = VT.getVectorNumElements();
3272
3273 assert(NumElems == 8 && VT.getSizeInBits() == 256 &&
3274 "Only supports v8i32 and v8f32 types");
3275
3276 int HalfSize = NumElems/2;
3277 unsigned Mask = 0;
3278 for (int i = 0; i != NumElems ; ++i) {
3279 if (SVOp->getMaskElt(i) < 0)
3280 continue;
3281 // The mask of the first half must be equal to the second one.
3282 unsigned Shamt = (i%HalfSize)*2;
3283 unsigned Elt = SVOp->getMaskElt(i) % HalfSize;
3284 Mask |= Elt << Shamt;
3285 }
3286
3287 return Mask;
3288}
3289
3290/// isVSHUFPDYMask - Return true if the specified VECTOR_SHUFFLE operand
3291/// specifies a shuffle of elements that is suitable for input to 256-bit
3292/// VSHUFPDY. This shuffle doesn't have the same restriction as the PS
3293/// version and the mask of the second half isn't binded with the first
3294/// one.
3295static bool isVSHUFPDYMask(const SmallVectorImpl<int> &Mask, EVT VT,
3296 const X86Subtarget *Subtarget) {
3297 int NumElems = VT.getVectorNumElements();
3298
3299 if (!Subtarget->hasAVX() || VT.getSizeInBits() != 256)
3300 return false;
3301
3302 if (NumElems != 4)
3303 return false;
3304
3305 // VSHUFPSY divides the resulting vector into 4 chunks.
3306 // The sources are also splitted into 4 chunks, and each destination
3307 // chunk must come from a different source chunk.
3308 //
3309 // SRC1 => X3 X2 X1 X0
3310 // SRC2 => Y3 Y2 Y1 Y0
3311 //
3312 // DST => Y2..Y3, X2..X3, Y1..Y0, X1..X0
3313 //
3314 int QuarterSize = NumElems/4;
3315 int HalfSize = QuarterSize*2;
3316 for (int i = 0; i < QuarterSize; ++i)
3317 if (!isUndefOrInRange(Mask[i], 0, HalfSize))
3318 return false;
3319 for (int i = QuarterSize; i < QuarterSize*2; ++i)
3320 if (!isUndefOrInRange(Mask[i], NumElems, NumElems+HalfSize))
3321 return false;
3322 for (int i = QuarterSize*2; i < QuarterSize*3; ++i)
3323 if (!isUndefOrInRange(Mask[i], HalfSize, NumElems))
3324 return false;
3325 for (int i = QuarterSize*3; i < NumElems; ++i)
3326 if (!isUndefOrInRange(Mask[i], NumElems+HalfSize, NumElems*2))
3327 return false;
3328
3329 return true;
3330}
3331
3332/// getShuffleVSHUFPDYImmediate - Return the appropriate immediate to shuffle
3333/// the specified VECTOR_MASK mask with VSHUFPDY instruction.
3334static unsigned getShuffleVSHUFPDYImmediate(SDNode *N) {
3335 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3336 EVT VT = SVOp->getValueType(0);
3337 int NumElems = VT.getVectorNumElements();
3338
3339 assert(NumElems == 4 && VT.getSizeInBits() == 256 &&
3340 "Only supports v4i64 and v4f64 types");
3341
3342 int HalfSize = NumElems/2;
3343 unsigned Mask = 0;
3344 for (int i = 0; i != NumElems ; ++i) {
3345 if (SVOp->getMaskElt(i) < 0)
3346 continue;
3347 int Elt = SVOp->getMaskElt(i) % HalfSize;
3348 Mask |= Elt << i;
3349 }
3350
3351 return Mask;
3352}
3353
Evan Cheng14aed5e2006-03-24 01:18:28 +00003354/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopesaf002d82011-08-24 23:17:55 +00003355/// specifies a shuffle of elements that is suitable for input to 128-bit
3356/// SHUFPS and SHUFPD.
Owen Andersone50ed302009-08-10 22:56:29 +00003357static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003358 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesaf002d82011-08-24 23:17:55 +00003359
3360 if (VT.getSizeInBits() != 128)
3361 return false;
3362
Nate Begeman9008ca62009-04-27 18:41:29 +00003363 if (NumElems != 2 && NumElems != 4)
3364 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003365
Nate Begeman9008ca62009-04-27 18:41:29 +00003366 int Half = NumElems / 2;
3367 for (int i = 0; i < Half; ++i)
3368 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003369 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003370 for (int i = Half; i < NumElems; ++i)
3371 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003372 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003373
Evan Cheng14aed5e2006-03-24 01:18:28 +00003374 return true;
3375}
3376
Nate Begeman9008ca62009-04-27 18:41:29 +00003377bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
3378 SmallVector<int, 8> M;
3379 N->getMask(M);
3380 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003381}
3382
Evan Cheng213d2cf2007-05-17 18:45:50 +00003383/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00003384/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
3385/// half elements to come from vector 1 (which would equal the dest.) and
3386/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00003387static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003388 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003389
3390 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003391 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003392
Nate Begeman9008ca62009-04-27 18:41:29 +00003393 int Half = NumElems / 2;
3394 for (int i = 0; i < Half; ++i)
3395 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003396 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003397 for (int i = Half; i < NumElems; ++i)
3398 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003399 return false;
3400 return true;
3401}
3402
Nate Begeman9008ca62009-04-27 18:41:29 +00003403static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
3404 SmallVector<int, 8> M;
3405 N->getMask(M);
3406 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003407}
3408
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003409/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3410/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003411bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003412 EVT VT = N->getValueType(0);
3413 unsigned NumElems = VT.getVectorNumElements();
3414
3415 if (VT.getSizeInBits() != 128)
3416 return false;
3417
3418 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003419 return false;
3420
Evan Cheng2064a2b2006-03-28 06:50:32 +00003421 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003422 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3423 isUndefOrEqual(N->getMaskElt(1), 7) &&
3424 isUndefOrEqual(N->getMaskElt(2), 2) &&
3425 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003426}
3427
Nate Begeman0b10b912009-11-07 23:17:15 +00003428/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3429/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3430/// <2, 3, 2, 3>
3431bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003432 EVT VT = N->getValueType(0);
3433 unsigned NumElems = VT.getVectorNumElements();
3434
3435 if (VT.getSizeInBits() != 128)
3436 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003437
Nate Begeman0b10b912009-11-07 23:17:15 +00003438 if (NumElems != 4)
3439 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003440
Nate Begeman0b10b912009-11-07 23:17:15 +00003441 return isUndefOrEqual(N->getMaskElt(0), 2) &&
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003442 isUndefOrEqual(N->getMaskElt(1), 3) &&
3443 isUndefOrEqual(N->getMaskElt(2), 2) &&
3444 isUndefOrEqual(N->getMaskElt(3), 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003445}
3446
Evan Cheng5ced1d82006-04-06 23:23:56 +00003447/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3448/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003449bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
3450 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003451
Evan Cheng5ced1d82006-04-06 23:23:56 +00003452 if (NumElems != 2 && NumElems != 4)
3453 return false;
3454
Evan Chengc5cdff22006-04-07 21:53:05 +00003455 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003456 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003457 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003458
Evan Chengc5cdff22006-04-07 21:53:05 +00003459 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003460 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003461 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003462
3463 return true;
3464}
3465
Nate Begeman0b10b912009-11-07 23:17:15 +00003466/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3467/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3468bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003469 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003470
David Greenea20244d2011-03-02 17:23:43 +00003471 if ((NumElems != 2 && NumElems != 4)
3472 || N->getValueType(0).getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003473 return false;
3474
Evan Chengc5cdff22006-04-07 21:53:05 +00003475 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003476 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003477 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003478
Nate Begeman9008ca62009-04-27 18:41:29 +00003479 for (unsigned i = 0; i < NumElems/2; ++i)
3480 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003481 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003482
3483 return true;
3484}
3485
Evan Cheng0038e592006-03-28 00:39:58 +00003486/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3487/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003488static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003489 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003490 int NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003491
3492 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3493 "Unsupported vector type for unpckh");
3494
3495 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8)
Evan Cheng0038e592006-03-28 00:39:58 +00003496 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003497
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003498 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3499 // independently on 128-bit lanes.
3500 unsigned NumLanes = VT.getSizeInBits()/128;
3501 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003502
3503 unsigned Start = 0;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003504 unsigned End = NumLaneElts;
3505 for (unsigned s = 0; s < NumLanes; ++s) {
3506 for (unsigned i = Start, j = s * NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003507 i != End;
3508 i += 2, ++j) {
3509 int BitI = Mask[i];
3510 int BitI1 = Mask[i+1];
3511 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003512 return false;
David Greenea20244d2011-03-02 17:23:43 +00003513 if (V2IsSplat) {
3514 if (!isUndefOrEqual(BitI1, NumElts))
3515 return false;
3516 } else {
3517 if (!isUndefOrEqual(BitI1, j + NumElts))
3518 return false;
3519 }
Evan Cheng39623da2006-04-20 08:58:49 +00003520 }
David Greenea20244d2011-03-02 17:23:43 +00003521 // Process the next 128 bits.
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003522 Start += NumLaneElts;
3523 End += NumLaneElts;
Evan Cheng0038e592006-03-28 00:39:58 +00003524 }
David Greenea20244d2011-03-02 17:23:43 +00003525
Evan Cheng0038e592006-03-28 00:39:58 +00003526 return true;
3527}
3528
Nate Begeman9008ca62009-04-27 18:41:29 +00003529bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3530 SmallVector<int, 8> M;
3531 N->getMask(M);
3532 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003533}
3534
Evan Cheng4fcb9222006-03-28 02:43:26 +00003535/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3536/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003537static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003538 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003539 int NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003540
3541 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3542 "Unsupported vector type for unpckh");
3543
3544 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8)
Evan Cheng4fcb9222006-03-28 02:43:26 +00003545 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003546
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003547 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3548 // independently on 128-bit lanes.
3549 unsigned NumLanes = VT.getSizeInBits()/128;
3550 unsigned NumLaneElts = NumElts/NumLanes;
3551
3552 unsigned Start = 0;
3553 unsigned End = NumLaneElts;
3554 for (unsigned l = 0; l != NumLanes; ++l) {
3555 for (unsigned i = Start, j = (l*NumLaneElts)+NumLaneElts/2;
3556 i != End; i += 2, ++j) {
3557 int BitI = Mask[i];
3558 int BitI1 = Mask[i+1];
3559 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003560 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003561 if (V2IsSplat) {
3562 if (isUndefOrEqual(BitI1, NumElts))
3563 return false;
3564 } else {
3565 if (!isUndefOrEqual(BitI1, j+NumElts))
3566 return false;
3567 }
Evan Cheng39623da2006-04-20 08:58:49 +00003568 }
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003569 // Process the next 128 bits.
3570 Start += NumLaneElts;
3571 End += NumLaneElts;
Evan Cheng4fcb9222006-03-28 02:43:26 +00003572 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003573 return true;
3574}
3575
Nate Begeman9008ca62009-04-27 18:41:29 +00003576bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3577 SmallVector<int, 8> M;
3578 N->getMask(M);
3579 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003580}
3581
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003582/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3583/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3584/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00003585static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003586 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003587 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003588 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003589
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003590 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3591 // FIXME: Need a better way to get rid of this, there's no latency difference
3592 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3593 // the former later. We should also remove the "_undef" special mask.
3594 if (NumElems == 4 && VT.getSizeInBits() == 256)
3595 return false;
3596
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003597 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3598 // independently on 128-bit lanes.
3599 unsigned NumLanes = VT.getSizeInBits() / 128;
3600 unsigned NumLaneElts = NumElems / NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003601
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003602 for (unsigned s = 0; s < NumLanes; ++s) {
3603 for (unsigned i = s * NumLaneElts, j = s * NumLaneElts;
3604 i != NumLaneElts * (s + 1);
David Greenea20244d2011-03-02 17:23:43 +00003605 i += 2, ++j) {
3606 int BitI = Mask[i];
3607 int BitI1 = Mask[i+1];
3608
3609 if (!isUndefOrEqual(BitI, j))
3610 return false;
3611 if (!isUndefOrEqual(BitI1, j))
3612 return false;
3613 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003614 }
David Greenea20244d2011-03-02 17:23:43 +00003615
Rafael Espindola15684b22009-04-24 12:40:33 +00003616 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003617}
3618
Nate Begeman9008ca62009-04-27 18:41:29 +00003619bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3620 SmallVector<int, 8> M;
3621 N->getMask(M);
3622 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3623}
3624
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003625/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3626/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3627/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003628static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003629 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003630 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3631 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003632
Nate Begeman9008ca62009-04-27 18:41:29 +00003633 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3634 int BitI = Mask[i];
3635 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003636 if (!isUndefOrEqual(BitI, j))
3637 return false;
3638 if (!isUndefOrEqual(BitI1, j))
3639 return false;
3640 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003641 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003642}
3643
Nate Begeman9008ca62009-04-27 18:41:29 +00003644bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3645 SmallVector<int, 8> M;
3646 N->getMask(M);
3647 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3648}
3649
Evan Cheng017dcc62006-04-21 01:05:10 +00003650/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3651/// specifies a shuffle of elements that is suitable for input to MOVSS,
3652/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003653static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003654 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003655 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003656
3657 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003658
Nate Begeman9008ca62009-04-27 18:41:29 +00003659 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003660 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003661
Nate Begeman9008ca62009-04-27 18:41:29 +00003662 for (int i = 1; i < NumElts; ++i)
3663 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003664 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003665
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003666 return true;
3667}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003668
Nate Begeman9008ca62009-04-27 18:41:29 +00003669bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3670 SmallVector<int, 8> M;
3671 N->getMask(M);
3672 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003673}
3674
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003675/// isVPERM2F128Mask - Match 256-bit shuffles where the elements are considered
3676/// as permutations between 128-bit chunks or halves. As an example: this
3677/// shuffle bellow:
3678/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3679/// The first half comes from the second half of V1 and the second half from the
3680/// the second half of V2.
3681static bool isVPERM2F128Mask(const SmallVectorImpl<int> &Mask, EVT VT,
3682 const X86Subtarget *Subtarget) {
3683 if (!Subtarget->hasAVX() || VT.getSizeInBits() != 256)
3684 return false;
3685
3686 // The shuffle result is divided into half A and half B. In total the two
3687 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3688 // B must come from C, D, E or F.
3689 int HalfSize = VT.getVectorNumElements()/2;
3690 bool MatchA = false, MatchB = false;
3691
3692 // Check if A comes from one of C, D, E, F.
3693 for (int Half = 0; Half < 4; ++Half) {
3694 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3695 MatchA = true;
3696 break;
3697 }
3698 }
3699
3700 // Check if B comes from one of C, D, E, F.
3701 for (int Half = 0; Half < 4; ++Half) {
3702 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3703 MatchB = true;
3704 break;
3705 }
3706 }
3707
3708 return MatchA && MatchB;
3709}
3710
3711/// getShuffleVPERM2F128Immediate - Return the appropriate immediate to shuffle
3712/// the specified VECTOR_MASK mask with VPERM2F128 instructions.
3713static unsigned getShuffleVPERM2F128Immediate(SDNode *N) {
3714 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3715 EVT VT = SVOp->getValueType(0);
3716
3717 int HalfSize = VT.getVectorNumElements()/2;
3718
3719 int FstHalf = 0, SndHalf = 0;
3720 for (int i = 0; i < HalfSize; ++i) {
3721 if (SVOp->getMaskElt(i) > 0) {
3722 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3723 break;
3724 }
3725 }
3726 for (int i = HalfSize; i < HalfSize*2; ++i) {
3727 if (SVOp->getMaskElt(i) > 0) {
3728 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3729 break;
3730 }
3731 }
3732
3733 return (FstHalf | (SndHalf << 4));
3734}
3735
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003736/// isVPERMILPDMask - Return true if the specified VECTOR_SHUFFLE operand
3737/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3738/// Note that VPERMIL mask matching is different depending whether theunderlying
3739/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3740/// to the same elements of the low, but to the higher half of the source.
3741/// In VPERMILPD the two lanes could be shuffled independently of each other
3742/// with the same restriction that lanes can't be crossed.
3743static bool isVPERMILPDMask(const SmallVectorImpl<int> &Mask, EVT VT,
3744 const X86Subtarget *Subtarget) {
3745 int NumElts = VT.getVectorNumElements();
3746 int NumLanes = VT.getSizeInBits()/128;
3747
3748 if (!Subtarget->hasAVX())
3749 return false;
3750
3751 // Match any permutation of 128-bit vector with 64-bit types
3752 if (NumLanes == 1 && NumElts != 2)
3753 return false;
3754
3755 // Only match 256-bit with 32 types
3756 if (VT.getSizeInBits() == 256 && NumElts != 4)
3757 return false;
3758
3759 // The mask on the high lane is independent of the low. Both can match
3760 // any element in inside its own lane, but can't cross.
3761 int LaneSize = NumElts/NumLanes;
3762 for (int l = 0; l < NumLanes; ++l)
3763 for (int i = l*LaneSize; i < LaneSize*(l+1); ++i) {
3764 int LaneStart = l*LaneSize;
3765 if (!isUndefOrInRange(Mask[i], LaneStart, LaneStart+LaneSize))
3766 return false;
3767 }
3768
3769 return true;
3770}
3771
3772/// isVPERMILPSMask - Return true if the specified VECTOR_SHUFFLE operand
3773/// specifies a shuffle of elements that is suitable for input to VPERMILPS*.
3774/// Note that VPERMIL mask matching is different depending whether theunderlying
3775/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3776/// to the same elements of the low, but to the higher half of the source.
3777/// In VPERMILPD the two lanes could be shuffled independently of each other
3778/// with the same restriction that lanes can't be crossed.
3779static bool isVPERMILPSMask(const SmallVectorImpl<int> &Mask, EVT VT,
3780 const X86Subtarget *Subtarget) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003781 unsigned NumElts = VT.getVectorNumElements();
3782 unsigned NumLanes = VT.getSizeInBits()/128;
3783
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003784 if (!Subtarget->hasAVX())
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003785 return false;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003786
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003787 // Match any permutation of 128-bit vector with 32-bit types
3788 if (NumLanes == 1 && NumElts != 4)
3789 return false;
3790
3791 // Only match 256-bit with 32 types
3792 if (VT.getSizeInBits() == 256 && NumElts != 8)
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003793 return false;
3794
3795 // The mask on the high lane should be the same as the low. Actually,
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003796 // they can differ if any of the corresponding index in a lane is undef
3797 // and the other stays in range.
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003798 int LaneSize = NumElts/NumLanes;
3799 for (int i = 0; i < LaneSize; ++i) {
3800 int HighElt = i+LaneSize;
Bruno Cardoso Lopes155a92a2011-08-10 01:54:17 +00003801 bool HighValid = isUndefOrInRange(Mask[HighElt], LaneSize, NumElts);
3802 bool LowValid = isUndefOrInRange(Mask[i], 0, LaneSize);
3803
3804 if (!HighValid || !LowValid)
3805 return false;
3806 if (Mask[i] < 0 || Mask[HighElt] < 0)
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003807 continue;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003808 if (Mask[HighElt]-Mask[i] != LaneSize)
3809 return false;
3810 }
3811
3812 return true;
3813}
3814
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003815/// getShuffleVPERMILPSImmediate - Return the appropriate immediate to shuffle
3816/// the specified VECTOR_MASK mask with VPERMILPS* instructions.
3817static unsigned getShuffleVPERMILPSImmediate(SDNode *N) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003818 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3819 EVT VT = SVOp->getValueType(0);
3820
3821 int NumElts = VT.getVectorNumElements();
3822 int NumLanes = VT.getSizeInBits()/128;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003823 int LaneSize = NumElts/NumLanes;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003824
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003825 // Although the mask is equal for both lanes do it twice to get the cases
3826 // where a mask will match because the same mask element is undef on the
3827 // first half but valid on the second. This would get pathological cases
3828 // such as: shuffle <u, 0, 1, 2, 4, 4, 5, 6>, which is completely valid.
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003829 unsigned Mask = 0;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003830 for (int l = 0; l < NumLanes; ++l) {
3831 for (int i = 0; i < LaneSize; ++i) {
3832 int MaskElt = SVOp->getMaskElt(i+(l*LaneSize));
3833 if (MaskElt < 0)
3834 continue;
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003835 if (MaskElt >= LaneSize)
3836 MaskElt -= LaneSize;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003837 Mask |= MaskElt << (i*2);
3838 }
Bruno Cardoso Lopes377baa52011-07-29 01:31:04 +00003839 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003840
3841 return Mask;
3842}
3843
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003844/// getShuffleVPERMILPDImmediate - Return the appropriate immediate to shuffle
3845/// the specified VECTOR_MASK mask with VPERMILPD* instructions.
3846static unsigned getShuffleVPERMILPDImmediate(SDNode *N) {
3847 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3848 EVT VT = SVOp->getValueType(0);
3849
3850 int NumElts = VT.getVectorNumElements();
3851 int NumLanes = VT.getSizeInBits()/128;
3852
3853 unsigned Mask = 0;
3854 int LaneSize = NumElts/NumLanes;
3855 for (int l = 0; l < NumLanes; ++l)
Bruno Cardoso Lopes377baa52011-07-29 01:31:04 +00003856 for (int i = l*LaneSize; i < LaneSize*(l+1); ++i) {
3857 int MaskElt = SVOp->getMaskElt(i);
3858 if (MaskElt < 0)
3859 continue;
3860 Mask |= (MaskElt-l*LaneSize) << i;
3861 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003862
3863 return Mask;
3864}
3865
Evan Cheng017dcc62006-04-21 01:05:10 +00003866/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3867/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003868/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003869static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003870 bool V2IsSplat = false, bool V2IsUndef = false) {
3871 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003872 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003873 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003874
Nate Begeman9008ca62009-04-27 18:41:29 +00003875 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003876 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003877
Nate Begeman9008ca62009-04-27 18:41:29 +00003878 for (int i = 1; i < NumOps; ++i)
3879 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3880 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3881 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003882 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003883
Evan Cheng39623da2006-04-20 08:58:49 +00003884 return true;
3885}
3886
Nate Begeman9008ca62009-04-27 18:41:29 +00003887static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003888 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003889 SmallVector<int, 8> M;
3890 N->getMask(M);
3891 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003892}
3893
Evan Chengd9539472006-04-14 21:59:03 +00003894/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3895/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003896/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
3897bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N,
3898 const X86Subtarget *Subtarget) {
3899 if (!Subtarget->hasSSE3() && !Subtarget->hasAVX())
Evan Chengd9539472006-04-14 21:59:03 +00003900 return false;
3901
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003902 // The second vector must be undef
3903 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3904 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003905
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003906 EVT VT = N->getValueType(0);
3907 unsigned NumElems = VT.getVectorNumElements();
3908
3909 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3910 (VT.getSizeInBits() == 256 && NumElems != 8))
3911 return false;
3912
3913 // "i+1" is the value the indexed mask element must have
3914 for (unsigned i = 0; i < NumElems; i += 2)
3915 if (!isUndefOrEqual(N->getMaskElt(i), i+1) ||
3916 !isUndefOrEqual(N->getMaskElt(i+1), i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003917 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003918
3919 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003920}
3921
3922/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3923/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003924/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
3925bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N,
3926 const X86Subtarget *Subtarget) {
3927 if (!Subtarget->hasSSE3() && !Subtarget->hasAVX())
Evan Chengd9539472006-04-14 21:59:03 +00003928 return false;
3929
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003930 // The second vector must be undef
3931 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3932 return false;
3933
3934 EVT VT = N->getValueType(0);
3935 unsigned NumElems = VT.getVectorNumElements();
3936
3937 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3938 (VT.getSizeInBits() == 256 && NumElems != 8))
3939 return false;
3940
3941 // "i" is the value the indexed mask element must have
3942 for (unsigned i = 0; i < NumElems; i += 2)
3943 if (!isUndefOrEqual(N->getMaskElt(i), i) ||
3944 !isUndefOrEqual(N->getMaskElt(i+1), i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003945 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003946
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003947 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003948}
3949
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003950/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3951/// specifies a shuffle of elements that is suitable for input to 256-bit
3952/// version of MOVDDUP.
3953static bool isMOVDDUPYMask(ShuffleVectorSDNode *N,
3954 const X86Subtarget *Subtarget) {
3955 EVT VT = N->getValueType(0);
3956 int NumElts = VT.getVectorNumElements();
3957 bool V2IsUndef = N->getOperand(1).getOpcode() == ISD::UNDEF;
3958
3959 if (!Subtarget->hasAVX() || VT.getSizeInBits() != 256 ||
3960 !V2IsUndef || NumElts != 4)
3961 return false;
3962
3963 for (int i = 0; i != NumElts/2; ++i)
3964 if (!isUndefOrEqual(N->getMaskElt(i), 0))
3965 return false;
3966 for (int i = NumElts/2; i != NumElts; ++i)
3967 if (!isUndefOrEqual(N->getMaskElt(i), NumElts/2))
3968 return false;
3969 return true;
3970}
3971
Evan Cheng0b457f02008-09-25 20:50:48 +00003972/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003973/// specifies a shuffle of elements that is suitable for input to 128-bit
3974/// version of MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003975bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003976 EVT VT = N->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00003977
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003978 if (VT.getSizeInBits() != 128)
3979 return false;
3980
3981 int e = VT.getVectorNumElements() / 2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003982 for (int i = 0; i < e; ++i)
3983 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003984 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003985 for (int i = 0; i < e; ++i)
3986 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003987 return false;
3988 return true;
3989}
3990
David Greenec38a03e2011-02-03 15:50:00 +00003991/// isVEXTRACTF128Index - Return true if the specified
3992/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3993/// suitable for input to VEXTRACTF128.
3994bool X86::isVEXTRACTF128Index(SDNode *N) {
3995 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3996 return false;
3997
3998 // The index should be aligned on a 128-bit boundary.
3999 uint64_t Index =
4000 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4001
4002 unsigned VL = N->getValueType(0).getVectorNumElements();
4003 unsigned VBits = N->getValueType(0).getSizeInBits();
4004 unsigned ElSize = VBits / VL;
4005 bool Result = (Index * ElSize) % 128 == 0;
4006
4007 return Result;
4008}
4009
David Greeneccacdc12011-02-04 16:08:29 +00004010/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
4011/// operand specifies a subvector insert that is suitable for input to
4012/// VINSERTF128.
4013bool X86::isVINSERTF128Index(SDNode *N) {
4014 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4015 return false;
4016
4017 // The index should be aligned on a 128-bit boundary.
4018 uint64_t Index =
4019 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
4020
4021 unsigned VL = N->getValueType(0).getVectorNumElements();
4022 unsigned VBits = N->getValueType(0).getSizeInBits();
4023 unsigned ElSize = VBits / VL;
4024 bool Result = (Index * ElSize) % 128 == 0;
4025
4026 return Result;
4027}
4028
Evan Cheng63d33002006-03-22 08:01:21 +00004029/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004030/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00004031unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004032 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
4033 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
4034
Evan Chengb9df0ca2006-03-22 02:53:00 +00004035 unsigned Shift = (NumOperands == 4) ? 2 : 1;
4036 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00004037 for (int i = 0; i < NumOperands; ++i) {
4038 int Val = SVOp->getMaskElt(NumOperands-i-1);
4039 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00004040 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00004041 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00004042 if (i != NumOperands - 1)
4043 Mask <<= Shift;
4044 }
Evan Cheng63d33002006-03-22 08:01:21 +00004045 return Mask;
4046}
4047
Evan Cheng506d3df2006-03-29 23:07:14 +00004048/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004049/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00004050unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004051 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00004052 unsigned Mask = 0;
4053 // 8 nodes, but we only care about the last 4.
4054 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004055 int Val = SVOp->getMaskElt(i);
4056 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00004057 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00004058 if (i != 4)
4059 Mask <<= 2;
4060 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004061 return Mask;
4062}
4063
4064/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004065/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00004066unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004067 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00004068 unsigned Mask = 0;
4069 // 8 nodes, but we only care about the first 4.
4070 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004071 int Val = SVOp->getMaskElt(i);
4072 if (Val >= 0)
4073 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00004074 if (i != 0)
4075 Mask <<= 2;
4076 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004077 return Mask;
4078}
4079
Nate Begemana09008b2009-10-19 02:17:23 +00004080/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
4081/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
4082unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
4083 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
4084 EVT VVT = N->getValueType(0);
4085 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
4086 int Val = 0;
4087
4088 unsigned i, e;
4089 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
4090 Val = SVOp->getMaskElt(i);
4091 if (Val >= 0)
4092 break;
4093 }
Eli Friedman63f8dde2011-07-25 21:36:45 +00004094 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00004095 return (Val - i) * EltSize;
4096}
4097
David Greenec38a03e2011-02-03 15:50:00 +00004098/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
4099/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
4100/// instructions.
4101unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
4102 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4103 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
4104
4105 uint64_t Index =
4106 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4107
4108 EVT VecVT = N->getOperand(0).getValueType();
4109 EVT ElVT = VecVT.getVectorElementType();
4110
4111 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004112 return Index / NumElemsPerChunk;
4113}
4114
David Greeneccacdc12011-02-04 16:08:29 +00004115/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4116/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4117/// instructions.
4118unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4119 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4120 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4121
4122 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004123 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004124
4125 EVT VecVT = N->getValueType(0);
4126 EVT ElVT = VecVT.getVectorElementType();
4127
4128 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004129 return Index / NumElemsPerChunk;
4130}
4131
Evan Cheng37b73872009-07-30 08:33:02 +00004132/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4133/// constant +0.0.
4134bool X86::isZeroNode(SDValue Elt) {
4135 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004136 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004137 (isa<ConstantFPSDNode>(Elt) &&
4138 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4139}
4140
Nate Begeman9008ca62009-04-27 18:41:29 +00004141/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4142/// their permute mask.
4143static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4144 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004145 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004146 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004147 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004148
Nate Begeman5a5ca152009-04-29 05:20:52 +00004149 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004150 int idx = SVOp->getMaskElt(i);
4151 if (idx < 0)
4152 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004153 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00004154 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004155 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004156 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004157 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004158 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4159 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004160}
4161
Evan Cheng779ccea2007-12-07 21:30:01 +00004162/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
4163/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00004164static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00004165 unsigned NumElems = VT.getVectorNumElements();
4166 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004167 int idx = Mask[i];
4168 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004169 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004170 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00004171 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004172 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004173 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004174 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004175}
4176
Evan Cheng533a0aa2006-04-19 20:35:22 +00004177/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4178/// match movhlps. The lower half elements should come from upper half of
4179/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004180/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00004181static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004182 EVT VT = Op->getValueType(0);
4183 if (VT.getSizeInBits() != 128)
4184 return false;
4185 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004186 return false;
4187 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004188 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004189 return false;
4190 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004191 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004192 return false;
4193 return true;
4194}
4195
Evan Cheng5ced1d82006-04-06 23:23:56 +00004196/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004197/// is promoted to a vector. It also returns the LoadSDNode by reference if
4198/// required.
4199static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004200 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4201 return false;
4202 N = N->getOperand(0).getNode();
4203 if (!ISD::isNON_EXTLoad(N))
4204 return false;
4205 if (LD)
4206 *LD = cast<LoadSDNode>(N);
4207 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004208}
4209
Evan Cheng533a0aa2006-04-19 20:35:22 +00004210/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4211/// match movlp{s|d}. The lower half elements should come from lower half of
4212/// V1 (and in order), and the upper half elements should come from the upper
4213/// half of V2 (and in order). And since V1 will become the source of the
4214/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004215static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
4216 ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004217 EVT VT = Op->getValueType(0);
4218 if (VT.getSizeInBits() != 128)
4219 return false;
4220
Evan Cheng466685d2006-10-09 20:57:25 +00004221 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004222 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004223 // Is V2 is a vector load, don't do this transformation. We will try to use
4224 // load folding shufps op.
4225 if (ISD::isNON_EXTLoad(V2))
4226 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004227
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004228 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004229
Evan Cheng533a0aa2006-04-19 20:35:22 +00004230 if (NumElems != 2 && NumElems != 4)
4231 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004232 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004233 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004234 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004235 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004236 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004237 return false;
4238 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004239}
4240
Evan Cheng39623da2006-04-20 08:58:49 +00004241/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4242/// all the same.
4243static bool isSplatVector(SDNode *N) {
4244 if (N->getOpcode() != ISD::BUILD_VECTOR)
4245 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004246
Dan Gohman475871a2008-07-27 21:46:04 +00004247 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004248 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4249 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004250 return false;
4251 return true;
4252}
4253
Evan Cheng213d2cf2007-05-17 18:45:50 +00004254/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004255/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004256/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004257static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004258 SDValue V1 = N->getOperand(0);
4259 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004260 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4261 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004262 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004263 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004264 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004265 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4266 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004267 if (Opc != ISD::BUILD_VECTOR ||
4268 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004269 return false;
4270 } else if (Idx >= 0) {
4271 unsigned Opc = V1.getOpcode();
4272 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4273 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004274 if (Opc != ISD::BUILD_VECTOR ||
4275 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004276 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004277 }
4278 }
4279 return true;
4280}
4281
4282/// getZeroVector - Returns a vector of specified type with all zero elements.
4283///
Owen Andersone50ed302009-08-10 22:56:29 +00004284static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00004285 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004286 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004287
Dale Johannesen0488fb62010-09-30 23:57:10 +00004288 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004289 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004290 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00004291 if (VT.getSizeInBits() == 128) { // SSE
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004292 if (HasSSE2) { // SSE2
4293 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4294 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4295 } else { // SSE1
4296 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4297 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4298 }
4299 } else if (VT.getSizeInBits() == 256) { // AVX
4300 // 256-bit logic and arithmetic instructions in AVX are
4301 // all floating-point, no support for integer ops. Default
4302 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00004303 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004304 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4305 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00004306 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004307 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004308}
4309
Chris Lattner8a594482007-11-25 00:24:49 +00004310/// getOnesVector - Returns a vector of specified type with all bits set.
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004311/// Always build ones vectors as <4 x i32>. For 256-bit types, use two
4312/// <4 x i32> inserted in a <8 x i32> appropriately. Then bitcast to their
4313/// original type, ensuring they get CSE'd.
Owen Andersone50ed302009-08-10 22:56:29 +00004314static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004315 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004316 assert((VT.is128BitVector() || VT.is256BitVector())
4317 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004318
Owen Anderson825b72b2009-08-11 20:47:22 +00004319 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004320 SDValue Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
4321 Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004322
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004323 if (VT.is256BitVector()) {
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004324 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, MVT::v8i32),
4325 Vec, DAG.getConstant(0, MVT::i32), DAG, dl);
4326 Vec = Insert128BitVector(InsV, Vec,
4327 DAG.getConstant(4 /* NumElems/2 */, MVT::i32), DAG, dl);
4328 }
4329
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004330 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004331}
4332
Evan Cheng39623da2006-04-20 08:58:49 +00004333/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4334/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00004335static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004336 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004337 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004338
Evan Cheng39623da2006-04-20 08:58:49 +00004339 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00004340 SmallVector<int, 8> MaskVec;
4341 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00004342
Nate Begeman5a5ca152009-04-29 05:20:52 +00004343 for (unsigned i = 0; i != NumElems; ++i) {
4344 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004345 MaskVec[i] = NumElems;
4346 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00004347 }
Evan Cheng39623da2006-04-20 08:58:49 +00004348 }
Evan Cheng39623da2006-04-20 08:58:49 +00004349 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00004350 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
4351 SVOp->getOperand(1), &MaskVec[0]);
4352 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00004353}
4354
Evan Cheng017dcc62006-04-21 01:05:10 +00004355/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4356/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004357static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004358 SDValue V2) {
4359 unsigned NumElems = VT.getVectorNumElements();
4360 SmallVector<int, 8> Mask;
4361 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004362 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004363 Mask.push_back(i);
4364 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004365}
4366
Nate Begeman9008ca62009-04-27 18:41:29 +00004367/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004368static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004369 SDValue V2) {
4370 unsigned NumElems = VT.getVectorNumElements();
4371 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004372 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004373 Mask.push_back(i);
4374 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004375 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004376 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004377}
4378
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004379/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004380static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004381 SDValue V2) {
4382 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004383 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004384 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004385 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004386 Mask.push_back(i + Half);
4387 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004388 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004389 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004390}
4391
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004392// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004393// a generic shuffle instruction because the target has no such instructions.
4394// Generate shuffles which repeat i16 and i8 several times until they can be
4395// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004396static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004397 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004398 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004399 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004400
Nate Begeman9008ca62009-04-27 18:41:29 +00004401 while (NumElems > 4) {
4402 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004403 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004404 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004405 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004406 EltNo -= NumElems/2;
4407 }
4408 NumElems >>= 1;
4409 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004410 return V;
4411}
Eric Christopherfd179292009-08-27 18:07:15 +00004412
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004413/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4414static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4415 EVT VT = V.getValueType();
4416 DebugLoc dl = V.getDebugLoc();
4417 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4418 && "Vector size not supported");
4419
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004420 if (VT.getSizeInBits() == 128) {
4421 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004422 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004423 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4424 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004425 } else {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004426 // To use VPERMILPS to splat scalars, the second half of indicies must
4427 // refer to the higher part, which is a duplication of the lower one,
4428 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004429 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4430 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004431
4432 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4433 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4434 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004435 }
4436
4437 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4438}
4439
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004440/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004441static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4442 EVT SrcVT = SV->getValueType(0);
4443 SDValue V1 = SV->getOperand(0);
4444 DebugLoc dl = SV->getDebugLoc();
4445
4446 int EltNo = SV->getSplatIndex();
4447 int NumElems = SrcVT.getVectorNumElements();
4448 unsigned Size = SrcVT.getSizeInBits();
4449
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004450 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4451 "Unknown how to promote splat for type");
4452
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004453 // Extract the 128-bit part containing the splat element and update
4454 // the splat element index when it refers to the higher register.
4455 if (Size == 256) {
4456 unsigned Idx = (EltNo > NumElems/2) ? NumElems/2 : 0;
4457 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4458 if (Idx > 0)
4459 EltNo -= NumElems/2;
4460 }
4461
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004462 // All i16 and i8 vector types can't be used directly by a generic shuffle
4463 // instruction because the target has no such instruction. Generate shuffles
4464 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004465 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004466 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004467 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004468 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004469
4470 // Recreate the 256-bit vector and place the same 128-bit vector
4471 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004472 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004473 if (Size == 256) {
4474 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), V1,
4475 DAG.getConstant(0, MVT::i32), DAG, dl);
4476 V1 = Insert128BitVector(InsV, V1,
4477 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4478 }
4479
4480 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004481}
4482
Evan Chengba05f722006-04-21 23:03:30 +00004483/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004484/// vector of zero or undef vector. This produces a shuffle where the low
4485/// element of V2 is swizzled into the zero/undef vector, landing at element
4486/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004487static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00004488 bool isZero, bool HasSSE2,
4489 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004490 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004491 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00004492 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
4493 unsigned NumElems = VT.getVectorNumElements();
4494 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004495 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004496 // If this is the insertion idx, put the low elt of V2 here.
4497 MaskVec.push_back(i == Idx ? NumElems : i);
4498 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004499}
4500
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004501/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4502/// element of the result of the vector shuffle.
Benjamin Kramer050db522011-03-26 12:38:19 +00004503static SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
4504 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004505 if (Depth == 6)
4506 return SDValue(); // Limit search depth.
4507
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004508 SDValue V = SDValue(N, 0);
4509 EVT VT = V.getValueType();
4510 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004511
4512 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4513 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
4514 Index = SV->getMaskElt(Index);
4515
4516 if (Index < 0)
4517 return DAG.getUNDEF(VT.getVectorElementType());
4518
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004519 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004520 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004521 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004522 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004523
4524 // Recurse into target specific vector shuffles to find scalars.
4525 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004526 int NumElems = VT.getVectorNumElements();
4527 SmallVector<unsigned, 16> ShuffleMask;
4528 SDValue ImmN;
4529
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004530 switch(Opcode) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004531 case X86ISD::SHUFPS:
4532 case X86ISD::SHUFPD:
4533 ImmN = N->getOperand(N->getNumOperands()-1);
4534 DecodeSHUFPSMask(NumElems,
4535 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4536 ShuffleMask);
4537 break;
4538 case X86ISD::PUNPCKHBW:
4539 case X86ISD::PUNPCKHWD:
4540 case X86ISD::PUNPCKHDQ:
4541 case X86ISD::PUNPCKHQDQ:
4542 DecodePUNPCKHMask(NumElems, ShuffleMask);
4543 break;
4544 case X86ISD::UNPCKHPS:
4545 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00004546 case X86ISD::VUNPCKHPSY:
4547 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004548 DecodeUNPCKHPMask(NumElems, ShuffleMask);
4549 break;
4550 case X86ISD::PUNPCKLBW:
4551 case X86ISD::PUNPCKLWD:
4552 case X86ISD::PUNPCKLDQ:
4553 case X86ISD::PUNPCKLQDQ:
David Greenec4db4e52011-02-28 19:06:56 +00004554 DecodePUNPCKLMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004555 break;
4556 case X86ISD::UNPCKLPS:
4557 case X86ISD::UNPCKLPD:
David Greenec4db4e52011-02-28 19:06:56 +00004558 case X86ISD::VUNPCKLPSY:
4559 case X86ISD::VUNPCKLPDY:
4560 DecodeUNPCKLPMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004561 break;
4562 case X86ISD::MOVHLPS:
4563 DecodeMOVHLPSMask(NumElems, ShuffleMask);
4564 break;
4565 case X86ISD::MOVLHPS:
4566 DecodeMOVLHPSMask(NumElems, ShuffleMask);
4567 break;
4568 case X86ISD::PSHUFD:
4569 ImmN = N->getOperand(N->getNumOperands()-1);
4570 DecodePSHUFMask(NumElems,
4571 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4572 ShuffleMask);
4573 break;
4574 case X86ISD::PSHUFHW:
4575 ImmN = N->getOperand(N->getNumOperands()-1);
4576 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4577 ShuffleMask);
4578 break;
4579 case X86ISD::PSHUFLW:
4580 ImmN = N->getOperand(N->getNumOperands()-1);
4581 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4582 ShuffleMask);
4583 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004584 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004585 case X86ISD::MOVSD: {
4586 // The index 0 always comes from the first element of the second source,
4587 // this is why MOVSS and MOVSD are used in the first place. The other
4588 // elements come from the other positions of the first source vector.
4589 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004590 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
4591 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004592 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00004593 case X86ISD::VPERMILPS:
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004594 ImmN = N->getOperand(N->getNumOperands()-1);
Bruno Cardoso Lopes2eb4c2b2011-07-29 01:31:11 +00004595 DecodeVPERMILPSMask(4, cast<ConstantSDNode>(ImmN)->getZExtValue(),
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004596 ShuffleMask);
Bruno Cardoso Lopes2eb4c2b2011-07-29 01:31:11 +00004597 break;
4598 case X86ISD::VPERMILPSY:
4599 ImmN = N->getOperand(N->getNumOperands()-1);
4600 DecodeVPERMILPSMask(8, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4601 ShuffleMask);
4602 break;
4603 case X86ISD::VPERMILPD:
4604 ImmN = N->getOperand(N->getNumOperands()-1);
4605 DecodeVPERMILPDMask(2, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4606 ShuffleMask);
4607 break;
4608 case X86ISD::VPERMILPDY:
4609 ImmN = N->getOperand(N->getNumOperands()-1);
4610 DecodeVPERMILPDMask(4, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4611 ShuffleMask);
4612 break;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004613 case X86ISD::VPERM2F128:
4614 ImmN = N->getOperand(N->getNumOperands()-1);
4615 DecodeVPERM2F128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4616 ShuffleMask);
4617 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004618 default:
Richard Trieu2db86282011-09-10 01:26:21 +00004619 assert(0 && "not implemented for target shuffle node");
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004620 return SDValue();
4621 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004622
4623 Index = ShuffleMask[Index];
4624 if (Index < 0)
4625 return DAG.getUNDEF(VT.getVectorElementType());
4626
4627 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
4628 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
4629 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004630 }
4631
4632 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004633 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004634 V = V.getOperand(0);
4635 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004636 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004637
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004638 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004639 return SDValue();
4640 }
4641
4642 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4643 return (Index == 0) ? V.getOperand(0)
4644 : DAG.getUNDEF(VT.getVectorElementType());
4645
4646 if (V.getOpcode() == ISD::BUILD_VECTOR)
4647 return V.getOperand(Index);
4648
4649 return SDValue();
4650}
4651
4652/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4653/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004654/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004655static
4656unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
4657 bool ZerosFromLeft, SelectionDAG &DAG) {
4658 int i = 0;
4659
4660 while (i < NumElems) {
4661 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004662 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004663 if (!(Elt.getNode() &&
4664 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4665 break;
4666 ++i;
4667 }
4668
4669 return i;
4670}
4671
4672/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
4673/// MaskE correspond consecutively to elements from one of the vector operands,
4674/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4675static
4676bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
4677 int OpIdx, int NumElems, unsigned &OpNum) {
4678 bool SeenV1 = false;
4679 bool SeenV2 = false;
4680
4681 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
4682 int Idx = SVOp->getMaskElt(i);
4683 // Ignore undef indicies
4684 if (Idx < 0)
4685 continue;
4686
4687 if (Idx < NumElems)
4688 SeenV1 = true;
4689 else
4690 SeenV2 = true;
4691
4692 // Only accept consecutive elements from the same vector
4693 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4694 return false;
4695 }
4696
4697 OpNum = SeenV1 ? 0 : 1;
4698 return true;
4699}
4700
4701/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4702/// logical left shift of a vector.
4703static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4704 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4705 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4706 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4707 false /* check zeros from right */, DAG);
4708 unsigned OpSrc;
4709
4710 if (!NumZeros)
4711 return false;
4712
4713 // Considering the elements in the mask that are not consecutive zeros,
4714 // check if they consecutively come from only one of the source vectors.
4715 //
4716 // V1 = {X, A, B, C} 0
4717 // \ \ \ /
4718 // vector_shuffle V1, V2 <1, 2, 3, X>
4719 //
4720 if (!isShuffleMaskConsecutive(SVOp,
4721 0, // Mask Start Index
4722 NumElems-NumZeros-1, // Mask End Index
4723 NumZeros, // Where to start looking in the src vector
4724 NumElems, // Number of elements in vector
4725 OpSrc)) // Which source operand ?
4726 return false;
4727
4728 isLeft = false;
4729 ShAmt = NumZeros;
4730 ShVal = SVOp->getOperand(OpSrc);
4731 return true;
4732}
4733
4734/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4735/// logical left shift of a vector.
4736static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4737 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4738 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4739 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4740 true /* check zeros from left */, DAG);
4741 unsigned OpSrc;
4742
4743 if (!NumZeros)
4744 return false;
4745
4746 // Considering the elements in the mask that are not consecutive zeros,
4747 // check if they consecutively come from only one of the source vectors.
4748 //
4749 // 0 { A, B, X, X } = V2
4750 // / \ / /
4751 // vector_shuffle V1, V2 <X, X, 4, 5>
4752 //
4753 if (!isShuffleMaskConsecutive(SVOp,
4754 NumZeros, // Mask Start Index
4755 NumElems-1, // Mask End Index
4756 0, // Where to start looking in the src vector
4757 NumElems, // Number of elements in vector
4758 OpSrc)) // Which source operand ?
4759 return false;
4760
4761 isLeft = true;
4762 ShAmt = NumZeros;
4763 ShVal = SVOp->getOperand(OpSrc);
4764 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004765}
4766
4767/// isVectorShift - Returns true if the shuffle can be implemented as a
4768/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004769static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004770 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004771 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4772 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4773 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004774
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004775 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004776}
4777
Evan Chengc78d3b42006-04-24 18:01:45 +00004778/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4779///
Dan Gohman475871a2008-07-27 21:46:04 +00004780static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004781 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004782 SelectionDAG &DAG,
4783 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004784 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004785 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004786
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004787 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004788 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004789 bool First = true;
4790 for (unsigned i = 0; i < 16; ++i) {
4791 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4792 if (ThisIsNonZero && First) {
4793 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004794 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004795 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004796 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004797 First = false;
4798 }
4799
4800 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004801 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004802 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4803 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004804 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004805 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004806 }
4807 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004808 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4809 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4810 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004811 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004812 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004813 } else
4814 ThisElt = LastElt;
4815
Gabor Greifba36cb52008-08-28 21:40:38 +00004816 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004817 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004818 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004819 }
4820 }
4821
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004822 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004823}
4824
Bill Wendlinga348c562007-03-22 18:42:45 +00004825/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004826///
Dan Gohman475871a2008-07-27 21:46:04 +00004827static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004828 unsigned NumNonZero, unsigned NumZero,
4829 SelectionDAG &DAG,
4830 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004831 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004832 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004833
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004834 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004835 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004836 bool First = true;
4837 for (unsigned i = 0; i < 8; ++i) {
4838 bool isNonZero = (NonZeros & (1 << i)) != 0;
4839 if (isNonZero) {
4840 if (First) {
4841 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004842 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004843 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004844 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004845 First = false;
4846 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004847 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004848 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004849 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004850 }
4851 }
4852
4853 return V;
4854}
4855
Evan Chengf26ffe92008-05-29 08:22:04 +00004856/// getVShift - Return a vector logical shift node.
4857///
Owen Andersone50ed302009-08-10 22:56:29 +00004858static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004859 unsigned NumBits, SelectionDAG &DAG,
4860 const TargetLowering &TLI, DebugLoc dl) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00004861 EVT ShVT = MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00004862 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004863 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4864 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004865 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004866 DAG.getConstant(NumBits,
4867 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004868}
4869
Dan Gohman475871a2008-07-27 21:46:04 +00004870SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004871X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004872 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004873
Evan Chengc3630942009-12-09 21:00:30 +00004874 // Check if the scalar load can be widened into a vector load. And if
4875 // the address is "base + cst" see if the cst can be "absorbed" into
4876 // the shuffle mask.
4877 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4878 SDValue Ptr = LD->getBasePtr();
4879 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4880 return SDValue();
4881 EVT PVT = LD->getValueType(0);
4882 if (PVT != MVT::i32 && PVT != MVT::f32)
4883 return SDValue();
4884
4885 int FI = -1;
4886 int64_t Offset = 0;
4887 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4888 FI = FINode->getIndex();
4889 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004890 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004891 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4892 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4893 Offset = Ptr.getConstantOperandVal(1);
4894 Ptr = Ptr.getOperand(0);
4895 } else {
4896 return SDValue();
4897 }
4898
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004899 // FIXME: 256-bit vector instructions don't require a strict alignment,
4900 // improve this code to support it better.
4901 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004902 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004903 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004904 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004905 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004906 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004907 // Can't change the alignment. FIXME: It's possible to compute
4908 // the exact stack offset and reference FI + adjust offset instead.
4909 // If someone *really* cares about this. That's the way to implement it.
4910 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004911 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004912 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004913 }
4914 }
4915
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004916 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004917 // Ptr + (Offset & ~15).
4918 if (Offset < 0)
4919 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004920 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004921 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004922 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004923 if (StartOffset)
4924 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4925 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4926
4927 int EltNo = (Offset - StartOffset) >> 2;
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004928 int NumElems = VT.getVectorNumElements();
4929
4930 EVT CanonVT = VT.getSizeInBits() == 128 ? MVT::v4i32 : MVT::v8i32;
4931 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4932 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004933 LD->getPointerInfo().getWithOffset(StartOffset),
David Greene67c9d422010-02-15 16:53:33 +00004934 false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004935
4936 // Canonicalize it to a v4i32 or v8i32 shuffle.
4937 SmallVector<int, 8> Mask;
4938 for (int i = 0; i < NumElems; ++i)
4939 Mask.push_back(EltNo);
4940
4941 V1 = DAG.getNode(ISD::BITCAST, dl, CanonVT, V1);
4942 return DAG.getNode(ISD::BITCAST, dl, NVT,
4943 DAG.getVectorShuffle(CanonVT, dl, V1,
4944 DAG.getUNDEF(CanonVT),&Mask[0]));
Evan Chengc3630942009-12-09 21:00:30 +00004945 }
4946
4947 return SDValue();
4948}
4949
Michael J. Spencerec38de22010-10-10 22:04:20 +00004950/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4951/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004952/// load which has the same value as a build_vector whose operands are 'elts'.
4953///
4954/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004955///
Nate Begeman1449f292010-03-24 22:19:06 +00004956/// FIXME: we'd also like to handle the case where the last elements are zero
4957/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4958/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004959static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004960 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004961 EVT EltVT = VT.getVectorElementType();
4962 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004963
Nate Begemanfdea31a2010-03-24 20:49:50 +00004964 LoadSDNode *LDBase = NULL;
4965 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004966
Nate Begeman1449f292010-03-24 22:19:06 +00004967 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004968 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004969 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004970 for (unsigned i = 0; i < NumElems; ++i) {
4971 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004972
Nate Begemanfdea31a2010-03-24 20:49:50 +00004973 if (!Elt.getNode() ||
4974 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4975 return SDValue();
4976 if (!LDBase) {
4977 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4978 return SDValue();
4979 LDBase = cast<LoadSDNode>(Elt.getNode());
4980 LastLoadedElt = i;
4981 continue;
4982 }
4983 if (Elt.getOpcode() == ISD::UNDEF)
4984 continue;
4985
4986 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4987 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4988 return SDValue();
4989 LastLoadedElt = i;
4990 }
Nate Begeman1449f292010-03-24 22:19:06 +00004991
4992 // If we have found an entire vector of loads and undefs, then return a large
4993 // load of the entire vector width starting at the base pointer. If we found
4994 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004995 if (LastLoadedElt == NumElems - 1) {
4996 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004997 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004998 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004999 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00005000 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00005001 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00005002 LDBase->isVolatile(), LDBase->isNonTemporal(),
5003 LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00005004 } else if (NumElems == 4 && LastLoadedElt == 1 &&
5005 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00005006 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
5007 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Chris Lattner88641552010-09-22 00:34:38 +00005008 SDValue ResNode = DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys,
5009 Ops, 2, MVT::i32,
5010 LDBase->getMemOperand());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005011 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00005012 }
5013 return SDValue();
5014}
5015
Evan Chengc3630942009-12-09 21:00:30 +00005016SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005017X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005018 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005019
David Greenef125a292011-02-08 19:04:41 +00005020 EVT VT = Op.getValueType();
5021 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005022 unsigned NumElems = Op.getNumOperands();
5023
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005024 // Vectors containing all zeros can be matched by pxor and xorps later
5025 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5026 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5027 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00005028 if (Op.getValueType() == MVT::v4i32 ||
5029 Op.getValueType() == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005030 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005031
Dale Johannesenace16102009-02-03 19:33:06 +00005032 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005033 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005034
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005035 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
5036 // vectors or broken into v4i32 operations on 256-bit vectors.
5037 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
5038 if (Op.getValueType() == MVT::v4i32)
5039 return Op;
5040
5041 return getOnesVector(Op.getValueType(), DAG, dl);
5042 }
5043
Owen Andersone50ed302009-08-10 22:56:29 +00005044 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005045
Evan Cheng0db9fe62006-04-25 20:13:52 +00005046 unsigned NumZero = 0;
5047 unsigned NumNonZero = 0;
5048 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005049 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005050 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005051 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005052 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005053 if (Elt.getOpcode() == ISD::UNDEF)
5054 continue;
5055 Values.insert(Elt);
5056 if (Elt.getOpcode() != ISD::Constant &&
5057 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005058 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005059 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005060 NumZero++;
5061 else {
5062 NonZeros |= (1 << i);
5063 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005064 }
5065 }
5066
Chris Lattner97a2a562010-08-26 05:24:29 +00005067 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5068 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005069 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005070
Chris Lattner67f453a2008-03-09 05:42:06 +00005071 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005072 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005073 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005074 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005075
Chris Lattner62098042008-03-09 01:05:04 +00005076 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5077 // the value are obviously zero, truncate the value to i32 and do the
5078 // insertion that way. Only do this if the value is non-constant or if the
5079 // value is a constant being inserted into element 0. It is cheaper to do
5080 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005081 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005082 (!IsAllConstants || Idx == 0)) {
5083 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005084 // Handle SSE only.
5085 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5086 EVT VecVT = MVT::v4i32;
5087 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005088
Chris Lattner62098042008-03-09 01:05:04 +00005089 // Truncate the value (which may itself be a constant) to i32, and
5090 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005091 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005092 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00005093 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
5094 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005095
Chris Lattner62098042008-03-09 01:05:04 +00005096 // Now we have our 32-bit value zero extended in the low element of
5097 // a vector. If Idx != 0, swizzle it into place.
5098 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005099 SmallVector<int, 4> Mask;
5100 Mask.push_back(Idx);
5101 for (unsigned i = 1; i != VecElts; ++i)
5102 Mask.push_back(i);
5103 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00005104 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00005105 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005106 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005107 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00005108 }
5109 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005110
Chris Lattner19f79692008-03-08 22:59:52 +00005111 // If we have a constant or non-constant insertion into the low element of
5112 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5113 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005114 // depending on what the source datatype is.
5115 if (Idx == 0) {
5116 if (NumZero == 0) {
5117 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00005118 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
5119 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00005120 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5121 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
5122 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
5123 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005124 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
5125 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Dale Johannesen0488fb62010-09-30 23:57:10 +00005126 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
5127 EVT MiddleVT = MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00005128 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
5129 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
5130 Subtarget->hasSSE2(), DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005131 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005132 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005133 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005134
5135 // Is it a vector logical left shift?
5136 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005137 X86::isZeroNode(Op.getOperand(0)) &&
5138 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005139 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005140 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005141 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005142 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005143 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005144 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005145
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005146 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005147 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005148
Chris Lattner19f79692008-03-08 22:59:52 +00005149 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5150 // is a non-constant being inserted into an element other than the low one,
5151 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5152 // movd/movss) to move this into the low element, then shuffle it into
5153 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005154 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005155 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005156
Evan Cheng0db9fe62006-04-25 20:13:52 +00005157 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00005158 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
5159 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005160 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005161 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00005162 MaskVec.push_back(i == Idx ? 0 : 1);
5163 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005164 }
5165 }
5166
Chris Lattner67f453a2008-03-09 05:42:06 +00005167 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005168 if (Values.size() == 1) {
5169 if (EVTBits == 32) {
5170 // Instead of a shuffle like this:
5171 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5172 // Check if it's possible to issue this instead.
5173 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5174 unsigned Idx = CountTrailingZeros_32(NonZeros);
5175 SDValue Item = Op.getOperand(Idx);
5176 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5177 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5178 }
Dan Gohman475871a2008-07-27 21:46:04 +00005179 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005180 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005181
Dan Gohmana3941172007-07-24 22:55:08 +00005182 // A vector full of immediates; various special cases are already
5183 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005184 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005185 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005186
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005187 // For AVX-length vectors, build the individual 128-bit pieces and use
5188 // shuffles to put them in place.
5189 if (VT.getSizeInBits() == 256 && !ISD::isBuildVectorAllZeros(Op.getNode())) {
5190 SmallVector<SDValue, 32> V;
5191 for (unsigned i = 0; i < NumElems; ++i)
5192 V.push_back(Op.getOperand(i));
5193
5194 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5195
5196 // Build both the lower and upper subvector.
5197 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5198 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5199 NumElems/2);
5200
5201 // Recreate the wider vector with the lower and upper part.
Bruno Cardoso Lopes15d03fb2011-07-28 01:26:53 +00005202 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Lower,
5203 DAG.getConstant(0, MVT::i32), DAG, dl);
5204 return Insert128BitVector(Vec, Upper, DAG.getConstant(NumElems/2, MVT::i32),
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005205 DAG, dl);
5206 }
5207
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005208 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005209 if (EVTBits == 64) {
5210 if (NumNonZero == 1) {
5211 // One half is zero or undef.
5212 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005213 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005214 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00005215 return getShuffleVectorZeroOrUndef(V2, Idx, true,
5216 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005217 }
Dan Gohman475871a2008-07-27 21:46:04 +00005218 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005219 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005220
5221 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005222 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005223 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00005224 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005225 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005226 }
5227
Bill Wendling826f36f2007-03-28 00:57:11 +00005228 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005229 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00005230 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005231 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005232 }
5233
5234 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00005235 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00005236 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005237 if (NumElems == 4 && NumZero > 0) {
5238 for (unsigned i = 0; i < 4; ++i) {
5239 bool isZero = !(NonZeros & (1 << i));
5240 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00005241 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005242 else
Dale Johannesenace16102009-02-03 19:33:06 +00005243 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005244 }
5245
5246 for (unsigned i = 0; i < 2; ++i) {
5247 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5248 default: break;
5249 case 0:
5250 V[i] = V[i*2]; // Must be a zero vector.
5251 break;
5252 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005253 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005254 break;
5255 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005256 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005257 break;
5258 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005259 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005260 break;
5261 }
5262 }
5263
Nate Begeman9008ca62009-04-27 18:41:29 +00005264 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005265 bool Reverse = (NonZeros & 0x3) == 2;
5266 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005267 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005268 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5269 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005270 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
5271 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005272 }
5273
Nate Begemanfdea31a2010-03-24 20:49:50 +00005274 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5275 // Check for a build vector of consecutive loads.
5276 for (unsigned i = 0; i < NumElems; ++i)
5277 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005278
Nate Begemanfdea31a2010-03-24 20:49:50 +00005279 // Check for elements which are consecutive loads.
5280 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5281 if (LD.getNode())
5282 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005283
5284 // For SSE 4.1, use insertps to put the high elements into the low element.
Nate Begemanfdea31a2010-03-24 20:49:50 +00005285 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005286 SDValue Result;
5287 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5288 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5289 else
5290 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005291
Chris Lattner24faf612010-08-28 17:59:08 +00005292 for (unsigned i = 1; i < NumElems; ++i) {
5293 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5294 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005295 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005296 }
5297 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005298 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005299
Chris Lattner6e80e442010-08-28 17:15:43 +00005300 // Otherwise, expand into a number of unpckl*, start by extending each of
5301 // our (non-undef) elements to the full vector width with the element in the
5302 // bottom slot of the vector (which generates no code for SSE).
5303 for (unsigned i = 0; i < NumElems; ++i) {
5304 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5305 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5306 else
5307 V[i] = DAG.getUNDEF(VT);
5308 }
5309
5310 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005311 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5312 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5313 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005314 unsigned EltStride = NumElems >> 1;
5315 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005316 for (unsigned i = 0; i < EltStride; ++i) {
5317 // If V[i+EltStride] is undef and this is the first round of mixing,
5318 // then it is safe to just drop this shuffle: V[i] is already in the
5319 // right place, the one element (since it's the first round) being
5320 // inserted as undef can be dropped. This isn't safe for successive
5321 // rounds because they will permute elements within both vectors.
5322 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5323 EltStride == NumElems/2)
5324 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005325
Chris Lattner6e80e442010-08-28 17:15:43 +00005326 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005327 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005328 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005329 }
5330 return V[0];
5331 }
Dan Gohman475871a2008-07-27 21:46:04 +00005332 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005333}
5334
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005335// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5336// them in a MMX register. This is better than doing a stack convert.
5337static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005338 DebugLoc dl = Op.getDebugLoc();
5339 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005340
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005341 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5342 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5343 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005344 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005345 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5346 InVec = Op.getOperand(1);
5347 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5348 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005349 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005350 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5351 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5352 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005353 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005354 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5355 Mask[0] = 0; Mask[1] = 2;
5356 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5357 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005358 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005359}
5360
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005361// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5362// to create 256-bit vectors from two other 128-bit ones.
5363static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5364 DebugLoc dl = Op.getDebugLoc();
5365 EVT ResVT = Op.getValueType();
5366
5367 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5368
5369 SDValue V1 = Op.getOperand(0);
5370 SDValue V2 = Op.getOperand(1);
5371 unsigned NumElems = ResVT.getVectorNumElements();
5372
5373 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, ResVT), V1,
5374 DAG.getConstant(0, MVT::i32), DAG, dl);
5375 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5376 DAG, dl);
5377}
5378
5379SDValue
5380X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005381 EVT ResVT = Op.getValueType();
5382
5383 assert(Op.getNumOperands() == 2);
5384 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5385 "Unsupported CONCAT_VECTORS for value type");
5386
5387 // We support concatenate two MMX registers and place them in a MMX register.
5388 // This is better than doing a stack convert.
5389 if (ResVT.is128BitVector())
5390 return LowerMMXCONCAT_VECTORS(Op, DAG);
5391
5392 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5393 // from two other 128-bit ones.
5394 return LowerAVXCONCAT_VECTORS(Op, DAG);
5395}
5396
Nate Begemanb9a47b82009-02-23 08:49:38 +00005397// v8i16 shuffles - Prefer shuffles in the following order:
5398// 1. [all] pshuflw, pshufhw, optional move
5399// 2. [ssse3] 1 x pshufb
5400// 3. [ssse3] 2 x pshufb + 1 x por
5401// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005402SDValue
5403X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5404 SelectionDAG &DAG) const {
5405 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005406 SDValue V1 = SVOp->getOperand(0);
5407 SDValue V2 = SVOp->getOperand(1);
5408 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005409 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005410
Nate Begemanb9a47b82009-02-23 08:49:38 +00005411 // Determine if more than 1 of the words in each of the low and high quadwords
5412 // of the result come from the same quadword of one of the two inputs. Undef
5413 // mask values count as coming from any quadword, for better codegen.
5414 SmallVector<unsigned, 4> LoQuad(4);
5415 SmallVector<unsigned, 4> HiQuad(4);
5416 BitVector InputQuads(4);
5417 for (unsigned i = 0; i < 8; ++i) {
5418 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005419 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005420 MaskVals.push_back(EltIdx);
5421 if (EltIdx < 0) {
5422 ++Quad[0];
5423 ++Quad[1];
5424 ++Quad[2];
5425 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005426 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005427 }
5428 ++Quad[EltIdx / 4];
5429 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005430 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005431
Nate Begemanb9a47b82009-02-23 08:49:38 +00005432 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005433 unsigned MaxQuad = 1;
5434 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005435 if (LoQuad[i] > MaxQuad) {
5436 BestLoQuad = i;
5437 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005438 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005439 }
5440
Nate Begemanb9a47b82009-02-23 08:49:38 +00005441 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005442 MaxQuad = 1;
5443 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005444 if (HiQuad[i] > MaxQuad) {
5445 BestHiQuad = i;
5446 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005447 }
5448 }
5449
Nate Begemanb9a47b82009-02-23 08:49:38 +00005450 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005451 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005452 // single pshufb instruction is necessary. If There are more than 2 input
5453 // quads, disable the next transformation since it does not help SSSE3.
5454 bool V1Used = InputQuads[0] || InputQuads[1];
5455 bool V2Used = InputQuads[2] || InputQuads[3];
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005456 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005457 if (InputQuads.count() == 2 && V1Used && V2Used) {
5458 BestLoQuad = InputQuads.find_first();
5459 BestHiQuad = InputQuads.find_next(BestLoQuad);
5460 }
5461 if (InputQuads.count() > 2) {
5462 BestLoQuad = -1;
5463 BestHiQuad = -1;
5464 }
5465 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005466
Nate Begemanb9a47b82009-02-23 08:49:38 +00005467 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5468 // the shuffle mask. If a quad is scored as -1, that means that it contains
5469 // words from all 4 input quadwords.
5470 SDValue NewV;
5471 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005472 SmallVector<int, 8> MaskV;
5473 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
5474 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00005475 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005476 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5477 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5478 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005479
Nate Begemanb9a47b82009-02-23 08:49:38 +00005480 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5481 // source words for the shuffle, to aid later transformations.
5482 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005483 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005484 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005485 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005486 if (idx != (int)i)
5487 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005488 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005489 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005490 AllWordsInNewV = false;
5491 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005492 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005493
Nate Begemanb9a47b82009-02-23 08:49:38 +00005494 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5495 if (AllWordsInNewV) {
5496 for (int i = 0; i != 8; ++i) {
5497 int idx = MaskVals[i];
5498 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005499 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005500 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005501 if ((idx != i) && idx < 4)
5502 pshufhw = false;
5503 if ((idx != i) && idx > 3)
5504 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005505 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005506 V1 = NewV;
5507 V2Used = false;
5508 BestLoQuad = 0;
5509 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005510 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005511
Nate Begemanb9a47b82009-02-23 08:49:38 +00005512 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5513 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005514 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005515 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5516 unsigned TargetMask = 0;
5517 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005518 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005519 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
5520 X86::getShufflePSHUFLWImmediate(NewV.getNode());
5521 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005522 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005523 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005524 }
Eric Christopherfd179292009-08-27 18:07:15 +00005525
Nate Begemanb9a47b82009-02-23 08:49:38 +00005526 // If we have SSSE3, and all words of the result are from 1 input vector,
5527 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5528 // is present, fall back to case 4.
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005529 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005530 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005531
Nate Begemanb9a47b82009-02-23 08:49:38 +00005532 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005533 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005534 // mask, and elements that come from V1 in the V2 mask, so that the two
5535 // results can be OR'd together.
5536 bool TwoInputs = V1Used && V2Used;
5537 for (unsigned i = 0; i != 8; ++i) {
5538 int EltIdx = MaskVals[i] * 2;
5539 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005540 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5541 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005542 continue;
5543 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005544 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5545 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005546 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005547 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005548 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005549 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005550 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005551 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005552 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005553
Nate Begemanb9a47b82009-02-23 08:49:38 +00005554 // Calculate the shuffle mask for the second input, shuffle it, and
5555 // OR it with the first shuffled input.
5556 pshufbMask.clear();
5557 for (unsigned i = 0; i != 8; ++i) {
5558 int EltIdx = MaskVals[i] * 2;
5559 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005560 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5561 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005562 continue;
5563 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005564 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5565 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005566 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005567 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005568 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005569 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005570 MVT::v16i8, &pshufbMask[0], 16));
5571 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005572 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005573 }
5574
5575 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5576 // and update MaskVals with new element order.
5577 BitVector InOrder(8);
5578 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005579 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005580 for (int i = 0; i != 4; ++i) {
5581 int idx = MaskVals[i];
5582 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005583 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005584 InOrder.set(i);
5585 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005586 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005587 InOrder.set(i);
5588 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005589 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005590 }
5591 }
5592 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005593 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00005594 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005595 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005596
5597 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
5598 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
5599 NewV.getOperand(0),
5600 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
5601 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005602 }
Eric Christopherfd179292009-08-27 18:07:15 +00005603
Nate Begemanb9a47b82009-02-23 08:49:38 +00005604 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5605 // and update MaskVals with the new element order.
5606 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005607 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005608 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005609 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005610 for (unsigned i = 4; i != 8; ++i) {
5611 int idx = MaskVals[i];
5612 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005613 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005614 InOrder.set(i);
5615 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005616 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005617 InOrder.set(i);
5618 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005619 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005620 }
5621 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005622 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005623 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005624
5625 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
5626 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
5627 NewV.getOperand(0),
5628 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
5629 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005630 }
Eric Christopherfd179292009-08-27 18:07:15 +00005631
Nate Begemanb9a47b82009-02-23 08:49:38 +00005632 // In case BestHi & BestLo were both -1, which means each quadword has a word
5633 // from each of the four input quadwords, calculate the InOrder bitvector now
5634 // before falling through to the insert/extract cleanup.
5635 if (BestLoQuad == -1 && BestHiQuad == -1) {
5636 NewV = V1;
5637 for (int i = 0; i != 8; ++i)
5638 if (MaskVals[i] < 0 || MaskVals[i] == i)
5639 InOrder.set(i);
5640 }
Eric Christopherfd179292009-08-27 18:07:15 +00005641
Nate Begemanb9a47b82009-02-23 08:49:38 +00005642 // The other elements are put in the right place using pextrw and pinsrw.
5643 for (unsigned i = 0; i != 8; ++i) {
5644 if (InOrder[i])
5645 continue;
5646 int EltIdx = MaskVals[i];
5647 if (EltIdx < 0)
5648 continue;
5649 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005650 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005651 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005652 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005653 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005654 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005655 DAG.getIntPtrConstant(i));
5656 }
5657 return NewV;
5658}
5659
5660// v16i8 shuffles - Prefer shuffles in the following order:
5661// 1. [ssse3] 1 x pshufb
5662// 2. [ssse3] 2 x pshufb + 1 x por
5663// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5664static
Nate Begeman9008ca62009-04-27 18:41:29 +00005665SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005666 SelectionDAG &DAG,
5667 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005668 SDValue V1 = SVOp->getOperand(0);
5669 SDValue V2 = SVOp->getOperand(1);
5670 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005671 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00005672 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00005673
Nate Begemanb9a47b82009-02-23 08:49:38 +00005674 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005675 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005676 // present, fall back to case 3.
5677 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5678 bool V1Only = true;
5679 bool V2Only = true;
5680 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005681 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005682 if (EltIdx < 0)
5683 continue;
5684 if (EltIdx < 16)
5685 V2Only = false;
5686 else
5687 V1Only = false;
5688 }
Eric Christopherfd179292009-08-27 18:07:15 +00005689
Nate Begemanb9a47b82009-02-23 08:49:38 +00005690 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
5691 if (TLI.getSubtarget()->hasSSSE3()) {
5692 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005693
Nate Begemanb9a47b82009-02-23 08:49:38 +00005694 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005695 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005696 //
5697 // Otherwise, we have elements from both input vectors, and must zero out
5698 // elements that come from V2 in the first mask, and V1 in the second mask
5699 // so that we can OR them together.
5700 bool TwoInputs = !(V1Only || V2Only);
5701 for (unsigned i = 0; i != 16; ++i) {
5702 int EltIdx = MaskVals[i];
5703 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005704 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005705 continue;
5706 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005707 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005708 }
5709 // If all the elements are from V2, assign it to V1 and return after
5710 // building the first pshufb.
5711 if (V2Only)
5712 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005713 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005714 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005715 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005716 if (!TwoInputs)
5717 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005718
Nate Begemanb9a47b82009-02-23 08:49:38 +00005719 // Calculate the shuffle mask for the second input, shuffle it, and
5720 // OR it with the first shuffled input.
5721 pshufbMask.clear();
5722 for (unsigned i = 0; i != 16; ++i) {
5723 int EltIdx = MaskVals[i];
5724 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005725 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005726 continue;
5727 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005728 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005729 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005730 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005731 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005732 MVT::v16i8, &pshufbMask[0], 16));
5733 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005734 }
Eric Christopherfd179292009-08-27 18:07:15 +00005735
Nate Begemanb9a47b82009-02-23 08:49:38 +00005736 // No SSSE3 - Calculate in place words and then fix all out of place words
5737 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5738 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005739 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5740 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005741 SDValue NewV = V2Only ? V2 : V1;
5742 for (int i = 0; i != 8; ++i) {
5743 int Elt0 = MaskVals[i*2];
5744 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005745
Nate Begemanb9a47b82009-02-23 08:49:38 +00005746 // This word of the result is all undef, skip it.
5747 if (Elt0 < 0 && Elt1 < 0)
5748 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005749
Nate Begemanb9a47b82009-02-23 08:49:38 +00005750 // This word of the result is already in the correct place, skip it.
5751 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5752 continue;
5753 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5754 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005755
Nate Begemanb9a47b82009-02-23 08:49:38 +00005756 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5757 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5758 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005759
5760 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5761 // using a single extract together, load it and store it.
5762 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005763 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005764 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005765 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005766 DAG.getIntPtrConstant(i));
5767 continue;
5768 }
5769
Nate Begemanb9a47b82009-02-23 08:49:38 +00005770 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005771 // source byte is not also odd, shift the extracted word left 8 bits
5772 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005773 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005774 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005775 DAG.getIntPtrConstant(Elt1 / 2));
5776 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005777 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005778 DAG.getConstant(8,
5779 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005780 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005781 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5782 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005783 }
5784 // If Elt0 is defined, extract it from the appropriate source. If the
5785 // source byte is not also even, shift the extracted word right 8 bits. If
5786 // Elt1 was also defined, OR the extracted values together before
5787 // inserting them in the result.
5788 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005789 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005790 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5791 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005792 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005793 DAG.getConstant(8,
5794 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005795 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005796 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5797 DAG.getConstant(0x00FF, MVT::i16));
5798 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005799 : InsElt0;
5800 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005801 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005802 DAG.getIntPtrConstant(i));
5803 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005804 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005805}
5806
Evan Cheng7a831ce2007-12-15 03:00:47 +00005807/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005808/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005809/// done when every pair / quad of shuffle mask elements point to elements in
5810/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005811/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005812static
Nate Begeman9008ca62009-04-27 18:41:29 +00005813SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005814 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005815 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005816 SDValue V1 = SVOp->getOperand(0);
5817 SDValue V2 = SVOp->getOperand(1);
5818 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005819 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005820 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005821 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005822 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005823 case MVT::v4f32: NewVT = MVT::v2f64; break;
5824 case MVT::v4i32: NewVT = MVT::v2i64; break;
5825 case MVT::v8i16: NewVT = MVT::v4i32; break;
5826 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005827 }
5828
Nate Begeman9008ca62009-04-27 18:41:29 +00005829 int Scale = NumElems / NewWidth;
5830 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005831 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005832 int StartIdx = -1;
5833 for (int j = 0; j < Scale; ++j) {
5834 int EltIdx = SVOp->getMaskElt(i+j);
5835 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005836 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005837 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005838 StartIdx = EltIdx - (EltIdx % Scale);
5839 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005840 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005841 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005842 if (StartIdx == -1)
5843 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005844 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005845 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005846 }
5847
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005848 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5849 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005850 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005851}
5852
Evan Chengd880b972008-05-09 21:53:03 +00005853/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005854///
Owen Andersone50ed302009-08-10 22:56:29 +00005855static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005856 SDValue SrcOp, SelectionDAG &DAG,
5857 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005858 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005859 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005860 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005861 LD = dyn_cast<LoadSDNode>(SrcOp);
5862 if (!LD) {
5863 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5864 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005865 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005866 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005867 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005868 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005869 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005870 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005871 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005872 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005873 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5874 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5875 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005876 SrcOp.getOperand(0)
5877 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005878 }
5879 }
5880 }
5881
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005882 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005883 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005884 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005885 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005886}
5887
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005888/// areShuffleHalvesWithinDisjointLanes - Check whether each half of a vector
5889/// shuffle node referes to only one lane in the sources.
5890static bool areShuffleHalvesWithinDisjointLanes(ShuffleVectorSDNode *SVOp) {
5891 EVT VT = SVOp->getValueType(0);
5892 int NumElems = VT.getVectorNumElements();
5893 int HalfSize = NumElems/2;
5894 SmallVector<int, 16> M;
5895 SVOp->getMask(M);
5896 bool MatchA = false, MatchB = false;
5897
5898 for (int l = 0; l < NumElems*2; l += HalfSize) {
5899 if (isUndefOrInRange(M, 0, HalfSize, l, l+HalfSize)) {
5900 MatchA = true;
5901 break;
5902 }
5903 }
5904
5905 for (int l = 0; l < NumElems*2; l += HalfSize) {
5906 if (isUndefOrInRange(M, HalfSize, HalfSize, l, l+HalfSize)) {
5907 MatchB = true;
5908 break;
5909 }
5910 }
5911
5912 return MatchA && MatchB;
5913}
5914
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005915/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5916/// which could not be matched by any known target speficic shuffle
5917static SDValue
5918LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005919 if (areShuffleHalvesWithinDisjointLanes(SVOp)) {
5920 // If each half of a vector shuffle node referes to only one lane in the
5921 // source vectors, extract each used 128-bit lane and shuffle them using
5922 // 128-bit shuffles. Then, concatenate the results. Otherwise leave
5923 // the work to the legalizer.
5924 DebugLoc dl = SVOp->getDebugLoc();
5925 EVT VT = SVOp->getValueType(0);
5926 int NumElems = VT.getVectorNumElements();
5927 int HalfSize = NumElems/2;
5928
5929 // Extract the reference for each half
5930 int FstVecExtractIdx = 0, SndVecExtractIdx = 0;
5931 int FstVecOpNum = 0, SndVecOpNum = 0;
5932 for (int i = 0; i < HalfSize; ++i) {
5933 int Elt = SVOp->getMaskElt(i);
5934 if (SVOp->getMaskElt(i) < 0)
5935 continue;
5936 FstVecOpNum = Elt/NumElems;
5937 FstVecExtractIdx = Elt % NumElems < HalfSize ? 0 : HalfSize;
5938 break;
5939 }
5940 for (int i = HalfSize; i < NumElems; ++i) {
5941 int Elt = SVOp->getMaskElt(i);
5942 if (SVOp->getMaskElt(i) < 0)
5943 continue;
5944 SndVecOpNum = Elt/NumElems;
5945 SndVecExtractIdx = Elt % NumElems < HalfSize ? 0 : HalfSize;
5946 break;
5947 }
5948
5949 // Extract the subvectors
5950 SDValue V1 = Extract128BitVector(SVOp->getOperand(FstVecOpNum),
5951 DAG.getConstant(FstVecExtractIdx, MVT::i32), DAG, dl);
5952 SDValue V2 = Extract128BitVector(SVOp->getOperand(SndVecOpNum),
5953 DAG.getConstant(SndVecExtractIdx, MVT::i32), DAG, dl);
5954
5955 // Generate 128-bit shuffles
5956 SmallVector<int, 16> MaskV1, MaskV2;
5957 for (int i = 0; i < HalfSize; ++i) {
5958 int Elt = SVOp->getMaskElt(i);
5959 MaskV1.push_back(Elt < 0 ? Elt : Elt % HalfSize);
5960 }
5961 for (int i = HalfSize; i < NumElems; ++i) {
5962 int Elt = SVOp->getMaskElt(i);
5963 MaskV2.push_back(Elt < 0 ? Elt : Elt % HalfSize);
5964 }
5965
5966 EVT NVT = V1.getValueType();
5967 V1 = DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &MaskV1[0]);
5968 V2 = DAG.getVectorShuffle(NVT, dl, V2, DAG.getUNDEF(NVT), &MaskV2[0]);
5969
5970 // Concatenate the result back
5971 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), V1,
5972 DAG.getConstant(0, MVT::i32), DAG, dl);
5973 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5974 DAG, dl);
5975 }
5976
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005977 return SDValue();
5978}
5979
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005980/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
5981/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00005982static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005983LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005984 SDValue V1 = SVOp->getOperand(0);
5985 SDValue V2 = SVOp->getOperand(1);
5986 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005987 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00005988
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005989 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
5990
Evan Chengace3c172008-07-22 21:13:36 +00005991 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00005992 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00005993 SmallVector<int, 8> Mask1(4U, -1);
5994 SmallVector<int, 8> PermMask;
5995 SVOp->getMask(PermMask);
5996
Evan Chengace3c172008-07-22 21:13:36 +00005997 unsigned NumHi = 0;
5998 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00005999 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006000 int Idx = PermMask[i];
6001 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006002 Locs[i] = std::make_pair(-1, -1);
6003 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006004 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6005 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006006 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006007 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006008 NumLo++;
6009 } else {
6010 Locs[i] = std::make_pair(1, NumHi);
6011 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006012 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006013 NumHi++;
6014 }
6015 }
6016 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006017
Evan Chengace3c172008-07-22 21:13:36 +00006018 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006019 // If no more than two elements come from either vector. This can be
6020 // implemented with two shuffles. First shuffle gather the elements.
6021 // The second shuffle, which takes the first shuffle as both of its
6022 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006023 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006024
Nate Begeman9008ca62009-04-27 18:41:29 +00006025 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00006026
Evan Chengace3c172008-07-22 21:13:36 +00006027 for (unsigned i = 0; i != 4; ++i) {
6028 if (Locs[i].first == -1)
6029 continue;
6030 else {
6031 unsigned Idx = (i < 2) ? 0 : 4;
6032 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006033 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006034 }
6035 }
6036
Nate Begeman9008ca62009-04-27 18:41:29 +00006037 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006038 } else if (NumLo == 3 || NumHi == 3) {
6039 // Otherwise, we must have three elements from one vector, call it X, and
6040 // one element from the other, call it Y. First, use a shufps to build an
6041 // intermediate vector with the one element from Y and the element from X
6042 // that will be in the same half in the final destination (the indexes don't
6043 // matter). Then, use a shufps to build the final vector, taking the half
6044 // containing the element from Y from the intermediate, and the other half
6045 // from X.
6046 if (NumHi == 3) {
6047 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00006048 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006049 std::swap(V1, V2);
6050 }
6051
6052 // Find the element from V2.
6053 unsigned HiIndex;
6054 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006055 int Val = PermMask[HiIndex];
6056 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006057 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006058 if (Val >= 4)
6059 break;
6060 }
6061
Nate Begeman9008ca62009-04-27 18:41:29 +00006062 Mask1[0] = PermMask[HiIndex];
6063 Mask1[1] = -1;
6064 Mask1[2] = PermMask[HiIndex^1];
6065 Mask1[3] = -1;
6066 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006067
6068 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006069 Mask1[0] = PermMask[0];
6070 Mask1[1] = PermMask[1];
6071 Mask1[2] = HiIndex & 1 ? 6 : 4;
6072 Mask1[3] = HiIndex & 1 ? 4 : 6;
6073 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006074 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006075 Mask1[0] = HiIndex & 1 ? 2 : 0;
6076 Mask1[1] = HiIndex & 1 ? 0 : 2;
6077 Mask1[2] = PermMask[2];
6078 Mask1[3] = PermMask[3];
6079 if (Mask1[2] >= 0)
6080 Mask1[2] += 4;
6081 if (Mask1[3] >= 0)
6082 Mask1[3] += 4;
6083 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006084 }
Evan Chengace3c172008-07-22 21:13:36 +00006085 }
6086
6087 // Break it into (shuffle shuffle_hi, shuffle_lo).
6088 Locs.clear();
David Greenec4db4e52011-02-28 19:06:56 +00006089 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00006090 SmallVector<int,8> LoMask(4U, -1);
6091 SmallVector<int,8> HiMask(4U, -1);
6092
6093 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006094 unsigned MaskIdx = 0;
6095 unsigned LoIdx = 0;
6096 unsigned HiIdx = 2;
6097 for (unsigned i = 0; i != 4; ++i) {
6098 if (i == 2) {
6099 MaskPtr = &HiMask;
6100 MaskIdx = 1;
6101 LoIdx = 0;
6102 HiIdx = 2;
6103 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006104 int Idx = PermMask[i];
6105 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006106 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006107 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006108 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00006109 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006110 LoIdx++;
6111 } else {
6112 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00006113 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006114 HiIdx++;
6115 }
6116 }
6117
Nate Begeman9008ca62009-04-27 18:41:29 +00006118 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6119 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
6120 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00006121 for (unsigned i = 0; i != 4; ++i) {
6122 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006123 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00006124 } else {
6125 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006126 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00006127 }
6128 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006129 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006130}
6131
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006132static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006133 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006134 V = V.getOperand(0);
6135 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6136 V = V.getOperand(0);
6137 if (MayFoldLoad(V))
6138 return true;
6139 return false;
6140}
6141
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006142// FIXME: the version above should always be used. Since there's
6143// a bug where several vector shuffles can't be folded because the
6144// DAG is not updated during lowering and a node claims to have two
6145// uses while it only has one, use this version, and let isel match
6146// another instruction if the load really happens to have more than
6147// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006148// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006149static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006150 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006151 V = V.getOperand(0);
6152 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6153 V = V.getOperand(0);
6154 if (ISD::isNormalLoad(V.getNode()))
6155 return true;
6156 return false;
6157}
6158
6159/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
6160/// a vector extract, and if both can be later optimized into a single load.
6161/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
6162/// here because otherwise a target specific shuffle node is going to be
6163/// emitted for this shuffle, and the optimization not done.
6164/// FIXME: This is probably not the best approach, but fix the problem
6165/// until the right path is decided.
6166static
6167bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
6168 const TargetLowering &TLI) {
6169 EVT VT = V.getValueType();
6170 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
6171
6172 // Be sure that the vector shuffle is present in a pattern like this:
6173 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
6174 if (!V.hasOneUse())
6175 return false;
6176
6177 SDNode *N = *V.getNode()->use_begin();
6178 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
6179 return false;
6180
6181 SDValue EltNo = N->getOperand(1);
6182 if (!isa<ConstantSDNode>(EltNo))
6183 return false;
6184
6185 // If the bit convert changed the number of elements, it is unsafe
6186 // to examine the mask.
6187 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006188 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006189 EVT SrcVT = V.getOperand(0).getValueType();
6190 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
6191 return false;
6192 V = V.getOperand(0);
6193 HasShuffleIntoBitcast = true;
6194 }
6195
6196 // Select the input vector, guarding against out of range extract vector.
6197 unsigned NumElems = VT.getVectorNumElements();
6198 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
6199 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
6200 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
6201
6202 // Skip one more bit_convert if necessary
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006203 if (V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006204 V = V.getOperand(0);
6205
6206 if (ISD::isNormalLoad(V.getNode())) {
6207 // Is the original load suitable?
6208 LoadSDNode *LN0 = cast<LoadSDNode>(V);
6209
6210 // FIXME: avoid the multi-use bug that is preventing lots of
6211 // of foldings to be detected, this is still wrong of course, but
6212 // give the temporary desired behavior, and if it happens that
6213 // the load has real more uses, during isel it will not fold, and
6214 // will generate poor code.
6215 if (!LN0 || LN0->isVolatile()) // || !LN0->hasOneUse()
6216 return false;
6217
6218 if (!HasShuffleIntoBitcast)
6219 return true;
6220
6221 // If there's a bitcast before the shuffle, check if the load type and
6222 // alignment is valid.
6223 unsigned Align = LN0->getAlignment();
6224 unsigned NewAlign =
6225 TLI.getTargetData()->getABITypeAlignment(
6226 VT.getTypeForEVT(*DAG.getContext()));
6227
6228 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
6229 return false;
6230 }
6231
6232 return true;
6233}
6234
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006235static
Evan Cheng835580f2010-10-07 20:50:20 +00006236SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6237 EVT VT = Op.getValueType();
6238
6239 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006240 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6241 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006242 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6243 V1, DAG));
6244}
6245
6246static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006247SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
6248 bool HasSSE2) {
6249 SDValue V1 = Op.getOperand(0);
6250 SDValue V2 = Op.getOperand(1);
6251 EVT VT = Op.getValueType();
6252
6253 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6254
6255 if (HasSSE2 && VT == MVT::v2f64)
6256 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6257
Evan Cheng0899f5c2011-08-31 02:05:24 +00006258 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6259 return DAG.getNode(ISD::BITCAST, dl, VT,
6260 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6261 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6262 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006263}
6264
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006265static
6266SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6267 SDValue V1 = Op.getOperand(0);
6268 SDValue V2 = Op.getOperand(1);
6269 EVT VT = Op.getValueType();
6270
6271 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6272 "unsupported shuffle type");
6273
6274 if (V2.getOpcode() == ISD::UNDEF)
6275 V2 = V1;
6276
6277 // v4i32 or v4f32
6278 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6279}
6280
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006281static inline unsigned getSHUFPOpcode(EVT VT) {
6282 switch(VT.getSimpleVT().SimpleTy) {
6283 case MVT::v8i32: // Use fp unit for int unpack.
6284 case MVT::v8f32:
6285 case MVT::v4i32: // Use fp unit for int unpack.
6286 case MVT::v4f32: return X86ISD::SHUFPS;
6287 case MVT::v4i64: // Use fp unit for int unpack.
6288 case MVT::v4f64:
6289 case MVT::v2i64: // Use fp unit for int unpack.
6290 case MVT::v2f64: return X86ISD::SHUFPD;
6291 default:
6292 llvm_unreachable("Unknown type for shufp*");
6293 }
6294 return 0;
6295}
6296
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006297static
6298SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
6299 SDValue V1 = Op.getOperand(0);
6300 SDValue V2 = Op.getOperand(1);
6301 EVT VT = Op.getValueType();
6302 unsigned NumElems = VT.getVectorNumElements();
6303
6304 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6305 // operand of these instructions is only memory, so check if there's a
6306 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6307 // same masks.
6308 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006309
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006310 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006311 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006312 CanFoldLoad = true;
6313
6314 // When V1 is a load, it can be folded later into a store in isel, example:
6315 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6316 // turns into:
6317 // (MOVLPSmr addr:$src1, VR128:$src2)
6318 // So, recognize this potential and also use MOVLPS or MOVLPD
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006319 if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006320 CanFoldLoad = true;
6321
Eric Christopher893a8822011-02-20 05:04:42 +00006322 // Both of them can't be memory operations though.
6323 if (MayFoldVectorLoad(V1) && MayFoldVectorLoad(V2))
6324 CanFoldLoad = false;
Owen Anderson95771af2011-02-25 21:41:48 +00006325
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006326 if (CanFoldLoad) {
6327 if (HasSSE2 && NumElems == 2)
6328 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6329
6330 if (NumElems == 4)
6331 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
6332 }
6333
6334 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6335 // movl and movlp will both match v2i64, but v2i64 is never matched by
6336 // movl earlier because we make it strict to avoid messing with the movlp load
6337 // folding logic (see the code above getMOVLP call). Match it here then,
6338 // this is horrible, but will stay like this until we move all shuffle
6339 // matching to x86 specific nodes. Note that for the 1st condition all
6340 // types are matched with movsd.
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006341 if (HasSSE2) {
6342 if (NumElems == 2)
6343 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006344 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006345 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006346
6347 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6348
6349 // Invert the operand order and use SHUFPS to match it.
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006350 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V2, V1,
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006351 X86::getShuffleSHUFImmediate(SVOp), DAG);
6352}
6353
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006354static inline unsigned getUNPCKLOpcode(EVT VT) {
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006355 switch(VT.getSimpleVT().SimpleTy) {
6356 case MVT::v4i32: return X86ISD::PUNPCKLDQ;
6357 case MVT::v2i64: return X86ISD::PUNPCKLQDQ;
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00006358 case MVT::v4f32: return X86ISD::UNPCKLPS;
6359 case MVT::v2f64: return X86ISD::UNPCKLPD;
Bruno Cardoso Lopescde4a1a2011-08-09 22:18:37 +00006360 case MVT::v8i32: // Use fp unit for int unpack.
David Greenec4db4e52011-02-28 19:06:56 +00006361 case MVT::v8f32: return X86ISD::VUNPCKLPSY;
Bruno Cardoso Lopescde4a1a2011-08-09 22:18:37 +00006362 case MVT::v4i64: // Use fp unit for int unpack.
David Greenec4db4e52011-02-28 19:06:56 +00006363 case MVT::v4f64: return X86ISD::VUNPCKLPDY;
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006364 case MVT::v16i8: return X86ISD::PUNPCKLBW;
6365 case MVT::v8i16: return X86ISD::PUNPCKLWD;
6366 default:
Eric Christopherdd6e40a2011-02-19 03:19:09 +00006367 llvm_unreachable("Unknown type for unpckl");
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006368 }
6369 return 0;
6370}
6371
6372static inline unsigned getUNPCKHOpcode(EVT VT) {
6373 switch(VT.getSimpleVT().SimpleTy) {
6374 case MVT::v4i32: return X86ISD::PUNPCKHDQ;
6375 case MVT::v2i64: return X86ISD::PUNPCKHQDQ;
6376 case MVT::v4f32: return X86ISD::UNPCKHPS;
6377 case MVT::v2f64: return X86ISD::UNPCKHPD;
Bruno Cardoso Lopescde4a1a2011-08-09 22:18:37 +00006378 case MVT::v8i32: // Use fp unit for int unpack.
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00006379 case MVT::v8f32: return X86ISD::VUNPCKHPSY;
Bruno Cardoso Lopescde4a1a2011-08-09 22:18:37 +00006380 case MVT::v4i64: // Use fp unit for int unpack.
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00006381 case MVT::v4f64: return X86ISD::VUNPCKHPDY;
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006382 case MVT::v16i8: return X86ISD::PUNPCKHBW;
6383 case MVT::v8i16: return X86ISD::PUNPCKHWD;
6384 default:
Eric Christopherdd6e40a2011-02-19 03:19:09 +00006385 llvm_unreachable("Unknown type for unpckh");
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006386 }
6387 return 0;
6388}
6389
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006390static inline unsigned getVPERMILOpcode(EVT VT) {
6391 switch(VT.getSimpleVT().SimpleTy) {
6392 case MVT::v4i32:
6393 case MVT::v4f32: return X86ISD::VPERMILPS;
6394 case MVT::v2i64:
6395 case MVT::v2f64: return X86ISD::VPERMILPD;
6396 case MVT::v8i32:
6397 case MVT::v8f32: return X86ISD::VPERMILPSY;
6398 case MVT::v4i64:
6399 case MVT::v4f64: return X86ISD::VPERMILPDY;
6400 default:
6401 llvm_unreachable("Unknown type for vpermil");
6402 }
6403 return 0;
6404}
6405
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006406/// isVectorBroadcast - Check if the node chain is suitable to be xformed to
6407/// a vbroadcast node. The nodes are suitable whenever we can fold a load coming
6408/// from a 32 or 64 bit scalar. Update Op to the desired load to be folded.
6409static bool isVectorBroadcast(SDValue &Op) {
6410 EVT VT = Op.getValueType();
6411 bool Is256 = VT.getSizeInBits() == 256;
6412
6413 assert((VT.getSizeInBits() == 128 || Is256) &&
6414 "Unsupported type for vbroadcast node");
6415
6416 SDValue V = Op;
6417 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
6418 V = V.getOperand(0);
6419
6420 if (Is256 && !(V.hasOneUse() &&
6421 V.getOpcode() == ISD::INSERT_SUBVECTOR &&
6422 V.getOperand(0).getOpcode() == ISD::UNDEF))
6423 return false;
6424
6425 if (Is256)
6426 V = V.getOperand(1);
Bruno Cardoso Lopesa39ccdb2011-09-01 18:15:06 +00006427
6428 if (!V.hasOneUse())
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006429 return false;
6430
6431 // Check the source scalar_to_vector type. 256-bit broadcasts are
6432 // supported for 32/64-bit sizes, while 128-bit ones are only supported
6433 // for 32-bit scalars.
Bruno Cardoso Lopesa39ccdb2011-09-01 18:15:06 +00006434 if (V.getOpcode() != ISD::SCALAR_TO_VECTOR)
6435 return false;
6436
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006437 unsigned ScalarSize = V.getOperand(0).getValueType().getSizeInBits();
6438 if (ScalarSize != 32 && ScalarSize != 64)
6439 return false;
6440 if (!Is256 && ScalarSize == 64)
6441 return false;
6442
6443 V = V.getOperand(0);
6444 if (!MayFoldLoad(V))
6445 return false;
6446
6447 // Return the load node
6448 Op = V;
6449 return true;
6450}
6451
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006452static
6453SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006454 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006455 const X86Subtarget *Subtarget) {
6456 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6457 EVT VT = Op.getValueType();
6458 DebugLoc dl = Op.getDebugLoc();
6459 SDValue V1 = Op.getOperand(0);
6460 SDValue V2 = Op.getOperand(1);
6461
6462 if (isZeroShuffle(SVOp))
6463 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
6464
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006465 // Handle splat operations
6466 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006467 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006468 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006469 // Special case, this is the only place now where it's allowed to return
6470 // a vector_shuffle operation without using a target specific node, because
6471 // *hopefully* it will be optimized away by the dag combiner. FIXME: should
6472 // this be moved to DAGCombine instead?
6473 if (NumElem <= 4 && CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006474 return Op;
6475
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006476 // Use vbroadcast whenever the splat comes from a foldable load
6477 if (Subtarget->hasAVX() && isVectorBroadcast(V1))
6478 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, V1);
6479
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006480 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006481 if ((Size == 128 && NumElem <= 4) ||
6482 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006483 return SDValue();
6484
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006485 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006486 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006487 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006488
6489 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6490 // do it!
6491 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6492 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6493 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006494 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006495 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
6496 // FIXME: Figure out a cleaner way to do this.
6497 // Try to make use of movq to zero out the top part.
6498 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6499 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6500 if (NewOp.getNode()) {
6501 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
6502 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
6503 DAG, Subtarget, dl);
6504 }
6505 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6506 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6507 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
6508 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
6509 DAG, Subtarget, dl);
6510 }
6511 }
6512 return SDValue();
6513}
6514
Dan Gohman475871a2008-07-27 21:46:04 +00006515SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006516X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006517 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006518 SDValue V1 = Op.getOperand(0);
6519 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006520 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006521 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006522 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006523 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006524 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
6525 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006526 bool V1IsSplat = false;
6527 bool V2IsSplat = false;
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006528 bool HasSSE2 = Subtarget->hasSSE2() || Subtarget->hasAVX();
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006529 bool HasSSE3 = Subtarget->hasSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006530 bool HasSSSE3 = Subtarget->hasSSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006531 MachineFunction &MF = DAG.getMachineFunction();
6532 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006533
Dale Johannesen0488fb62010-09-30 23:57:10 +00006534 // Shuffle operations on MMX not supported.
6535 if (isMMX)
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006536 return Op;
6537
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006538 // Vector shuffle lowering takes 3 steps:
6539 //
6540 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6541 // narrowing and commutation of operands should be handled.
6542 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6543 // shuffle nodes.
6544 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6545 // so the shuffle can be broken into other shuffles and the legalizer can
6546 // try the lowering again.
6547 //
6548 // The general ideia is that no vector_shuffle operation should be left to
6549 // be matched during isel, all of them must be converted to a target specific
6550 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006551
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006552 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6553 // narrowing and commutation of operands should be handled. The actual code
6554 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006555 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006556 if (NewOp.getNode())
6557 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006558
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006559 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6560 // unpckh_undef). Only use pshufd if speed is more important than size.
6561 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp))
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006562 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006563 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp))
Rafael Espindola23e31012011-07-22 18:56:05 +00006564 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006565
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006566 if (X86::isMOVDDUPMask(SVOp) && HasSSE3 && V2IsUndef &&
Dale Johannesen0488fb62010-09-30 23:57:10 +00006567 RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006568 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006569
Dale Johannesen0488fb62010-09-30 23:57:10 +00006570 if (X86::isMOVHLPS_v_undef_Mask(SVOp))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006571 return getMOVHighToLow(Op, dl, DAG);
6572
6573 // Use to match splats
6574 if (HasSSE2 && X86::isUNPCKHMask(SVOp) && V2IsUndef &&
6575 (VT == MVT::v2f64 || VT == MVT::v2i64))
6576 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
6577
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006578 if (X86::isPSHUFDMask(SVOp)) {
6579 // The actual implementation will match the mask in the if above and then
6580 // during isel it can match several different instructions, not only pshufd
6581 // as its name says, sad but true, emulate the behavior for now...
6582 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6583 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
6584
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006585 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
6586
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006587 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006588 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6589
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006590 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V1,
6591 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006592 }
Eric Christopherfd179292009-08-27 18:07:15 +00006593
Evan Chengf26ffe92008-05-29 08:22:04 +00006594 // Check if this can be converted into a logical shift.
6595 bool isLeft = false;
6596 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006597 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00006598 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00006599 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006600 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006601 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006602 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006603 EVT EltVT = VT.getVectorElementType();
6604 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006605 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006606 }
Eric Christopherfd179292009-08-27 18:07:15 +00006607
Nate Begeman9008ca62009-04-27 18:41:29 +00006608 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006609 if (V1IsUndef)
6610 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00006611 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006612 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Dale Johannesen0488fb62010-09-30 23:57:10 +00006613 if (!X86::isMOVLPMask(SVOp)) {
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006614 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006615 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6616
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006617 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006618 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6619 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006620 }
Eric Christopherfd179292009-08-27 18:07:15 +00006621
Nate Begeman9008ca62009-04-27 18:41:29 +00006622 // FIXME: fold these into legal mask.
Dale Johannesen0488fb62010-09-30 23:57:10 +00006623 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp))
6624 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006625
Dale Johannesen0488fb62010-09-30 23:57:10 +00006626 if (X86::isMOVHLPSMask(SVOp))
6627 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006628
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006629 if (X86::isMOVSHDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006630 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006631
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006632 if (X86::isMOVSLDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006633 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006634
Dale Johannesen0488fb62010-09-30 23:57:10 +00006635 if (X86::isMOVLPMask(SVOp))
6636 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006637
Nate Begeman9008ca62009-04-27 18:41:29 +00006638 if (ShouldXformToMOVHLPS(SVOp) ||
6639 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
6640 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006641
Evan Chengf26ffe92008-05-29 08:22:04 +00006642 if (isShift) {
6643 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006644 EVT EltVT = VT.getVectorElementType();
6645 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006646 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006647 }
Eric Christopherfd179292009-08-27 18:07:15 +00006648
Evan Cheng9eca5e82006-10-25 21:49:50 +00006649 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006650 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6651 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006652 V1IsSplat = isSplatVector(V1.getNode());
6653 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006654
Chris Lattner8a594482007-11-25 00:24:49 +00006655 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00006656 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006657 Op = CommuteVectorShuffle(SVOp, DAG);
6658 SVOp = cast<ShuffleVectorSDNode>(Op);
6659 V1 = SVOp->getOperand(0);
6660 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006661 std::swap(V1IsSplat, V2IsSplat);
6662 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006663 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006664 }
6665
Nate Begeman9008ca62009-04-27 18:41:29 +00006666 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
6667 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006668 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006669 return V1;
6670 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6671 // the instruction selector will not match, so get a canonical MOVL with
6672 // swapped operands to undo the commute.
6673 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006674 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006675
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006676 if (X86::isUNPCKLMask(SVOp))
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006677 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006678
6679 if (X86::isUNPCKHMask(SVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006680 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006681
Evan Cheng9bbbb982006-10-25 20:48:19 +00006682 if (V2IsSplat) {
6683 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006684 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00006685 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00006686 SDValue NewMask = NormalizeMask(SVOp, DAG);
6687 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
6688 if (NSVOp != SVOp) {
6689 if (X86::isUNPCKLMask(NSVOp, true)) {
6690 return NewMask;
6691 } else if (X86::isUNPCKHMask(NSVOp, true)) {
6692 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006693 }
6694 }
6695 }
6696
Evan Cheng9eca5e82006-10-25 21:49:50 +00006697 if (Commuted) {
6698 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006699 // FIXME: this seems wrong.
6700 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
6701 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006702
6703 if (X86::isUNPCKLMask(NewSVOp))
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006704 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V2, V1, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006705
6706 if (X86::isUNPCKHMask(NewSVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006707 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V2, V1, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006708 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006709
Nate Begeman9008ca62009-04-27 18:41:29 +00006710 // Normalize the node to match x86 shuffle ops if needed
Dale Johannesen0488fb62010-09-30 23:57:10 +00006711 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
Nate Begeman9008ca62009-04-27 18:41:29 +00006712 return CommuteVectorShuffle(SVOp, DAG);
6713
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006714 // The checks below are all present in isShuffleMaskLegal, but they are
6715 // inlined here right now to enable us to directly emit target specific
6716 // nodes, and remove one by one until they don't return Op anymore.
6717 SmallVector<int, 16> M;
6718 SVOp->getMask(M);
6719
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006720 if (isPALIGNRMask(M, VT, HasSSSE3))
6721 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
6722 X86::getShufflePALIGNRImmediate(SVOp),
6723 DAG);
6724
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006725 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6726 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00006727 if (VT == MVT::v2f64)
6728 return getTargetShuffleNode(X86ISD::UNPCKLPD, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006729 if (VT == MVT::v2i64)
6730 return getTargetShuffleNode(X86ISD::PUNPCKLQDQ, dl, VT, V1, V1, DAG);
6731 }
6732
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006733 if (isPSHUFHWMask(M, VT))
6734 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
6735 X86::getShufflePSHUFHWImmediate(SVOp),
6736 DAG);
6737
6738 if (isPSHUFLWMask(M, VT))
6739 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
6740 X86::getShufflePSHUFLWImmediate(SVOp),
6741 DAG);
6742
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006743 if (isSHUFPMask(M, VT))
6744 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V2,
6745 X86::getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006746
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006747 if (X86::isUNPCKL_v_undef_Mask(SVOp))
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006748 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006749 if (X86::isUNPCKH_v_undef_Mask(SVOp))
Rafael Espindola23e31012011-07-22 18:56:05 +00006750 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006751
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006752 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006753 // Generate target specific nodes for 128 or 256-bit shuffles only
6754 // supported in the AVX instruction set.
6755 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006756
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006757 // Handle VMOVDDUPY permutations
6758 if (isMOVDDUPYMask(SVOp, Subtarget))
6759 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6760
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006761 // Handle VPERMILPS* permutations
6762 if (isVPERMILPSMask(M, VT, Subtarget))
6763 return getTargetShuffleNode(getVPERMILOpcode(VT), dl, VT, V1,
6764 getShuffleVPERMILPSImmediate(SVOp), DAG);
6765
6766 // Handle VPERMILPD* permutations
6767 if (isVPERMILPDMask(M, VT, Subtarget))
6768 return getTargetShuffleNode(getVPERMILOpcode(VT), dl, VT, V1,
6769 getShuffleVPERMILPDImmediate(SVOp), DAG);
6770
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00006771 // Handle VPERM2F128 permutations
6772 if (isVPERM2F128Mask(M, VT, Subtarget))
6773 return getTargetShuffleNode(X86ISD::VPERM2F128, dl, VT, V1, V2,
6774 getShuffleVPERM2F128Immediate(SVOp), DAG);
6775
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006776 // Handle VSHUFPSY permutations
6777 if (isVSHUFPSYMask(M, VT, Subtarget))
6778 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V2,
6779 getShuffleVSHUFPSYImmediate(SVOp), DAG);
6780
6781 // Handle VSHUFPDY permutations
6782 if (isVSHUFPDYMask(M, VT, Subtarget))
6783 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V2,
6784 getShuffleVSHUFPDYImmediate(SVOp), DAG);
6785
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006786 //===--------------------------------------------------------------------===//
6787 // Since no target specific shuffle was selected for this generic one,
6788 // lower it into other known shuffles. FIXME: this isn't true yet, but
6789 // this is the plan.
6790 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006791
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006792 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6793 if (VT == MVT::v8i16) {
6794 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6795 if (NewOp.getNode())
6796 return NewOp;
6797 }
6798
6799 if (VT == MVT::v16i8) {
6800 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6801 if (NewOp.getNode())
6802 return NewOp;
6803 }
6804
6805 // Handle all 128-bit wide vectors with 4 elements, and match them with
6806 // several different shuffle types.
6807 if (NumElems == 4 && VT.getSizeInBits() == 128)
6808 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6809
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006810 // Handle general 256-bit shuffles
6811 if (VT.is256BitVector())
6812 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6813
Dan Gohman475871a2008-07-27 21:46:04 +00006814 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006815}
6816
Dan Gohman475871a2008-07-27 21:46:04 +00006817SDValue
6818X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006819 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006820 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006821 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006822
6823 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6824 return SDValue();
6825
Duncan Sands83ec4b62008-06-06 12:08:01 +00006826 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006827 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006828 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006829 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006830 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006831 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006832 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006833 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6834 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6835 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006836 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6837 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006838 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006839 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006840 Op.getOperand(0)),
6841 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006842 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006843 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006844 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006845 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006846 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00006847 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006848 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6849 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006850 // result has a single use which is a store or a bitcast to i32. And in
6851 // the case of a store, it's not worth it if the index is a constant 0,
6852 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006853 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006854 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006855 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006856 if ((User->getOpcode() != ISD::STORE ||
6857 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6858 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006859 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006860 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006861 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006862 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006863 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006864 Op.getOperand(0)),
6865 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006866 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Owen Anderson825b72b2009-08-11 20:47:22 +00006867 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006868 // ExtractPS works with constant index.
6869 if (isa<ConstantSDNode>(Op.getOperand(1)))
6870 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006871 }
Dan Gohman475871a2008-07-27 21:46:04 +00006872 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006873}
6874
6875
Dan Gohman475871a2008-07-27 21:46:04 +00006876SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006877X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6878 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006879 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006880 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006881
David Greene74a579d2011-02-10 16:57:36 +00006882 SDValue Vec = Op.getOperand(0);
6883 EVT VecVT = Vec.getValueType();
6884
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006885 // If this is a 256-bit vector result, first extract the 128-bit vector and
6886 // then extract the element from the 128-bit vector.
6887 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006888 DebugLoc dl = Op.getNode()->getDebugLoc();
6889 unsigned NumElems = VecVT.getVectorNumElements();
6890 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006891 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6892
6893 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006894 bool Upper = IdxVal >= NumElems/2;
6895 Vec = Extract128BitVector(Vec,
6896 DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32), DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006897
David Greene74a579d2011-02-10 16:57:36 +00006898 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006899 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00006900 }
6901
6902 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6903
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006904 if (Subtarget->hasSSE41() || Subtarget->hasAVX()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006905 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006906 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006907 return Res;
6908 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006909
Owen Andersone50ed302009-08-10 22:56:29 +00006910 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006911 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006912 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006913 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006914 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006915 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006916 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006917 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6918 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006919 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006920 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006921 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006922 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006923 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006924 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006925 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006926 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006927 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006928 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006929 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006930 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006931 if (Idx == 0)
6932 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006933
Evan Cheng0db9fe62006-04-25 20:13:52 +00006934 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006935 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006936 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006937 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006938 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006939 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006940 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00006941 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006942 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6943 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6944 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006945 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006946 if (Idx == 0)
6947 return Op;
6948
6949 // UNPCKHPD the element to the lowest double word, then movsd.
6950 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6951 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006952 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006953 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006954 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006955 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006956 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006957 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006958 }
6959
Dan Gohman475871a2008-07-27 21:46:04 +00006960 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006961}
6962
Dan Gohman475871a2008-07-27 21:46:04 +00006963SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006964X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6965 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006966 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006967 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006968 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006969
Dan Gohman475871a2008-07-27 21:46:04 +00006970 SDValue N0 = Op.getOperand(0);
6971 SDValue N1 = Op.getOperand(1);
6972 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006973
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006974 if (VT.getSizeInBits() == 256)
6975 return SDValue();
6976
Dan Gohman8a55ce42009-09-23 21:02:20 +00006977 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006978 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006979 unsigned Opc;
6980 if (VT == MVT::v8i16)
6981 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006982 else if (VT == MVT::v16i8)
6983 Opc = X86ISD::PINSRB;
6984 else
6985 Opc = X86ISD::PINSRB;
6986
Nate Begeman14d12ca2008-02-11 04:19:36 +00006987 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6988 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006989 if (N1.getValueType() != MVT::i32)
6990 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6991 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006992 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006993 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006994 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006995 // Bits [7:6] of the constant are the source select. This will always be
6996 // zero here. The DAG Combiner may combine an extract_elt index into these
6997 // bits. For example (insert (extract, 3), 2) could be matched by putting
6998 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006999 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00007000 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00007001 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00007002 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007003 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00007004 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00007005 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00007006 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00007007 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00007008 // PINSR* works with constant index.
7009 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00007010 }
Dan Gohman475871a2008-07-27 21:46:04 +00007011 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007012}
7013
Dan Gohman475871a2008-07-27 21:46:04 +00007014SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007015X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007016 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00007017 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007018
David Greene6b381262011-02-09 15:32:06 +00007019 DebugLoc dl = Op.getDebugLoc();
7020 SDValue N0 = Op.getOperand(0);
7021 SDValue N1 = Op.getOperand(1);
7022 SDValue N2 = Op.getOperand(2);
7023
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007024 // If this is a 256-bit vector result, first extract the 128-bit vector,
7025 // insert the element into the extracted half and then place it back.
7026 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00007027 if (!isa<ConstantSDNode>(N2))
7028 return SDValue();
7029
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007030 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00007031 unsigned NumElems = VT.getVectorNumElements();
7032 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007033 bool Upper = IdxVal >= NumElems/2;
7034 SDValue Ins128Idx = DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32);
7035 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007036
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007037 // Insert the element into the desired half.
7038 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
7039 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00007040
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007041 // Insert the changed part back to the 256-bit vector
7042 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007043 }
7044
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007045 if (Subtarget->hasSSE41() || Subtarget->hasAVX())
Nate Begeman14d12ca2008-02-11 04:19:36 +00007046 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
7047
Dan Gohman8a55ce42009-09-23 21:02:20 +00007048 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00007049 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00007050
Dan Gohman8a55ce42009-09-23 21:02:20 +00007051 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00007052 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
7053 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00007054 if (N1.getValueType() != MVT::i32)
7055 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7056 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007057 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00007058 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007059 }
Dan Gohman475871a2008-07-27 21:46:04 +00007060 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007061}
7062
Dan Gohman475871a2008-07-27 21:46:04 +00007063SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007064X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007065 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007066 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00007067 EVT OpVT = Op.getValueType();
7068
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007069 // If this is a 256-bit vector result, first insert into a 128-bit
7070 // vector and then insert into the 256-bit vector.
7071 if (OpVT.getSizeInBits() > 128) {
7072 // Insert into a 128-bit vector.
7073 EVT VT128 = EVT::getVectorVT(*Context,
7074 OpVT.getVectorElementType(),
7075 OpVT.getVectorNumElements() / 2);
7076
7077 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
7078
7079 // Insert the 128-bit vector.
7080 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
7081 DAG.getConstant(0, MVT::i32),
7082 DAG, dl);
7083 }
7084
Chris Lattnerf172ecd2010-07-04 23:07:25 +00007085 if (Op.getValueType() == MVT::v1i64 &&
7086 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00007087 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00007088
Owen Anderson825b72b2009-08-11 20:47:22 +00007089 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00007090 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
7091 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007092 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00007093 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007094}
7095
David Greene91585092011-01-26 15:38:49 +00007096// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
7097// a simple subregister reference or explicit instructions to grab
7098// upper bits of a vector.
7099SDValue
7100X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7101 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00007102 DebugLoc dl = Op.getNode()->getDebugLoc();
7103 SDValue Vec = Op.getNode()->getOperand(0);
7104 SDValue Idx = Op.getNode()->getOperand(1);
7105
7106 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
7107 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
7108 return Extract128BitVector(Vec, Idx, DAG, dl);
7109 }
David Greene91585092011-01-26 15:38:49 +00007110 }
7111 return SDValue();
7112}
7113
David Greenecfe33c42011-01-26 19:13:22 +00007114// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7115// simple superregister reference or explicit instructions to insert
7116// the upper bits of a vector.
7117SDValue
7118X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7119 if (Subtarget->hasAVX()) {
7120 DebugLoc dl = Op.getNode()->getDebugLoc();
7121 SDValue Vec = Op.getNode()->getOperand(0);
7122 SDValue SubVec = Op.getNode()->getOperand(1);
7123 SDValue Idx = Op.getNode()->getOperand(2);
7124
7125 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
7126 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00007127 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007128 }
7129 }
7130 return SDValue();
7131}
7132
Bill Wendling056292f2008-09-16 21:48:12 +00007133// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7134// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7135// one of the above mentioned nodes. It has to be wrapped because otherwise
7136// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7137// be used to form addressing mode. These wrapped nodes will be selected
7138// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007139SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007140X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007141 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007142
Chris Lattner41621a22009-06-26 19:22:52 +00007143 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7144 // global base reg.
7145 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007146 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007147 CodeModel::Model M = getTargetMachine().getCodeModel();
7148
Chris Lattner4f066492009-07-11 20:29:19 +00007149 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007150 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007151 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007152 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007153 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007154 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007155 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007156
Evan Cheng1606e8e2009-03-13 07:51:59 +00007157 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007158 CP->getAlignment(),
7159 CP->getOffset(), OpFlag);
7160 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007161 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007162 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007163 if (OpFlag) {
7164 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007165 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007166 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007167 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007168 }
7169
7170 return Result;
7171}
7172
Dan Gohmand858e902010-04-17 15:26:15 +00007173SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007174 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007175
Chris Lattner18c59872009-06-27 04:16:01 +00007176 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7177 // global base reg.
7178 unsigned char OpFlag = 0;
7179 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007180 CodeModel::Model M = getTargetMachine().getCodeModel();
7181
Chris Lattner4f066492009-07-11 20:29:19 +00007182 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007183 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007184 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007185 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007186 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007187 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007188 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007189
Chris Lattner18c59872009-06-27 04:16:01 +00007190 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7191 OpFlag);
7192 DebugLoc DL = JT->getDebugLoc();
7193 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007194
Chris Lattner18c59872009-06-27 04:16:01 +00007195 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007196 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007197 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7198 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007199 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007200 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007201
Chris Lattner18c59872009-06-27 04:16:01 +00007202 return Result;
7203}
7204
7205SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007206X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007207 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007208
Chris Lattner18c59872009-06-27 04:16:01 +00007209 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7210 // global base reg.
7211 unsigned char OpFlag = 0;
7212 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007213 CodeModel::Model M = getTargetMachine().getCodeModel();
7214
Chris Lattner4f066492009-07-11 20:29:19 +00007215 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007216 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7217 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7218 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007219 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007220 } else if (Subtarget->isPICStyleGOT()) {
7221 OpFlag = X86II::MO_GOT;
7222 } else if (Subtarget->isPICStyleStubPIC()) {
7223 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7224 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7225 OpFlag = X86II::MO_DARWIN_NONLAZY;
7226 }
Eric Christopherfd179292009-08-27 18:07:15 +00007227
Chris Lattner18c59872009-06-27 04:16:01 +00007228 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007229
Chris Lattner18c59872009-06-27 04:16:01 +00007230 DebugLoc DL = Op.getDebugLoc();
7231 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007232
7233
Chris Lattner18c59872009-06-27 04:16:01 +00007234 // With PIC, the address is actually $g + Offset.
7235 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007236 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007237 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7238 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007239 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007240 Result);
7241 }
Eric Christopherfd179292009-08-27 18:07:15 +00007242
Eli Friedman586272d2011-08-11 01:48:05 +00007243 // For symbols that require a load from a stub to get the address, emit the
7244 // load.
7245 if (isGlobalStubReference(OpFlag))
7246 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
7247 MachinePointerInfo::getGOT(), false, false, 0);
7248
Chris Lattner18c59872009-06-27 04:16:01 +00007249 return Result;
7250}
7251
Dan Gohman475871a2008-07-27 21:46:04 +00007252SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007253X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007254 // Create the TargetBlockAddressAddress node.
7255 unsigned char OpFlags =
7256 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007257 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007258 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007259 DebugLoc dl = Op.getDebugLoc();
7260 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7261 /*isTarget=*/true, OpFlags);
7262
Dan Gohmanf705adb2009-10-30 01:28:02 +00007263 if (Subtarget->isPICStyleRIPRel() &&
7264 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007265 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7266 else
7267 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007268
Dan Gohman29cbade2009-11-20 23:18:13 +00007269 // With PIC, the address is actually $g + Offset.
7270 if (isGlobalRelativeToPICBase(OpFlags)) {
7271 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7272 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7273 Result);
7274 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007275
7276 return Result;
7277}
7278
7279SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007280X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007281 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007282 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007283 // Create the TargetGlobalAddress node, folding in the constant
7284 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007285 unsigned char OpFlags =
7286 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007287 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007288 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007289 if (OpFlags == X86II::MO_NO_FLAG &&
7290 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007291 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007292 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007293 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007294 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007295 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007296 }
Eric Christopherfd179292009-08-27 18:07:15 +00007297
Chris Lattner4f066492009-07-11 20:29:19 +00007298 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007299 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007300 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7301 else
7302 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007303
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007304 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007305 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007306 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7307 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007308 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007309 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007310
Chris Lattner36c25012009-07-10 07:34:39 +00007311 // For globals that require a load from a stub to get the address, emit the
7312 // load.
7313 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007314 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00007315 MachinePointerInfo::getGOT(), false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007316
Dan Gohman6520e202008-10-18 02:06:02 +00007317 // If there was a non-zero offset that we didn't fold, create an explicit
7318 // addition for it.
7319 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007320 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007321 DAG.getConstant(Offset, getPointerTy()));
7322
Evan Cheng0db9fe62006-04-25 20:13:52 +00007323 return Result;
7324}
7325
Evan Chengda43bcf2008-09-24 00:05:32 +00007326SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007327X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007328 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007329 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007330 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007331}
7332
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007333static SDValue
7334GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007335 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007336 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007337 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007338 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007339 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007340 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007341 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007342 GA->getOffset(),
7343 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007344 if (InFlag) {
7345 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007346 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007347 } else {
7348 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007349 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007350 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007351
7352 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007353 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007354
Rafael Espindola15f1b662009-04-24 12:59:40 +00007355 SDValue Flag = Chain.getValue(1);
7356 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007357}
7358
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007359// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007360static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007361LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007362 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007363 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007364 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7365 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007366 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007367 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007368 InFlag = Chain.getValue(1);
7369
Chris Lattnerb903bed2009-06-26 21:20:29 +00007370 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007371}
7372
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007373// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007374static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007375LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007376 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007377 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7378 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007379}
7380
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007381// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7382// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007383static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007384 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00007385 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007386 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007387
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007388 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7389 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7390 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007391
Michael J. Spencerec38de22010-10-10 22:04:20 +00007392 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007393 DAG.getIntPtrConstant(0),
7394 MachinePointerInfo(Ptr), false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007395
Chris Lattnerb903bed2009-06-26 21:20:29 +00007396 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007397 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7398 // initialexec.
7399 unsigned WrapperKind = X86ISD::Wrapper;
7400 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007401 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00007402 } else if (is64Bit) {
7403 assert(model == TLSModel::InitialExec);
7404 OperandFlags = X86II::MO_GOTTPOFF;
7405 WrapperKind = X86ISD::WrapperRIP;
7406 } else {
7407 assert(model == TLSModel::InitialExec);
7408 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00007409 }
Eric Christopherfd179292009-08-27 18:07:15 +00007410
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007411 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7412 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007413 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007414 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007415 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007416 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007417
Rafael Espindola9a580232009-02-27 13:37:18 +00007418 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007419 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00007420 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007421
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007422 // The address of the thread local variable is the add of the thread
7423 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007424 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007425}
7426
Dan Gohman475871a2008-07-27 21:46:04 +00007427SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007428X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007429
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007430 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007431 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007432
Eric Christopher30ef0e52010-06-03 04:07:48 +00007433 if (Subtarget->isTargetELF()) {
7434 // TODO: implement the "local dynamic" model
7435 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00007436
Eric Christopher30ef0e52010-06-03 04:07:48 +00007437 // If GV is an alias then use the aliasee for determining
7438 // thread-localness.
7439 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7440 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007441
7442 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00007443 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007444
Eric Christopher30ef0e52010-06-03 04:07:48 +00007445 switch (model) {
7446 case TLSModel::GeneralDynamic:
7447 case TLSModel::LocalDynamic: // not implemented
7448 if (Subtarget->is64Bit())
7449 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7450 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007451
Eric Christopher30ef0e52010-06-03 04:07:48 +00007452 case TLSModel::InitialExec:
7453 case TLSModel::LocalExec:
7454 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7455 Subtarget->is64Bit());
7456 }
7457 } else if (Subtarget->isTargetDarwin()) {
7458 // Darwin only has one model of TLS. Lower to that.
7459 unsigned char OpFlag = 0;
7460 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7461 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007462
Eric Christopher30ef0e52010-06-03 04:07:48 +00007463 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7464 // global base reg.
7465 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7466 !Subtarget->is64Bit();
7467 if (PIC32)
7468 OpFlag = X86II::MO_TLVP_PIC_BASE;
7469 else
7470 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007471 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007472 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007473 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007474 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007475 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007476
Eric Christopher30ef0e52010-06-03 04:07:48 +00007477 // With PIC32, the address is actually $g + Offset.
7478 if (PIC32)
7479 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7480 DAG.getNode(X86ISD::GlobalBaseReg,
7481 DebugLoc(), getPointerTy()),
7482 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007483
Eric Christopher30ef0e52010-06-03 04:07:48 +00007484 // Lowering the machine isd will make sure everything is in the right
7485 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007486 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007487 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007488 SDValue Args[] = { Chain, Offset };
7489 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007490
Eric Christopher30ef0e52010-06-03 04:07:48 +00007491 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7492 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7493 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007494
Eric Christopher30ef0e52010-06-03 04:07:48 +00007495 // And our return value (tls address) is in the standard call return value
7496 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007497 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
7498 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007499 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007500
Eric Christopher30ef0e52010-06-03 04:07:48 +00007501 assert(false &&
7502 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00007503
Torok Edwinc23197a2009-07-14 16:55:14 +00007504 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00007505 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007506}
7507
Evan Cheng0db9fe62006-04-25 20:13:52 +00007508
Nadav Rotem43012222011-05-11 08:12:09 +00007509/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00007510/// take a 2 x i32 value to shift plus a shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +00007511SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00007512 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007513 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007514 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007515 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007516 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007517 SDValue ShOpLo = Op.getOperand(0);
7518 SDValue ShOpHi = Op.getOperand(1);
7519 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007520 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007521 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007522 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007523
Dan Gohman475871a2008-07-27 21:46:04 +00007524 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007525 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007526 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7527 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007528 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007529 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7530 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007531 }
Evan Chenge3413162006-01-09 18:33:28 +00007532
Owen Anderson825b72b2009-08-11 20:47:22 +00007533 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7534 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007535 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007536 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007537
Dan Gohman475871a2008-07-27 21:46:04 +00007538 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007539 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007540 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7541 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007542
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007543 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007544 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7545 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007546 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007547 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7548 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007549 }
7550
Dan Gohman475871a2008-07-27 21:46:04 +00007551 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007552 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007553}
Evan Chenga3195e82006-01-12 22:54:21 +00007554
Dan Gohmand858e902010-04-17 15:26:15 +00007555SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7556 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007557 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007558
Dale Johannesen0488fb62010-09-30 23:57:10 +00007559 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007560 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007561
Owen Anderson825b72b2009-08-11 20:47:22 +00007562 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007563 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007564
Eli Friedman36df4992009-05-27 00:47:34 +00007565 // These are really Legal; return the operand so the caller accepts it as
7566 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007567 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007568 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007569 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007570 Subtarget->is64Bit()) {
7571 return Op;
7572 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007573
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007574 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007575 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007576 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007577 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007578 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007579 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007580 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007581 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007582 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007583 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7584}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007585
Owen Andersone50ed302009-08-10 22:56:29 +00007586SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007587 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007588 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007589 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007590 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007591 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007592 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007593 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007594 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007595 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007596 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007597
Chris Lattner492a43e2010-09-22 01:28:21 +00007598 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007599
Stuart Hastings84be9582011-06-02 15:57:11 +00007600 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7601 MachineMemOperand *MMO;
7602 if (FI) {
7603 int SSFI = FI->getIndex();
7604 MMO =
7605 DAG.getMachineFunction()
7606 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7607 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7608 } else {
7609 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7610 StackSlot = StackSlot.getOperand(1);
7611 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007612 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007613 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7614 X86ISD::FILD, DL,
7615 Tys, Ops, array_lengthof(Ops),
7616 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007617
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007618 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007619 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007620 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007621
7622 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7623 // shouldn't be necessary except that RFP cannot be live across
7624 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007625 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007626 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7627 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007628 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007629 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007630 SDValue Ops[] = {
7631 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7632 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007633 MachineMemOperand *MMO =
7634 DAG.getMachineFunction()
7635 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007636 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007637
Chris Lattner492a43e2010-09-22 01:28:21 +00007638 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7639 Ops, array_lengthof(Ops),
7640 Op.getValueType(), MMO);
7641 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007642 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007643 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007644 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007645
Evan Cheng0db9fe62006-04-25 20:13:52 +00007646 return Result;
7647}
7648
Bill Wendling8b8a6362009-01-17 03:56:04 +00007649// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007650SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7651 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00007652 // This algorithm is not obvious. Here it is in C code, more or less:
7653 /*
7654 double uint64_to_double( uint32_t hi, uint32_t lo ) {
7655 static const __m128i exp = { 0x4330000045300000ULL, 0 };
7656 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00007657
Bill Wendling8b8a6362009-01-17 03:56:04 +00007658 // Copy ints to xmm registers.
7659 __m128i xh = _mm_cvtsi32_si128( hi );
7660 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00007661
Bill Wendling8b8a6362009-01-17 03:56:04 +00007662 // Combine into low half of a single xmm register.
7663 __m128i x = _mm_unpacklo_epi32( xh, xl );
7664 __m128d d;
7665 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00007666
Bill Wendling8b8a6362009-01-17 03:56:04 +00007667 // Merge in appropriate exponents to give the integer bits the right
7668 // magnitude.
7669 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00007670
Bill Wendling8b8a6362009-01-17 03:56:04 +00007671 // Subtract away the biases to deal with the IEEE-754 double precision
7672 // implicit 1.
7673 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00007674
Bill Wendling8b8a6362009-01-17 03:56:04 +00007675 // All conversions up to here are exact. The correctly rounded result is
7676 // calculated using the current rounding mode using the following
7677 // horizontal add.
7678 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
7679 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
7680 // store doesn't really need to be here (except
7681 // maybe to zero the other double)
7682 return sd;
7683 }
7684 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007685
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007686 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007687 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007688
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007689 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00007690 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00007691 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
7692 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
7693 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
7694 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007695 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007696 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007697
Bill Wendling8b8a6362009-01-17 03:56:04 +00007698 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00007699 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007700 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00007701 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007702 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007703 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007704 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007705
Owen Anderson825b72b2009-08-11 20:47:22 +00007706 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7707 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00007708 Op.getOperand(0),
7709 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007710 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7711 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00007712 Op.getOperand(0),
7713 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007714 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
7715 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007716 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007717 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00007718 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007719 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck2);
Owen Anderson825b72b2009-08-11 20:47:22 +00007720 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007721 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007722 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00007723 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007724
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007725 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00007726 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00007727 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
7728 DAG.getUNDEF(MVT::v2f64), ShufMask);
7729 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
7730 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007731 DAG.getIntPtrConstant(0));
7732}
7733
Bill Wendling8b8a6362009-01-17 03:56:04 +00007734// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007735SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7736 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007737 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007738 // FP constant to bias correct the final result.
7739 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007740 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007741
7742 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007743 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007744 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007745
Eli Friedmanf3704762011-08-29 21:15:46 +00007746 // Zero out the upper parts of the register.
7747 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget->hasSSE2(), DAG);
7748
Owen Anderson825b72b2009-08-11 20:47:22 +00007749 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007750 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007751 DAG.getIntPtrConstant(0));
7752
7753 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007754 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007755 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007756 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007757 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007758 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007759 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007760 MVT::v2f64, Bias)));
7761 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007762 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007763 DAG.getIntPtrConstant(0));
7764
7765 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007766 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007767
7768 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007769 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007770
Owen Anderson825b72b2009-08-11 20:47:22 +00007771 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007772 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007773 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007774 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007775 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007776 }
7777
7778 // Handle final rounding.
7779 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007780}
7781
Dan Gohmand858e902010-04-17 15:26:15 +00007782SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7783 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007784 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007785 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007786
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007787 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007788 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7789 // the optimization here.
7790 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007791 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007792
Owen Andersone50ed302009-08-10 22:56:29 +00007793 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007794 EVT DstVT = Op.getValueType();
7795 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007796 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007797 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007798 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007799
7800 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007801 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007802 if (SrcVT == MVT::i32) {
7803 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7804 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7805 getPointerTy(), StackSlot, WordOff);
7806 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007807 StackSlot, MachinePointerInfo(),
7808 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007809 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007810 OffsetSlot, MachinePointerInfo(),
7811 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007812 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7813 return Fild;
7814 }
7815
7816 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7817 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007818 StackSlot, MachinePointerInfo(),
7819 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007820 // For i64 source, we need to add the appropriate power of 2 if the input
7821 // was negative. This is the same as the optimization in
7822 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7823 // we must be careful to do the computation in x87 extended precision, not
7824 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007825 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7826 MachineMemOperand *MMO =
7827 DAG.getMachineFunction()
7828 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7829 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007830
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007831 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7832 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007833 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7834 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007835
7836 APInt FF(32, 0x5F800000ULL);
7837
7838 // Check whether the sign bit is set.
7839 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7840 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7841 ISD::SETLT);
7842
7843 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7844 SDValue FudgePtr = DAG.getConstantPool(
7845 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7846 getPointerTy());
7847
7848 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7849 SDValue Zero = DAG.getIntPtrConstant(0);
7850 SDValue Four = DAG.getIntPtrConstant(4);
7851 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7852 Zero, Four);
7853 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7854
7855 // Load the value out, extending it from f32 to f80.
7856 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007857 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007858 FudgePtr, MachinePointerInfo::getConstantPool(),
7859 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007860 // Extend everything to 80 bits to force it to be done on x87.
7861 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7862 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007863}
7864
Dan Gohman475871a2008-07-27 21:46:04 +00007865std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00007866FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00007867 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007868
Owen Andersone50ed302009-08-10 22:56:29 +00007869 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007870
7871 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007872 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7873 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007874 }
7875
Owen Anderson825b72b2009-08-11 20:47:22 +00007876 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7877 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00007878 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007879
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007880 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007881 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007882 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007883 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007884 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007885 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007886 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007887 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007888
Evan Cheng87c89352007-10-15 20:11:21 +00007889 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
7890 // stack slot.
7891 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007892 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007893 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007894 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007895
Michael J. Spencerec38de22010-10-10 22:04:20 +00007896
7897
Evan Cheng0db9fe62006-04-25 20:13:52 +00007898 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00007899 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007900 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007901 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7902 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7903 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007904 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007905
Dan Gohman475871a2008-07-27 21:46:04 +00007906 SDValue Chain = DAG.getEntryNode();
7907 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007908 EVT TheVT = Op.getOperand(0).getValueType();
7909 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007910 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007911 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007912 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007913 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007914 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007915 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007916 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007917 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007918
Chris Lattner492a43e2010-09-22 01:28:21 +00007919 MachineMemOperand *MMO =
7920 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7921 MachineMemOperand::MOLoad, MemSize, MemSize);
7922 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7923 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007924 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007925 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007926 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7927 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007928
Chris Lattner07290932010-09-22 01:05:16 +00007929 MachineMemOperand *MMO =
7930 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7931 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007932
Evan Cheng0db9fe62006-04-25 20:13:52 +00007933 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00007934 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00007935 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7936 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00007937
Chris Lattner27a6c732007-11-24 07:07:01 +00007938 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007939}
7940
Dan Gohmand858e902010-04-17 15:26:15 +00007941SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7942 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007943 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007944 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007945
Eli Friedman948e95a2009-05-23 09:59:16 +00007946 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00007947 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007948 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7949 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007950
Chris Lattner27a6c732007-11-24 07:07:01 +00007951 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007952 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Chris Lattner51abfe42010-09-21 06:02:19 +00007953 FIST, StackSlot, MachinePointerInfo(), false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00007954}
7955
Dan Gohmand858e902010-04-17 15:26:15 +00007956SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7957 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00007958 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
7959 SDValue FIST = Vals.first, StackSlot = Vals.second;
7960 assert(FIST.getNode() && "Unexpected failure");
7961
7962 // Load the result.
7963 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Chris Lattner51abfe42010-09-21 06:02:19 +00007964 FIST, StackSlot, MachinePointerInfo(), false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007965}
7966
Dan Gohmand858e902010-04-17 15:26:15 +00007967SDValue X86TargetLowering::LowerFABS(SDValue Op,
7968 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007969 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007970 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007971 EVT VT = Op.getValueType();
7972 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007973 if (VT.isVector())
7974 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007975 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007976 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007977 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00007978 CV.push_back(C);
7979 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007980 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007981 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00007982 CV.push_back(C);
7983 CV.push_back(C);
7984 CV.push_back(C);
7985 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007986 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007987 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007988 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007989 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007990 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007991 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007992 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007993}
7994
Dan Gohmand858e902010-04-17 15:26:15 +00007995SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007996 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007997 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007998 EVT VT = Op.getValueType();
7999 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00008000 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00008001 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00008002 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008003 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008004 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00008005 CV.push_back(C);
8006 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008007 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008008 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00008009 CV.push_back(C);
8010 CV.push_back(C);
8011 CV.push_back(C);
8012 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008013 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008014 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008015 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008016 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008017 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00008018 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00008019 if (VT.isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008020 return DAG.getNode(ISD::BITCAST, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008021 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008022 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00008023 Op.getOperand(0)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008024 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00008025 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00008026 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00008027 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008028}
8029
Dan Gohmand858e902010-04-17 15:26:15 +00008030SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008031 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00008032 SDValue Op0 = Op.getOperand(0);
8033 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008034 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008035 EVT VT = Op.getValueType();
8036 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00008037
8038 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008039 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008040 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008041 SrcVT = VT;
8042 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008043 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008044 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008045 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008046 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008047 }
8048
8049 // At this point the operands and the result should have the same
8050 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00008051
Evan Cheng68c47cb2007-01-05 07:55:56 +00008052 // First get the sign bit of second operand.
8053 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008054 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008055 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
8056 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008057 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008058 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
8059 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8060 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8061 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008062 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008063 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008064 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008065 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008066 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00008067 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008068 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008069
8070 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008071 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008072 // Op0 is MVT::f32, Op1 is MVT::f64.
8073 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
8074 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
8075 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008076 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00008077 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00008078 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008079 }
8080
Evan Cheng73d6cf12007-01-05 21:37:56 +00008081 // Clear first operand sign bit.
8082 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00008083 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008084 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
8085 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008086 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008087 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
8088 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8089 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8090 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008091 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008092 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008093 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008094 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008095 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00008096 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008097 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008098
8099 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008100 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008101}
8102
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008103SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
8104 SDValue N0 = Op.getOperand(0);
8105 DebugLoc dl = Op.getDebugLoc();
8106 EVT VT = Op.getValueType();
8107
8108 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8109 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8110 DAG.getConstant(1, VT));
8111 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8112}
8113
Dan Gohman076aee32009-03-04 19:44:21 +00008114/// Emit nodes that will be selected as "test Op0,Op0", or something
8115/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008116SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008117 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008118 DebugLoc dl = Op.getDebugLoc();
8119
Dan Gohman31125812009-03-07 01:58:32 +00008120 // CF and OF aren't always set the way we want. Determine which
8121 // of these we need.
8122 bool NeedCF = false;
8123 bool NeedOF = false;
8124 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008125 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008126 case X86::COND_A: case X86::COND_AE:
8127 case X86::COND_B: case X86::COND_BE:
8128 NeedCF = true;
8129 break;
8130 case X86::COND_G: case X86::COND_GE:
8131 case X86::COND_L: case X86::COND_LE:
8132 case X86::COND_O: case X86::COND_NO:
8133 NeedOF = true;
8134 break;
Dan Gohman31125812009-03-07 01:58:32 +00008135 }
8136
Dan Gohman076aee32009-03-04 19:44:21 +00008137 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008138 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8139 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008140 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8141 // Emit a CMP with 0, which is the TEST pattern.
8142 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8143 DAG.getConstant(0, Op.getValueType()));
8144
8145 unsigned Opcode = 0;
8146 unsigned NumOperands = 0;
8147 switch (Op.getNode()->getOpcode()) {
8148 case ISD::ADD:
8149 // Due to an isel shortcoming, be conservative if this add is likely to be
8150 // selected as part of a load-modify-store instruction. When the root node
8151 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8152 // uses of other nodes in the match, such as the ADD in this case. This
8153 // leads to the ADD being left around and reselected, with the result being
8154 // two adds in the output. Alas, even if none our users are stores, that
8155 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8156 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8157 // climbing the DAG back to the root, and it doesn't seem to be worth the
8158 // effort.
8159 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman076aee32009-03-04 19:44:21 +00008160 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008161 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
8162 goto default_case;
8163
8164 if (ConstantSDNode *C =
8165 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8166 // An add of one will be selected as an INC.
8167 if (C->getAPIntValue() == 1) {
8168 Opcode = X86ISD::INC;
8169 NumOperands = 1;
8170 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008171 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008172
8173 // An add of negative one (subtract of one) will be selected as a DEC.
8174 if (C->getAPIntValue().isAllOnesValue()) {
8175 Opcode = X86ISD::DEC;
8176 NumOperands = 1;
8177 break;
8178 }
Dan Gohman076aee32009-03-04 19:44:21 +00008179 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008180
8181 // Otherwise use a regular EFLAGS-setting add.
8182 Opcode = X86ISD::ADD;
8183 NumOperands = 2;
8184 break;
8185 case ISD::AND: {
8186 // If the primary and result isn't used, don't bother using X86ISD::AND,
8187 // because a TEST instruction will be better.
8188 bool NonFlagUse = false;
8189 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8190 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8191 SDNode *User = *UI;
8192 unsigned UOpNo = UI.getOperandNo();
8193 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8194 // Look pass truncate.
8195 UOpNo = User->use_begin().getOperandNo();
8196 User = *User->use_begin();
8197 }
8198
8199 if (User->getOpcode() != ISD::BRCOND &&
8200 User->getOpcode() != ISD::SETCC &&
8201 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8202 NonFlagUse = true;
8203 break;
8204 }
Dan Gohman076aee32009-03-04 19:44:21 +00008205 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008206
8207 if (!NonFlagUse)
8208 break;
8209 }
8210 // FALL THROUGH
8211 case ISD::SUB:
8212 case ISD::OR:
8213 case ISD::XOR:
8214 // Due to the ISEL shortcoming noted above, be conservative if this op is
8215 // likely to be selected as part of a load-modify-store instruction.
8216 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8217 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8218 if (UI->getOpcode() == ISD::STORE)
8219 goto default_case;
8220
8221 // Otherwise use a regular EFLAGS-setting instruction.
8222 switch (Op.getNode()->getOpcode()) {
8223 default: llvm_unreachable("unexpected operator!");
8224 case ISD::SUB: Opcode = X86ISD::SUB; break;
8225 case ISD::OR: Opcode = X86ISD::OR; break;
8226 case ISD::XOR: Opcode = X86ISD::XOR; break;
8227 case ISD::AND: Opcode = X86ISD::AND; break;
8228 }
8229
8230 NumOperands = 2;
8231 break;
8232 case X86ISD::ADD:
8233 case X86ISD::SUB:
8234 case X86ISD::INC:
8235 case X86ISD::DEC:
8236 case X86ISD::OR:
8237 case X86ISD::XOR:
8238 case X86ISD::AND:
8239 return SDValue(Op.getNode(), 1);
8240 default:
8241 default_case:
8242 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008243 }
8244
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008245 if (Opcode == 0)
8246 // Emit a CMP with 0, which is the TEST pattern.
8247 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8248 DAG.getConstant(0, Op.getValueType()));
8249
8250 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8251 SmallVector<SDValue, 4> Ops;
8252 for (unsigned i = 0; i != NumOperands; ++i)
8253 Ops.push_back(Op.getOperand(i));
8254
8255 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8256 DAG.ReplaceAllUsesWith(Op, New);
8257 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008258}
8259
8260/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8261/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008262SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008263 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008264 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8265 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008266 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008267
8268 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008269 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008270}
8271
Evan Chengd40d03e2010-01-06 19:38:29 +00008272/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8273/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008274SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8275 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008276 SDValue Op0 = And.getOperand(0);
8277 SDValue Op1 = And.getOperand(1);
8278 if (Op0.getOpcode() == ISD::TRUNCATE)
8279 Op0 = Op0.getOperand(0);
8280 if (Op1.getOpcode() == ISD::TRUNCATE)
8281 Op1 = Op1.getOperand(0);
8282
Evan Chengd40d03e2010-01-06 19:38:29 +00008283 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008284 if (Op1.getOpcode() == ISD::SHL)
8285 std::swap(Op0, Op1);
8286 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008287 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8288 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008289 // If we looked past a truncate, check that it's only truncating away
8290 // known zeros.
8291 unsigned BitWidth = Op0.getValueSizeInBits();
8292 unsigned AndBitWidth = And.getValueSizeInBits();
8293 if (BitWidth > AndBitWidth) {
8294 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
8295 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
8296 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8297 return SDValue();
8298 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008299 LHS = Op1;
8300 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008301 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008302 } else if (Op1.getOpcode() == ISD::Constant) {
8303 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
8304 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00008305 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
8306 LHS = AndLHS.getOperand(0);
8307 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008308 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008309 }
Evan Cheng0488db92007-09-25 01:57:46 +00008310
Evan Chengd40d03e2010-01-06 19:38:29 +00008311 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008312 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008313 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008314 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008315 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008316 // Also promote i16 to i32 for performance / code size reason.
8317 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008318 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008319 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008320
Evan Chengd40d03e2010-01-06 19:38:29 +00008321 // If the operand types disagree, extend the shift amount to match. Since
8322 // BT ignores high bits (like shifts) we can use anyextend.
8323 if (LHS.getValueType() != RHS.getValueType())
8324 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008325
Evan Chengd40d03e2010-01-06 19:38:29 +00008326 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8327 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8328 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8329 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008330 }
8331
Evan Cheng54de3ea2010-01-05 06:52:31 +00008332 return SDValue();
8333}
8334
Dan Gohmand858e902010-04-17 15:26:15 +00008335SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008336
8337 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8338
Evan Cheng54de3ea2010-01-05 06:52:31 +00008339 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8340 SDValue Op0 = Op.getOperand(0);
8341 SDValue Op1 = Op.getOperand(1);
8342 DebugLoc dl = Op.getDebugLoc();
8343 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8344
8345 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008346 // Lower (X & (1 << N)) == 0 to BT(X, N).
8347 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8348 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008349 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008350 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008351 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008352 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8353 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8354 if (NewSetCC.getNode())
8355 return NewSetCC;
8356 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008357
Chris Lattner481eebc2010-12-19 21:23:48 +00008358 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8359 // these.
8360 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008361 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008362 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8363 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008364
Chris Lattner481eebc2010-12-19 21:23:48 +00008365 // If the input is a setcc, then reuse the input setcc or use a new one with
8366 // the inverted condition.
8367 if (Op0.getOpcode() == X86ISD::SETCC) {
8368 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8369 bool Invert = (CC == ISD::SETNE) ^
8370 cast<ConstantSDNode>(Op1)->isNullValue();
8371 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008372
Evan Cheng2c755ba2010-02-27 07:36:59 +00008373 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008374 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8375 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8376 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008377 }
8378
Evan Chenge5b51ac2010-04-17 06:13:15 +00008379 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008380 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008381 if (X86CC == X86::COND_INVALID)
8382 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008383
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008384 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008385 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008386 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008387}
8388
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008389// Lower256IntVETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
8390// ones, and then concatenate the result back.
8391static SDValue Lower256IntVETCC(SDValue Op, SelectionDAG &DAG) {
8392 EVT VT = Op.getValueType();
8393
Duncan Sands28b77e92011-09-06 19:07:46 +00008394 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008395 "Unsupported value type for operation");
8396
8397 int NumElems = VT.getVectorNumElements();
8398 DebugLoc dl = Op.getDebugLoc();
8399 SDValue CC = Op.getOperand(2);
8400 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
8401 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
8402
8403 // Extract the LHS vectors
8404 SDValue LHS = Op.getOperand(0);
8405 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
8406 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
8407
8408 // Extract the RHS vectors
8409 SDValue RHS = Op.getOperand(1);
8410 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
8411 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
8412
8413 // Issue the operation on the smaller types and concatenate the result back
8414 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8415 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8416 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8417 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8418 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8419}
8420
8421
Dan Gohmand858e902010-04-17 15:26:15 +00008422SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008423 SDValue Cond;
8424 SDValue Op0 = Op.getOperand(0);
8425 SDValue Op1 = Op.getOperand(1);
8426 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008427 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008428 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8429 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008430 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008431
8432 if (isFP) {
8433 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008434 EVT EltVT = Op0.getValueType().getVectorElementType();
8435 assert(EltVT == MVT::f32 || EltVT == MVT::f64);
8436
8437 unsigned Opc = EltVT == MVT::f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00008438 bool Swap = false;
8439
8440 switch (SetCCOpcode) {
8441 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008442 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008443 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00008444 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00008445 case ISD::SETGT: Swap = true; // Fallthrough
8446 case ISD::SETLT:
8447 case ISD::SETOLT: SSECC = 1; break;
8448 case ISD::SETOGE:
8449 case ISD::SETGE: Swap = true; // Fallthrough
8450 case ISD::SETLE:
8451 case ISD::SETOLE: SSECC = 2; break;
8452 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008453 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008454 case ISD::SETNE: SSECC = 4; break;
8455 case ISD::SETULE: Swap = true;
8456 case ISD::SETUGE: SSECC = 5; break;
8457 case ISD::SETULT: Swap = true;
8458 case ISD::SETUGT: SSECC = 6; break;
8459 case ISD::SETO: SSECC = 7; break;
8460 }
8461 if (Swap)
8462 std::swap(Op0, Op1);
8463
Nate Begemanfb8ead02008-07-25 19:05:58 +00008464 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008465 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008466 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008467 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00008468 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
8469 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008470 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008471 }
8472 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008473 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00008474 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
8475 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008476 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008477 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008478 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008479 }
8480 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00008481 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008482 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008483
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008484 // Break 256-bit integer vector compare into smaller ones.
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008485 if (!isFP && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008486 return Lower256IntVETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008487
Nate Begeman30a0de92008-07-17 16:51:19 +00008488 // We are handling one of the integer comparisons here. Since SSE only has
8489 // GT and EQ comparisons for integer, swapping operands and multiple
8490 // operations may be required for some comparisons.
8491 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
8492 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008493
Owen Anderson825b72b2009-08-11 20:47:22 +00008494 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00008495 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00008496 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
Owen Anderson825b72b2009-08-11 20:47:22 +00008497 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
Owen Anderson825b72b2009-08-11 20:47:22 +00008498 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
8499 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008500 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008501
Nate Begeman30a0de92008-07-17 16:51:19 +00008502 switch (SetCCOpcode) {
8503 default: break;
8504 case ISD::SETNE: Invert = true;
8505 case ISD::SETEQ: Opc = EQOpc; break;
8506 case ISD::SETLT: Swap = true;
8507 case ISD::SETGT: Opc = GTOpc; break;
8508 case ISD::SETGE: Swap = true;
8509 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
8510 case ISD::SETULT: Swap = true;
8511 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
8512 case ISD::SETUGE: Swap = true;
8513 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
8514 }
8515 if (Swap)
8516 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008517
Nate Begeman30a0de92008-07-17 16:51:19 +00008518 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8519 // bits of the inputs before performing those operations.
8520 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008521 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008522 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8523 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008524 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008525 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8526 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008527 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8528 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008529 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008530
Dale Johannesenace16102009-02-03 19:33:06 +00008531 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008532
8533 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008534 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008535 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008536
Nate Begeman30a0de92008-07-17 16:51:19 +00008537 return Result;
8538}
Evan Cheng0488db92007-09-25 01:57:46 +00008539
Evan Cheng370e5342008-12-03 08:38:43 +00008540// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008541static bool isX86LogicalCmp(SDValue Op) {
8542 unsigned Opc = Op.getNode()->getOpcode();
8543 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8544 return true;
8545 if (Op.getResNo() == 1 &&
8546 (Opc == X86ISD::ADD ||
8547 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008548 Opc == X86ISD::ADC ||
8549 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008550 Opc == X86ISD::SMUL ||
8551 Opc == X86ISD::UMUL ||
8552 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008553 Opc == X86ISD::DEC ||
8554 Opc == X86ISD::OR ||
8555 Opc == X86ISD::XOR ||
8556 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008557 return true;
8558
Chris Lattner9637d5b2010-12-05 07:49:54 +00008559 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8560 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008561
Dan Gohman076aee32009-03-04 19:44:21 +00008562 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008563}
8564
Chris Lattnera2b56002010-12-05 01:23:24 +00008565static bool isZero(SDValue V) {
8566 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8567 return C && C->isNullValue();
8568}
8569
Chris Lattner96908b12010-12-05 02:00:51 +00008570static bool isAllOnes(SDValue V) {
8571 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8572 return C && C->isAllOnesValue();
8573}
8574
Dan Gohmand858e902010-04-17 15:26:15 +00008575SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008576 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008577 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008578 SDValue Op1 = Op.getOperand(1);
8579 SDValue Op2 = Op.getOperand(2);
8580 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008581 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008582
Dan Gohman1a492952009-10-20 16:22:37 +00008583 if (Cond.getOpcode() == ISD::SETCC) {
8584 SDValue NewCond = LowerSETCC(Cond, DAG);
8585 if (NewCond.getNode())
8586 Cond = NewCond;
8587 }
Evan Cheng734503b2006-09-11 02:19:56 +00008588
Chris Lattnera2b56002010-12-05 01:23:24 +00008589 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008590 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008591 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008592 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008593 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008594 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8595 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008596 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008597
Chris Lattnera2b56002010-12-05 01:23:24 +00008598 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008599
8600 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008601 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8602 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008603
8604 SDValue CmpOp0 = Cmp.getOperand(0);
8605 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8606 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008607
Chris Lattner96908b12010-12-05 02:00:51 +00008608 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008609 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8610 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008611
Chris Lattner96908b12010-12-05 02:00:51 +00008612 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8613 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008614
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008615 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008616 if (N2C == 0 || !N2C->isNullValue())
8617 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8618 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008619 }
8620 }
8621
Chris Lattnera2b56002010-12-05 01:23:24 +00008622 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008623 if (Cond.getOpcode() == ISD::AND &&
8624 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8625 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008626 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008627 Cond = Cond.getOperand(0);
8628 }
8629
Evan Cheng3f41d662007-10-08 22:16:29 +00008630 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8631 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00008632 if (Cond.getOpcode() == X86ISD::SETCC ||
8633 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008634 CC = Cond.getOperand(0);
8635
Dan Gohman475871a2008-07-27 21:46:04 +00008636 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008637 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008638 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008639
Evan Cheng3f41d662007-10-08 22:16:29 +00008640 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008641 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008642 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008643 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008644
Chris Lattnerd1980a52009-03-12 06:52:53 +00008645 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8646 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008647 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008648 addTest = false;
8649 }
8650 }
8651
8652 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008653 // Look pass the truncate.
8654 if (Cond.getOpcode() == ISD::TRUNCATE)
8655 Cond = Cond.getOperand(0);
8656
8657 // We know the result of AND is compared against zero. Try to match
8658 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008659 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008660 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008661 if (NewSetCC.getNode()) {
8662 CC = NewSetCC.getOperand(0);
8663 Cond = NewSetCC.getOperand(1);
8664 addTest = false;
8665 }
8666 }
8667 }
8668
8669 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008670 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008671 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008672 }
8673
Benjamin Kramere915ff32010-12-22 23:09:28 +00008674 // a < b ? -1 : 0 -> RES = ~setcc_carry
8675 // a < b ? 0 : -1 -> RES = setcc_carry
8676 // a >= b ? -1 : 0 -> RES = setcc_carry
8677 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8678 if (Cond.getOpcode() == X86ISD::CMP) {
8679 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8680
8681 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8682 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8683 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8684 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8685 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8686 return DAG.getNOT(DL, Res, Res.getValueType());
8687 return Res;
8688 }
8689 }
8690
Evan Cheng0488db92007-09-25 01:57:46 +00008691 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8692 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008693 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008694 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008695 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008696}
8697
Nadav Rotemffe3e7d2011-09-08 08:11:19 +00008698SDValue X86TargetLowering::LowerVSELECT(SDValue Op, SelectionDAG &DAG) const {
8699 SDValue Cond = Op.getOperand(0);
8700 SDValue Op1 = Op.getOperand(1);
8701 SDValue Op2 = Op.getOperand(2);
8702 DebugLoc DL = Op.getDebugLoc();
8703
Bruno Cardoso Lopes814c6ce2011-09-08 18:05:08 +00008704 SDValue Ops[] = {Op1, Op2, Cond};
Nadav Rotemffe3e7d2011-09-08 08:11:19 +00008705
8706 assert(Op1.getValueType().isVector() && "Op1 must be a vector");
8707 assert(Op2.getValueType().isVector() && "Op2 must be a vector");
8708 assert(Cond.getValueType().isVector() && "Cond must be a vector");
8709 assert(Op1.getValueType() == Op2.getValueType() && "Type mismatch");
Nadav Rotemee64be92011-09-08 22:17:35 +00008710
8711 EVT VT = Op1.getValueType();
8712 switch (VT.getSimpleVT().SimpleTy) {
Nadav Rotemffe3e7d2011-09-08 08:11:19 +00008713 default: break;
Nadav Rotem8ffad562011-09-09 20:29:17 +00008714 // SSE4:
Nadav Rotemee64be92011-09-08 22:17:35 +00008715 case MVT::v2i64:
8716 case MVT::v2f64:
Nadav Rotemee64be92011-09-08 22:17:35 +00008717 case MVT::v4i32:
8718 case MVT::v4f32:
Nadav Rotemee64be92011-09-08 22:17:35 +00008719 case MVT::v16i8:
Nadav Rotem8ffad562011-09-09 20:29:17 +00008720 case MVT::v8i16:
8721 // AVX:
8722 case MVT::v4i64:
8723 case MVT::v4f64:
8724 case MVT::v8i32:
8725 case MVT::v8f32:
8726 case MVT::v32i8:
8727 case MVT::v16i16:
8728 return DAG.getNode(X86ISD::BLENDV, DL, VT, Ops, array_lengthof(Ops));
Nadav Rotemffe3e7d2011-09-08 08:11:19 +00008729 }
Nadav Rotemee64be92011-09-08 22:17:35 +00008730
Nadav Rotemffe3e7d2011-09-08 08:11:19 +00008731 return SDValue();
8732}
8733
8734
Evan Cheng370e5342008-12-03 08:38:43 +00008735// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8736// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8737// from the AND / OR.
8738static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8739 Opc = Op.getOpcode();
8740 if (Opc != ISD::OR && Opc != ISD::AND)
8741 return false;
8742 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8743 Op.getOperand(0).hasOneUse() &&
8744 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8745 Op.getOperand(1).hasOneUse());
8746}
8747
Evan Cheng961d6d42009-02-02 08:19:07 +00008748// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8749// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008750static bool isXor1OfSetCC(SDValue Op) {
8751 if (Op.getOpcode() != ISD::XOR)
8752 return false;
8753 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8754 if (N1C && N1C->getAPIntValue() == 1) {
8755 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8756 Op.getOperand(0).hasOneUse();
8757 }
8758 return false;
8759}
8760
Dan Gohmand858e902010-04-17 15:26:15 +00008761SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008762 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008763 SDValue Chain = Op.getOperand(0);
8764 SDValue Cond = Op.getOperand(1);
8765 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008766 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008767 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00008768
Dan Gohman1a492952009-10-20 16:22:37 +00008769 if (Cond.getOpcode() == ISD::SETCC) {
8770 SDValue NewCond = LowerSETCC(Cond, DAG);
8771 if (NewCond.getNode())
8772 Cond = NewCond;
8773 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008774#if 0
8775 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008776 else if (Cond.getOpcode() == X86ISD::ADD ||
8777 Cond.getOpcode() == X86ISD::SUB ||
8778 Cond.getOpcode() == X86ISD::SMUL ||
8779 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008780 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008781#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008782
Evan Chengad9c0a32009-12-15 00:53:42 +00008783 // Look pass (and (setcc_carry (cmp ...)), 1).
8784 if (Cond.getOpcode() == ISD::AND &&
8785 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8786 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008787 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008788 Cond = Cond.getOperand(0);
8789 }
8790
Evan Cheng3f41d662007-10-08 22:16:29 +00008791 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8792 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00008793 if (Cond.getOpcode() == X86ISD::SETCC ||
8794 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008795 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008796
Dan Gohman475871a2008-07-27 21:46:04 +00008797 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008798 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008799 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008800 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008801 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008802 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008803 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008804 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008805 default: break;
8806 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008807 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008808 // These can only come from an arithmetic instruction with overflow,
8809 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008810 Cond = Cond.getNode()->getOperand(1);
8811 addTest = false;
8812 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008813 }
Evan Cheng0488db92007-09-25 01:57:46 +00008814 }
Evan Cheng370e5342008-12-03 08:38:43 +00008815 } else {
8816 unsigned CondOpc;
8817 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8818 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008819 if (CondOpc == ISD::OR) {
8820 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8821 // two branches instead of an explicit OR instruction with a
8822 // separate test.
8823 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008824 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008825 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008826 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008827 Chain, Dest, CC, Cmp);
8828 CC = Cond.getOperand(1).getOperand(0);
8829 Cond = Cmp;
8830 addTest = false;
8831 }
8832 } else { // ISD::AND
8833 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8834 // two branches instead of an explicit AND instruction with a
8835 // separate test. However, we only do this if this block doesn't
8836 // have a fall-through edge, because this requires an explicit
8837 // jmp when the condition is false.
8838 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008839 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00008840 Op.getNode()->hasOneUse()) {
8841 X86::CondCode CCode =
8842 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8843 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008844 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00008845 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00008846 // Look for an unconditional branch following this conditional branch.
8847 // We need this because we need to reverse the successors in order
8848 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00008849 if (User->getOpcode() == ISD::BR) {
8850 SDValue FalseBB = User->getOperand(1);
8851 SDNode *NewBR =
8852 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00008853 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00008854 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00008855 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00008856
Dale Johannesene4d209d2009-02-03 20:21:25 +00008857 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008858 Chain, Dest, CC, Cmp);
8859 X86::CondCode CCode =
8860 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
8861 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008862 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00008863 Cond = Cmp;
8864 addTest = false;
8865 }
8866 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008867 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00008868 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
8869 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
8870 // It should be transformed during dag combiner except when the condition
8871 // is set by a arithmetics with overflow node.
8872 X86::CondCode CCode =
8873 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8874 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008875 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00008876 Cond = Cond.getOperand(0).getOperand(1);
8877 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00008878 }
Evan Cheng0488db92007-09-25 01:57:46 +00008879 }
8880
8881 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008882 // Look pass the truncate.
8883 if (Cond.getOpcode() == ISD::TRUNCATE)
8884 Cond = Cond.getOperand(0);
8885
8886 // We know the result of AND is compared against zero. Try to match
8887 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008888 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008889 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
8890 if (NewSetCC.getNode()) {
8891 CC = NewSetCC.getOperand(0);
8892 Cond = NewSetCC.getOperand(1);
8893 addTest = false;
8894 }
8895 }
8896 }
8897
8898 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008899 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008900 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008901 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00008902 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00008903 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00008904}
8905
Anton Korobeynikove060b532007-04-17 19:34:00 +00008906
8907// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
8908// Calls to _alloca is needed to probe the stack when allocating more than 4k
8909// bytes in one go. Touching the stack at 4K increments is necessary to ensure
8910// that the guard pages used by the OS virtual memory manager are allocated in
8911// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00008912SDValue
8913X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008914 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008915 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
8916 EnableSegmentedStacks) &&
8917 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00008918 "are being used");
8919 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008920 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008921
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008922 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00008923 SDValue Chain = Op.getOperand(0);
8924 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008925 // FIXME: Ensure alignment here
8926
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008927 bool Is64Bit = Subtarget->is64Bit();
8928 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008929
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008930 if (EnableSegmentedStacks) {
8931 MachineFunction &MF = DAG.getMachineFunction();
8932 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008933
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008934 if (Is64Bit) {
8935 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00008936 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008937 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008938
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008939 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
8940 I != E; I++)
8941 if (I->hasNestAttr())
8942 report_fatal_error("Cannot use segmented stacks with functions that "
8943 "have nested arguments.");
8944 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008945
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008946 const TargetRegisterClass *AddrRegClass =
8947 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
8948 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
8949 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
8950 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
8951 DAG.getRegister(Vreg, SPTy));
8952 SDValue Ops1[2] = { Value, Chain };
8953 return DAG.getMergeValues(Ops1, 2, dl);
8954 } else {
8955 SDValue Flag;
8956 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008957
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008958 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
8959 Flag = Chain.getValue(1);
8960 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008961
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008962 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
8963 Flag = Chain.getValue(1);
8964
8965 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
8966
8967 SDValue Ops1[2] = { Chain.getValue(0), Chain };
8968 return DAG.getMergeValues(Ops1, 2, dl);
8969 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008970}
8971
Dan Gohmand858e902010-04-17 15:26:15 +00008972SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00008973 MachineFunction &MF = DAG.getMachineFunction();
8974 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
8975
Dan Gohman69de1932008-02-06 22:27:42 +00008976 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00008977 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00008978
Anton Korobeynikove7beda12010-10-03 22:52:07 +00008979 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00008980 // vastart just stores the address of the VarArgsFrameIndex slot into the
8981 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00008982 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
8983 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008984 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
8985 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008986 }
8987
8988 // __va_list_tag:
8989 // gp_offset (0 - 6 * 8)
8990 // fp_offset (48 - 48 + 8 * 16)
8991 // overflow_arg_area (point to parameters coming in memory).
8992 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00008993 SmallVector<SDValue, 8> MemOps;
8994 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00008995 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00008996 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00008997 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
8998 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008999 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009000 MemOps.push_back(Store);
9001
9002 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009003 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009004 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009005 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009006 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9007 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009008 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009009 MemOps.push_back(Store);
9010
9011 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009012 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009013 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009014 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9015 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009016 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9017 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009018 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009019 MemOps.push_back(Store);
9020
9021 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009022 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009023 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009024 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9025 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009026 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9027 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009028 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009029 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009030 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009031}
9032
Dan Gohmand858e902010-04-17 15:26:15 +00009033SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009034 assert(Subtarget->is64Bit() &&
9035 "LowerVAARG only handles 64-bit va_arg!");
9036 assert((Subtarget->isTargetLinux() ||
9037 Subtarget->isTargetDarwin()) &&
9038 "Unhandled target in LowerVAARG");
9039 assert(Op.getNode()->getNumOperands() == 4);
9040 SDValue Chain = Op.getOperand(0);
9041 SDValue SrcPtr = Op.getOperand(1);
9042 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9043 unsigned Align = Op.getConstantOperandVal(3);
9044 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009045
Dan Gohman320afb82010-10-12 18:00:49 +00009046 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009047 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009048 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9049 uint8_t ArgMode;
9050
9051 // Decide which area this value should be read from.
9052 // TODO: Implement the AMD64 ABI in its entirety. This simple
9053 // selection mechanism works only for the basic types.
9054 if (ArgVT == MVT::f80) {
9055 llvm_unreachable("va_arg for f80 not yet implemented");
9056 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9057 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9058 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9059 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9060 } else {
9061 llvm_unreachable("Unhandled argument type in LowerVAARG");
9062 }
9063
9064 if (ArgMode == 2) {
9065 // Sanity Check: Make sure using fp_offset makes sense.
Michael J. Spencer87b86652010-10-19 07:32:42 +00009066 assert(!UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009067 !(DAG.getMachineFunction()
9068 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00009069 Subtarget->hasXMM());
Dan Gohman320afb82010-10-12 18:00:49 +00009070 }
9071
9072 // Insert VAARG_64 node into the DAG
9073 // VAARG_64 returns two values: Variable Argument Address, Chain
9074 SmallVector<SDValue, 11> InstOps;
9075 InstOps.push_back(Chain);
9076 InstOps.push_back(SrcPtr);
9077 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9078 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9079 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9080 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9081 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9082 VTs, &InstOps[0], InstOps.size(),
9083 MVT::i64,
9084 MachinePointerInfo(SV),
9085 /*Align=*/0,
9086 /*Volatile=*/false,
9087 /*ReadMem=*/true,
9088 /*WriteMem=*/true);
9089 Chain = VAARG.getValue(1);
9090
9091 // Load the next argument and return it
9092 return DAG.getLoad(ArgVT, dl,
9093 Chain,
9094 VAARG,
9095 MachinePointerInfo(),
9096 false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009097}
9098
Dan Gohmand858e902010-04-17 15:26:15 +00009099SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009100 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009101 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009102 SDValue Chain = Op.getOperand(0);
9103 SDValue DstPtr = Op.getOperand(1);
9104 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009105 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9106 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009107 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009108
Chris Lattnere72f2022010-09-21 05:40:29 +00009109 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009110 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009111 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009112 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009113}
9114
Dan Gohman475871a2008-07-27 21:46:04 +00009115SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009116X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009117 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009118 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009119 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009120 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009121 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009122 case Intrinsic::x86_sse_comieq_ss:
9123 case Intrinsic::x86_sse_comilt_ss:
9124 case Intrinsic::x86_sse_comile_ss:
9125 case Intrinsic::x86_sse_comigt_ss:
9126 case Intrinsic::x86_sse_comige_ss:
9127 case Intrinsic::x86_sse_comineq_ss:
9128 case Intrinsic::x86_sse_ucomieq_ss:
9129 case Intrinsic::x86_sse_ucomilt_ss:
9130 case Intrinsic::x86_sse_ucomile_ss:
9131 case Intrinsic::x86_sse_ucomigt_ss:
9132 case Intrinsic::x86_sse_ucomige_ss:
9133 case Intrinsic::x86_sse_ucomineq_ss:
9134 case Intrinsic::x86_sse2_comieq_sd:
9135 case Intrinsic::x86_sse2_comilt_sd:
9136 case Intrinsic::x86_sse2_comile_sd:
9137 case Intrinsic::x86_sse2_comigt_sd:
9138 case Intrinsic::x86_sse2_comige_sd:
9139 case Intrinsic::x86_sse2_comineq_sd:
9140 case Intrinsic::x86_sse2_ucomieq_sd:
9141 case Intrinsic::x86_sse2_ucomilt_sd:
9142 case Intrinsic::x86_sse2_ucomile_sd:
9143 case Intrinsic::x86_sse2_ucomigt_sd:
9144 case Intrinsic::x86_sse2_ucomige_sd:
9145 case Intrinsic::x86_sse2_ucomineq_sd: {
9146 unsigned Opc = 0;
9147 ISD::CondCode CC = ISD::SETCC_INVALID;
9148 switch (IntNo) {
9149 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009150 case Intrinsic::x86_sse_comieq_ss:
9151 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009152 Opc = X86ISD::COMI;
9153 CC = ISD::SETEQ;
9154 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009155 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009156 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009157 Opc = X86ISD::COMI;
9158 CC = ISD::SETLT;
9159 break;
9160 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009161 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009162 Opc = X86ISD::COMI;
9163 CC = ISD::SETLE;
9164 break;
9165 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009166 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009167 Opc = X86ISD::COMI;
9168 CC = ISD::SETGT;
9169 break;
9170 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009171 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009172 Opc = X86ISD::COMI;
9173 CC = ISD::SETGE;
9174 break;
9175 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009176 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009177 Opc = X86ISD::COMI;
9178 CC = ISD::SETNE;
9179 break;
9180 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009181 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009182 Opc = X86ISD::UCOMI;
9183 CC = ISD::SETEQ;
9184 break;
9185 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009186 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009187 Opc = X86ISD::UCOMI;
9188 CC = ISD::SETLT;
9189 break;
9190 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009191 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009192 Opc = X86ISD::UCOMI;
9193 CC = ISD::SETLE;
9194 break;
9195 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009196 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009197 Opc = X86ISD::UCOMI;
9198 CC = ISD::SETGT;
9199 break;
9200 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009201 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009202 Opc = X86ISD::UCOMI;
9203 CC = ISD::SETGE;
9204 break;
9205 case Intrinsic::x86_sse_ucomineq_ss:
9206 case Intrinsic::x86_sse2_ucomineq_sd:
9207 Opc = X86ISD::UCOMI;
9208 CC = ISD::SETNE;
9209 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009210 }
Evan Cheng734503b2006-09-11 02:19:56 +00009211
Dan Gohman475871a2008-07-27 21:46:04 +00009212 SDValue LHS = Op.getOperand(1);
9213 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009214 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009215 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009216 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9217 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9218 DAG.getConstant(X86CC, MVT::i8), Cond);
9219 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009220 }
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009221 // ptest and testp intrinsics. The intrinsic these come from are designed to
9222 // return an integer value, not just an instruction so lower it to the ptest
9223 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009224 case Intrinsic::x86_sse41_ptestz:
9225 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009226 case Intrinsic::x86_sse41_ptestnzc:
9227 case Intrinsic::x86_avx_ptestz_256:
9228 case Intrinsic::x86_avx_ptestc_256:
9229 case Intrinsic::x86_avx_ptestnzc_256:
9230 case Intrinsic::x86_avx_vtestz_ps:
9231 case Intrinsic::x86_avx_vtestc_ps:
9232 case Intrinsic::x86_avx_vtestnzc_ps:
9233 case Intrinsic::x86_avx_vtestz_pd:
9234 case Intrinsic::x86_avx_vtestc_pd:
9235 case Intrinsic::x86_avx_vtestnzc_pd:
9236 case Intrinsic::x86_avx_vtestz_ps_256:
9237 case Intrinsic::x86_avx_vtestc_ps_256:
9238 case Intrinsic::x86_avx_vtestnzc_ps_256:
9239 case Intrinsic::x86_avx_vtestz_pd_256:
9240 case Intrinsic::x86_avx_vtestc_pd_256:
9241 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9242 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009243 unsigned X86CC = 0;
9244 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009245 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009246 case Intrinsic::x86_avx_vtestz_ps:
9247 case Intrinsic::x86_avx_vtestz_pd:
9248 case Intrinsic::x86_avx_vtestz_ps_256:
9249 case Intrinsic::x86_avx_vtestz_pd_256:
9250 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009251 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009252 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009253 // ZF = 1
9254 X86CC = X86::COND_E;
9255 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009256 case Intrinsic::x86_avx_vtestc_ps:
9257 case Intrinsic::x86_avx_vtestc_pd:
9258 case Intrinsic::x86_avx_vtestc_ps_256:
9259 case Intrinsic::x86_avx_vtestc_pd_256:
9260 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009261 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009262 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009263 // CF = 1
9264 X86CC = X86::COND_B;
9265 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009266 case Intrinsic::x86_avx_vtestnzc_ps:
9267 case Intrinsic::x86_avx_vtestnzc_pd:
9268 case Intrinsic::x86_avx_vtestnzc_ps_256:
9269 case Intrinsic::x86_avx_vtestnzc_pd_256:
9270 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009271 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009272 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009273 // ZF and CF = 0
9274 X86CC = X86::COND_A;
9275 break;
9276 }
Eric Christopherfd179292009-08-27 18:07:15 +00009277
Eric Christopher71c67532009-07-29 00:28:05 +00009278 SDValue LHS = Op.getOperand(1);
9279 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009280 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9281 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009282 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9283 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9284 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009285 }
Evan Cheng5759f972008-05-04 09:15:50 +00009286
9287 // Fix vector shift instructions where the last operand is a non-immediate
9288 // i32 value.
9289 case Intrinsic::x86_sse2_pslli_w:
9290 case Intrinsic::x86_sse2_pslli_d:
9291 case Intrinsic::x86_sse2_pslli_q:
9292 case Intrinsic::x86_sse2_psrli_w:
9293 case Intrinsic::x86_sse2_psrli_d:
9294 case Intrinsic::x86_sse2_psrli_q:
9295 case Intrinsic::x86_sse2_psrai_w:
9296 case Intrinsic::x86_sse2_psrai_d:
9297 case Intrinsic::x86_mmx_pslli_w:
9298 case Intrinsic::x86_mmx_pslli_d:
9299 case Intrinsic::x86_mmx_pslli_q:
9300 case Intrinsic::x86_mmx_psrli_w:
9301 case Intrinsic::x86_mmx_psrli_d:
9302 case Intrinsic::x86_mmx_psrli_q:
9303 case Intrinsic::x86_mmx_psrai_w:
9304 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009305 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009306 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009307 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009308
9309 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00009310 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00009311 switch (IntNo) {
9312 case Intrinsic::x86_sse2_pslli_w:
9313 NewIntNo = Intrinsic::x86_sse2_psll_w;
9314 break;
9315 case Intrinsic::x86_sse2_pslli_d:
9316 NewIntNo = Intrinsic::x86_sse2_psll_d;
9317 break;
9318 case Intrinsic::x86_sse2_pslli_q:
9319 NewIntNo = Intrinsic::x86_sse2_psll_q;
9320 break;
9321 case Intrinsic::x86_sse2_psrli_w:
9322 NewIntNo = Intrinsic::x86_sse2_psrl_w;
9323 break;
9324 case Intrinsic::x86_sse2_psrli_d:
9325 NewIntNo = Intrinsic::x86_sse2_psrl_d;
9326 break;
9327 case Intrinsic::x86_sse2_psrli_q:
9328 NewIntNo = Intrinsic::x86_sse2_psrl_q;
9329 break;
9330 case Intrinsic::x86_sse2_psrai_w:
9331 NewIntNo = Intrinsic::x86_sse2_psra_w;
9332 break;
9333 case Intrinsic::x86_sse2_psrai_d:
9334 NewIntNo = Intrinsic::x86_sse2_psra_d;
9335 break;
9336 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00009337 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00009338 switch (IntNo) {
9339 case Intrinsic::x86_mmx_pslli_w:
9340 NewIntNo = Intrinsic::x86_mmx_psll_w;
9341 break;
9342 case Intrinsic::x86_mmx_pslli_d:
9343 NewIntNo = Intrinsic::x86_mmx_psll_d;
9344 break;
9345 case Intrinsic::x86_mmx_pslli_q:
9346 NewIntNo = Intrinsic::x86_mmx_psll_q;
9347 break;
9348 case Intrinsic::x86_mmx_psrli_w:
9349 NewIntNo = Intrinsic::x86_mmx_psrl_w;
9350 break;
9351 case Intrinsic::x86_mmx_psrli_d:
9352 NewIntNo = Intrinsic::x86_mmx_psrl_d;
9353 break;
9354 case Intrinsic::x86_mmx_psrli_q:
9355 NewIntNo = Intrinsic::x86_mmx_psrl_q;
9356 break;
9357 case Intrinsic::x86_mmx_psrai_w:
9358 NewIntNo = Intrinsic::x86_mmx_psra_w;
9359 break;
9360 case Intrinsic::x86_mmx_psrai_d:
9361 NewIntNo = Intrinsic::x86_mmx_psra_d;
9362 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00009363 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009364 }
9365 break;
9366 }
9367 }
Mon P Wangefa42202009-09-03 19:56:25 +00009368
9369 // The vector shift intrinsics with scalars uses 32b shift amounts but
9370 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9371 // to be zero.
9372 SDValue ShOps[4];
9373 ShOps[0] = ShAmt;
9374 ShOps[1] = DAG.getConstant(0, MVT::i32);
9375 if (ShAmtVT == MVT::v4i32) {
9376 ShOps[2] = DAG.getUNDEF(MVT::i32);
9377 ShOps[3] = DAG.getUNDEF(MVT::i32);
9378 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
9379 } else {
9380 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
Dale Johannesen0488fb62010-09-30 23:57:10 +00009381// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009382 }
9383
Owen Andersone50ed302009-08-10 22:56:29 +00009384 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009385 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009386 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009387 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009388 Op.getOperand(1), ShAmt);
9389 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009390 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009391}
Evan Cheng72261582005-12-20 06:22:03 +00009392
Dan Gohmand858e902010-04-17 15:26:15 +00009393SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9394 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009395 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9396 MFI->setReturnAddressIsTaken(true);
9397
Bill Wendling64e87322009-01-16 19:25:27 +00009398 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009399 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009400
9401 if (Depth > 0) {
9402 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9403 SDValue Offset =
9404 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009405 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009406 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009407 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009408 FrameAddr, Offset),
Chris Lattner51abfe42010-09-21 06:02:19 +00009409 MachinePointerInfo(), false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009410 }
9411
9412 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009413 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009414 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Chris Lattner51abfe42010-09-21 06:02:19 +00009415 RetAddrFI, MachinePointerInfo(), false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009416}
9417
Dan Gohmand858e902010-04-17 15:26:15 +00009418SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009419 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9420 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009421
Owen Andersone50ed302009-08-10 22:56:29 +00009422 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009423 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009424 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9425 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009426 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009427 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009428 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9429 MachinePointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +00009430 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009431 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009432}
9433
Dan Gohman475871a2008-07-27 21:46:04 +00009434SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009435 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009436 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009437}
9438
Dan Gohmand858e902010-04-17 15:26:15 +00009439SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009440 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009441 SDValue Chain = Op.getOperand(0);
9442 SDValue Offset = Op.getOperand(1);
9443 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009444 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009445
Dan Gohmand8816272010-08-11 18:14:00 +00009446 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9447 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9448 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009449 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009450
Dan Gohmand8816272010-08-11 18:14:00 +00009451 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9452 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009453 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009454 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9455 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009456 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009457 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009458
Dale Johannesene4d209d2009-02-03 20:21:25 +00009459 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009460 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009461 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009462}
9463
Duncan Sands4a544a72011-09-06 13:37:06 +00009464SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9465 SelectionDAG &DAG) const {
9466 return Op.getOperand(0);
9467}
9468
9469SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9470 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009471 SDValue Root = Op.getOperand(0);
9472 SDValue Trmp = Op.getOperand(1); // trampoline
9473 SDValue FPtr = Op.getOperand(2); // nested function
9474 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009475 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009476
Dan Gohman69de1932008-02-06 22:27:42 +00009477 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009478
9479 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009480 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009481
9482 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009483 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9484 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009485
Evan Cheng0e6a0522011-07-18 20:57:22 +00009486 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9487 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009488
9489 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9490
9491 // Load the pointer to the nested function into R11.
9492 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009493 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009494 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009495 Addr, MachinePointerInfo(TrmpAddr),
9496 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009497
Owen Anderson825b72b2009-08-11 20:47:22 +00009498 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9499 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009500 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9501 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009502 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009503
9504 // Load the 'nest' parameter value into R10.
9505 // R10 is specified in X86CallingConv.td
9506 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009507 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9508 DAG.getConstant(10, MVT::i64));
9509 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009510 Addr, MachinePointerInfo(TrmpAddr, 10),
9511 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009512
Owen Anderson825b72b2009-08-11 20:47:22 +00009513 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9514 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009515 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9516 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009517 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009518
9519 // Jump to the nested function.
9520 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009521 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9522 DAG.getConstant(20, MVT::i64));
9523 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009524 Addr, MachinePointerInfo(TrmpAddr, 20),
9525 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009526
9527 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009528 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9529 DAG.getConstant(22, MVT::i64));
9530 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009531 MachinePointerInfo(TrmpAddr, 22),
9532 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009533
Duncan Sands4a544a72011-09-06 13:37:06 +00009534 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009535 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009536 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009537 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009538 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009539 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009540
9541 switch (CC) {
9542 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009543 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009544 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009545 case CallingConv::X86_StdCall: {
9546 // Pass 'nest' parameter in ECX.
9547 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009548 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009549
9550 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009551 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009552 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009553
Chris Lattner58d74912008-03-12 17:45:29 +00009554 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009555 unsigned InRegCount = 0;
9556 unsigned Idx = 1;
9557
9558 for (FunctionType::param_iterator I = FTy->param_begin(),
9559 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009560 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009561 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009562 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009563
9564 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009565 report_fatal_error("Nest register in use - reduce number of inreg"
9566 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009567 }
9568 }
9569 break;
9570 }
9571 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009572 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009573 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009574 // Pass 'nest' parameter in EAX.
9575 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009576 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009577 break;
9578 }
9579
Dan Gohman475871a2008-07-27 21:46:04 +00009580 SDValue OutChains[4];
9581 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009582
Owen Anderson825b72b2009-08-11 20:47:22 +00009583 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9584 DAG.getConstant(10, MVT::i32));
9585 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009586
Chris Lattnera62fe662010-02-05 19:20:30 +00009587 // This is storing the opcode for MOV32ri.
9588 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009589 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009590 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009591 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009592 Trmp, MachinePointerInfo(TrmpAddr),
9593 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009594
Owen Anderson825b72b2009-08-11 20:47:22 +00009595 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9596 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009597 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
9598 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00009599 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009600
Chris Lattnera62fe662010-02-05 19:20:30 +00009601 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00009602 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9603 DAG.getConstant(5, MVT::i32));
9604 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009605 MachinePointerInfo(TrmpAddr, 5),
9606 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009607
Owen Anderson825b72b2009-08-11 20:47:22 +00009608 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9609 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009610 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
9611 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00009612 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009613
Duncan Sands4a544a72011-09-06 13:37:06 +00009614 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009615 }
9616}
9617
Dan Gohmand858e902010-04-17 15:26:15 +00009618SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
9619 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009620 /*
9621 The rounding mode is in bits 11:10 of FPSR, and has the following
9622 settings:
9623 00 Round to nearest
9624 01 Round to -inf
9625 10 Round to +inf
9626 11 Round to 0
9627
9628 FLT_ROUNDS, on the other hand, expects the following:
9629 -1 Undefined
9630 0 Round to 0
9631 1 Round to nearest
9632 2 Round to +inf
9633 3 Round to -inf
9634
9635 To perform the conversion, we do:
9636 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
9637 */
9638
9639 MachineFunction &MF = DAG.getMachineFunction();
9640 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00009641 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009642 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00009643 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00009644 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009645
9646 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00009647 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00009648 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009649
Michael J. Spencerec38de22010-10-10 22:04:20 +00009650
Chris Lattner2156b792010-09-22 01:11:26 +00009651 MachineMemOperand *MMO =
9652 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
9653 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009654
Chris Lattner2156b792010-09-22 01:11:26 +00009655 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
9656 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
9657 DAG.getVTList(MVT::Other),
9658 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009659
9660 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00009661 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Chris Lattner51abfe42010-09-21 06:02:19 +00009662 MachinePointerInfo(), false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009663
9664 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00009665 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00009666 DAG.getNode(ISD::SRL, DL, MVT::i16,
9667 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009668 CWD, DAG.getConstant(0x800, MVT::i16)),
9669 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00009670 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00009671 DAG.getNode(ISD::SRL, DL, MVT::i16,
9672 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009673 CWD, DAG.getConstant(0x400, MVT::i16)),
9674 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009675
Dan Gohman475871a2008-07-27 21:46:04 +00009676 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00009677 DAG.getNode(ISD::AND, DL, MVT::i16,
9678 DAG.getNode(ISD::ADD, DL, MVT::i16,
9679 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00009680 DAG.getConstant(1, MVT::i16)),
9681 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009682
9683
Duncan Sands83ec4b62008-06-06 12:08:01 +00009684 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00009685 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009686}
9687
Dan Gohmand858e902010-04-17 15:26:15 +00009688SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009689 EVT VT = Op.getValueType();
9690 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009691 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009692 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009693
9694 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009695 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00009696 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00009697 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00009698 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009699 }
Evan Cheng18efe262007-12-14 02:13:44 +00009700
Evan Cheng152804e2007-12-14 08:30:15 +00009701 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009702 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009703 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009704
9705 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009706 SDValue Ops[] = {
9707 Op,
9708 DAG.getConstant(NumBits+NumBits-1, OpVT),
9709 DAG.getConstant(X86::COND_E, MVT::i8),
9710 Op.getValue(1)
9711 };
9712 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00009713
9714 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00009715 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00009716
Owen Anderson825b72b2009-08-11 20:47:22 +00009717 if (VT == MVT::i8)
9718 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009719 return Op;
9720}
9721
Dan Gohmand858e902010-04-17 15:26:15 +00009722SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009723 EVT VT = Op.getValueType();
9724 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009725 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009726 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009727
9728 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009729 if (VT == MVT::i8) {
9730 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00009731 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009732 }
Evan Cheng152804e2007-12-14 08:30:15 +00009733
9734 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009735 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009736 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009737
9738 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009739 SDValue Ops[] = {
9740 Op,
9741 DAG.getConstant(NumBits, OpVT),
9742 DAG.getConstant(X86::COND_E, MVT::i8),
9743 Op.getValue(1)
9744 };
9745 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00009746
Owen Anderson825b72b2009-08-11 20:47:22 +00009747 if (VT == MVT::i8)
9748 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009749 return Op;
9750}
9751
Craig Topper13894fa2011-08-24 06:14:18 +00009752// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
9753// ones, and then concatenate the result back.
9754static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00009755 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +00009756
9757 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
9758 "Unsupported value type for operation");
9759
9760 int NumElems = VT.getVectorNumElements();
9761 DebugLoc dl = Op.getDebugLoc();
9762 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
9763 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
9764
9765 // Extract the LHS vectors
9766 SDValue LHS = Op.getOperand(0);
9767 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
9768 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
9769
9770 // Extract the RHS vectors
9771 SDValue RHS = Op.getOperand(1);
9772 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
9773 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
9774
9775 MVT EltVT = VT.getVectorElementType().getSimpleVT();
9776 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
9777
9778 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
9779 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
9780 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
9781}
9782
9783SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
9784 assert(Op.getValueType().getSizeInBits() == 256 &&
9785 Op.getValueType().isInteger() &&
9786 "Only handle AVX 256-bit vector integer operation");
9787 return Lower256IntArith(Op, DAG);
9788}
9789
9790SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
9791 assert(Op.getValueType().getSizeInBits() == 256 &&
9792 Op.getValueType().isInteger() &&
9793 "Only handle AVX 256-bit vector integer operation");
9794 return Lower256IntArith(Op, DAG);
9795}
9796
9797SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
9798 EVT VT = Op.getValueType();
9799
9800 // Decompose 256-bit ops into smaller 128-bit ops.
9801 if (VT.getSizeInBits() == 256)
9802 return Lower256IntArith(Op, DAG);
9803
Owen Anderson825b72b2009-08-11 20:47:22 +00009804 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009805 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00009806
Mon P Wangaf9b9522008-12-18 21:42:19 +00009807 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
9808 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
9809 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
9810 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
9811 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
9812 //
9813 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
9814 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
9815 // return AloBlo + AloBhi + AhiBlo;
9816
9817 SDValue A = Op.getOperand(0);
9818 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009819
Dale Johannesene4d209d2009-02-03 20:21:25 +00009820 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009821 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
9822 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009823 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009824 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
9825 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009826 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009827 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00009828 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009829 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009830 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00009831 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009832 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009833 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00009834 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009835 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009836 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
9837 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009838 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009839 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
9840 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009841 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
9842 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00009843 return Res;
9844}
9845
Nadav Rotem43012222011-05-11 08:12:09 +00009846SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
9847
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009848 EVT VT = Op.getValueType();
9849 DebugLoc dl = Op.getDebugLoc();
9850 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +00009851 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009852 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009853
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00009854 if (!(Subtarget->hasSSE2() || Subtarget->hasAVX()))
9855 return SDValue();
9856
9857 // Decompose 256-bit shifts into smaller 128-bit shifts.
9858 if (VT.getSizeInBits() == 256) {
9859 int NumElems = VT.getVectorNumElements();
9860 MVT EltVT = VT.getVectorElementType().getSimpleVT();
9861 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
9862
9863 // Extract the two vectors
9864 SDValue V1 = Extract128BitVector(R, DAG.getConstant(0, MVT::i32), DAG, dl);
9865 SDValue V2 = Extract128BitVector(R, DAG.getConstant(NumElems/2, MVT::i32),
9866 DAG, dl);
9867
9868 // Recreate the shift amount vectors
Bruno Cardoso Lopes0dd80b02011-08-17 22:12:20 +00009869 SDValue Amt1, Amt2;
9870 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
9871 // Constant shift amount
9872 SmallVector<SDValue, 4> Amt1Csts;
9873 SmallVector<SDValue, 4> Amt2Csts;
9874 for (int i = 0; i < NumElems/2; ++i)
9875 Amt1Csts.push_back(Amt->getOperand(i));
9876 for (int i = NumElems/2; i < NumElems; ++i)
9877 Amt2Csts.push_back(Amt->getOperand(i));
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00009878
Bruno Cardoso Lopes0dd80b02011-08-17 22:12:20 +00009879 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
9880 &Amt1Csts[0], NumElems/2);
9881 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
9882 &Amt2Csts[0], NumElems/2);
9883 } else {
9884 // Variable shift amount
9885 Amt1 = Extract128BitVector(Amt, DAG.getConstant(0, MVT::i32), DAG, dl);
9886 Amt2 = Extract128BitVector(Amt, DAG.getConstant(NumElems/2, MVT::i32),
9887 DAG, dl);
9888 }
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00009889
9890 // Issue new vector shifts for the smaller types
9891 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
9892 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
9893
9894 // Concatenate the result back
9895 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
9896 }
Nate Begeman51409212010-07-28 00:21:48 +00009897
Nadav Rotem43012222011-05-11 08:12:09 +00009898 // Optimize shl/srl/sra with constant shift amount.
9899 if (isSplatVector(Amt.getNode())) {
9900 SDValue SclrAmt = Amt->getOperand(0);
9901 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
9902 uint64_t ShiftAmt = C->getZExtValue();
9903
9904 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SHL)
9905 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9906 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
9907 R, DAG.getConstant(ShiftAmt, MVT::i32));
9908
9909 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SHL)
9910 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9911 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
9912 R, DAG.getConstant(ShiftAmt, MVT::i32));
9913
9914 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SHL)
9915 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9916 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
9917 R, DAG.getConstant(ShiftAmt, MVT::i32));
9918
9919 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SRL)
9920 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9921 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
9922 R, DAG.getConstant(ShiftAmt, MVT::i32));
9923
9924 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRL)
9925 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9926 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
9927 R, DAG.getConstant(ShiftAmt, MVT::i32));
9928
9929 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRL)
9930 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9931 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
9932 R, DAG.getConstant(ShiftAmt, MVT::i32));
9933
9934 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRA)
9935 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9936 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
9937 R, DAG.getConstant(ShiftAmt, MVT::i32));
9938
9939 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRA)
9940 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9941 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
9942 R, DAG.getConstant(ShiftAmt, MVT::i32));
9943 }
9944 }
9945
9946 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +00009947 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +00009948 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9949 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
9950 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
9951
9952 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009953
Nate Begeman51409212010-07-28 00:21:48 +00009954 std::vector<Constant*> CV(4, CI);
9955 Constant *C = ConstantVector::get(CV);
9956 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
9957 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00009958 MachinePointerInfo::getConstantPool(),
Nate Begeman51409212010-07-28 00:21:48 +00009959 false, false, 16);
9960
9961 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009962 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +00009963 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
9964 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
9965 }
Nadav Rotem43012222011-05-11 08:12:09 +00009966 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +00009967 // a = a << 5;
9968 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9969 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
9970 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
9971
9972 ConstantInt *CM1 = ConstantInt::get(*Context, APInt(8, 15));
9973 ConstantInt *CM2 = ConstantInt::get(*Context, APInt(8, 63));
9974
9975 std::vector<Constant*> CVM1(16, CM1);
9976 std::vector<Constant*> CVM2(16, CM2);
9977 Constant *C = ConstantVector::get(CVM1);
9978 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
9979 SDValue M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00009980 MachinePointerInfo::getConstantPool(),
Nate Begeman51409212010-07-28 00:21:48 +00009981 false, false, 16);
9982
9983 // r = pblendv(r, psllw(r & (char16)15, 4), a);
9984 M = DAG.getNode(ISD::AND, dl, VT, R, M);
9985 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9986 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
9987 DAG.getConstant(4, MVT::i32));
Nadav Rotem8ffad562011-09-09 20:29:17 +00009988 R = DAG.getNode(X86ISD::BLENDV, dl, VT, R, M, Op);
Nate Begeman51409212010-07-28 00:21:48 +00009989 // a += a
9990 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009991
Nate Begeman51409212010-07-28 00:21:48 +00009992 C = ConstantVector::get(CVM2);
9993 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
9994 M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00009995 MachinePointerInfo::getConstantPool(),
Chris Lattner51abfe42010-09-21 06:02:19 +00009996 false, false, 16);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009997
Nate Begeman51409212010-07-28 00:21:48 +00009998 // r = pblendv(r, psllw(r & (char16)63, 2), a);
9999 M = DAG.getNode(ISD::AND, dl, VT, R, M);
10000 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10001 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
10002 DAG.getConstant(2, MVT::i32));
Nadav Rotem8ffad562011-09-09 20:29:17 +000010003 R = DAG.getNode(X86ISD::BLENDV, dl, VT, R, M, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010004 // a += a
10005 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010006
Nate Begeman51409212010-07-28 00:21:48 +000010007 // return pblendv(r, r+r, a);
Nadav Rotem8ffad562011-09-09 20:29:17 +000010008 R = DAG.getNode(X86ISD::BLENDV, dl, VT,
Nate Begeman51409212010-07-28 00:21:48 +000010009 R, DAG.getNode(ISD::ADD, dl, VT, R, R), Op);
10010 return R;
10011 }
10012 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010013}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010014
Dan Gohmand858e902010-04-17 15:26:15 +000010015SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010016 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10017 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010018 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10019 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010020 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010021 SDValue LHS = N->getOperand(0);
10022 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010023 unsigned BaseOp = 0;
10024 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010025 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010026 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010027 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010028 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010029 // A subtract of one will be selected as a INC. Note that INC doesn't
10030 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010031 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10032 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010033 BaseOp = X86ISD::INC;
10034 Cond = X86::COND_O;
10035 break;
10036 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010037 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010038 Cond = X86::COND_O;
10039 break;
10040 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010041 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010042 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010043 break;
10044 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010045 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10046 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010047 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10048 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010049 BaseOp = X86ISD::DEC;
10050 Cond = X86::COND_O;
10051 break;
10052 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010053 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010054 Cond = X86::COND_O;
10055 break;
10056 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010057 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010058 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010059 break;
10060 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010061 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010062 Cond = X86::COND_O;
10063 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010064 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10065 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10066 MVT::i32);
10067 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010068
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010069 SDValue SetCC =
10070 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10071 DAG.getConstant(X86::COND_O, MVT::i32),
10072 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010073
Dan Gohman6e5fda22011-07-22 18:45:15 +000010074 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010075 }
Bill Wendling74c37652008-12-09 22:08:41 +000010076 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010077
Bill Wendling61edeb52008-12-02 01:06:39 +000010078 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010079 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010080 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010081
Bill Wendling61edeb52008-12-02 01:06:39 +000010082 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010083 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10084 DAG.getConstant(Cond, MVT::i32),
10085 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010086
Dan Gohman6e5fda22011-07-22 18:45:15 +000010087 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010088}
10089
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010090SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const{
10091 DebugLoc dl = Op.getDebugLoc();
10092 SDNode* Node = Op.getNode();
10093 EVT ExtraVT = cast<VTSDNode>(Node->getOperand(1))->getVT();
10094 EVT VT = Node->getValueType(0);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010095 if (Subtarget->hasSSE2() && VT.isVector()) {
10096 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10097 ExtraVT.getScalarType().getSizeInBits();
10098 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10099
10100 unsigned SHLIntrinsicsID = 0;
10101 unsigned SRAIntrinsicsID = 0;
10102 switch (VT.getSimpleVT().SimpleTy) {
10103 default:
10104 return SDValue();
10105 case MVT::v2i64: {
10106 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_q;
10107 SRAIntrinsicsID = 0;
10108 break;
10109 }
10110 case MVT::v4i32: {
10111 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_d;
10112 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_d;
10113 break;
10114 }
10115 case MVT::v8i16: {
10116 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_w;
10117 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_w;
10118 break;
10119 }
10120 }
10121
10122 SDValue Tmp1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10123 DAG.getConstant(SHLIntrinsicsID, MVT::i32),
10124 Node->getOperand(0), ShAmt);
10125
10126 // In case of 1 bit sext, no need to shr
10127 if (ExtraVT.getScalarType().getSizeInBits() == 1) return Tmp1;
10128
10129 if (SRAIntrinsicsID) {
10130 Tmp1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10131 DAG.getConstant(SRAIntrinsicsID, MVT::i32),
10132 Tmp1, ShAmt);
10133 }
10134 return Tmp1;
10135 }
10136
10137 return SDValue();
10138}
10139
10140
Eric Christopher9a9d2752010-07-22 02:48:34 +000010141SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10142 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010143
Eric Christopher77ed1352011-07-08 00:04:56 +000010144 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10145 // There isn't any reason to disable it if the target processor supports it.
10146 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010147 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010148 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010149 SDValue Ops[] = {
10150 DAG.getRegister(X86::ESP, MVT::i32), // Base
10151 DAG.getTargetConstant(1, MVT::i8), // Scale
10152 DAG.getRegister(0, MVT::i32), // Index
10153 DAG.getTargetConstant(0, MVT::i32), // Disp
10154 DAG.getRegister(0, MVT::i32), // Segment.
10155 Zero,
10156 Chain
10157 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010158 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010159 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10160 array_lengthof(Ops));
10161 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010162 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010163
Eric Christopher9a9d2752010-07-22 02:48:34 +000010164 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010165 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010166 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010167
Chris Lattner132929a2010-08-14 17:26:09 +000010168 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10169 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10170 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10171 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010172
Chris Lattner132929a2010-08-14 17:26:09 +000010173 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10174 if (!Op1 && !Op2 && !Op3 && Op4)
10175 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010176
Chris Lattner132929a2010-08-14 17:26:09 +000010177 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10178 if (Op1 && !Op2 && !Op3 && !Op4)
10179 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010180
10181 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010182 // (MFENCE)>;
10183 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010184}
10185
Eli Friedman14648462011-07-27 22:21:52 +000010186SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10187 SelectionDAG &DAG) const {
10188 DebugLoc dl = Op.getDebugLoc();
10189 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10190 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10191 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10192 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10193
10194 // The only fence that needs an instruction is a sequentially-consistent
10195 // cross-thread fence.
10196 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10197 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10198 // no-sse2). There isn't any reason to disable it if the target processor
10199 // supports it.
10200 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
10201 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10202
10203 SDValue Chain = Op.getOperand(0);
10204 SDValue Zero = DAG.getConstant(0, MVT::i32);
10205 SDValue Ops[] = {
10206 DAG.getRegister(X86::ESP, MVT::i32), // Base
10207 DAG.getTargetConstant(1, MVT::i8), // Scale
10208 DAG.getRegister(0, MVT::i32), // Index
10209 DAG.getTargetConstant(0, MVT::i32), // Disp
10210 DAG.getRegister(0, MVT::i32), // Segment.
10211 Zero,
10212 Chain
10213 };
10214 SDNode *Res =
10215 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10216 array_lengthof(Ops));
10217 return SDValue(Res, 0);
10218 }
10219
10220 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10221 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10222}
10223
10224
Dan Gohmand858e902010-04-17 15:26:15 +000010225SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010226 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010227 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010228 unsigned Reg = 0;
10229 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010230 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +000010231 default:
10232 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010233 case MVT::i8: Reg = X86::AL; size = 1; break;
10234 case MVT::i16: Reg = X86::AX; size = 2; break;
10235 case MVT::i32: Reg = X86::EAX; size = 4; break;
10236 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010237 assert(Subtarget->is64Bit() && "Node not type legal!");
10238 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010239 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010240 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010241 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010242 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010243 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010244 Op.getOperand(1),
10245 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010246 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010247 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010248 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010249 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10250 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10251 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010252 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010253 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010254 return cpOut;
10255}
10256
Duncan Sands1607f052008-12-01 11:39:25 +000010257SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010258 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010259 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010260 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010261 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010262 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010263 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010264 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10265 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010266 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010267 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10268 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010269 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010270 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010271 rdx.getValue(1)
10272 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010273 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010274}
10275
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010276SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010277 SelectionDAG &DAG) const {
10278 EVT SrcVT = Op.getOperand(0).getValueType();
10279 EVT DstVT = Op.getValueType();
Chris Lattner2a786eb2010-12-19 20:19:20 +000010280 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
10281 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010282 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010283 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010284 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010285 // i64 <=> MMX conversions are Legal.
10286 if (SrcVT==MVT::i64 && DstVT.isVector())
10287 return Op;
10288 if (DstVT==MVT::i64 && SrcVT.isVector())
10289 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010290 // MMX <=> MMX conversions are Legal.
10291 if (SrcVT.isVector() && DstVT.isVector())
10292 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010293 // All other conversions need to be expanded.
10294 return SDValue();
10295}
Chris Lattner5b856542010-12-20 00:59:46 +000010296
Dan Gohmand858e902010-04-17 15:26:15 +000010297SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010298 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010299 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010300 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010301 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010302 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010303 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010304 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010305 Node->getOperand(0),
10306 Node->getOperand(1), negOp,
10307 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010308 cast<AtomicSDNode>(Node)->getAlignment(),
10309 cast<AtomicSDNode>(Node)->getOrdering(),
10310 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010311}
10312
Eli Friedman327236c2011-08-24 20:50:09 +000010313static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10314 SDNode *Node = Op.getNode();
10315 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010316 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010317
10318 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010319 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10320 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10321 // (The only way to get a 16-byte store is cmpxchg16b)
10322 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10323 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10324 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010325 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10326 cast<AtomicSDNode>(Node)->getMemoryVT(),
10327 Node->getOperand(0),
10328 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010329 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010330 cast<AtomicSDNode>(Node)->getOrdering(),
10331 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010332 return Swap.getValue(1);
10333 }
10334 // Other atomic stores have a simple pattern.
10335 return Op;
10336}
10337
Chris Lattner5b856542010-12-20 00:59:46 +000010338static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10339 EVT VT = Op.getNode()->getValueType(0);
10340
10341 // Let legalize expand this if it isn't a legal type yet.
10342 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10343 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010344
Chris Lattner5b856542010-12-20 00:59:46 +000010345 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010346
Chris Lattner5b856542010-12-20 00:59:46 +000010347 unsigned Opc;
10348 bool ExtraOp = false;
10349 switch (Op.getOpcode()) {
10350 default: assert(0 && "Invalid code");
10351 case ISD::ADDC: Opc = X86ISD::ADD; break;
10352 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10353 case ISD::SUBC: Opc = X86ISD::SUB; break;
10354 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10355 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010356
Chris Lattner5b856542010-12-20 00:59:46 +000010357 if (!ExtraOp)
10358 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10359 Op.getOperand(1));
10360 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10361 Op.getOperand(1), Op.getOperand(2));
10362}
10363
Evan Cheng0db9fe62006-04-25 20:13:52 +000010364/// LowerOperation - Provide custom lowering hooks for some operations.
10365///
Dan Gohmand858e902010-04-17 15:26:15 +000010366SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010367 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010368 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010369 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010370 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010371 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010372 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10373 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010374 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010375 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010376 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010377 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10378 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10379 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010380 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010381 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010382 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10383 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10384 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010385 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010386 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010387 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010388 case ISD::SHL_PARTS:
10389 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010390 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010391 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010392 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010393 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010394 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010395 case ISD::FABS: return LowerFABS(Op, DAG);
10396 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010397 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010398 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010399 case ISD::SETCC: return LowerSETCC(Op, DAG);
10400 case ISD::SELECT: return LowerSELECT(Op, DAG);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +000010401 case ISD::VSELECT: return LowerVSELECT(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010402 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010403 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010404 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010405 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010406 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010407 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010408 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10409 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010410 case ISD::FRAME_TO_ARGS_OFFSET:
10411 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010412 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010413 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010414 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10415 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010416 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010417 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
10418 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010419 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010420 case ISD::SRA:
10421 case ISD::SRL:
10422 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010423 case ISD::SADDO:
10424 case ISD::UADDO:
10425 case ISD::SSUBO:
10426 case ISD::USUBO:
10427 case ISD::SMULO:
10428 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010429 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010430 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010431 case ISD::ADDC:
10432 case ISD::ADDE:
10433 case ISD::SUBC:
10434 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010435 case ISD::ADD: return LowerADD(Op, DAG);
10436 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010437 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010438}
10439
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010440static void ReplaceATOMIC_LOAD(SDNode *Node,
10441 SmallVectorImpl<SDValue> &Results,
10442 SelectionDAG &DAG) {
10443 DebugLoc dl = Node->getDebugLoc();
10444 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10445
10446 // Convert wide load -> cmpxchg8b/cmpxchg16b
10447 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10448 // (The only way to get a 16-byte load is cmpxchg16b)
10449 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010450 SDValue Zero = DAG.getConstant(0, VT);
10451 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010452 Node->getOperand(0),
10453 Node->getOperand(1), Zero, Zero,
10454 cast<AtomicSDNode>(Node)->getMemOperand(),
10455 cast<AtomicSDNode>(Node)->getOrdering(),
10456 cast<AtomicSDNode>(Node)->getSynchScope());
10457 Results.push_back(Swap.getValue(0));
10458 Results.push_back(Swap.getValue(1));
10459}
10460
Duncan Sands1607f052008-12-01 11:39:25 +000010461void X86TargetLowering::
10462ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010463 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010464 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010465 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +000010466 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000010467
10468 SDValue Chain = Node->getOperand(0);
10469 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010470 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010471 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000010472 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010473 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000010474 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000010475 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000010476 SDValue Result =
10477 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
10478 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000010479 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000010480 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010481 Results.push_back(Result.getValue(2));
10482}
10483
Duncan Sands126d9072008-07-04 11:47:58 +000010484/// ReplaceNodeResults - Replace a node with an illegal result type
10485/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000010486void X86TargetLowering::ReplaceNodeResults(SDNode *N,
10487 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010488 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010489 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000010490 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000010491 default:
Duncan Sands1607f052008-12-01 11:39:25 +000010492 assert(false && "Do not know how to custom type legalize this operation!");
10493 return;
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010494 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000010495 case ISD::ADDC:
10496 case ISD::ADDE:
10497 case ISD::SUBC:
10498 case ISD::SUBE:
10499 // We don't want to expand or promote these.
10500 return;
Duncan Sands1607f052008-12-01 11:39:25 +000010501 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +000010502 std::pair<SDValue,SDValue> Vals =
10503 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +000010504 SDValue FIST = Vals.first, StackSlot = Vals.second;
10505 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000010506 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000010507 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +000010508 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
10509 MachinePointerInfo(), false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +000010510 }
10511 return;
10512 }
10513 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010514 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010515 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010516 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010517 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000010518 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000010519 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010520 eax.getValue(2));
10521 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
10522 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000010523 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010524 Results.push_back(edx.getValue(1));
10525 return;
10526 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010527 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000010528 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010529 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000010530 bool Regs64bit = T == MVT::i128;
10531 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000010532 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010533 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10534 DAG.getConstant(0, HalfT));
10535 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10536 DAG.getConstant(1, HalfT));
10537 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
10538 Regs64bit ? X86::RAX : X86::EAX,
10539 cpInL, SDValue());
10540 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
10541 Regs64bit ? X86::RDX : X86::EDX,
10542 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010543 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010544 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10545 DAG.getConstant(0, HalfT));
10546 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10547 DAG.getConstant(1, HalfT));
10548 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
10549 Regs64bit ? X86::RBX : X86::EBX,
10550 swapInL, cpInH.getValue(1));
10551 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
10552 Regs64bit ? X86::RCX : X86::ECX,
10553 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010554 SDValue Ops[] = { swapInH.getValue(0),
10555 N->getOperand(1),
10556 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010557 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010558 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000010559 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
10560 X86ISD::LCMPXCHG8_DAG;
10561 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010562 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000010563 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
10564 Regs64bit ? X86::RAX : X86::EAX,
10565 HalfT, Result.getValue(1));
10566 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
10567 Regs64bit ? X86::RDX : X86::EDX,
10568 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000010569 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000010570 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010571 Results.push_back(cpOutH.getValue(1));
10572 return;
10573 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010574 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000010575 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
10576 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010577 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000010578 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
10579 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010580 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000010581 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
10582 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010583 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000010584 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
10585 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010586 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000010587 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
10588 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010589 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000010590 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
10591 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010592 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000010593 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
10594 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010595 case ISD::ATOMIC_LOAD:
10596 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000010597 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000010598}
10599
Evan Cheng72261582005-12-20 06:22:03 +000010600const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
10601 switch (Opcode) {
10602 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000010603 case X86ISD::BSF: return "X86ISD::BSF";
10604 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000010605 case X86ISD::SHLD: return "X86ISD::SHLD";
10606 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000010607 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010608 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000010609 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010610 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000010611 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000010612 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000010613 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
10614 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
10615 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000010616 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000010617 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000010618 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000010619 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000010620 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000010621 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000010622 case X86ISD::COMI: return "X86ISD::COMI";
10623 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000010624 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000010625 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000010626 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
10627 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000010628 case X86ISD::CMOV: return "X86ISD::CMOV";
10629 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000010630 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000010631 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
10632 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000010633 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000010634 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000010635 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000010636 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000010637 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000010638 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
10639 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000010640 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000010641 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000010642 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Nate Begemanb65c1752010-12-17 22:55:37 +000010643 case X86ISD::PSIGNB: return "X86ISD::PSIGNB";
10644 case X86ISD::PSIGNW: return "X86ISD::PSIGNW";
10645 case X86ISD::PSIGND: return "X86ISD::PSIGND";
Nadav Rotem8ffad562011-09-09 20:29:17 +000010646 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Evan Cheng8ca29322006-11-10 21:43:37 +000010647 case X86ISD::FMAX: return "X86ISD::FMAX";
10648 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000010649 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
10650 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010651 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000010652 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010653 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000010654 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010655 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +000010656 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
10657 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010658 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
10659 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
10660 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
10661 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
10662 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
10663 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000010664 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
10665 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +000010666 case X86ISD::VSHL: return "X86ISD::VSHL";
10667 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +000010668 case X86ISD::CMPPD: return "X86ISD::CMPPD";
10669 case X86ISD::CMPPS: return "X86ISD::CMPPS";
10670 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
10671 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
10672 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
10673 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
10674 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
10675 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
10676 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
10677 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010678 case X86ISD::ADD: return "X86ISD::ADD";
10679 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000010680 case X86ISD::ADC: return "X86ISD::ADC";
10681 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000010682 case X86ISD::SMUL: return "X86ISD::SMUL";
10683 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000010684 case X86ISD::INC: return "X86ISD::INC";
10685 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000010686 case X86ISD::OR: return "X86ISD::OR";
10687 case X86ISD::XOR: return "X86ISD::XOR";
10688 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +000010689 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000010690 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010691 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010692 case X86ISD::PALIGN: return "X86ISD::PALIGN";
10693 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
10694 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
10695 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
10696 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
10697 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
10698 case X86ISD::SHUFPS: return "X86ISD::SHUFPS";
10699 case X86ISD::SHUFPD: return "X86ISD::SHUFPD";
10700 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010701 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000010702 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010703 case X86ISD::MOVHLPD: return "X86ISD::MOVHLPD";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000010704 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
10705 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010706 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
10707 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
10708 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
10709 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
10710 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
10711 case X86ISD::MOVSD: return "X86ISD::MOVSD";
10712 case X86ISD::MOVSS: return "X86ISD::MOVSS";
10713 case X86ISD::UNPCKLPS: return "X86ISD::UNPCKLPS";
10714 case X86ISD::UNPCKLPD: return "X86ISD::UNPCKLPD";
David Greenefbf05d32011-02-22 23:31:46 +000010715 case X86ISD::VUNPCKLPDY: return "X86ISD::VUNPCKLPDY";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010716 case X86ISD::UNPCKHPS: return "X86ISD::UNPCKHPS";
10717 case X86ISD::UNPCKHPD: return "X86ISD::UNPCKHPD";
10718 case X86ISD::PUNPCKLBW: return "X86ISD::PUNPCKLBW";
10719 case X86ISD::PUNPCKLWD: return "X86ISD::PUNPCKLWD";
10720 case X86ISD::PUNPCKLDQ: return "X86ISD::PUNPCKLDQ";
10721 case X86ISD::PUNPCKLQDQ: return "X86ISD::PUNPCKLQDQ";
10722 case X86ISD::PUNPCKHBW: return "X86ISD::PUNPCKHBW";
10723 case X86ISD::PUNPCKHWD: return "X86ISD::PUNPCKHWD";
10724 case X86ISD::PUNPCKHDQ: return "X86ISD::PUNPCKHDQ";
10725 case X86ISD::PUNPCKHQDQ: return "X86ISD::PUNPCKHQDQ";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000010726 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +000010727 case X86ISD::VPERMILPS: return "X86ISD::VPERMILPS";
10728 case X86ISD::VPERMILPSY: return "X86ISD::VPERMILPSY";
10729 case X86ISD::VPERMILPD: return "X86ISD::VPERMILPD";
10730 case X86ISD::VPERMILPDY: return "X86ISD::VPERMILPDY";
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +000010731 case X86ISD::VPERM2F128: return "X86ISD::VPERM2F128";
Dan Gohmand6708ea2009-08-15 01:38:56 +000010732 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000010733 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000010734 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000010735 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000010736 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +000010737 }
10738}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010739
Chris Lattnerc9addb72007-03-30 23:15:24 +000010740// isLegalAddressingMode - Return true if the addressing mode represented
10741// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000010742bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010743 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000010744 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010745 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000010746 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000010747
Chris Lattnerc9addb72007-03-30 23:15:24 +000010748 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010749 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000010750 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000010751
Chris Lattnerc9addb72007-03-30 23:15:24 +000010752 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000010753 unsigned GVFlags =
10754 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010755
Chris Lattnerdfed4132009-07-10 07:38:24 +000010756 // If a reference to this global requires an extra load, we can't fold it.
10757 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000010758 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010759
Chris Lattnerdfed4132009-07-10 07:38:24 +000010760 // If BaseGV requires a register for the PIC base, we cannot also have a
10761 // BaseReg specified.
10762 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000010763 return false;
Evan Cheng52787842007-08-01 23:46:47 +000010764
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010765 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000010766 if ((M != CodeModel::Small || R != Reloc::Static) &&
10767 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010768 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000010769 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010770
Chris Lattnerc9addb72007-03-30 23:15:24 +000010771 switch (AM.Scale) {
10772 case 0:
10773 case 1:
10774 case 2:
10775 case 4:
10776 case 8:
10777 // These scales always work.
10778 break;
10779 case 3:
10780 case 5:
10781 case 9:
10782 // These scales are formed with basereg+scalereg. Only accept if there is
10783 // no basereg yet.
10784 if (AM.HasBaseReg)
10785 return false;
10786 break;
10787 default: // Other stuff never works.
10788 return false;
10789 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010790
Chris Lattnerc9addb72007-03-30 23:15:24 +000010791 return true;
10792}
10793
10794
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010795bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010796 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000010797 return false;
Evan Chenge127a732007-10-29 07:57:50 +000010798 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
10799 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000010800 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000010801 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000010802 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000010803}
10804
Owen Andersone50ed302009-08-10 22:56:29 +000010805bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000010806 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000010807 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010808 unsigned NumBits1 = VT1.getSizeInBits();
10809 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000010810 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000010811 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000010812 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000010813}
Evan Cheng2bd122c2007-10-26 01:56:11 +000010814
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010815bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000010816 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010817 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000010818}
10819
Owen Andersone50ed302009-08-10 22:56:29 +000010820bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000010821 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000010822 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000010823}
10824
Owen Andersone50ed302009-08-10 22:56:29 +000010825bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000010826 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000010827 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000010828}
10829
Evan Cheng60c07e12006-07-05 22:17:51 +000010830/// isShuffleMaskLegal - Targets can use this to indicate that they only
10831/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
10832/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
10833/// are assumed to be legal.
10834bool
Eric Christopherfd179292009-08-27 18:07:15 +000010835X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000010836 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000010837 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000010838 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +000010839 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +000010840
Nate Begemana09008b2009-10-19 02:17:23 +000010841 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000010842 return (VT.getVectorNumElements() == 2 ||
10843 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
10844 isMOVLMask(M, VT) ||
10845 isSHUFPMask(M, VT) ||
10846 isPSHUFDMask(M, VT) ||
10847 isPSHUFHWMask(M, VT) ||
10848 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +000010849 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000010850 isUNPCKLMask(M, VT) ||
10851 isUNPCKHMask(M, VT) ||
10852 isUNPCKL_v_undef_Mask(M, VT) ||
10853 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +000010854}
10855
Dan Gohman7d8143f2008-04-09 20:09:42 +000010856bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000010857X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000010858 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000010859 unsigned NumElts = VT.getVectorNumElements();
10860 // FIXME: This collection of masks seems suspect.
10861 if (NumElts == 2)
10862 return true;
10863 if (NumElts == 4 && VT.getSizeInBits() == 128) {
10864 return (isMOVLMask(Mask, VT) ||
10865 isCommutedMOVLMask(Mask, VT, true) ||
10866 isSHUFPMask(Mask, VT) ||
10867 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +000010868 }
10869 return false;
10870}
10871
10872//===----------------------------------------------------------------------===//
10873// X86 Scheduler Hooks
10874//===----------------------------------------------------------------------===//
10875
Mon P Wang63307c32008-05-05 19:05:59 +000010876// private utility function
10877MachineBasicBlock *
10878X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
10879 MachineBasicBlock *MBB,
10880 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010881 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010882 unsigned LoadOpc,
10883 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010884 unsigned notOpc,
10885 unsigned EAXreg,
10886 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000010887 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000010888 // For the atomic bitwise operator, we generate
10889 // thisMBB:
10890 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000010891 // ld t1 = [bitinstr.addr]
10892 // op t2 = t1, [bitinstr.val]
10893 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000010894 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
10895 // bz newMBB
10896 // fallthrough -->nextMBB
10897 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10898 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000010899 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000010900 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000010901
Mon P Wang63307c32008-05-05 19:05:59 +000010902 /// First build the CFG
10903 MachineFunction *F = MBB->getParent();
10904 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000010905 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
10906 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
10907 F->insert(MBBIter, newMBB);
10908 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010909
Dan Gohman14152b42010-07-06 20:24:04 +000010910 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
10911 nextMBB->splice(nextMBB->begin(), thisMBB,
10912 llvm::next(MachineBasicBlock::iterator(bInstr)),
10913 thisMBB->end());
10914 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010915
Mon P Wang63307c32008-05-05 19:05:59 +000010916 // Update thisMBB to fall through to newMBB
10917 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010918
Mon P Wang63307c32008-05-05 19:05:59 +000010919 // newMBB jumps to itself and fall through to nextMBB
10920 newMBB->addSuccessor(nextMBB);
10921 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010922
Mon P Wang63307c32008-05-05 19:05:59 +000010923 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010924 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000010925 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000010926 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000010927 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010928 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000010929 int numArgs = bInstr->getNumOperands() - 1;
10930 for (int i=0; i < numArgs; ++i)
10931 argOpers[i] = &bInstr->getOperand(i+1);
10932
10933 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010934 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010935 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000010936
Dale Johannesen140be2d2008-08-19 18:47:28 +000010937 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010938 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000010939 for (int i=0; i <= lastAddrIndx; ++i)
10940 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010941
Dale Johannesen140be2d2008-08-19 18:47:28 +000010942 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010943 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010944 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010945 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010946 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010947 tt = t1;
10948
Dale Johannesen140be2d2008-08-19 18:47:28 +000010949 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000010950 assert((argOpers[valArgIndx]->isReg() ||
10951 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000010952 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000010953 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000010954 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000010955 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000010956 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010957 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +000010958 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010959
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010960 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +000010961 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000010962
Dale Johannesene4d209d2009-02-03 20:21:25 +000010963 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000010964 for (int i=0; i <= lastAddrIndx; ++i)
10965 (*MIB).addOperand(*argOpers[i]);
10966 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +000010967 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000010968 (*MIB).setMemRefs(bInstr->memoperands_begin(),
10969 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000010970
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010971 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000010972 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000010973
Mon P Wang63307c32008-05-05 19:05:59 +000010974 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000010975 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000010976
Dan Gohman14152b42010-07-06 20:24:04 +000010977 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000010978 return nextMBB;
10979}
10980
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000010981// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000010982MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010983X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
10984 MachineBasicBlock *MBB,
10985 unsigned regOpcL,
10986 unsigned regOpcH,
10987 unsigned immOpcL,
10988 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000010989 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010990 // For the atomic bitwise operator, we generate
10991 // thisMBB (instructions are in pairs, except cmpxchg8b)
10992 // ld t1,t2 = [bitinstr.addr]
10993 // newMBB:
10994 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
10995 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000010996 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010997 // mov ECX, EBX <- t5, t6
10998 // mov EAX, EDX <- t1, t2
10999 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11000 // mov t3, t4 <- EAX, EDX
11001 // bz newMBB
11002 // result in out1, out2
11003 // fallthrough -->nextMBB
11004
11005 const TargetRegisterClass *RC = X86::GR32RegisterClass;
11006 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011007 const unsigned NotOpc = X86::NOT32r;
11008 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11009 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11010 MachineFunction::iterator MBBIter = MBB;
11011 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011012
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011013 /// First build the CFG
11014 MachineFunction *F = MBB->getParent();
11015 MachineBasicBlock *thisMBB = MBB;
11016 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11017 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11018 F->insert(MBBIter, newMBB);
11019 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011020
Dan Gohman14152b42010-07-06 20:24:04 +000011021 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11022 nextMBB->splice(nextMBB->begin(), thisMBB,
11023 llvm::next(MachineBasicBlock::iterator(bInstr)),
11024 thisMBB->end());
11025 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011026
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011027 // Update thisMBB to fall through to newMBB
11028 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011029
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011030 // newMBB jumps to itself and fall through to nextMBB
11031 newMBB->addSuccessor(nextMBB);
11032 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011033
Dale Johannesene4d209d2009-02-03 20:21:25 +000011034 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011035 // Insert instructions into newMBB based on incoming instruction
11036 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011037 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011038 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011039 MachineOperand& dest1Oper = bInstr->getOperand(0);
11040 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011041 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11042 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011043 argOpers[i] = &bInstr->getOperand(i+2);
11044
Dan Gohman71ea4e52010-05-14 21:01:44 +000011045 // We use some of the operands multiple times, so conservatively just
11046 // clear any kill flags that might be present.
11047 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11048 argOpers[i]->setIsKill(false);
11049 }
11050
Evan Chengad5b52f2010-01-08 19:14:57 +000011051 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011052 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011053
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011054 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011055 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011056 for (int i=0; i <= lastAddrIndx; ++i)
11057 (*MIB).addOperand(*argOpers[i]);
11058 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011059 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011060 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011061 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011062 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011063 MachineOperand newOp3 = *(argOpers[3]);
11064 if (newOp3.isImm())
11065 newOp3.setImm(newOp3.getImm()+4);
11066 else
11067 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011068 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011069 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011070
11071 // t3/4 are defined later, at the bottom of the loop
11072 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11073 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011074 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011075 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011076 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011077 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11078
Evan Cheng306b4ca2010-01-08 23:41:50 +000011079 // The subsequent operations should be using the destination registers of
11080 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +000011081 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011082 t1 = F->getRegInfo().createVirtualRegister(RC);
11083 t2 = F->getRegInfo().createVirtualRegister(RC);
11084 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
11085 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011086 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011087 t1 = dest1Oper.getReg();
11088 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011089 }
11090
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011091 int valArgIndx = lastAddrIndx + 1;
11092 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011093 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011094 "invalid operand");
11095 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11096 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011097 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011098 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011099 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011100 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011101 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011102 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011103 (*MIB).addOperand(*argOpers[valArgIndx]);
11104 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011105 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011106 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011107 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011108 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011109 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011110 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011111 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011112 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011113 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011114 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011115
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011116 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011117 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011118 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011119 MIB.addReg(t2);
11120
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011121 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011122 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011123 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011124 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +000011125
Dale Johannesene4d209d2009-02-03 20:21:25 +000011126 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011127 for (int i=0; i <= lastAddrIndx; ++i)
11128 (*MIB).addOperand(*argOpers[i]);
11129
11130 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011131 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11132 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011133
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011134 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011135 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011136 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011137 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011138
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011139 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011140 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011141
Dan Gohman14152b42010-07-06 20:24:04 +000011142 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011143 return nextMBB;
11144}
11145
11146// private utility function
11147MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011148X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11149 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011150 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011151 // For the atomic min/max operator, we generate
11152 // thisMBB:
11153 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011154 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011155 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011156 // cmp t1, t2
11157 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011158 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011159 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11160 // bz newMBB
11161 // fallthrough -->nextMBB
11162 //
11163 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11164 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011165 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011166 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011167
Mon P Wang63307c32008-05-05 19:05:59 +000011168 /// First build the CFG
11169 MachineFunction *F = MBB->getParent();
11170 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011171 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11172 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11173 F->insert(MBBIter, newMBB);
11174 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011175
Dan Gohman14152b42010-07-06 20:24:04 +000011176 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11177 nextMBB->splice(nextMBB->begin(), thisMBB,
11178 llvm::next(MachineBasicBlock::iterator(mInstr)),
11179 thisMBB->end());
11180 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011181
Mon P Wang63307c32008-05-05 19:05:59 +000011182 // Update thisMBB to fall through to newMBB
11183 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011184
Mon P Wang63307c32008-05-05 19:05:59 +000011185 // newMBB jumps to newMBB and fall through to nextMBB
11186 newMBB->addSuccessor(nextMBB);
11187 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011188
Dale Johannesene4d209d2009-02-03 20:21:25 +000011189 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011190 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011191 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011192 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011193 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011194 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011195 int numArgs = mInstr->getNumOperands() - 1;
11196 for (int i=0; i < numArgs; ++i)
11197 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011198
Mon P Wang63307c32008-05-05 19:05:59 +000011199 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011200 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011201 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011202
Mon P Wangab3e7472008-05-05 22:56:23 +000011203 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011204 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011205 for (int i=0; i <= lastAddrIndx; ++i)
11206 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011207
Mon P Wang63307c32008-05-05 19:05:59 +000011208 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011209 assert((argOpers[valArgIndx]->isReg() ||
11210 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011211 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011212
11213 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011214 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011215 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011216 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011217 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011218 (*MIB).addOperand(*argOpers[valArgIndx]);
11219
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011220 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011221 MIB.addReg(t1);
11222
Dale Johannesene4d209d2009-02-03 20:21:25 +000011223 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011224 MIB.addReg(t1);
11225 MIB.addReg(t2);
11226
11227 // Generate movc
11228 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011229 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011230 MIB.addReg(t2);
11231 MIB.addReg(t1);
11232
11233 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011234 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011235 for (int i=0; i <= lastAddrIndx; ++i)
11236 (*MIB).addOperand(*argOpers[i]);
11237 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011238 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011239 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11240 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011241
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011242 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011243 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011244
Mon P Wang63307c32008-05-05 19:05:59 +000011245 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011246 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011247
Dan Gohman14152b42010-07-06 20:24:04 +000011248 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011249 return nextMBB;
11250}
11251
Eric Christopherf83a5de2009-08-27 18:08:16 +000011252// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011253// or XMM0_V32I8 in AVX all of this code can be replaced with that
11254// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011255MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011256X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011257 unsigned numArgs, bool memArg) const {
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011258 assert((Subtarget->hasSSE42() || Subtarget->hasAVX()) &&
11259 "Target must have SSE4.2 or AVX features enabled");
11260
Eric Christopherb120ab42009-08-18 22:50:32 +000011261 DebugLoc dl = MI->getDebugLoc();
11262 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011263 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011264 if (!Subtarget->hasAVX()) {
11265 if (memArg)
11266 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11267 else
11268 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11269 } else {
11270 if (memArg)
11271 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11272 else
11273 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11274 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011275
Eric Christopher41c902f2010-11-30 08:20:21 +000011276 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011277 for (unsigned i = 0; i < numArgs; ++i) {
11278 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011279 if (!(Op.isReg() && Op.isImplicit()))
11280 MIB.addOperand(Op);
11281 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011282 BuildMI(*BB, MI, dl,
11283 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11284 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011285 .addReg(X86::XMM0);
11286
Dan Gohman14152b42010-07-06 20:24:04 +000011287 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011288 return BB;
11289}
11290
11291MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011292X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011293 DebugLoc dl = MI->getDebugLoc();
11294 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011295
Eric Christopher228232b2010-11-30 07:20:12 +000011296 // Address into RAX/EAX, other two args into ECX, EDX.
11297 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11298 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11299 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11300 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011301 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011302
Eric Christopher228232b2010-11-30 07:20:12 +000011303 unsigned ValOps = X86::AddrNumOperands;
11304 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11305 .addReg(MI->getOperand(ValOps).getReg());
11306 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11307 .addReg(MI->getOperand(ValOps+1).getReg());
11308
11309 // The instruction doesn't actually take any operands though.
11310 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011311
Eric Christopher228232b2010-11-30 07:20:12 +000011312 MI->eraseFromParent(); // The pseudo is gone now.
11313 return BB;
11314}
11315
11316MachineBasicBlock *
11317X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011318 DebugLoc dl = MI->getDebugLoc();
11319 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011320
Eric Christopher228232b2010-11-30 07:20:12 +000011321 // First arg in ECX, the second in EAX.
11322 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11323 .addReg(MI->getOperand(0).getReg());
11324 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11325 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011326
Eric Christopher228232b2010-11-30 07:20:12 +000011327 // The instruction doesn't actually take any operands though.
11328 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011329
Eric Christopher228232b2010-11-30 07:20:12 +000011330 MI->eraseFromParent(); // The pseudo is gone now.
11331 return BB;
11332}
11333
11334MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011335X86TargetLowering::EmitVAARG64WithCustomInserter(
11336 MachineInstr *MI,
11337 MachineBasicBlock *MBB) const {
11338 // Emit va_arg instruction on X86-64.
11339
11340 // Operands to this pseudo-instruction:
11341 // 0 ) Output : destination address (reg)
11342 // 1-5) Input : va_list address (addr, i64mem)
11343 // 6 ) ArgSize : Size (in bytes) of vararg type
11344 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11345 // 8 ) Align : Alignment of type
11346 // 9 ) EFLAGS (implicit-def)
11347
11348 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11349 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11350
11351 unsigned DestReg = MI->getOperand(0).getReg();
11352 MachineOperand &Base = MI->getOperand(1);
11353 MachineOperand &Scale = MI->getOperand(2);
11354 MachineOperand &Index = MI->getOperand(3);
11355 MachineOperand &Disp = MI->getOperand(4);
11356 MachineOperand &Segment = MI->getOperand(5);
11357 unsigned ArgSize = MI->getOperand(6).getImm();
11358 unsigned ArgMode = MI->getOperand(7).getImm();
11359 unsigned Align = MI->getOperand(8).getImm();
11360
11361 // Memory Reference
11362 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11363 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11364 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11365
11366 // Machine Information
11367 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11368 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11369 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11370 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11371 DebugLoc DL = MI->getDebugLoc();
11372
11373 // struct va_list {
11374 // i32 gp_offset
11375 // i32 fp_offset
11376 // i64 overflow_area (address)
11377 // i64 reg_save_area (address)
11378 // }
11379 // sizeof(va_list) = 24
11380 // alignment(va_list) = 8
11381
11382 unsigned TotalNumIntRegs = 6;
11383 unsigned TotalNumXMMRegs = 8;
11384 bool UseGPOffset = (ArgMode == 1);
11385 bool UseFPOffset = (ArgMode == 2);
11386 unsigned MaxOffset = TotalNumIntRegs * 8 +
11387 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11388
11389 /* Align ArgSize to a multiple of 8 */
11390 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11391 bool NeedsAlign = (Align > 8);
11392
11393 MachineBasicBlock *thisMBB = MBB;
11394 MachineBasicBlock *overflowMBB;
11395 MachineBasicBlock *offsetMBB;
11396 MachineBasicBlock *endMBB;
11397
11398 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11399 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11400 unsigned OffsetReg = 0;
11401
11402 if (!UseGPOffset && !UseFPOffset) {
11403 // If we only pull from the overflow region, we don't create a branch.
11404 // We don't need to alter control flow.
11405 OffsetDestReg = 0; // unused
11406 OverflowDestReg = DestReg;
11407
11408 offsetMBB = NULL;
11409 overflowMBB = thisMBB;
11410 endMBB = thisMBB;
11411 } else {
11412 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11413 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11414 // If not, pull from overflow_area. (branch to overflowMBB)
11415 //
11416 // thisMBB
11417 // | .
11418 // | .
11419 // offsetMBB overflowMBB
11420 // | .
11421 // | .
11422 // endMBB
11423
11424 // Registers for the PHI in endMBB
11425 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11426 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11427
11428 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11429 MachineFunction *MF = MBB->getParent();
11430 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11431 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11432 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11433
11434 MachineFunction::iterator MBBIter = MBB;
11435 ++MBBIter;
11436
11437 // Insert the new basic blocks
11438 MF->insert(MBBIter, offsetMBB);
11439 MF->insert(MBBIter, overflowMBB);
11440 MF->insert(MBBIter, endMBB);
11441
11442 // Transfer the remainder of MBB and its successor edges to endMBB.
11443 endMBB->splice(endMBB->begin(), thisMBB,
11444 llvm::next(MachineBasicBlock::iterator(MI)),
11445 thisMBB->end());
11446 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11447
11448 // Make offsetMBB and overflowMBB successors of thisMBB
11449 thisMBB->addSuccessor(offsetMBB);
11450 thisMBB->addSuccessor(overflowMBB);
11451
11452 // endMBB is a successor of both offsetMBB and overflowMBB
11453 offsetMBB->addSuccessor(endMBB);
11454 overflowMBB->addSuccessor(endMBB);
11455
11456 // Load the offset value into a register
11457 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11458 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
11459 .addOperand(Base)
11460 .addOperand(Scale)
11461 .addOperand(Index)
11462 .addDisp(Disp, UseFPOffset ? 4 : 0)
11463 .addOperand(Segment)
11464 .setMemRefs(MMOBegin, MMOEnd);
11465
11466 // Check if there is enough room left to pull this argument.
11467 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
11468 .addReg(OffsetReg)
11469 .addImm(MaxOffset + 8 - ArgSizeA8);
11470
11471 // Branch to "overflowMBB" if offset >= max
11472 // Fall through to "offsetMBB" otherwise
11473 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
11474 .addMBB(overflowMBB);
11475 }
11476
11477 // In offsetMBB, emit code to use the reg_save_area.
11478 if (offsetMBB) {
11479 assert(OffsetReg != 0);
11480
11481 // Read the reg_save_area address.
11482 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
11483 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
11484 .addOperand(Base)
11485 .addOperand(Scale)
11486 .addOperand(Index)
11487 .addDisp(Disp, 16)
11488 .addOperand(Segment)
11489 .setMemRefs(MMOBegin, MMOEnd);
11490
11491 // Zero-extend the offset
11492 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
11493 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
11494 .addImm(0)
11495 .addReg(OffsetReg)
11496 .addImm(X86::sub_32bit);
11497
11498 // Add the offset to the reg_save_area to get the final address.
11499 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
11500 .addReg(OffsetReg64)
11501 .addReg(RegSaveReg);
11502
11503 // Compute the offset for the next argument
11504 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11505 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
11506 .addReg(OffsetReg)
11507 .addImm(UseFPOffset ? 16 : 8);
11508
11509 // Store it back into the va_list.
11510 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
11511 .addOperand(Base)
11512 .addOperand(Scale)
11513 .addOperand(Index)
11514 .addDisp(Disp, UseFPOffset ? 4 : 0)
11515 .addOperand(Segment)
11516 .addReg(NextOffsetReg)
11517 .setMemRefs(MMOBegin, MMOEnd);
11518
11519 // Jump to endMBB
11520 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
11521 .addMBB(endMBB);
11522 }
11523
11524 //
11525 // Emit code to use overflow area
11526 //
11527
11528 // Load the overflow_area address into a register.
11529 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
11530 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
11531 .addOperand(Base)
11532 .addOperand(Scale)
11533 .addOperand(Index)
11534 .addDisp(Disp, 8)
11535 .addOperand(Segment)
11536 .setMemRefs(MMOBegin, MMOEnd);
11537
11538 // If we need to align it, do so. Otherwise, just copy the address
11539 // to OverflowDestReg.
11540 if (NeedsAlign) {
11541 // Align the overflow address
11542 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
11543 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
11544
11545 // aligned_addr = (addr + (align-1)) & ~(align-1)
11546 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
11547 .addReg(OverflowAddrReg)
11548 .addImm(Align-1);
11549
11550 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
11551 .addReg(TmpReg)
11552 .addImm(~(uint64_t)(Align-1));
11553 } else {
11554 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
11555 .addReg(OverflowAddrReg);
11556 }
11557
11558 // Compute the next overflow address after this argument.
11559 // (the overflow address should be kept 8-byte aligned)
11560 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
11561 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
11562 .addReg(OverflowDestReg)
11563 .addImm(ArgSizeA8);
11564
11565 // Store the new overflow address.
11566 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
11567 .addOperand(Base)
11568 .addOperand(Scale)
11569 .addOperand(Index)
11570 .addDisp(Disp, 8)
11571 .addOperand(Segment)
11572 .addReg(NextAddrReg)
11573 .setMemRefs(MMOBegin, MMOEnd);
11574
11575 // If we branched, emit the PHI to the front of endMBB.
11576 if (offsetMBB) {
11577 BuildMI(*endMBB, endMBB->begin(), DL,
11578 TII->get(X86::PHI), DestReg)
11579 .addReg(OffsetDestReg).addMBB(offsetMBB)
11580 .addReg(OverflowDestReg).addMBB(overflowMBB);
11581 }
11582
11583 // Erase the pseudo instruction
11584 MI->eraseFromParent();
11585
11586 return endMBB;
11587}
11588
11589MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000011590X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
11591 MachineInstr *MI,
11592 MachineBasicBlock *MBB) const {
11593 // Emit code to save XMM registers to the stack. The ABI says that the
11594 // number of registers to save is given in %al, so it's theoretically
11595 // possible to do an indirect jump trick to avoid saving all of them,
11596 // however this code takes a simpler approach and just executes all
11597 // of the stores if %al is non-zero. It's less code, and it's probably
11598 // easier on the hardware branch predictor, and stores aren't all that
11599 // expensive anyway.
11600
11601 // Create the new basic blocks. One block contains all the XMM stores,
11602 // and one block is the final destination regardless of whether any
11603 // stores were performed.
11604 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11605 MachineFunction *F = MBB->getParent();
11606 MachineFunction::iterator MBBIter = MBB;
11607 ++MBBIter;
11608 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
11609 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
11610 F->insert(MBBIter, XMMSaveMBB);
11611 F->insert(MBBIter, EndMBB);
11612
Dan Gohman14152b42010-07-06 20:24:04 +000011613 // Transfer the remainder of MBB and its successor edges to EndMBB.
11614 EndMBB->splice(EndMBB->begin(), MBB,
11615 llvm::next(MachineBasicBlock::iterator(MI)),
11616 MBB->end());
11617 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
11618
Dan Gohmand6708ea2009-08-15 01:38:56 +000011619 // The original block will now fall through to the XMM save block.
11620 MBB->addSuccessor(XMMSaveMBB);
11621 // The XMMSaveMBB will fall through to the end block.
11622 XMMSaveMBB->addSuccessor(EndMBB);
11623
11624 // Now add the instructions.
11625 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11626 DebugLoc DL = MI->getDebugLoc();
11627
11628 unsigned CountReg = MI->getOperand(0).getReg();
11629 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
11630 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
11631
11632 if (!Subtarget->isTargetWin64()) {
11633 // If %al is 0, branch around the XMM save block.
11634 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011635 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011636 MBB->addSuccessor(EndMBB);
11637 }
11638
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011639 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000011640 // In the XMM save block, save all the XMM argument registers.
11641 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
11642 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000011643 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000011644 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000011645 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000011646 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000011647 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011648 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000011649 .addFrameIndex(RegSaveFrameIndex)
11650 .addImm(/*Scale=*/1)
11651 .addReg(/*IndexReg=*/0)
11652 .addImm(/*Disp=*/Offset)
11653 .addReg(/*Segment=*/0)
11654 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000011655 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011656 }
11657
Dan Gohman14152b42010-07-06 20:24:04 +000011658 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011659
11660 return EndMBB;
11661}
Mon P Wang63307c32008-05-05 19:05:59 +000011662
Evan Cheng60c07e12006-07-05 22:17:51 +000011663MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000011664X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000011665 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000011666 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11667 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000011668
Chris Lattner52600972009-09-02 05:57:00 +000011669 // To "insert" a SELECT_CC instruction, we actually have to insert the
11670 // diamond control-flow pattern. The incoming instruction knows the
11671 // destination vreg to set, the condition code register to branch on, the
11672 // true/false values to select between, and a branch opcode to use.
11673 const BasicBlock *LLVM_BB = BB->getBasicBlock();
11674 MachineFunction::iterator It = BB;
11675 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000011676
Chris Lattner52600972009-09-02 05:57:00 +000011677 // thisMBB:
11678 // ...
11679 // TrueVal = ...
11680 // cmpTY ccX, r1, r2
11681 // bCC copy1MBB
11682 // fallthrough --> copy0MBB
11683 MachineBasicBlock *thisMBB = BB;
11684 MachineFunction *F = BB->getParent();
11685 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
11686 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000011687 F->insert(It, copy0MBB);
11688 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000011689
Bill Wendling730c07e2010-06-25 20:48:10 +000011690 // If the EFLAGS register isn't dead in the terminator, then claim that it's
11691 // live into the sink and copy blocks.
Jakob Stoklund Olesen4a1b9d82011-09-02 23:52:49 +000011692 if (!MI->killsRegister(X86::EFLAGS)) {
11693 copy0MBB->addLiveIn(X86::EFLAGS);
11694 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000011695 }
11696
Dan Gohman14152b42010-07-06 20:24:04 +000011697 // Transfer the remainder of BB and its successor edges to sinkMBB.
11698 sinkMBB->splice(sinkMBB->begin(), BB,
11699 llvm::next(MachineBasicBlock::iterator(MI)),
11700 BB->end());
11701 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
11702
11703 // Add the true and fallthrough blocks as its successors.
11704 BB->addSuccessor(copy0MBB);
11705 BB->addSuccessor(sinkMBB);
11706
11707 // Create the conditional branch instruction.
11708 unsigned Opc =
11709 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
11710 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
11711
Chris Lattner52600972009-09-02 05:57:00 +000011712 // copy0MBB:
11713 // %FalseValue = ...
11714 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000011715 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000011716
Chris Lattner52600972009-09-02 05:57:00 +000011717 // sinkMBB:
11718 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
11719 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000011720 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
11721 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000011722 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
11723 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
11724
Dan Gohman14152b42010-07-06 20:24:04 +000011725 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000011726 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000011727}
11728
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011729MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000011730X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
11731 bool Is64Bit) const {
11732 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11733 DebugLoc DL = MI->getDebugLoc();
11734 MachineFunction *MF = BB->getParent();
11735 const BasicBlock *LLVM_BB = BB->getBasicBlock();
11736
11737 assert(EnableSegmentedStacks);
11738
11739 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
11740 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
11741
11742 // BB:
11743 // ... [Till the alloca]
11744 // If stacklet is not large enough, jump to mallocMBB
11745 //
11746 // bumpMBB:
11747 // Allocate by subtracting from RSP
11748 // Jump to continueMBB
11749 //
11750 // mallocMBB:
11751 // Allocate by call to runtime
11752 //
11753 // continueMBB:
11754 // ...
11755 // [rest of original BB]
11756 //
11757
11758 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11759 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11760 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11761
11762 MachineRegisterInfo &MRI = MF->getRegInfo();
11763 const TargetRegisterClass *AddrRegClass =
11764 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
11765
11766 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
11767 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
11768 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
11769 sizeVReg = MI->getOperand(1).getReg(),
11770 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
11771
11772 MachineFunction::iterator MBBIter = BB;
11773 ++MBBIter;
11774
11775 MF->insert(MBBIter, bumpMBB);
11776 MF->insert(MBBIter, mallocMBB);
11777 MF->insert(MBBIter, continueMBB);
11778
11779 continueMBB->splice(continueMBB->begin(), BB, llvm::next
11780 (MachineBasicBlock::iterator(MI)), BB->end());
11781 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
11782
11783 // Add code to the main basic block to check if the stack limit has been hit,
11784 // and if so, jump to mallocMBB otherwise to bumpMBB.
11785 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
11786 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), tmpSPVReg)
11787 .addReg(tmpSPVReg).addReg(sizeVReg);
11788 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
11789 .addReg(0).addImm(0).addReg(0).addImm(TlsOffset).addReg(TlsReg)
11790 .addReg(tmpSPVReg);
11791 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
11792
11793 // bumpMBB simply decreases the stack pointer, since we know the current
11794 // stacklet has enough space.
11795 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
11796 .addReg(tmpSPVReg);
11797 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
11798 .addReg(tmpSPVReg);
11799 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
11800
11801 // Calls into a routine in libgcc to allocate more space from the heap.
11802 if (Is64Bit) {
11803 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
11804 .addReg(sizeVReg);
11805 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
11806 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI);
11807 } else {
11808 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
11809 .addImm(12);
11810 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
11811 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
11812 .addExternalSymbol("__morestack_allocate_stack_space");
11813 }
11814
11815 if (!Is64Bit)
11816 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
11817 .addImm(16);
11818
11819 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
11820 .addReg(Is64Bit ? X86::RAX : X86::EAX);
11821 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
11822
11823 // Set up the CFG correctly.
11824 BB->addSuccessor(bumpMBB);
11825 BB->addSuccessor(mallocMBB);
11826 mallocMBB->addSuccessor(continueMBB);
11827 bumpMBB->addSuccessor(continueMBB);
11828
11829 // Take care of the PHI nodes.
11830 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
11831 MI->getOperand(0).getReg())
11832 .addReg(mallocPtrVReg).addMBB(mallocMBB)
11833 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
11834
11835 // Delete the original pseudo instruction.
11836 MI->eraseFromParent();
11837
11838 // And we're done.
11839 return continueMBB;
11840}
11841
11842MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011843X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000011844 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011845 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11846 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011847
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000011848 assert(!Subtarget->isTargetEnvMacho());
11849
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011850 // The lowering is pretty easy: we're just emitting the call to _alloca. The
11851 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011852
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000011853 if (Subtarget->isTargetWin64()) {
11854 if (Subtarget->isTargetCygMing()) {
11855 // ___chkstk(Mingw64):
11856 // Clobbers R10, R11, RAX and EFLAGS.
11857 // Updates RSP.
11858 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
11859 .addExternalSymbol("___chkstk")
11860 .addReg(X86::RAX, RegState::Implicit)
11861 .addReg(X86::RSP, RegState::Implicit)
11862 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
11863 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
11864 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
11865 } else {
11866 // __chkstk(MSVCRT): does not update stack pointer.
11867 // Clobbers R10, R11 and EFLAGS.
11868 // FIXME: RAX(allocated size) might be reused and not killed.
11869 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
11870 .addExternalSymbol("__chkstk")
11871 .addReg(X86::RAX, RegState::Implicit)
11872 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
11873 // RAX has the offset to subtracted from RSP.
11874 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
11875 .addReg(X86::RSP)
11876 .addReg(X86::RAX);
11877 }
11878 } else {
11879 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011880 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
11881
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000011882 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
11883 .addExternalSymbol(StackProbeSymbol)
11884 .addReg(X86::EAX, RegState::Implicit)
11885 .addReg(X86::ESP, RegState::Implicit)
11886 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
11887 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
11888 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
11889 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011890
Dan Gohman14152b42010-07-06 20:24:04 +000011891 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011892 return BB;
11893}
Chris Lattner52600972009-09-02 05:57:00 +000011894
11895MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000011896X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
11897 MachineBasicBlock *BB) const {
11898 // This is pretty easy. We're taking the value that we received from
11899 // our load from the relocation, sticking it in either RDI (x86-64)
11900 // or EAX and doing an indirect call. The return value will then
11901 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000011902 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000011903 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000011904 DebugLoc DL = MI->getDebugLoc();
11905 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000011906
11907 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000011908 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000011909
Eric Christopher30ef0e52010-06-03 04:07:48 +000011910 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000011911 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
11912 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000011913 .addReg(X86::RIP)
11914 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000011915 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000011916 MI->getOperand(3).getTargetFlags())
11917 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000011918 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000011919 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +000011920 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000011921 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
11922 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000011923 .addReg(0)
11924 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000011925 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000011926 MI->getOperand(3).getTargetFlags())
11927 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000011928 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000011929 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000011930 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000011931 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
11932 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000011933 .addReg(TII->getGlobalBaseReg(F))
11934 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000011935 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000011936 MI->getOperand(3).getTargetFlags())
11937 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000011938 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000011939 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000011940 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000011941
Dan Gohman14152b42010-07-06 20:24:04 +000011942 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000011943 return BB;
11944}
11945
11946MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000011947X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000011948 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000011949 switch (MI->getOpcode()) {
11950 default: assert(false && "Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000011951 case X86::TAILJMPd64:
11952 case X86::TAILJMPr64:
11953 case X86::TAILJMPm64:
11954 assert(!"TAILJMP64 would not be touched here.");
11955 case X86::TCRETURNdi64:
11956 case X86::TCRETURNri64:
11957 case X86::TCRETURNmi64:
11958 // Defs of TCRETURNxx64 has Win64's callee-saved registers, as subset.
11959 // On AMD64, additional defs should be added before register allocation.
11960 if (!Subtarget->isTargetWin64()) {
11961 MI->addRegisterDefined(X86::RSI);
11962 MI->addRegisterDefined(X86::RDI);
11963 MI->addRegisterDefined(X86::XMM6);
11964 MI->addRegisterDefined(X86::XMM7);
11965 MI->addRegisterDefined(X86::XMM8);
11966 MI->addRegisterDefined(X86::XMM9);
11967 MI->addRegisterDefined(X86::XMM10);
11968 MI->addRegisterDefined(X86::XMM11);
11969 MI->addRegisterDefined(X86::XMM12);
11970 MI->addRegisterDefined(X86::XMM13);
11971 MI->addRegisterDefined(X86::XMM14);
11972 MI->addRegisterDefined(X86::XMM15);
11973 }
11974 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011975 case X86::WIN_ALLOCA:
11976 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000011977 case X86::SEG_ALLOCA_32:
11978 return EmitLoweredSegAlloca(MI, BB, false);
11979 case X86::SEG_ALLOCA_64:
11980 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000011981 case X86::TLSCall_32:
11982 case X86::TLSCall_64:
11983 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000011984 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000011985 case X86::CMOV_FR32:
11986 case X86::CMOV_FR64:
11987 case X86::CMOV_V4F32:
11988 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000011989 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000011990 case X86::CMOV_V8F32:
11991 case X86::CMOV_V4F64:
11992 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000011993 case X86::CMOV_GR16:
11994 case X86::CMOV_GR32:
11995 case X86::CMOV_RFP32:
11996 case X86::CMOV_RFP64:
11997 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000011998 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000011999
Dale Johannesen849f2142007-07-03 00:53:03 +000012000 case X86::FP32_TO_INT16_IN_MEM:
12001 case X86::FP32_TO_INT32_IN_MEM:
12002 case X86::FP32_TO_INT64_IN_MEM:
12003 case X86::FP64_TO_INT16_IN_MEM:
12004 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012005 case X86::FP64_TO_INT64_IN_MEM:
12006 case X86::FP80_TO_INT16_IN_MEM:
12007 case X86::FP80_TO_INT32_IN_MEM:
12008 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012009 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12010 DebugLoc DL = MI->getDebugLoc();
12011
Evan Cheng60c07e12006-07-05 22:17:51 +000012012 // Change the floating point control register to use "round towards zero"
12013 // mode when truncating to an integer value.
12014 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012015 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012016 addFrameReference(BuildMI(*BB, MI, DL,
12017 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012018
12019 // Load the old value of the high byte of the control word...
12020 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000012021 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012022 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012023 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012024
12025 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012026 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012027 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012028
12029 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012030 addFrameReference(BuildMI(*BB, MI, DL,
12031 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012032
12033 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012034 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012035 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012036
12037 // Get the X86 opcode to use.
12038 unsigned Opc;
12039 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012040 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012041 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12042 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12043 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12044 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12045 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12046 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012047 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12048 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12049 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012050 }
12051
12052 X86AddressMode AM;
12053 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012054 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012055 AM.BaseType = X86AddressMode::RegBase;
12056 AM.Base.Reg = Op.getReg();
12057 } else {
12058 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012059 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012060 }
12061 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012062 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012063 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012064 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012065 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012066 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012067 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012068 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012069 AM.GV = Op.getGlobal();
12070 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012071 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012072 }
Dan Gohman14152b42010-07-06 20:24:04 +000012073 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012074 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012075
12076 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012077 addFrameReference(BuildMI(*BB, MI, DL,
12078 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012079
Dan Gohman14152b42010-07-06 20:24:04 +000012080 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012081 return BB;
12082 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012083 // String/text processing lowering.
12084 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012085 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012086 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12087 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012088 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012089 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12090 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012091 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012092 return EmitPCMP(MI, BB, 5, false /* in mem */);
12093 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012094 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012095 return EmitPCMP(MI, BB, 5, true /* in mem */);
12096
Eric Christopher228232b2010-11-30 07:20:12 +000012097 // Thread synchronization.
12098 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012099 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012100 case X86::MWAIT:
12101 return EmitMwait(MI, BB);
12102
Eric Christopherb120ab42009-08-18 22:50:32 +000012103 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012104 case X86::ATOMAND32:
12105 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012106 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012107 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012108 X86::NOT32r, X86::EAX,
12109 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012110 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012111 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12112 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012113 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012114 X86::NOT32r, X86::EAX,
12115 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012116 case X86::ATOMXOR32:
12117 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012118 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012119 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012120 X86::NOT32r, X86::EAX,
12121 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012122 case X86::ATOMNAND32:
12123 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012124 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012125 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012126 X86::NOT32r, X86::EAX,
12127 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012128 case X86::ATOMMIN32:
12129 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12130 case X86::ATOMMAX32:
12131 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12132 case X86::ATOMUMIN32:
12133 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12134 case X86::ATOMUMAX32:
12135 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012136
12137 case X86::ATOMAND16:
12138 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12139 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012140 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012141 X86::NOT16r, X86::AX,
12142 X86::GR16RegisterClass);
12143 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012144 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012145 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012146 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012147 X86::NOT16r, X86::AX,
12148 X86::GR16RegisterClass);
12149 case X86::ATOMXOR16:
12150 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12151 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012152 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012153 X86::NOT16r, X86::AX,
12154 X86::GR16RegisterClass);
12155 case X86::ATOMNAND16:
12156 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12157 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012158 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012159 X86::NOT16r, X86::AX,
12160 X86::GR16RegisterClass, true);
12161 case X86::ATOMMIN16:
12162 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12163 case X86::ATOMMAX16:
12164 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12165 case X86::ATOMUMIN16:
12166 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12167 case X86::ATOMUMAX16:
12168 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12169
12170 case X86::ATOMAND8:
12171 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12172 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012173 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012174 X86::NOT8r, X86::AL,
12175 X86::GR8RegisterClass);
12176 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012177 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012178 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012179 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012180 X86::NOT8r, X86::AL,
12181 X86::GR8RegisterClass);
12182 case X86::ATOMXOR8:
12183 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12184 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012185 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012186 X86::NOT8r, X86::AL,
12187 X86::GR8RegisterClass);
12188 case X86::ATOMNAND8:
12189 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12190 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012191 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012192 X86::NOT8r, X86::AL,
12193 X86::GR8RegisterClass, true);
12194 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012195 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012196 case X86::ATOMAND64:
12197 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012198 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012199 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012200 X86::NOT64r, X86::RAX,
12201 X86::GR64RegisterClass);
12202 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012203 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12204 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012205 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012206 X86::NOT64r, X86::RAX,
12207 X86::GR64RegisterClass);
12208 case X86::ATOMXOR64:
12209 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012210 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012211 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012212 X86::NOT64r, X86::RAX,
12213 X86::GR64RegisterClass);
12214 case X86::ATOMNAND64:
12215 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12216 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012217 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012218 X86::NOT64r, X86::RAX,
12219 X86::GR64RegisterClass, true);
12220 case X86::ATOMMIN64:
12221 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12222 case X86::ATOMMAX64:
12223 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12224 case X86::ATOMUMIN64:
12225 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12226 case X86::ATOMUMAX64:
12227 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012228
12229 // This group does 64-bit operations on a 32-bit host.
12230 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012231 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012232 X86::AND32rr, X86::AND32rr,
12233 X86::AND32ri, X86::AND32ri,
12234 false);
12235 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012236 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012237 X86::OR32rr, X86::OR32rr,
12238 X86::OR32ri, X86::OR32ri,
12239 false);
12240 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012241 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012242 X86::XOR32rr, X86::XOR32rr,
12243 X86::XOR32ri, X86::XOR32ri,
12244 false);
12245 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012246 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012247 X86::AND32rr, X86::AND32rr,
12248 X86::AND32ri, X86::AND32ri,
12249 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012250 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012251 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012252 X86::ADD32rr, X86::ADC32rr,
12253 X86::ADD32ri, X86::ADC32ri,
12254 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012255 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012256 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012257 X86::SUB32rr, X86::SBB32rr,
12258 X86::SUB32ri, X86::SBB32ri,
12259 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012260 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012261 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012262 X86::MOV32rr, X86::MOV32rr,
12263 X86::MOV32ri, X86::MOV32ri,
12264 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012265 case X86::VASTART_SAVE_XMM_REGS:
12266 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012267
12268 case X86::VAARG_64:
12269 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012270 }
12271}
12272
12273//===----------------------------------------------------------------------===//
12274// X86 Optimization Hooks
12275//===----------------------------------------------------------------------===//
12276
Dan Gohman475871a2008-07-27 21:46:04 +000012277void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000012278 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012279 APInt &KnownZero,
12280 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012281 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012282 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012283 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012284 assert((Opc >= ISD::BUILTIN_OP_END ||
12285 Opc == ISD::INTRINSIC_WO_CHAIN ||
12286 Opc == ISD::INTRINSIC_W_CHAIN ||
12287 Opc == ISD::INTRINSIC_VOID) &&
12288 "Should use MaskedValueIsZero if you don't know whether Op"
12289 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012290
Dan Gohmanf4f92f52008-02-13 23:07:24 +000012291 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012292 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012293 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012294 case X86ISD::ADD:
12295 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012296 case X86ISD::ADC:
12297 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012298 case X86ISD::SMUL:
12299 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012300 case X86ISD::INC:
12301 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012302 case X86ISD::OR:
12303 case X86ISD::XOR:
12304 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012305 // These nodes' second result is a boolean.
12306 if (Op.getResNo() == 0)
12307 break;
12308 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012309 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012310 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
12311 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012312 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012313 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012314}
Chris Lattner259e97c2006-01-31 19:43:35 +000012315
Owen Andersonbc146b02010-09-21 20:42:50 +000012316unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12317 unsigned Depth) const {
12318 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12319 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12320 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012321
Owen Andersonbc146b02010-09-21 20:42:50 +000012322 // Fallback case.
12323 return 1;
12324}
12325
Evan Cheng206ee9d2006-07-07 08:33:52 +000012326/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012327/// node is a GlobalAddress + offset.
12328bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012329 const GlobalValue* &GA,
12330 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012331 if (N->getOpcode() == X86ISD::Wrapper) {
12332 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012333 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012334 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012335 return true;
12336 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012337 }
Evan Chengad4196b2008-05-12 19:56:52 +000012338 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012339}
12340
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012341/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12342/// same as extracting the high 128-bit part of 256-bit vector and then
12343/// inserting the result into the low part of a new 256-bit vector
12344static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12345 EVT VT = SVOp->getValueType(0);
12346 int NumElems = VT.getVectorNumElements();
12347
12348 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12349 for (int i = 0, j = NumElems/2; i < NumElems/2; ++i, ++j)
12350 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12351 SVOp->getMaskElt(j) >= 0)
12352 return false;
12353
12354 return true;
12355}
12356
12357/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12358/// same as extracting the low 128-bit part of 256-bit vector and then
12359/// inserting the result into the high part of a new 256-bit vector
12360static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12361 EVT VT = SVOp->getValueType(0);
12362 int NumElems = VT.getVectorNumElements();
12363
12364 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12365 for (int i = NumElems/2, j = 0; i < NumElems; ++i, ++j)
12366 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12367 SVOp->getMaskElt(j) >= 0)
12368 return false;
12369
12370 return true;
12371}
12372
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012373/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12374static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
12375 TargetLowering::DAGCombinerInfo &DCI) {
12376 DebugLoc dl = N->getDebugLoc();
12377 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12378 SDValue V1 = SVOp->getOperand(0);
12379 SDValue V2 = SVOp->getOperand(1);
12380 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012381 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012382
12383 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12384 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12385 //
12386 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012387 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012388 // V UNDEF BUILD_VECTOR UNDEF
12389 // \ / \ /
12390 // CONCAT_VECTOR CONCAT_VECTOR
12391 // \ /
12392 // \ /
12393 // RESULT: V + zero extended
12394 //
12395 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12396 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12397 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12398 return SDValue();
12399
12400 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12401 return SDValue();
12402
12403 // To match the shuffle mask, the first half of the mask should
12404 // be exactly the first vector, and all the rest a splat with the
12405 // first element of the second one.
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012406 for (int i = 0; i < NumElems/2; ++i)
12407 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
12408 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
12409 return SDValue();
12410
12411 // Emit a zeroed vector and insert the desired subvector on its
12412 // first half.
12413 SDValue Zeros = getZeroVector(VT, true /* HasSSE2 */, DAG, dl);
12414 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
12415 DAG.getConstant(0, MVT::i32), DAG, dl);
12416 return DCI.CombineTo(N, InsV);
12417 }
12418
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012419 //===--------------------------------------------------------------------===//
12420 // Combine some shuffles into subvector extracts and inserts:
12421 //
12422
12423 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12424 if (isShuffleHigh128VectorInsertLow(SVOp)) {
12425 SDValue V = Extract128BitVector(V1, DAG.getConstant(NumElems/2, MVT::i32),
12426 DAG, dl);
12427 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12428 V, DAG.getConstant(0, MVT::i32), DAG, dl);
12429 return DCI.CombineTo(N, InsV);
12430 }
12431
12432 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12433 if (isShuffleLow128VectorInsertHigh(SVOp)) {
12434 SDValue V = Extract128BitVector(V1, DAG.getConstant(0, MVT::i32), DAG, dl);
12435 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12436 V, DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
12437 return DCI.CombineTo(N, InsV);
12438 }
12439
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012440 return SDValue();
12441}
12442
12443/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000012444static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012445 TargetLowering::DAGCombinerInfo &DCI,
12446 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000012447 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000012448 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000012449
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012450 // Don't create instructions with illegal types after legalize types has run.
12451 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12452 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
12453 return SDValue();
12454
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012455 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
12456 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
12457 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012458 return PerformShuffleCombine256(N, DAG, DCI);
12459
12460 // Only handle 128 wide vector from here on.
12461 if (VT.getSizeInBits() != 128)
12462 return SDValue();
12463
12464 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
12465 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
12466 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000012467 SmallVector<SDValue, 16> Elts;
12468 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012469 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000012470
Nate Begemanfdea31a2010-03-24 20:49:50 +000012471 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000012472}
Evan Chengd880b972008-05-09 21:53:03 +000012473
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000012474/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
12475/// generation and convert it from being a bunch of shuffles and extracts
12476/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012477static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
12478 const TargetLowering &TLI) {
12479 SDValue InputVector = N->getOperand(0);
12480
12481 // Only operate on vectors of 4 elements, where the alternative shuffling
12482 // gets to be more expensive.
12483 if (InputVector.getValueType() != MVT::v4i32)
12484 return SDValue();
12485
12486 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
12487 // single use which is a sign-extend or zero-extend, and all elements are
12488 // used.
12489 SmallVector<SDNode *, 4> Uses;
12490 unsigned ExtractedElements = 0;
12491 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
12492 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
12493 if (UI.getUse().getResNo() != InputVector.getResNo())
12494 return SDValue();
12495
12496 SDNode *Extract = *UI;
12497 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
12498 return SDValue();
12499
12500 if (Extract->getValueType(0) != MVT::i32)
12501 return SDValue();
12502 if (!Extract->hasOneUse())
12503 return SDValue();
12504 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
12505 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
12506 return SDValue();
12507 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
12508 return SDValue();
12509
12510 // Record which element was extracted.
12511 ExtractedElements |=
12512 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
12513
12514 Uses.push_back(Extract);
12515 }
12516
12517 // If not all the elements were used, this may not be worthwhile.
12518 if (ExtractedElements != 15)
12519 return SDValue();
12520
12521 // Ok, we've now decided to do the transformation.
12522 DebugLoc dl = InputVector.getDebugLoc();
12523
12524 // Store the value to a temporary stack slot.
12525 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000012526 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
12527 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012528
12529 // Replace each use (extract) with a load of the appropriate element.
12530 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
12531 UE = Uses.end(); UI != UE; ++UI) {
12532 SDNode *Extract = *UI;
12533
Nadav Rotem86694292011-05-17 08:31:57 +000012534 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012535 SDValue Idx = Extract->getOperand(1);
12536 unsigned EltSize =
12537 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
12538 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
12539 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
12540
Nadav Rotem86694292011-05-17 08:31:57 +000012541 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000012542 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012543
12544 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000012545 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000012546 ScalarAddr, MachinePointerInfo(),
12547 false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012548
12549 // Replace the exact with the load.
12550 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
12551 }
12552
12553 // The replacement was made in place; don't return anything.
12554 return SDValue();
12555}
12556
Chris Lattner83e6c992006-10-04 06:57:07 +000012557/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000012558static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +000012559 const X86Subtarget *Subtarget) {
12560 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000012561 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000012562 // Get the LHS/RHS of the select.
12563 SDValue LHS = N->getOperand(1);
12564 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +000012565
Dan Gohman670e5392009-09-21 18:03:22 +000012566 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000012567 // instructions match the semantics of the common C idiom x<y?x:y but not
12568 // x<=y?x:y, because of how they handle negative zero (which can be
12569 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +000012570 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +000012571 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +000012572 Cond.getOpcode() == ISD::SETCC) {
12573 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012574
Chris Lattner47b4ce82009-03-11 05:48:52 +000012575 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000012576 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000012577 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
12578 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000012579 switch (CC) {
12580 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000012581 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000012582 // Converting this to a min would handle NaNs incorrectly, and swapping
12583 // the operands would cause it to handle comparisons between positive
12584 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000012585 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000012586 if (!UnsafeFPMath &&
12587 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
12588 break;
12589 std::swap(LHS, RHS);
12590 }
Dan Gohman670e5392009-09-21 18:03:22 +000012591 Opcode = X86ISD::FMIN;
12592 break;
12593 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000012594 // Converting this to a min would handle comparisons between positive
12595 // and negative zero incorrectly.
12596 if (!UnsafeFPMath &&
12597 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
12598 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012599 Opcode = X86ISD::FMIN;
12600 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000012601 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000012602 // Converting this to a min would handle both negative zeros and NaNs
12603 // incorrectly, but we can swap the operands to fix both.
12604 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000012605 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012606 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000012607 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012608 Opcode = X86ISD::FMIN;
12609 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012610
Dan Gohman670e5392009-09-21 18:03:22 +000012611 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012612 // Converting this to a max would handle comparisons between positive
12613 // and negative zero incorrectly.
12614 if (!UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000012615 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000012616 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012617 Opcode = X86ISD::FMAX;
12618 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000012619 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000012620 // Converting this to a max would handle NaNs incorrectly, and swapping
12621 // the operands would cause it to handle comparisons between positive
12622 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000012623 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000012624 if (!UnsafeFPMath &&
12625 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
12626 break;
12627 std::swap(LHS, RHS);
12628 }
Dan Gohman670e5392009-09-21 18:03:22 +000012629 Opcode = X86ISD::FMAX;
12630 break;
12631 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012632 // Converting this to a max would handle both negative zeros and NaNs
12633 // incorrectly, but we can swap the operands to fix both.
12634 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000012635 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012636 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012637 case ISD::SETGE:
12638 Opcode = X86ISD::FMAX;
12639 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000012640 }
Dan Gohman670e5392009-09-21 18:03:22 +000012641 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000012642 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
12643 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000012644 switch (CC) {
12645 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000012646 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012647 // Converting this to a min would handle comparisons between positive
12648 // and negative zero incorrectly, and swapping the operands would
12649 // cause it to handle NaNs incorrectly.
12650 if (!UnsafeFPMath &&
12651 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000012652 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000012653 break;
12654 std::swap(LHS, RHS);
12655 }
Dan Gohman670e5392009-09-21 18:03:22 +000012656 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000012657 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012658 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000012659 // Converting this to a min would handle NaNs incorrectly.
12660 if (!UnsafeFPMath &&
12661 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
12662 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012663 Opcode = X86ISD::FMIN;
12664 break;
12665 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012666 // Converting this to a min would handle both negative zeros and NaNs
12667 // incorrectly, but we can swap the operands to fix both.
12668 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000012669 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012670 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012671 case ISD::SETGE:
12672 Opcode = X86ISD::FMIN;
12673 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012674
Dan Gohman670e5392009-09-21 18:03:22 +000012675 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000012676 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000012677 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000012678 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012679 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000012680 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012681 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000012682 // Converting this to a max would handle comparisons between positive
12683 // and negative zero incorrectly, and swapping the operands would
12684 // cause it to handle NaNs incorrectly.
12685 if (!UnsafeFPMath &&
12686 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000012687 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000012688 break;
12689 std::swap(LHS, RHS);
12690 }
Dan Gohman670e5392009-09-21 18:03:22 +000012691 Opcode = X86ISD::FMAX;
12692 break;
12693 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000012694 // Converting this to a max would handle both negative zeros and NaNs
12695 // incorrectly, but we can swap the operands to fix both.
12696 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000012697 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012698 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000012699 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012700 Opcode = X86ISD::FMAX;
12701 break;
12702 }
Chris Lattner83e6c992006-10-04 06:57:07 +000012703 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012704
Chris Lattner47b4ce82009-03-11 05:48:52 +000012705 if (Opcode)
12706 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000012707 }
Eric Christopherfd179292009-08-27 18:07:15 +000012708
Chris Lattnerd1980a52009-03-12 06:52:53 +000012709 // If this is a select between two integer constants, try to do some
12710 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000012711 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
12712 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000012713 // Don't do this for crazy integer types.
12714 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
12715 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000012716 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000012717 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000012718
Chris Lattnercee56e72009-03-13 05:53:31 +000012719 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000012720 // Efficiently invertible.
12721 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
12722 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
12723 isa<ConstantSDNode>(Cond.getOperand(1))))) {
12724 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000012725 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000012726 }
Eric Christopherfd179292009-08-27 18:07:15 +000012727
Chris Lattnerd1980a52009-03-12 06:52:53 +000012728 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000012729 if (FalseC->getAPIntValue() == 0 &&
12730 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000012731 if (NeedsCondInvert) // Invert the condition if needed.
12732 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
12733 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000012734
Chris Lattnerd1980a52009-03-12 06:52:53 +000012735 // Zero extend the condition if needed.
12736 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000012737
Chris Lattnercee56e72009-03-13 05:53:31 +000012738 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000012739 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000012740 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000012741 }
Eric Christopherfd179292009-08-27 18:07:15 +000012742
Chris Lattner97a29a52009-03-13 05:22:11 +000012743 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000012744 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000012745 if (NeedsCondInvert) // Invert the condition if needed.
12746 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
12747 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000012748
Chris Lattner97a29a52009-03-13 05:22:11 +000012749 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000012750 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
12751 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000012752 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000012753 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000012754 }
Eric Christopherfd179292009-08-27 18:07:15 +000012755
Chris Lattnercee56e72009-03-13 05:53:31 +000012756 // Optimize cases that will turn into an LEA instruction. This requires
12757 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000012758 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000012759 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000012760 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000012761
Chris Lattnercee56e72009-03-13 05:53:31 +000012762 bool isFastMultiplier = false;
12763 if (Diff < 10) {
12764 switch ((unsigned char)Diff) {
12765 default: break;
12766 case 1: // result = add base, cond
12767 case 2: // result = lea base( , cond*2)
12768 case 3: // result = lea base(cond, cond*2)
12769 case 4: // result = lea base( , cond*4)
12770 case 5: // result = lea base(cond, cond*4)
12771 case 8: // result = lea base( , cond*8)
12772 case 9: // result = lea base(cond, cond*8)
12773 isFastMultiplier = true;
12774 break;
12775 }
12776 }
Eric Christopherfd179292009-08-27 18:07:15 +000012777
Chris Lattnercee56e72009-03-13 05:53:31 +000012778 if (isFastMultiplier) {
12779 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
12780 if (NeedsCondInvert) // Invert the condition if needed.
12781 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
12782 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000012783
Chris Lattnercee56e72009-03-13 05:53:31 +000012784 // Zero extend the condition if needed.
12785 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
12786 Cond);
12787 // Scale the condition by the difference.
12788 if (Diff != 1)
12789 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
12790 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000012791
Chris Lattnercee56e72009-03-13 05:53:31 +000012792 // Add the base if non-zero.
12793 if (FalseC->getAPIntValue() != 0)
12794 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
12795 SDValue(FalseC, 0));
12796 return Cond;
12797 }
Eric Christopherfd179292009-08-27 18:07:15 +000012798 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000012799 }
12800 }
Eric Christopherfd179292009-08-27 18:07:15 +000012801
Dan Gohman475871a2008-07-27 21:46:04 +000012802 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000012803}
12804
Chris Lattnerd1980a52009-03-12 06:52:53 +000012805/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
12806static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
12807 TargetLowering::DAGCombinerInfo &DCI) {
12808 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000012809
Chris Lattnerd1980a52009-03-12 06:52:53 +000012810 // If the flag operand isn't dead, don't touch this CMOV.
12811 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
12812 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000012813
Evan Chengb5a55d92011-05-24 01:48:22 +000012814 SDValue FalseOp = N->getOperand(0);
12815 SDValue TrueOp = N->getOperand(1);
12816 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
12817 SDValue Cond = N->getOperand(3);
12818 if (CC == X86::COND_E || CC == X86::COND_NE) {
12819 switch (Cond.getOpcode()) {
12820 default: break;
12821 case X86ISD::BSR:
12822 case X86ISD::BSF:
12823 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
12824 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
12825 return (CC == X86::COND_E) ? FalseOp : TrueOp;
12826 }
12827 }
12828
Chris Lattnerd1980a52009-03-12 06:52:53 +000012829 // If this is a select between two integer constants, try to do some
12830 // optimizations. Note that the operands are ordered the opposite of SELECT
12831 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000012832 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
12833 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000012834 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
12835 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000012836 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
12837 CC = X86::GetOppositeBranchCondition(CC);
12838 std::swap(TrueC, FalseC);
12839 }
Eric Christopherfd179292009-08-27 18:07:15 +000012840
Chris Lattnerd1980a52009-03-12 06:52:53 +000012841 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000012842 // This is efficient for any integer data type (including i8/i16) and
12843 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000012844 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000012845 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
12846 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000012847
Chris Lattnerd1980a52009-03-12 06:52:53 +000012848 // Zero extend the condition if needed.
12849 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000012850
Chris Lattnerd1980a52009-03-12 06:52:53 +000012851 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
12852 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000012853 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000012854 if (N->getNumValues() == 2) // Dead flag value?
12855 return DCI.CombineTo(N, Cond, SDValue());
12856 return Cond;
12857 }
Eric Christopherfd179292009-08-27 18:07:15 +000012858
Chris Lattnercee56e72009-03-13 05:53:31 +000012859 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
12860 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000012861 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000012862 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
12863 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000012864
Chris Lattner97a29a52009-03-13 05:22:11 +000012865 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000012866 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
12867 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000012868 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
12869 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000012870
Chris Lattner97a29a52009-03-13 05:22:11 +000012871 if (N->getNumValues() == 2) // Dead flag value?
12872 return DCI.CombineTo(N, Cond, SDValue());
12873 return Cond;
12874 }
Eric Christopherfd179292009-08-27 18:07:15 +000012875
Chris Lattnercee56e72009-03-13 05:53:31 +000012876 // Optimize cases that will turn into an LEA instruction. This requires
12877 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000012878 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000012879 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000012880 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000012881
Chris Lattnercee56e72009-03-13 05:53:31 +000012882 bool isFastMultiplier = false;
12883 if (Diff < 10) {
12884 switch ((unsigned char)Diff) {
12885 default: break;
12886 case 1: // result = add base, cond
12887 case 2: // result = lea base( , cond*2)
12888 case 3: // result = lea base(cond, cond*2)
12889 case 4: // result = lea base( , cond*4)
12890 case 5: // result = lea base(cond, cond*4)
12891 case 8: // result = lea base( , cond*8)
12892 case 9: // result = lea base(cond, cond*8)
12893 isFastMultiplier = true;
12894 break;
12895 }
12896 }
Eric Christopherfd179292009-08-27 18:07:15 +000012897
Chris Lattnercee56e72009-03-13 05:53:31 +000012898 if (isFastMultiplier) {
12899 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000012900 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
12901 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000012902 // Zero extend the condition if needed.
12903 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
12904 Cond);
12905 // Scale the condition by the difference.
12906 if (Diff != 1)
12907 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
12908 DAG.getConstant(Diff, Cond.getValueType()));
12909
12910 // Add the base if non-zero.
12911 if (FalseC->getAPIntValue() != 0)
12912 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
12913 SDValue(FalseC, 0));
12914 if (N->getNumValues() == 2) // Dead flag value?
12915 return DCI.CombineTo(N, Cond, SDValue());
12916 return Cond;
12917 }
Eric Christopherfd179292009-08-27 18:07:15 +000012918 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000012919 }
12920 }
12921 return SDValue();
12922}
12923
12924
Evan Cheng0b0cd912009-03-28 05:57:29 +000012925/// PerformMulCombine - Optimize a single multiply with constant into two
12926/// in order to implement it with two cheaper instructions, e.g.
12927/// LEA + SHL, LEA + LEA.
12928static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
12929 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000012930 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
12931 return SDValue();
12932
Owen Andersone50ed302009-08-10 22:56:29 +000012933 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012934 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000012935 return SDValue();
12936
12937 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
12938 if (!C)
12939 return SDValue();
12940 uint64_t MulAmt = C->getZExtValue();
12941 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
12942 return SDValue();
12943
12944 uint64_t MulAmt1 = 0;
12945 uint64_t MulAmt2 = 0;
12946 if ((MulAmt % 9) == 0) {
12947 MulAmt1 = 9;
12948 MulAmt2 = MulAmt / 9;
12949 } else if ((MulAmt % 5) == 0) {
12950 MulAmt1 = 5;
12951 MulAmt2 = MulAmt / 5;
12952 } else if ((MulAmt % 3) == 0) {
12953 MulAmt1 = 3;
12954 MulAmt2 = MulAmt / 3;
12955 }
12956 if (MulAmt2 &&
12957 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
12958 DebugLoc DL = N->getDebugLoc();
12959
12960 if (isPowerOf2_64(MulAmt2) &&
12961 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
12962 // If second multiplifer is pow2, issue it first. We want the multiply by
12963 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
12964 // is an add.
12965 std::swap(MulAmt1, MulAmt2);
12966
12967 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000012968 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000012969 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000012970 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000012971 else
Evan Cheng73f24c92009-03-30 21:36:47 +000012972 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000012973 DAG.getConstant(MulAmt1, VT));
12974
Eric Christopherfd179292009-08-27 18:07:15 +000012975 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000012976 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000012977 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000012978 else
Evan Cheng73f24c92009-03-30 21:36:47 +000012979 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000012980 DAG.getConstant(MulAmt2, VT));
12981
12982 // Do not add new nodes to DAG combiner worklist.
12983 DCI.CombineTo(N, NewMul, false);
12984 }
12985 return SDValue();
12986}
12987
Evan Chengad9c0a32009-12-15 00:53:42 +000012988static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
12989 SDValue N0 = N->getOperand(0);
12990 SDValue N1 = N->getOperand(1);
12991 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
12992 EVT VT = N0.getValueType();
12993
12994 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
12995 // since the result of setcc_c is all zero's or all ones.
12996 if (N1C && N0.getOpcode() == ISD::AND &&
12997 N0.getOperand(1).getOpcode() == ISD::Constant) {
12998 SDValue N00 = N0.getOperand(0);
12999 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13000 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13001 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13002 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13003 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13004 APInt ShAmt = N1C->getAPIntValue();
13005 Mask = Mask.shl(ShAmt);
13006 if (Mask != 0)
13007 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13008 N00, DAG.getConstant(Mask, VT));
13009 }
13010 }
13011
13012 return SDValue();
13013}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013014
Nate Begeman740ab032009-01-26 00:52:55 +000013015/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13016/// when possible.
13017static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
13018 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013019 EVT VT = N->getValueType(0);
13020 if (!VT.isVector() && VT.isInteger() &&
13021 N->getOpcode() == ISD::SHL)
13022 return PerformSHLCombine(N, DAG);
13023
Nate Begeman740ab032009-01-26 00:52:55 +000013024 // On X86 with SSE2 support, we can transform this to a vector shift if
13025 // all elements are shifted by the same amount. We can't do this in legalize
13026 // because the a constant vector is typically transformed to a constant pool
13027 // so we have no knowledge of the shift amount.
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000013028 if (!(Subtarget->hasSSE2() || Subtarget->hasAVX()))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013029 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013030
Owen Anderson825b72b2009-08-11 20:47:22 +000013031 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013032 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013033
Mon P Wang3becd092009-01-28 08:12:05 +000013034 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013035 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013036 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013037 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013038 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13039 unsigned NumElts = VT.getVectorNumElements();
13040 unsigned i = 0;
13041 for (; i != NumElts; ++i) {
13042 SDValue Arg = ShAmtOp.getOperand(i);
13043 if (Arg.getOpcode() == ISD::UNDEF) continue;
13044 BaseShAmt = Arg;
13045 break;
13046 }
13047 for (; i != NumElts; ++i) {
13048 SDValue Arg = ShAmtOp.getOperand(i);
13049 if (Arg.getOpcode() == ISD::UNDEF) continue;
13050 if (Arg != BaseShAmt) {
13051 return SDValue();
13052 }
13053 }
13054 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013055 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013056 SDValue InVec = ShAmtOp.getOperand(0);
13057 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13058 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13059 unsigned i = 0;
13060 for (; i != NumElts; ++i) {
13061 SDValue Arg = InVec.getOperand(i);
13062 if (Arg.getOpcode() == ISD::UNDEF) continue;
13063 BaseShAmt = Arg;
13064 break;
13065 }
13066 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13067 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000013068 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000013069 if (C->getZExtValue() == SplatIdx)
13070 BaseShAmt = InVec.getOperand(1);
13071 }
13072 }
13073 if (BaseShAmt.getNode() == 0)
13074 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
13075 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000013076 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013077 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000013078
Mon P Wangefa42202009-09-03 19:56:25 +000013079 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000013080 if (EltVT.bitsGT(MVT::i32))
13081 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
13082 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000013083 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000013084
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013085 // The shift amount is identical so we can do a vector shift.
13086 SDValue ValOp = N->getOperand(0);
13087 switch (N->getOpcode()) {
13088 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000013089 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013090 break;
13091 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000013092 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013093 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013094 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013095 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013096 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013097 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013098 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013099 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013100 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013101 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013102 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013103 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013104 break;
13105 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000013106 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013107 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013108 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013109 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013110 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013111 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013112 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013113 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013114 break;
13115 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000013116 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013117 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013118 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013119 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013120 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013121 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013122 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013123 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013124 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013125 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013126 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013127 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013128 break;
Nate Begeman740ab032009-01-26 00:52:55 +000013129 }
13130 return SDValue();
13131}
13132
Nate Begemanb65c1752010-12-17 22:55:37 +000013133
Stuart Hastings865f0932011-06-03 23:53:54 +000013134// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
13135// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
13136// and friends. Likewise for OR -> CMPNEQSS.
13137static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
13138 TargetLowering::DAGCombinerInfo &DCI,
13139 const X86Subtarget *Subtarget) {
13140 unsigned opcode;
13141
13142 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
13143 // we're requiring SSE2 for both.
13144 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
13145 SDValue N0 = N->getOperand(0);
13146 SDValue N1 = N->getOperand(1);
13147 SDValue CMP0 = N0->getOperand(1);
13148 SDValue CMP1 = N1->getOperand(1);
13149 DebugLoc DL = N->getDebugLoc();
13150
13151 // The SETCCs should both refer to the same CMP.
13152 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
13153 return SDValue();
13154
13155 SDValue CMP00 = CMP0->getOperand(0);
13156 SDValue CMP01 = CMP0->getOperand(1);
13157 EVT VT = CMP00.getValueType();
13158
13159 if (VT == MVT::f32 || VT == MVT::f64) {
13160 bool ExpectingFlags = false;
13161 // Check for any users that want flags:
13162 for (SDNode::use_iterator UI = N->use_begin(),
13163 UE = N->use_end();
13164 !ExpectingFlags && UI != UE; ++UI)
13165 switch (UI->getOpcode()) {
13166 default:
13167 case ISD::BR_CC:
13168 case ISD::BRCOND:
13169 case ISD::SELECT:
13170 ExpectingFlags = true;
13171 break;
13172 case ISD::CopyToReg:
13173 case ISD::SIGN_EXTEND:
13174 case ISD::ZERO_EXTEND:
13175 case ISD::ANY_EXTEND:
13176 break;
13177 }
13178
13179 if (!ExpectingFlags) {
13180 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
13181 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
13182
13183 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
13184 X86::CondCode tmp = cc0;
13185 cc0 = cc1;
13186 cc1 = tmp;
13187 }
13188
13189 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
13190 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
13191 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
13192 X86ISD::NodeType NTOperator = is64BitFP ?
13193 X86ISD::FSETCCsd : X86ISD::FSETCCss;
13194 // FIXME: need symbolic constants for these magic numbers.
13195 // See X86ATTInstPrinter.cpp:printSSECC().
13196 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
13197 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
13198 DAG.getConstant(x86cc, MVT::i8));
13199 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
13200 OnesOrZeroesF);
13201 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
13202 DAG.getConstant(1, MVT::i32));
13203 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
13204 return OneBitOfTruth;
13205 }
13206 }
13207 }
13208 }
13209 return SDValue();
13210}
13211
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013212/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
13213/// so it can be folded inside ANDNP.
13214static bool CanFoldXORWithAllOnes(const SDNode *N) {
13215 EVT VT = N->getValueType(0);
13216
13217 // Match direct AllOnes for 128 and 256-bit vectors
13218 if (ISD::isBuildVectorAllOnes(N))
13219 return true;
13220
13221 // Look through a bit convert.
13222 if (N->getOpcode() == ISD::BITCAST)
13223 N = N->getOperand(0).getNode();
13224
13225 // Sometimes the operand may come from a insert_subvector building a 256-bit
13226 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013227 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000013228 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
13229 SDValue V1 = N->getOperand(0);
13230 SDValue V2 = N->getOperand(1);
13231
13232 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
13233 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
13234 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
13235 ISD::isBuildVectorAllOnes(V2.getNode()))
13236 return true;
13237 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013238
13239 return false;
13240}
13241
Nate Begemanb65c1752010-12-17 22:55:37 +000013242static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
13243 TargetLowering::DAGCombinerInfo &DCI,
13244 const X86Subtarget *Subtarget) {
13245 if (DCI.isBeforeLegalizeOps())
13246 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013247
Stuart Hastings865f0932011-06-03 23:53:54 +000013248 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13249 if (R.getNode())
13250 return R;
13251
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013252 // Want to form ANDNP nodes:
13253 // 1) In the hopes of then easily combining them with OR and AND nodes
13254 // to form PBLEND/PSIGN.
13255 // 2) To match ANDN packed intrinsics
Nate Begemanb65c1752010-12-17 22:55:37 +000013256 EVT VT = N->getValueType(0);
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013257 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000013258 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013259
Nate Begemanb65c1752010-12-17 22:55:37 +000013260 SDValue N0 = N->getOperand(0);
13261 SDValue N1 = N->getOperand(1);
13262 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013263
Nate Begemanb65c1752010-12-17 22:55:37 +000013264 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013265 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013266 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
13267 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013268 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000013269
13270 // Check RHS for vnot
13271 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013272 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
13273 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013274 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013275
Nate Begemanb65c1752010-12-17 22:55:37 +000013276 return SDValue();
13277}
13278
Evan Cheng760d1942010-01-04 21:22:48 +000013279static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000013280 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000013281 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000013282 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000013283 return SDValue();
13284
Stuart Hastings865f0932011-06-03 23:53:54 +000013285 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13286 if (R.getNode())
13287 return R;
13288
Evan Cheng760d1942010-01-04 21:22:48 +000013289 EVT VT = N->getValueType(0);
Nate Begemanb65c1752010-12-17 22:55:37 +000013290 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64 && VT != MVT::v2i64)
Evan Cheng760d1942010-01-04 21:22:48 +000013291 return SDValue();
13292
Evan Cheng760d1942010-01-04 21:22:48 +000013293 SDValue N0 = N->getOperand(0);
13294 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013295
Nate Begemanb65c1752010-12-17 22:55:37 +000013296 // look for psign/blend
13297 if (Subtarget->hasSSSE3()) {
13298 if (VT == MVT::v2i64) {
13299 // Canonicalize pandn to RHS
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013300 if (N0.getOpcode() == X86ISD::ANDNP)
Nate Begemanb65c1752010-12-17 22:55:37 +000013301 std::swap(N0, N1);
13302 // or (and (m, x), (pandn m, y))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013303 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
Nate Begemanb65c1752010-12-17 22:55:37 +000013304 SDValue Mask = N1.getOperand(0);
13305 SDValue X = N1.getOperand(1);
13306 SDValue Y;
13307 if (N0.getOperand(0) == Mask)
13308 Y = N0.getOperand(1);
13309 if (N0.getOperand(1) == Mask)
13310 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013311
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013312 // Check to see if the mask appeared in both the AND and ANDNP and
Nate Begemanb65c1752010-12-17 22:55:37 +000013313 if (!Y.getNode())
13314 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013315
Nate Begemanb65c1752010-12-17 22:55:37 +000013316 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
13317 if (Mask.getOpcode() != ISD::BITCAST ||
13318 X.getOpcode() != ISD::BITCAST ||
13319 Y.getOpcode() != ISD::BITCAST)
13320 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013321
Nate Begemanb65c1752010-12-17 22:55:37 +000013322 // Look through mask bitcast.
13323 Mask = Mask.getOperand(0);
13324 EVT MaskVT = Mask.getValueType();
13325
13326 // Validate that the Mask operand is a vector sra node. The sra node
13327 // will be an intrinsic.
13328 if (Mask.getOpcode() != ISD::INTRINSIC_WO_CHAIN)
13329 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013330
Nate Begemanb65c1752010-12-17 22:55:37 +000013331 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
13332 // there is no psrai.b
13333 switch (cast<ConstantSDNode>(Mask.getOperand(0))->getZExtValue()) {
13334 case Intrinsic::x86_sse2_psrai_w:
13335 case Intrinsic::x86_sse2_psrai_d:
13336 break;
13337 default: return SDValue();
13338 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013339
Nate Begemanb65c1752010-12-17 22:55:37 +000013340 // Check that the SRA is all signbits.
13341 SDValue SraC = Mask.getOperand(2);
13342 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
13343 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
13344 if ((SraAmt + 1) != EltBits)
13345 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013346
Nate Begemanb65c1752010-12-17 22:55:37 +000013347 DebugLoc DL = N->getDebugLoc();
13348
13349 // Now we know we at least have a plendvb with the mask val. See if
13350 // we can form a psignb/w/d.
13351 // psign = x.type == y.type == mask.type && y = sub(0, x);
13352 X = X.getOperand(0);
13353 Y = Y.getOperand(0);
13354 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
13355 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
13356 X.getValueType() == MaskVT && X.getValueType() == Y.getValueType()){
13357 unsigned Opc = 0;
13358 switch (EltBits) {
13359 case 8: Opc = X86ISD::PSIGNB; break;
13360 case 16: Opc = X86ISD::PSIGNW; break;
13361 case 32: Opc = X86ISD::PSIGND; break;
13362 default: break;
13363 }
13364 if (Opc) {
13365 SDValue Sign = DAG.getNode(Opc, DL, MaskVT, X, Mask.getOperand(1));
13366 return DAG.getNode(ISD::BITCAST, DL, MVT::v2i64, Sign);
13367 }
13368 }
13369 // PBLENDVB only available on SSE 4.1
13370 if (!Subtarget->hasSSE41())
13371 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013372
Nate Begemanb65c1752010-12-17 22:55:37 +000013373 X = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, X);
13374 Y = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, Y);
13375 Mask = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, Mask);
Nadav Rotem8ffad562011-09-09 20:29:17 +000013376 Mask = DAG.getNode(X86ISD::BLENDV, DL, MVT::v16i8, X, Y, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000013377 return DAG.getNode(ISD::BITCAST, DL, MVT::v2i64, Mask);
13378 }
13379 }
13380 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013381
Nate Begemanb65c1752010-12-17 22:55:37 +000013382 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000013383 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
13384 std::swap(N0, N1);
13385 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
13386 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000013387 if (!N0.hasOneUse() || !N1.hasOneUse())
13388 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000013389
13390 SDValue ShAmt0 = N0.getOperand(1);
13391 if (ShAmt0.getValueType() != MVT::i8)
13392 return SDValue();
13393 SDValue ShAmt1 = N1.getOperand(1);
13394 if (ShAmt1.getValueType() != MVT::i8)
13395 return SDValue();
13396 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
13397 ShAmt0 = ShAmt0.getOperand(0);
13398 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
13399 ShAmt1 = ShAmt1.getOperand(0);
13400
13401 DebugLoc DL = N->getDebugLoc();
13402 unsigned Opc = X86ISD::SHLD;
13403 SDValue Op0 = N0.getOperand(0);
13404 SDValue Op1 = N1.getOperand(0);
13405 if (ShAmt0.getOpcode() == ISD::SUB) {
13406 Opc = X86ISD::SHRD;
13407 std::swap(Op0, Op1);
13408 std::swap(ShAmt0, ShAmt1);
13409 }
13410
Evan Cheng8b1190a2010-04-28 01:18:01 +000013411 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000013412 if (ShAmt1.getOpcode() == ISD::SUB) {
13413 SDValue Sum = ShAmt1.getOperand(0);
13414 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000013415 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
13416 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
13417 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
13418 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000013419 return DAG.getNode(Opc, DL, VT,
13420 Op0, Op1,
13421 DAG.getNode(ISD::TRUNCATE, DL,
13422 MVT::i8, ShAmt0));
13423 }
13424 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
13425 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
13426 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000013427 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000013428 return DAG.getNode(Opc, DL, VT,
13429 N0.getOperand(0), N1.getOperand(0),
13430 DAG.getNode(ISD::TRUNCATE, DL,
13431 MVT::i8, ShAmt0));
13432 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013433
Evan Cheng760d1942010-01-04 21:22:48 +000013434 return SDValue();
13435}
13436
Chris Lattner149a4e52008-02-22 02:09:43 +000013437/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013438static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000013439 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000013440 StoreSDNode *St = cast<StoreSDNode>(N);
13441 EVT VT = St->getValue().getValueType();
13442 EVT StVT = St->getMemoryVT();
13443 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000013444 SDValue StoredVal = St->getOperand(1);
13445 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13446
13447 // If we are saving a concatination of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000013448 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
13449 // 128-bit ones. If in the future the cost becomes only one memory access the
13450 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000013451 if (VT.getSizeInBits() == 256 &&
13452 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
13453 StoredVal.getNumOperands() == 2) {
13454
13455 SDValue Value0 = StoredVal.getOperand(0);
13456 SDValue Value1 = StoredVal.getOperand(1);
13457
13458 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
13459 SDValue Ptr0 = St->getBasePtr();
13460 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
13461
13462 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
13463 St->getPointerInfo(), St->isVolatile(),
13464 St->isNonTemporal(), St->getAlignment());
13465 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
13466 St->getPointerInfo(), St->isVolatile(),
13467 St->isNonTemporal(), St->getAlignment());
13468 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
13469 }
Nadav Rotem614061b2011-08-10 19:30:14 +000013470
13471 // Optimize trunc store (of multiple scalars) to shuffle and store.
13472 // First, pack all of the elements in one place. Next, store to memory
13473 // in fewer chunks.
13474 if (St->isTruncatingStore() && VT.isVector()) {
13475 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13476 unsigned NumElems = VT.getVectorNumElements();
13477 assert(StVT != VT && "Cannot truncate to the same type");
13478 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
13479 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
13480
13481 // From, To sizes and ElemCount must be pow of two
13482 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
13483 // We are going to use the original vector elt for storing.
13484 // accumulated smaller vector elements must be a multiple of bigger size.
13485 if (0 != (NumElems * ToSz) % FromSz) return SDValue();
13486 unsigned SizeRatio = FromSz / ToSz;
13487
13488 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
13489
13490 // Create a type on which we perform the shuffle
13491 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
13492 StVT.getScalarType(), NumElems*SizeRatio);
13493
13494 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
13495
13496 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
13497 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
13498 for (unsigned i = 0; i < NumElems; i++ ) ShuffleVec[i] = i * SizeRatio;
13499
13500 // Can't shuffle using an illegal type
13501 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
13502
13503 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
13504 DAG.getUNDEF(WideVec.getValueType()),
13505 ShuffleVec.data());
13506 // At this point all of the data is stored at the bottom of the
13507 // register. We now need to save it to mem.
13508
13509 // Find the largest store unit
13510 MVT StoreType = MVT::i8;
13511 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
13512 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
13513 MVT Tp = (MVT::SimpleValueType)tp;
13514 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
13515 StoreType = Tp;
13516 }
13517
13518 // Bitcast the original vector into a vector of store-size units
13519 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
13520 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
13521 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
13522 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
13523 SmallVector<SDValue, 8> Chains;
13524 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
13525 TLI.getPointerTy());
13526 SDValue Ptr = St->getBasePtr();
13527
13528 // Perform one or more big stores into memory.
13529 for (unsigned i = 0; i < (ToSz*NumElems)/StoreType.getSizeInBits() ; i++) {
13530 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
13531 StoreType, ShuffWide,
13532 DAG.getIntPtrConstant(i));
13533 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
13534 St->getPointerInfo(), St->isVolatile(),
13535 St->isNonTemporal(), St->getAlignment());
13536 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
13537 Chains.push_back(Ch);
13538 }
13539
13540 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
13541 Chains.size());
13542 }
13543
13544
Chris Lattner149a4e52008-02-22 02:09:43 +000013545 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
13546 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000013547 // A preferable solution to the general problem is to figure out the right
13548 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000013549
13550 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000013551 if (VT.getSizeInBits() != 64)
13552 return SDValue();
13553
Devang Patel578efa92009-06-05 21:57:13 +000013554 const Function *F = DAG.getMachineFunction().getFunction();
13555 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +000013556 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +000013557 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000013558 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000013559 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000013560 isa<LoadSDNode>(St->getValue()) &&
13561 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
13562 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000013563 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000013564 LoadSDNode *Ld = 0;
13565 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000013566 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000013567 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000013568 // Must be a store of a load. We currently handle two cases: the load
13569 // is a direct child, and it's under an intervening TokenFactor. It is
13570 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000013571 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000013572 Ld = cast<LoadSDNode>(St->getChain());
13573 else if (St->getValue().hasOneUse() &&
13574 ChainVal->getOpcode() == ISD::TokenFactor) {
13575 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000013576 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000013577 TokenFactorIndex = i;
13578 Ld = cast<LoadSDNode>(St->getValue());
13579 } else
13580 Ops.push_back(ChainVal->getOperand(i));
13581 }
13582 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000013583
Evan Cheng536e6672009-03-12 05:59:15 +000013584 if (!Ld || !ISD::isNormalLoad(Ld))
13585 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000013586
Evan Cheng536e6672009-03-12 05:59:15 +000013587 // If this is not the MMX case, i.e. we are just turning i64 load/store
13588 // into f64 load/store, avoid the transformation if there are multiple
13589 // uses of the loaded value.
13590 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
13591 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000013592
Evan Cheng536e6672009-03-12 05:59:15 +000013593 DebugLoc LdDL = Ld->getDebugLoc();
13594 DebugLoc StDL = N->getDebugLoc();
13595 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
13596 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
13597 // pair instead.
13598 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013599 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000013600 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
13601 Ld->getPointerInfo(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000013602 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000013603 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000013604 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000013605 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000013606 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000013607 Ops.size());
13608 }
Evan Cheng536e6672009-03-12 05:59:15 +000013609 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000013610 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000013611 St->isVolatile(), St->isNonTemporal(),
13612 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000013613 }
Evan Cheng536e6672009-03-12 05:59:15 +000013614
13615 // Otherwise, lower to two pairs of 32-bit loads / stores.
13616 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000013617 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
13618 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000013619
Owen Anderson825b72b2009-08-11 20:47:22 +000013620 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000013621 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000013622 Ld->isVolatile(), Ld->isNonTemporal(),
13623 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000013624 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000013625 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000013626 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000013627 MinAlign(Ld->getAlignment(), 4));
13628
13629 SDValue NewChain = LoLd.getValue(1);
13630 if (TokenFactorIndex != -1) {
13631 Ops.push_back(LoLd);
13632 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000013633 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000013634 Ops.size());
13635 }
13636
13637 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000013638 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
13639 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000013640
13641 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000013642 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000013643 St->isVolatile(), St->isNonTemporal(),
13644 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000013645 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000013646 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000013647 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000013648 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000013649 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000013650 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000013651 }
Dan Gohman475871a2008-07-27 21:46:04 +000013652 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000013653}
13654
Chris Lattner6cf73262008-01-25 06:14:17 +000013655/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
13656/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013657static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000013658 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
13659 // F[X]OR(0.0, x) -> x
13660 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000013661 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
13662 if (C->getValueAPF().isPosZero())
13663 return N->getOperand(1);
13664 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
13665 if (C->getValueAPF().isPosZero())
13666 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000013667 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000013668}
13669
13670/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013671static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000013672 // FAND(0.0, x) -> 0.0
13673 // FAND(x, 0.0) -> 0.0
13674 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
13675 if (C->getValueAPF().isPosZero())
13676 return N->getOperand(0);
13677 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
13678 if (C->getValueAPF().isPosZero())
13679 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000013680 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000013681}
13682
Dan Gohmane5af2d32009-01-29 01:59:02 +000013683static SDValue PerformBTCombine(SDNode *N,
13684 SelectionDAG &DAG,
13685 TargetLowering::DAGCombinerInfo &DCI) {
13686 // BT ignores high bits in the bit index operand.
13687 SDValue Op1 = N->getOperand(1);
13688 if (Op1.hasOneUse()) {
13689 unsigned BitWidth = Op1.getValueSizeInBits();
13690 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
13691 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000013692 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
13693 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000013694 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000013695 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
13696 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
13697 DCI.CommitTargetLoweringOpt(TLO);
13698 }
13699 return SDValue();
13700}
Chris Lattner83e6c992006-10-04 06:57:07 +000013701
Eli Friedman7a5e5552009-06-07 06:52:44 +000013702static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
13703 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000013704 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000013705 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000013706 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000013707 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000013708 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000013709 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000013710 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000013711 }
13712 return SDValue();
13713}
13714
Evan Cheng2e489c42009-12-16 00:53:11 +000013715static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
13716 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
13717 // (and (i32 x86isd::setcc_carry), 1)
13718 // This eliminates the zext. This transformation is necessary because
13719 // ISD::SETCC is always legalized to i8.
13720 DebugLoc dl = N->getDebugLoc();
13721 SDValue N0 = N->getOperand(0);
13722 EVT VT = N->getValueType(0);
13723 if (N0.getOpcode() == ISD::AND &&
13724 N0.hasOneUse() &&
13725 N0.getOperand(0).hasOneUse()) {
13726 SDValue N00 = N0.getOperand(0);
13727 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
13728 return SDValue();
13729 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
13730 if (!C || C->getZExtValue() != 1)
13731 return SDValue();
13732 return DAG.getNode(ISD::AND, dl, VT,
13733 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
13734 N00.getOperand(0), N00.getOperand(1)),
13735 DAG.getConstant(1, VT));
13736 }
13737
13738 return SDValue();
13739}
13740
Chris Lattnerc19d1c32010-12-19 22:08:31 +000013741// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
13742static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
13743 unsigned X86CC = N->getConstantOperandVal(0);
13744 SDValue EFLAG = N->getOperand(1);
13745 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013746
Chris Lattnerc19d1c32010-12-19 22:08:31 +000013747 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
13748 // a zext and produces an all-ones bit which is more useful than 0/1 in some
13749 // cases.
13750 if (X86CC == X86::COND_B)
13751 return DAG.getNode(ISD::AND, DL, MVT::i8,
13752 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
13753 DAG.getConstant(X86CC, MVT::i8), EFLAG),
13754 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013755
Chris Lattnerc19d1c32010-12-19 22:08:31 +000013756 return SDValue();
13757}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013758
Benjamin Kramer1396c402011-06-18 11:09:41 +000013759static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
13760 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000013761 SDValue Op0 = N->getOperand(0);
13762 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
13763 // a 32-bit target where SSE doesn't support i64->FP operations.
13764 if (Op0.getOpcode() == ISD::LOAD) {
13765 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
13766 EVT VT = Ld->getValueType(0);
13767 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
13768 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
13769 !XTLI->getSubtarget()->is64Bit() &&
13770 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000013771 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
13772 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000013773 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
13774 return FILDChain;
13775 }
13776 }
13777 return SDValue();
13778}
13779
Chris Lattner23a01992010-12-20 01:37:09 +000013780// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
13781static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
13782 X86TargetLowering::DAGCombinerInfo &DCI) {
13783 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
13784 // the result is either zero or one (depending on the input carry bit).
13785 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
13786 if (X86::isZeroNode(N->getOperand(0)) &&
13787 X86::isZeroNode(N->getOperand(1)) &&
13788 // We don't have a good way to replace an EFLAGS use, so only do this when
13789 // dead right now.
13790 SDValue(N, 1).use_empty()) {
13791 DebugLoc DL = N->getDebugLoc();
13792 EVT VT = N->getValueType(0);
13793 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
13794 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
13795 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
13796 DAG.getConstant(X86::COND_B,MVT::i8),
13797 N->getOperand(2)),
13798 DAG.getConstant(1, VT));
13799 return DCI.CombineTo(N, Res1, CarryOut);
13800 }
13801
13802 return SDValue();
13803}
13804
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000013805// fold (add Y, (sete X, 0)) -> adc 0, Y
13806// (add Y, (setne X, 0)) -> sbb -1, Y
13807// (sub (sete X, 0), Y) -> sbb 0, Y
13808// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000013809static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000013810 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013811
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000013812 // Look through ZExts.
13813 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
13814 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
13815 return SDValue();
13816
13817 SDValue SetCC = Ext.getOperand(0);
13818 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
13819 return SDValue();
13820
13821 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
13822 if (CC != X86::COND_E && CC != X86::COND_NE)
13823 return SDValue();
13824
13825 SDValue Cmp = SetCC.getOperand(1);
13826 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000013827 !X86::isZeroNode(Cmp.getOperand(1)) ||
13828 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000013829 return SDValue();
13830
13831 SDValue CmpOp0 = Cmp.getOperand(0);
13832 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
13833 DAG.getConstant(1, CmpOp0.getValueType()));
13834
13835 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
13836 if (CC == X86::COND_NE)
13837 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
13838 DL, OtherVal.getValueType(), OtherVal,
13839 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
13840 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
13841 DL, OtherVal.getValueType(), OtherVal,
13842 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
13843}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000013844
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000013845static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG) {
13846 SDValue Op0 = N->getOperand(0);
13847 SDValue Op1 = N->getOperand(1);
13848
13849 // X86 can't encode an immediate LHS of a sub. See if we can push the
13850 // negation into a preceding instruction.
13851 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000013852 // If the RHS of the sub is a XOR with one use and a constant, invert the
13853 // immediate. Then add one to the LHS of the sub so we can turn
13854 // X-Y -> X+~Y+1, saving one register.
13855 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
13856 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000013857 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000013858 EVT VT = Op0.getValueType();
13859 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
13860 Op1.getOperand(0),
13861 DAG.getConstant(~XorC, VT));
13862 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000013863 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000013864 }
13865 }
13866
13867 return OptimizeConditionalInDecrement(N, DAG);
13868}
13869
Dan Gohman475871a2008-07-27 21:46:04 +000013870SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000013871 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000013872 SelectionDAG &DAG = DCI.DAG;
13873 switch (N->getOpcode()) {
13874 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013875 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000013876 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +000013877 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013878 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000013879 case ISD::ADD: return OptimizeConditionalInDecrement(N, DAG);
13880 case ISD::SUB: return PerformSubCombine(N, DAG);
Chris Lattner23a01992010-12-20 01:37:09 +000013881 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000013882 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000013883 case ISD::SHL:
13884 case ISD::SRA:
13885 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000013886 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000013887 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000013888 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000013889 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Chris Lattner6cf73262008-01-25 06:14:17 +000013890 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000013891 case X86ISD::FOR: return PerformFORCombine(N, DAG);
13892 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000013893 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000013894 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000013895 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000013896 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000013897 case X86ISD::SHUFPS: // Handle all target specific shuffles
13898 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000013899 case X86ISD::PALIGN:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000013900 case X86ISD::PUNPCKHBW:
13901 case X86ISD::PUNPCKHWD:
13902 case X86ISD::PUNPCKHDQ:
13903 case X86ISD::PUNPCKHQDQ:
13904 case X86ISD::UNPCKHPS:
13905 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +000013906 case X86ISD::VUNPCKHPSY:
13907 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000013908 case X86ISD::PUNPCKLBW:
13909 case X86ISD::PUNPCKLWD:
13910 case X86ISD::PUNPCKLDQ:
13911 case X86ISD::PUNPCKLQDQ:
13912 case X86ISD::UNPCKLPS:
13913 case X86ISD::UNPCKLPD:
David Greenefbf05d32011-02-22 23:31:46 +000013914 case X86ISD::VUNPCKLPSY:
13915 case X86ISD::VUNPCKLPDY:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000013916 case X86ISD::MOVHLPS:
13917 case X86ISD::MOVLHPS:
13918 case X86ISD::PSHUFD:
13919 case X86ISD::PSHUFHW:
13920 case X86ISD::PSHUFLW:
13921 case X86ISD::MOVSS:
13922 case X86ISD::MOVSD:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +000013923 case X86ISD::VPERMILPS:
13924 case X86ISD::VPERMILPSY:
13925 case X86ISD::VPERMILPD:
13926 case X86ISD::VPERMILPDY:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +000013927 case X86ISD::VPERM2F128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000013928 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000013929 }
13930
Dan Gohman475871a2008-07-27 21:46:04 +000013931 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000013932}
13933
Evan Chenge5b51ac2010-04-17 06:13:15 +000013934/// isTypeDesirableForOp - Return true if the target has native support for
13935/// the specified value type and it is 'desirable' to use the type for the
13936/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
13937/// instruction encodings are longer and some i16 instructions are slow.
13938bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
13939 if (!isTypeLegal(VT))
13940 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000013941 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000013942 return true;
13943
13944 switch (Opc) {
13945 default:
13946 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000013947 case ISD::LOAD:
13948 case ISD::SIGN_EXTEND:
13949 case ISD::ZERO_EXTEND:
13950 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000013951 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000013952 case ISD::SRL:
13953 case ISD::SUB:
13954 case ISD::ADD:
13955 case ISD::MUL:
13956 case ISD::AND:
13957 case ISD::OR:
13958 case ISD::XOR:
13959 return false;
13960 }
13961}
13962
13963/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000013964/// beneficial for dag combiner to promote the specified node. If true, it
13965/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000013966bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000013967 EVT VT = Op.getValueType();
13968 if (VT != MVT::i16)
13969 return false;
13970
Evan Cheng4c26e932010-04-19 19:29:22 +000013971 bool Promote = false;
13972 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000013973 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000013974 default: break;
13975 case ISD::LOAD: {
13976 LoadSDNode *LD = cast<LoadSDNode>(Op);
13977 // If the non-extending load has a single use and it's not live out, then it
13978 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000013979 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
13980 Op.hasOneUse()*/) {
13981 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
13982 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
13983 // The only case where we'd want to promote LOAD (rather then it being
13984 // promoted as an operand is when it's only use is liveout.
13985 if (UI->getOpcode() != ISD::CopyToReg)
13986 return false;
13987 }
13988 }
Evan Cheng4c26e932010-04-19 19:29:22 +000013989 Promote = true;
13990 break;
13991 }
13992 case ISD::SIGN_EXTEND:
13993 case ISD::ZERO_EXTEND:
13994 case ISD::ANY_EXTEND:
13995 Promote = true;
13996 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000013997 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000013998 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000013999 SDValue N0 = Op.getOperand(0);
14000 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000014001 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000014002 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014003 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014004 break;
14005 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000014006 case ISD::ADD:
14007 case ISD::MUL:
14008 case ISD::AND:
14009 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000014010 case ISD::XOR:
14011 Commute = true;
14012 // fallthrough
14013 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014014 SDValue N0 = Op.getOperand(0);
14015 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000014016 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014017 return false;
14018 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000014019 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014020 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000014021 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014022 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014023 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014024 }
14025 }
14026
14027 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000014028 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014029}
14030
Evan Cheng60c07e12006-07-05 22:17:51 +000014031//===----------------------------------------------------------------------===//
14032// X86 Inline Assembly Support
14033//===----------------------------------------------------------------------===//
14034
Chris Lattnerb8105652009-07-20 17:51:36 +000014035bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
14036 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000014037
14038 std::string AsmStr = IA->getAsmString();
14039
14040 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000014041 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000014042 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000014043
14044 switch (AsmPieces.size()) {
14045 default: return false;
14046 case 1:
14047 AsmStr = AsmPieces[0];
14048 AsmPieces.clear();
14049 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
14050
Chris Lattner7a2bdde2011-04-15 05:18:47 +000014051 // FIXME: this should verify that we are targeting a 486 or better. If not,
Evan Cheng55d42002011-01-08 01:24:27 +000014052 // we will turn this bswap into something that will be lowered to logical ops
14053 // instead of emitting the bswap asm. For now, we don't support 486 or lower
14054 // so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000014055 // bswap $0
14056 if (AsmPieces.size() == 2 &&
14057 (AsmPieces[0] == "bswap" ||
14058 AsmPieces[0] == "bswapq" ||
14059 AsmPieces[0] == "bswapl") &&
14060 (AsmPieces[1] == "$0" ||
14061 AsmPieces[1] == "${0:q}")) {
14062 // No need to check constraints, nothing other than the equivalent of
14063 // "=r,0" would be valid here.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014064 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000014065 if (!Ty || Ty->getBitWidth() % 16 != 0)
14066 return false;
14067 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000014068 }
14069 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000014070 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000014071 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000014072 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000014073 AsmPieces[1] == "$$8," &&
14074 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000014075 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
14076 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000014077 const std::string &ConstraintsStr = IA->getConstraintString();
14078 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000014079 std::sort(AsmPieces.begin(), AsmPieces.end());
14080 if (AsmPieces.size() == 4 &&
14081 AsmPieces[0] == "~{cc}" &&
14082 AsmPieces[1] == "~{dirflag}" &&
14083 AsmPieces[2] == "~{flags}" &&
14084 AsmPieces[3] == "~{fpsr}") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014085 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000014086 if (!Ty || Ty->getBitWidth() % 16 != 0)
14087 return false;
14088 return IntrinsicLowering::LowerToByteSwap(CI);
Dan Gohman0ef701e2010-03-04 19:58:08 +000014089 }
Chris Lattnerb8105652009-07-20 17:51:36 +000014090 }
14091 break;
14092 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000014093 if (CI->getType()->isIntegerTy(32) &&
14094 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
14095 SmallVector<StringRef, 4> Words;
14096 SplitString(AsmPieces[0], Words, " \t,");
14097 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
14098 Words[2] == "${0:w}") {
14099 Words.clear();
14100 SplitString(AsmPieces[1], Words, " \t,");
14101 if (Words.size() == 3 && Words[0] == "rorl" && Words[1] == "$$16" &&
14102 Words[2] == "$0") {
14103 Words.clear();
14104 SplitString(AsmPieces[2], Words, " \t,");
14105 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
14106 Words[2] == "${0:w}") {
14107 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000014108 const std::string &ConstraintsStr = IA->getConstraintString();
14109 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Peter Collingbourne948cf022010-11-13 19:54:30 +000014110 std::sort(AsmPieces.begin(), AsmPieces.end());
14111 if (AsmPieces.size() == 4 &&
14112 AsmPieces[0] == "~{cc}" &&
14113 AsmPieces[1] == "~{dirflag}" &&
14114 AsmPieces[2] == "~{flags}" &&
14115 AsmPieces[3] == "~{fpsr}") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014116 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000014117 if (!Ty || Ty->getBitWidth() % 16 != 0)
14118 return false;
14119 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000014120 }
14121 }
14122 }
14123 }
14124 }
Evan Cheng55d42002011-01-08 01:24:27 +000014125
14126 if (CI->getType()->isIntegerTy(64)) {
14127 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
14128 if (Constraints.size() >= 2 &&
14129 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
14130 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
14131 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
14132 SmallVector<StringRef, 4> Words;
14133 SplitString(AsmPieces[0], Words, " \t");
14134 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
Chris Lattnerb8105652009-07-20 17:51:36 +000014135 Words.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000014136 SplitString(AsmPieces[1], Words, " \t");
14137 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
14138 Words.clear();
14139 SplitString(AsmPieces[2], Words, " \t,");
14140 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
14141 Words[2] == "%edx") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014142 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000014143 if (!Ty || Ty->getBitWidth() % 16 != 0)
14144 return false;
14145 return IntrinsicLowering::LowerToByteSwap(CI);
14146 }
Chris Lattnerb8105652009-07-20 17:51:36 +000014147 }
14148 }
14149 }
14150 }
14151 break;
14152 }
14153 return false;
14154}
14155
14156
14157
Chris Lattnerf4dff842006-07-11 02:54:03 +000014158/// getConstraintType - Given a constraint letter, return the type of
14159/// constraint it is for this target.
14160X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000014161X86TargetLowering::getConstraintType(const std::string &Constraint) const {
14162 if (Constraint.size() == 1) {
14163 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000014164 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000014165 case 'q':
14166 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000014167 case 'f':
14168 case 't':
14169 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000014170 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000014171 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000014172 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000014173 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000014174 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000014175 case 'a':
14176 case 'b':
14177 case 'c':
14178 case 'd':
14179 case 'S':
14180 case 'D':
14181 case 'A':
14182 return C_Register;
14183 case 'I':
14184 case 'J':
14185 case 'K':
14186 case 'L':
14187 case 'M':
14188 case 'N':
14189 case 'G':
14190 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000014191 case 'e':
14192 case 'Z':
14193 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000014194 default:
14195 break;
14196 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000014197 }
Chris Lattner4234f572007-03-25 02:14:49 +000014198 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000014199}
14200
John Thompson44ab89e2010-10-29 17:29:13 +000014201/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000014202/// This object must already have been set up with the operand type
14203/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000014204TargetLowering::ConstraintWeight
14205 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000014206 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000014207 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000014208 Value *CallOperandVal = info.CallOperandVal;
14209 // If we don't have a value, we can't do a match,
14210 // but allow it at the lowest weight.
14211 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000014212 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014213 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000014214 // Look at the constraint type.
14215 switch (*constraint) {
14216 default:
John Thompson44ab89e2010-10-29 17:29:13 +000014217 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
14218 case 'R':
14219 case 'q':
14220 case 'Q':
14221 case 'a':
14222 case 'b':
14223 case 'c':
14224 case 'd':
14225 case 'S':
14226 case 'D':
14227 case 'A':
14228 if (CallOperandVal->getType()->isIntegerTy())
14229 weight = CW_SpecificReg;
14230 break;
14231 case 'f':
14232 case 't':
14233 case 'u':
14234 if (type->isFloatingPointTy())
14235 weight = CW_SpecificReg;
14236 break;
14237 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000014238 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000014239 weight = CW_SpecificReg;
14240 break;
14241 case 'x':
14242 case 'Y':
Nate Begeman2ea8ee72010-12-10 00:26:57 +000014243 if ((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasXMM())
John Thompson44ab89e2010-10-29 17:29:13 +000014244 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000014245 break;
14246 case 'I':
14247 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
14248 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000014249 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000014250 }
14251 break;
John Thompson44ab89e2010-10-29 17:29:13 +000014252 case 'J':
14253 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14254 if (C->getZExtValue() <= 63)
14255 weight = CW_Constant;
14256 }
14257 break;
14258 case 'K':
14259 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14260 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
14261 weight = CW_Constant;
14262 }
14263 break;
14264 case 'L':
14265 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14266 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
14267 weight = CW_Constant;
14268 }
14269 break;
14270 case 'M':
14271 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14272 if (C->getZExtValue() <= 3)
14273 weight = CW_Constant;
14274 }
14275 break;
14276 case 'N':
14277 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14278 if (C->getZExtValue() <= 0xff)
14279 weight = CW_Constant;
14280 }
14281 break;
14282 case 'G':
14283 case 'C':
14284 if (dyn_cast<ConstantFP>(CallOperandVal)) {
14285 weight = CW_Constant;
14286 }
14287 break;
14288 case 'e':
14289 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14290 if ((C->getSExtValue() >= -0x80000000LL) &&
14291 (C->getSExtValue() <= 0x7fffffffLL))
14292 weight = CW_Constant;
14293 }
14294 break;
14295 case 'Z':
14296 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14297 if (C->getZExtValue() <= 0xffffffff)
14298 weight = CW_Constant;
14299 }
14300 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000014301 }
14302 return weight;
14303}
14304
Dale Johannesenba2a0b92008-01-29 02:21:21 +000014305/// LowerXConstraint - try to replace an X constraint, which matches anything,
14306/// with another that has more specific requirements based on the type of the
14307/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000014308const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000014309LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000014310 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
14311 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000014312 if (ConstraintVT.isFloatingPoint()) {
Nate Begeman2ea8ee72010-12-10 00:26:57 +000014313 if (Subtarget->hasXMMInt())
Chris Lattner5e764232008-04-26 23:02:14 +000014314 return "Y";
Nate Begeman2ea8ee72010-12-10 00:26:57 +000014315 if (Subtarget->hasXMM())
Chris Lattner5e764232008-04-26 23:02:14 +000014316 return "x";
14317 }
Scott Michelfdc40a02009-02-17 22:15:04 +000014318
Chris Lattner5e764232008-04-26 23:02:14 +000014319 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000014320}
14321
Chris Lattner48884cd2007-08-25 00:47:38 +000014322/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
14323/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000014324void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000014325 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000014326 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000014327 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000014328 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000014329
Eric Christopher100c8332011-06-02 23:16:42 +000014330 // Only support length 1 constraints for now.
14331 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000014332
Eric Christopher100c8332011-06-02 23:16:42 +000014333 char ConstraintLetter = Constraint[0];
14334 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000014335 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000014336 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000014337 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000014338 if (C->getZExtValue() <= 31) {
14339 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000014340 break;
14341 }
Devang Patel84f7fd22007-03-17 00:13:28 +000014342 }
Chris Lattner48884cd2007-08-25 00:47:38 +000014343 return;
Evan Cheng364091e2008-09-22 23:57:37 +000014344 case 'J':
14345 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000014346 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000014347 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
14348 break;
14349 }
14350 }
14351 return;
14352 case 'K':
14353 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000014354 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000014355 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
14356 break;
14357 }
14358 }
14359 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000014360 case 'N':
14361 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000014362 if (C->getZExtValue() <= 255) {
14363 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000014364 break;
14365 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000014366 }
Chris Lattner48884cd2007-08-25 00:47:38 +000014367 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000014368 case 'e': {
14369 // 32-bit signed value
14370 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000014371 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
14372 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000014373 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000014374 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000014375 break;
14376 }
14377 // FIXME gcc accepts some relocatable values here too, but only in certain
14378 // memory models; it's complicated.
14379 }
14380 return;
14381 }
14382 case 'Z': {
14383 // 32-bit unsigned value
14384 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000014385 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
14386 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000014387 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
14388 break;
14389 }
14390 }
14391 // FIXME gcc accepts some relocatable values here too, but only in certain
14392 // memory models; it's complicated.
14393 return;
14394 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000014395 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000014396 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000014397 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000014398 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000014399 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000014400 break;
14401 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000014402
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000014403 // In any sort of PIC mode addresses need to be computed at runtime by
14404 // adding in a register or some sort of table lookup. These can't
14405 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000014406 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000014407 return;
14408
Chris Lattnerdc43a882007-05-03 16:52:29 +000014409 // If we are in non-pic codegen mode, we allow the address of a global (with
14410 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000014411 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000014412 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000014413
Chris Lattner49921962009-05-08 18:23:14 +000014414 // Match either (GA), (GA+C), (GA+C1+C2), etc.
14415 while (1) {
14416 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
14417 Offset += GA->getOffset();
14418 break;
14419 } else if (Op.getOpcode() == ISD::ADD) {
14420 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
14421 Offset += C->getZExtValue();
14422 Op = Op.getOperand(0);
14423 continue;
14424 }
14425 } else if (Op.getOpcode() == ISD::SUB) {
14426 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
14427 Offset += -C->getZExtValue();
14428 Op = Op.getOperand(0);
14429 continue;
14430 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000014431 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000014432
Chris Lattner49921962009-05-08 18:23:14 +000014433 // Otherwise, this isn't something we can handle, reject it.
14434 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000014435 }
Eric Christopherfd179292009-08-27 18:07:15 +000014436
Dan Gohman46510a72010-04-15 01:51:59 +000014437 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000014438 // If we require an extra load to get this address, as in PIC mode, we
14439 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000014440 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
14441 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000014442 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000014443
Devang Patel0d881da2010-07-06 22:08:15 +000014444 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
14445 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000014446 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000014447 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000014448 }
Scott Michelfdc40a02009-02-17 22:15:04 +000014449
Gabor Greifba36cb52008-08-28 21:40:38 +000014450 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000014451 Ops.push_back(Result);
14452 return;
14453 }
Dale Johannesen1784d162010-06-25 21:55:36 +000014454 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000014455}
14456
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000014457std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000014458X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000014459 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000014460 // First, see if this is a constraint that directly corresponds to an LLVM
14461 // register class.
14462 if (Constraint.size() == 1) {
14463 // GCC Constraint Letters
14464 switch (Constraint[0]) {
14465 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000014466 // TODO: Slight differences here in allocation order and leaving
14467 // RIP in the class. Do they matter any more here than they do
14468 // in the normal allocation?
14469 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
14470 if (Subtarget->is64Bit()) {
Nick Lewycky9bf45d02011-07-08 00:19:27 +000014471 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000014472 return std::make_pair(0U, X86::GR32RegisterClass);
14473 else if (VT == MVT::i16)
14474 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000014475 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000014476 return std::make_pair(0U, X86::GR8RegisterClass);
Nick Lewycky9bf45d02011-07-08 00:19:27 +000014477 else if (VT == MVT::i64 || VT == MVT::f64)
Eric Christopherd176af82011-06-29 17:23:50 +000014478 return std::make_pair(0U, X86::GR64RegisterClass);
14479 break;
14480 }
14481 // 32-bit fallthrough
14482 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000014483 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000014484 return std::make_pair(0U, X86::GR32_ABCDRegisterClass);
14485 else if (VT == MVT::i16)
14486 return std::make_pair(0U, X86::GR16_ABCDRegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000014487 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000014488 return std::make_pair(0U, X86::GR8_ABCD_LRegisterClass);
14489 else if (VT == MVT::i64)
14490 return std::make_pair(0U, X86::GR64_ABCDRegisterClass);
14491 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000014492 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000014493 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000014494 if (VT == MVT::i8 || VT == MVT::i1)
Chris Lattner0f65cad2007-04-09 05:49:22 +000014495 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000014496 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000014497 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000014498 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000014499 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000014500 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000014501 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000014502 if (VT == MVT::i8 || VT == MVT::i1)
Dale Johannesen5f3663e2009-10-07 22:47:20 +000014503 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
14504 if (VT == MVT::i16)
14505 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
14506 if (VT == MVT::i32 || !Subtarget->is64Bit())
14507 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
14508 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000014509 case 'f': // FP Stack registers.
14510 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
14511 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000014512 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000014513 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000014514 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000014515 return std::make_pair(0U, X86::RFP64RegisterClass);
14516 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000014517 case 'y': // MMX_REGS if MMX allowed.
14518 if (!Subtarget->hasMMX()) break;
14519 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000014520 case 'Y': // SSE_REGS if SSE2 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000014521 if (!Subtarget->hasXMMInt()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000014522 // FALL THROUGH.
14523 case 'x': // SSE_REGS if SSE1 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000014524 if (!Subtarget->hasXMM()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000014525
Owen Anderson825b72b2009-08-11 20:47:22 +000014526 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000014527 default: break;
14528 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000014529 case MVT::f32:
14530 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000014531 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000014532 case MVT::f64:
14533 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000014534 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000014535 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000014536 case MVT::v16i8:
14537 case MVT::v8i16:
14538 case MVT::v4i32:
14539 case MVT::v2i64:
14540 case MVT::v4f32:
14541 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000014542 return std::make_pair(0U, X86::VR128RegisterClass);
14543 }
Chris Lattnerad043e82007-04-09 05:11:28 +000014544 break;
14545 }
14546 }
Scott Michelfdc40a02009-02-17 22:15:04 +000014547
Chris Lattnerf76d1802006-07-31 23:26:50 +000014548 // Use the default implementation in TargetLowering to convert the register
14549 // constraint into a member of a register class.
14550 std::pair<unsigned, const TargetRegisterClass*> Res;
14551 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000014552
14553 // Not found as a standard register?
14554 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000014555 // Map st(0) -> st(7) -> ST0
14556 if (Constraint.size() == 7 && Constraint[0] == '{' &&
14557 tolower(Constraint[1]) == 's' &&
14558 tolower(Constraint[2]) == 't' &&
14559 Constraint[3] == '(' &&
14560 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
14561 Constraint[5] == ')' &&
14562 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000014563
Chris Lattner56d77c72009-09-13 22:41:48 +000014564 Res.first = X86::ST0+Constraint[4]-'0';
14565 Res.second = X86::RFP80RegisterClass;
14566 return Res;
14567 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000014568
Chris Lattner56d77c72009-09-13 22:41:48 +000014569 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000014570 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000014571 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000014572 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000014573 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000014574 }
Chris Lattner56d77c72009-09-13 22:41:48 +000014575
14576 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000014577 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000014578 Res.first = X86::EFLAGS;
14579 Res.second = X86::CCRRegisterClass;
14580 return Res;
14581 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000014582
Dale Johannesen330169f2008-11-13 21:52:36 +000014583 // 'A' means EAX + EDX.
14584 if (Constraint == "A") {
14585 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000014586 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000014587 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000014588 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000014589 return Res;
14590 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000014591
Chris Lattnerf76d1802006-07-31 23:26:50 +000014592 // Otherwise, check to see if this is a register class of the wrong value
14593 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
14594 // turn into {ax},{dx}.
14595 if (Res.second->hasType(VT))
14596 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000014597
Chris Lattnerf76d1802006-07-31 23:26:50 +000014598 // All of the single-register GCC register classes map their values onto
14599 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
14600 // really want an 8-bit or 32-bit register, map to the appropriate register
14601 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000014602 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014603 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000014604 unsigned DestReg = 0;
14605 switch (Res.first) {
14606 default: break;
14607 case X86::AX: DestReg = X86::AL; break;
14608 case X86::DX: DestReg = X86::DL; break;
14609 case X86::CX: DestReg = X86::CL; break;
14610 case X86::BX: DestReg = X86::BL; break;
14611 }
14612 if (DestReg) {
14613 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000014614 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000014615 }
Owen Anderson825b72b2009-08-11 20:47:22 +000014616 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000014617 unsigned DestReg = 0;
14618 switch (Res.first) {
14619 default: break;
14620 case X86::AX: DestReg = X86::EAX; break;
14621 case X86::DX: DestReg = X86::EDX; break;
14622 case X86::CX: DestReg = X86::ECX; break;
14623 case X86::BX: DestReg = X86::EBX; break;
14624 case X86::SI: DestReg = X86::ESI; break;
14625 case X86::DI: DestReg = X86::EDI; break;
14626 case X86::BP: DestReg = X86::EBP; break;
14627 case X86::SP: DestReg = X86::ESP; break;
14628 }
14629 if (DestReg) {
14630 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000014631 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000014632 }
Owen Anderson825b72b2009-08-11 20:47:22 +000014633 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000014634 unsigned DestReg = 0;
14635 switch (Res.first) {
14636 default: break;
14637 case X86::AX: DestReg = X86::RAX; break;
14638 case X86::DX: DestReg = X86::RDX; break;
14639 case X86::CX: DestReg = X86::RCX; break;
14640 case X86::BX: DestReg = X86::RBX; break;
14641 case X86::SI: DestReg = X86::RSI; break;
14642 case X86::DI: DestReg = X86::RDI; break;
14643 case X86::BP: DestReg = X86::RBP; break;
14644 case X86::SP: DestReg = X86::RSP; break;
14645 }
14646 if (DestReg) {
14647 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000014648 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000014649 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000014650 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000014651 } else if (Res.second == X86::FR32RegisterClass ||
14652 Res.second == X86::FR64RegisterClass ||
14653 Res.second == X86::VR128RegisterClass) {
14654 // Handle references to XMM physical registers that got mapped into the
14655 // wrong class. This can happen with constraints like {xmm0} where the
14656 // target independent register mapper will just pick the first match it can
14657 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000014658 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000014659 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000014660 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000014661 Res.second = X86::FR64RegisterClass;
14662 else if (X86::VR128RegisterClass->hasType(VT))
14663 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000014664 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000014665
Chris Lattnerf76d1802006-07-31 23:26:50 +000014666 return Res;
14667}