blob: 10ab70750e3fe610bd0e80c07bf22d29ea829181 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000038#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000039#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000041#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000043#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000044#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000045#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000046#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/ADT/VectorExtras.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000048#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000050#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000051#include "llvm/Support/ErrorHandling.h"
52#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000053#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000055using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000056
Evan Chengb1712452010-01-27 06:25:16 +000057STATISTIC(NumTailCalls, "Number of tail calls");
58
Evan Cheng10e86422008-04-25 19:11:04 +000059// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000060static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000061 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000062
David Greenea5f26012011-02-07 19:36:54 +000063static SDValue Insert128BitVector(SDValue Result,
64 SDValue Vec,
65 SDValue Idx,
66 SelectionDAG &DAG,
67 DebugLoc dl);
David Greenef125a292011-02-08 19:04:41 +000068
David Greenea5f26012011-02-07 19:36:54 +000069static SDValue Extract128BitVector(SDValue Vec,
70 SDValue Idx,
71 SelectionDAG &DAG,
72 DebugLoc dl);
73
74/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
75/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000076/// simple subregister reference. Idx is an index in the 128 bits we
77/// want. It need not be aligned to a 128-bit bounday. That makes
78/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000079static SDValue Extract128BitVector(SDValue Vec,
80 SDValue Idx,
81 SelectionDAG &DAG,
82 DebugLoc dl) {
83 EVT VT = Vec.getValueType();
84 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000085 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000086 int Factor = VT.getSizeInBits()/128;
87 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
88 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000089
90 // Extract from UNDEF is UNDEF.
91 if (Vec.getOpcode() == ISD::UNDEF)
92 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
93
94 if (isa<ConstantSDNode>(Idx)) {
95 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
96
97 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
98 // we can match to VEXTRACTF128.
99 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
100
101 // This is the index of the first element of the 128-bit chunk
102 // we want.
103 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
104 * ElemsPerChunk);
105
106 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000107 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
108 VecIdx);
109
110 return Result;
111 }
112
113 return SDValue();
114}
115
116/// Generate a DAG to put 128-bits into a vector > 128 bits. This
117/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000118/// simple superregister reference. Idx is an index in the 128 bits
119/// we want. It need not be aligned to a 128-bit bounday. That makes
120/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000121static SDValue Insert128BitVector(SDValue Result,
122 SDValue Vec,
123 SDValue Idx,
124 SelectionDAG &DAG,
125 DebugLoc dl) {
126 if (isa<ConstantSDNode>(Idx)) {
127 EVT VT = Vec.getValueType();
128 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
129
130 EVT ElVT = VT.getVectorElementType();
David Greenea5f26012011-02-07 19:36:54 +0000131 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greenea5f26012011-02-07 19:36:54 +0000132 EVT ResultVT = Result.getValueType();
133
134 // Insert the relevant 128 bits.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000135 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000136
137 // This is the index of the first element of the 128-bit chunk
138 // we want.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000139 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
David Greenea5f26012011-02-07 19:36:54 +0000140 * ElemsPerChunk);
141
142 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000143 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
144 VecIdx);
145 return Result;
146 }
147
148 return SDValue();
149}
150
Chris Lattnerf0144122009-07-28 03:13:23 +0000151static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000152 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
153 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000154
Evan Cheng2bffee22011-02-01 01:14:13 +0000155 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000156 if (is64Bit)
157 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000158 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000159 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000160
Evan Cheng203576a2011-07-20 19:50:42 +0000161 if (Subtarget->isTargetELF())
162 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000163 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000164 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000165 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000166}
167
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000168X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000169 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000170 Subtarget = &TM.getSubtarget<X86Subtarget>();
Bruno Cardoso Lopesaed890b2011-08-01 21:54:05 +0000171 X86ScalarSSEf64 = Subtarget->hasXMMInt() || Subtarget->hasAVX();
172 X86ScalarSSEf32 = Subtarget->hasXMM() || Subtarget->hasAVX();
Evan Cheng25ab6902006-09-08 06:48:29 +0000173 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000174
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000175 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000176 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000177
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000178 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000179 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000180
181 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000182 setBooleanContents(ZeroOrOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000183
Eric Christopherde5e1012011-03-11 01:05:58 +0000184 // For 64-bit since we have so many registers use the ILP scheduler, for
185 // 32-bit code use the register pressure specific scheduling.
186 if (Subtarget->is64Bit())
187 setSchedulingPreference(Sched::ILP);
188 else
189 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000190 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000191
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000192 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000193 // Setup Windows compiler runtime calls.
194 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000195 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000196 setLibcallName(RTLIB::SREM_I64, "_allrem");
197 setLibcallName(RTLIB::UREM_I64, "_aullrem");
198 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000199 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000200 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000201 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000202 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000203 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
204 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
205 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000206 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
207 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000208 }
209
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000210 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000211 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000212 setUseUnderscoreSetJmp(false);
213 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000214 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000215 // MS runtime is weird: it exports _setjmp, but longjmp!
216 setUseUnderscoreSetJmp(true);
217 setUseUnderscoreLongJmp(false);
218 } else {
219 setUseUnderscoreSetJmp(true);
220 setUseUnderscoreLongJmp(true);
221 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000222
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000223 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000225 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000227 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000229
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000231
Scott Michelfdc40a02009-02-17 22:15:04 +0000232 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000234 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000236 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
238 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000239
240 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000241 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
242 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
243 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
244 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
245 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
246 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000247
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000248 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
249 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000250 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
251 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
252 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000253
Evan Cheng25ab6902006-09-08 06:48:29 +0000254 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000255 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
256 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000257 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000258 // We have an algorithm for SSE2->double, and we turn this into a
259 // 64-bit FILD followed by conditional FADD for other targets.
260 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000261 // We have an algorithm for SSE2, and we turn this into a 64-bit
262 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000263 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000264 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000265
266 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
267 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
269 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000270
Devang Patel6a784892009-06-05 18:48:29 +0000271 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000272 // SSE has no i16 to fp conversion, only i32
273 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000275 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000277 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
279 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000280 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000281 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
283 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000284 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000285
Dale Johannesen73328d12007-09-19 23:55:34 +0000286 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
287 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
289 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000290
Evan Cheng02568ff2006-01-30 22:13:22 +0000291 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
292 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
294 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000295
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000296 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000298 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000300 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
302 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000303 }
304
305 // Handle FP_TO_UINT by promoting the destination to a larger signed
306 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
308 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
309 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000310
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
313 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000314 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000315 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000316 // Expand FP_TO_UINT into a select.
317 // FIXME: We would like to use a Custom expander here eventually to do
318 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000319 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000320 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000321 // With SSE3 we can use fisttpll to convert to a signed i64; without
322 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000324 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000325
Chris Lattner399610a2006-12-05 18:22:22 +0000326 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000327 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000328 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
329 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000330 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000331 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000332 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000333 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000334 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000335 }
Chris Lattner21f66852005-12-23 05:15:23 +0000336
Dan Gohmanb00ee212008-02-18 19:34:53 +0000337 // Scalar integer divide and remainder are lowered to use operations that
338 // produce two results, to match the available instructions. This exposes
339 // the two-result form to trivial CSE, which is able to combine x/y and x%y
340 // into a single instruction.
341 //
342 // Scalar integer multiply-high is also lowered to use two-result
343 // operations, to match the available instructions. However, plain multiply
344 // (low) operations are left as Legal, as there are single-result
345 // instructions for this in x86. Using the two-result multiply instructions
346 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000347 for (unsigned i = 0, e = 4; i != e; ++i) {
348 MVT VT = IntVTs[i];
349 setOperationAction(ISD::MULHS, VT, Expand);
350 setOperationAction(ISD::MULHU, VT, Expand);
351 setOperationAction(ISD::SDIV, VT, Expand);
352 setOperationAction(ISD::UDIV, VT, Expand);
353 setOperationAction(ISD::SREM, VT, Expand);
354 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000355
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000356 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000357 setOperationAction(ISD::ADDC, VT, Custom);
358 setOperationAction(ISD::ADDE, VT, Custom);
359 setOperationAction(ISD::SUBC, VT, Custom);
360 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000361 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000362
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
364 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
365 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
366 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000367 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
369 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
370 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
371 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
372 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
373 setOperationAction(ISD::FREM , MVT::f32 , Expand);
374 setOperationAction(ISD::FREM , MVT::f64 , Expand);
375 setOperationAction(ISD::FREM , MVT::f80 , Expand);
376 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000377
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
379 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000380 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
381 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
383 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000384 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000385 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
386 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000387 }
388
Benjamin Kramer1292c222010-12-04 20:32:23 +0000389 if (Subtarget->hasPOPCNT()) {
390 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
391 } else {
392 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
393 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
394 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
395 if (Subtarget->is64Bit())
396 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
397 }
398
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
400 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000401
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000402 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000403 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000404 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000405 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000406 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
408 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
409 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
410 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
411 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000412 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
414 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
415 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
416 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000417 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000419 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000420 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000421 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000422
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000423 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
425 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
426 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
427 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000428 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
430 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000431 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000432 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
434 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
435 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
436 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000437 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000438 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000439 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
441 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
442 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000443 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000444 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
445 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
446 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000447 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000448
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000449 if (Subtarget->hasXMM())
Owen Anderson825b72b2009-08-11 20:47:22 +0000450 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000451
Eric Christopher9a9d2752010-07-22 02:48:34 +0000452 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000453 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000454
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000455 // On X86 and X86-64, atomic operations are lowered to locked instructions.
456 // Locked instructions, in turn, have implicit fence semantics (all memory
457 // operations are flushed before issuing the locked instruction, and they
458 // are not buffered), so we can fold away the common pattern of
459 // fence-atomic-fence.
460 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000461
Mon P Wang63307c32008-05-05 19:05:59 +0000462 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000463 for (unsigned i = 0, e = 4; i != e; ++i) {
464 MVT VT = IntVTs[i];
465 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
466 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
467 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000468
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000469 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
471 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
472 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
473 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
474 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
475 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
476 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000477 }
478
Evan Cheng3c992d22006-03-07 02:02:57 +0000479 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000480 if (!Subtarget->isTargetDarwin() &&
481 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000482 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000483 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000484 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000485
Owen Anderson825b72b2009-08-11 20:47:22 +0000486 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
487 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
488 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
489 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000490 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000491 setExceptionPointerRegister(X86::RAX);
492 setExceptionSelectorRegister(X86::RDX);
493 } else {
494 setExceptionPointerRegister(X86::EAX);
495 setExceptionSelectorRegister(X86::EDX);
496 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000497 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
498 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000499
Owen Anderson825b72b2009-08-11 20:47:22 +0000500 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000501
Owen Anderson825b72b2009-08-11 20:47:22 +0000502 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000503
Nate Begemanacc398c2006-01-25 18:21:52 +0000504 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 setOperationAction(ISD::VASTART , MVT::Other, Custom);
506 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000507 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000508 setOperationAction(ISD::VAARG , MVT::Other, Custom);
509 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000510 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000511 setOperationAction(ISD::VAARG , MVT::Other, Expand);
512 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000513 }
Evan Chengae642192007-03-02 23:16:35 +0000514
Owen Anderson825b72b2009-08-11 20:47:22 +0000515 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
516 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
NAKAMURA Takumia2e07622011-03-24 07:07:00 +0000517 setOperationAction(ISD::DYNAMIC_STACKALLOC,
518 (Subtarget->is64Bit() ? MVT::i64 : MVT::i32),
519 (Subtarget->isTargetCOFF()
520 && !Subtarget->isTargetEnvMacho()
521 ? Custom : Expand));
Chris Lattnerb99329e2006-01-13 02:42:53 +0000522
Evan Chengc7ce29b2009-02-13 22:36:38 +0000523 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000524 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000525 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000526 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
527 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000528
Evan Cheng223547a2006-01-31 22:28:30 +0000529 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000530 setOperationAction(ISD::FABS , MVT::f64, Custom);
531 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000532
533 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000534 setOperationAction(ISD::FNEG , MVT::f64, Custom);
535 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000536
Evan Cheng68c47cb2007-01-05 07:55:56 +0000537 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000538 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
539 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000540
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000541 // Lower this to FGETSIGNx86 plus an AND.
542 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
543 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
544
Evan Chengd25e9e82006-02-02 00:28:23 +0000545 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000546 setOperationAction(ISD::FSIN , MVT::f64, Expand);
547 setOperationAction(ISD::FCOS , MVT::f64, Expand);
548 setOperationAction(ISD::FSIN , MVT::f32, Expand);
549 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000550
Chris Lattnera54aa942006-01-29 06:26:08 +0000551 // Expand FP immediates into loads from the stack, except for the special
552 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000553 addLegalFPImmediate(APFloat(+0.0)); // xorpd
554 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000555 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000556 // Use SSE for f32, x87 for f64.
557 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000558 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
559 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000560
561 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000562 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000563
564 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000565 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000566
Owen Anderson825b72b2009-08-11 20:47:22 +0000567 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000568
569 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000570 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
571 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000572
573 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000574 setOperationAction(ISD::FSIN , MVT::f32, Expand);
575 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000576
Nate Begemane1795842008-02-14 08:57:00 +0000577 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000578 addLegalFPImmediate(APFloat(+0.0f)); // xorps
579 addLegalFPImmediate(APFloat(+0.0)); // FLD0
580 addLegalFPImmediate(APFloat(+1.0)); // FLD1
581 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
582 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
583
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000584 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000585 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
586 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000587 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000588 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000589 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000590 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000591 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
592 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000593
Owen Anderson825b72b2009-08-11 20:47:22 +0000594 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
595 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
596 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
597 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000598
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000599 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000600 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
601 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000602 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000603 addLegalFPImmediate(APFloat(+0.0)); // FLD0
604 addLegalFPImmediate(APFloat(+1.0)); // FLD1
605 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
606 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000607 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
608 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
609 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
610 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000611 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000612
Cameron Zwarich33390842011-07-08 21:39:21 +0000613 // We don't support FMA.
614 setOperationAction(ISD::FMA, MVT::f64, Expand);
615 setOperationAction(ISD::FMA, MVT::f32, Expand);
616
Dale Johannesen59a58732007-08-05 18:49:15 +0000617 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000618 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000619 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
620 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
621 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000622 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000623 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000624 addLegalFPImmediate(TmpFlt); // FLD0
625 TmpFlt.changeSign();
626 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000627
628 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000629 APFloat TmpFlt2(+1.0);
630 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
631 &ignored);
632 addLegalFPImmediate(TmpFlt2); // FLD1
633 TmpFlt2.changeSign();
634 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
635 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000636
Evan Chengc7ce29b2009-02-13 22:36:38 +0000637 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000638 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
639 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000640 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000641
642 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000643 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000644
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000645 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000646 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
647 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
648 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000649
Owen Anderson825b72b2009-08-11 20:47:22 +0000650 setOperationAction(ISD::FLOG, MVT::f80, Expand);
651 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
652 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
653 setOperationAction(ISD::FEXP, MVT::f80, Expand);
654 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000655
Mon P Wangf007a8b2008-11-06 05:31:54 +0000656 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000657 // (for widening) or expand (for scalarization). Then we will selectively
658 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000659 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
660 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
661 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
662 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
663 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
664 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
665 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
666 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
667 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
668 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
669 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
670 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
671 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
672 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
673 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
674 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
675 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000676 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000677 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
678 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000679 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
680 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
681 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
682 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
683 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
684 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
685 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
686 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
687 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
688 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
689 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
690 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
691 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
692 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
693 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
694 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
695 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
696 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
697 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
698 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
699 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
700 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
701 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
702 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
703 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
704 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
705 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
706 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
707 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
708 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
709 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000710 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000711 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
715 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
716 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
717 setTruncStoreAction((MVT::SimpleValueType)VT,
718 (MVT::SimpleValueType)InnerVT, Expand);
719 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
720 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
721 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000722 }
723
Evan Chengc7ce29b2009-02-13 22:36:38 +0000724 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
725 // with -msoft-float, disable use of MMX as well.
Chris Lattner2a786eb2010-12-19 20:19:20 +0000726 if (!UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000727 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000728 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000729 }
730
Dale Johannesen0488fb62010-09-30 23:57:10 +0000731 // MMX-sized vectors (other than x86mmx) are expected to be expanded
732 // into smaller operations.
733 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
734 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
735 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
736 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
737 setOperationAction(ISD::AND, MVT::v8i8, Expand);
738 setOperationAction(ISD::AND, MVT::v4i16, Expand);
739 setOperationAction(ISD::AND, MVT::v2i32, Expand);
740 setOperationAction(ISD::AND, MVT::v1i64, Expand);
741 setOperationAction(ISD::OR, MVT::v8i8, Expand);
742 setOperationAction(ISD::OR, MVT::v4i16, Expand);
743 setOperationAction(ISD::OR, MVT::v2i32, Expand);
744 setOperationAction(ISD::OR, MVT::v1i64, Expand);
745 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
746 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
747 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
748 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
749 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
750 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
751 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
752 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
753 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
754 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
755 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
756 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
757 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000758 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
759 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
760 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
761 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000762
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000763 if (!UseSoftFloat && Subtarget->hasXMM()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000764 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000765
Owen Anderson825b72b2009-08-11 20:47:22 +0000766 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
767 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
768 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
769 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
770 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
771 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
772 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
773 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
774 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
775 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
776 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
777 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000778 }
779
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000780 if (!UseSoftFloat && Subtarget->hasXMMInt()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000781 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000782
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000783 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
784 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000785 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
786 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
787 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
788 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000789
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
791 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
792 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
793 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
794 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
795 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
796 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
797 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
798 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
799 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
800 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
801 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
802 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
803 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
804 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
805 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000806
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
808 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
809 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
810 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000811
Owen Anderson825b72b2009-08-11 20:47:22 +0000812 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
813 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
814 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
815 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
816 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000817
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000818 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
819 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
820 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
821 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
822 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
823
Evan Cheng2c3ae372006-04-12 21:21:57 +0000824 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000825 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
826 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000827 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000828 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000829 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000830 // Do not attempt to custom lower non-128-bit vectors
831 if (!VT.is128BitVector())
832 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000833 setOperationAction(ISD::BUILD_VECTOR,
834 VT.getSimpleVT().SimpleTy, Custom);
835 setOperationAction(ISD::VECTOR_SHUFFLE,
836 VT.getSimpleVT().SimpleTy, Custom);
837 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
838 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000839 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000840
Owen Anderson825b72b2009-08-11 20:47:22 +0000841 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
842 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
843 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
844 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
845 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
846 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000847
Nate Begemancdd1eec2008-02-12 22:51:28 +0000848 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000849 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
850 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000851 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000852
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000853 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000854 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
855 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000856 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000857
858 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000859 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000860 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000861
Owen Andersond6662ad2009-08-10 20:46:15 +0000862 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000863 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000864 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000865 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000866 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000867 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000868 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000869 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000870 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000871 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000872 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000873
Owen Anderson825b72b2009-08-11 20:47:22 +0000874 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000875
Evan Cheng2c3ae372006-04-12 21:21:57 +0000876 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000877 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
878 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
879 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
880 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000881
Owen Anderson825b72b2009-08-11 20:47:22 +0000882 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
883 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000884 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000885
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000886 if (Subtarget->hasSSE41() || Subtarget->hasAVX()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000887 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
888 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
889 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
890 setOperationAction(ISD::FRINT, MVT::f32, Legal);
891 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
892 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
893 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
894 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
895 setOperationAction(ISD::FRINT, MVT::f64, Legal);
896 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
897
Nate Begeman14d12ca2008-02-11 04:19:36 +0000898 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000899 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000900
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000901 // Can turn SHL into an integer multiply.
902 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
Nate Begeman51409212010-07-28 00:21:48 +0000903 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000904
Nate Begeman14d12ca2008-02-11 04:19:36 +0000905 // i8 and i16 vectors are custom , because the source register and source
906 // source memory operand types are not the same width. f32 vectors are
907 // custom since the immediate controlling the insert encodes additional
908 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000909 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
910 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
911 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
912 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000913
Owen Anderson825b72b2009-08-11 20:47:22 +0000914 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
915 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
916 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
917 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000918
919 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
921 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000922 }
923 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000924
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000925 if (Subtarget->hasSSE2() || Subtarget->hasAVX()) {
Nadav Rotem43012222011-05-11 08:12:09 +0000926 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
927 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
928 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000929 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000930
931 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
932 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
933 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
934
935 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
936 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
937 }
938
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000939 if (Subtarget->hasSSE42() || Subtarget->hasAVX())
Owen Anderson825b72b2009-08-11 20:47:22 +0000940 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000941
David Greene9b9838d2009-06-29 16:47:10 +0000942 if (!UseSoftFloat && Subtarget->hasAVX()) {
Bruno Cardoso Lopesdbd4fe22011-07-21 02:24:08 +0000943 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
944 addRegisterClass(MVT::v16i16, X86::VR256RegisterClass);
945 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
946 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
947 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
948 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000949
Owen Anderson825b72b2009-08-11 20:47:22 +0000950 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000951 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
952 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +0000953
Owen Anderson825b72b2009-08-11 20:47:22 +0000954 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
955 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
956 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
957 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
958 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
959 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000960
Owen Anderson825b72b2009-08-11 20:47:22 +0000961 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
962 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
963 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
964 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
965 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
966 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000967
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +0000968 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
969 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +0000970 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +0000971
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +0000972 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
973 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
974 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
975 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
976 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
977 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
978
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000979 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
980 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
981 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
982 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
983
984 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
985 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
986 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
987 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
988
989 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
990 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
991
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +0000992 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
993 setOperationAction(ISD::VSETCC, MVT::v4i64, Custom);
994
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +0000995 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
996 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
997 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
998
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +0000999 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +00001000 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001001 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1002 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1003 EVT VT = SVT;
1004
1005 // Extract subvector is special because the value type
1006 // (result) is 128-bit but the source is 256-bit wide.
1007 if (VT.is128BitVector())
1008 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1009
1010 // Do not attempt to custom lower other non-256-bit vectors
1011 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001012 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001013
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001014 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1015 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1016 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1017 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001018 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001019 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001020 }
1021
David Greene54d8eba2011-01-27 22:38:56 +00001022 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001023 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1024 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1025 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001026
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001027 // Do not attempt to promote non-256-bit vectors
1028 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001029 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001030
1031 setOperationAction(ISD::AND, SVT, Promote);
1032 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1033 setOperationAction(ISD::OR, SVT, Promote);
1034 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1035 setOperationAction(ISD::XOR, SVT, Promote);
1036 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1037 setOperationAction(ISD::LOAD, SVT, Promote);
1038 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1039 setOperationAction(ISD::SELECT, SVT, Promote);
1040 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001041 }
David Greene9b9838d2009-06-29 16:47:10 +00001042 }
1043
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001044 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1045 // of this type with custom code.
1046 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1047 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
1048 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT, Custom);
1049 }
1050
Evan Cheng6be2c582006-04-05 23:38:46 +00001051 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001052 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001053
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001054
Eli Friedman962f5492010-06-02 19:35:46 +00001055 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1056 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001057 //
Eli Friedman962f5492010-06-02 19:35:46 +00001058 // FIXME: We really should do custom legalization for addition and
1059 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1060 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001061 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1062 // Add/Sub/Mul with overflow operations are custom lowered.
1063 MVT VT = IntVTs[i];
1064 setOperationAction(ISD::SADDO, VT, Custom);
1065 setOperationAction(ISD::UADDO, VT, Custom);
1066 setOperationAction(ISD::SSUBO, VT, Custom);
1067 setOperationAction(ISD::USUBO, VT, Custom);
1068 setOperationAction(ISD::SMULO, VT, Custom);
1069 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001070 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001071
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001072 // There are no 8-bit 3-address imul/mul instructions
1073 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1074 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001075
Evan Chengd54f2d52009-03-31 19:38:51 +00001076 if (!Subtarget->is64Bit()) {
1077 // These libcalls are not available in 32-bit.
1078 setLibcallName(RTLIB::SHL_I128, 0);
1079 setLibcallName(RTLIB::SRL_I128, 0);
1080 setLibcallName(RTLIB::SRA_I128, 0);
1081 }
1082
Evan Cheng206ee9d2006-07-07 08:33:52 +00001083 // We have target-specific dag combine patterns for the following nodes:
1084 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001085 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001086 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +00001087 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001088 setTargetDAGCombine(ISD::SHL);
1089 setTargetDAGCombine(ISD::SRA);
1090 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001091 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001092 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001093 setTargetDAGCombine(ISD::ADD);
1094 setTargetDAGCombine(ISD::SUB);
Chris Lattner149a4e52008-02-22 02:09:43 +00001095 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001096 setTargetDAGCombine(ISD::ZERO_EXTEND);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001097 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001098 if (Subtarget->is64Bit())
1099 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001100
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001101 computeRegisterProperties();
1102
Evan Cheng05219282011-01-06 06:52:41 +00001103 // On Darwin, -Os means optimize for size without hurting performance,
1104 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001105 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001106 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001107 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001108 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1109 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1110 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Evan Chengfb8075d2008-02-28 00:43:03 +00001111 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001112 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001113
1114 setPrefFunctionAlignment(4);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001115}
1116
Scott Michel5b8f82e2008-03-10 15:42:14 +00001117
Owen Anderson825b72b2009-08-11 20:47:22 +00001118MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1119 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001120}
1121
1122
Evan Cheng29286502008-01-23 23:17:41 +00001123/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1124/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001125static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001126 if (MaxAlign == 16)
1127 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001128 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001129 if (VTy->getBitWidth() == 128)
1130 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001131 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001132 unsigned EltAlign = 0;
1133 getMaxByValAlign(ATy->getElementType(), EltAlign);
1134 if (EltAlign > MaxAlign)
1135 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001136 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001137 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1138 unsigned EltAlign = 0;
1139 getMaxByValAlign(STy->getElementType(i), EltAlign);
1140 if (EltAlign > MaxAlign)
1141 MaxAlign = EltAlign;
1142 if (MaxAlign == 16)
1143 break;
1144 }
1145 }
1146 return;
1147}
1148
1149/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1150/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001151/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1152/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001153unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001154 if (Subtarget->is64Bit()) {
1155 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001156 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001157 if (TyAlign > 8)
1158 return TyAlign;
1159 return 8;
1160 }
1161
Evan Cheng29286502008-01-23 23:17:41 +00001162 unsigned Align = 4;
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001163 if (Subtarget->hasXMM())
Dale Johannesen0c191872008-02-08 19:48:20 +00001164 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001165 return Align;
1166}
Chris Lattner2b02a442007-02-25 08:29:00 +00001167
Evan Chengf0df0312008-05-15 08:39:06 +00001168/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001169/// and store operations as a result of memset, memcpy, and memmove
1170/// lowering. If DstAlign is zero that means it's safe to destination
1171/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1172/// means there isn't a need to check it against alignment requirement,
1173/// probably because the source does not need to be loaded. If
1174/// 'NonScalarIntSafe' is true, that means it's safe to return a
1175/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1176/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1177/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001178/// It returns EVT::Other if the type should be determined using generic
1179/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001180EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001181X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1182 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001183 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001184 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001185 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001186 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1187 // linux. This is because the stack realignment code can't handle certain
1188 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001189 const Function *F = MF.getFunction();
Evan Chenga5e13622011-01-07 19:35:30 +00001190 if (NonScalarIntSafe &&
1191 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001192 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001193 (Subtarget->isUnalignedMemAccessFast() ||
1194 ((DstAlign == 0 || DstAlign >= 16) &&
1195 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001196 Subtarget->getStackAlignment() >= 16) {
1197 if (Subtarget->hasSSE2())
1198 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001199 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001200 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001201 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001202 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001203 Subtarget->getStackAlignment() >= 8 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001204 Subtarget->hasXMMInt()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001205 // Do not use f64 to lower memcpy if source is string constant. It's
1206 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001207 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001208 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001209 }
Evan Chengf0df0312008-05-15 08:39:06 +00001210 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001211 return MVT::i64;
1212 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001213}
1214
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001215/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1216/// current function. The returned value is a member of the
1217/// MachineJumpTableInfo::JTEntryKind enum.
1218unsigned X86TargetLowering::getJumpTableEncoding() const {
1219 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1220 // symbol.
1221 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1222 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001223 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001224
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001225 // Otherwise, use the normal jump table encoding heuristics.
1226 return TargetLowering::getJumpTableEncoding();
1227}
1228
Chris Lattnerc64daab2010-01-26 05:02:42 +00001229const MCExpr *
1230X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1231 const MachineBasicBlock *MBB,
1232 unsigned uid,MCContext &Ctx) const{
1233 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1234 Subtarget->isPICStyleGOT());
1235 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1236 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001237 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1238 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001239}
1240
Evan Chengcc415862007-11-09 01:32:10 +00001241/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1242/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001243SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001244 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001245 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001246 // This doesn't have DebugLoc associated with it, but is not really the
1247 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001248 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001249 return Table;
1250}
1251
Chris Lattner589c6f62010-01-26 06:28:43 +00001252/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1253/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1254/// MCExpr.
1255const MCExpr *X86TargetLowering::
1256getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1257 MCContext &Ctx) const {
1258 // X86-64 uses RIP relative addressing based on the jump table label.
1259 if (Subtarget->isPICStyleRIPRel())
1260 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1261
1262 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001263 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001264}
1265
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001266// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001267std::pair<const TargetRegisterClass*, uint8_t>
1268X86TargetLowering::findRepresentativeClass(EVT VT) const{
1269 const TargetRegisterClass *RRC = 0;
1270 uint8_t Cost = 1;
1271 switch (VT.getSimpleVT().SimpleTy) {
1272 default:
1273 return TargetLowering::findRepresentativeClass(VT);
1274 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1275 RRC = (Subtarget->is64Bit()
1276 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1277 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001278 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001279 RRC = X86::VR64RegisterClass;
1280 break;
1281 case MVT::f32: case MVT::f64:
1282 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1283 case MVT::v4f32: case MVT::v2f64:
1284 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1285 case MVT::v4f64:
1286 RRC = X86::VR128RegisterClass;
1287 break;
1288 }
1289 return std::make_pair(RRC, Cost);
1290}
1291
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001292bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1293 unsigned &Offset) const {
1294 if (!Subtarget->isTargetLinux())
1295 return false;
1296
1297 if (Subtarget->is64Bit()) {
1298 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1299 Offset = 0x28;
1300 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1301 AddressSpace = 256;
1302 else
1303 AddressSpace = 257;
1304 } else {
1305 // %gs:0x14 on i386
1306 Offset = 0x14;
1307 AddressSpace = 256;
1308 }
1309 return true;
1310}
1311
1312
Chris Lattner2b02a442007-02-25 08:29:00 +00001313//===----------------------------------------------------------------------===//
1314// Return Value Calling Convention Implementation
1315//===----------------------------------------------------------------------===//
1316
Chris Lattner59ed56b2007-02-28 04:55:35 +00001317#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001318
Michael J. Spencerec38de22010-10-10 22:04:20 +00001319bool
Eric Christopher471e4222011-06-08 23:55:35 +00001320X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1321 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001322 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001323 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001324 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001325 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001326 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001327 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001328}
1329
Dan Gohman98ca4f22009-08-05 01:29:28 +00001330SDValue
1331X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001332 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001333 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001334 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001335 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001336 MachineFunction &MF = DAG.getMachineFunction();
1337 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001338
Chris Lattner9774c912007-02-27 05:28:59 +00001339 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001340 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001341 RVLocs, *DAG.getContext());
1342 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001343
Evan Chengdcea1632010-02-04 02:40:39 +00001344 // Add the regs to the liveout set for the function.
1345 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1346 for (unsigned i = 0; i != RVLocs.size(); ++i)
1347 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1348 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001349
Dan Gohman475871a2008-07-27 21:46:04 +00001350 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001351
Dan Gohman475871a2008-07-27 21:46:04 +00001352 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001353 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1354 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001355 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1356 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001357
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001358 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001359 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1360 CCValAssign &VA = RVLocs[i];
1361 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001362 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001363 EVT ValVT = ValToCopy.getValueType();
1364
Dale Johannesenc4510512010-09-24 19:05:48 +00001365 // If this is x86-64, and we disabled SSE, we can't return FP values,
1366 // or SSE or MMX vectors.
1367 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1368 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001369 (Subtarget->is64Bit() && !Subtarget->hasXMM())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001370 report_fatal_error("SSE register return with SSE disabled");
1371 }
1372 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1373 // llvm-gcc has never done it right and no one has noticed, so this
1374 // should be OK for now.
1375 if (ValVT == MVT::f64 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001376 (Subtarget->is64Bit() && !Subtarget->hasXMMInt()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001377 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001378
Chris Lattner447ff682008-03-11 03:23:40 +00001379 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1380 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001381 if (VA.getLocReg() == X86::ST0 ||
1382 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001383 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1384 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001385 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001386 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001387 RetOps.push_back(ValToCopy);
1388 // Don't emit a copytoreg.
1389 continue;
1390 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001391
Evan Cheng242b38b2009-02-23 09:03:22 +00001392 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1393 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001394 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001395 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001396 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001397 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001398 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1399 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001400 // If we don't have SSE2 available, convert to v4f32 so the generated
1401 // register is legal.
1402 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001403 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001404 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001405 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001406 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001407
Dale Johannesendd64c412009-02-04 00:33:20 +00001408 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001409 Flag = Chain.getValue(1);
1410 }
Dan Gohman61a92132008-04-21 23:59:07 +00001411
1412 // The x86-64 ABI for returning structs by value requires that we copy
1413 // the sret argument into %rax for the return. We saved the argument into
1414 // a virtual register in the entry block, so now we copy the value out
1415 // and into %rax.
1416 if (Subtarget->is64Bit() &&
1417 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1418 MachineFunction &MF = DAG.getMachineFunction();
1419 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1420 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001421 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001422 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001423 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001424
Dale Johannesendd64c412009-02-04 00:33:20 +00001425 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001426 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001427
1428 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001429 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001430 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001431
Chris Lattner447ff682008-03-11 03:23:40 +00001432 RetOps[0] = Chain; // Update chain.
1433
1434 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001435 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001436 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001437
1438 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001439 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001440}
1441
Evan Cheng3d2125c2010-11-30 23:55:39 +00001442bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1443 if (N->getNumValues() != 1)
1444 return false;
1445 if (!N->hasNUsesOfValue(1, 0))
1446 return false;
1447
1448 SDNode *Copy = *N->use_begin();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001449 if (Copy->getOpcode() != ISD::CopyToReg &&
1450 Copy->getOpcode() != ISD::FP_EXTEND)
Evan Cheng3d2125c2010-11-30 23:55:39 +00001451 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001452
1453 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001454 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001455 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001456 if (UI->getOpcode() != X86ISD::RET_FLAG)
1457 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001458 HasRet = true;
1459 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001460
Evan Cheng1bf891a2010-12-01 22:59:46 +00001461 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001462}
1463
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001464EVT
1465X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001466 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001467 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001468 // TODO: Is this also valid on 32-bit?
1469 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001470 ReturnMVT = MVT::i8;
1471 else
1472 ReturnMVT = MVT::i32;
1473
1474 EVT MinVT = getRegisterType(Context, ReturnMVT);
1475 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001476}
1477
Dan Gohman98ca4f22009-08-05 01:29:28 +00001478/// LowerCallResult - Lower the result values of a call into the
1479/// appropriate copies out of appropriate physical registers.
1480///
1481SDValue
1482X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001483 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001484 const SmallVectorImpl<ISD::InputArg> &Ins,
1485 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001486 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001487
Chris Lattnere32bbf62007-02-28 07:09:55 +00001488 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001489 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001490 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001491 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1492 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001493 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001494
Chris Lattner3085e152007-02-25 08:59:22 +00001495 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001496 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001497 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001498 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001499
Torok Edwin3f142c32009-02-01 18:15:56 +00001500 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001501 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001502 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasXMM())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001503 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001504 }
1505
Evan Cheng79fb3b42009-02-20 20:43:02 +00001506 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001507
1508 // If this is a call to a function that returns an fp value on the floating
1509 // point stack, we must guarantee the the value is popped from the stack, so
1510 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001511 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001512 // instead.
1513 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1514 // If we prefer to use the value in xmm registers, copy it out as f80 and
1515 // use a truncate to move it from fp stack reg to xmm reg.
1516 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001517 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001518 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1519 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001520 Val = Chain.getValue(0);
1521
1522 // Round the f80 to the right size, which also moves it to the appropriate
1523 // xmm register.
1524 if (CopyVT != VA.getValVT())
1525 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1526 // This truncation won't change the value.
1527 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001528 } else {
1529 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1530 CopyVT, InFlag).getValue(1);
1531 Val = Chain.getValue(0);
1532 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001533 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001534 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001535 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001536
Dan Gohman98ca4f22009-08-05 01:29:28 +00001537 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001538}
1539
1540
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001541//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001542// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001543//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001544// StdCall calling convention seems to be standard for many Windows' API
1545// routines and around. It differs from C calling convention just a little:
1546// callee should clean up the stack, not caller. Symbols should be also
1547// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001548// For info on fast calling convention see Fast Calling Convention (tail call)
1549// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001550
Dan Gohman98ca4f22009-08-05 01:29:28 +00001551/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001552/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001553static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1554 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001555 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001556
Dan Gohman98ca4f22009-08-05 01:29:28 +00001557 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001558}
1559
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001560/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001561/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001562static bool
1563ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1564 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001565 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001566
Dan Gohman98ca4f22009-08-05 01:29:28 +00001567 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001568}
1569
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001570/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1571/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001572/// the specific parameter attribute. The copy will be passed as a byval
1573/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001574static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001575CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001576 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1577 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001578 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001579
Dale Johannesendd64c412009-02-04 00:33:20 +00001580 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001581 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001582 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001583}
1584
Chris Lattner29689432010-03-11 00:22:57 +00001585/// IsTailCallConvention - Return true if the calling convention is one that
1586/// supports tail call optimization.
1587static bool IsTailCallConvention(CallingConv::ID CC) {
1588 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1589}
1590
Evan Cheng485fafc2011-03-21 01:19:09 +00001591bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
1592 if (!CI->isTailCall())
1593 return false;
1594
1595 CallSite CS(CI);
1596 CallingConv::ID CalleeCC = CS.getCallingConv();
1597 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1598 return false;
1599
1600 return true;
1601}
1602
Evan Cheng0c439eb2010-01-27 00:07:07 +00001603/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1604/// a tailcall target by changing its ABI.
1605static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001606 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001607}
1608
Dan Gohman98ca4f22009-08-05 01:29:28 +00001609SDValue
1610X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001611 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001612 const SmallVectorImpl<ISD::InputArg> &Ins,
1613 DebugLoc dl, SelectionDAG &DAG,
1614 const CCValAssign &VA,
1615 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001616 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001617 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001618 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001619 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001620 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001621 EVT ValVT;
1622
1623 // If value is passed by pointer we have address passed instead of the value
1624 // itself.
1625 if (VA.getLocInfo() == CCValAssign::Indirect)
1626 ValVT = VA.getLocVT();
1627 else
1628 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001629
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001630 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001631 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001632 // In case of tail call optimization mark all arguments mutable. Since they
1633 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001634 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001635 unsigned Bytes = Flags.getByValSize();
1636 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1637 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001638 return DAG.getFrameIndex(FI, getPointerTy());
1639 } else {
1640 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001641 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001642 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1643 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001644 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00001645 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001646 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001647}
1648
Dan Gohman475871a2008-07-27 21:46:04 +00001649SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001650X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001651 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001652 bool isVarArg,
1653 const SmallVectorImpl<ISD::InputArg> &Ins,
1654 DebugLoc dl,
1655 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001656 SmallVectorImpl<SDValue> &InVals)
1657 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001658 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001659 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001660
Gordon Henriksen86737662008-01-05 16:56:59 +00001661 const Function* Fn = MF.getFunction();
1662 if (Fn->hasExternalLinkage() &&
1663 Subtarget->isTargetCygMing() &&
1664 Fn->getName() == "main")
1665 FuncInfo->setForceFramePointer(true);
1666
Evan Cheng1bc78042006-04-26 01:20:17 +00001667 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001668 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001669 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001670
Chris Lattner29689432010-03-11 00:22:57 +00001671 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1672 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001673
Chris Lattner638402b2007-02-28 07:00:42 +00001674 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001675 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001676 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001677 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001678
1679 // Allocate shadow area for Win64
1680 if (IsWin64) {
1681 CCInfo.AllocateStack(32, 8);
1682 }
1683
Duncan Sands45907662010-10-31 13:21:44 +00001684 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001685
Chris Lattnerf39f7712007-02-28 05:46:49 +00001686 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001687 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001688 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1689 CCValAssign &VA = ArgLocs[i];
1690 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1691 // places.
1692 assert(VA.getValNo() != LastVal &&
1693 "Don't support value assigned to multiple locs yet");
1694 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001695
Chris Lattnerf39f7712007-02-28 05:46:49 +00001696 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001697 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001698 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001699 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001700 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001701 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001702 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001703 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001704 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001705 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001706 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001707 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1708 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001709 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001710 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001711 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001712 RC = X86::VR64RegisterClass;
1713 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001714 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001715
Devang Patel68e6bee2011-02-21 23:21:26 +00001716 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001717 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001718
Chris Lattnerf39f7712007-02-28 05:46:49 +00001719 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1720 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1721 // right size.
1722 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001723 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001724 DAG.getValueType(VA.getValVT()));
1725 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001726 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001727 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001728 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001729 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001730
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001731 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001732 // Handle MMX values passed in XMM regs.
1733 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001734 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1735 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001736 } else
1737 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001738 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001739 } else {
1740 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001741 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001742 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001743
1744 // If value is passed via pointer - do a load.
1745 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001746 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
1747 MachinePointerInfo(), false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001748
Dan Gohman98ca4f22009-08-05 01:29:28 +00001749 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001750 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001751
Dan Gohman61a92132008-04-21 23:59:07 +00001752 // The x86-64 ABI for returning structs by value requires that we copy
1753 // the sret argument into %rax for the return. Save the argument into
1754 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001755 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001756 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1757 unsigned Reg = FuncInfo->getSRetReturnReg();
1758 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001759 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001760 FuncInfo->setSRetReturnReg(Reg);
1761 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001762 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001763 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001764 }
1765
Chris Lattnerf39f7712007-02-28 05:46:49 +00001766 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001767 // Align stack specially for tail calls.
1768 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001769 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001770
Evan Cheng1bc78042006-04-26 01:20:17 +00001771 // If the function takes variable number of arguments, make a frame index for
1772 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001773 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001774 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1775 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001776 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001777 }
1778 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001779 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1780
1781 // FIXME: We should really autogenerate these arrays
1782 static const unsigned GPR64ArgRegsWin64[] = {
1783 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001784 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001785 static const unsigned GPR64ArgRegs64Bit[] = {
1786 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1787 };
1788 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001789 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1790 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1791 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001792 const unsigned *GPR64ArgRegs;
1793 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001794
1795 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001796 // The XMM registers which might contain var arg parameters are shadowed
1797 // in their paired GPR. So we only need to save the GPR to their home
1798 // slots.
1799 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001800 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001801 } else {
1802 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1803 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001804
1805 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit, TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001806 }
1807 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1808 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001809
Devang Patel578efa92009-06-05 21:57:13 +00001810 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001811 assert(!(NumXMMRegs && !Subtarget->hasXMM()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001812 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001813 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001814 "SSE register cannot be used when SSE is disabled!");
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001815 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasXMM())
Torok Edwin3f142c32009-02-01 18:15:56 +00001816 // Kernel mode asks for SSE to be disabled, so don't push them
1817 // on the stack.
1818 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001819
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001820 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001821 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001822 // Get to the caller-allocated home save location. Add 8 to account
1823 // for the return address.
1824 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001825 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001826 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001827 // Fixup to set vararg frame on shadow area (4 x i64).
1828 if (NumIntRegs < 4)
1829 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001830 } else {
1831 // For X86-64, if there are vararg parameters that are passed via
1832 // registers, then we must store them to their spots on the stack so they
1833 // may be loaded by deferencing the result of va_next.
1834 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1835 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1836 FuncInfo->setRegSaveFrameIndex(
1837 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001838 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001839 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001840
Gordon Henriksen86737662008-01-05 16:56:59 +00001841 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001842 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001843 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1844 getPointerTy());
1845 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001846 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001847 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1848 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001849 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001850 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001851 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001852 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001853 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001854 MachinePointerInfo::getFixedStack(
1855 FuncInfo->getRegSaveFrameIndex(), Offset),
1856 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001857 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001858 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001859 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001860
Dan Gohmanface41a2009-08-16 21:24:25 +00001861 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1862 // Now store the XMM (fp + vector) parameter registers.
1863 SmallVector<SDValue, 11> SaveXMMOps;
1864 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001865
Devang Patel68e6bee2011-02-21 23:21:26 +00001866 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00001867 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1868 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001869
Dan Gohman1e93df62010-04-17 14:41:14 +00001870 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1871 FuncInfo->getRegSaveFrameIndex()));
1872 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1873 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001874
Dan Gohmanface41a2009-08-16 21:24:25 +00001875 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001876 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001877 X86::VR128RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00001878 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1879 SaveXMMOps.push_back(Val);
1880 }
1881 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1882 MVT::Other,
1883 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001884 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001885
1886 if (!MemOps.empty())
1887 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1888 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001889 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001890 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001891
Gordon Henriksen86737662008-01-05 16:56:59 +00001892 // Some CCs need callee pop.
Evan Chengef41ff62011-06-23 17:54:54 +00001893 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg, GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001894 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001895 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001896 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001897 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001898 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001899 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001900 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001901
Gordon Henriksen86737662008-01-05 16:56:59 +00001902 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001903 // RegSaveFrameIndex is X86-64 only.
1904 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001905 if (CallConv == CallingConv::X86_FastCall ||
1906 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001907 // fastcc functions can't have varargs.
1908 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001909 }
Evan Cheng25caf632006-05-23 21:06:34 +00001910
Dan Gohman98ca4f22009-08-05 01:29:28 +00001911 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001912}
1913
Dan Gohman475871a2008-07-27 21:46:04 +00001914SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001915X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1916 SDValue StackPtr, SDValue Arg,
1917 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001918 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001919 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001920 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001921 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001922 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001923 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00001924 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001925
1926 return DAG.getStore(Chain, dl, Arg, PtrOff,
1927 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00001928 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001929}
1930
Bill Wendling64e87322009-01-16 19:25:27 +00001931/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001932/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001933SDValue
1934X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001935 SDValue &OutRetAddr, SDValue Chain,
1936 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001937 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001938 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001939 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001940 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001941
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001942 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00001943 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
1944 false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001945 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001946}
1947
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001948/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001949/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001950static SDValue
1951EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001952 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001953 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001954 // Store the return address to the appropriate stack slot.
1955 if (!FPDiff) return Chain;
1956 // Calculate the new stack slot for the return address.
1957 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001958 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00001959 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001960 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001961 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001962 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00001963 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00001964 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001965 return Chain;
1966}
1967
Dan Gohman98ca4f22009-08-05 01:29:28 +00001968SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001969X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001970 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001971 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001972 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001973 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001974 const SmallVectorImpl<ISD::InputArg> &Ins,
1975 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001976 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001977 MachineFunction &MF = DAG.getMachineFunction();
1978 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00001979 bool IsWin64 = Subtarget->isTargetWin64();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001980 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001981 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001982
Evan Cheng5f941932010-02-05 02:21:12 +00001983 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001984 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001985 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1986 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001987 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001988
1989 // Sibcalls are automatically detected tailcalls which do not require
1990 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001991 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001992 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001993
1994 if (isTailCall)
1995 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001996 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001997
Chris Lattner29689432010-03-11 00:22:57 +00001998 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1999 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002000
Chris Lattner638402b2007-02-28 07:00:42 +00002001 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002002 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002003 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002004 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002005
2006 // Allocate shadow area for Win64
2007 if (IsWin64) {
2008 CCInfo.AllocateStack(32, 8);
2009 }
2010
Duncan Sands45907662010-10-31 13:21:44 +00002011 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002012
Chris Lattner423c5f42007-02-28 05:31:48 +00002013 // Get a count of how many bytes are to be pushed on the stack.
2014 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002015 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002016 // This is a sibcall. The memory operands are available in caller's
2017 // own caller's stack.
2018 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00002019 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002020 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002021
Gordon Henriksen86737662008-01-05 16:56:59 +00002022 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002023 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002024 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002025 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002026 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2027 FPDiff = NumBytesCallerPushed - NumBytes;
2028
2029 // Set the delta of movement of the returnaddr stackslot.
2030 // But only set if delta is greater than previous delta.
2031 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2032 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2033 }
2034
Evan Chengf22f9b32010-02-06 03:28:46 +00002035 if (!IsSibcall)
2036 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002037
Dan Gohman475871a2008-07-27 21:46:04 +00002038 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002039 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002040 if (isTailCall && FPDiff)
2041 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2042 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002043
Dan Gohman475871a2008-07-27 21:46:04 +00002044 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2045 SmallVector<SDValue, 8> MemOpChains;
2046 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002047
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002048 // Walk the register/memloc assignments, inserting copies/loads. In the case
2049 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002050 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2051 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002052 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002053 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002054 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002055 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002056
Chris Lattner423c5f42007-02-28 05:31:48 +00002057 // Promote the value if needed.
2058 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002059 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002060 case CCValAssign::Full: break;
2061 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002062 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002063 break;
2064 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002065 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002066 break;
2067 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002068 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2069 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002070 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002071 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2072 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002073 } else
2074 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2075 break;
2076 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002077 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002078 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002079 case CCValAssign::Indirect: {
2080 // Store the argument.
2081 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002082 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002083 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002084 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002085 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002086 Arg = SpillSlot;
2087 break;
2088 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002089 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002090
Chris Lattner423c5f42007-02-28 05:31:48 +00002091 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002092 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2093 if (isVarArg && IsWin64) {
2094 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2095 // shadow reg if callee is a varargs function.
2096 unsigned ShadowReg = 0;
2097 switch (VA.getLocReg()) {
2098 case X86::XMM0: ShadowReg = X86::RCX; break;
2099 case X86::XMM1: ShadowReg = X86::RDX; break;
2100 case X86::XMM2: ShadowReg = X86::R8; break;
2101 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002102 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002103 if (ShadowReg)
2104 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002105 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002106 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002107 assert(VA.isMemLoc());
2108 if (StackPtr.getNode() == 0)
2109 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2110 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2111 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002112 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002113 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002114
Evan Cheng32fe1032006-05-25 00:59:30 +00002115 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002116 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002117 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002118
Evan Cheng347d5f72006-04-28 21:29:37 +00002119 // Build a sequence of copy-to-reg nodes chained together with token chain
2120 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002121 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002122 // Tail call byval lowering might overwrite argument registers so in case of
2123 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002124 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002125 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002126 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002127 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002128 InFlag = Chain.getValue(1);
2129 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002130
Chris Lattner88e1fd52009-07-09 04:24:46 +00002131 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002132 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2133 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002134 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002135 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2136 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002137 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002138 InFlag);
2139 InFlag = Chain.getValue(1);
2140 } else {
2141 // If we are tail calling and generating PIC/GOT style code load the
2142 // address of the callee into ECX. The value in ecx is used as target of
2143 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2144 // for tail calls on PIC/GOT architectures. Normally we would just put the
2145 // address of GOT into ebx and then call target@PLT. But for tail calls
2146 // ebx would be restored (since ebx is callee saved) before jumping to the
2147 // target@PLT.
2148
2149 // Note: The actual moving to ECX is done further down.
2150 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2151 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2152 !G->getGlobal()->hasProtectedVisibility())
2153 Callee = LowerGlobalAddress(Callee, DAG);
2154 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002155 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002156 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002157 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002158
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002159 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002160 // From AMD64 ABI document:
2161 // For calls that may call functions that use varargs or stdargs
2162 // (prototype-less calls or calls to functions containing ellipsis (...) in
2163 // the declaration) %al is used as hidden argument to specify the number
2164 // of SSE registers used. The contents of %al do not need to match exactly
2165 // the number of registers, but must be an ubound on the number of SSE
2166 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002167
Gordon Henriksen86737662008-01-05 16:56:59 +00002168 // Count the number of XMM registers allocated.
2169 static const unsigned XMMArgRegs[] = {
2170 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2171 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2172 };
2173 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00002174 assert((Subtarget->hasXMM() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002175 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002176
Dale Johannesendd64c412009-02-04 00:33:20 +00002177 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002178 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002179 InFlag = Chain.getValue(1);
2180 }
2181
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002182
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002183 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002184 if (isTailCall) {
2185 // Force all the incoming stack arguments to be loaded from the stack
2186 // before any new outgoing arguments are stored to the stack, because the
2187 // outgoing stack slots may alias the incoming argument stack slots, and
2188 // the alias isn't otherwise explicit. This is slightly more conservative
2189 // than necessary, because it means that each store effectively depends
2190 // on every argument instead of just those arguments it would clobber.
2191 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2192
Dan Gohman475871a2008-07-27 21:46:04 +00002193 SmallVector<SDValue, 8> MemOpChains2;
2194 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002195 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002196 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002197 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002198 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002199 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2200 CCValAssign &VA = ArgLocs[i];
2201 if (VA.isRegLoc())
2202 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002203 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002204 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002205 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002206 // Create frame index.
2207 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002208 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002209 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002210 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002211
Duncan Sands276dcbd2008-03-21 09:14:45 +00002212 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002213 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002214 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002215 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002216 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002217 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002218 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002219
Dan Gohman98ca4f22009-08-05 01:29:28 +00002220 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2221 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002222 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002223 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002224 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002225 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002226 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002227 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002228 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002229 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002230 }
2231 }
2232
2233 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002234 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002235 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002236
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002237 // Copy arguments to their registers.
2238 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002239 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002240 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002241 InFlag = Chain.getValue(1);
2242 }
Dan Gohman475871a2008-07-27 21:46:04 +00002243 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002244
Gordon Henriksen86737662008-01-05 16:56:59 +00002245 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002246 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002247 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002248 }
2249
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002250 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2251 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2252 // In the 64-bit large code model, we have to make all calls
2253 // through a register, since the call instruction's 32-bit
2254 // pc-relative offset may not be large enough to hold the whole
2255 // address.
2256 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002257 // If the callee is a GlobalAddress node (quite common, every direct call
2258 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2259 // it.
2260
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002261 // We should use extra load for direct calls to dllimported functions in
2262 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002263 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002264 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002265 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002266 bool ExtraLoad = false;
2267 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002268
Chris Lattner48a7d022009-07-09 05:02:21 +00002269 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2270 // external symbols most go through the PLT in PIC mode. If the symbol
2271 // has hidden or protected visibility, or if it is static or local, then
2272 // we don't need to use the PLT - we can directly call it.
2273 if (Subtarget->isTargetELF() &&
2274 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002275 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002276 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002277 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002278 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002279 (!Subtarget->getTargetTriple().isMacOSX() ||
2280 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002281 // PC-relative references to external symbols should go through $stub,
2282 // unless we're building with the leopard linker or later, which
2283 // automatically synthesizes these stubs.
2284 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002285 } else if (Subtarget->isPICStyleRIPRel() &&
2286 isa<Function>(GV) &&
2287 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2288 // If the function is marked as non-lazy, generate an indirect call
2289 // which loads from the GOT directly. This avoids runtime overhead
2290 // at the cost of eager binding (and one extra byte of encoding).
2291 OpFlags = X86II::MO_GOTPCREL;
2292 WrapperKind = X86ISD::WrapperRIP;
2293 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002294 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002295
Devang Patel0d881da2010-07-06 22:08:15 +00002296 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002297 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002298
2299 // Add a wrapper if needed.
2300 if (WrapperKind != ISD::DELETED_NODE)
2301 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2302 // Add extra indirection if needed.
2303 if (ExtraLoad)
2304 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2305 MachinePointerInfo::getGOT(),
2306 false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002307 }
Bill Wendling056292f2008-09-16 21:48:12 +00002308 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002309 unsigned char OpFlags = 0;
2310
Evan Cheng1bf891a2010-12-01 22:59:46 +00002311 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2312 // external symbols should go through the PLT.
2313 if (Subtarget->isTargetELF() &&
2314 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2315 OpFlags = X86II::MO_PLT;
2316 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002317 (!Subtarget->getTargetTriple().isMacOSX() ||
2318 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002319 // PC-relative references to external symbols should go through $stub,
2320 // unless we're building with the leopard linker or later, which
2321 // automatically synthesizes these stubs.
2322 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002323 }
Eric Christopherfd179292009-08-27 18:07:15 +00002324
Chris Lattner48a7d022009-07-09 05:02:21 +00002325 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2326 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002327 }
2328
Chris Lattnerd96d0722007-02-25 06:40:16 +00002329 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002330 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002331 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002332
Evan Chengf22f9b32010-02-06 03:28:46 +00002333 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002334 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2335 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002336 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002337 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002338
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002339 Ops.push_back(Chain);
2340 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002341
Dan Gohman98ca4f22009-08-05 01:29:28 +00002342 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002343 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002344
Gordon Henriksen86737662008-01-05 16:56:59 +00002345 // Add argument registers to the end of the list so that they are known live
2346 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002347 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2348 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2349 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002350
Evan Cheng586ccac2008-03-18 23:36:35 +00002351 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002352 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002353 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2354
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002355 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002356 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002357 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002358
Gabor Greifba36cb52008-08-28 21:40:38 +00002359 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002360 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002361
Dan Gohman98ca4f22009-08-05 01:29:28 +00002362 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002363 // We used to do:
2364 //// If this is the first return lowered for this function, add the regs
2365 //// to the liveout set for the function.
2366 // This isn't right, although it's probably harmless on x86; liveouts
2367 // should be computed from returns not tail calls. Consider a void
2368 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002369 return DAG.getNode(X86ISD::TC_RETURN, dl,
2370 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002371 }
2372
Dale Johannesenace16102009-02-03 19:33:06 +00002373 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002374 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002375
Chris Lattner2d297092006-05-23 18:50:38 +00002376 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002377 unsigned NumBytesForCalleeToPush;
Evan Chengef41ff62011-06-23 17:54:54 +00002378 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg, GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002379 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002380 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002381 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002382 // pops the hidden struct pointer, so we have to push it back.
2383 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002384 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002385 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002386 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002387
Gordon Henriksenae636f82008-01-03 16:47:34 +00002388 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002389 if (!IsSibcall) {
2390 Chain = DAG.getCALLSEQ_END(Chain,
2391 DAG.getIntPtrConstant(NumBytes, true),
2392 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2393 true),
2394 InFlag);
2395 InFlag = Chain.getValue(1);
2396 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002397
Chris Lattner3085e152007-02-25 08:59:22 +00002398 // Handle result values, copying them out of physregs into vregs that we
2399 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002400 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2401 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002402}
2403
Evan Cheng25ab6902006-09-08 06:48:29 +00002404
2405//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002406// Fast Calling Convention (tail call) implementation
2407//===----------------------------------------------------------------------===//
2408
2409// Like std call, callee cleans arguments, convention except that ECX is
2410// reserved for storing the tail called function address. Only 2 registers are
2411// free for argument passing (inreg). Tail call optimization is performed
2412// provided:
2413// * tailcallopt is enabled
2414// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002415// On X86_64 architecture with GOT-style position independent code only local
2416// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002417// To keep the stack aligned according to platform abi the function
2418// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2419// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002420// If a tail called function callee has more arguments than the caller the
2421// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002422// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002423// original REtADDR, but before the saved framepointer or the spilled registers
2424// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2425// stack layout:
2426// arg1
2427// arg2
2428// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002429// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002430// move area ]
2431// (possible EBP)
2432// ESI
2433// EDI
2434// local1 ..
2435
2436/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2437/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002438unsigned
2439X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2440 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002441 MachineFunction &MF = DAG.getMachineFunction();
2442 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002443 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002444 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002445 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002446 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002447 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002448 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2449 // Number smaller than 12 so just add the difference.
2450 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2451 } else {
2452 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002453 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002454 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002455 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002456 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002457}
2458
Evan Cheng5f941932010-02-05 02:21:12 +00002459/// MatchingStackOffset - Return true if the given stack call argument is
2460/// already available in the same position (relatively) of the caller's
2461/// incoming argument stack.
2462static
2463bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2464 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2465 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002466 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2467 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002468 if (Arg.getOpcode() == ISD::CopyFromReg) {
2469 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002470 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002471 return false;
2472 MachineInstr *Def = MRI->getVRegDef(VR);
2473 if (!Def)
2474 return false;
2475 if (!Flags.isByVal()) {
2476 if (!TII->isLoadFromStackSlot(Def, FI))
2477 return false;
2478 } else {
2479 unsigned Opcode = Def->getOpcode();
2480 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2481 Def->getOperand(1).isFI()) {
2482 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002483 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002484 } else
2485 return false;
2486 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002487 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2488 if (Flags.isByVal())
2489 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002490 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002491 // define @foo(%struct.X* %A) {
2492 // tail call @bar(%struct.X* byval %A)
2493 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002494 return false;
2495 SDValue Ptr = Ld->getBasePtr();
2496 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2497 if (!FINode)
2498 return false;
2499 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002500 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002501 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002502 FI = FINode->getIndex();
2503 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002504 } else
2505 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002506
Evan Cheng4cae1332010-03-05 08:38:04 +00002507 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002508 if (!MFI->isFixedObjectIndex(FI))
2509 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002510 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002511}
2512
Dan Gohman98ca4f22009-08-05 01:29:28 +00002513/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2514/// for tail call optimization. Targets which want to do tail call
2515/// optimization should implement this function.
2516bool
2517X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002518 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002519 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002520 bool isCalleeStructRet,
2521 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002522 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002523 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002524 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002525 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002526 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002527 CalleeCC != CallingConv::C)
2528 return false;
2529
Evan Cheng7096ae42010-01-29 06:45:59 +00002530 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002531 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002532 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002533 CallingConv::ID CallerCC = CallerF->getCallingConv();
2534 bool CCMatch = CallerCC == CalleeCC;
2535
Dan Gohman1797ed52010-02-08 20:27:50 +00002536 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002537 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002538 return true;
2539 return false;
2540 }
2541
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002542 // Look for obvious safe cases to perform tail call optimization that do not
2543 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002544
Evan Cheng2c12cb42010-03-26 16:26:03 +00002545 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2546 // emit a special epilogue.
2547 if (RegInfo->needsStackRealignment(MF))
2548 return false;
2549
Evan Chenga375d472010-03-15 18:54:48 +00002550 // Also avoid sibcall optimization if either caller or callee uses struct
2551 // return semantics.
2552 if (isCalleeStructRet || isCallerStructRet)
2553 return false;
2554
Chad Rosier2416da32011-06-24 21:15:36 +00002555 // An stdcall caller is expected to clean up its arguments; the callee
2556 // isn't going to do that.
2557 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2558 return false;
2559
Chad Rosier871f6642011-05-18 19:59:50 +00002560 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002561 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002562 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002563
2564 // Optimizing for varargs on Win64 is unlikely to be safe without
2565 // additional testing.
2566 if (Subtarget->isTargetWin64())
2567 return false;
2568
Chad Rosier871f6642011-05-18 19:59:50 +00002569 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002570 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2571 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002572
Chad Rosier871f6642011-05-18 19:59:50 +00002573 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2574 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2575 if (!ArgLocs[i].isRegLoc())
2576 return false;
2577 }
2578
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002579 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2580 // Therefore if it's not used by the call it is not safe to optimize this into
2581 // a sibcall.
2582 bool Unused = false;
2583 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2584 if (!Ins[i].Used) {
2585 Unused = true;
2586 break;
2587 }
2588 }
2589 if (Unused) {
2590 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002591 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2592 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002593 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002594 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002595 CCValAssign &VA = RVLocs[i];
2596 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2597 return false;
2598 }
2599 }
2600
Evan Cheng13617962010-04-30 01:12:32 +00002601 // If the calling conventions do not match, then we'd better make sure the
2602 // results are returned in the same way as what the caller expects.
2603 if (!CCMatch) {
2604 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002605 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2606 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002607 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2608
2609 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002610 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2611 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002612 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2613
2614 if (RVLocs1.size() != RVLocs2.size())
2615 return false;
2616 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2617 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2618 return false;
2619 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2620 return false;
2621 if (RVLocs1[i].isRegLoc()) {
2622 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2623 return false;
2624 } else {
2625 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2626 return false;
2627 }
2628 }
2629 }
2630
Evan Chenga6bff982010-01-30 01:22:00 +00002631 // If the callee takes no arguments then go on to check the results of the
2632 // call.
2633 if (!Outs.empty()) {
2634 // Check if stack adjustment is needed. For now, do not do this if any
2635 // argument is passed on the stack.
2636 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002637 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2638 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002639
2640 // Allocate shadow area for Win64
2641 if (Subtarget->isTargetWin64()) {
2642 CCInfo.AllocateStack(32, 8);
2643 }
2644
Duncan Sands45907662010-10-31 13:21:44 +00002645 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002646 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002647 MachineFunction &MF = DAG.getMachineFunction();
2648 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2649 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002650
2651 // Check if the arguments are already laid out in the right way as
2652 // the caller's fixed stack objects.
2653 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002654 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2655 const X86InstrInfo *TII =
2656 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002657 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2658 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002659 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002660 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002661 if (VA.getLocInfo() == CCValAssign::Indirect)
2662 return false;
2663 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002664 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2665 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002666 return false;
2667 }
2668 }
2669 }
Evan Cheng9c044672010-05-29 01:35:22 +00002670
2671 // If the tailcall address may be in a register, then make sure it's
2672 // possible to register allocate for it. In 32-bit, the call address can
2673 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002674 // callee-saved registers are restored. These happen to be the same
2675 // registers used to pass 'inreg' arguments so watch out for those.
2676 if (!Subtarget->is64Bit() &&
2677 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002678 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002679 unsigned NumInRegs = 0;
2680 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2681 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002682 if (!VA.isRegLoc())
2683 continue;
2684 unsigned Reg = VA.getLocReg();
2685 switch (Reg) {
2686 default: break;
2687 case X86::EAX: case X86::EDX: case X86::ECX:
2688 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002689 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002690 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002691 }
2692 }
2693 }
Evan Chenga6bff982010-01-30 01:22:00 +00002694 }
Evan Chengb1712452010-01-27 06:25:16 +00002695
Evan Cheng86809cc2010-02-03 03:28:02 +00002696 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002697}
2698
Dan Gohman3df24e62008-09-03 23:12:08 +00002699FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002700X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2701 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002702}
2703
2704
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002705//===----------------------------------------------------------------------===//
2706// Other Lowering Hooks
2707//===----------------------------------------------------------------------===//
2708
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002709static bool MayFoldLoad(SDValue Op) {
2710 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2711}
2712
2713static bool MayFoldIntoStore(SDValue Op) {
2714 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2715}
2716
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002717static bool isTargetShuffle(unsigned Opcode) {
2718 switch(Opcode) {
2719 default: return false;
2720 case X86ISD::PSHUFD:
2721 case X86ISD::PSHUFHW:
2722 case X86ISD::PSHUFLW:
2723 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002724 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002725 case X86ISD::SHUFPS:
2726 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002727 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002728 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002729 case X86ISD::MOVLPS:
2730 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002731 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002732 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002733 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002734 case X86ISD::MOVSS:
2735 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002736 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002737 case X86ISD::UNPCKLPD:
David Greenefbf05d32011-02-22 23:31:46 +00002738 case X86ISD::VUNPCKLPSY:
2739 case X86ISD::VUNPCKLPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002740 case X86ISD::PUNPCKLWD:
2741 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002742 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002743 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002744 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002745 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00002746 case X86ISD::VUNPCKHPSY:
2747 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002748 case X86ISD::PUNPCKHWD:
2749 case X86ISD::PUNPCKHBW:
2750 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002751 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00002752 case X86ISD::VPERMILPS:
2753 case X86ISD::VPERMILPSY:
2754 case X86ISD::VPERMILPD:
2755 case X86ISD::VPERMILPDY:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002756 return true;
2757 }
2758 return false;
2759}
2760
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002761static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002762 SDValue V1, SelectionDAG &DAG) {
2763 switch(Opc) {
2764 default: llvm_unreachable("Unknown x86 shuffle node");
2765 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002766 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002767 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002768 return DAG.getNode(Opc, dl, VT, V1);
2769 }
2770
2771 return SDValue();
2772}
2773
2774static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002775 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002776 switch(Opc) {
2777 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002778 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002779 case X86ISD::PSHUFHW:
2780 case X86ISD::PSHUFLW:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00002781 case X86ISD::VPERMILPS:
2782 case X86ISD::VPERMILPSY:
2783 case X86ISD::VPERMILPD:
2784 case X86ISD::VPERMILPDY:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002785 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2786 }
2787
2788 return SDValue();
2789}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002790
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002791static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2792 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2793 switch(Opc) {
2794 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002795 case X86ISD::PALIGN:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002796 case X86ISD::SHUFPD:
2797 case X86ISD::SHUFPS:
2798 return DAG.getNode(Opc, dl, VT, V1, V2,
2799 DAG.getConstant(TargetMask, MVT::i8));
2800 }
2801 return SDValue();
2802}
2803
2804static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2805 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2806 switch(Opc) {
2807 default: llvm_unreachable("Unknown x86 shuffle node");
2808 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002809 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002810 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002811 case X86ISD::MOVLPS:
2812 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002813 case X86ISD::MOVSS:
2814 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002815 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002816 case X86ISD::UNPCKLPD:
David Greenefbf05d32011-02-22 23:31:46 +00002817 case X86ISD::VUNPCKLPSY:
2818 case X86ISD::VUNPCKLPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002819 case X86ISD::PUNPCKLWD:
2820 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002821 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002822 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002823 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002824 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00002825 case X86ISD::VUNPCKHPSY:
2826 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002827 case X86ISD::PUNPCKHWD:
2828 case X86ISD::PUNPCKHBW:
2829 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002830 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002831 return DAG.getNode(Opc, dl, VT, V1, V2);
2832 }
2833 return SDValue();
2834}
2835
Dan Gohmand858e902010-04-17 15:26:15 +00002836SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002837 MachineFunction &MF = DAG.getMachineFunction();
2838 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2839 int ReturnAddrIndex = FuncInfo->getRAIndex();
2840
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002841 if (ReturnAddrIndex == 0) {
2842 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002843 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002844 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002845 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002846 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002847 }
2848
Evan Cheng25ab6902006-09-08 06:48:29 +00002849 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002850}
2851
2852
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002853bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2854 bool hasSymbolicDisplacement) {
2855 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002856 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002857 return false;
2858
2859 // If we don't have a symbolic displacement - we don't have any extra
2860 // restrictions.
2861 if (!hasSymbolicDisplacement)
2862 return true;
2863
2864 // FIXME: Some tweaks might be needed for medium code model.
2865 if (M != CodeModel::Small && M != CodeModel::Kernel)
2866 return false;
2867
2868 // For small code model we assume that latest object is 16MB before end of 31
2869 // bits boundary. We may also accept pretty large negative constants knowing
2870 // that all objects are in the positive half of address space.
2871 if (M == CodeModel::Small && Offset < 16*1024*1024)
2872 return true;
2873
2874 // For kernel code model we know that all object resist in the negative half
2875 // of 32bits address space. We may not accept negative offsets, since they may
2876 // be just off and we may accept pretty large positive ones.
2877 if (M == CodeModel::Kernel && Offset > 0)
2878 return true;
2879
2880 return false;
2881}
2882
Evan Chengef41ff62011-06-23 17:54:54 +00002883/// isCalleePop - Determines whether the callee is required to pop its
2884/// own arguments. Callee pop is necessary to support tail calls.
2885bool X86::isCalleePop(CallingConv::ID CallingConv,
2886 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
2887 if (IsVarArg)
2888 return false;
2889
2890 switch (CallingConv) {
2891 default:
2892 return false;
2893 case CallingConv::X86_StdCall:
2894 return !is64Bit;
2895 case CallingConv::X86_FastCall:
2896 return !is64Bit;
2897 case CallingConv::X86_ThisCall:
2898 return !is64Bit;
2899 case CallingConv::Fast:
2900 return TailCallOpt;
2901 case CallingConv::GHC:
2902 return TailCallOpt;
2903 }
2904}
2905
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002906/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2907/// specific condition code, returning the condition code and the LHS/RHS of the
2908/// comparison to make.
2909static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2910 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002911 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002912 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2913 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2914 // X > -1 -> X == 0, jump !sign.
2915 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002916 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002917 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2918 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002919 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00002920 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002921 // X < 1 -> X <= 0
2922 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002923 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002924 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002925 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002926
Evan Chengd9558e02006-01-06 00:43:03 +00002927 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002928 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002929 case ISD::SETEQ: return X86::COND_E;
2930 case ISD::SETGT: return X86::COND_G;
2931 case ISD::SETGE: return X86::COND_GE;
2932 case ISD::SETLT: return X86::COND_L;
2933 case ISD::SETLE: return X86::COND_LE;
2934 case ISD::SETNE: return X86::COND_NE;
2935 case ISD::SETULT: return X86::COND_B;
2936 case ISD::SETUGT: return X86::COND_A;
2937 case ISD::SETULE: return X86::COND_BE;
2938 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002939 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002940 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002941
Chris Lattner4c78e022008-12-23 23:42:27 +00002942 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002943
Chris Lattner4c78e022008-12-23 23:42:27 +00002944 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00002945 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
2946 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00002947 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2948 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002949 }
2950
Chris Lattner4c78e022008-12-23 23:42:27 +00002951 switch (SetCCOpcode) {
2952 default: break;
2953 case ISD::SETOLT:
2954 case ISD::SETOLE:
2955 case ISD::SETUGT:
2956 case ISD::SETUGE:
2957 std::swap(LHS, RHS);
2958 break;
2959 }
2960
2961 // On a floating point condition, the flags are set as follows:
2962 // ZF PF CF op
2963 // 0 | 0 | 0 | X > Y
2964 // 0 | 0 | 1 | X < Y
2965 // 1 | 0 | 0 | X == Y
2966 // 1 | 1 | 1 | unordered
2967 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002968 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002969 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002970 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002971 case ISD::SETOLT: // flipped
2972 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002973 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002974 case ISD::SETOLE: // flipped
2975 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002976 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002977 case ISD::SETUGT: // flipped
2978 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002979 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002980 case ISD::SETUGE: // flipped
2981 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002982 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002983 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002984 case ISD::SETNE: return X86::COND_NE;
2985 case ISD::SETUO: return X86::COND_P;
2986 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002987 case ISD::SETOEQ:
2988 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002989 }
Evan Chengd9558e02006-01-06 00:43:03 +00002990}
2991
Evan Cheng4a460802006-01-11 00:33:36 +00002992/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2993/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002994/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002995static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002996 switch (X86CC) {
2997 default:
2998 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002999 case X86::COND_B:
3000 case X86::COND_BE:
3001 case X86::COND_E:
3002 case X86::COND_P:
3003 case X86::COND_A:
3004 case X86::COND_AE:
3005 case X86::COND_NE:
3006 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003007 return true;
3008 }
3009}
3010
Evan Chengeb2f9692009-10-27 19:56:55 +00003011/// isFPImmLegal - Returns true if the target can instruction select the
3012/// specified FP immediate natively. If false, the legalizer will
3013/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003014bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003015 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3016 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3017 return true;
3018 }
3019 return false;
3020}
3021
Nate Begeman9008ca62009-04-27 18:41:29 +00003022/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3023/// the specified range (L, H].
3024static bool isUndefOrInRange(int Val, int Low, int Hi) {
3025 return (Val < 0) || (Val >= Low && Val < Hi);
3026}
3027
3028/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3029/// specified value.
3030static bool isUndefOrEqual(int Val, int CmpVal) {
3031 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003032 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003033 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003034}
3035
Nate Begeman9008ca62009-04-27 18:41:29 +00003036/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3037/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3038/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00003039static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003040 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003041 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003042 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003043 return (Mask[0] < 2 && Mask[1] < 2);
3044 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003045}
3046
Nate Begeman9008ca62009-04-27 18:41:29 +00003047bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003048 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003049 N->getMask(M);
3050 return ::isPSHUFDMask(M, N->getValueType(0));
3051}
Evan Cheng0188ecb2006-03-22 18:59:22 +00003052
Nate Begeman9008ca62009-04-27 18:41:29 +00003053/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3054/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00003055static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003056 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003057 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003058
Nate Begeman9008ca62009-04-27 18:41:29 +00003059 // Lower quadword copied in order or undef.
3060 for (int i = 0; i != 4; ++i)
3061 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00003062 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003063
Evan Cheng506d3df2006-03-29 23:07:14 +00003064 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003065 for (int i = 4; i != 8; ++i)
3066 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003067 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003068
Evan Cheng506d3df2006-03-29 23:07:14 +00003069 return true;
3070}
3071
Nate Begeman9008ca62009-04-27 18:41:29 +00003072bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003073 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003074 N->getMask(M);
3075 return ::isPSHUFHWMask(M, N->getValueType(0));
3076}
Evan Cheng506d3df2006-03-29 23:07:14 +00003077
Nate Begeman9008ca62009-04-27 18:41:29 +00003078/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3079/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00003080static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003081 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003082 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003083
Rafael Espindola15684b22009-04-24 12:40:33 +00003084 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00003085 for (int i = 4; i != 8; ++i)
3086 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00003087 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003088
Rafael Espindola15684b22009-04-24 12:40:33 +00003089 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003090 for (int i = 0; i != 4; ++i)
3091 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003092 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003093
Rafael Espindola15684b22009-04-24 12:40:33 +00003094 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003095}
3096
Nate Begeman9008ca62009-04-27 18:41:29 +00003097bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003098 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003099 N->getMask(M);
3100 return ::isPSHUFLWMask(M, N->getValueType(0));
3101}
3102
Nate Begemana09008b2009-10-19 02:17:23 +00003103/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3104/// is suitable for input to PALIGNR.
3105static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
3106 bool hasSSSE3) {
3107 int i, e = VT.getVectorNumElements();
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003108 if (VT.getSizeInBits() != 128 && VT.getSizeInBits() != 64)
3109 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003110
Nate Begemana09008b2009-10-19 02:17:23 +00003111 // Do not handle v2i64 / v2f64 shuffles with palignr.
3112 if (e < 4 || !hasSSSE3)
3113 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003114
Nate Begemana09008b2009-10-19 02:17:23 +00003115 for (i = 0; i != e; ++i)
3116 if (Mask[i] >= 0)
3117 break;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003118
Nate Begemana09008b2009-10-19 02:17:23 +00003119 // All undef, not a palignr.
3120 if (i == e)
3121 return false;
3122
Eli Friedman63f8dde2011-07-25 21:36:45 +00003123 // Make sure we're shifting in the right direction.
3124 if (Mask[i] <= i)
3125 return false;
Nate Begemana09008b2009-10-19 02:17:23 +00003126
3127 int s = Mask[i] - i;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003128
Nate Begemana09008b2009-10-19 02:17:23 +00003129 // Check the rest of the elements to see if they are consecutive.
3130 for (++i; i != e; ++i) {
3131 int m = Mask[i];
Eli Friedman63f8dde2011-07-25 21:36:45 +00003132 if (m >= 0 && m != s+i)
Nate Begemana09008b2009-10-19 02:17:23 +00003133 return false;
3134 }
3135 return true;
3136}
3137
Evan Cheng14aed5e2006-03-24 01:18:28 +00003138/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3139/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00003140static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003141 int NumElems = VT.getVectorNumElements();
3142 if (NumElems != 2 && NumElems != 4)
3143 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003144
Nate Begeman9008ca62009-04-27 18:41:29 +00003145 int Half = NumElems / 2;
3146 for (int i = 0; i < Half; ++i)
3147 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003148 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003149 for (int i = Half; i < NumElems; ++i)
3150 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003151 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003152
Evan Cheng14aed5e2006-03-24 01:18:28 +00003153 return true;
3154}
3155
Nate Begeman9008ca62009-04-27 18:41:29 +00003156bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
3157 SmallVector<int, 8> M;
3158 N->getMask(M);
3159 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003160}
3161
Evan Cheng213d2cf2007-05-17 18:45:50 +00003162/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00003163/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
3164/// half elements to come from vector 1 (which would equal the dest.) and
3165/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00003166static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003167 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003168
3169 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003170 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003171
Nate Begeman9008ca62009-04-27 18:41:29 +00003172 int Half = NumElems / 2;
3173 for (int i = 0; i < Half; ++i)
3174 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003175 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003176 for (int i = Half; i < NumElems; ++i)
3177 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003178 return false;
3179 return true;
3180}
3181
Nate Begeman9008ca62009-04-27 18:41:29 +00003182static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
3183 SmallVector<int, 8> M;
3184 N->getMask(M);
3185 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003186}
3187
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003188/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3189/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003190bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003191 EVT VT = N->getValueType(0);
3192 unsigned NumElems = VT.getVectorNumElements();
3193
3194 if (VT.getSizeInBits() != 128)
3195 return false;
3196
3197 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003198 return false;
3199
Evan Cheng2064a2b2006-03-28 06:50:32 +00003200 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003201 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3202 isUndefOrEqual(N->getMaskElt(1), 7) &&
3203 isUndefOrEqual(N->getMaskElt(2), 2) &&
3204 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003205}
3206
Nate Begeman0b10b912009-11-07 23:17:15 +00003207/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3208/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3209/// <2, 3, 2, 3>
3210bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003211 EVT VT = N->getValueType(0);
3212 unsigned NumElems = VT.getVectorNumElements();
3213
3214 if (VT.getSizeInBits() != 128)
3215 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003216
Nate Begeman0b10b912009-11-07 23:17:15 +00003217 if (NumElems != 4)
3218 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003219
Nate Begeman0b10b912009-11-07 23:17:15 +00003220 return isUndefOrEqual(N->getMaskElt(0), 2) &&
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003221 isUndefOrEqual(N->getMaskElt(1), 3) &&
3222 isUndefOrEqual(N->getMaskElt(2), 2) &&
3223 isUndefOrEqual(N->getMaskElt(3), 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003224}
3225
Evan Cheng5ced1d82006-04-06 23:23:56 +00003226/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3227/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003228bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
3229 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003230
Evan Cheng5ced1d82006-04-06 23:23:56 +00003231 if (NumElems != 2 && NumElems != 4)
3232 return false;
3233
Evan Chengc5cdff22006-04-07 21:53:05 +00003234 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003235 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003236 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003237
Evan Chengc5cdff22006-04-07 21:53:05 +00003238 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003239 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003240 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003241
3242 return true;
3243}
3244
Nate Begeman0b10b912009-11-07 23:17:15 +00003245/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3246/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3247bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003248 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003249
David Greenea20244d2011-03-02 17:23:43 +00003250 if ((NumElems != 2 && NumElems != 4)
3251 || N->getValueType(0).getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003252 return false;
3253
Evan Chengc5cdff22006-04-07 21:53:05 +00003254 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003255 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003256 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003257
Nate Begeman9008ca62009-04-27 18:41:29 +00003258 for (unsigned i = 0; i < NumElems/2; ++i)
3259 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003260 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003261
3262 return true;
3263}
3264
Evan Cheng0038e592006-03-28 00:39:58 +00003265/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3266/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003267static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003268 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003269 int NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003270
3271 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3272 "Unsupported vector type for unpckh");
3273
3274 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8)
Evan Cheng0038e592006-03-28 00:39:58 +00003275 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003276
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003277 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3278 // independently on 128-bit lanes.
3279 unsigned NumLanes = VT.getSizeInBits()/128;
3280 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003281
3282 unsigned Start = 0;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003283 unsigned End = NumLaneElts;
3284 for (unsigned s = 0; s < NumLanes; ++s) {
3285 for (unsigned i = Start, j = s * NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003286 i != End;
3287 i += 2, ++j) {
3288 int BitI = Mask[i];
3289 int BitI1 = Mask[i+1];
3290 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003291 return false;
David Greenea20244d2011-03-02 17:23:43 +00003292 if (V2IsSplat) {
3293 if (!isUndefOrEqual(BitI1, NumElts))
3294 return false;
3295 } else {
3296 if (!isUndefOrEqual(BitI1, j + NumElts))
3297 return false;
3298 }
Evan Cheng39623da2006-04-20 08:58:49 +00003299 }
David Greenea20244d2011-03-02 17:23:43 +00003300 // Process the next 128 bits.
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003301 Start += NumLaneElts;
3302 End += NumLaneElts;
Evan Cheng0038e592006-03-28 00:39:58 +00003303 }
David Greenea20244d2011-03-02 17:23:43 +00003304
Evan Cheng0038e592006-03-28 00:39:58 +00003305 return true;
3306}
3307
Nate Begeman9008ca62009-04-27 18:41:29 +00003308bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3309 SmallVector<int, 8> M;
3310 N->getMask(M);
3311 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003312}
3313
Evan Cheng4fcb9222006-03-28 02:43:26 +00003314/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3315/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003316static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003317 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003318 int NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003319
3320 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3321 "Unsupported vector type for unpckh");
3322
3323 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8)
Evan Cheng4fcb9222006-03-28 02:43:26 +00003324 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003325
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003326 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3327 // independently on 128-bit lanes.
3328 unsigned NumLanes = VT.getSizeInBits()/128;
3329 unsigned NumLaneElts = NumElts/NumLanes;
3330
3331 unsigned Start = 0;
3332 unsigned End = NumLaneElts;
3333 for (unsigned l = 0; l != NumLanes; ++l) {
3334 for (unsigned i = Start, j = (l*NumLaneElts)+NumLaneElts/2;
3335 i != End; i += 2, ++j) {
3336 int BitI = Mask[i];
3337 int BitI1 = Mask[i+1];
3338 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003339 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003340 if (V2IsSplat) {
3341 if (isUndefOrEqual(BitI1, NumElts))
3342 return false;
3343 } else {
3344 if (!isUndefOrEqual(BitI1, j+NumElts))
3345 return false;
3346 }
Evan Cheng39623da2006-04-20 08:58:49 +00003347 }
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003348 // Process the next 128 bits.
3349 Start += NumLaneElts;
3350 End += NumLaneElts;
Evan Cheng4fcb9222006-03-28 02:43:26 +00003351 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003352 return true;
3353}
3354
Nate Begeman9008ca62009-04-27 18:41:29 +00003355bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3356 SmallVector<int, 8> M;
3357 N->getMask(M);
3358 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003359}
3360
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003361/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3362/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3363/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00003364static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003365 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003366 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003367 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003368
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003369 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3370 // independently on 128-bit lanes.
3371 unsigned NumLanes = VT.getSizeInBits() / 128;
3372 unsigned NumLaneElts = NumElems / NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003373
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003374 for (unsigned s = 0; s < NumLanes; ++s) {
3375 for (unsigned i = s * NumLaneElts, j = s * NumLaneElts;
3376 i != NumLaneElts * (s + 1);
David Greenea20244d2011-03-02 17:23:43 +00003377 i += 2, ++j) {
3378 int BitI = Mask[i];
3379 int BitI1 = Mask[i+1];
3380
3381 if (!isUndefOrEqual(BitI, j))
3382 return false;
3383 if (!isUndefOrEqual(BitI1, j))
3384 return false;
3385 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003386 }
David Greenea20244d2011-03-02 17:23:43 +00003387
Rafael Espindola15684b22009-04-24 12:40:33 +00003388 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003389}
3390
Nate Begeman9008ca62009-04-27 18:41:29 +00003391bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3392 SmallVector<int, 8> M;
3393 N->getMask(M);
3394 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3395}
3396
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003397/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3398/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3399/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003400static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003401 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003402 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3403 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003404
Nate Begeman9008ca62009-04-27 18:41:29 +00003405 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3406 int BitI = Mask[i];
3407 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003408 if (!isUndefOrEqual(BitI, j))
3409 return false;
3410 if (!isUndefOrEqual(BitI1, j))
3411 return false;
3412 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003413 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003414}
3415
Nate Begeman9008ca62009-04-27 18:41:29 +00003416bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3417 SmallVector<int, 8> M;
3418 N->getMask(M);
3419 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3420}
3421
Evan Cheng017dcc62006-04-21 01:05:10 +00003422/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3423/// specifies a shuffle of elements that is suitable for input to MOVSS,
3424/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003425static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003426 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003427 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003428
3429 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003430
Nate Begeman9008ca62009-04-27 18:41:29 +00003431 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003432 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003433
Nate Begeman9008ca62009-04-27 18:41:29 +00003434 for (int i = 1; i < NumElts; ++i)
3435 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003436 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003437
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003438 return true;
3439}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003440
Nate Begeman9008ca62009-04-27 18:41:29 +00003441bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3442 SmallVector<int, 8> M;
3443 N->getMask(M);
3444 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003445}
3446
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003447/// isVPERMILPDMask - Return true if the specified VECTOR_SHUFFLE operand
3448/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3449/// Note that VPERMIL mask matching is different depending whether theunderlying
3450/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3451/// to the same elements of the low, but to the higher half of the source.
3452/// In VPERMILPD the two lanes could be shuffled independently of each other
3453/// with the same restriction that lanes can't be crossed.
3454static bool isVPERMILPDMask(const SmallVectorImpl<int> &Mask, EVT VT,
3455 const X86Subtarget *Subtarget) {
3456 int NumElts = VT.getVectorNumElements();
3457 int NumLanes = VT.getSizeInBits()/128;
3458
3459 if (!Subtarget->hasAVX())
3460 return false;
3461
3462 // Match any permutation of 128-bit vector with 64-bit types
3463 if (NumLanes == 1 && NumElts != 2)
3464 return false;
3465
3466 // Only match 256-bit with 32 types
3467 if (VT.getSizeInBits() == 256 && NumElts != 4)
3468 return false;
3469
3470 // The mask on the high lane is independent of the low. Both can match
3471 // any element in inside its own lane, but can't cross.
3472 int LaneSize = NumElts/NumLanes;
3473 for (int l = 0; l < NumLanes; ++l)
3474 for (int i = l*LaneSize; i < LaneSize*(l+1); ++i) {
3475 int LaneStart = l*LaneSize;
3476 if (!isUndefOrInRange(Mask[i], LaneStart, LaneStart+LaneSize))
3477 return false;
3478 }
3479
3480 return true;
3481}
3482
3483/// isVPERMILPSMask - Return true if the specified VECTOR_SHUFFLE operand
3484/// specifies a shuffle of elements that is suitable for input to VPERMILPS*.
3485/// Note that VPERMIL mask matching is different depending whether theunderlying
3486/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3487/// to the same elements of the low, but to the higher half of the source.
3488/// In VPERMILPD the two lanes could be shuffled independently of each other
3489/// with the same restriction that lanes can't be crossed.
3490static bool isVPERMILPSMask(const SmallVectorImpl<int> &Mask, EVT VT,
3491 const X86Subtarget *Subtarget) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003492 unsigned NumElts = VT.getVectorNumElements();
3493 unsigned NumLanes = VT.getSizeInBits()/128;
3494
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003495 if (!Subtarget->hasAVX())
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003496 return false;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003497
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003498 // Match any permutation of 128-bit vector with 32-bit types
3499 if (NumLanes == 1 && NumElts != 4)
3500 return false;
3501
3502 // Only match 256-bit with 32 types
3503 if (VT.getSizeInBits() == 256 && NumElts != 8)
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003504 return false;
3505
3506 // The mask on the high lane should be the same as the low. Actually,
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003507 // they can differ if any of the corresponding index in a lane is undef
3508 // and the other stays in range.
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003509 int LaneSize = NumElts/NumLanes;
3510 for (int i = 0; i < LaneSize; ++i) {
3511 int HighElt = i+LaneSize;
Bruno Cardoso Lopes155a92a2011-08-10 01:54:17 +00003512 bool HighValid = isUndefOrInRange(Mask[HighElt], LaneSize, NumElts);
3513 bool LowValid = isUndefOrInRange(Mask[i], 0, LaneSize);
3514
3515 if (!HighValid || !LowValid)
3516 return false;
3517 if (Mask[i] < 0 || Mask[HighElt] < 0)
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003518 continue;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003519 if (Mask[HighElt]-Mask[i] != LaneSize)
3520 return false;
3521 }
3522
3523 return true;
3524}
3525
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003526/// getShuffleVPERMILPSImmediate - Return the appropriate immediate to shuffle
3527/// the specified VECTOR_MASK mask with VPERMILPS* instructions.
3528static unsigned getShuffleVPERMILPSImmediate(SDNode *N) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003529 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3530 EVT VT = SVOp->getValueType(0);
3531
3532 int NumElts = VT.getVectorNumElements();
3533 int NumLanes = VT.getSizeInBits()/128;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003534 int LaneSize = NumElts/NumLanes;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003535
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003536 // Although the mask is equal for both lanes do it twice to get the cases
3537 // where a mask will match because the same mask element is undef on the
3538 // first half but valid on the second. This would get pathological cases
3539 // such as: shuffle <u, 0, 1, 2, 4, 4, 5, 6>, which is completely valid.
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003540 unsigned Mask = 0;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003541 for (int l = 0; l < NumLanes; ++l) {
3542 for (int i = 0; i < LaneSize; ++i) {
3543 int MaskElt = SVOp->getMaskElt(i+(l*LaneSize));
3544 if (MaskElt < 0)
3545 continue;
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003546 if (MaskElt >= LaneSize)
3547 MaskElt -= LaneSize;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003548 Mask |= MaskElt << (i*2);
3549 }
Bruno Cardoso Lopes377baa52011-07-29 01:31:04 +00003550 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003551
3552 return Mask;
3553}
3554
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003555/// getShuffleVPERMILPDImmediate - Return the appropriate immediate to shuffle
3556/// the specified VECTOR_MASK mask with VPERMILPD* instructions.
3557static unsigned getShuffleVPERMILPDImmediate(SDNode *N) {
3558 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3559 EVT VT = SVOp->getValueType(0);
3560
3561 int NumElts = VT.getVectorNumElements();
3562 int NumLanes = VT.getSizeInBits()/128;
3563
3564 unsigned Mask = 0;
3565 int LaneSize = NumElts/NumLanes;
3566 for (int l = 0; l < NumLanes; ++l)
Bruno Cardoso Lopes377baa52011-07-29 01:31:04 +00003567 for (int i = l*LaneSize; i < LaneSize*(l+1); ++i) {
3568 int MaskElt = SVOp->getMaskElt(i);
3569 if (MaskElt < 0)
3570 continue;
3571 Mask |= (MaskElt-l*LaneSize) << i;
3572 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003573
3574 return Mask;
3575}
3576
Evan Cheng017dcc62006-04-21 01:05:10 +00003577/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3578/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003579/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003580static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003581 bool V2IsSplat = false, bool V2IsUndef = false) {
3582 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003583 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003584 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003585
Nate Begeman9008ca62009-04-27 18:41:29 +00003586 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003587 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003588
Nate Begeman9008ca62009-04-27 18:41:29 +00003589 for (int i = 1; i < NumOps; ++i)
3590 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3591 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3592 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003593 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003594
Evan Cheng39623da2006-04-20 08:58:49 +00003595 return true;
3596}
3597
Nate Begeman9008ca62009-04-27 18:41:29 +00003598static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003599 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003600 SmallVector<int, 8> M;
3601 N->getMask(M);
3602 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003603}
3604
Evan Chengd9539472006-04-14 21:59:03 +00003605/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3606/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003607/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
3608bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N,
3609 const X86Subtarget *Subtarget) {
3610 if (!Subtarget->hasSSE3() && !Subtarget->hasAVX())
Evan Chengd9539472006-04-14 21:59:03 +00003611 return false;
3612
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003613 // The second vector must be undef
3614 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3615 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003616
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003617 EVT VT = N->getValueType(0);
3618 unsigned NumElems = VT.getVectorNumElements();
3619
3620 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3621 (VT.getSizeInBits() == 256 && NumElems != 8))
3622 return false;
3623
3624 // "i+1" is the value the indexed mask element must have
3625 for (unsigned i = 0; i < NumElems; i += 2)
3626 if (!isUndefOrEqual(N->getMaskElt(i), i+1) ||
3627 !isUndefOrEqual(N->getMaskElt(i+1), i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003628 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003629
3630 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003631}
3632
3633/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3634/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003635/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
3636bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N,
3637 const X86Subtarget *Subtarget) {
3638 if (!Subtarget->hasSSE3() && !Subtarget->hasAVX())
Evan Chengd9539472006-04-14 21:59:03 +00003639 return false;
3640
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003641 // The second vector must be undef
3642 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3643 return false;
3644
3645 EVT VT = N->getValueType(0);
3646 unsigned NumElems = VT.getVectorNumElements();
3647
3648 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3649 (VT.getSizeInBits() == 256 && NumElems != 8))
3650 return false;
3651
3652 // "i" is the value the indexed mask element must have
3653 for (unsigned i = 0; i < NumElems; i += 2)
3654 if (!isUndefOrEqual(N->getMaskElt(i), i) ||
3655 !isUndefOrEqual(N->getMaskElt(i+1), i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003656 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003657
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003658 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003659}
3660
Evan Cheng0b457f02008-09-25 20:50:48 +00003661/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3662/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003663bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3664 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003665
Nate Begeman9008ca62009-04-27 18:41:29 +00003666 for (int i = 0; i < e; ++i)
3667 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003668 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003669 for (int i = 0; i < e; ++i)
3670 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003671 return false;
3672 return true;
3673}
3674
David Greenec38a03e2011-02-03 15:50:00 +00003675/// isVEXTRACTF128Index - Return true if the specified
3676/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3677/// suitable for input to VEXTRACTF128.
3678bool X86::isVEXTRACTF128Index(SDNode *N) {
3679 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3680 return false;
3681
3682 // The index should be aligned on a 128-bit boundary.
3683 uint64_t Index =
3684 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3685
3686 unsigned VL = N->getValueType(0).getVectorNumElements();
3687 unsigned VBits = N->getValueType(0).getSizeInBits();
3688 unsigned ElSize = VBits / VL;
3689 bool Result = (Index * ElSize) % 128 == 0;
3690
3691 return Result;
3692}
3693
David Greeneccacdc12011-02-04 16:08:29 +00003694/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3695/// operand specifies a subvector insert that is suitable for input to
3696/// VINSERTF128.
3697bool X86::isVINSERTF128Index(SDNode *N) {
3698 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3699 return false;
3700
3701 // The index should be aligned on a 128-bit boundary.
3702 uint64_t Index =
3703 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3704
3705 unsigned VL = N->getValueType(0).getVectorNumElements();
3706 unsigned VBits = N->getValueType(0).getSizeInBits();
3707 unsigned ElSize = VBits / VL;
3708 bool Result = (Index * ElSize) % 128 == 0;
3709
3710 return Result;
3711}
3712
Evan Cheng63d33002006-03-22 08:01:21 +00003713/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003714/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003715unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003716 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3717 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3718
Evan Chengb9df0ca2006-03-22 02:53:00 +00003719 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3720 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003721 for (int i = 0; i < NumOperands; ++i) {
3722 int Val = SVOp->getMaskElt(NumOperands-i-1);
3723 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003724 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003725 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003726 if (i != NumOperands - 1)
3727 Mask <<= Shift;
3728 }
Evan Cheng63d33002006-03-22 08:01:21 +00003729 return Mask;
3730}
3731
Evan Cheng506d3df2006-03-29 23:07:14 +00003732/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003733/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003734unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003735 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003736 unsigned Mask = 0;
3737 // 8 nodes, but we only care about the last 4.
3738 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003739 int Val = SVOp->getMaskElt(i);
3740 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003741 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003742 if (i != 4)
3743 Mask <<= 2;
3744 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003745 return Mask;
3746}
3747
3748/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003749/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003750unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003751 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003752 unsigned Mask = 0;
3753 // 8 nodes, but we only care about the first 4.
3754 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003755 int Val = SVOp->getMaskElt(i);
3756 if (Val >= 0)
3757 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003758 if (i != 0)
3759 Mask <<= 2;
3760 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003761 return Mask;
3762}
3763
Nate Begemana09008b2009-10-19 02:17:23 +00003764/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3765/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3766unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3767 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3768 EVT VVT = N->getValueType(0);
3769 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3770 int Val = 0;
3771
3772 unsigned i, e;
3773 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3774 Val = SVOp->getMaskElt(i);
3775 if (Val >= 0)
3776 break;
3777 }
Eli Friedman63f8dde2011-07-25 21:36:45 +00003778 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00003779 return (Val - i) * EltSize;
3780}
3781
David Greenec38a03e2011-02-03 15:50:00 +00003782/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
3783/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
3784/// instructions.
3785unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
3786 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3787 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
3788
3789 uint64_t Index =
3790 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3791
3792 EVT VecVT = N->getOperand(0).getValueType();
3793 EVT ElVT = VecVT.getVectorElementType();
3794
3795 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00003796 return Index / NumElemsPerChunk;
3797}
3798
David Greeneccacdc12011-02-04 16:08:29 +00003799/// getInsertVINSERTF128Immediate - Return the appropriate immediate
3800/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
3801/// instructions.
3802unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
3803 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3804 llvm_unreachable("Illegal insert subvector for VINSERTF128");
3805
3806 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00003807 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00003808
3809 EVT VecVT = N->getValueType(0);
3810 EVT ElVT = VecVT.getVectorElementType();
3811
3812 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00003813 return Index / NumElemsPerChunk;
3814}
3815
Evan Cheng37b73872009-07-30 08:33:02 +00003816/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3817/// constant +0.0.
3818bool X86::isZeroNode(SDValue Elt) {
3819 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003820 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003821 (isa<ConstantFPSDNode>(Elt) &&
3822 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3823}
3824
Nate Begeman9008ca62009-04-27 18:41:29 +00003825/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3826/// their permute mask.
3827static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3828 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003829 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003830 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003831 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003832
Nate Begeman5a5ca152009-04-29 05:20:52 +00003833 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003834 int idx = SVOp->getMaskElt(i);
3835 if (idx < 0)
3836 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003837 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003838 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003839 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003840 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003841 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003842 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3843 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003844}
3845
Evan Cheng779ccea2007-12-07 21:30:01 +00003846/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3847/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003848static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003849 unsigned NumElems = VT.getVectorNumElements();
3850 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003851 int idx = Mask[i];
3852 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003853 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003854 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003855 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003856 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003857 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003858 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003859}
3860
Evan Cheng533a0aa2006-04-19 20:35:22 +00003861/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3862/// match movhlps. The lower half elements should come from upper half of
3863/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003864/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003865static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00003866 EVT VT = Op->getValueType(0);
3867 if (VT.getSizeInBits() != 128)
3868 return false;
3869 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003870 return false;
3871 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003872 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003873 return false;
3874 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003875 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003876 return false;
3877 return true;
3878}
3879
Evan Cheng5ced1d82006-04-06 23:23:56 +00003880/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003881/// is promoted to a vector. It also returns the LoadSDNode by reference if
3882/// required.
3883static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003884 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3885 return false;
3886 N = N->getOperand(0).getNode();
3887 if (!ISD::isNON_EXTLoad(N))
3888 return false;
3889 if (LD)
3890 *LD = cast<LoadSDNode>(N);
3891 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003892}
3893
Evan Cheng533a0aa2006-04-19 20:35:22 +00003894/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3895/// match movlp{s|d}. The lower half elements should come from lower half of
3896/// V1 (and in order), and the upper half elements should come from the upper
3897/// half of V2 (and in order). And since V1 will become the source of the
3898/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003899static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3900 ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00003901 EVT VT = Op->getValueType(0);
3902 if (VT.getSizeInBits() != 128)
3903 return false;
3904
Evan Cheng466685d2006-10-09 20:57:25 +00003905 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003906 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003907 // Is V2 is a vector load, don't do this transformation. We will try to use
3908 // load folding shufps op.
3909 if (ISD::isNON_EXTLoad(V2))
3910 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003911
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00003912 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003913
Evan Cheng533a0aa2006-04-19 20:35:22 +00003914 if (NumElems != 2 && NumElems != 4)
3915 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003916 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003917 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003918 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003919 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003920 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003921 return false;
3922 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003923}
3924
Evan Cheng39623da2006-04-20 08:58:49 +00003925/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3926/// all the same.
3927static bool isSplatVector(SDNode *N) {
3928 if (N->getOpcode() != ISD::BUILD_VECTOR)
3929 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003930
Dan Gohman475871a2008-07-27 21:46:04 +00003931 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003932 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3933 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003934 return false;
3935 return true;
3936}
3937
Evan Cheng213d2cf2007-05-17 18:45:50 +00003938/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003939/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003940/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003941static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003942 SDValue V1 = N->getOperand(0);
3943 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003944 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3945 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003946 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003947 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003948 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003949 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3950 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003951 if (Opc != ISD::BUILD_VECTOR ||
3952 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003953 return false;
3954 } else if (Idx >= 0) {
3955 unsigned Opc = V1.getOpcode();
3956 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3957 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003958 if (Opc != ISD::BUILD_VECTOR ||
3959 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003960 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003961 }
3962 }
3963 return true;
3964}
3965
3966/// getZeroVector - Returns a vector of specified type with all zero elements.
3967///
Owen Andersone50ed302009-08-10 22:56:29 +00003968static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003969 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003970 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003971
Dale Johannesen0488fb62010-09-30 23:57:10 +00003972 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003973 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003974 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00003975 if (VT.getSizeInBits() == 128) { // SSE
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003976 if (HasSSE2) { // SSE2
3977 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3978 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
3979 } else { // SSE1
3980 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3981 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
3982 }
3983 } else if (VT.getSizeInBits() == 256) { // AVX
3984 // 256-bit logic and arithmetic instructions in AVX are
3985 // all floating-point, no support for integer ops. Default
3986 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00003987 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003988 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
3989 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00003990 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003991 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003992}
3993
Chris Lattner8a594482007-11-25 00:24:49 +00003994/// getOnesVector - Returns a vector of specified type with all bits set.
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00003995/// Always build ones vectors as <4 x i32>. For 256-bit types, use two
3996/// <4 x i32> inserted in a <8 x i32> appropriately. Then bitcast to their
3997/// original type, ensuring they get CSE'd.
Owen Andersone50ed302009-08-10 22:56:29 +00003998static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003999 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004000 assert((VT.is128BitVector() || VT.is256BitVector())
4001 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004002
Owen Anderson825b72b2009-08-11 20:47:22 +00004003 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004004 SDValue Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
4005 Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004006
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004007 if (VT.is256BitVector()) {
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004008 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, MVT::v8i32),
4009 Vec, DAG.getConstant(0, MVT::i32), DAG, dl);
4010 Vec = Insert128BitVector(InsV, Vec,
4011 DAG.getConstant(4 /* NumElems/2 */, MVT::i32), DAG, dl);
4012 }
4013
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004014 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004015}
4016
Evan Cheng39623da2006-04-20 08:58:49 +00004017/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4018/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00004019static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004020 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004021 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004022
Evan Cheng39623da2006-04-20 08:58:49 +00004023 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00004024 SmallVector<int, 8> MaskVec;
4025 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00004026
Nate Begeman5a5ca152009-04-29 05:20:52 +00004027 for (unsigned i = 0; i != NumElems; ++i) {
4028 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004029 MaskVec[i] = NumElems;
4030 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00004031 }
Evan Cheng39623da2006-04-20 08:58:49 +00004032 }
Evan Cheng39623da2006-04-20 08:58:49 +00004033 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00004034 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
4035 SVOp->getOperand(1), &MaskVec[0]);
4036 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00004037}
4038
Evan Cheng017dcc62006-04-21 01:05:10 +00004039/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4040/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004041static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004042 SDValue V2) {
4043 unsigned NumElems = VT.getVectorNumElements();
4044 SmallVector<int, 8> Mask;
4045 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004046 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004047 Mask.push_back(i);
4048 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004049}
4050
Nate Begeman9008ca62009-04-27 18:41:29 +00004051/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004052static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004053 SDValue V2) {
4054 unsigned NumElems = VT.getVectorNumElements();
4055 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004056 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004057 Mask.push_back(i);
4058 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004059 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004060 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004061}
4062
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004063/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004064static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004065 SDValue V2) {
4066 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004067 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004068 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004069 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004070 Mask.push_back(i + Half);
4071 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004072 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004073 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004074}
4075
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004076// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004077// a generic shuffle instruction because the target has no such instructions.
4078// Generate shuffles which repeat i16 and i8 several times until they can be
4079// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004080static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004081 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004082 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004083 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004084
Nate Begeman9008ca62009-04-27 18:41:29 +00004085 while (NumElems > 4) {
4086 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004087 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004088 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004089 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004090 EltNo -= NumElems/2;
4091 }
4092 NumElems >>= 1;
4093 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004094 return V;
4095}
Eric Christopherfd179292009-08-27 18:07:15 +00004096
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004097/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4098static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4099 EVT VT = V.getValueType();
4100 DebugLoc dl = V.getDebugLoc();
4101 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4102 && "Vector size not supported");
4103
4104 bool Is128 = VT.getSizeInBits() == 128;
4105 EVT NVT = Is128 ? MVT::v4f32 : MVT::v8f32;
4106 V = DAG.getNode(ISD::BITCAST, dl, NVT, V);
4107
4108 if (Is128) {
4109 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
4110 V = DAG.getVectorShuffle(NVT, dl, V, DAG.getUNDEF(NVT), &SplatMask[0]);
4111 } else {
4112 // The second half of indicies refer to the higher part, which is a
4113 // duplication of the lower one. This makes this shuffle a perfect match
4114 // for the VPERM instruction.
4115 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4116 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
4117 V = DAG.getVectorShuffle(NVT, dl, V, DAG.getUNDEF(NVT), &SplatMask[0]);
4118 }
4119
4120 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4121}
4122
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00004123/// PromoteVectorToScalarSplat - Since there's no native support for
4124/// scalar_to_vector for 256-bit AVX, a 128-bit scalar_to_vector +
4125/// INSERT_SUBVECTOR is generated. Recognize this idiom and do the
4126/// shuffle before the insertion, this yields less instructions in the end.
4127static SDValue PromoteVectorToScalarSplat(ShuffleVectorSDNode *SV,
4128 SelectionDAG &DAG) {
4129 EVT SrcVT = SV->getValueType(0);
4130 SDValue V1 = SV->getOperand(0);
4131 DebugLoc dl = SV->getDebugLoc();
4132 int NumElems = SrcVT.getVectorNumElements();
4133
4134 assert(SrcVT.is256BitVector() && "unknown howto handle vector type");
Bruno Cardoso Lopesa5134a02011-08-11 02:49:41 +00004135 assert(SV->isSplat() && "shuffle must be a splat");
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00004136
Bruno Cardoso Lopesa5134a02011-08-11 02:49:41 +00004137 int SplatIdx = SV->getSplatIndex();
4138 const int Mask[4] = { SplatIdx, SplatIdx, SplatIdx, SplatIdx };
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00004139
4140 EVT SVT = EVT::getVectorVT(*DAG.getContext(), SrcVT.getVectorElementType(),
4141 NumElems/2);
4142 SDValue SV1 = DAG.getVectorShuffle(SVT, dl, V1.getOperand(1),
Bruno Cardoso Lopesa5134a02011-08-11 02:49:41 +00004143 DAG.getUNDEF(SVT), Mask);
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00004144 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), SV1,
4145 DAG.getConstant(0, MVT::i32), DAG, dl);
4146
4147 return Insert128BitVector(InsV, SV1,
4148 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4149}
4150
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004151/// PromoteSplat - Promote a splat of v4i32, v8i16 or v16i8 to v4f32 and
4152/// v8i32, v16i16 or v32i8 to v8f32.
4153static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4154 EVT SrcVT = SV->getValueType(0);
4155 SDValue V1 = SV->getOperand(0);
4156 DebugLoc dl = SV->getDebugLoc();
4157
4158 int EltNo = SV->getSplatIndex();
4159 int NumElems = SrcVT.getVectorNumElements();
4160 unsigned Size = SrcVT.getSizeInBits();
4161
4162 // Extract the 128-bit part containing the splat element and update
4163 // the splat element index when it refers to the higher register.
4164 if (Size == 256) {
4165 unsigned Idx = (EltNo > NumElems/2) ? NumElems/2 : 0;
4166 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4167 if (Idx > 0)
4168 EltNo -= NumElems/2;
4169 }
4170
4171 // Make this 128-bit vector duplicate i8 and i16 elements
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004172 EVT EltVT = SrcVT.getVectorElementType();
4173 if (NumElems > 4 && (EltVT == MVT::i8 || EltVT == MVT::i16))
4174 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004175
4176 // Recreate the 256-bit vector and place the same 128-bit vector
4177 // into the low and high part. This is necessary because we want
4178 // to use VPERM to shuffle the v8f32 vector, and VPERM only shuffles
4179 // inside each separate v4f32 lane.
4180 if (Size == 256) {
4181 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), V1,
4182 DAG.getConstant(0, MVT::i32), DAG, dl);
4183 V1 = Insert128BitVector(InsV, V1,
4184 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4185 }
4186
4187 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004188}
4189
Evan Chengba05f722006-04-21 23:03:30 +00004190/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004191/// vector of zero or undef vector. This produces a shuffle where the low
4192/// element of V2 is swizzled into the zero/undef vector, landing at element
4193/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004194static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00004195 bool isZero, bool HasSSE2,
4196 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004197 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004198 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00004199 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
4200 unsigned NumElems = VT.getVectorNumElements();
4201 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004202 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004203 // If this is the insertion idx, put the low elt of V2 here.
4204 MaskVec.push_back(i == Idx ? NumElems : i);
4205 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004206}
4207
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004208/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4209/// element of the result of the vector shuffle.
Benjamin Kramer050db522011-03-26 12:38:19 +00004210static SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
4211 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004212 if (Depth == 6)
4213 return SDValue(); // Limit search depth.
4214
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004215 SDValue V = SDValue(N, 0);
4216 EVT VT = V.getValueType();
4217 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004218
4219 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4220 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
4221 Index = SV->getMaskElt(Index);
4222
4223 if (Index < 0)
4224 return DAG.getUNDEF(VT.getVectorElementType());
4225
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004226 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004227 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004228 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004229 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004230
4231 // Recurse into target specific vector shuffles to find scalars.
4232 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004233 int NumElems = VT.getVectorNumElements();
4234 SmallVector<unsigned, 16> ShuffleMask;
4235 SDValue ImmN;
4236
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004237 switch(Opcode) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004238 case X86ISD::SHUFPS:
4239 case X86ISD::SHUFPD:
4240 ImmN = N->getOperand(N->getNumOperands()-1);
4241 DecodeSHUFPSMask(NumElems,
4242 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4243 ShuffleMask);
4244 break;
4245 case X86ISD::PUNPCKHBW:
4246 case X86ISD::PUNPCKHWD:
4247 case X86ISD::PUNPCKHDQ:
4248 case X86ISD::PUNPCKHQDQ:
4249 DecodePUNPCKHMask(NumElems, ShuffleMask);
4250 break;
4251 case X86ISD::UNPCKHPS:
4252 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00004253 case X86ISD::VUNPCKHPSY:
4254 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004255 DecodeUNPCKHPMask(NumElems, ShuffleMask);
4256 break;
4257 case X86ISD::PUNPCKLBW:
4258 case X86ISD::PUNPCKLWD:
4259 case X86ISD::PUNPCKLDQ:
4260 case X86ISD::PUNPCKLQDQ:
David Greenec4db4e52011-02-28 19:06:56 +00004261 DecodePUNPCKLMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004262 break;
4263 case X86ISD::UNPCKLPS:
4264 case X86ISD::UNPCKLPD:
David Greenec4db4e52011-02-28 19:06:56 +00004265 case X86ISD::VUNPCKLPSY:
4266 case X86ISD::VUNPCKLPDY:
4267 DecodeUNPCKLPMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004268 break;
4269 case X86ISD::MOVHLPS:
4270 DecodeMOVHLPSMask(NumElems, ShuffleMask);
4271 break;
4272 case X86ISD::MOVLHPS:
4273 DecodeMOVLHPSMask(NumElems, ShuffleMask);
4274 break;
4275 case X86ISD::PSHUFD:
4276 ImmN = N->getOperand(N->getNumOperands()-1);
4277 DecodePSHUFMask(NumElems,
4278 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4279 ShuffleMask);
4280 break;
4281 case X86ISD::PSHUFHW:
4282 ImmN = N->getOperand(N->getNumOperands()-1);
4283 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4284 ShuffleMask);
4285 break;
4286 case X86ISD::PSHUFLW:
4287 ImmN = N->getOperand(N->getNumOperands()-1);
4288 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4289 ShuffleMask);
4290 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004291 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004292 case X86ISD::MOVSD: {
4293 // The index 0 always comes from the first element of the second source,
4294 // this is why MOVSS and MOVSD are used in the first place. The other
4295 // elements come from the other positions of the first source vector.
4296 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004297 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
4298 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004299 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00004300 case X86ISD::VPERMILPS:
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004301 ImmN = N->getOperand(N->getNumOperands()-1);
Bruno Cardoso Lopes2eb4c2b2011-07-29 01:31:11 +00004302 DecodeVPERMILPSMask(4, cast<ConstantSDNode>(ImmN)->getZExtValue(),
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004303 ShuffleMask);
Bruno Cardoso Lopes2eb4c2b2011-07-29 01:31:11 +00004304 break;
4305 case X86ISD::VPERMILPSY:
4306 ImmN = N->getOperand(N->getNumOperands()-1);
4307 DecodeVPERMILPSMask(8, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4308 ShuffleMask);
4309 break;
4310 case X86ISD::VPERMILPD:
4311 ImmN = N->getOperand(N->getNumOperands()-1);
4312 DecodeVPERMILPDMask(2, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4313 ShuffleMask);
4314 break;
4315 case X86ISD::VPERMILPDY:
4316 ImmN = N->getOperand(N->getNumOperands()-1);
4317 DecodeVPERMILPDMask(4, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4318 ShuffleMask);
4319 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004320 default:
4321 assert("not implemented for target shuffle node");
4322 return SDValue();
4323 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004324
4325 Index = ShuffleMask[Index];
4326 if (Index < 0)
4327 return DAG.getUNDEF(VT.getVectorElementType());
4328
4329 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
4330 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
4331 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004332 }
4333
4334 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004335 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004336 V = V.getOperand(0);
4337 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004338 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004339
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004340 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004341 return SDValue();
4342 }
4343
4344 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4345 return (Index == 0) ? V.getOperand(0)
4346 : DAG.getUNDEF(VT.getVectorElementType());
4347
4348 if (V.getOpcode() == ISD::BUILD_VECTOR)
4349 return V.getOperand(Index);
4350
4351 return SDValue();
4352}
4353
4354/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4355/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004356/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004357static
4358unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
4359 bool ZerosFromLeft, SelectionDAG &DAG) {
4360 int i = 0;
4361
4362 while (i < NumElems) {
4363 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004364 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004365 if (!(Elt.getNode() &&
4366 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4367 break;
4368 ++i;
4369 }
4370
4371 return i;
4372}
4373
4374/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
4375/// MaskE correspond consecutively to elements from one of the vector operands,
4376/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4377static
4378bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
4379 int OpIdx, int NumElems, unsigned &OpNum) {
4380 bool SeenV1 = false;
4381 bool SeenV2 = false;
4382
4383 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
4384 int Idx = SVOp->getMaskElt(i);
4385 // Ignore undef indicies
4386 if (Idx < 0)
4387 continue;
4388
4389 if (Idx < NumElems)
4390 SeenV1 = true;
4391 else
4392 SeenV2 = true;
4393
4394 // Only accept consecutive elements from the same vector
4395 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4396 return false;
4397 }
4398
4399 OpNum = SeenV1 ? 0 : 1;
4400 return true;
4401}
4402
4403/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4404/// logical left shift of a vector.
4405static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4406 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4407 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4408 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4409 false /* check zeros from right */, DAG);
4410 unsigned OpSrc;
4411
4412 if (!NumZeros)
4413 return false;
4414
4415 // Considering the elements in the mask that are not consecutive zeros,
4416 // check if they consecutively come from only one of the source vectors.
4417 //
4418 // V1 = {X, A, B, C} 0
4419 // \ \ \ /
4420 // vector_shuffle V1, V2 <1, 2, 3, X>
4421 //
4422 if (!isShuffleMaskConsecutive(SVOp,
4423 0, // Mask Start Index
4424 NumElems-NumZeros-1, // Mask End Index
4425 NumZeros, // Where to start looking in the src vector
4426 NumElems, // Number of elements in vector
4427 OpSrc)) // Which source operand ?
4428 return false;
4429
4430 isLeft = false;
4431 ShAmt = NumZeros;
4432 ShVal = SVOp->getOperand(OpSrc);
4433 return true;
4434}
4435
4436/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4437/// logical left shift of a vector.
4438static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4439 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4440 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4441 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4442 true /* check zeros from left */, DAG);
4443 unsigned OpSrc;
4444
4445 if (!NumZeros)
4446 return false;
4447
4448 // Considering the elements in the mask that are not consecutive zeros,
4449 // check if they consecutively come from only one of the source vectors.
4450 //
4451 // 0 { A, B, X, X } = V2
4452 // / \ / /
4453 // vector_shuffle V1, V2 <X, X, 4, 5>
4454 //
4455 if (!isShuffleMaskConsecutive(SVOp,
4456 NumZeros, // Mask Start Index
4457 NumElems-1, // Mask End Index
4458 0, // Where to start looking in the src vector
4459 NumElems, // Number of elements in vector
4460 OpSrc)) // Which source operand ?
4461 return false;
4462
4463 isLeft = true;
4464 ShAmt = NumZeros;
4465 ShVal = SVOp->getOperand(OpSrc);
4466 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004467}
4468
4469/// isVectorShift - Returns true if the shuffle can be implemented as a
4470/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004471static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004472 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004473 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4474 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4475 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004476
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004477 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004478}
4479
Evan Chengc78d3b42006-04-24 18:01:45 +00004480/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4481///
Dan Gohman475871a2008-07-27 21:46:04 +00004482static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004483 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004484 SelectionDAG &DAG,
4485 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004486 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004487 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004488
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004489 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004490 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004491 bool First = true;
4492 for (unsigned i = 0; i < 16; ++i) {
4493 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4494 if (ThisIsNonZero && First) {
4495 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004496 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004497 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004498 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004499 First = false;
4500 }
4501
4502 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004503 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004504 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4505 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004506 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004507 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004508 }
4509 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004510 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4511 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4512 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004513 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004514 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004515 } else
4516 ThisElt = LastElt;
4517
Gabor Greifba36cb52008-08-28 21:40:38 +00004518 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004519 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004520 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004521 }
4522 }
4523
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004524 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004525}
4526
Bill Wendlinga348c562007-03-22 18:42:45 +00004527/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004528///
Dan Gohman475871a2008-07-27 21:46:04 +00004529static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004530 unsigned NumNonZero, unsigned NumZero,
4531 SelectionDAG &DAG,
4532 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004533 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004534 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004535
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004536 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004537 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004538 bool First = true;
4539 for (unsigned i = 0; i < 8; ++i) {
4540 bool isNonZero = (NonZeros & (1 << i)) != 0;
4541 if (isNonZero) {
4542 if (First) {
4543 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004544 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004545 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004546 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004547 First = false;
4548 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004549 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004550 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004551 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004552 }
4553 }
4554
4555 return V;
4556}
4557
Evan Chengf26ffe92008-05-29 08:22:04 +00004558/// getVShift - Return a vector logical shift node.
4559///
Owen Andersone50ed302009-08-10 22:56:29 +00004560static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004561 unsigned NumBits, SelectionDAG &DAG,
4562 const TargetLowering &TLI, DebugLoc dl) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00004563 EVT ShVT = MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00004564 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004565 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4566 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004567 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004568 DAG.getConstant(NumBits,
4569 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004570}
4571
Dan Gohman475871a2008-07-27 21:46:04 +00004572SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004573X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004574 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004575
Evan Chengc3630942009-12-09 21:00:30 +00004576 // Check if the scalar load can be widened into a vector load. And if
4577 // the address is "base + cst" see if the cst can be "absorbed" into
4578 // the shuffle mask.
4579 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4580 SDValue Ptr = LD->getBasePtr();
4581 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4582 return SDValue();
4583 EVT PVT = LD->getValueType(0);
4584 if (PVT != MVT::i32 && PVT != MVT::f32)
4585 return SDValue();
4586
4587 int FI = -1;
4588 int64_t Offset = 0;
4589 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4590 FI = FINode->getIndex();
4591 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004592 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004593 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4594 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4595 Offset = Ptr.getConstantOperandVal(1);
4596 Ptr = Ptr.getOperand(0);
4597 } else {
4598 return SDValue();
4599 }
4600
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004601 // FIXME: 256-bit vector instructions don't require a strict alignment,
4602 // improve this code to support it better.
4603 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004604 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004605 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004606 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004607 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004608 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004609 // Can't change the alignment. FIXME: It's possible to compute
4610 // the exact stack offset and reference FI + adjust offset instead.
4611 // If someone *really* cares about this. That's the way to implement it.
4612 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004613 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004614 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004615 }
4616 }
4617
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004618 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004619 // Ptr + (Offset & ~15).
4620 if (Offset < 0)
4621 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004622 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004623 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004624 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004625 if (StartOffset)
4626 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4627 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4628
4629 int EltNo = (Offset - StartOffset) >> 2;
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004630 int NumElems = VT.getVectorNumElements();
4631
4632 EVT CanonVT = VT.getSizeInBits() == 128 ? MVT::v4i32 : MVT::v8i32;
4633 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4634 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004635 LD->getPointerInfo().getWithOffset(StartOffset),
David Greene67c9d422010-02-15 16:53:33 +00004636 false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004637
4638 // Canonicalize it to a v4i32 or v8i32 shuffle.
4639 SmallVector<int, 8> Mask;
4640 for (int i = 0; i < NumElems; ++i)
4641 Mask.push_back(EltNo);
4642
4643 V1 = DAG.getNode(ISD::BITCAST, dl, CanonVT, V1);
4644 return DAG.getNode(ISD::BITCAST, dl, NVT,
4645 DAG.getVectorShuffle(CanonVT, dl, V1,
4646 DAG.getUNDEF(CanonVT),&Mask[0]));
Evan Chengc3630942009-12-09 21:00:30 +00004647 }
4648
4649 return SDValue();
4650}
4651
Michael J. Spencerec38de22010-10-10 22:04:20 +00004652/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4653/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004654/// load which has the same value as a build_vector whose operands are 'elts'.
4655///
4656/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004657///
Nate Begeman1449f292010-03-24 22:19:06 +00004658/// FIXME: we'd also like to handle the case where the last elements are zero
4659/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4660/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004661static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004662 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004663 EVT EltVT = VT.getVectorElementType();
4664 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004665
Nate Begemanfdea31a2010-03-24 20:49:50 +00004666 LoadSDNode *LDBase = NULL;
4667 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004668
Nate Begeman1449f292010-03-24 22:19:06 +00004669 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004670 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004671 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004672 for (unsigned i = 0; i < NumElems; ++i) {
4673 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004674
Nate Begemanfdea31a2010-03-24 20:49:50 +00004675 if (!Elt.getNode() ||
4676 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4677 return SDValue();
4678 if (!LDBase) {
4679 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4680 return SDValue();
4681 LDBase = cast<LoadSDNode>(Elt.getNode());
4682 LastLoadedElt = i;
4683 continue;
4684 }
4685 if (Elt.getOpcode() == ISD::UNDEF)
4686 continue;
4687
4688 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4689 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4690 return SDValue();
4691 LastLoadedElt = i;
4692 }
Nate Begeman1449f292010-03-24 22:19:06 +00004693
4694 // If we have found an entire vector of loads and undefs, then return a large
4695 // load of the entire vector width starting at the base pointer. If we found
4696 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004697 if (LastLoadedElt == NumElems - 1) {
4698 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004699 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004700 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004701 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004702 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004703 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004704 LDBase->isVolatile(), LDBase->isNonTemporal(),
4705 LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00004706 } else if (NumElems == 4 && LastLoadedElt == 1 &&
4707 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004708 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4709 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Chris Lattner88641552010-09-22 00:34:38 +00004710 SDValue ResNode = DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys,
4711 Ops, 2, MVT::i32,
4712 LDBase->getMemOperand());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004713 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004714 }
4715 return SDValue();
4716}
4717
Evan Chengc3630942009-12-09 21:00:30 +00004718SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004719X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004720 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00004721
David Greenef125a292011-02-08 19:04:41 +00004722 EVT VT = Op.getValueType();
4723 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00004724 unsigned NumElems = Op.getNumOperands();
4725
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00004726 // Vectors containing all zeros can be matched by pxor and xorps later
4727 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
4728 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
4729 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004730 if (Op.getValueType() == MVT::v4i32 ||
4731 Op.getValueType() == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00004732 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004733
Dale Johannesenace16102009-02-03 19:33:06 +00004734 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00004735 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004736
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00004737 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
4738 // vectors or broken into v4i32 operations on 256-bit vectors.
4739 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
4740 if (Op.getValueType() == MVT::v4i32)
4741 return Op;
4742
4743 return getOnesVector(Op.getValueType(), DAG, dl);
4744 }
4745
Owen Andersone50ed302009-08-10 22:56:29 +00004746 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004747
Evan Cheng0db9fe62006-04-25 20:13:52 +00004748 unsigned NumZero = 0;
4749 unsigned NumNonZero = 0;
4750 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004751 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00004752 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004753 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004754 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00004755 if (Elt.getOpcode() == ISD::UNDEF)
4756 continue;
4757 Values.insert(Elt);
4758 if (Elt.getOpcode() != ISD::Constant &&
4759 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004760 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00004761 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00004762 NumZero++;
4763 else {
4764 NonZeros |= (1 << i);
4765 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004766 }
4767 }
4768
Chris Lattner97a2a562010-08-26 05:24:29 +00004769 // All undef vector. Return an UNDEF. All zero vectors were handled above.
4770 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00004771 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004772
Chris Lattner67f453a2008-03-09 05:42:06 +00004773 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00004774 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004775 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00004776 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00004777
Chris Lattner62098042008-03-09 01:05:04 +00004778 // If this is an insertion of an i64 value on x86-32, and if the top bits of
4779 // the value are obviously zero, truncate the value to i32 and do the
4780 // insertion that way. Only do this if the value is non-constant or if the
4781 // value is a constant being inserted into element 0. It is cheaper to do
4782 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00004783 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00004784 (!IsAllConstants || Idx == 0)) {
4785 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00004786 // Handle SSE only.
4787 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
4788 EVT VecVT = MVT::v4i32;
4789 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00004790
Chris Lattner62098042008-03-09 01:05:04 +00004791 // Truncate the value (which may itself be a constant) to i32, and
4792 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00004793 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00004794 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00004795 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4796 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004797
Chris Lattner62098042008-03-09 01:05:04 +00004798 // Now we have our 32-bit value zero extended in the low element of
4799 // a vector. If Idx != 0, swizzle it into place.
4800 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004801 SmallVector<int, 4> Mask;
4802 Mask.push_back(Idx);
4803 for (unsigned i = 1; i != VecElts; ++i)
4804 Mask.push_back(i);
4805 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00004806 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00004807 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004808 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004809 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00004810 }
4811 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004812
Chris Lattner19f79692008-03-08 22:59:52 +00004813 // If we have a constant or non-constant insertion into the low element of
4814 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
4815 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00004816 // depending on what the source datatype is.
4817 if (Idx == 0) {
4818 if (NumZero == 0) {
4819 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00004820 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
4821 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00004822 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
4823 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
4824 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
4825 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00004826 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
4827 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004828 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
4829 EVT MiddleVT = MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00004830 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
4831 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4832 Subtarget->hasSSE2(), DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004833 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00004834 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004835 }
Evan Chengf26ffe92008-05-29 08:22:04 +00004836
4837 // Is it a vector logical left shift?
4838 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00004839 X86::isZeroNode(Op.getOperand(0)) &&
4840 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004841 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00004842 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004843 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004844 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00004845 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004846 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004847
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004848 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00004849 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004850
Chris Lattner19f79692008-03-08 22:59:52 +00004851 // Otherwise, if this is a vector with i32 or f32 elements, and the element
4852 // is a non-constant being inserted into an element other than the low one,
4853 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
4854 // movd/movss) to move this into the low element, then shuffle it into
4855 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004856 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00004857 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00004858
Evan Cheng0db9fe62006-04-25 20:13:52 +00004859 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00004860 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
4861 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00004862 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004863 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00004864 MaskVec.push_back(i == Idx ? 0 : 1);
4865 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004866 }
4867 }
4868
Chris Lattner67f453a2008-03-09 05:42:06 +00004869 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00004870 if (Values.size() == 1) {
4871 if (EVTBits == 32) {
4872 // Instead of a shuffle like this:
4873 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
4874 // Check if it's possible to issue this instead.
4875 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
4876 unsigned Idx = CountTrailingZeros_32(NonZeros);
4877 SDValue Item = Op.getOperand(Idx);
4878 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
4879 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
4880 }
Dan Gohman475871a2008-07-27 21:46:04 +00004881 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004882 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004883
Dan Gohmana3941172007-07-24 22:55:08 +00004884 // A vector full of immediates; various special cases are already
4885 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004886 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00004887 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00004888
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00004889 // For AVX-length vectors, build the individual 128-bit pieces and use
4890 // shuffles to put them in place.
4891 if (VT.getSizeInBits() == 256 && !ISD::isBuildVectorAllZeros(Op.getNode())) {
4892 SmallVector<SDValue, 32> V;
4893 for (unsigned i = 0; i < NumElems; ++i)
4894 V.push_back(Op.getOperand(i));
4895
4896 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
4897
4898 // Build both the lower and upper subvector.
4899 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
4900 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
4901 NumElems/2);
4902
4903 // Recreate the wider vector with the lower and upper part.
Bruno Cardoso Lopes15d03fb2011-07-28 01:26:53 +00004904 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Lower,
4905 DAG.getConstant(0, MVT::i32), DAG, dl);
4906 return Insert128BitVector(Vec, Upper, DAG.getConstant(NumElems/2, MVT::i32),
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00004907 DAG, dl);
4908 }
4909
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00004910 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004911 if (EVTBits == 64) {
4912 if (NumNonZero == 1) {
4913 // One half is zero or undef.
4914 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00004915 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00004916 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00004917 return getShuffleVectorZeroOrUndef(V2, Idx, true,
4918 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00004919 }
Dan Gohman475871a2008-07-27 21:46:04 +00004920 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00004921 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004922
4923 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00004924 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004925 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00004926 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004927 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004928 }
4929
Bill Wendling826f36f2007-03-28 00:57:11 +00004930 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004931 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00004932 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004933 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004934 }
4935
4936 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004937 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00004938 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004939 if (NumElems == 4 && NumZero > 0) {
4940 for (unsigned i = 0; i < 4; ++i) {
4941 bool isZero = !(NonZeros & (1 << i));
4942 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00004943 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004944 else
Dale Johannesenace16102009-02-03 19:33:06 +00004945 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004946 }
4947
4948 for (unsigned i = 0; i < 2; ++i) {
4949 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
4950 default: break;
4951 case 0:
4952 V[i] = V[i*2]; // Must be a zero vector.
4953 break;
4954 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00004955 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004956 break;
4957 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00004958 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004959 break;
4960 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00004961 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004962 break;
4963 }
4964 }
4965
Nate Begeman9008ca62009-04-27 18:41:29 +00004966 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004967 bool Reverse = (NonZeros & 0x3) == 2;
4968 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004969 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004970 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
4971 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004972 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
4973 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004974 }
4975
Nate Begemanfdea31a2010-03-24 20:49:50 +00004976 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
4977 // Check for a build vector of consecutive loads.
4978 for (unsigned i = 0; i < NumElems; ++i)
4979 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00004980
Nate Begemanfdea31a2010-03-24 20:49:50 +00004981 // Check for elements which are consecutive loads.
4982 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
4983 if (LD.getNode())
4984 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004985
4986 // For SSE 4.1, use insertps to put the high elements into the low element.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004987 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00004988 SDValue Result;
4989 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
4990 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
4991 else
4992 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00004993
Chris Lattner24faf612010-08-28 17:59:08 +00004994 for (unsigned i = 1; i < NumElems; ++i) {
4995 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
4996 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00004997 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00004998 }
4999 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005000 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005001
Chris Lattner6e80e442010-08-28 17:15:43 +00005002 // Otherwise, expand into a number of unpckl*, start by extending each of
5003 // our (non-undef) elements to the full vector width with the element in the
5004 // bottom slot of the vector (which generates no code for SSE).
5005 for (unsigned i = 0; i < NumElems; ++i) {
5006 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5007 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5008 else
5009 V[i] = DAG.getUNDEF(VT);
5010 }
5011
5012 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005013 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5014 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5015 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005016 unsigned EltStride = NumElems >> 1;
5017 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005018 for (unsigned i = 0; i < EltStride; ++i) {
5019 // If V[i+EltStride] is undef and this is the first round of mixing,
5020 // then it is safe to just drop this shuffle: V[i] is already in the
5021 // right place, the one element (since it's the first round) being
5022 // inserted as undef can be dropped. This isn't safe for successive
5023 // rounds because they will permute elements within both vectors.
5024 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5025 EltStride == NumElems/2)
5026 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005027
Chris Lattner6e80e442010-08-28 17:15:43 +00005028 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005029 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005030 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005031 }
5032 return V[0];
5033 }
Dan Gohman475871a2008-07-27 21:46:04 +00005034 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005035}
5036
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005037// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5038// them in a MMX register. This is better than doing a stack convert.
5039static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005040 DebugLoc dl = Op.getDebugLoc();
5041 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005042
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005043 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5044 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5045 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005046 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005047 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5048 InVec = Op.getOperand(1);
5049 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5050 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005051 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005052 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5053 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5054 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005055 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005056 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5057 Mask[0] = 0; Mask[1] = 2;
5058 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5059 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005060 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005061}
5062
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005063// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5064// to create 256-bit vectors from two other 128-bit ones.
5065static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5066 DebugLoc dl = Op.getDebugLoc();
5067 EVT ResVT = Op.getValueType();
5068
5069 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5070
5071 SDValue V1 = Op.getOperand(0);
5072 SDValue V2 = Op.getOperand(1);
5073 unsigned NumElems = ResVT.getVectorNumElements();
5074
5075 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, ResVT), V1,
5076 DAG.getConstant(0, MVT::i32), DAG, dl);
5077 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5078 DAG, dl);
5079}
5080
5081SDValue
5082X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005083 EVT ResVT = Op.getValueType();
5084
5085 assert(Op.getNumOperands() == 2);
5086 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5087 "Unsupported CONCAT_VECTORS for value type");
5088
5089 // We support concatenate two MMX registers and place them in a MMX register.
5090 // This is better than doing a stack convert.
5091 if (ResVT.is128BitVector())
5092 return LowerMMXCONCAT_VECTORS(Op, DAG);
5093
5094 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5095 // from two other 128-bit ones.
5096 return LowerAVXCONCAT_VECTORS(Op, DAG);
5097}
5098
Nate Begemanb9a47b82009-02-23 08:49:38 +00005099// v8i16 shuffles - Prefer shuffles in the following order:
5100// 1. [all] pshuflw, pshufhw, optional move
5101// 2. [ssse3] 1 x pshufb
5102// 3. [ssse3] 2 x pshufb + 1 x por
5103// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005104SDValue
5105X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5106 SelectionDAG &DAG) const {
5107 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005108 SDValue V1 = SVOp->getOperand(0);
5109 SDValue V2 = SVOp->getOperand(1);
5110 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005111 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005112
Nate Begemanb9a47b82009-02-23 08:49:38 +00005113 // Determine if more than 1 of the words in each of the low and high quadwords
5114 // of the result come from the same quadword of one of the two inputs. Undef
5115 // mask values count as coming from any quadword, for better codegen.
5116 SmallVector<unsigned, 4> LoQuad(4);
5117 SmallVector<unsigned, 4> HiQuad(4);
5118 BitVector InputQuads(4);
5119 for (unsigned i = 0; i < 8; ++i) {
5120 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005121 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005122 MaskVals.push_back(EltIdx);
5123 if (EltIdx < 0) {
5124 ++Quad[0];
5125 ++Quad[1];
5126 ++Quad[2];
5127 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005128 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005129 }
5130 ++Quad[EltIdx / 4];
5131 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005132 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005133
Nate Begemanb9a47b82009-02-23 08:49:38 +00005134 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005135 unsigned MaxQuad = 1;
5136 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005137 if (LoQuad[i] > MaxQuad) {
5138 BestLoQuad = i;
5139 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005140 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005141 }
5142
Nate Begemanb9a47b82009-02-23 08:49:38 +00005143 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005144 MaxQuad = 1;
5145 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005146 if (HiQuad[i] > MaxQuad) {
5147 BestHiQuad = i;
5148 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005149 }
5150 }
5151
Nate Begemanb9a47b82009-02-23 08:49:38 +00005152 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005153 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005154 // single pshufb instruction is necessary. If There are more than 2 input
5155 // quads, disable the next transformation since it does not help SSSE3.
5156 bool V1Used = InputQuads[0] || InputQuads[1];
5157 bool V2Used = InputQuads[2] || InputQuads[3];
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005158 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005159 if (InputQuads.count() == 2 && V1Used && V2Used) {
5160 BestLoQuad = InputQuads.find_first();
5161 BestHiQuad = InputQuads.find_next(BestLoQuad);
5162 }
5163 if (InputQuads.count() > 2) {
5164 BestLoQuad = -1;
5165 BestHiQuad = -1;
5166 }
5167 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005168
Nate Begemanb9a47b82009-02-23 08:49:38 +00005169 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5170 // the shuffle mask. If a quad is scored as -1, that means that it contains
5171 // words from all 4 input quadwords.
5172 SDValue NewV;
5173 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005174 SmallVector<int, 8> MaskV;
5175 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
5176 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00005177 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005178 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5179 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5180 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005181
Nate Begemanb9a47b82009-02-23 08:49:38 +00005182 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5183 // source words for the shuffle, to aid later transformations.
5184 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005185 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005186 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005187 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005188 if (idx != (int)i)
5189 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005190 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005191 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005192 AllWordsInNewV = false;
5193 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005194 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005195
Nate Begemanb9a47b82009-02-23 08:49:38 +00005196 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5197 if (AllWordsInNewV) {
5198 for (int i = 0; i != 8; ++i) {
5199 int idx = MaskVals[i];
5200 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005201 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005202 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005203 if ((idx != i) && idx < 4)
5204 pshufhw = false;
5205 if ((idx != i) && idx > 3)
5206 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005207 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005208 V1 = NewV;
5209 V2Used = false;
5210 BestLoQuad = 0;
5211 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005212 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005213
Nate Begemanb9a47b82009-02-23 08:49:38 +00005214 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5215 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005216 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005217 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5218 unsigned TargetMask = 0;
5219 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005220 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005221 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
5222 X86::getShufflePSHUFLWImmediate(NewV.getNode());
5223 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005224 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005225 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005226 }
Eric Christopherfd179292009-08-27 18:07:15 +00005227
Nate Begemanb9a47b82009-02-23 08:49:38 +00005228 // If we have SSSE3, and all words of the result are from 1 input vector,
5229 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5230 // is present, fall back to case 4.
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005231 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005232 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005233
Nate Begemanb9a47b82009-02-23 08:49:38 +00005234 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005235 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005236 // mask, and elements that come from V1 in the V2 mask, so that the two
5237 // results can be OR'd together.
5238 bool TwoInputs = V1Used && V2Used;
5239 for (unsigned i = 0; i != 8; ++i) {
5240 int EltIdx = MaskVals[i] * 2;
5241 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005242 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5243 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005244 continue;
5245 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005246 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5247 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005248 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005249 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005250 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005251 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005252 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005253 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005254 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005255
Nate Begemanb9a47b82009-02-23 08:49:38 +00005256 // Calculate the shuffle mask for the second input, shuffle it, and
5257 // OR it with the first shuffled input.
5258 pshufbMask.clear();
5259 for (unsigned i = 0; i != 8; ++i) {
5260 int EltIdx = MaskVals[i] * 2;
5261 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005262 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5263 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005264 continue;
5265 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005266 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5267 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005268 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005269 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005270 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005271 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005272 MVT::v16i8, &pshufbMask[0], 16));
5273 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005274 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005275 }
5276
5277 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5278 // and update MaskVals with new element order.
5279 BitVector InOrder(8);
5280 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005281 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005282 for (int i = 0; i != 4; ++i) {
5283 int idx = MaskVals[i];
5284 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005285 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005286 InOrder.set(i);
5287 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005288 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005289 InOrder.set(i);
5290 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005291 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005292 }
5293 }
5294 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005295 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00005296 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005297 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005298
5299 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
5300 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
5301 NewV.getOperand(0),
5302 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
5303 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005304 }
Eric Christopherfd179292009-08-27 18:07:15 +00005305
Nate Begemanb9a47b82009-02-23 08:49:38 +00005306 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5307 // and update MaskVals with the new element order.
5308 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005309 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005310 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005311 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005312 for (unsigned i = 4; i != 8; ++i) {
5313 int idx = MaskVals[i];
5314 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005315 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005316 InOrder.set(i);
5317 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005318 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005319 InOrder.set(i);
5320 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005321 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005322 }
5323 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005324 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005325 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005326
5327 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
5328 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
5329 NewV.getOperand(0),
5330 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
5331 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005332 }
Eric Christopherfd179292009-08-27 18:07:15 +00005333
Nate Begemanb9a47b82009-02-23 08:49:38 +00005334 // In case BestHi & BestLo were both -1, which means each quadword has a word
5335 // from each of the four input quadwords, calculate the InOrder bitvector now
5336 // before falling through to the insert/extract cleanup.
5337 if (BestLoQuad == -1 && BestHiQuad == -1) {
5338 NewV = V1;
5339 for (int i = 0; i != 8; ++i)
5340 if (MaskVals[i] < 0 || MaskVals[i] == i)
5341 InOrder.set(i);
5342 }
Eric Christopherfd179292009-08-27 18:07:15 +00005343
Nate Begemanb9a47b82009-02-23 08:49:38 +00005344 // The other elements are put in the right place using pextrw and pinsrw.
5345 for (unsigned i = 0; i != 8; ++i) {
5346 if (InOrder[i])
5347 continue;
5348 int EltIdx = MaskVals[i];
5349 if (EltIdx < 0)
5350 continue;
5351 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005352 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005353 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005354 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005355 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005356 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005357 DAG.getIntPtrConstant(i));
5358 }
5359 return NewV;
5360}
5361
5362// v16i8 shuffles - Prefer shuffles in the following order:
5363// 1. [ssse3] 1 x pshufb
5364// 2. [ssse3] 2 x pshufb + 1 x por
5365// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5366static
Nate Begeman9008ca62009-04-27 18:41:29 +00005367SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005368 SelectionDAG &DAG,
5369 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005370 SDValue V1 = SVOp->getOperand(0);
5371 SDValue V2 = SVOp->getOperand(1);
5372 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005373 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00005374 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00005375
Nate Begemanb9a47b82009-02-23 08:49:38 +00005376 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005377 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005378 // present, fall back to case 3.
5379 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5380 bool V1Only = true;
5381 bool V2Only = true;
5382 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005383 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005384 if (EltIdx < 0)
5385 continue;
5386 if (EltIdx < 16)
5387 V2Only = false;
5388 else
5389 V1Only = false;
5390 }
Eric Christopherfd179292009-08-27 18:07:15 +00005391
Nate Begemanb9a47b82009-02-23 08:49:38 +00005392 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
5393 if (TLI.getSubtarget()->hasSSSE3()) {
5394 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005395
Nate Begemanb9a47b82009-02-23 08:49:38 +00005396 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005397 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005398 //
5399 // Otherwise, we have elements from both input vectors, and must zero out
5400 // elements that come from V2 in the first mask, and V1 in the second mask
5401 // so that we can OR them together.
5402 bool TwoInputs = !(V1Only || V2Only);
5403 for (unsigned i = 0; i != 16; ++i) {
5404 int EltIdx = MaskVals[i];
5405 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005406 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005407 continue;
5408 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005409 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005410 }
5411 // If all the elements are from V2, assign it to V1 and return after
5412 // building the first pshufb.
5413 if (V2Only)
5414 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005415 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005416 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005417 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005418 if (!TwoInputs)
5419 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005420
Nate Begemanb9a47b82009-02-23 08:49:38 +00005421 // Calculate the shuffle mask for the second input, shuffle it, and
5422 // OR it with the first shuffled input.
5423 pshufbMask.clear();
5424 for (unsigned i = 0; i != 16; ++i) {
5425 int EltIdx = MaskVals[i];
5426 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005427 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005428 continue;
5429 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005430 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005431 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005432 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005433 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005434 MVT::v16i8, &pshufbMask[0], 16));
5435 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005436 }
Eric Christopherfd179292009-08-27 18:07:15 +00005437
Nate Begemanb9a47b82009-02-23 08:49:38 +00005438 // No SSSE3 - Calculate in place words and then fix all out of place words
5439 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5440 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005441 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5442 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005443 SDValue NewV = V2Only ? V2 : V1;
5444 for (int i = 0; i != 8; ++i) {
5445 int Elt0 = MaskVals[i*2];
5446 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005447
Nate Begemanb9a47b82009-02-23 08:49:38 +00005448 // This word of the result is all undef, skip it.
5449 if (Elt0 < 0 && Elt1 < 0)
5450 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005451
Nate Begemanb9a47b82009-02-23 08:49:38 +00005452 // This word of the result is already in the correct place, skip it.
5453 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5454 continue;
5455 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5456 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005457
Nate Begemanb9a47b82009-02-23 08:49:38 +00005458 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5459 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5460 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005461
5462 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5463 // using a single extract together, load it and store it.
5464 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005465 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005466 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005467 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005468 DAG.getIntPtrConstant(i));
5469 continue;
5470 }
5471
Nate Begemanb9a47b82009-02-23 08:49:38 +00005472 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005473 // source byte is not also odd, shift the extracted word left 8 bits
5474 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005475 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005476 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005477 DAG.getIntPtrConstant(Elt1 / 2));
5478 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005479 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005480 DAG.getConstant(8,
5481 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005482 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005483 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5484 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005485 }
5486 // If Elt0 is defined, extract it from the appropriate source. If the
5487 // source byte is not also even, shift the extracted word right 8 bits. If
5488 // Elt1 was also defined, OR the extracted values together before
5489 // inserting them in the result.
5490 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005491 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005492 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5493 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005494 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005495 DAG.getConstant(8,
5496 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005497 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005498 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5499 DAG.getConstant(0x00FF, MVT::i16));
5500 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005501 : InsElt0;
5502 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005503 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005504 DAG.getIntPtrConstant(i));
5505 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005506 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005507}
5508
Evan Cheng7a831ce2007-12-15 03:00:47 +00005509/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005510/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005511/// done when every pair / quad of shuffle mask elements point to elements in
5512/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005513/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005514static
Nate Begeman9008ca62009-04-27 18:41:29 +00005515SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005516 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005517 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005518 SDValue V1 = SVOp->getOperand(0);
5519 SDValue V2 = SVOp->getOperand(1);
5520 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005521 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005522 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005523 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005524 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005525 case MVT::v4f32: NewVT = MVT::v2f64; break;
5526 case MVT::v4i32: NewVT = MVT::v2i64; break;
5527 case MVT::v8i16: NewVT = MVT::v4i32; break;
5528 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005529 }
5530
Nate Begeman9008ca62009-04-27 18:41:29 +00005531 int Scale = NumElems / NewWidth;
5532 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005533 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005534 int StartIdx = -1;
5535 for (int j = 0; j < Scale; ++j) {
5536 int EltIdx = SVOp->getMaskElt(i+j);
5537 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005538 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005539 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005540 StartIdx = EltIdx - (EltIdx % Scale);
5541 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005542 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005543 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005544 if (StartIdx == -1)
5545 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005546 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005547 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005548 }
5549
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005550 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5551 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005552 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005553}
5554
Evan Chengd880b972008-05-09 21:53:03 +00005555/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005556///
Owen Andersone50ed302009-08-10 22:56:29 +00005557static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005558 SDValue SrcOp, SelectionDAG &DAG,
5559 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005560 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005561 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005562 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005563 LD = dyn_cast<LoadSDNode>(SrcOp);
5564 if (!LD) {
5565 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5566 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005567 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005568 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005569 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005570 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005571 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005572 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005573 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005574 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005575 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5576 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5577 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005578 SrcOp.getOperand(0)
5579 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005580 }
5581 }
5582 }
5583
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005584 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005585 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005586 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005587 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005588}
5589
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005590/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5591/// which could not be matched by any known target speficic shuffle
5592static SDValue
5593LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
5594 return SDValue();
5595}
5596
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005597/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
5598/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00005599static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005600LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005601 SDValue V1 = SVOp->getOperand(0);
5602 SDValue V2 = SVOp->getOperand(1);
5603 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005604 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00005605
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005606 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
5607
Evan Chengace3c172008-07-22 21:13:36 +00005608 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00005609 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00005610 SmallVector<int, 8> Mask1(4U, -1);
5611 SmallVector<int, 8> PermMask;
5612 SVOp->getMask(PermMask);
5613
Evan Chengace3c172008-07-22 21:13:36 +00005614 unsigned NumHi = 0;
5615 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00005616 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005617 int Idx = PermMask[i];
5618 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00005619 Locs[i] = std::make_pair(-1, -1);
5620 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005621 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
5622 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005623 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00005624 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005625 NumLo++;
5626 } else {
5627 Locs[i] = std::make_pair(1, NumHi);
5628 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00005629 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005630 NumHi++;
5631 }
5632 }
5633 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005634
Evan Chengace3c172008-07-22 21:13:36 +00005635 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005636 // If no more than two elements come from either vector. This can be
5637 // implemented with two shuffles. First shuffle gather the elements.
5638 // The second shuffle, which takes the first shuffle as both of its
5639 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00005640 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005641
Nate Begeman9008ca62009-04-27 18:41:29 +00005642 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00005643
Evan Chengace3c172008-07-22 21:13:36 +00005644 for (unsigned i = 0; i != 4; ++i) {
5645 if (Locs[i].first == -1)
5646 continue;
5647 else {
5648 unsigned Idx = (i < 2) ? 0 : 4;
5649 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005650 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005651 }
5652 }
5653
Nate Begeman9008ca62009-04-27 18:41:29 +00005654 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005655 } else if (NumLo == 3 || NumHi == 3) {
5656 // Otherwise, we must have three elements from one vector, call it X, and
5657 // one element from the other, call it Y. First, use a shufps to build an
5658 // intermediate vector with the one element from Y and the element from X
5659 // that will be in the same half in the final destination (the indexes don't
5660 // matter). Then, use a shufps to build the final vector, taking the half
5661 // containing the element from Y from the intermediate, and the other half
5662 // from X.
5663 if (NumHi == 3) {
5664 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00005665 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005666 std::swap(V1, V2);
5667 }
5668
5669 // Find the element from V2.
5670 unsigned HiIndex;
5671 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005672 int Val = PermMask[HiIndex];
5673 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005674 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005675 if (Val >= 4)
5676 break;
5677 }
5678
Nate Begeman9008ca62009-04-27 18:41:29 +00005679 Mask1[0] = PermMask[HiIndex];
5680 Mask1[1] = -1;
5681 Mask1[2] = PermMask[HiIndex^1];
5682 Mask1[3] = -1;
5683 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005684
5685 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005686 Mask1[0] = PermMask[0];
5687 Mask1[1] = PermMask[1];
5688 Mask1[2] = HiIndex & 1 ? 6 : 4;
5689 Mask1[3] = HiIndex & 1 ? 4 : 6;
5690 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005691 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005692 Mask1[0] = HiIndex & 1 ? 2 : 0;
5693 Mask1[1] = HiIndex & 1 ? 0 : 2;
5694 Mask1[2] = PermMask[2];
5695 Mask1[3] = PermMask[3];
5696 if (Mask1[2] >= 0)
5697 Mask1[2] += 4;
5698 if (Mask1[3] >= 0)
5699 Mask1[3] += 4;
5700 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005701 }
Evan Chengace3c172008-07-22 21:13:36 +00005702 }
5703
5704 // Break it into (shuffle shuffle_hi, shuffle_lo).
5705 Locs.clear();
David Greenec4db4e52011-02-28 19:06:56 +00005706 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00005707 SmallVector<int,8> LoMask(4U, -1);
5708 SmallVector<int,8> HiMask(4U, -1);
5709
5710 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00005711 unsigned MaskIdx = 0;
5712 unsigned LoIdx = 0;
5713 unsigned HiIdx = 2;
5714 for (unsigned i = 0; i != 4; ++i) {
5715 if (i == 2) {
5716 MaskPtr = &HiMask;
5717 MaskIdx = 1;
5718 LoIdx = 0;
5719 HiIdx = 2;
5720 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005721 int Idx = PermMask[i];
5722 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00005723 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005724 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005725 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005726 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005727 LoIdx++;
5728 } else {
5729 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005730 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005731 HiIdx++;
5732 }
5733 }
5734
Nate Begeman9008ca62009-04-27 18:41:29 +00005735 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
5736 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
5737 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00005738 for (unsigned i = 0; i != 4; ++i) {
5739 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005740 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00005741 } else {
5742 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005743 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00005744 }
5745 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005746 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00005747}
5748
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005749static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005750 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005751 V = V.getOperand(0);
5752 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5753 V = V.getOperand(0);
5754 if (MayFoldLoad(V))
5755 return true;
5756 return false;
5757}
5758
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005759// FIXME: the version above should always be used. Since there's
5760// a bug where several vector shuffles can't be folded because the
5761// DAG is not updated during lowering and a node claims to have two
5762// uses while it only has one, use this version, and let isel match
5763// another instruction if the load really happens to have more than
5764// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00005765// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005766static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005767 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005768 V = V.getOperand(0);
5769 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5770 V = V.getOperand(0);
5771 if (ISD::isNormalLoad(V.getNode()))
5772 return true;
5773 return false;
5774}
5775
5776/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
5777/// a vector extract, and if both can be later optimized into a single load.
5778/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
5779/// here because otherwise a target specific shuffle node is going to be
5780/// emitted for this shuffle, and the optimization not done.
5781/// FIXME: This is probably not the best approach, but fix the problem
5782/// until the right path is decided.
5783static
5784bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
5785 const TargetLowering &TLI) {
5786 EVT VT = V.getValueType();
5787 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
5788
5789 // Be sure that the vector shuffle is present in a pattern like this:
5790 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
5791 if (!V.hasOneUse())
5792 return false;
5793
5794 SDNode *N = *V.getNode()->use_begin();
5795 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
5796 return false;
5797
5798 SDValue EltNo = N->getOperand(1);
5799 if (!isa<ConstantSDNode>(EltNo))
5800 return false;
5801
5802 // If the bit convert changed the number of elements, it is unsafe
5803 // to examine the mask.
5804 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005805 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005806 EVT SrcVT = V.getOperand(0).getValueType();
5807 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
5808 return false;
5809 V = V.getOperand(0);
5810 HasShuffleIntoBitcast = true;
5811 }
5812
5813 // Select the input vector, guarding against out of range extract vector.
5814 unsigned NumElems = VT.getVectorNumElements();
5815 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
5816 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
5817 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
5818
5819 // Skip one more bit_convert if necessary
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005820 if (V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005821 V = V.getOperand(0);
5822
5823 if (ISD::isNormalLoad(V.getNode())) {
5824 // Is the original load suitable?
5825 LoadSDNode *LN0 = cast<LoadSDNode>(V);
5826
5827 // FIXME: avoid the multi-use bug that is preventing lots of
5828 // of foldings to be detected, this is still wrong of course, but
5829 // give the temporary desired behavior, and if it happens that
5830 // the load has real more uses, during isel it will not fold, and
5831 // will generate poor code.
5832 if (!LN0 || LN0->isVolatile()) // || !LN0->hasOneUse()
5833 return false;
5834
5835 if (!HasShuffleIntoBitcast)
5836 return true;
5837
5838 // If there's a bitcast before the shuffle, check if the load type and
5839 // alignment is valid.
5840 unsigned Align = LN0->getAlignment();
5841 unsigned NewAlign =
5842 TLI.getTargetData()->getABITypeAlignment(
5843 VT.getTypeForEVT(*DAG.getContext()));
5844
5845 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
5846 return false;
5847 }
5848
5849 return true;
5850}
5851
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005852static
Evan Cheng835580f2010-10-07 20:50:20 +00005853SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
5854 EVT VT = Op.getValueType();
5855
5856 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005857 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
5858 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00005859 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
5860 V1, DAG));
5861}
5862
5863static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005864SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
5865 bool HasSSE2) {
5866 SDValue V1 = Op.getOperand(0);
5867 SDValue V2 = Op.getOperand(1);
5868 EVT VT = Op.getValueType();
5869
5870 assert(VT != MVT::v2i64 && "unsupported shuffle type");
5871
5872 if (HasSSE2 && VT == MVT::v2f64)
5873 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
5874
5875 // v4f32 or v4i32
5876 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V2, DAG);
5877}
5878
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00005879static
5880SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
5881 SDValue V1 = Op.getOperand(0);
5882 SDValue V2 = Op.getOperand(1);
5883 EVT VT = Op.getValueType();
5884
5885 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
5886 "unsupported shuffle type");
5887
5888 if (V2.getOpcode() == ISD::UNDEF)
5889 V2 = V1;
5890
5891 // v4i32 or v4f32
5892 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
5893}
5894
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005895static
5896SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
5897 SDValue V1 = Op.getOperand(0);
5898 SDValue V2 = Op.getOperand(1);
5899 EVT VT = Op.getValueType();
5900 unsigned NumElems = VT.getVectorNumElements();
5901
5902 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
5903 // operand of these instructions is only memory, so check if there's a
5904 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
5905 // same masks.
5906 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005907
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00005908 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005909 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005910 CanFoldLoad = true;
5911
5912 // When V1 is a load, it can be folded later into a store in isel, example:
5913 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
5914 // turns into:
5915 // (MOVLPSmr addr:$src1, VR128:$src2)
5916 // So, recognize this potential and also use MOVLPS or MOVLPD
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005917 if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005918 CanFoldLoad = true;
5919
Eric Christopher893a8822011-02-20 05:04:42 +00005920 // Both of them can't be memory operations though.
5921 if (MayFoldVectorLoad(V1) && MayFoldVectorLoad(V2))
5922 CanFoldLoad = false;
Owen Anderson95771af2011-02-25 21:41:48 +00005923
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005924 if (CanFoldLoad) {
5925 if (HasSSE2 && NumElems == 2)
5926 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
5927
5928 if (NumElems == 4)
5929 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
5930 }
5931
5932 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5933 // movl and movlp will both match v2i64, but v2i64 is never matched by
5934 // movl earlier because we make it strict to avoid messing with the movlp load
5935 // folding logic (see the code above getMOVLP call). Match it here then,
5936 // this is horrible, but will stay like this until we move all shuffle
5937 // matching to x86 specific nodes. Note that for the 1st condition all
5938 // types are matched with movsd.
5939 if ((HasSSE2 && NumElems == 2) || !X86::isMOVLMask(SVOp))
5940 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
5941 else if (HasSSE2)
5942 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
5943
5944
5945 assert(VT != MVT::v4i32 && "unsupported shuffle type");
5946
5947 // Invert the operand order and use SHUFPS to match it.
5948 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V2, V1,
5949 X86::getShuffleSHUFImmediate(SVOp), DAG);
5950}
5951
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00005952static inline unsigned getUNPCKLOpcode(EVT VT) {
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005953 switch(VT.getSimpleVT().SimpleTy) {
5954 case MVT::v4i32: return X86ISD::PUNPCKLDQ;
5955 case MVT::v2i64: return X86ISD::PUNPCKLQDQ;
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005956 case MVT::v4f32: return X86ISD::UNPCKLPS;
5957 case MVT::v2f64: return X86ISD::UNPCKLPD;
Bruno Cardoso Lopescde4a1a2011-08-09 22:18:37 +00005958 case MVT::v8i32: // Use fp unit for int unpack.
David Greenec4db4e52011-02-28 19:06:56 +00005959 case MVT::v8f32: return X86ISD::VUNPCKLPSY;
Bruno Cardoso Lopescde4a1a2011-08-09 22:18:37 +00005960 case MVT::v4i64: // Use fp unit for int unpack.
David Greenec4db4e52011-02-28 19:06:56 +00005961 case MVT::v4f64: return X86ISD::VUNPCKLPDY;
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005962 case MVT::v16i8: return X86ISD::PUNPCKLBW;
5963 case MVT::v8i16: return X86ISD::PUNPCKLWD;
5964 default:
Eric Christopherdd6e40a2011-02-19 03:19:09 +00005965 llvm_unreachable("Unknown type for unpckl");
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005966 }
5967 return 0;
5968}
5969
5970static inline unsigned getUNPCKHOpcode(EVT VT) {
5971 switch(VT.getSimpleVT().SimpleTy) {
5972 case MVT::v4i32: return X86ISD::PUNPCKHDQ;
5973 case MVT::v2i64: return X86ISD::PUNPCKHQDQ;
5974 case MVT::v4f32: return X86ISD::UNPCKHPS;
5975 case MVT::v2f64: return X86ISD::UNPCKHPD;
Bruno Cardoso Lopescde4a1a2011-08-09 22:18:37 +00005976 case MVT::v8i32: // Use fp unit for int unpack.
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00005977 case MVT::v8f32: return X86ISD::VUNPCKHPSY;
Bruno Cardoso Lopescde4a1a2011-08-09 22:18:37 +00005978 case MVT::v4i64: // Use fp unit for int unpack.
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00005979 case MVT::v4f64: return X86ISD::VUNPCKHPDY;
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005980 case MVT::v16i8: return X86ISD::PUNPCKHBW;
5981 case MVT::v8i16: return X86ISD::PUNPCKHWD;
5982 default:
Eric Christopherdd6e40a2011-02-19 03:19:09 +00005983 llvm_unreachable("Unknown type for unpckh");
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005984 }
5985 return 0;
5986}
5987
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00005988static inline unsigned getVPERMILOpcode(EVT VT) {
5989 switch(VT.getSimpleVT().SimpleTy) {
5990 case MVT::v4i32:
5991 case MVT::v4f32: return X86ISD::VPERMILPS;
5992 case MVT::v2i64:
5993 case MVT::v2f64: return X86ISD::VPERMILPD;
5994 case MVT::v8i32:
5995 case MVT::v8f32: return X86ISD::VPERMILPSY;
5996 case MVT::v4i64:
5997 case MVT::v4f64: return X86ISD::VPERMILPDY;
5998 default:
5999 llvm_unreachable("Unknown type for vpermil");
6000 }
6001 return 0;
6002}
6003
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006004static
6005SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006006 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006007 const X86Subtarget *Subtarget) {
6008 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6009 EVT VT = Op.getValueType();
6010 DebugLoc dl = Op.getDebugLoc();
6011 SDValue V1 = Op.getOperand(0);
6012 SDValue V2 = Op.getOperand(1);
6013
6014 if (isZeroShuffle(SVOp))
6015 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
6016
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006017 // Handle splat operations
6018 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006019 unsigned NumElem = VT.getVectorNumElements();
6020 // Special case, this is the only place now where it's allowed to return
6021 // a vector_shuffle operation without using a target specific node, because
6022 // *hopefully* it will be optimized away by the dag combiner. FIXME: should
6023 // this be moved to DAGCombine instead?
6024 if (NumElem <= 4 && CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006025 return Op;
6026
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006027 // Since there's no native support for scalar_to_vector for 256-bit AVX, a
6028 // 128-bit scalar_to_vector + INSERT_SUBVECTOR is generated. Recognize this
6029 // idiom and do the shuffle before the insertion, this yields less
6030 // instructions in the end.
6031 if (VT.is256BitVector() &&
6032 V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
6033 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
6034 V1.getOperand(1).getOpcode() == ISD::SCALAR_TO_VECTOR)
6035 return PromoteVectorToScalarSplat(SVOp, DAG);
6036
6037 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00006038 if (VT.is128BitVector() && NumElem <= 4)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006039 return SDValue();
6040
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006041 // All i16 and i8 vector types can't be used directly by a generic shuffle
6042 // instruction because the target has no such instruction. Generate shuffles
6043 // which repeat i16 and i8 several times until they fit in i32, and then can
6044 // be manipulated by target suported shuffles. After the insertion of the
6045 // necessary shuffles, the result is bitcasted back to v4f32 or v8f32.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006046 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006047 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006048
6049 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6050 // do it!
6051 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6052 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6053 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006054 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006055 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
6056 // FIXME: Figure out a cleaner way to do this.
6057 // Try to make use of movq to zero out the top part.
6058 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6059 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6060 if (NewOp.getNode()) {
6061 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
6062 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
6063 DAG, Subtarget, dl);
6064 }
6065 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6066 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6067 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
6068 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
6069 DAG, Subtarget, dl);
6070 }
6071 }
6072 return SDValue();
6073}
6074
Dan Gohman475871a2008-07-27 21:46:04 +00006075SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006076X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006077 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006078 SDValue V1 = Op.getOperand(0);
6079 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006080 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006081 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006082 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006083 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006084 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
6085 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006086 bool V1IsSplat = false;
6087 bool V2IsSplat = false;
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006088 bool HasSSE2 = Subtarget->hasSSE2() || Subtarget->hasAVX();
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006089 bool HasSSE3 = Subtarget->hasSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006090 bool HasSSSE3 = Subtarget->hasSSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006091 MachineFunction &MF = DAG.getMachineFunction();
6092 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006093
Dale Johannesen0488fb62010-09-30 23:57:10 +00006094 // Shuffle operations on MMX not supported.
6095 if (isMMX)
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006096 return Op;
6097
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006098 // Vector shuffle lowering takes 3 steps:
6099 //
6100 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6101 // narrowing and commutation of operands should be handled.
6102 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6103 // shuffle nodes.
6104 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6105 // so the shuffle can be broken into other shuffles and the legalizer can
6106 // try the lowering again.
6107 //
6108 // The general ideia is that no vector_shuffle operation should be left to
6109 // be matched during isel, all of them must be converted to a target specific
6110 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006111
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006112 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6113 // narrowing and commutation of operands should be handled. The actual code
6114 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006115 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006116 if (NewOp.getNode())
6117 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006118
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006119 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6120 // unpckh_undef). Only use pshufd if speed is more important than size.
6121 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp))
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006122 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006123 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp))
Rafael Espindola23e31012011-07-22 18:56:05 +00006124 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006125
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006126 if (X86::isMOVDDUPMask(SVOp) && HasSSE3 && V2IsUndef &&
Dale Johannesen0488fb62010-09-30 23:57:10 +00006127 RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006128 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006129
Dale Johannesen0488fb62010-09-30 23:57:10 +00006130 if (X86::isMOVHLPS_v_undef_Mask(SVOp))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006131 return getMOVHighToLow(Op, dl, DAG);
6132
6133 // Use to match splats
6134 if (HasSSE2 && X86::isUNPCKHMask(SVOp) && V2IsUndef &&
6135 (VT == MVT::v2f64 || VT == MVT::v2i64))
6136 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
6137
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006138 if (X86::isPSHUFDMask(SVOp)) {
6139 // The actual implementation will match the mask in the if above and then
6140 // during isel it can match several different instructions, not only pshufd
6141 // as its name says, sad but true, emulate the behavior for now...
6142 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6143 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
6144
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006145 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
6146
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006147 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006148 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6149
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006150 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006151 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V1,
6152 TargetMask, DAG);
6153
6154 if (VT == MVT::v4f32)
6155 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V1,
6156 TargetMask, DAG);
6157 }
Eric Christopherfd179292009-08-27 18:07:15 +00006158
Evan Chengf26ffe92008-05-29 08:22:04 +00006159 // Check if this can be converted into a logical shift.
6160 bool isLeft = false;
6161 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006162 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00006163 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00006164 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006165 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006166 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006167 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006168 EVT EltVT = VT.getVectorElementType();
6169 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006170 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006171 }
Eric Christopherfd179292009-08-27 18:07:15 +00006172
Nate Begeman9008ca62009-04-27 18:41:29 +00006173 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006174 if (V1IsUndef)
6175 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00006176 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006177 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Dale Johannesen0488fb62010-09-30 23:57:10 +00006178 if (!X86::isMOVLPMask(SVOp)) {
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006179 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006180 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6181
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006182 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006183 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6184 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006185 }
Eric Christopherfd179292009-08-27 18:07:15 +00006186
Nate Begeman9008ca62009-04-27 18:41:29 +00006187 // FIXME: fold these into legal mask.
Dale Johannesen0488fb62010-09-30 23:57:10 +00006188 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp))
6189 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006190
Dale Johannesen0488fb62010-09-30 23:57:10 +00006191 if (X86::isMOVHLPSMask(SVOp))
6192 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006193
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006194 if (X86::isMOVSHDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006195 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006196
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006197 if (X86::isMOVSLDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006198 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006199
Dale Johannesen0488fb62010-09-30 23:57:10 +00006200 if (X86::isMOVLPMask(SVOp))
6201 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006202
Nate Begeman9008ca62009-04-27 18:41:29 +00006203 if (ShouldXformToMOVHLPS(SVOp) ||
6204 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
6205 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006206
Evan Chengf26ffe92008-05-29 08:22:04 +00006207 if (isShift) {
6208 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006209 EVT EltVT = VT.getVectorElementType();
6210 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006211 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006212 }
Eric Christopherfd179292009-08-27 18:07:15 +00006213
Evan Cheng9eca5e82006-10-25 21:49:50 +00006214 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006215 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6216 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006217 V1IsSplat = isSplatVector(V1.getNode());
6218 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006219
Chris Lattner8a594482007-11-25 00:24:49 +00006220 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00006221 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006222 Op = CommuteVectorShuffle(SVOp, DAG);
6223 SVOp = cast<ShuffleVectorSDNode>(Op);
6224 V1 = SVOp->getOperand(0);
6225 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006226 std::swap(V1IsSplat, V2IsSplat);
6227 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006228 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006229 }
6230
Nate Begeman9008ca62009-04-27 18:41:29 +00006231 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
6232 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006233 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006234 return V1;
6235 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6236 // the instruction selector will not match, so get a canonical MOVL with
6237 // swapped operands to undo the commute.
6238 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006239 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006240
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006241 if (X86::isUNPCKLMask(SVOp))
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006242 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006243
6244 if (X86::isUNPCKHMask(SVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006245 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006246
Evan Cheng9bbbb982006-10-25 20:48:19 +00006247 if (V2IsSplat) {
6248 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006249 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00006250 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00006251 SDValue NewMask = NormalizeMask(SVOp, DAG);
6252 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
6253 if (NSVOp != SVOp) {
6254 if (X86::isUNPCKLMask(NSVOp, true)) {
6255 return NewMask;
6256 } else if (X86::isUNPCKHMask(NSVOp, true)) {
6257 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006258 }
6259 }
6260 }
6261
Evan Cheng9eca5e82006-10-25 21:49:50 +00006262 if (Commuted) {
6263 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006264 // FIXME: this seems wrong.
6265 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
6266 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006267
6268 if (X86::isUNPCKLMask(NewSVOp))
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006269 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V2, V1, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006270
6271 if (X86::isUNPCKHMask(NewSVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006272 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V2, V1, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006273 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006274
Nate Begeman9008ca62009-04-27 18:41:29 +00006275 // Normalize the node to match x86 shuffle ops if needed
Dale Johannesen0488fb62010-09-30 23:57:10 +00006276 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
Nate Begeman9008ca62009-04-27 18:41:29 +00006277 return CommuteVectorShuffle(SVOp, DAG);
6278
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006279 // The checks below are all present in isShuffleMaskLegal, but they are
6280 // inlined here right now to enable us to directly emit target specific
6281 // nodes, and remove one by one until they don't return Op anymore.
6282 SmallVector<int, 16> M;
6283 SVOp->getMask(M);
6284
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006285 if (isPALIGNRMask(M, VT, HasSSSE3))
6286 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
6287 X86::getShufflePALIGNRImmediate(SVOp),
6288 DAG);
6289
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006290 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6291 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00006292 if (VT == MVT::v2f64)
6293 return getTargetShuffleNode(X86ISD::UNPCKLPD, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006294 if (VT == MVT::v2i64)
6295 return getTargetShuffleNode(X86ISD::PUNPCKLQDQ, dl, VT, V1, V1, DAG);
6296 }
6297
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006298 if (isPSHUFHWMask(M, VT))
6299 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
6300 X86::getShufflePSHUFHWImmediate(SVOp),
6301 DAG);
6302
6303 if (isPSHUFLWMask(M, VT))
6304 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
6305 X86::getShufflePSHUFLWImmediate(SVOp),
6306 DAG);
6307
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006308 if (isSHUFPMask(M, VT)) {
6309 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
6310 if (VT == MVT::v4f32 || VT == MVT::v4i32)
6311 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V2,
6312 TargetMask, DAG);
6313 if (VT == MVT::v2f64 || VT == MVT::v2i64)
6314 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V2,
6315 TargetMask, DAG);
6316 }
6317
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006318 if (X86::isUNPCKL_v_undef_Mask(SVOp))
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006319 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006320 if (X86::isUNPCKH_v_undef_Mask(SVOp))
Rafael Espindola23e31012011-07-22 18:56:05 +00006321 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006322
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006323 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006324 // Generate target specific nodes for 128 or 256-bit shuffles only
6325 // supported in the AVX instruction set.
6326 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006327
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006328 // Handle VPERMILPS* permutations
6329 if (isVPERMILPSMask(M, VT, Subtarget))
6330 return getTargetShuffleNode(getVPERMILOpcode(VT), dl, VT, V1,
6331 getShuffleVPERMILPSImmediate(SVOp), DAG);
6332
6333 // Handle VPERMILPD* permutations
6334 if (isVPERMILPDMask(M, VT, Subtarget))
6335 return getTargetShuffleNode(getVPERMILOpcode(VT), dl, VT, V1,
6336 getShuffleVPERMILPDImmediate(SVOp), DAG);
6337
6338 //===--------------------------------------------------------------------===//
6339 // Since no target specific shuffle was selected for this generic one,
6340 // lower it into other known shuffles. FIXME: this isn't true yet, but
6341 // this is the plan.
6342 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006343
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006344 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6345 if (VT == MVT::v8i16) {
6346 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6347 if (NewOp.getNode())
6348 return NewOp;
6349 }
6350
6351 if (VT == MVT::v16i8) {
6352 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6353 if (NewOp.getNode())
6354 return NewOp;
6355 }
6356
6357 // Handle all 128-bit wide vectors with 4 elements, and match them with
6358 // several different shuffle types.
6359 if (NumElems == 4 && VT.getSizeInBits() == 128)
6360 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6361
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006362 // Handle general 256-bit shuffles
6363 if (VT.is256BitVector())
6364 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6365
Dan Gohman475871a2008-07-27 21:46:04 +00006366 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006367}
6368
Dan Gohman475871a2008-07-27 21:46:04 +00006369SDValue
6370X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006371 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006372 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006373 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006374
6375 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6376 return SDValue();
6377
Duncan Sands83ec4b62008-06-06 12:08:01 +00006378 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006379 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006380 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006381 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006382 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006383 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006384 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006385 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6386 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6387 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006388 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6389 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006390 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006391 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006392 Op.getOperand(0)),
6393 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006394 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006395 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006396 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006397 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006398 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00006399 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006400 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6401 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006402 // result has a single use which is a store or a bitcast to i32. And in
6403 // the case of a store, it's not worth it if the index is a constant 0,
6404 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006405 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006406 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006407 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006408 if ((User->getOpcode() != ISD::STORE ||
6409 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6410 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006411 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006412 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006413 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006414 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006415 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006416 Op.getOperand(0)),
6417 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006418 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Owen Anderson825b72b2009-08-11 20:47:22 +00006419 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006420 // ExtractPS works with constant index.
6421 if (isa<ConstantSDNode>(Op.getOperand(1)))
6422 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006423 }
Dan Gohman475871a2008-07-27 21:46:04 +00006424 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006425}
6426
6427
Dan Gohman475871a2008-07-27 21:46:04 +00006428SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006429X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6430 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006431 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006432 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006433
David Greene74a579d2011-02-10 16:57:36 +00006434 SDValue Vec = Op.getOperand(0);
6435 EVT VecVT = Vec.getValueType();
6436
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006437 // If this is a 256-bit vector result, first extract the 128-bit vector and
6438 // then extract the element from the 128-bit vector.
6439 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006440 DebugLoc dl = Op.getNode()->getDebugLoc();
6441 unsigned NumElems = VecVT.getVectorNumElements();
6442 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006443 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6444
6445 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006446 bool Upper = IdxVal >= NumElems/2;
6447 Vec = Extract128BitVector(Vec,
6448 DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32), DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006449
David Greene74a579d2011-02-10 16:57:36 +00006450 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006451 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00006452 }
6453
6454 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6455
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006456 if (Subtarget->hasSSE41() || Subtarget->hasAVX()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006457 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006458 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006459 return Res;
6460 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006461
Owen Andersone50ed302009-08-10 22:56:29 +00006462 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006463 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006464 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006465 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006466 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006467 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006468 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006469 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6470 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006471 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006472 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006473 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006474 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006475 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006476 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006477 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006478 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006479 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006480 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006481 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006482 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006483 if (Idx == 0)
6484 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006485
Evan Cheng0db9fe62006-04-25 20:13:52 +00006486 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006487 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006488 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006489 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006490 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006491 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006492 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00006493 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006494 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6495 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6496 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006497 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006498 if (Idx == 0)
6499 return Op;
6500
6501 // UNPCKHPD the element to the lowest double word, then movsd.
6502 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6503 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006504 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006505 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006506 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006507 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006508 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006509 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006510 }
6511
Dan Gohman475871a2008-07-27 21:46:04 +00006512 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006513}
6514
Dan Gohman475871a2008-07-27 21:46:04 +00006515SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006516X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6517 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006518 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006519 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006520 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006521
Dan Gohman475871a2008-07-27 21:46:04 +00006522 SDValue N0 = Op.getOperand(0);
6523 SDValue N1 = Op.getOperand(1);
6524 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006525
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006526 if (VT.getSizeInBits() == 256)
6527 return SDValue();
6528
Dan Gohman8a55ce42009-09-23 21:02:20 +00006529 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006530 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006531 unsigned Opc;
6532 if (VT == MVT::v8i16)
6533 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006534 else if (VT == MVT::v16i8)
6535 Opc = X86ISD::PINSRB;
6536 else
6537 Opc = X86ISD::PINSRB;
6538
Nate Begeman14d12ca2008-02-11 04:19:36 +00006539 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6540 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006541 if (N1.getValueType() != MVT::i32)
6542 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6543 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006544 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006545 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006546 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006547 // Bits [7:6] of the constant are the source select. This will always be
6548 // zero here. The DAG Combiner may combine an extract_elt index into these
6549 // bits. For example (insert (extract, 3), 2) could be matched by putting
6550 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006551 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006552 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006553 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006554 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006555 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006556 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006557 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006558 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006559 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006560 // PINSR* works with constant index.
6561 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006562 }
Dan Gohman475871a2008-07-27 21:46:04 +00006563 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006564}
6565
Dan Gohman475871a2008-07-27 21:46:04 +00006566SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006567X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006568 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006569 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006570
David Greene6b381262011-02-09 15:32:06 +00006571 DebugLoc dl = Op.getDebugLoc();
6572 SDValue N0 = Op.getOperand(0);
6573 SDValue N1 = Op.getOperand(1);
6574 SDValue N2 = Op.getOperand(2);
6575
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006576 // If this is a 256-bit vector result, first extract the 128-bit vector,
6577 // insert the element into the extracted half and then place it back.
6578 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00006579 if (!isa<ConstantSDNode>(N2))
6580 return SDValue();
6581
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006582 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006583 unsigned NumElems = VT.getVectorNumElements();
6584 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006585 bool Upper = IdxVal >= NumElems/2;
6586 SDValue Ins128Idx = DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32);
6587 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006588
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006589 // Insert the element into the desired half.
6590 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
6591 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00006592
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006593 // Insert the changed part back to the 256-bit vector
6594 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006595 }
6596
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006597 if (Subtarget->hasSSE41() || Subtarget->hasAVX())
Nate Begeman14d12ca2008-02-11 04:19:36 +00006598 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6599
Dan Gohman8a55ce42009-09-23 21:02:20 +00006600 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006601 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006602
Dan Gohman8a55ce42009-09-23 21:02:20 +00006603 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006604 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6605 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006606 if (N1.getValueType() != MVT::i32)
6607 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6608 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006609 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006610 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006611 }
Dan Gohman475871a2008-07-27 21:46:04 +00006612 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006613}
6614
Dan Gohman475871a2008-07-27 21:46:04 +00006615SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006616X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006617 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006618 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00006619 EVT OpVT = Op.getValueType();
6620
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006621 // If this is a 256-bit vector result, first insert into a 128-bit
6622 // vector and then insert into the 256-bit vector.
6623 if (OpVT.getSizeInBits() > 128) {
6624 // Insert into a 128-bit vector.
6625 EVT VT128 = EVT::getVectorVT(*Context,
6626 OpVT.getVectorElementType(),
6627 OpVT.getVectorNumElements() / 2);
6628
6629 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
6630
6631 // Insert the 128-bit vector.
6632 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
6633 DAG.getConstant(0, MVT::i32),
6634 DAG, dl);
6635 }
6636
Chris Lattnerf172ecd2010-07-04 23:07:25 +00006637 if (Op.getValueType() == MVT::v1i64 &&
6638 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00006639 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00006640
Owen Anderson825b72b2009-08-11 20:47:22 +00006641 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00006642 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
6643 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006644 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00006645 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006646}
6647
David Greene91585092011-01-26 15:38:49 +00006648// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
6649// a simple subregister reference or explicit instructions to grab
6650// upper bits of a vector.
6651SDValue
6652X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6653 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00006654 DebugLoc dl = Op.getNode()->getDebugLoc();
6655 SDValue Vec = Op.getNode()->getOperand(0);
6656 SDValue Idx = Op.getNode()->getOperand(1);
6657
6658 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
6659 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
6660 return Extract128BitVector(Vec, Idx, DAG, dl);
6661 }
David Greene91585092011-01-26 15:38:49 +00006662 }
6663 return SDValue();
6664}
6665
David Greenecfe33c42011-01-26 19:13:22 +00006666// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
6667// simple superregister reference or explicit instructions to insert
6668// the upper bits of a vector.
6669SDValue
6670X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6671 if (Subtarget->hasAVX()) {
6672 DebugLoc dl = Op.getNode()->getDebugLoc();
6673 SDValue Vec = Op.getNode()->getOperand(0);
6674 SDValue SubVec = Op.getNode()->getOperand(1);
6675 SDValue Idx = Op.getNode()->getOperand(2);
6676
6677 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
6678 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00006679 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00006680 }
6681 }
6682 return SDValue();
6683}
6684
Bill Wendling056292f2008-09-16 21:48:12 +00006685// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
6686// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
6687// one of the above mentioned nodes. It has to be wrapped because otherwise
6688// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
6689// be used to form addressing mode. These wrapped nodes will be selected
6690// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00006691SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006692X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006693 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00006694
Chris Lattner41621a22009-06-26 19:22:52 +00006695 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6696 // global base reg.
6697 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006698 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006699 CodeModel::Model M = getTargetMachine().getCodeModel();
6700
Chris Lattner4f066492009-07-11 20:29:19 +00006701 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006702 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00006703 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00006704 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006705 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00006706 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006707 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00006708
Evan Cheng1606e8e2009-03-13 07:51:59 +00006709 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00006710 CP->getAlignment(),
6711 CP->getOffset(), OpFlag);
6712 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00006713 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006714 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00006715 if (OpFlag) {
6716 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006717 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006718 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006719 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006720 }
6721
6722 return Result;
6723}
6724
Dan Gohmand858e902010-04-17 15:26:15 +00006725SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00006726 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00006727
Chris Lattner18c59872009-06-27 04:16:01 +00006728 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6729 // global base reg.
6730 unsigned char OpFlag = 0;
6731 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006732 CodeModel::Model M = getTargetMachine().getCodeModel();
6733
Chris Lattner4f066492009-07-11 20:29:19 +00006734 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006735 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00006736 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00006737 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006738 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00006739 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006740 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00006741
Chris Lattner18c59872009-06-27 04:16:01 +00006742 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
6743 OpFlag);
6744 DebugLoc DL = JT->getDebugLoc();
6745 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00006746
Chris Lattner18c59872009-06-27 04:16:01 +00006747 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00006748 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00006749 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
6750 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006751 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00006752 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00006753
Chris Lattner18c59872009-06-27 04:16:01 +00006754 return Result;
6755}
6756
6757SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006758X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00006759 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00006760
Chris Lattner18c59872009-06-27 04:16:01 +00006761 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6762 // global base reg.
6763 unsigned char OpFlag = 0;
6764 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006765 CodeModel::Model M = getTargetMachine().getCodeModel();
6766
Chris Lattner4f066492009-07-11 20:29:19 +00006767 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00006768 (M == CodeModel::Small || M == CodeModel::Kernel)) {
6769 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
6770 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00006771 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00006772 } else if (Subtarget->isPICStyleGOT()) {
6773 OpFlag = X86II::MO_GOT;
6774 } else if (Subtarget->isPICStyleStubPIC()) {
6775 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
6776 } else if (Subtarget->isPICStyleStubNoDynamic()) {
6777 OpFlag = X86II::MO_DARWIN_NONLAZY;
6778 }
Eric Christopherfd179292009-08-27 18:07:15 +00006779
Chris Lattner18c59872009-06-27 04:16:01 +00006780 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00006781
Chris Lattner18c59872009-06-27 04:16:01 +00006782 DebugLoc DL = Op.getDebugLoc();
6783 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00006784
6785
Chris Lattner18c59872009-06-27 04:16:01 +00006786 // With PIC, the address is actually $g + Offset.
6787 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00006788 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00006789 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
6790 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006791 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00006792 Result);
6793 }
Eric Christopherfd179292009-08-27 18:07:15 +00006794
Eli Friedman586272d2011-08-11 01:48:05 +00006795 // For symbols that require a load from a stub to get the address, emit the
6796 // load.
6797 if (isGlobalStubReference(OpFlag))
6798 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
6799 MachinePointerInfo::getGOT(), false, false, 0);
6800
Chris Lattner18c59872009-06-27 04:16:01 +00006801 return Result;
6802}
6803
Dan Gohman475871a2008-07-27 21:46:04 +00006804SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006805X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00006806 // Create the TargetBlockAddressAddress node.
6807 unsigned char OpFlags =
6808 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00006809 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00006810 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00006811 DebugLoc dl = Op.getDebugLoc();
6812 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
6813 /*isTarget=*/true, OpFlags);
6814
Dan Gohmanf705adb2009-10-30 01:28:02 +00006815 if (Subtarget->isPICStyleRIPRel() &&
6816 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00006817 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
6818 else
6819 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00006820
Dan Gohman29cbade2009-11-20 23:18:13 +00006821 // With PIC, the address is actually $g + Offset.
6822 if (isGlobalRelativeToPICBase(OpFlags)) {
6823 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
6824 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
6825 Result);
6826 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00006827
6828 return Result;
6829}
6830
6831SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00006832X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00006833 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00006834 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00006835 // Create the TargetGlobalAddress node, folding in the constant
6836 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00006837 unsigned char OpFlags =
6838 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006839 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00006840 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006841 if (OpFlags == X86II::MO_NO_FLAG &&
6842 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00006843 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00006844 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00006845 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006846 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00006847 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00006848 }
Eric Christopherfd179292009-08-27 18:07:15 +00006849
Chris Lattner4f066492009-07-11 20:29:19 +00006850 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006851 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00006852 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
6853 else
6854 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00006855
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006856 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00006857 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00006858 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
6859 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006860 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006861 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006862
Chris Lattner36c25012009-07-10 07:34:39 +00006863 // For globals that require a load from a stub to get the address, emit the
6864 // load.
6865 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00006866 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00006867 MachinePointerInfo::getGOT(), false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006868
Dan Gohman6520e202008-10-18 02:06:02 +00006869 // If there was a non-zero offset that we didn't fold, create an explicit
6870 // addition for it.
6871 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00006872 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00006873 DAG.getConstant(Offset, getPointerTy()));
6874
Evan Cheng0db9fe62006-04-25 20:13:52 +00006875 return Result;
6876}
6877
Evan Chengda43bcf2008-09-24 00:05:32 +00006878SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006879X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00006880 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00006881 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006882 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00006883}
6884
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006885static SDValue
6886GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00006887 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00006888 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006889 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006890 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006891 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00006892 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006893 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00006894 GA->getOffset(),
6895 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006896 if (InFlag) {
6897 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00006898 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006899 } else {
6900 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00006901 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006902 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006903
6904 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00006905 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006906
Rafael Espindola15f1b662009-04-24 12:59:40 +00006907 SDValue Flag = Chain.getValue(1);
6908 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006909}
6910
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006911// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00006912static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006913LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006914 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00006915 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00006916 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
6917 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006918 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006919 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006920 InFlag = Chain.getValue(1);
6921
Chris Lattnerb903bed2009-06-26 21:20:29 +00006922 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006923}
6924
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006925// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00006926static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006927LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006928 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00006929 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
6930 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006931}
6932
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006933// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
6934// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00006935static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006936 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00006937 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00006938 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00006939
Chris Lattnerf93b90c2010-09-22 04:39:11 +00006940 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
6941 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
6942 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00006943
Michael J. Spencerec38de22010-10-10 22:04:20 +00006944 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00006945 DAG.getIntPtrConstant(0),
6946 MachinePointerInfo(Ptr), false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00006947
Chris Lattnerb903bed2009-06-26 21:20:29 +00006948 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006949 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
6950 // initialexec.
6951 unsigned WrapperKind = X86ISD::Wrapper;
6952 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00006953 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00006954 } else if (is64Bit) {
6955 assert(model == TLSModel::InitialExec);
6956 OperandFlags = X86II::MO_GOTTPOFF;
6957 WrapperKind = X86ISD::WrapperRIP;
6958 } else {
6959 assert(model == TLSModel::InitialExec);
6960 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00006961 }
Eric Christopherfd179292009-08-27 18:07:15 +00006962
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006963 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
6964 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00006965 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00006966 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00006967 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00006968 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00006969
Rafael Espindola9a580232009-02-27 13:37:18 +00006970 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00006971 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00006972 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00006973
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006974 // The address of the thread local variable is the add of the thread
6975 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00006976 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006977}
6978
Dan Gohman475871a2008-07-27 21:46:04 +00006979SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006980X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00006981
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006982 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00006983 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00006984
Eric Christopher30ef0e52010-06-03 04:07:48 +00006985 if (Subtarget->isTargetELF()) {
6986 // TODO: implement the "local dynamic" model
6987 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00006988
Eric Christopher30ef0e52010-06-03 04:07:48 +00006989 // If GV is an alias then use the aliasee for determining
6990 // thread-localness.
6991 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
6992 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006993
6994 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00006995 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00006996
Eric Christopher30ef0e52010-06-03 04:07:48 +00006997 switch (model) {
6998 case TLSModel::GeneralDynamic:
6999 case TLSModel::LocalDynamic: // not implemented
7000 if (Subtarget->is64Bit())
7001 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7002 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007003
Eric Christopher30ef0e52010-06-03 04:07:48 +00007004 case TLSModel::InitialExec:
7005 case TLSModel::LocalExec:
7006 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7007 Subtarget->is64Bit());
7008 }
7009 } else if (Subtarget->isTargetDarwin()) {
7010 // Darwin only has one model of TLS. Lower to that.
7011 unsigned char OpFlag = 0;
7012 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7013 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007014
Eric Christopher30ef0e52010-06-03 04:07:48 +00007015 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7016 // global base reg.
7017 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7018 !Subtarget->is64Bit();
7019 if (PIC32)
7020 OpFlag = X86II::MO_TLVP_PIC_BASE;
7021 else
7022 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007023 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007024 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007025 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007026 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007027 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007028
Eric Christopher30ef0e52010-06-03 04:07:48 +00007029 // With PIC32, the address is actually $g + Offset.
7030 if (PIC32)
7031 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7032 DAG.getNode(X86ISD::GlobalBaseReg,
7033 DebugLoc(), getPointerTy()),
7034 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007035
Eric Christopher30ef0e52010-06-03 04:07:48 +00007036 // Lowering the machine isd will make sure everything is in the right
7037 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007038 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007039 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007040 SDValue Args[] = { Chain, Offset };
7041 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007042
Eric Christopher30ef0e52010-06-03 04:07:48 +00007043 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7044 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7045 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007046
Eric Christopher30ef0e52010-06-03 04:07:48 +00007047 // And our return value (tls address) is in the standard call return value
7048 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007049 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
7050 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007051 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007052
Eric Christopher30ef0e52010-06-03 04:07:48 +00007053 assert(false &&
7054 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00007055
Torok Edwinc23197a2009-07-14 16:55:14 +00007056 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00007057 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007058}
7059
Evan Cheng0db9fe62006-04-25 20:13:52 +00007060
Nadav Rotem43012222011-05-11 08:12:09 +00007061/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00007062/// take a 2 x i32 value to shift plus a shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +00007063SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00007064 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007065 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007066 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007067 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007068 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007069 SDValue ShOpLo = Op.getOperand(0);
7070 SDValue ShOpHi = Op.getOperand(1);
7071 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007072 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007073 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007074 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007075
Dan Gohman475871a2008-07-27 21:46:04 +00007076 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007077 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007078 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7079 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007080 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007081 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7082 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007083 }
Evan Chenge3413162006-01-09 18:33:28 +00007084
Owen Anderson825b72b2009-08-11 20:47:22 +00007085 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7086 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007087 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007088 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007089
Dan Gohman475871a2008-07-27 21:46:04 +00007090 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007091 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007092 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7093 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007094
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007095 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007096 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7097 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007098 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007099 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7100 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007101 }
7102
Dan Gohman475871a2008-07-27 21:46:04 +00007103 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007104 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007105}
Evan Chenga3195e82006-01-12 22:54:21 +00007106
Dan Gohmand858e902010-04-17 15:26:15 +00007107SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7108 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007109 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007110
Dale Johannesen0488fb62010-09-30 23:57:10 +00007111 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007112 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007113
Owen Anderson825b72b2009-08-11 20:47:22 +00007114 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007115 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007116
Eli Friedman36df4992009-05-27 00:47:34 +00007117 // These are really Legal; return the operand so the caller accepts it as
7118 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007119 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007120 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007121 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007122 Subtarget->is64Bit()) {
7123 return Op;
7124 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007125
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007126 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007127 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007128 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007129 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007130 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007131 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007132 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007133 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007134 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007135 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7136}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007137
Owen Andersone50ed302009-08-10 22:56:29 +00007138SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007139 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007140 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007141 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007142 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007143 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007144 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007145 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007146 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007147 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007148 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007149
Chris Lattner492a43e2010-09-22 01:28:21 +00007150 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007151
Stuart Hastings84be9582011-06-02 15:57:11 +00007152 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7153 MachineMemOperand *MMO;
7154 if (FI) {
7155 int SSFI = FI->getIndex();
7156 MMO =
7157 DAG.getMachineFunction()
7158 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7159 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7160 } else {
7161 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7162 StackSlot = StackSlot.getOperand(1);
7163 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007164 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007165 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7166 X86ISD::FILD, DL,
7167 Tys, Ops, array_lengthof(Ops),
7168 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007169
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007170 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007171 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007172 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007173
7174 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7175 // shouldn't be necessary except that RFP cannot be live across
7176 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007177 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007178 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7179 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007180 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007181 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007182 SDValue Ops[] = {
7183 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7184 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007185 MachineMemOperand *MMO =
7186 DAG.getMachineFunction()
7187 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007188 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007189
Chris Lattner492a43e2010-09-22 01:28:21 +00007190 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7191 Ops, array_lengthof(Ops),
7192 Op.getValueType(), MMO);
7193 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007194 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007195 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007196 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007197
Evan Cheng0db9fe62006-04-25 20:13:52 +00007198 return Result;
7199}
7200
Bill Wendling8b8a6362009-01-17 03:56:04 +00007201// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007202SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7203 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00007204 // This algorithm is not obvious. Here it is in C code, more or less:
7205 /*
7206 double uint64_to_double( uint32_t hi, uint32_t lo ) {
7207 static const __m128i exp = { 0x4330000045300000ULL, 0 };
7208 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00007209
Bill Wendling8b8a6362009-01-17 03:56:04 +00007210 // Copy ints to xmm registers.
7211 __m128i xh = _mm_cvtsi32_si128( hi );
7212 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00007213
Bill Wendling8b8a6362009-01-17 03:56:04 +00007214 // Combine into low half of a single xmm register.
7215 __m128i x = _mm_unpacklo_epi32( xh, xl );
7216 __m128d d;
7217 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00007218
Bill Wendling8b8a6362009-01-17 03:56:04 +00007219 // Merge in appropriate exponents to give the integer bits the right
7220 // magnitude.
7221 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00007222
Bill Wendling8b8a6362009-01-17 03:56:04 +00007223 // Subtract away the biases to deal with the IEEE-754 double precision
7224 // implicit 1.
7225 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00007226
Bill Wendling8b8a6362009-01-17 03:56:04 +00007227 // All conversions up to here are exact. The correctly rounded result is
7228 // calculated using the current rounding mode using the following
7229 // horizontal add.
7230 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
7231 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
7232 // store doesn't really need to be here (except
7233 // maybe to zero the other double)
7234 return sd;
7235 }
7236 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007237
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007238 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007239 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007240
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007241 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00007242 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00007243 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
7244 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
7245 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
7246 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007247 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007248 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007249
Bill Wendling8b8a6362009-01-17 03:56:04 +00007250 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00007251 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007252 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00007253 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007254 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007255 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007256 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007257
Owen Anderson825b72b2009-08-11 20:47:22 +00007258 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7259 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00007260 Op.getOperand(0),
7261 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007262 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7263 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00007264 Op.getOperand(0),
7265 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007266 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
7267 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007268 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007269 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00007270 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007271 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck2);
Owen Anderson825b72b2009-08-11 20:47:22 +00007272 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007273 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007274 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00007275 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007276
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007277 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00007278 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00007279 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
7280 DAG.getUNDEF(MVT::v2f64), ShufMask);
7281 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
7282 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007283 DAG.getIntPtrConstant(0));
7284}
7285
Bill Wendling8b8a6362009-01-17 03:56:04 +00007286// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007287SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7288 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007289 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007290 // FP constant to bias correct the final result.
7291 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007292 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007293
7294 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007295 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007296 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007297
Owen Anderson825b72b2009-08-11 20:47:22 +00007298 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007299 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007300 DAG.getIntPtrConstant(0));
7301
7302 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007303 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007304 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007305 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007306 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007307 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007308 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007309 MVT::v2f64, Bias)));
7310 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007311 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007312 DAG.getIntPtrConstant(0));
7313
7314 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007315 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007316
7317 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007318 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007319
Owen Anderson825b72b2009-08-11 20:47:22 +00007320 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007321 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007322 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007323 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007324 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007325 }
7326
7327 // Handle final rounding.
7328 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007329}
7330
Dan Gohmand858e902010-04-17 15:26:15 +00007331SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7332 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007333 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007334 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007335
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007336 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007337 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7338 // the optimization here.
7339 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007340 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007341
Owen Andersone50ed302009-08-10 22:56:29 +00007342 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007343 EVT DstVT = Op.getValueType();
7344 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007345 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007346 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007347 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007348
7349 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007350 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007351 if (SrcVT == MVT::i32) {
7352 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7353 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7354 getPointerTy(), StackSlot, WordOff);
7355 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007356 StackSlot, MachinePointerInfo(),
7357 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007358 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007359 OffsetSlot, MachinePointerInfo(),
7360 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007361 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7362 return Fild;
7363 }
7364
7365 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7366 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007367 StackSlot, MachinePointerInfo(),
7368 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007369 // For i64 source, we need to add the appropriate power of 2 if the input
7370 // was negative. This is the same as the optimization in
7371 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7372 // we must be careful to do the computation in x87 extended precision, not
7373 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007374 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7375 MachineMemOperand *MMO =
7376 DAG.getMachineFunction()
7377 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7378 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007379
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007380 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7381 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007382 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7383 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007384
7385 APInt FF(32, 0x5F800000ULL);
7386
7387 // Check whether the sign bit is set.
7388 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7389 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7390 ISD::SETLT);
7391
7392 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7393 SDValue FudgePtr = DAG.getConstantPool(
7394 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7395 getPointerTy());
7396
7397 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7398 SDValue Zero = DAG.getIntPtrConstant(0);
7399 SDValue Four = DAG.getIntPtrConstant(4);
7400 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7401 Zero, Four);
7402 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7403
7404 // Load the value out, extending it from f32 to f80.
7405 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007406 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007407 FudgePtr, MachinePointerInfo::getConstantPool(),
7408 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007409 // Extend everything to 80 bits to force it to be done on x87.
7410 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7411 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007412}
7413
Dan Gohman475871a2008-07-27 21:46:04 +00007414std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00007415FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00007416 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007417
Owen Andersone50ed302009-08-10 22:56:29 +00007418 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007419
7420 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007421 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7422 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007423 }
7424
Owen Anderson825b72b2009-08-11 20:47:22 +00007425 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7426 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00007427 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007428
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007429 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007430 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007431 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007432 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007433 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007434 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007435 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007436 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007437
Evan Cheng87c89352007-10-15 20:11:21 +00007438 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
7439 // stack slot.
7440 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007441 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007442 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007443 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007444
Michael J. Spencerec38de22010-10-10 22:04:20 +00007445
7446
Evan Cheng0db9fe62006-04-25 20:13:52 +00007447 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00007448 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007449 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007450 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7451 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7452 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007453 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007454
Dan Gohman475871a2008-07-27 21:46:04 +00007455 SDValue Chain = DAG.getEntryNode();
7456 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007457 EVT TheVT = Op.getOperand(0).getValueType();
7458 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007459 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007460 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007461 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007462 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007463 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007464 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007465 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007466 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007467
Chris Lattner492a43e2010-09-22 01:28:21 +00007468 MachineMemOperand *MMO =
7469 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7470 MachineMemOperand::MOLoad, MemSize, MemSize);
7471 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7472 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007473 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007474 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007475 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7476 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007477
Chris Lattner07290932010-09-22 01:05:16 +00007478 MachineMemOperand *MMO =
7479 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7480 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007481
Evan Cheng0db9fe62006-04-25 20:13:52 +00007482 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00007483 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00007484 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7485 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00007486
Chris Lattner27a6c732007-11-24 07:07:01 +00007487 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007488}
7489
Dan Gohmand858e902010-04-17 15:26:15 +00007490SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7491 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007492 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007493 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007494
Eli Friedman948e95a2009-05-23 09:59:16 +00007495 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00007496 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007497 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7498 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007499
Chris Lattner27a6c732007-11-24 07:07:01 +00007500 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007501 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Chris Lattner51abfe42010-09-21 06:02:19 +00007502 FIST, StackSlot, MachinePointerInfo(), false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00007503}
7504
Dan Gohmand858e902010-04-17 15:26:15 +00007505SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7506 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00007507 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
7508 SDValue FIST = Vals.first, StackSlot = Vals.second;
7509 assert(FIST.getNode() && "Unexpected failure");
7510
7511 // Load the result.
7512 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Chris Lattner51abfe42010-09-21 06:02:19 +00007513 FIST, StackSlot, MachinePointerInfo(), false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007514}
7515
Dan Gohmand858e902010-04-17 15:26:15 +00007516SDValue X86TargetLowering::LowerFABS(SDValue Op,
7517 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007518 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007519 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007520 EVT VT = Op.getValueType();
7521 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007522 if (VT.isVector())
7523 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007524 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007525 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007526 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00007527 CV.push_back(C);
7528 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007529 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007530 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00007531 CV.push_back(C);
7532 CV.push_back(C);
7533 CV.push_back(C);
7534 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007535 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007536 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007537 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007538 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007539 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007540 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007541 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007542}
7543
Dan Gohmand858e902010-04-17 15:26:15 +00007544SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007545 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007546 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007547 EVT VT = Op.getValueType();
7548 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00007549 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00007550 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007551 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007552 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007553 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00007554 CV.push_back(C);
7555 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007556 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007557 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00007558 CV.push_back(C);
7559 CV.push_back(C);
7560 CV.push_back(C);
7561 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007562 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007563 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007564 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007565 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007566 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007567 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007568 if (VT.isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007569 return DAG.getNode(ISD::BITCAST, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007570 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007571 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007572 Op.getOperand(0)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007573 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00007574 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007575 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00007576 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007577}
7578
Dan Gohmand858e902010-04-17 15:26:15 +00007579SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007580 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00007581 SDValue Op0 = Op.getOperand(0);
7582 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007583 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007584 EVT VT = Op.getValueType();
7585 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00007586
7587 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007588 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007589 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007590 SrcVT = VT;
7591 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007592 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007593 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007594 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007595 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007596 }
7597
7598 // At this point the operands and the result should have the same
7599 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00007600
Evan Cheng68c47cb2007-01-05 07:55:56 +00007601 // First get the sign bit of second operand.
7602 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007603 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007604 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
7605 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007606 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007607 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
7608 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7609 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7610 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007611 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007612 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007613 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007614 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007615 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007616 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007617 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007618
7619 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007620 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007621 // Op0 is MVT::f32, Op1 is MVT::f64.
7622 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
7623 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
7624 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007625 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00007626 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00007627 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007628 }
7629
Evan Cheng73d6cf12007-01-05 21:37:56 +00007630 // Clear first operand sign bit.
7631 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00007632 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007633 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
7634 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007635 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007636 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
7637 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7638 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7639 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007640 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007641 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007642 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007643 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007644 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007645 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007646 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007647
7648 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00007649 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007650}
7651
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00007652SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
7653 SDValue N0 = Op.getOperand(0);
7654 DebugLoc dl = Op.getDebugLoc();
7655 EVT VT = Op.getValueType();
7656
7657 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
7658 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
7659 DAG.getConstant(1, VT));
7660 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
7661}
7662
Dan Gohman076aee32009-03-04 19:44:21 +00007663/// Emit nodes that will be selected as "test Op0,Op0", or something
7664/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00007665SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00007666 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00007667 DebugLoc dl = Op.getDebugLoc();
7668
Dan Gohman31125812009-03-07 01:58:32 +00007669 // CF and OF aren't always set the way we want. Determine which
7670 // of these we need.
7671 bool NeedCF = false;
7672 bool NeedOF = false;
7673 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007674 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00007675 case X86::COND_A: case X86::COND_AE:
7676 case X86::COND_B: case X86::COND_BE:
7677 NeedCF = true;
7678 break;
7679 case X86::COND_G: case X86::COND_GE:
7680 case X86::COND_L: case X86::COND_LE:
7681 case X86::COND_O: case X86::COND_NO:
7682 NeedOF = true;
7683 break;
Dan Gohman31125812009-03-07 01:58:32 +00007684 }
7685
Dan Gohman076aee32009-03-04 19:44:21 +00007686 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00007687 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
7688 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007689 if (Op.getResNo() != 0 || NeedOF || NeedCF)
7690 // Emit a CMP with 0, which is the TEST pattern.
7691 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
7692 DAG.getConstant(0, Op.getValueType()));
7693
7694 unsigned Opcode = 0;
7695 unsigned NumOperands = 0;
7696 switch (Op.getNode()->getOpcode()) {
7697 case ISD::ADD:
7698 // Due to an isel shortcoming, be conservative if this add is likely to be
7699 // selected as part of a load-modify-store instruction. When the root node
7700 // in a match is a store, isel doesn't know how to remap non-chain non-flag
7701 // uses of other nodes in the match, such as the ADD in this case. This
7702 // leads to the ADD being left around and reselected, with the result being
7703 // two adds in the output. Alas, even if none our users are stores, that
7704 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
7705 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
7706 // climbing the DAG back to the root, and it doesn't seem to be worth the
7707 // effort.
7708 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman076aee32009-03-04 19:44:21 +00007709 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007710 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
7711 goto default_case;
7712
7713 if (ConstantSDNode *C =
7714 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
7715 // An add of one will be selected as an INC.
7716 if (C->getAPIntValue() == 1) {
7717 Opcode = X86ISD::INC;
7718 NumOperands = 1;
7719 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00007720 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007721
7722 // An add of negative one (subtract of one) will be selected as a DEC.
7723 if (C->getAPIntValue().isAllOnesValue()) {
7724 Opcode = X86ISD::DEC;
7725 NumOperands = 1;
7726 break;
7727 }
Dan Gohman076aee32009-03-04 19:44:21 +00007728 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007729
7730 // Otherwise use a regular EFLAGS-setting add.
7731 Opcode = X86ISD::ADD;
7732 NumOperands = 2;
7733 break;
7734 case ISD::AND: {
7735 // If the primary and result isn't used, don't bother using X86ISD::AND,
7736 // because a TEST instruction will be better.
7737 bool NonFlagUse = false;
7738 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
7739 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
7740 SDNode *User = *UI;
7741 unsigned UOpNo = UI.getOperandNo();
7742 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
7743 // Look pass truncate.
7744 UOpNo = User->use_begin().getOperandNo();
7745 User = *User->use_begin();
7746 }
7747
7748 if (User->getOpcode() != ISD::BRCOND &&
7749 User->getOpcode() != ISD::SETCC &&
7750 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
7751 NonFlagUse = true;
7752 break;
7753 }
Dan Gohman076aee32009-03-04 19:44:21 +00007754 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007755
7756 if (!NonFlagUse)
7757 break;
7758 }
7759 // FALL THROUGH
7760 case ISD::SUB:
7761 case ISD::OR:
7762 case ISD::XOR:
7763 // Due to the ISEL shortcoming noted above, be conservative if this op is
7764 // likely to be selected as part of a load-modify-store instruction.
7765 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
7766 UE = Op.getNode()->use_end(); UI != UE; ++UI)
7767 if (UI->getOpcode() == ISD::STORE)
7768 goto default_case;
7769
7770 // Otherwise use a regular EFLAGS-setting instruction.
7771 switch (Op.getNode()->getOpcode()) {
7772 default: llvm_unreachable("unexpected operator!");
7773 case ISD::SUB: Opcode = X86ISD::SUB; break;
7774 case ISD::OR: Opcode = X86ISD::OR; break;
7775 case ISD::XOR: Opcode = X86ISD::XOR; break;
7776 case ISD::AND: Opcode = X86ISD::AND; break;
7777 }
7778
7779 NumOperands = 2;
7780 break;
7781 case X86ISD::ADD:
7782 case X86ISD::SUB:
7783 case X86ISD::INC:
7784 case X86ISD::DEC:
7785 case X86ISD::OR:
7786 case X86ISD::XOR:
7787 case X86ISD::AND:
7788 return SDValue(Op.getNode(), 1);
7789 default:
7790 default_case:
7791 break;
Dan Gohman076aee32009-03-04 19:44:21 +00007792 }
7793
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007794 if (Opcode == 0)
7795 // Emit a CMP with 0, which is the TEST pattern.
7796 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
7797 DAG.getConstant(0, Op.getValueType()));
7798
7799 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
7800 SmallVector<SDValue, 4> Ops;
7801 for (unsigned i = 0; i != NumOperands; ++i)
7802 Ops.push_back(Op.getOperand(i));
7803
7804 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
7805 DAG.ReplaceAllUsesWith(Op, New);
7806 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00007807}
7808
7809/// Emit nodes that will be selected as "cmp Op0,Op1", or something
7810/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00007811SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00007812 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00007813 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
7814 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00007815 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00007816
7817 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007818 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00007819}
7820
Evan Chengd40d03e2010-01-06 19:38:29 +00007821/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
7822/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00007823SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
7824 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00007825 SDValue Op0 = And.getOperand(0);
7826 SDValue Op1 = And.getOperand(1);
7827 if (Op0.getOpcode() == ISD::TRUNCATE)
7828 Op0 = Op0.getOperand(0);
7829 if (Op1.getOpcode() == ISD::TRUNCATE)
7830 Op1 = Op1.getOperand(0);
7831
Evan Chengd40d03e2010-01-06 19:38:29 +00007832 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00007833 if (Op1.getOpcode() == ISD::SHL)
7834 std::swap(Op0, Op1);
7835 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00007836 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
7837 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00007838 // If we looked past a truncate, check that it's only truncating away
7839 // known zeros.
7840 unsigned BitWidth = Op0.getValueSizeInBits();
7841 unsigned AndBitWidth = And.getValueSizeInBits();
7842 if (BitWidth > AndBitWidth) {
7843 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
7844 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
7845 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
7846 return SDValue();
7847 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00007848 LHS = Op1;
7849 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00007850 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00007851 } else if (Op1.getOpcode() == ISD::Constant) {
7852 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
7853 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00007854 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
7855 LHS = AndLHS.getOperand(0);
7856 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00007857 }
Evan Chengd40d03e2010-01-06 19:38:29 +00007858 }
Evan Cheng0488db92007-09-25 01:57:46 +00007859
Evan Chengd40d03e2010-01-06 19:38:29 +00007860 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00007861 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00007862 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00007863 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00007864 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00007865 // Also promote i16 to i32 for performance / code size reason.
7866 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00007867 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00007868 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00007869
Evan Chengd40d03e2010-01-06 19:38:29 +00007870 // If the operand types disagree, extend the shift amount to match. Since
7871 // BT ignores high bits (like shifts) we can use anyextend.
7872 if (LHS.getValueType() != RHS.getValueType())
7873 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00007874
Evan Chengd40d03e2010-01-06 19:38:29 +00007875 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
7876 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
7877 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7878 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00007879 }
7880
Evan Cheng54de3ea2010-01-05 06:52:31 +00007881 return SDValue();
7882}
7883
Dan Gohmand858e902010-04-17 15:26:15 +00007884SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00007885 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
7886 SDValue Op0 = Op.getOperand(0);
7887 SDValue Op1 = Op.getOperand(1);
7888 DebugLoc dl = Op.getDebugLoc();
7889 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
7890
7891 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00007892 // Lower (X & (1 << N)) == 0 to BT(X, N).
7893 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
7894 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00007895 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00007896 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00007897 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00007898 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
7899 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
7900 if (NewSetCC.getNode())
7901 return NewSetCC;
7902 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00007903
Chris Lattner481eebc2010-12-19 21:23:48 +00007904 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
7905 // these.
7906 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00007907 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00007908 cast<ConstantSDNode>(Op1)->isNullValue()) &&
7909 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007910
Chris Lattner481eebc2010-12-19 21:23:48 +00007911 // If the input is a setcc, then reuse the input setcc or use a new one with
7912 // the inverted condition.
7913 if (Op0.getOpcode() == X86ISD::SETCC) {
7914 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
7915 bool Invert = (CC == ISD::SETNE) ^
7916 cast<ConstantSDNode>(Op1)->isNullValue();
7917 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007918
Evan Cheng2c755ba2010-02-27 07:36:59 +00007919 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00007920 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7921 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
7922 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00007923 }
7924
Evan Chenge5b51ac2010-04-17 06:13:15 +00007925 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00007926 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00007927 if (X86CC == X86::COND_INVALID)
7928 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007929
Chris Lattnerc19d1c32010-12-19 22:08:31 +00007930 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00007931 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00007932 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00007933}
7934
Dan Gohmand858e902010-04-17 15:26:15 +00007935SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007936 SDValue Cond;
7937 SDValue Op0 = Op.getOperand(0);
7938 SDValue Op1 = Op.getOperand(1);
7939 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00007940 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00007941 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
7942 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007943 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00007944
7945 if (isFP) {
7946 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00007947 EVT EltVT = Op0.getValueType().getVectorElementType();
7948 assert(EltVT == MVT::f32 || EltVT == MVT::f64);
7949
7950 unsigned Opc = EltVT == MVT::f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00007951 bool Swap = false;
7952
7953 switch (SetCCOpcode) {
7954 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00007955 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00007956 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007957 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00007958 case ISD::SETGT: Swap = true; // Fallthrough
7959 case ISD::SETLT:
7960 case ISD::SETOLT: SSECC = 1; break;
7961 case ISD::SETOGE:
7962 case ISD::SETGE: Swap = true; // Fallthrough
7963 case ISD::SETLE:
7964 case ISD::SETOLE: SSECC = 2; break;
7965 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00007966 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00007967 case ISD::SETNE: SSECC = 4; break;
7968 case ISD::SETULE: Swap = true;
7969 case ISD::SETUGE: SSECC = 5; break;
7970 case ISD::SETULT: Swap = true;
7971 case ISD::SETUGT: SSECC = 6; break;
7972 case ISD::SETO: SSECC = 7; break;
7973 }
7974 if (Swap)
7975 std::swap(Op0, Op1);
7976
Nate Begemanfb8ead02008-07-25 19:05:58 +00007977 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00007978 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00007979 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00007980 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00007981 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
7982 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00007983 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00007984 }
7985 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00007986 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00007987 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
7988 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00007989 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00007990 }
Torok Edwinc23197a2009-07-14 16:55:14 +00007991 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00007992 }
7993 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00007994 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00007995 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007996
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00007997 if (!isFP && VT.getSizeInBits() == 256)
7998 return SDValue();
7999
Nate Begeman30a0de92008-07-17 16:51:19 +00008000 // We are handling one of the integer comparisons here. Since SSE only has
8001 // GT and EQ comparisons for integer, swapping operands and multiple
8002 // operations may be required for some comparisons.
8003 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
8004 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008005
Owen Anderson825b72b2009-08-11 20:47:22 +00008006 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00008007 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00008008 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
Owen Anderson825b72b2009-08-11 20:47:22 +00008009 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
Owen Anderson825b72b2009-08-11 20:47:22 +00008010 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
8011 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008012 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008013
Nate Begeman30a0de92008-07-17 16:51:19 +00008014 switch (SetCCOpcode) {
8015 default: break;
8016 case ISD::SETNE: Invert = true;
8017 case ISD::SETEQ: Opc = EQOpc; break;
8018 case ISD::SETLT: Swap = true;
8019 case ISD::SETGT: Opc = GTOpc; break;
8020 case ISD::SETGE: Swap = true;
8021 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
8022 case ISD::SETULT: Swap = true;
8023 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
8024 case ISD::SETUGE: Swap = true;
8025 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
8026 }
8027 if (Swap)
8028 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008029
Nate Begeman30a0de92008-07-17 16:51:19 +00008030 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8031 // bits of the inputs before performing those operations.
8032 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008033 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008034 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8035 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008036 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008037 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8038 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008039 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8040 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008041 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008042
Dale Johannesenace16102009-02-03 19:33:06 +00008043 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008044
8045 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008046 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008047 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008048
Nate Begeman30a0de92008-07-17 16:51:19 +00008049 return Result;
8050}
Evan Cheng0488db92007-09-25 01:57:46 +00008051
Evan Cheng370e5342008-12-03 08:38:43 +00008052// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008053static bool isX86LogicalCmp(SDValue Op) {
8054 unsigned Opc = Op.getNode()->getOpcode();
8055 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8056 return true;
8057 if (Op.getResNo() == 1 &&
8058 (Opc == X86ISD::ADD ||
8059 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008060 Opc == X86ISD::ADC ||
8061 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008062 Opc == X86ISD::SMUL ||
8063 Opc == X86ISD::UMUL ||
8064 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008065 Opc == X86ISD::DEC ||
8066 Opc == X86ISD::OR ||
8067 Opc == X86ISD::XOR ||
8068 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008069 return true;
8070
Chris Lattner9637d5b2010-12-05 07:49:54 +00008071 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8072 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008073
Dan Gohman076aee32009-03-04 19:44:21 +00008074 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008075}
8076
Chris Lattnera2b56002010-12-05 01:23:24 +00008077static bool isZero(SDValue V) {
8078 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8079 return C && C->isNullValue();
8080}
8081
Chris Lattner96908b12010-12-05 02:00:51 +00008082static bool isAllOnes(SDValue V) {
8083 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8084 return C && C->isAllOnesValue();
8085}
8086
Dan Gohmand858e902010-04-17 15:26:15 +00008087SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008088 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008089 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008090 SDValue Op1 = Op.getOperand(1);
8091 SDValue Op2 = Op.getOperand(2);
8092 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008093 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008094
Dan Gohman1a492952009-10-20 16:22:37 +00008095 if (Cond.getOpcode() == ISD::SETCC) {
8096 SDValue NewCond = LowerSETCC(Cond, DAG);
8097 if (NewCond.getNode())
8098 Cond = NewCond;
8099 }
Evan Cheng734503b2006-09-11 02:19:56 +00008100
Chris Lattnera2b56002010-12-05 01:23:24 +00008101 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008102 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008103 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008104 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008105 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008106 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8107 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008108 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008109
Chris Lattnera2b56002010-12-05 01:23:24 +00008110 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008111
8112 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008113 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8114 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008115
8116 SDValue CmpOp0 = Cmp.getOperand(0);
8117 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8118 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008119
Chris Lattner96908b12010-12-05 02:00:51 +00008120 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008121 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8122 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008123
Chris Lattner96908b12010-12-05 02:00:51 +00008124 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8125 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008126
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008127 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008128 if (N2C == 0 || !N2C->isNullValue())
8129 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8130 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008131 }
8132 }
8133
Chris Lattnera2b56002010-12-05 01:23:24 +00008134 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008135 if (Cond.getOpcode() == ISD::AND &&
8136 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8137 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008138 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008139 Cond = Cond.getOperand(0);
8140 }
8141
Evan Cheng3f41d662007-10-08 22:16:29 +00008142 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8143 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00008144 if (Cond.getOpcode() == X86ISD::SETCC ||
8145 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008146 CC = Cond.getOperand(0);
8147
Dan Gohman475871a2008-07-27 21:46:04 +00008148 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008149 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008150 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008151
Evan Cheng3f41d662007-10-08 22:16:29 +00008152 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008153 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008154 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008155 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008156
Chris Lattnerd1980a52009-03-12 06:52:53 +00008157 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8158 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008159 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008160 addTest = false;
8161 }
8162 }
8163
8164 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008165 // Look pass the truncate.
8166 if (Cond.getOpcode() == ISD::TRUNCATE)
8167 Cond = Cond.getOperand(0);
8168
8169 // We know the result of AND is compared against zero. Try to match
8170 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008171 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008172 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008173 if (NewSetCC.getNode()) {
8174 CC = NewSetCC.getOperand(0);
8175 Cond = NewSetCC.getOperand(1);
8176 addTest = false;
8177 }
8178 }
8179 }
8180
8181 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008182 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008183 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008184 }
8185
Benjamin Kramere915ff32010-12-22 23:09:28 +00008186 // a < b ? -1 : 0 -> RES = ~setcc_carry
8187 // a < b ? 0 : -1 -> RES = setcc_carry
8188 // a >= b ? -1 : 0 -> RES = setcc_carry
8189 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8190 if (Cond.getOpcode() == X86ISD::CMP) {
8191 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8192
8193 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8194 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8195 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8196 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8197 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8198 return DAG.getNOT(DL, Res, Res.getValueType());
8199 return Res;
8200 }
8201 }
8202
Evan Cheng0488db92007-09-25 01:57:46 +00008203 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8204 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008205 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008206 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008207 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008208}
8209
Evan Cheng370e5342008-12-03 08:38:43 +00008210// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8211// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8212// from the AND / OR.
8213static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8214 Opc = Op.getOpcode();
8215 if (Opc != ISD::OR && Opc != ISD::AND)
8216 return false;
8217 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8218 Op.getOperand(0).hasOneUse() &&
8219 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8220 Op.getOperand(1).hasOneUse());
8221}
8222
Evan Cheng961d6d42009-02-02 08:19:07 +00008223// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8224// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008225static bool isXor1OfSetCC(SDValue Op) {
8226 if (Op.getOpcode() != ISD::XOR)
8227 return false;
8228 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8229 if (N1C && N1C->getAPIntValue() == 1) {
8230 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8231 Op.getOperand(0).hasOneUse();
8232 }
8233 return false;
8234}
8235
Dan Gohmand858e902010-04-17 15:26:15 +00008236SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008237 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008238 SDValue Chain = Op.getOperand(0);
8239 SDValue Cond = Op.getOperand(1);
8240 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008241 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008242 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00008243
Dan Gohman1a492952009-10-20 16:22:37 +00008244 if (Cond.getOpcode() == ISD::SETCC) {
8245 SDValue NewCond = LowerSETCC(Cond, DAG);
8246 if (NewCond.getNode())
8247 Cond = NewCond;
8248 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008249#if 0
8250 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008251 else if (Cond.getOpcode() == X86ISD::ADD ||
8252 Cond.getOpcode() == X86ISD::SUB ||
8253 Cond.getOpcode() == X86ISD::SMUL ||
8254 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008255 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008256#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008257
Evan Chengad9c0a32009-12-15 00:53:42 +00008258 // Look pass (and (setcc_carry (cmp ...)), 1).
8259 if (Cond.getOpcode() == ISD::AND &&
8260 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8261 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008262 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008263 Cond = Cond.getOperand(0);
8264 }
8265
Evan Cheng3f41d662007-10-08 22:16:29 +00008266 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8267 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00008268 if (Cond.getOpcode() == X86ISD::SETCC ||
8269 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008270 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008271
Dan Gohman475871a2008-07-27 21:46:04 +00008272 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008273 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008274 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008275 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008276 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008277 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008278 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008279 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008280 default: break;
8281 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008282 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008283 // These can only come from an arithmetic instruction with overflow,
8284 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008285 Cond = Cond.getNode()->getOperand(1);
8286 addTest = false;
8287 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008288 }
Evan Cheng0488db92007-09-25 01:57:46 +00008289 }
Evan Cheng370e5342008-12-03 08:38:43 +00008290 } else {
8291 unsigned CondOpc;
8292 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8293 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008294 if (CondOpc == ISD::OR) {
8295 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8296 // two branches instead of an explicit OR instruction with a
8297 // separate test.
8298 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008299 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008300 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008301 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008302 Chain, Dest, CC, Cmp);
8303 CC = Cond.getOperand(1).getOperand(0);
8304 Cond = Cmp;
8305 addTest = false;
8306 }
8307 } else { // ISD::AND
8308 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8309 // two branches instead of an explicit AND instruction with a
8310 // separate test. However, we only do this if this block doesn't
8311 // have a fall-through edge, because this requires an explicit
8312 // jmp when the condition is false.
8313 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008314 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00008315 Op.getNode()->hasOneUse()) {
8316 X86::CondCode CCode =
8317 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8318 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008319 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00008320 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00008321 // Look for an unconditional branch following this conditional branch.
8322 // We need this because we need to reverse the successors in order
8323 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00008324 if (User->getOpcode() == ISD::BR) {
8325 SDValue FalseBB = User->getOperand(1);
8326 SDNode *NewBR =
8327 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00008328 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00008329 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00008330 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00008331
Dale Johannesene4d209d2009-02-03 20:21:25 +00008332 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008333 Chain, Dest, CC, Cmp);
8334 X86::CondCode CCode =
8335 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
8336 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008337 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00008338 Cond = Cmp;
8339 addTest = false;
8340 }
8341 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008342 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00008343 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
8344 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
8345 // It should be transformed during dag combiner except when the condition
8346 // is set by a arithmetics with overflow node.
8347 X86::CondCode CCode =
8348 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8349 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008350 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00008351 Cond = Cond.getOperand(0).getOperand(1);
8352 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00008353 }
Evan Cheng0488db92007-09-25 01:57:46 +00008354 }
8355
8356 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008357 // Look pass the truncate.
8358 if (Cond.getOpcode() == ISD::TRUNCATE)
8359 Cond = Cond.getOperand(0);
8360
8361 // We know the result of AND is compared against zero. Try to match
8362 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008363 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008364 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
8365 if (NewSetCC.getNode()) {
8366 CC = NewSetCC.getOperand(0);
8367 Cond = NewSetCC.getOperand(1);
8368 addTest = false;
8369 }
8370 }
8371 }
8372
8373 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008374 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008375 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008376 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00008377 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00008378 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00008379}
8380
Anton Korobeynikove060b532007-04-17 19:34:00 +00008381
8382// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
8383// Calls to _alloca is needed to probe the stack when allocating more than 4k
8384// bytes in one go. Touching the stack at 4K increments is necessary to ensure
8385// that the guard pages used by the OS virtual memory manager are allocated in
8386// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00008387SDValue
8388X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008389 SelectionDAG &DAG) const {
Duncan Sands1e1ca0b2010-10-21 16:02:12 +00008390 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows()) &&
Michael J. Spencere9c253e2010-10-21 01:41:01 +00008391 "This should be used only on Windows targets");
NAKAMURA Takumia2e07622011-03-24 07:07:00 +00008392 assert(!Subtarget->isTargetEnvMacho());
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008393 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008394
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008395 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00008396 SDValue Chain = Op.getOperand(0);
8397 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008398 // FIXME: Ensure alignment here
8399
Dan Gohman475871a2008-07-27 21:46:04 +00008400 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008401
Owen Anderson825b72b2009-08-11 20:47:22 +00008402 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
NAKAMURA Takumia2e07622011-03-24 07:07:00 +00008403 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008404
NAKAMURA Takumia2e07622011-03-24 07:07:00 +00008405 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008406 Flag = Chain.getValue(1);
8407
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008408 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008409
Michael J. Spencere9c253e2010-10-21 01:41:01 +00008410 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008411 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008412
Dale Johannesendd64c412009-02-04 00:33:20 +00008413 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008414
Dan Gohman475871a2008-07-27 21:46:04 +00008415 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008416 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008417}
8418
Dan Gohmand858e902010-04-17 15:26:15 +00008419SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00008420 MachineFunction &MF = DAG.getMachineFunction();
8421 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
8422
Dan Gohman69de1932008-02-06 22:27:42 +00008423 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00008424 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00008425
Anton Korobeynikove7beda12010-10-03 22:52:07 +00008426 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00008427 // vastart just stores the address of the VarArgsFrameIndex slot into the
8428 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00008429 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
8430 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008431 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
8432 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008433 }
8434
8435 // __va_list_tag:
8436 // gp_offset (0 - 6 * 8)
8437 // fp_offset (48 - 48 + 8 * 16)
8438 // overflow_arg_area (point to parameters coming in memory).
8439 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00008440 SmallVector<SDValue, 8> MemOps;
8441 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00008442 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00008443 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00008444 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
8445 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008446 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008447 MemOps.push_back(Store);
8448
8449 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00008450 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008451 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008452 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00008453 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
8454 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008455 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008456 MemOps.push_back(Store);
8457
8458 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00008459 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008460 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00008461 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
8462 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008463 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
8464 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00008465 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008466 MemOps.push_back(Store);
8467
8468 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00008469 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008470 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00008471 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
8472 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008473 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
8474 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008475 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00008476 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00008477 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00008478}
8479
Dan Gohmand858e902010-04-17 15:26:15 +00008480SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00008481 assert(Subtarget->is64Bit() &&
8482 "LowerVAARG only handles 64-bit va_arg!");
8483 assert((Subtarget->isTargetLinux() ||
8484 Subtarget->isTargetDarwin()) &&
8485 "Unhandled target in LowerVAARG");
8486 assert(Op.getNode()->getNumOperands() == 4);
8487 SDValue Chain = Op.getOperand(0);
8488 SDValue SrcPtr = Op.getOperand(1);
8489 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
8490 unsigned Align = Op.getConstantOperandVal(3);
8491 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00008492
Dan Gohman320afb82010-10-12 18:00:49 +00008493 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00008494 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00008495 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
8496 uint8_t ArgMode;
8497
8498 // Decide which area this value should be read from.
8499 // TODO: Implement the AMD64 ABI in its entirety. This simple
8500 // selection mechanism works only for the basic types.
8501 if (ArgVT == MVT::f80) {
8502 llvm_unreachable("va_arg for f80 not yet implemented");
8503 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
8504 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
8505 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
8506 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
8507 } else {
8508 llvm_unreachable("Unhandled argument type in LowerVAARG");
8509 }
8510
8511 if (ArgMode == 2) {
8512 // Sanity Check: Make sure using fp_offset makes sense.
Michael J. Spencer87b86652010-10-19 07:32:42 +00008513 assert(!UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00008514 !(DAG.getMachineFunction()
8515 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00008516 Subtarget->hasXMM());
Dan Gohman320afb82010-10-12 18:00:49 +00008517 }
8518
8519 // Insert VAARG_64 node into the DAG
8520 // VAARG_64 returns two values: Variable Argument Address, Chain
8521 SmallVector<SDValue, 11> InstOps;
8522 InstOps.push_back(Chain);
8523 InstOps.push_back(SrcPtr);
8524 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
8525 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
8526 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
8527 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
8528 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
8529 VTs, &InstOps[0], InstOps.size(),
8530 MVT::i64,
8531 MachinePointerInfo(SV),
8532 /*Align=*/0,
8533 /*Volatile=*/false,
8534 /*ReadMem=*/true,
8535 /*WriteMem=*/true);
8536 Chain = VAARG.getValue(1);
8537
8538 // Load the next argument and return it
8539 return DAG.getLoad(ArgVT, dl,
8540 Chain,
8541 VAARG,
8542 MachinePointerInfo(),
8543 false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00008544}
8545
Dan Gohmand858e902010-04-17 15:26:15 +00008546SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00008547 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00008548 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00008549 SDValue Chain = Op.getOperand(0);
8550 SDValue DstPtr = Op.getOperand(1);
8551 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00008552 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
8553 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00008554 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00008555
Chris Lattnere72f2022010-09-21 05:40:29 +00008556 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00008557 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00008558 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00008559 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00008560}
8561
Dan Gohman475871a2008-07-27 21:46:04 +00008562SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00008563X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008564 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008565 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00008566 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00008567 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00008568 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00008569 case Intrinsic::x86_sse_comieq_ss:
8570 case Intrinsic::x86_sse_comilt_ss:
8571 case Intrinsic::x86_sse_comile_ss:
8572 case Intrinsic::x86_sse_comigt_ss:
8573 case Intrinsic::x86_sse_comige_ss:
8574 case Intrinsic::x86_sse_comineq_ss:
8575 case Intrinsic::x86_sse_ucomieq_ss:
8576 case Intrinsic::x86_sse_ucomilt_ss:
8577 case Intrinsic::x86_sse_ucomile_ss:
8578 case Intrinsic::x86_sse_ucomigt_ss:
8579 case Intrinsic::x86_sse_ucomige_ss:
8580 case Intrinsic::x86_sse_ucomineq_ss:
8581 case Intrinsic::x86_sse2_comieq_sd:
8582 case Intrinsic::x86_sse2_comilt_sd:
8583 case Intrinsic::x86_sse2_comile_sd:
8584 case Intrinsic::x86_sse2_comigt_sd:
8585 case Intrinsic::x86_sse2_comige_sd:
8586 case Intrinsic::x86_sse2_comineq_sd:
8587 case Intrinsic::x86_sse2_ucomieq_sd:
8588 case Intrinsic::x86_sse2_ucomilt_sd:
8589 case Intrinsic::x86_sse2_ucomile_sd:
8590 case Intrinsic::x86_sse2_ucomigt_sd:
8591 case Intrinsic::x86_sse2_ucomige_sd:
8592 case Intrinsic::x86_sse2_ucomineq_sd: {
8593 unsigned Opc = 0;
8594 ISD::CondCode CC = ISD::SETCC_INVALID;
8595 switch (IntNo) {
8596 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008597 case Intrinsic::x86_sse_comieq_ss:
8598 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008599 Opc = X86ISD::COMI;
8600 CC = ISD::SETEQ;
8601 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00008602 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008603 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008604 Opc = X86ISD::COMI;
8605 CC = ISD::SETLT;
8606 break;
8607 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008608 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008609 Opc = X86ISD::COMI;
8610 CC = ISD::SETLE;
8611 break;
8612 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008613 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008614 Opc = X86ISD::COMI;
8615 CC = ISD::SETGT;
8616 break;
8617 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008618 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008619 Opc = X86ISD::COMI;
8620 CC = ISD::SETGE;
8621 break;
8622 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008623 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008624 Opc = X86ISD::COMI;
8625 CC = ISD::SETNE;
8626 break;
8627 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008628 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008629 Opc = X86ISD::UCOMI;
8630 CC = ISD::SETEQ;
8631 break;
8632 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008633 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008634 Opc = X86ISD::UCOMI;
8635 CC = ISD::SETLT;
8636 break;
8637 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008638 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008639 Opc = X86ISD::UCOMI;
8640 CC = ISD::SETLE;
8641 break;
8642 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008643 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008644 Opc = X86ISD::UCOMI;
8645 CC = ISD::SETGT;
8646 break;
8647 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008648 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008649 Opc = X86ISD::UCOMI;
8650 CC = ISD::SETGE;
8651 break;
8652 case Intrinsic::x86_sse_ucomineq_ss:
8653 case Intrinsic::x86_sse2_ucomineq_sd:
8654 Opc = X86ISD::UCOMI;
8655 CC = ISD::SETNE;
8656 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00008657 }
Evan Cheng734503b2006-09-11 02:19:56 +00008658
Dan Gohman475871a2008-07-27 21:46:04 +00008659 SDValue LHS = Op.getOperand(1);
8660 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00008661 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008662 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00008663 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
8664 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8665 DAG.getConstant(X86CC, MVT::i8), Cond);
8666 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00008667 }
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008668 // ptest and testp intrinsics. The intrinsic these come from are designed to
8669 // return an integer value, not just an instruction so lower it to the ptest
8670 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00008671 case Intrinsic::x86_sse41_ptestz:
8672 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008673 case Intrinsic::x86_sse41_ptestnzc:
8674 case Intrinsic::x86_avx_ptestz_256:
8675 case Intrinsic::x86_avx_ptestc_256:
8676 case Intrinsic::x86_avx_ptestnzc_256:
8677 case Intrinsic::x86_avx_vtestz_ps:
8678 case Intrinsic::x86_avx_vtestc_ps:
8679 case Intrinsic::x86_avx_vtestnzc_ps:
8680 case Intrinsic::x86_avx_vtestz_pd:
8681 case Intrinsic::x86_avx_vtestc_pd:
8682 case Intrinsic::x86_avx_vtestnzc_pd:
8683 case Intrinsic::x86_avx_vtestz_ps_256:
8684 case Intrinsic::x86_avx_vtestc_ps_256:
8685 case Intrinsic::x86_avx_vtestnzc_ps_256:
8686 case Intrinsic::x86_avx_vtestz_pd_256:
8687 case Intrinsic::x86_avx_vtestc_pd_256:
8688 case Intrinsic::x86_avx_vtestnzc_pd_256: {
8689 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00008690 unsigned X86CC = 0;
8691 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00008692 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008693 case Intrinsic::x86_avx_vtestz_ps:
8694 case Intrinsic::x86_avx_vtestz_pd:
8695 case Intrinsic::x86_avx_vtestz_ps_256:
8696 case Intrinsic::x86_avx_vtestz_pd_256:
8697 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00008698 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008699 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00008700 // ZF = 1
8701 X86CC = X86::COND_E;
8702 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008703 case Intrinsic::x86_avx_vtestc_ps:
8704 case Intrinsic::x86_avx_vtestc_pd:
8705 case Intrinsic::x86_avx_vtestc_ps_256:
8706 case Intrinsic::x86_avx_vtestc_pd_256:
8707 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00008708 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008709 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00008710 // CF = 1
8711 X86CC = X86::COND_B;
8712 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008713 case Intrinsic::x86_avx_vtestnzc_ps:
8714 case Intrinsic::x86_avx_vtestnzc_pd:
8715 case Intrinsic::x86_avx_vtestnzc_ps_256:
8716 case Intrinsic::x86_avx_vtestnzc_pd_256:
8717 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00008718 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008719 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00008720 // ZF and CF = 0
8721 X86CC = X86::COND_A;
8722 break;
8723 }
Eric Christopherfd179292009-08-27 18:07:15 +00008724
Eric Christopher71c67532009-07-29 00:28:05 +00008725 SDValue LHS = Op.getOperand(1);
8726 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008727 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
8728 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00008729 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
8730 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
8731 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00008732 }
Evan Cheng5759f972008-05-04 09:15:50 +00008733
8734 // Fix vector shift instructions where the last operand is a non-immediate
8735 // i32 value.
8736 case Intrinsic::x86_sse2_pslli_w:
8737 case Intrinsic::x86_sse2_pslli_d:
8738 case Intrinsic::x86_sse2_pslli_q:
8739 case Intrinsic::x86_sse2_psrli_w:
8740 case Intrinsic::x86_sse2_psrli_d:
8741 case Intrinsic::x86_sse2_psrli_q:
8742 case Intrinsic::x86_sse2_psrai_w:
8743 case Intrinsic::x86_sse2_psrai_d:
8744 case Intrinsic::x86_mmx_pslli_w:
8745 case Intrinsic::x86_mmx_pslli_d:
8746 case Intrinsic::x86_mmx_pslli_q:
8747 case Intrinsic::x86_mmx_psrli_w:
8748 case Intrinsic::x86_mmx_psrli_d:
8749 case Intrinsic::x86_mmx_psrli_q:
8750 case Intrinsic::x86_mmx_psrai_w:
8751 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00008752 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00008753 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00008754 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00008755
8756 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00008757 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00008758 switch (IntNo) {
8759 case Intrinsic::x86_sse2_pslli_w:
8760 NewIntNo = Intrinsic::x86_sse2_psll_w;
8761 break;
8762 case Intrinsic::x86_sse2_pslli_d:
8763 NewIntNo = Intrinsic::x86_sse2_psll_d;
8764 break;
8765 case Intrinsic::x86_sse2_pslli_q:
8766 NewIntNo = Intrinsic::x86_sse2_psll_q;
8767 break;
8768 case Intrinsic::x86_sse2_psrli_w:
8769 NewIntNo = Intrinsic::x86_sse2_psrl_w;
8770 break;
8771 case Intrinsic::x86_sse2_psrli_d:
8772 NewIntNo = Intrinsic::x86_sse2_psrl_d;
8773 break;
8774 case Intrinsic::x86_sse2_psrli_q:
8775 NewIntNo = Intrinsic::x86_sse2_psrl_q;
8776 break;
8777 case Intrinsic::x86_sse2_psrai_w:
8778 NewIntNo = Intrinsic::x86_sse2_psra_w;
8779 break;
8780 case Intrinsic::x86_sse2_psrai_d:
8781 NewIntNo = Intrinsic::x86_sse2_psra_d;
8782 break;
8783 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00008784 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00008785 switch (IntNo) {
8786 case Intrinsic::x86_mmx_pslli_w:
8787 NewIntNo = Intrinsic::x86_mmx_psll_w;
8788 break;
8789 case Intrinsic::x86_mmx_pslli_d:
8790 NewIntNo = Intrinsic::x86_mmx_psll_d;
8791 break;
8792 case Intrinsic::x86_mmx_pslli_q:
8793 NewIntNo = Intrinsic::x86_mmx_psll_q;
8794 break;
8795 case Intrinsic::x86_mmx_psrli_w:
8796 NewIntNo = Intrinsic::x86_mmx_psrl_w;
8797 break;
8798 case Intrinsic::x86_mmx_psrli_d:
8799 NewIntNo = Intrinsic::x86_mmx_psrl_d;
8800 break;
8801 case Intrinsic::x86_mmx_psrli_q:
8802 NewIntNo = Intrinsic::x86_mmx_psrl_q;
8803 break;
8804 case Intrinsic::x86_mmx_psrai_w:
8805 NewIntNo = Intrinsic::x86_mmx_psra_w;
8806 break;
8807 case Intrinsic::x86_mmx_psrai_d:
8808 NewIntNo = Intrinsic::x86_mmx_psra_d;
8809 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00008810 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00008811 }
8812 break;
8813 }
8814 }
Mon P Wangefa42202009-09-03 19:56:25 +00008815
8816 // The vector shift intrinsics with scalars uses 32b shift amounts but
8817 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
8818 // to be zero.
8819 SDValue ShOps[4];
8820 ShOps[0] = ShAmt;
8821 ShOps[1] = DAG.getConstant(0, MVT::i32);
8822 if (ShAmtVT == MVT::v4i32) {
8823 ShOps[2] = DAG.getUNDEF(MVT::i32);
8824 ShOps[3] = DAG.getUNDEF(MVT::i32);
8825 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
8826 } else {
8827 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
Dale Johannesen0488fb62010-09-30 23:57:10 +00008828// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00008829 }
8830
Owen Andersone50ed302009-08-10 22:56:29 +00008831 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008832 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008833 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008834 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00008835 Op.getOperand(1), ShAmt);
8836 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00008837 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008838}
Evan Cheng72261582005-12-20 06:22:03 +00008839
Dan Gohmand858e902010-04-17 15:26:15 +00008840SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
8841 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00008842 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
8843 MFI->setReturnAddressIsTaken(true);
8844
Bill Wendling64e87322009-01-16 19:25:27 +00008845 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008846 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00008847
8848 if (Depth > 0) {
8849 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
8850 SDValue Offset =
8851 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00008852 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008853 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008854 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008855 FrameAddr, Offset),
Chris Lattner51abfe42010-09-21 06:02:19 +00008856 MachinePointerInfo(), false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00008857 }
8858
8859 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00008860 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00008861 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Chris Lattner51abfe42010-09-21 06:02:19 +00008862 RetAddrFI, MachinePointerInfo(), false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00008863}
8864
Dan Gohmand858e902010-04-17 15:26:15 +00008865SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00008866 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
8867 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00008868
Owen Andersone50ed302009-08-10 22:56:29 +00008869 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008870 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00008871 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
8872 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00008873 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00008874 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00008875 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
8876 MachinePointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +00008877 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00008878 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00008879}
8880
Dan Gohman475871a2008-07-27 21:46:04 +00008881SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008882 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00008883 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008884}
8885
Dan Gohmand858e902010-04-17 15:26:15 +00008886SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008887 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00008888 SDValue Chain = Op.getOperand(0);
8889 SDValue Offset = Op.getOperand(1);
8890 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008891 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008892
Dan Gohmand8816272010-08-11 18:14:00 +00008893 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
8894 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
8895 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00008896 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008897
Dan Gohmand8816272010-08-11 18:14:00 +00008898 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
8899 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008900 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00008901 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
8902 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00008903 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00008904 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008905
Dale Johannesene4d209d2009-02-03 20:21:25 +00008906 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00008907 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00008908 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008909}
8910
Dan Gohman475871a2008-07-27 21:46:04 +00008911SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008912 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008913 SDValue Root = Op.getOperand(0);
8914 SDValue Trmp = Op.getOperand(1); // trampoline
8915 SDValue FPtr = Op.getOperand(2); // nested function
8916 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008917 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00008918
Dan Gohman69de1932008-02-06 22:27:42 +00008919 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00008920
8921 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00008922 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00008923
8924 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00008925 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
8926 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00008927
Evan Cheng0e6a0522011-07-18 20:57:22 +00008928 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
8929 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00008930
8931 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
8932
8933 // Load the pointer to the nested function into R11.
8934 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00008935 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00008936 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008937 Addr, MachinePointerInfo(TrmpAddr),
8938 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008939
Owen Anderson825b72b2009-08-11 20:47:22 +00008940 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8941 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008942 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
8943 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00008944 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00008945
8946 // Load the 'nest' parameter value into R10.
8947 // R10 is specified in X86CallingConv.td
8948 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00008949 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8950 DAG.getConstant(10, MVT::i64));
8951 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008952 Addr, MachinePointerInfo(TrmpAddr, 10),
8953 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008954
Owen Anderson825b72b2009-08-11 20:47:22 +00008955 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8956 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008957 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
8958 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00008959 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00008960
8961 // Jump to the nested function.
8962 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00008963 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8964 DAG.getConstant(20, MVT::i64));
8965 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008966 Addr, MachinePointerInfo(TrmpAddr, 20),
8967 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008968
8969 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00008970 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8971 DAG.getConstant(22, MVT::i64));
8972 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00008973 MachinePointerInfo(TrmpAddr, 22),
8974 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008975
Dan Gohman475871a2008-07-27 21:46:04 +00008976 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00008977 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008978 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008979 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00008980 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00008981 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00008982 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00008983 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008984
8985 switch (CC) {
8986 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00008987 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00008988 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00008989 case CallingConv::X86_StdCall: {
8990 // Pass 'nest' parameter in ECX.
8991 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00008992 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008993
8994 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00008995 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00008996 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00008997
Chris Lattner58d74912008-03-12 17:45:29 +00008998 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00008999 unsigned InRegCount = 0;
9000 unsigned Idx = 1;
9001
9002 for (FunctionType::param_iterator I = FTy->param_begin(),
9003 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009004 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009005 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009006 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009007
9008 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009009 report_fatal_error("Nest register in use - reduce number of inreg"
9010 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009011 }
9012 }
9013 break;
9014 }
9015 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009016 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009017 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009018 // Pass 'nest' parameter in EAX.
9019 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009020 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009021 break;
9022 }
9023
Dan Gohman475871a2008-07-27 21:46:04 +00009024 SDValue OutChains[4];
9025 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009026
Owen Anderson825b72b2009-08-11 20:47:22 +00009027 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9028 DAG.getConstant(10, MVT::i32));
9029 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009030
Chris Lattnera62fe662010-02-05 19:20:30 +00009031 // This is storing the opcode for MOV32ri.
9032 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009033 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009034 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009035 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009036 Trmp, MachinePointerInfo(TrmpAddr),
9037 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009038
Owen Anderson825b72b2009-08-11 20:47:22 +00009039 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9040 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009041 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
9042 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00009043 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009044
Chris Lattnera62fe662010-02-05 19:20:30 +00009045 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00009046 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9047 DAG.getConstant(5, MVT::i32));
9048 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009049 MachinePointerInfo(TrmpAddr, 5),
9050 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009051
Owen Anderson825b72b2009-08-11 20:47:22 +00009052 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9053 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009054 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
9055 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00009056 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009057
Dan Gohman475871a2008-07-27 21:46:04 +00009058 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00009059 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00009060 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009061 }
9062}
9063
Dan Gohmand858e902010-04-17 15:26:15 +00009064SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
9065 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009066 /*
9067 The rounding mode is in bits 11:10 of FPSR, and has the following
9068 settings:
9069 00 Round to nearest
9070 01 Round to -inf
9071 10 Round to +inf
9072 11 Round to 0
9073
9074 FLT_ROUNDS, on the other hand, expects the following:
9075 -1 Undefined
9076 0 Round to 0
9077 1 Round to nearest
9078 2 Round to +inf
9079 3 Round to -inf
9080
9081 To perform the conversion, we do:
9082 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
9083 */
9084
9085 MachineFunction &MF = DAG.getMachineFunction();
9086 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00009087 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009088 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00009089 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00009090 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009091
9092 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00009093 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00009094 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009095
Michael J. Spencerec38de22010-10-10 22:04:20 +00009096
Chris Lattner2156b792010-09-22 01:11:26 +00009097 MachineMemOperand *MMO =
9098 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
9099 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009100
Chris Lattner2156b792010-09-22 01:11:26 +00009101 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
9102 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
9103 DAG.getVTList(MVT::Other),
9104 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009105
9106 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00009107 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Chris Lattner51abfe42010-09-21 06:02:19 +00009108 MachinePointerInfo(), false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009109
9110 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00009111 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00009112 DAG.getNode(ISD::SRL, DL, MVT::i16,
9113 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009114 CWD, DAG.getConstant(0x800, MVT::i16)),
9115 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00009116 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00009117 DAG.getNode(ISD::SRL, DL, MVT::i16,
9118 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009119 CWD, DAG.getConstant(0x400, MVT::i16)),
9120 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009121
Dan Gohman475871a2008-07-27 21:46:04 +00009122 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00009123 DAG.getNode(ISD::AND, DL, MVT::i16,
9124 DAG.getNode(ISD::ADD, DL, MVT::i16,
9125 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00009126 DAG.getConstant(1, MVT::i16)),
9127 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009128
9129
Duncan Sands83ec4b62008-06-06 12:08:01 +00009130 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00009131 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009132}
9133
Dan Gohmand858e902010-04-17 15:26:15 +00009134SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009135 EVT VT = Op.getValueType();
9136 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009137 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009138 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009139
9140 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009141 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00009142 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00009143 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00009144 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009145 }
Evan Cheng18efe262007-12-14 02:13:44 +00009146
Evan Cheng152804e2007-12-14 08:30:15 +00009147 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009148 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009149 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009150
9151 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009152 SDValue Ops[] = {
9153 Op,
9154 DAG.getConstant(NumBits+NumBits-1, OpVT),
9155 DAG.getConstant(X86::COND_E, MVT::i8),
9156 Op.getValue(1)
9157 };
9158 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00009159
9160 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00009161 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00009162
Owen Anderson825b72b2009-08-11 20:47:22 +00009163 if (VT == MVT::i8)
9164 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009165 return Op;
9166}
9167
Dan Gohmand858e902010-04-17 15:26:15 +00009168SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009169 EVT VT = Op.getValueType();
9170 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009171 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009172 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009173
9174 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009175 if (VT == MVT::i8) {
9176 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00009177 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009178 }
Evan Cheng152804e2007-12-14 08:30:15 +00009179
9180 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009181 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009182 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009183
9184 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009185 SDValue Ops[] = {
9186 Op,
9187 DAG.getConstant(NumBits, OpVT),
9188 DAG.getConstant(X86::COND_E, MVT::i8),
9189 Op.getValue(1)
9190 };
9191 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00009192
Owen Anderson825b72b2009-08-11 20:47:22 +00009193 if (VT == MVT::i8)
9194 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009195 return Op;
9196}
9197
Dan Gohmand858e902010-04-17 15:26:15 +00009198SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009199 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00009200 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009201 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00009202
Mon P Wangaf9b9522008-12-18 21:42:19 +00009203 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
9204 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
9205 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
9206 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
9207 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
9208 //
9209 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
9210 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
9211 // return AloBlo + AloBhi + AhiBlo;
9212
9213 SDValue A = Op.getOperand(0);
9214 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009215
Dale Johannesene4d209d2009-02-03 20:21:25 +00009216 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009217 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
9218 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009219 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009220 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
9221 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009222 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009223 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00009224 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009225 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009226 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00009227 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009228 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009229 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00009230 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009231 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009232 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
9233 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009234 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009235 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
9236 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009237 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
9238 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00009239 return Res;
9240}
9241
Nadav Rotem43012222011-05-11 08:12:09 +00009242SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
9243
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009244 EVT VT = Op.getValueType();
9245 DebugLoc dl = Op.getDebugLoc();
9246 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +00009247 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009248 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009249
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00009250 if (!(Subtarget->hasSSE2() || Subtarget->hasAVX()))
9251 return SDValue();
9252
9253 // Decompose 256-bit shifts into smaller 128-bit shifts.
9254 if (VT.getSizeInBits() == 256) {
9255 int NumElems = VT.getVectorNumElements();
9256 MVT EltVT = VT.getVectorElementType().getSimpleVT();
9257 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
9258
9259 // Extract the two vectors
9260 SDValue V1 = Extract128BitVector(R, DAG.getConstant(0, MVT::i32), DAG, dl);
9261 SDValue V2 = Extract128BitVector(R, DAG.getConstant(NumElems/2, MVT::i32),
9262 DAG, dl);
9263
9264 // Recreate the shift amount vectors
9265 SmallVector<SDValue, 4> Amt1Csts;
9266 SmallVector<SDValue, 4> Amt2Csts;
9267 for (int i = 0; i < NumElems/2; ++i)
9268 Amt1Csts.push_back(Amt->getOperand(i));
9269 for (int i = NumElems/2; i < NumElems; ++i)
9270 Amt2Csts.push_back(Amt->getOperand(i));
9271
9272 SDValue Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
9273 &Amt1Csts[0], NumElems/2);
9274 SDValue Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
9275 &Amt2Csts[0], NumElems/2);
9276
9277 // Issue new vector shifts for the smaller types
9278 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
9279 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
9280
9281 // Concatenate the result back
9282 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
9283 }
Nate Begeman51409212010-07-28 00:21:48 +00009284
Nadav Rotem43012222011-05-11 08:12:09 +00009285 // Optimize shl/srl/sra with constant shift amount.
9286 if (isSplatVector(Amt.getNode())) {
9287 SDValue SclrAmt = Amt->getOperand(0);
9288 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
9289 uint64_t ShiftAmt = C->getZExtValue();
9290
9291 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SHL)
9292 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9293 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
9294 R, DAG.getConstant(ShiftAmt, MVT::i32));
9295
9296 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SHL)
9297 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9298 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
9299 R, DAG.getConstant(ShiftAmt, MVT::i32));
9300
9301 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SHL)
9302 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9303 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
9304 R, DAG.getConstant(ShiftAmt, MVT::i32));
9305
9306 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SRL)
9307 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9308 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
9309 R, DAG.getConstant(ShiftAmt, MVT::i32));
9310
9311 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRL)
9312 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9313 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
9314 R, DAG.getConstant(ShiftAmt, MVT::i32));
9315
9316 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRL)
9317 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9318 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
9319 R, DAG.getConstant(ShiftAmt, MVT::i32));
9320
9321 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRA)
9322 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9323 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
9324 R, DAG.getConstant(ShiftAmt, MVT::i32));
9325
9326 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRA)
9327 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9328 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
9329 R, DAG.getConstant(ShiftAmt, MVT::i32));
9330 }
9331 }
9332
9333 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +00009334 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +00009335 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9336 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
9337 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
9338
9339 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009340
Nate Begeman51409212010-07-28 00:21:48 +00009341 std::vector<Constant*> CV(4, CI);
9342 Constant *C = ConstantVector::get(CV);
9343 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
9344 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00009345 MachinePointerInfo::getConstantPool(),
Nate Begeman51409212010-07-28 00:21:48 +00009346 false, false, 16);
9347
9348 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009349 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +00009350 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
9351 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
9352 }
Nadav Rotem43012222011-05-11 08:12:09 +00009353 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +00009354 // a = a << 5;
9355 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9356 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
9357 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
9358
9359 ConstantInt *CM1 = ConstantInt::get(*Context, APInt(8, 15));
9360 ConstantInt *CM2 = ConstantInt::get(*Context, APInt(8, 63));
9361
9362 std::vector<Constant*> CVM1(16, CM1);
9363 std::vector<Constant*> CVM2(16, CM2);
9364 Constant *C = ConstantVector::get(CVM1);
9365 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
9366 SDValue M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00009367 MachinePointerInfo::getConstantPool(),
Nate Begeman51409212010-07-28 00:21:48 +00009368 false, false, 16);
9369
9370 // r = pblendv(r, psllw(r & (char16)15, 4), a);
9371 M = DAG.getNode(ISD::AND, dl, VT, R, M);
9372 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9373 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
9374 DAG.getConstant(4, MVT::i32));
Nate Begeman672fb622010-12-20 22:04:24 +00009375 R = DAG.getNode(X86ISD::PBLENDVB, dl, VT, R, M, Op);
Nate Begeman51409212010-07-28 00:21:48 +00009376 // a += a
9377 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009378
Nate Begeman51409212010-07-28 00:21:48 +00009379 C = ConstantVector::get(CVM2);
9380 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
9381 M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00009382 MachinePointerInfo::getConstantPool(),
Chris Lattner51abfe42010-09-21 06:02:19 +00009383 false, false, 16);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009384
Nate Begeman51409212010-07-28 00:21:48 +00009385 // r = pblendv(r, psllw(r & (char16)63, 2), a);
9386 M = DAG.getNode(ISD::AND, dl, VT, R, M);
9387 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9388 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
9389 DAG.getConstant(2, MVT::i32));
Nate Begeman672fb622010-12-20 22:04:24 +00009390 R = DAG.getNode(X86ISD::PBLENDVB, dl, VT, R, M, Op);
Nate Begeman51409212010-07-28 00:21:48 +00009391 // a += a
9392 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009393
Nate Begeman51409212010-07-28 00:21:48 +00009394 // return pblendv(r, r+r, a);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009395 R = DAG.getNode(X86ISD::PBLENDVB, dl, VT,
Nate Begeman51409212010-07-28 00:21:48 +00009396 R, DAG.getNode(ISD::ADD, dl, VT, R, R), Op);
9397 return R;
9398 }
9399 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009400}
Mon P Wangaf9b9522008-12-18 21:42:19 +00009401
Dan Gohmand858e902010-04-17 15:26:15 +00009402SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00009403 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
9404 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00009405 // looks for this combo and may remove the "setcc" instruction if the "setcc"
9406 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00009407 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00009408 SDValue LHS = N->getOperand(0);
9409 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00009410 unsigned BaseOp = 0;
9411 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +00009412 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00009413 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00009414 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00009415 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00009416 // A subtract of one will be selected as a INC. Note that INC doesn't
9417 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +00009418 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
9419 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +00009420 BaseOp = X86ISD::INC;
9421 Cond = X86::COND_O;
9422 break;
9423 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00009424 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00009425 Cond = X86::COND_O;
9426 break;
9427 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00009428 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00009429 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00009430 break;
9431 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00009432 // A subtract of one will be selected as a DEC. Note that DEC doesn't
9433 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +00009434 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
9435 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +00009436 BaseOp = X86ISD::DEC;
9437 Cond = X86::COND_O;
9438 break;
9439 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00009440 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00009441 Cond = X86::COND_O;
9442 break;
9443 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00009444 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00009445 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00009446 break;
9447 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00009448 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00009449 Cond = X86::COND_O;
9450 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +00009451 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
9452 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
9453 MVT::i32);
9454 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009455
Chris Lattnerb20e0b12010-12-05 07:30:36 +00009456 SDValue SetCC =
9457 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9458 DAG.getConstant(X86::COND_O, MVT::i32),
9459 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009460
Dan Gohman6e5fda22011-07-22 18:45:15 +00009461 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +00009462 }
Bill Wendling74c37652008-12-09 22:08:41 +00009463 }
Bill Wendling3fafd932008-11-26 22:37:40 +00009464
Bill Wendling61edeb52008-12-02 01:06:39 +00009465 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009466 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +00009467 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00009468
Bill Wendling61edeb52008-12-02 01:06:39 +00009469 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +00009470 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
9471 DAG.getConstant(Cond, MVT::i32),
9472 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00009473
Dan Gohman6e5fda22011-07-22 18:45:15 +00009474 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +00009475}
9476
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00009477SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const{
9478 DebugLoc dl = Op.getDebugLoc();
9479 SDNode* Node = Op.getNode();
9480 EVT ExtraVT = cast<VTSDNode>(Node->getOperand(1))->getVT();
9481 EVT VT = Node->getValueType(0);
9482
9483 if (Subtarget->hasSSE2() && VT.isVector()) {
9484 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
9485 ExtraVT.getScalarType().getSizeInBits();
9486 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
9487
9488 unsigned SHLIntrinsicsID = 0;
9489 unsigned SRAIntrinsicsID = 0;
9490 switch (VT.getSimpleVT().SimpleTy) {
9491 default:
9492 return SDValue();
9493 case MVT::v2i64: {
9494 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_q;
9495 SRAIntrinsicsID = 0;
9496 break;
9497 }
9498 case MVT::v4i32: {
9499 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_d;
9500 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_d;
9501 break;
9502 }
9503 case MVT::v8i16: {
9504 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_w;
9505 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_w;
9506 break;
9507 }
9508 }
9509
9510 SDValue Tmp1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9511 DAG.getConstant(SHLIntrinsicsID, MVT::i32),
9512 Node->getOperand(0), ShAmt);
9513
9514 // In case of 1 bit sext, no need to shr
9515 if (ExtraVT.getScalarType().getSizeInBits() == 1) return Tmp1;
9516
9517 if (SRAIntrinsicsID) {
9518 Tmp1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9519 DAG.getConstant(SRAIntrinsicsID, MVT::i32),
9520 Tmp1, ShAmt);
9521 }
9522 return Tmp1;
9523 }
9524
9525 return SDValue();
9526}
9527
9528
Eric Christopher9a9d2752010-07-22 02:48:34 +00009529SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
9530 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00009531
Eric Christopher77ed1352011-07-08 00:04:56 +00009532 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
9533 // There isn't any reason to disable it if the target processor supports it.
9534 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +00009535 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +00009536 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +00009537 SDValue Ops[] = {
9538 DAG.getRegister(X86::ESP, MVT::i32), // Base
9539 DAG.getTargetConstant(1, MVT::i8), // Scale
9540 DAG.getRegister(0, MVT::i32), // Index
9541 DAG.getTargetConstant(0, MVT::i32), // Disp
9542 DAG.getRegister(0, MVT::i32), // Segment.
9543 Zero,
9544 Chain
9545 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00009546 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +00009547 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
9548 array_lengthof(Ops));
9549 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +00009550 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00009551
Eric Christopher9a9d2752010-07-22 02:48:34 +00009552 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +00009553 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +00009554 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009555
Chris Lattner132929a2010-08-14 17:26:09 +00009556 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
9557 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
9558 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
9559 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +00009560
Chris Lattner132929a2010-08-14 17:26:09 +00009561 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
9562 if (!Op1 && !Op2 && !Op3 && Op4)
9563 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009564
Chris Lattner132929a2010-08-14 17:26:09 +00009565 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
9566 if (Op1 && !Op2 && !Op3 && !Op4)
9567 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009568
9569 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +00009570 // (MFENCE)>;
9571 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +00009572}
9573
Eli Friedman14648462011-07-27 22:21:52 +00009574SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
9575 SelectionDAG &DAG) const {
9576 DebugLoc dl = Op.getDebugLoc();
9577 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
9578 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
9579 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
9580 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
9581
9582 // The only fence that needs an instruction is a sequentially-consistent
9583 // cross-thread fence.
9584 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
9585 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
9586 // no-sse2). There isn't any reason to disable it if the target processor
9587 // supports it.
9588 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
9589 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
9590
9591 SDValue Chain = Op.getOperand(0);
9592 SDValue Zero = DAG.getConstant(0, MVT::i32);
9593 SDValue Ops[] = {
9594 DAG.getRegister(X86::ESP, MVT::i32), // Base
9595 DAG.getTargetConstant(1, MVT::i8), // Scale
9596 DAG.getRegister(0, MVT::i32), // Index
9597 DAG.getTargetConstant(0, MVT::i32), // Disp
9598 DAG.getRegister(0, MVT::i32), // Segment.
9599 Zero,
9600 Chain
9601 };
9602 SDNode *Res =
9603 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
9604 array_lengthof(Ops));
9605 return SDValue(Res, 0);
9606 }
9607
9608 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
9609 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
9610}
9611
9612
Dan Gohmand858e902010-04-17 15:26:15 +00009613SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009614 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +00009615 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00009616 unsigned Reg = 0;
9617 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00009618 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00009619 default:
9620 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009621 case MVT::i8: Reg = X86::AL; size = 1; break;
9622 case MVT::i16: Reg = X86::AX; size = 2; break;
9623 case MVT::i32: Reg = X86::EAX; size = 4; break;
9624 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00009625 assert(Subtarget->is64Bit() && "Node not type legal!");
9626 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00009627 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00009628 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +00009629 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00009630 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00009631 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00009632 Op.getOperand(1),
9633 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00009634 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00009635 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00009636 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +00009637 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
9638 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
9639 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +00009640 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +00009641 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00009642 return cpOut;
9643}
9644
Duncan Sands1607f052008-12-01 11:39:25 +00009645SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009646 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00009647 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00009648 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +00009649 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009650 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00009651 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00009652 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
9653 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00009654 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00009655 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
9656 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00009657 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00009658 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00009659 rdx.getValue(1)
9660 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00009661 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009662}
9663
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009664SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +00009665 SelectionDAG &DAG) const {
9666 EVT SrcVT = Op.getOperand(0).getValueType();
9667 EVT DstVT = Op.getValueType();
Chris Lattner2a786eb2010-12-19 20:19:20 +00009668 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
9669 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +00009670 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +00009671 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009672 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +00009673 // i64 <=> MMX conversions are Legal.
9674 if (SrcVT==MVT::i64 && DstVT.isVector())
9675 return Op;
9676 if (DstVT==MVT::i64 && SrcVT.isVector())
9677 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00009678 // MMX <=> MMX conversions are Legal.
9679 if (SrcVT.isVector() && DstVT.isVector())
9680 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00009681 // All other conversions need to be expanded.
9682 return SDValue();
9683}
Chris Lattner5b856542010-12-20 00:59:46 +00009684
Dan Gohmand858e902010-04-17 15:26:15 +00009685SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00009686 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00009687 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00009688 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009689 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00009690 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009691 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009692 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00009693 Node->getOperand(0),
9694 Node->getOperand(1), negOp,
9695 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +00009696 cast<AtomicSDNode>(Node)->getAlignment(),
9697 cast<AtomicSDNode>(Node)->getOrdering(),
9698 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +00009699}
9700
Chris Lattner5b856542010-12-20 00:59:46 +00009701static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
9702 EVT VT = Op.getNode()->getValueType(0);
9703
9704 // Let legalize expand this if it isn't a legal type yet.
9705 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
9706 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009707
Chris Lattner5b856542010-12-20 00:59:46 +00009708 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009709
Chris Lattner5b856542010-12-20 00:59:46 +00009710 unsigned Opc;
9711 bool ExtraOp = false;
9712 switch (Op.getOpcode()) {
9713 default: assert(0 && "Invalid code");
9714 case ISD::ADDC: Opc = X86ISD::ADD; break;
9715 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
9716 case ISD::SUBC: Opc = X86ISD::SUB; break;
9717 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
9718 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009719
Chris Lattner5b856542010-12-20 00:59:46 +00009720 if (!ExtraOp)
9721 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
9722 Op.getOperand(1));
9723 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
9724 Op.getOperand(1), Op.getOperand(2));
9725}
9726
Evan Cheng0db9fe62006-04-25 20:13:52 +00009727/// LowerOperation - Provide custom lowering hooks for some operations.
9728///
Dan Gohmand858e902010-04-17 15:26:15 +00009729SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00009730 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00009731 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00009732 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +00009733 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +00009734 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009735 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
9736 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009737 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00009738 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009739 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
9740 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
9741 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +00009742 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +00009743 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009744 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
9745 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
9746 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00009747 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00009748 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00009749 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009750 case ISD::SHL_PARTS:
9751 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +00009752 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009753 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00009754 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009755 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00009756 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009757 case ISD::FABS: return LowerFABS(Op, DAG);
9758 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00009759 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00009760 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00009761 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00009762 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00009763 case ISD::SELECT: return LowerSELECT(Op, DAG);
9764 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009765 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009766 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00009767 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00009768 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009769 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009770 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
9771 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009772 case ISD::FRAME_TO_ARGS_OFFSET:
9773 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009774 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009775 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009776 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00009777 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00009778 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
9779 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00009780 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +00009781 case ISD::SRA:
9782 case ISD::SRL:
9783 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00009784 case ISD::SADDO:
9785 case ISD::UADDO:
9786 case ISD::SSUBO:
9787 case ISD::USUBO:
9788 case ISD::SMULO:
9789 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00009790 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009791 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +00009792 case ISD::ADDC:
9793 case ISD::ADDE:
9794 case ISD::SUBC:
9795 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009796 }
Chris Lattner27a6c732007-11-24 07:07:01 +00009797}
9798
Duncan Sands1607f052008-12-01 11:39:25 +00009799void X86TargetLowering::
9800ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00009801 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009802 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009803 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00009804 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00009805
9806 SDValue Chain = Node->getOperand(0);
9807 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00009808 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00009809 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00009810 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00009811 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00009812 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00009813 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00009814 SDValue Result =
9815 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
9816 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00009817 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00009818 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00009819 Results.push_back(Result.getValue(2));
9820}
9821
Duncan Sands126d9072008-07-04 11:47:58 +00009822/// ReplaceNodeResults - Replace a node with an illegal result type
9823/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00009824void X86TargetLowering::ReplaceNodeResults(SDNode *N,
9825 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00009826 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00009827 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00009828 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00009829 default:
Duncan Sands1607f052008-12-01 11:39:25 +00009830 assert(false && "Do not know how to custom type legalize this operation!");
9831 return;
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00009832 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +00009833 case ISD::ADDC:
9834 case ISD::ADDE:
9835 case ISD::SUBC:
9836 case ISD::SUBE:
9837 // We don't want to expand or promote these.
9838 return;
Duncan Sands1607f052008-12-01 11:39:25 +00009839 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00009840 std::pair<SDValue,SDValue> Vals =
9841 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00009842 SDValue FIST = Vals.first, StackSlot = Vals.second;
9843 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00009844 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00009845 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +00009846 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
9847 MachinePointerInfo(), false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00009848 }
9849 return;
9850 }
9851 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00009852 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +00009853 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009854 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00009855 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00009856 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00009857 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00009858 eax.getValue(2));
9859 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
9860 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00009861 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00009862 Results.push_back(edx.getValue(1));
9863 return;
9864 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009865 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00009866 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009867 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00009868 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00009869 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
9870 DAG.getConstant(0, MVT::i32));
9871 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
9872 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00009873 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
9874 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00009875 cpInL.getValue(1));
9876 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00009877 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
9878 DAG.getConstant(0, MVT::i32));
9879 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
9880 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00009881 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00009882 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00009883 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00009884 swapInL.getValue(1));
9885 SDValue Ops[] = { swapInH.getValue(0),
9886 N->getOperand(1),
9887 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00009888 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +00009889 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
9890 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG8_DAG, dl, Tys,
9891 Ops, 3, T, MMO);
Dale Johannesendd64c412009-02-04 00:33:20 +00009892 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00009893 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00009894 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00009895 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00009896 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00009897 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00009898 Results.push_back(cpOutH.getValue(1));
9899 return;
9900 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009901 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00009902 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
9903 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009904 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00009905 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
9906 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009907 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00009908 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
9909 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009910 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00009911 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
9912 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009913 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00009914 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
9915 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009916 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00009917 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
9918 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009919 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00009920 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
9921 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00009922 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00009923}
9924
Evan Cheng72261582005-12-20 06:22:03 +00009925const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
9926 switch (Opcode) {
9927 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00009928 case X86ISD::BSF: return "X86ISD::BSF";
9929 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00009930 case X86ISD::SHLD: return "X86ISD::SHLD";
9931 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00009932 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00009933 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00009934 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00009935 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00009936 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00009937 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00009938 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
9939 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
9940 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00009941 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00009942 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00009943 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00009944 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00009945 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00009946 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00009947 case X86ISD::COMI: return "X86ISD::COMI";
9948 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00009949 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00009950 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +00009951 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
9952 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +00009953 case X86ISD::CMOV: return "X86ISD::CMOV";
9954 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00009955 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00009956 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
9957 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00009958 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00009959 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00009960 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00009961 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00009962 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00009963 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
9964 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00009965 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00009966 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +00009967 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Nate Begemanb65c1752010-12-17 22:55:37 +00009968 case X86ISD::PSIGNB: return "X86ISD::PSIGNB";
9969 case X86ISD::PSIGNW: return "X86ISD::PSIGNW";
9970 case X86ISD::PSIGND: return "X86ISD::PSIGND";
Nate Begeman672fb622010-12-20 22:04:24 +00009971 case X86ISD::PBLENDVB: return "X86ISD::PBLENDVB";
Evan Cheng8ca29322006-11-10 21:43:37 +00009972 case X86ISD::FMAX: return "X86ISD::FMAX";
9973 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00009974 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
9975 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00009976 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +00009977 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009978 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00009979 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009980 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00009981 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
9982 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009983 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
9984 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
9985 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
9986 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
9987 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
9988 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00009989 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
9990 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00009991 case X86ISD::VSHL: return "X86ISD::VSHL";
9992 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00009993 case X86ISD::CMPPD: return "X86ISD::CMPPD";
9994 case X86ISD::CMPPS: return "X86ISD::CMPPS";
9995 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
9996 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
9997 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
9998 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
9999 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
10000 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
10001 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
10002 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010003 case X86ISD::ADD: return "X86ISD::ADD";
10004 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000010005 case X86ISD::ADC: return "X86ISD::ADC";
10006 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000010007 case X86ISD::SMUL: return "X86ISD::SMUL";
10008 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000010009 case X86ISD::INC: return "X86ISD::INC";
10010 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000010011 case X86ISD::OR: return "X86ISD::OR";
10012 case X86ISD::XOR: return "X86ISD::XOR";
10013 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +000010014 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000010015 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010016 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010017 case X86ISD::PALIGN: return "X86ISD::PALIGN";
10018 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
10019 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
10020 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
10021 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
10022 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
10023 case X86ISD::SHUFPS: return "X86ISD::SHUFPS";
10024 case X86ISD::SHUFPD: return "X86ISD::SHUFPD";
10025 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010026 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000010027 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010028 case X86ISD::MOVHLPD: return "X86ISD::MOVHLPD";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000010029 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
10030 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010031 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
10032 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
10033 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
10034 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
10035 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
10036 case X86ISD::MOVSD: return "X86ISD::MOVSD";
10037 case X86ISD::MOVSS: return "X86ISD::MOVSS";
10038 case X86ISD::UNPCKLPS: return "X86ISD::UNPCKLPS";
10039 case X86ISD::UNPCKLPD: return "X86ISD::UNPCKLPD";
David Greenefbf05d32011-02-22 23:31:46 +000010040 case X86ISD::VUNPCKLPDY: return "X86ISD::VUNPCKLPDY";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010041 case X86ISD::UNPCKHPS: return "X86ISD::UNPCKHPS";
10042 case X86ISD::UNPCKHPD: return "X86ISD::UNPCKHPD";
10043 case X86ISD::PUNPCKLBW: return "X86ISD::PUNPCKLBW";
10044 case X86ISD::PUNPCKLWD: return "X86ISD::PUNPCKLWD";
10045 case X86ISD::PUNPCKLDQ: return "X86ISD::PUNPCKLDQ";
10046 case X86ISD::PUNPCKLQDQ: return "X86ISD::PUNPCKLQDQ";
10047 case X86ISD::PUNPCKHBW: return "X86ISD::PUNPCKHBW";
10048 case X86ISD::PUNPCKHWD: return "X86ISD::PUNPCKHWD";
10049 case X86ISD::PUNPCKHDQ: return "X86ISD::PUNPCKHDQ";
10050 case X86ISD::PUNPCKHQDQ: return "X86ISD::PUNPCKHQDQ";
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +000010051 case X86ISD::VPERMILPS: return "X86ISD::VPERMILPS";
10052 case X86ISD::VPERMILPSY: return "X86ISD::VPERMILPSY";
10053 case X86ISD::VPERMILPD: return "X86ISD::VPERMILPD";
10054 case X86ISD::VPERMILPDY: return "X86ISD::VPERMILPDY";
Dan Gohmand6708ea2009-08-15 01:38:56 +000010055 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000010056 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000010057 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000010058 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Evan Cheng72261582005-12-20 06:22:03 +000010059 }
10060}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010061
Chris Lattnerc9addb72007-03-30 23:15:24 +000010062// isLegalAddressingMode - Return true if the addressing mode represented
10063// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000010064bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010065 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000010066 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010067 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000010068 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000010069
Chris Lattnerc9addb72007-03-30 23:15:24 +000010070 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010071 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000010072 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000010073
Chris Lattnerc9addb72007-03-30 23:15:24 +000010074 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000010075 unsigned GVFlags =
10076 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010077
Chris Lattnerdfed4132009-07-10 07:38:24 +000010078 // If a reference to this global requires an extra load, we can't fold it.
10079 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000010080 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010081
Chris Lattnerdfed4132009-07-10 07:38:24 +000010082 // If BaseGV requires a register for the PIC base, we cannot also have a
10083 // BaseReg specified.
10084 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000010085 return false;
Evan Cheng52787842007-08-01 23:46:47 +000010086
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010087 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000010088 if ((M != CodeModel::Small || R != Reloc::Static) &&
10089 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010090 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000010091 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010092
Chris Lattnerc9addb72007-03-30 23:15:24 +000010093 switch (AM.Scale) {
10094 case 0:
10095 case 1:
10096 case 2:
10097 case 4:
10098 case 8:
10099 // These scales always work.
10100 break;
10101 case 3:
10102 case 5:
10103 case 9:
10104 // These scales are formed with basereg+scalereg. Only accept if there is
10105 // no basereg yet.
10106 if (AM.HasBaseReg)
10107 return false;
10108 break;
10109 default: // Other stuff never works.
10110 return false;
10111 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010112
Chris Lattnerc9addb72007-03-30 23:15:24 +000010113 return true;
10114}
10115
10116
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010117bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010118 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000010119 return false;
Evan Chenge127a732007-10-29 07:57:50 +000010120 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
10121 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000010122 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000010123 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000010124 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000010125}
10126
Owen Andersone50ed302009-08-10 22:56:29 +000010127bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000010128 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000010129 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010130 unsigned NumBits1 = VT1.getSizeInBits();
10131 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000010132 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000010133 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000010134 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000010135}
Evan Cheng2bd122c2007-10-26 01:56:11 +000010136
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010137bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000010138 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010139 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000010140}
10141
Owen Andersone50ed302009-08-10 22:56:29 +000010142bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000010143 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000010144 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000010145}
10146
Owen Andersone50ed302009-08-10 22:56:29 +000010147bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000010148 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000010149 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000010150}
10151
Evan Cheng60c07e12006-07-05 22:17:51 +000010152/// isShuffleMaskLegal - Targets can use this to indicate that they only
10153/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
10154/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
10155/// are assumed to be legal.
10156bool
Eric Christopherfd179292009-08-27 18:07:15 +000010157X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000010158 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000010159 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000010160 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +000010161 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +000010162
Nate Begemana09008b2009-10-19 02:17:23 +000010163 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000010164 return (VT.getVectorNumElements() == 2 ||
10165 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
10166 isMOVLMask(M, VT) ||
10167 isSHUFPMask(M, VT) ||
10168 isPSHUFDMask(M, VT) ||
10169 isPSHUFHWMask(M, VT) ||
10170 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +000010171 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000010172 isUNPCKLMask(M, VT) ||
10173 isUNPCKHMask(M, VT) ||
10174 isUNPCKL_v_undef_Mask(M, VT) ||
10175 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +000010176}
10177
Dan Gohman7d8143f2008-04-09 20:09:42 +000010178bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000010179X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000010180 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000010181 unsigned NumElts = VT.getVectorNumElements();
10182 // FIXME: This collection of masks seems suspect.
10183 if (NumElts == 2)
10184 return true;
10185 if (NumElts == 4 && VT.getSizeInBits() == 128) {
10186 return (isMOVLMask(Mask, VT) ||
10187 isCommutedMOVLMask(Mask, VT, true) ||
10188 isSHUFPMask(Mask, VT) ||
10189 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +000010190 }
10191 return false;
10192}
10193
10194//===----------------------------------------------------------------------===//
10195// X86 Scheduler Hooks
10196//===----------------------------------------------------------------------===//
10197
Mon P Wang63307c32008-05-05 19:05:59 +000010198// private utility function
10199MachineBasicBlock *
10200X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
10201 MachineBasicBlock *MBB,
10202 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010203 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010204 unsigned LoadOpc,
10205 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010206 unsigned notOpc,
10207 unsigned EAXreg,
10208 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000010209 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000010210 // For the atomic bitwise operator, we generate
10211 // thisMBB:
10212 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000010213 // ld t1 = [bitinstr.addr]
10214 // op t2 = t1, [bitinstr.val]
10215 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000010216 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
10217 // bz newMBB
10218 // fallthrough -->nextMBB
10219 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10220 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000010221 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000010222 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000010223
Mon P Wang63307c32008-05-05 19:05:59 +000010224 /// First build the CFG
10225 MachineFunction *F = MBB->getParent();
10226 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000010227 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
10228 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
10229 F->insert(MBBIter, newMBB);
10230 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010231
Dan Gohman14152b42010-07-06 20:24:04 +000010232 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
10233 nextMBB->splice(nextMBB->begin(), thisMBB,
10234 llvm::next(MachineBasicBlock::iterator(bInstr)),
10235 thisMBB->end());
10236 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010237
Mon P Wang63307c32008-05-05 19:05:59 +000010238 // Update thisMBB to fall through to newMBB
10239 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010240
Mon P Wang63307c32008-05-05 19:05:59 +000010241 // newMBB jumps to itself and fall through to nextMBB
10242 newMBB->addSuccessor(nextMBB);
10243 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010244
Mon P Wang63307c32008-05-05 19:05:59 +000010245 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010246 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000010247 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000010248 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000010249 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010250 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000010251 int numArgs = bInstr->getNumOperands() - 1;
10252 for (int i=0; i < numArgs; ++i)
10253 argOpers[i] = &bInstr->getOperand(i+1);
10254
10255 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010256 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010257 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000010258
Dale Johannesen140be2d2008-08-19 18:47:28 +000010259 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010260 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000010261 for (int i=0; i <= lastAddrIndx; ++i)
10262 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010263
Dale Johannesen140be2d2008-08-19 18:47:28 +000010264 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010265 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010266 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010267 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010268 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010269 tt = t1;
10270
Dale Johannesen140be2d2008-08-19 18:47:28 +000010271 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000010272 assert((argOpers[valArgIndx]->isReg() ||
10273 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000010274 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000010275 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000010276 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000010277 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000010278 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010279 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +000010280 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010281
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010282 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +000010283 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000010284
Dale Johannesene4d209d2009-02-03 20:21:25 +000010285 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000010286 for (int i=0; i <= lastAddrIndx; ++i)
10287 (*MIB).addOperand(*argOpers[i]);
10288 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +000010289 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000010290 (*MIB).setMemRefs(bInstr->memoperands_begin(),
10291 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000010292
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010293 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000010294 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000010295
Mon P Wang63307c32008-05-05 19:05:59 +000010296 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000010297 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000010298
Dan Gohman14152b42010-07-06 20:24:04 +000010299 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000010300 return nextMBB;
10301}
10302
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000010303// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000010304MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010305X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
10306 MachineBasicBlock *MBB,
10307 unsigned regOpcL,
10308 unsigned regOpcH,
10309 unsigned immOpcL,
10310 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000010311 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010312 // For the atomic bitwise operator, we generate
10313 // thisMBB (instructions are in pairs, except cmpxchg8b)
10314 // ld t1,t2 = [bitinstr.addr]
10315 // newMBB:
10316 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
10317 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000010318 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010319 // mov ECX, EBX <- t5, t6
10320 // mov EAX, EDX <- t1, t2
10321 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
10322 // mov t3, t4 <- EAX, EDX
10323 // bz newMBB
10324 // result in out1, out2
10325 // fallthrough -->nextMBB
10326
10327 const TargetRegisterClass *RC = X86::GR32RegisterClass;
10328 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010329 const unsigned NotOpc = X86::NOT32r;
10330 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10331 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
10332 MachineFunction::iterator MBBIter = MBB;
10333 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000010334
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010335 /// First build the CFG
10336 MachineFunction *F = MBB->getParent();
10337 MachineBasicBlock *thisMBB = MBB;
10338 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
10339 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
10340 F->insert(MBBIter, newMBB);
10341 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010342
Dan Gohman14152b42010-07-06 20:24:04 +000010343 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
10344 nextMBB->splice(nextMBB->begin(), thisMBB,
10345 llvm::next(MachineBasicBlock::iterator(bInstr)),
10346 thisMBB->end());
10347 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010348
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010349 // Update thisMBB to fall through to newMBB
10350 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010351
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010352 // newMBB jumps to itself and fall through to nextMBB
10353 newMBB->addSuccessor(nextMBB);
10354 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010355
Dale Johannesene4d209d2009-02-03 20:21:25 +000010356 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010357 // Insert instructions into newMBB based on incoming instruction
10358 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010359 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000010360 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010361 MachineOperand& dest1Oper = bInstr->getOperand(0);
10362 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010363 MachineOperand* argOpers[2 + X86::AddrNumOperands];
10364 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010365 argOpers[i] = &bInstr->getOperand(i+2);
10366
Dan Gohman71ea4e52010-05-14 21:01:44 +000010367 // We use some of the operands multiple times, so conservatively just
10368 // clear any kill flags that might be present.
10369 if (argOpers[i]->isReg() && argOpers[i]->isUse())
10370 argOpers[i]->setIsKill(false);
10371 }
10372
Evan Chengad5b52f2010-01-08 19:14:57 +000010373 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010374 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000010375
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010376 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010377 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010378 for (int i=0; i <= lastAddrIndx; ++i)
10379 (*MIB).addOperand(*argOpers[i]);
10380 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010381 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000010382 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000010383 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010384 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000010385 MachineOperand newOp3 = *(argOpers[3]);
10386 if (newOp3.isImm())
10387 newOp3.setImm(newOp3.getImm()+4);
10388 else
10389 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010390 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000010391 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010392
10393 // t3/4 are defined later, at the bottom of the loop
10394 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
10395 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010396 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010397 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010398 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010399 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
10400
Evan Cheng306b4ca2010-01-08 23:41:50 +000010401 // The subsequent operations should be using the destination registers of
10402 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +000010403 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +000010404 t1 = F->getRegInfo().createVirtualRegister(RC);
10405 t2 = F->getRegInfo().createVirtualRegister(RC);
10406 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
10407 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010408 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +000010409 t1 = dest1Oper.getReg();
10410 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010411 }
10412
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010413 int valArgIndx = lastAddrIndx + 1;
10414 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000010415 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010416 "invalid operand");
10417 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
10418 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010419 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000010420 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010421 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000010422 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000010423 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000010424 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010425 (*MIB).addOperand(*argOpers[valArgIndx]);
10426 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000010427 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010428 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000010429 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010430 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000010431 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010432 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000010433 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000010434 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000010435 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010436 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010437
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010438 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010439 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010440 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010441 MIB.addReg(t2);
10442
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010443 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010444 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010445 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010446 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +000010447
Dale Johannesene4d209d2009-02-03 20:21:25 +000010448 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010449 for (int i=0; i <= lastAddrIndx; ++i)
10450 (*MIB).addOperand(*argOpers[i]);
10451
10452 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000010453 (*MIB).setMemRefs(bInstr->memoperands_begin(),
10454 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010455
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010456 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010457 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010458 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010459 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000010460
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010461 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000010462 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010463
Dan Gohman14152b42010-07-06 20:24:04 +000010464 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010465 return nextMBB;
10466}
10467
10468// private utility function
10469MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000010470X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
10471 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000010472 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000010473 // For the atomic min/max operator, we generate
10474 // thisMBB:
10475 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000010476 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000010477 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000010478 // cmp t1, t2
10479 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000010480 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000010481 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
10482 // bz newMBB
10483 // fallthrough -->nextMBB
10484 //
10485 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10486 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000010487 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000010488 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000010489
Mon P Wang63307c32008-05-05 19:05:59 +000010490 /// First build the CFG
10491 MachineFunction *F = MBB->getParent();
10492 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000010493 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
10494 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
10495 F->insert(MBBIter, newMBB);
10496 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010497
Dan Gohman14152b42010-07-06 20:24:04 +000010498 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
10499 nextMBB->splice(nextMBB->begin(), thisMBB,
10500 llvm::next(MachineBasicBlock::iterator(mInstr)),
10501 thisMBB->end());
10502 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010503
Mon P Wang63307c32008-05-05 19:05:59 +000010504 // Update thisMBB to fall through to newMBB
10505 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010506
Mon P Wang63307c32008-05-05 19:05:59 +000010507 // newMBB jumps to newMBB and fall through to nextMBB
10508 newMBB->addSuccessor(nextMBB);
10509 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010510
Dale Johannesene4d209d2009-02-03 20:21:25 +000010511 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000010512 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010513 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000010514 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000010515 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010516 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000010517 int numArgs = mInstr->getNumOperands() - 1;
10518 for (int i=0; i < numArgs; ++i)
10519 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000010520
Mon P Wang63307c32008-05-05 19:05:59 +000010521 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010522 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010523 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000010524
Mon P Wangab3e7472008-05-05 22:56:23 +000010525 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010526 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000010527 for (int i=0; i <= lastAddrIndx; ++i)
10528 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000010529
Mon P Wang63307c32008-05-05 19:05:59 +000010530 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000010531 assert((argOpers[valArgIndx]->isReg() ||
10532 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000010533 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000010534
10535 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +000010536 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010537 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000010538 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000010539 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000010540 (*MIB).addOperand(*argOpers[valArgIndx]);
10541
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010542 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000010543 MIB.addReg(t1);
10544
Dale Johannesene4d209d2009-02-03 20:21:25 +000010545 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000010546 MIB.addReg(t1);
10547 MIB.addReg(t2);
10548
10549 // Generate movc
10550 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010551 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000010552 MIB.addReg(t2);
10553 MIB.addReg(t1);
10554
10555 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000010556 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000010557 for (int i=0; i <= lastAddrIndx; ++i)
10558 (*MIB).addOperand(*argOpers[i]);
10559 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000010560 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000010561 (*MIB).setMemRefs(mInstr->memoperands_begin(),
10562 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000010563
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010564 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000010565 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000010566
Mon P Wang63307c32008-05-05 19:05:59 +000010567 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000010568 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000010569
Dan Gohman14152b42010-07-06 20:24:04 +000010570 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000010571 return nextMBB;
10572}
10573
Eric Christopherf83a5de2009-08-27 18:08:16 +000010574// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010575// or XMM0_V32I8 in AVX all of this code can be replaced with that
10576// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000010577MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000010578X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000010579 unsigned numArgs, bool memArg) const {
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010580 assert((Subtarget->hasSSE42() || Subtarget->hasAVX()) &&
10581 "Target must have SSE4.2 or AVX features enabled");
10582
Eric Christopherb120ab42009-08-18 22:50:32 +000010583 DebugLoc dl = MI->getDebugLoc();
10584 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000010585 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010586 if (!Subtarget->hasAVX()) {
10587 if (memArg)
10588 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
10589 else
10590 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
10591 } else {
10592 if (memArg)
10593 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
10594 else
10595 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
10596 }
Eric Christopherb120ab42009-08-18 22:50:32 +000010597
Eric Christopher41c902f2010-11-30 08:20:21 +000010598 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000010599 for (unsigned i = 0; i < numArgs; ++i) {
10600 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000010601 if (!(Op.isReg() && Op.isImplicit()))
10602 MIB.addOperand(Op);
10603 }
Eric Christopher41c902f2010-11-30 08:20:21 +000010604 BuildMI(*BB, MI, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000010605 .addReg(X86::XMM0);
10606
Dan Gohman14152b42010-07-06 20:24:04 +000010607 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000010608 return BB;
10609}
10610
10611MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000010612X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000010613 DebugLoc dl = MI->getDebugLoc();
10614 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010615
Eric Christopher228232b2010-11-30 07:20:12 +000010616 // Address into RAX/EAX, other two args into ECX, EDX.
10617 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
10618 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
10619 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
10620 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000010621 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010622
Eric Christopher228232b2010-11-30 07:20:12 +000010623 unsigned ValOps = X86::AddrNumOperands;
10624 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
10625 .addReg(MI->getOperand(ValOps).getReg());
10626 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
10627 .addReg(MI->getOperand(ValOps+1).getReg());
10628
10629 // The instruction doesn't actually take any operands though.
10630 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010631
Eric Christopher228232b2010-11-30 07:20:12 +000010632 MI->eraseFromParent(); // The pseudo is gone now.
10633 return BB;
10634}
10635
10636MachineBasicBlock *
10637X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000010638 DebugLoc dl = MI->getDebugLoc();
10639 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010640
Eric Christopher228232b2010-11-30 07:20:12 +000010641 // First arg in ECX, the second in EAX.
10642 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
10643 .addReg(MI->getOperand(0).getReg());
10644 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
10645 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010646
Eric Christopher228232b2010-11-30 07:20:12 +000010647 // The instruction doesn't actually take any operands though.
10648 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010649
Eric Christopher228232b2010-11-30 07:20:12 +000010650 MI->eraseFromParent(); // The pseudo is gone now.
10651 return BB;
10652}
10653
10654MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000010655X86TargetLowering::EmitVAARG64WithCustomInserter(
10656 MachineInstr *MI,
10657 MachineBasicBlock *MBB) const {
10658 // Emit va_arg instruction on X86-64.
10659
10660 // Operands to this pseudo-instruction:
10661 // 0 ) Output : destination address (reg)
10662 // 1-5) Input : va_list address (addr, i64mem)
10663 // 6 ) ArgSize : Size (in bytes) of vararg type
10664 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
10665 // 8 ) Align : Alignment of type
10666 // 9 ) EFLAGS (implicit-def)
10667
10668 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
10669 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
10670
10671 unsigned DestReg = MI->getOperand(0).getReg();
10672 MachineOperand &Base = MI->getOperand(1);
10673 MachineOperand &Scale = MI->getOperand(2);
10674 MachineOperand &Index = MI->getOperand(3);
10675 MachineOperand &Disp = MI->getOperand(4);
10676 MachineOperand &Segment = MI->getOperand(5);
10677 unsigned ArgSize = MI->getOperand(6).getImm();
10678 unsigned ArgMode = MI->getOperand(7).getImm();
10679 unsigned Align = MI->getOperand(8).getImm();
10680
10681 // Memory Reference
10682 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
10683 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
10684 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
10685
10686 // Machine Information
10687 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10688 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
10689 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
10690 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
10691 DebugLoc DL = MI->getDebugLoc();
10692
10693 // struct va_list {
10694 // i32 gp_offset
10695 // i32 fp_offset
10696 // i64 overflow_area (address)
10697 // i64 reg_save_area (address)
10698 // }
10699 // sizeof(va_list) = 24
10700 // alignment(va_list) = 8
10701
10702 unsigned TotalNumIntRegs = 6;
10703 unsigned TotalNumXMMRegs = 8;
10704 bool UseGPOffset = (ArgMode == 1);
10705 bool UseFPOffset = (ArgMode == 2);
10706 unsigned MaxOffset = TotalNumIntRegs * 8 +
10707 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
10708
10709 /* Align ArgSize to a multiple of 8 */
10710 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
10711 bool NeedsAlign = (Align > 8);
10712
10713 MachineBasicBlock *thisMBB = MBB;
10714 MachineBasicBlock *overflowMBB;
10715 MachineBasicBlock *offsetMBB;
10716 MachineBasicBlock *endMBB;
10717
10718 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
10719 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
10720 unsigned OffsetReg = 0;
10721
10722 if (!UseGPOffset && !UseFPOffset) {
10723 // If we only pull from the overflow region, we don't create a branch.
10724 // We don't need to alter control flow.
10725 OffsetDestReg = 0; // unused
10726 OverflowDestReg = DestReg;
10727
10728 offsetMBB = NULL;
10729 overflowMBB = thisMBB;
10730 endMBB = thisMBB;
10731 } else {
10732 // First emit code to check if gp_offset (or fp_offset) is below the bound.
10733 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
10734 // If not, pull from overflow_area. (branch to overflowMBB)
10735 //
10736 // thisMBB
10737 // | .
10738 // | .
10739 // offsetMBB overflowMBB
10740 // | .
10741 // | .
10742 // endMBB
10743
10744 // Registers for the PHI in endMBB
10745 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
10746 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
10747
10748 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
10749 MachineFunction *MF = MBB->getParent();
10750 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
10751 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
10752 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
10753
10754 MachineFunction::iterator MBBIter = MBB;
10755 ++MBBIter;
10756
10757 // Insert the new basic blocks
10758 MF->insert(MBBIter, offsetMBB);
10759 MF->insert(MBBIter, overflowMBB);
10760 MF->insert(MBBIter, endMBB);
10761
10762 // Transfer the remainder of MBB and its successor edges to endMBB.
10763 endMBB->splice(endMBB->begin(), thisMBB,
10764 llvm::next(MachineBasicBlock::iterator(MI)),
10765 thisMBB->end());
10766 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
10767
10768 // Make offsetMBB and overflowMBB successors of thisMBB
10769 thisMBB->addSuccessor(offsetMBB);
10770 thisMBB->addSuccessor(overflowMBB);
10771
10772 // endMBB is a successor of both offsetMBB and overflowMBB
10773 offsetMBB->addSuccessor(endMBB);
10774 overflowMBB->addSuccessor(endMBB);
10775
10776 // Load the offset value into a register
10777 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
10778 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
10779 .addOperand(Base)
10780 .addOperand(Scale)
10781 .addOperand(Index)
10782 .addDisp(Disp, UseFPOffset ? 4 : 0)
10783 .addOperand(Segment)
10784 .setMemRefs(MMOBegin, MMOEnd);
10785
10786 // Check if there is enough room left to pull this argument.
10787 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
10788 .addReg(OffsetReg)
10789 .addImm(MaxOffset + 8 - ArgSizeA8);
10790
10791 // Branch to "overflowMBB" if offset >= max
10792 // Fall through to "offsetMBB" otherwise
10793 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
10794 .addMBB(overflowMBB);
10795 }
10796
10797 // In offsetMBB, emit code to use the reg_save_area.
10798 if (offsetMBB) {
10799 assert(OffsetReg != 0);
10800
10801 // Read the reg_save_area address.
10802 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
10803 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
10804 .addOperand(Base)
10805 .addOperand(Scale)
10806 .addOperand(Index)
10807 .addDisp(Disp, 16)
10808 .addOperand(Segment)
10809 .setMemRefs(MMOBegin, MMOEnd);
10810
10811 // Zero-extend the offset
10812 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
10813 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
10814 .addImm(0)
10815 .addReg(OffsetReg)
10816 .addImm(X86::sub_32bit);
10817
10818 // Add the offset to the reg_save_area to get the final address.
10819 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
10820 .addReg(OffsetReg64)
10821 .addReg(RegSaveReg);
10822
10823 // Compute the offset for the next argument
10824 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
10825 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
10826 .addReg(OffsetReg)
10827 .addImm(UseFPOffset ? 16 : 8);
10828
10829 // Store it back into the va_list.
10830 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
10831 .addOperand(Base)
10832 .addOperand(Scale)
10833 .addOperand(Index)
10834 .addDisp(Disp, UseFPOffset ? 4 : 0)
10835 .addOperand(Segment)
10836 .addReg(NextOffsetReg)
10837 .setMemRefs(MMOBegin, MMOEnd);
10838
10839 // Jump to endMBB
10840 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
10841 .addMBB(endMBB);
10842 }
10843
10844 //
10845 // Emit code to use overflow area
10846 //
10847
10848 // Load the overflow_area address into a register.
10849 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
10850 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
10851 .addOperand(Base)
10852 .addOperand(Scale)
10853 .addOperand(Index)
10854 .addDisp(Disp, 8)
10855 .addOperand(Segment)
10856 .setMemRefs(MMOBegin, MMOEnd);
10857
10858 // If we need to align it, do so. Otherwise, just copy the address
10859 // to OverflowDestReg.
10860 if (NeedsAlign) {
10861 // Align the overflow address
10862 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
10863 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
10864
10865 // aligned_addr = (addr + (align-1)) & ~(align-1)
10866 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
10867 .addReg(OverflowAddrReg)
10868 .addImm(Align-1);
10869
10870 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
10871 .addReg(TmpReg)
10872 .addImm(~(uint64_t)(Align-1));
10873 } else {
10874 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
10875 .addReg(OverflowAddrReg);
10876 }
10877
10878 // Compute the next overflow address after this argument.
10879 // (the overflow address should be kept 8-byte aligned)
10880 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
10881 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
10882 .addReg(OverflowDestReg)
10883 .addImm(ArgSizeA8);
10884
10885 // Store the new overflow address.
10886 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
10887 .addOperand(Base)
10888 .addOperand(Scale)
10889 .addOperand(Index)
10890 .addDisp(Disp, 8)
10891 .addOperand(Segment)
10892 .addReg(NextAddrReg)
10893 .setMemRefs(MMOBegin, MMOEnd);
10894
10895 // If we branched, emit the PHI to the front of endMBB.
10896 if (offsetMBB) {
10897 BuildMI(*endMBB, endMBB->begin(), DL,
10898 TII->get(X86::PHI), DestReg)
10899 .addReg(OffsetDestReg).addMBB(offsetMBB)
10900 .addReg(OverflowDestReg).addMBB(overflowMBB);
10901 }
10902
10903 // Erase the pseudo instruction
10904 MI->eraseFromParent();
10905
10906 return endMBB;
10907}
10908
10909MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000010910X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
10911 MachineInstr *MI,
10912 MachineBasicBlock *MBB) const {
10913 // Emit code to save XMM registers to the stack. The ABI says that the
10914 // number of registers to save is given in %al, so it's theoretically
10915 // possible to do an indirect jump trick to avoid saving all of them,
10916 // however this code takes a simpler approach and just executes all
10917 // of the stores if %al is non-zero. It's less code, and it's probably
10918 // easier on the hardware branch predictor, and stores aren't all that
10919 // expensive anyway.
10920
10921 // Create the new basic blocks. One block contains all the XMM stores,
10922 // and one block is the final destination regardless of whether any
10923 // stores were performed.
10924 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
10925 MachineFunction *F = MBB->getParent();
10926 MachineFunction::iterator MBBIter = MBB;
10927 ++MBBIter;
10928 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
10929 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
10930 F->insert(MBBIter, XMMSaveMBB);
10931 F->insert(MBBIter, EndMBB);
10932
Dan Gohman14152b42010-07-06 20:24:04 +000010933 // Transfer the remainder of MBB and its successor edges to EndMBB.
10934 EndMBB->splice(EndMBB->begin(), MBB,
10935 llvm::next(MachineBasicBlock::iterator(MI)),
10936 MBB->end());
10937 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
10938
Dan Gohmand6708ea2009-08-15 01:38:56 +000010939 // The original block will now fall through to the XMM save block.
10940 MBB->addSuccessor(XMMSaveMBB);
10941 // The XMMSaveMBB will fall through to the end block.
10942 XMMSaveMBB->addSuccessor(EndMBB);
10943
10944 // Now add the instructions.
10945 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10946 DebugLoc DL = MI->getDebugLoc();
10947
10948 unsigned CountReg = MI->getOperand(0).getReg();
10949 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
10950 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
10951
10952 if (!Subtarget->isTargetWin64()) {
10953 // If %al is 0, branch around the XMM save block.
10954 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000010955 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000010956 MBB->addSuccessor(EndMBB);
10957 }
10958
10959 // In the XMM save block, save all the XMM argument registers.
10960 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
10961 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000010962 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000010963 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000010964 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000010965 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000010966 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +000010967 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
10968 .addFrameIndex(RegSaveFrameIndex)
10969 .addImm(/*Scale=*/1)
10970 .addReg(/*IndexReg=*/0)
10971 .addImm(/*Disp=*/Offset)
10972 .addReg(/*Segment=*/0)
10973 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000010974 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000010975 }
10976
Dan Gohman14152b42010-07-06 20:24:04 +000010977 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000010978
10979 return EndMBB;
10980}
Mon P Wang63307c32008-05-05 19:05:59 +000010981
Evan Cheng60c07e12006-07-05 22:17:51 +000010982MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000010983X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000010984 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000010985 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10986 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000010987
Chris Lattner52600972009-09-02 05:57:00 +000010988 // To "insert" a SELECT_CC instruction, we actually have to insert the
10989 // diamond control-flow pattern. The incoming instruction knows the
10990 // destination vreg to set, the condition code register to branch on, the
10991 // true/false values to select between, and a branch opcode to use.
10992 const BasicBlock *LLVM_BB = BB->getBasicBlock();
10993 MachineFunction::iterator It = BB;
10994 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000010995
Chris Lattner52600972009-09-02 05:57:00 +000010996 // thisMBB:
10997 // ...
10998 // TrueVal = ...
10999 // cmpTY ccX, r1, r2
11000 // bCC copy1MBB
11001 // fallthrough --> copy0MBB
11002 MachineBasicBlock *thisMBB = BB;
11003 MachineFunction *F = BB->getParent();
11004 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
11005 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000011006 F->insert(It, copy0MBB);
11007 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000011008
Bill Wendling730c07e2010-06-25 20:48:10 +000011009 // If the EFLAGS register isn't dead in the terminator, then claim that it's
11010 // live into the sink and copy blocks.
11011 const MachineFunction *MF = BB->getParent();
11012 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
11013 BitVector ReservedRegs = TRI->getReservedRegs(*MF);
Bill Wendling730c07e2010-06-25 20:48:10 +000011014
Dan Gohman14152b42010-07-06 20:24:04 +000011015 for (unsigned I = 0, E = MI->getNumOperands(); I != E; ++I) {
11016 const MachineOperand &MO = MI->getOperand(I);
11017 if (!MO.isReg() || !MO.isUse() || MO.isKill()) continue;
Bill Wendling730c07e2010-06-25 20:48:10 +000011018 unsigned Reg = MO.getReg();
11019 if (Reg != X86::EFLAGS) continue;
11020 copy0MBB->addLiveIn(Reg);
11021 sinkMBB->addLiveIn(Reg);
11022 }
11023
Dan Gohman14152b42010-07-06 20:24:04 +000011024 // Transfer the remainder of BB and its successor edges to sinkMBB.
11025 sinkMBB->splice(sinkMBB->begin(), BB,
11026 llvm::next(MachineBasicBlock::iterator(MI)),
11027 BB->end());
11028 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
11029
11030 // Add the true and fallthrough blocks as its successors.
11031 BB->addSuccessor(copy0MBB);
11032 BB->addSuccessor(sinkMBB);
11033
11034 // Create the conditional branch instruction.
11035 unsigned Opc =
11036 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
11037 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
11038
Chris Lattner52600972009-09-02 05:57:00 +000011039 // copy0MBB:
11040 // %FalseValue = ...
11041 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000011042 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000011043
Chris Lattner52600972009-09-02 05:57:00 +000011044 // sinkMBB:
11045 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
11046 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000011047 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
11048 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000011049 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
11050 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
11051
Dan Gohman14152b42010-07-06 20:24:04 +000011052 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000011053 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000011054}
11055
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011056MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011057X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000011058 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011059 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11060 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011061
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000011062 assert(!Subtarget->isTargetEnvMacho());
11063
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011064 // The lowering is pretty easy: we're just emitting the call to _alloca. The
11065 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011066
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000011067 if (Subtarget->isTargetWin64()) {
11068 if (Subtarget->isTargetCygMing()) {
11069 // ___chkstk(Mingw64):
11070 // Clobbers R10, R11, RAX and EFLAGS.
11071 // Updates RSP.
11072 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
11073 .addExternalSymbol("___chkstk")
11074 .addReg(X86::RAX, RegState::Implicit)
11075 .addReg(X86::RSP, RegState::Implicit)
11076 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
11077 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
11078 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
11079 } else {
11080 // __chkstk(MSVCRT): does not update stack pointer.
11081 // Clobbers R10, R11 and EFLAGS.
11082 // FIXME: RAX(allocated size) might be reused and not killed.
11083 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
11084 .addExternalSymbol("__chkstk")
11085 .addReg(X86::RAX, RegState::Implicit)
11086 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
11087 // RAX has the offset to subtracted from RSP.
11088 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
11089 .addReg(X86::RSP)
11090 .addReg(X86::RAX);
11091 }
11092 } else {
11093 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011094 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
11095
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000011096 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
11097 .addExternalSymbol(StackProbeSymbol)
11098 .addReg(X86::EAX, RegState::Implicit)
11099 .addReg(X86::ESP, RegState::Implicit)
11100 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
11101 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
11102 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
11103 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011104
Dan Gohman14152b42010-07-06 20:24:04 +000011105 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011106 return BB;
11107}
Chris Lattner52600972009-09-02 05:57:00 +000011108
11109MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000011110X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
11111 MachineBasicBlock *BB) const {
11112 // This is pretty easy. We're taking the value that we received from
11113 // our load from the relocation, sticking it in either RDI (x86-64)
11114 // or EAX and doing an indirect call. The return value will then
11115 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000011116 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000011117 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000011118 DebugLoc DL = MI->getDebugLoc();
11119 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000011120
11121 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000011122 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000011123
Eric Christopher30ef0e52010-06-03 04:07:48 +000011124 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000011125 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
11126 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000011127 .addReg(X86::RIP)
11128 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000011129 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000011130 MI->getOperand(3).getTargetFlags())
11131 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000011132 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000011133 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +000011134 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000011135 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
11136 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000011137 .addReg(0)
11138 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000011139 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000011140 MI->getOperand(3).getTargetFlags())
11141 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000011142 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000011143 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000011144 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000011145 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
11146 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000011147 .addReg(TII->getGlobalBaseReg(F))
11148 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000011149 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000011150 MI->getOperand(3).getTargetFlags())
11151 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000011152 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000011153 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000011154 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000011155
Dan Gohman14152b42010-07-06 20:24:04 +000011156 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000011157 return BB;
11158}
11159
11160MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000011161X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000011162 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000011163 switch (MI->getOpcode()) {
11164 default: assert(false && "Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000011165 case X86::TAILJMPd64:
11166 case X86::TAILJMPr64:
11167 case X86::TAILJMPm64:
11168 assert(!"TAILJMP64 would not be touched here.");
11169 case X86::TCRETURNdi64:
11170 case X86::TCRETURNri64:
11171 case X86::TCRETURNmi64:
11172 // Defs of TCRETURNxx64 has Win64's callee-saved registers, as subset.
11173 // On AMD64, additional defs should be added before register allocation.
11174 if (!Subtarget->isTargetWin64()) {
11175 MI->addRegisterDefined(X86::RSI);
11176 MI->addRegisterDefined(X86::RDI);
11177 MI->addRegisterDefined(X86::XMM6);
11178 MI->addRegisterDefined(X86::XMM7);
11179 MI->addRegisterDefined(X86::XMM8);
11180 MI->addRegisterDefined(X86::XMM9);
11181 MI->addRegisterDefined(X86::XMM10);
11182 MI->addRegisterDefined(X86::XMM11);
11183 MI->addRegisterDefined(X86::XMM12);
11184 MI->addRegisterDefined(X86::XMM13);
11185 MI->addRegisterDefined(X86::XMM14);
11186 MI->addRegisterDefined(X86::XMM15);
11187 }
11188 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011189 case X86::WIN_ALLOCA:
11190 return EmitLoweredWinAlloca(MI, BB);
Eric Christopher30ef0e52010-06-03 04:07:48 +000011191 case X86::TLSCall_32:
11192 case X86::TLSCall_64:
11193 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000011194 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000011195 case X86::CMOV_FR32:
11196 case X86::CMOV_FR64:
11197 case X86::CMOV_V4F32:
11198 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000011199 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000011200 case X86::CMOV_V8F32:
11201 case X86::CMOV_V4F64:
11202 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000011203 case X86::CMOV_GR16:
11204 case X86::CMOV_GR32:
11205 case X86::CMOV_RFP32:
11206 case X86::CMOV_RFP64:
11207 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000011208 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000011209
Dale Johannesen849f2142007-07-03 00:53:03 +000011210 case X86::FP32_TO_INT16_IN_MEM:
11211 case X86::FP32_TO_INT32_IN_MEM:
11212 case X86::FP32_TO_INT64_IN_MEM:
11213 case X86::FP64_TO_INT16_IN_MEM:
11214 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000011215 case X86::FP64_TO_INT64_IN_MEM:
11216 case X86::FP80_TO_INT16_IN_MEM:
11217 case X86::FP80_TO_INT32_IN_MEM:
11218 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000011219 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11220 DebugLoc DL = MI->getDebugLoc();
11221
Evan Cheng60c07e12006-07-05 22:17:51 +000011222 // Change the floating point control register to use "round towards zero"
11223 // mode when truncating to an integer value.
11224 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000011225 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000011226 addFrameReference(BuildMI(*BB, MI, DL,
11227 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000011228
11229 // Load the old value of the high byte of the control word...
11230 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000011231 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000011232 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000011233 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000011234
11235 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000011236 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000011237 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000011238
11239 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000011240 addFrameReference(BuildMI(*BB, MI, DL,
11241 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000011242
11243 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000011244 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000011245 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000011246
11247 // Get the X86 opcode to use.
11248 unsigned Opc;
11249 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000011250 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000011251 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
11252 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
11253 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
11254 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
11255 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
11256 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000011257 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
11258 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
11259 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000011260 }
11261
11262 X86AddressMode AM;
11263 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000011264 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000011265 AM.BaseType = X86AddressMode::RegBase;
11266 AM.Base.Reg = Op.getReg();
11267 } else {
11268 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000011269 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000011270 }
11271 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000011272 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000011273 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000011274 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000011275 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000011276 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000011277 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000011278 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000011279 AM.GV = Op.getGlobal();
11280 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000011281 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000011282 }
Dan Gohman14152b42010-07-06 20:24:04 +000011283 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011284 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000011285
11286 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000011287 addFrameReference(BuildMI(*BB, MI, DL,
11288 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000011289
Dan Gohman14152b42010-07-06 20:24:04 +000011290 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000011291 return BB;
11292 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011293 // String/text processing lowering.
11294 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011295 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000011296 return EmitPCMP(MI, BB, 3, false /* in-mem */);
11297 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011298 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000011299 return EmitPCMP(MI, BB, 3, true /* in-mem */);
11300 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011301 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000011302 return EmitPCMP(MI, BB, 5, false /* in mem */);
11303 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011304 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000011305 return EmitPCMP(MI, BB, 5, true /* in mem */);
11306
Eric Christopher228232b2010-11-30 07:20:12 +000011307 // Thread synchronization.
11308 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011309 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000011310 case X86::MWAIT:
11311 return EmitMwait(MI, BB);
11312
Eric Christopherb120ab42009-08-18 22:50:32 +000011313 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000011314 case X86::ATOMAND32:
11315 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000011316 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011317 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011318 X86::NOT32r, X86::EAX,
11319 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000011320 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000011321 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
11322 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011323 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011324 X86::NOT32r, X86::EAX,
11325 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000011326 case X86::ATOMXOR32:
11327 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000011328 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011329 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011330 X86::NOT32r, X86::EAX,
11331 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011332 case X86::ATOMNAND32:
11333 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011334 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011335 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011336 X86::NOT32r, X86::EAX,
11337 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000011338 case X86::ATOMMIN32:
11339 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
11340 case X86::ATOMMAX32:
11341 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
11342 case X86::ATOMUMIN32:
11343 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
11344 case X86::ATOMUMAX32:
11345 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000011346
11347 case X86::ATOMAND16:
11348 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
11349 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011350 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011351 X86::NOT16r, X86::AX,
11352 X86::GR16RegisterClass);
11353 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000011354 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011355 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011356 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011357 X86::NOT16r, X86::AX,
11358 X86::GR16RegisterClass);
11359 case X86::ATOMXOR16:
11360 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
11361 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011362 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011363 X86::NOT16r, X86::AX,
11364 X86::GR16RegisterClass);
11365 case X86::ATOMNAND16:
11366 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
11367 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011368 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011369 X86::NOT16r, X86::AX,
11370 X86::GR16RegisterClass, true);
11371 case X86::ATOMMIN16:
11372 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
11373 case X86::ATOMMAX16:
11374 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
11375 case X86::ATOMUMIN16:
11376 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
11377 case X86::ATOMUMAX16:
11378 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
11379
11380 case X86::ATOMAND8:
11381 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
11382 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011383 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011384 X86::NOT8r, X86::AL,
11385 X86::GR8RegisterClass);
11386 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000011387 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011388 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011389 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011390 X86::NOT8r, X86::AL,
11391 X86::GR8RegisterClass);
11392 case X86::ATOMXOR8:
11393 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
11394 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011395 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011396 X86::NOT8r, X86::AL,
11397 X86::GR8RegisterClass);
11398 case X86::ATOMNAND8:
11399 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
11400 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011401 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011402 X86::NOT8r, X86::AL,
11403 X86::GR8RegisterClass, true);
11404 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011405 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000011406 case X86::ATOMAND64:
11407 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000011408 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011409 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000011410 X86::NOT64r, X86::RAX,
11411 X86::GR64RegisterClass);
11412 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000011413 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
11414 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011415 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000011416 X86::NOT64r, X86::RAX,
11417 X86::GR64RegisterClass);
11418 case X86::ATOMXOR64:
11419 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000011420 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011421 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000011422 X86::NOT64r, X86::RAX,
11423 X86::GR64RegisterClass);
11424 case X86::ATOMNAND64:
11425 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
11426 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011427 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000011428 X86::NOT64r, X86::RAX,
11429 X86::GR64RegisterClass, true);
11430 case X86::ATOMMIN64:
11431 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
11432 case X86::ATOMMAX64:
11433 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
11434 case X86::ATOMUMIN64:
11435 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
11436 case X86::ATOMUMAX64:
11437 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011438
11439 // This group does 64-bit operations on a 32-bit host.
11440 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011441 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011442 X86::AND32rr, X86::AND32rr,
11443 X86::AND32ri, X86::AND32ri,
11444 false);
11445 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011446 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011447 X86::OR32rr, X86::OR32rr,
11448 X86::OR32ri, X86::OR32ri,
11449 false);
11450 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011451 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011452 X86::XOR32rr, X86::XOR32rr,
11453 X86::XOR32ri, X86::XOR32ri,
11454 false);
11455 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011456 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011457 X86::AND32rr, X86::AND32rr,
11458 X86::AND32ri, X86::AND32ri,
11459 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011460 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011461 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011462 X86::ADD32rr, X86::ADC32rr,
11463 X86::ADD32ri, X86::ADC32ri,
11464 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011465 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011466 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011467 X86::SUB32rr, X86::SBB32rr,
11468 X86::SUB32ri, X86::SBB32ri,
11469 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000011470 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011471 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000011472 X86::MOV32rr, X86::MOV32rr,
11473 X86::MOV32ri, X86::MOV32ri,
11474 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011475 case X86::VASTART_SAVE_XMM_REGS:
11476 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000011477
11478 case X86::VAARG_64:
11479 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000011480 }
11481}
11482
11483//===----------------------------------------------------------------------===//
11484// X86 Optimization Hooks
11485//===----------------------------------------------------------------------===//
11486
Dan Gohman475871a2008-07-27 21:46:04 +000011487void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000011488 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000011489 APInt &KnownZero,
11490 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000011491 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000011492 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011493 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000011494 assert((Opc >= ISD::BUILTIN_OP_END ||
11495 Opc == ISD::INTRINSIC_WO_CHAIN ||
11496 Opc == ISD::INTRINSIC_W_CHAIN ||
11497 Opc == ISD::INTRINSIC_VOID) &&
11498 "Should use MaskedValueIsZero if you don't know whether Op"
11499 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011500
Dan Gohmanf4f92f52008-02-13 23:07:24 +000011501 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011502 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000011503 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000011504 case X86ISD::ADD:
11505 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000011506 case X86ISD::ADC:
11507 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000011508 case X86ISD::SMUL:
11509 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000011510 case X86ISD::INC:
11511 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000011512 case X86ISD::OR:
11513 case X86ISD::XOR:
11514 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000011515 // These nodes' second result is a boolean.
11516 if (Op.getResNo() == 0)
11517 break;
11518 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011519 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000011520 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
11521 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000011522 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011523 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011524}
Chris Lattner259e97c2006-01-31 19:43:35 +000011525
Owen Andersonbc146b02010-09-21 20:42:50 +000011526unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
11527 unsigned Depth) const {
11528 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
11529 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
11530 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000011531
Owen Andersonbc146b02010-09-21 20:42:50 +000011532 // Fallback case.
11533 return 1;
11534}
11535
Evan Cheng206ee9d2006-07-07 08:33:52 +000011536/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000011537/// node is a GlobalAddress + offset.
11538bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000011539 const GlobalValue* &GA,
11540 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000011541 if (N->getOpcode() == X86ISD::Wrapper) {
11542 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000011543 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000011544 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000011545 return true;
11546 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000011547 }
Evan Chengad4196b2008-05-12 19:56:52 +000011548 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000011549}
11550
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000011551/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
11552/// same as extracting the high 128-bit part of 256-bit vector and then
11553/// inserting the result into the low part of a new 256-bit vector
11554static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
11555 EVT VT = SVOp->getValueType(0);
11556 int NumElems = VT.getVectorNumElements();
11557
11558 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
11559 for (int i = 0, j = NumElems/2; i < NumElems/2; ++i, ++j)
11560 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
11561 SVOp->getMaskElt(j) >= 0)
11562 return false;
11563
11564 return true;
11565}
11566
11567/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
11568/// same as extracting the low 128-bit part of 256-bit vector and then
11569/// inserting the result into the high part of a new 256-bit vector
11570static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
11571 EVT VT = SVOp->getValueType(0);
11572 int NumElems = VT.getVectorNumElements();
11573
11574 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
11575 for (int i = NumElems/2, j = 0; i < NumElems; ++i, ++j)
11576 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
11577 SVOp->getMaskElt(j) >= 0)
11578 return false;
11579
11580 return true;
11581}
11582
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000011583/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
11584static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
11585 TargetLowering::DAGCombinerInfo &DCI) {
11586 DebugLoc dl = N->getDebugLoc();
11587 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
11588 SDValue V1 = SVOp->getOperand(0);
11589 SDValue V2 = SVOp->getOperand(1);
11590 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000011591 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000011592
11593 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
11594 V2.getOpcode() == ISD::CONCAT_VECTORS) {
11595 //
11596 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000011597 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000011598 // V UNDEF BUILD_VECTOR UNDEF
11599 // \ / \ /
11600 // CONCAT_VECTOR CONCAT_VECTOR
11601 // \ /
11602 // \ /
11603 // RESULT: V + zero extended
11604 //
11605 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
11606 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
11607 V1.getOperand(1).getOpcode() != ISD::UNDEF)
11608 return SDValue();
11609
11610 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
11611 return SDValue();
11612
11613 // To match the shuffle mask, the first half of the mask should
11614 // be exactly the first vector, and all the rest a splat with the
11615 // first element of the second one.
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000011616 for (int i = 0; i < NumElems/2; ++i)
11617 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
11618 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
11619 return SDValue();
11620
11621 // Emit a zeroed vector and insert the desired subvector on its
11622 // first half.
11623 SDValue Zeros = getZeroVector(VT, true /* HasSSE2 */, DAG, dl);
11624 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
11625 DAG.getConstant(0, MVT::i32), DAG, dl);
11626 return DCI.CombineTo(N, InsV);
11627 }
11628
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000011629 //===--------------------------------------------------------------------===//
11630 // Combine some shuffles into subvector extracts and inserts:
11631 //
11632
11633 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
11634 if (isShuffleHigh128VectorInsertLow(SVOp)) {
11635 SDValue V = Extract128BitVector(V1, DAG.getConstant(NumElems/2, MVT::i32),
11636 DAG, dl);
11637 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
11638 V, DAG.getConstant(0, MVT::i32), DAG, dl);
11639 return DCI.CombineTo(N, InsV);
11640 }
11641
11642 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
11643 if (isShuffleLow128VectorInsertHigh(SVOp)) {
11644 SDValue V = Extract128BitVector(V1, DAG.getConstant(0, MVT::i32), DAG, dl);
11645 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
11646 V, DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
11647 return DCI.CombineTo(N, InsV);
11648 }
11649
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000011650 return SDValue();
11651}
11652
11653/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000011654static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Mon P Wanga0fd0d52010-12-19 23:55:53 +000011655 TargetLowering::DAGCombinerInfo &DCI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011656 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000011657 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000011658
Mon P Wanga0fd0d52010-12-19 23:55:53 +000011659 // Don't create instructions with illegal types after legalize types has run.
11660 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
11661 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
11662 return SDValue();
11663
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000011664 // Only handle pure VECTOR_SHUFFLE nodes.
11665 if (VT.getSizeInBits() == 256 && N->getOpcode() == ISD::VECTOR_SHUFFLE)
11666 return PerformShuffleCombine256(N, DAG, DCI);
11667
11668 // Only handle 128 wide vector from here on.
11669 if (VT.getSizeInBits() != 128)
11670 return SDValue();
11671
11672 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
11673 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
11674 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000011675 SmallVector<SDValue, 16> Elts;
11676 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000011677 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000011678
Nate Begemanfdea31a2010-03-24 20:49:50 +000011679 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000011680}
Evan Chengd880b972008-05-09 21:53:03 +000011681
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000011682/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
11683/// generation and convert it from being a bunch of shuffles and extracts
11684/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011685static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
11686 const TargetLowering &TLI) {
11687 SDValue InputVector = N->getOperand(0);
11688
11689 // Only operate on vectors of 4 elements, where the alternative shuffling
11690 // gets to be more expensive.
11691 if (InputVector.getValueType() != MVT::v4i32)
11692 return SDValue();
11693
11694 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
11695 // single use which is a sign-extend or zero-extend, and all elements are
11696 // used.
11697 SmallVector<SDNode *, 4> Uses;
11698 unsigned ExtractedElements = 0;
11699 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
11700 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
11701 if (UI.getUse().getResNo() != InputVector.getResNo())
11702 return SDValue();
11703
11704 SDNode *Extract = *UI;
11705 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
11706 return SDValue();
11707
11708 if (Extract->getValueType(0) != MVT::i32)
11709 return SDValue();
11710 if (!Extract->hasOneUse())
11711 return SDValue();
11712 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
11713 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
11714 return SDValue();
11715 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
11716 return SDValue();
11717
11718 // Record which element was extracted.
11719 ExtractedElements |=
11720 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
11721
11722 Uses.push_back(Extract);
11723 }
11724
11725 // If not all the elements were used, this may not be worthwhile.
11726 if (ExtractedElements != 15)
11727 return SDValue();
11728
11729 // Ok, we've now decided to do the transformation.
11730 DebugLoc dl = InputVector.getDebugLoc();
11731
11732 // Store the value to a temporary stack slot.
11733 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000011734 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
11735 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011736
11737 // Replace each use (extract) with a load of the appropriate element.
11738 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
11739 UE = Uses.end(); UI != UE; ++UI) {
11740 SDNode *Extract = *UI;
11741
Nadav Rotem86694292011-05-17 08:31:57 +000011742 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011743 SDValue Idx = Extract->getOperand(1);
11744 unsigned EltSize =
11745 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
11746 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
11747 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
11748
Nadav Rotem86694292011-05-17 08:31:57 +000011749 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000011750 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011751
11752 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000011753 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000011754 ScalarAddr, MachinePointerInfo(),
11755 false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011756
11757 // Replace the exact with the load.
11758 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
11759 }
11760
11761 // The replacement was made in place; don't return anything.
11762 return SDValue();
11763}
11764
Chris Lattner83e6c992006-10-04 06:57:07 +000011765/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000011766static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +000011767 const X86Subtarget *Subtarget) {
11768 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000011769 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000011770 // Get the LHS/RHS of the select.
11771 SDValue LHS = N->getOperand(1);
11772 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +000011773
Dan Gohman670e5392009-09-21 18:03:22 +000011774 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000011775 // instructions match the semantics of the common C idiom x<y?x:y but not
11776 // x<=y?x:y, because of how they handle negative zero (which can be
11777 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +000011778 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +000011779 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +000011780 Cond.getOpcode() == ISD::SETCC) {
11781 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011782
Chris Lattner47b4ce82009-03-11 05:48:52 +000011783 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000011784 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000011785 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
11786 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000011787 switch (CC) {
11788 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000011789 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000011790 // Converting this to a min would handle NaNs incorrectly, and swapping
11791 // the operands would cause it to handle comparisons between positive
11792 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000011793 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000011794 if (!UnsafeFPMath &&
11795 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
11796 break;
11797 std::swap(LHS, RHS);
11798 }
Dan Gohman670e5392009-09-21 18:03:22 +000011799 Opcode = X86ISD::FMIN;
11800 break;
11801 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000011802 // Converting this to a min would handle comparisons between positive
11803 // and negative zero incorrectly.
11804 if (!UnsafeFPMath &&
11805 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
11806 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011807 Opcode = X86ISD::FMIN;
11808 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000011809 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000011810 // Converting this to a min would handle both negative zeros and NaNs
11811 // incorrectly, but we can swap the operands to fix both.
11812 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000011813 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011814 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000011815 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011816 Opcode = X86ISD::FMIN;
11817 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011818
Dan Gohman670e5392009-09-21 18:03:22 +000011819 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000011820 // Converting this to a max would handle comparisons between positive
11821 // and negative zero incorrectly.
11822 if (!UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000011823 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000011824 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011825 Opcode = X86ISD::FMAX;
11826 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000011827 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000011828 // Converting this to a max would handle NaNs incorrectly, and swapping
11829 // the operands would cause it to handle comparisons between positive
11830 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000011831 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000011832 if (!UnsafeFPMath &&
11833 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
11834 break;
11835 std::swap(LHS, RHS);
11836 }
Dan Gohman670e5392009-09-21 18:03:22 +000011837 Opcode = X86ISD::FMAX;
11838 break;
11839 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000011840 // Converting this to a max would handle both negative zeros and NaNs
11841 // incorrectly, but we can swap the operands to fix both.
11842 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000011843 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011844 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011845 case ISD::SETGE:
11846 Opcode = X86ISD::FMAX;
11847 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000011848 }
Dan Gohman670e5392009-09-21 18:03:22 +000011849 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000011850 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
11851 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000011852 switch (CC) {
11853 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000011854 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000011855 // Converting this to a min would handle comparisons between positive
11856 // and negative zero incorrectly, and swapping the operands would
11857 // cause it to handle NaNs incorrectly.
11858 if (!UnsafeFPMath &&
11859 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000011860 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000011861 break;
11862 std::swap(LHS, RHS);
11863 }
Dan Gohman670e5392009-09-21 18:03:22 +000011864 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000011865 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011866 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000011867 // Converting this to a min would handle NaNs incorrectly.
11868 if (!UnsafeFPMath &&
11869 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
11870 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011871 Opcode = X86ISD::FMIN;
11872 break;
11873 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000011874 // Converting this to a min would handle both negative zeros and NaNs
11875 // incorrectly, but we can swap the operands to fix both.
11876 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000011877 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011878 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011879 case ISD::SETGE:
11880 Opcode = X86ISD::FMIN;
11881 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011882
Dan Gohman670e5392009-09-21 18:03:22 +000011883 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000011884 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000011885 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000011886 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011887 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000011888 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011889 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000011890 // Converting this to a max would handle comparisons between positive
11891 // and negative zero incorrectly, and swapping the operands would
11892 // cause it to handle NaNs incorrectly.
11893 if (!UnsafeFPMath &&
11894 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000011895 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000011896 break;
11897 std::swap(LHS, RHS);
11898 }
Dan Gohman670e5392009-09-21 18:03:22 +000011899 Opcode = X86ISD::FMAX;
11900 break;
11901 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000011902 // Converting this to a max would handle both negative zeros and NaNs
11903 // incorrectly, but we can swap the operands to fix both.
11904 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000011905 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011906 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000011907 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011908 Opcode = X86ISD::FMAX;
11909 break;
11910 }
Chris Lattner83e6c992006-10-04 06:57:07 +000011911 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011912
Chris Lattner47b4ce82009-03-11 05:48:52 +000011913 if (Opcode)
11914 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000011915 }
Eric Christopherfd179292009-08-27 18:07:15 +000011916
Chris Lattnerd1980a52009-03-12 06:52:53 +000011917 // If this is a select between two integer constants, try to do some
11918 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000011919 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
11920 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000011921 // Don't do this for crazy integer types.
11922 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
11923 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000011924 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000011925 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000011926
Chris Lattnercee56e72009-03-13 05:53:31 +000011927 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000011928 // Efficiently invertible.
11929 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
11930 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
11931 isa<ConstantSDNode>(Cond.getOperand(1))))) {
11932 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000011933 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000011934 }
Eric Christopherfd179292009-08-27 18:07:15 +000011935
Chris Lattnerd1980a52009-03-12 06:52:53 +000011936 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000011937 if (FalseC->getAPIntValue() == 0 &&
11938 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000011939 if (NeedsCondInvert) // Invert the condition if needed.
11940 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
11941 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000011942
Chris Lattnerd1980a52009-03-12 06:52:53 +000011943 // Zero extend the condition if needed.
11944 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000011945
Chris Lattnercee56e72009-03-13 05:53:31 +000011946 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000011947 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000011948 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000011949 }
Eric Christopherfd179292009-08-27 18:07:15 +000011950
Chris Lattner97a29a52009-03-13 05:22:11 +000011951 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000011952 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000011953 if (NeedsCondInvert) // Invert the condition if needed.
11954 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
11955 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000011956
Chris Lattner97a29a52009-03-13 05:22:11 +000011957 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000011958 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
11959 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000011960 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000011961 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000011962 }
Eric Christopherfd179292009-08-27 18:07:15 +000011963
Chris Lattnercee56e72009-03-13 05:53:31 +000011964 // Optimize cases that will turn into an LEA instruction. This requires
11965 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000011966 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000011967 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000011968 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000011969
Chris Lattnercee56e72009-03-13 05:53:31 +000011970 bool isFastMultiplier = false;
11971 if (Diff < 10) {
11972 switch ((unsigned char)Diff) {
11973 default: break;
11974 case 1: // result = add base, cond
11975 case 2: // result = lea base( , cond*2)
11976 case 3: // result = lea base(cond, cond*2)
11977 case 4: // result = lea base( , cond*4)
11978 case 5: // result = lea base(cond, cond*4)
11979 case 8: // result = lea base( , cond*8)
11980 case 9: // result = lea base(cond, cond*8)
11981 isFastMultiplier = true;
11982 break;
11983 }
11984 }
Eric Christopherfd179292009-08-27 18:07:15 +000011985
Chris Lattnercee56e72009-03-13 05:53:31 +000011986 if (isFastMultiplier) {
11987 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
11988 if (NeedsCondInvert) // Invert the condition if needed.
11989 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
11990 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000011991
Chris Lattnercee56e72009-03-13 05:53:31 +000011992 // Zero extend the condition if needed.
11993 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
11994 Cond);
11995 // Scale the condition by the difference.
11996 if (Diff != 1)
11997 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
11998 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000011999
Chris Lattnercee56e72009-03-13 05:53:31 +000012000 // Add the base if non-zero.
12001 if (FalseC->getAPIntValue() != 0)
12002 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
12003 SDValue(FalseC, 0));
12004 return Cond;
12005 }
Eric Christopherfd179292009-08-27 18:07:15 +000012006 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000012007 }
12008 }
Eric Christopherfd179292009-08-27 18:07:15 +000012009
Dan Gohman475871a2008-07-27 21:46:04 +000012010 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000012011}
12012
Chris Lattnerd1980a52009-03-12 06:52:53 +000012013/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
12014static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
12015 TargetLowering::DAGCombinerInfo &DCI) {
12016 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000012017
Chris Lattnerd1980a52009-03-12 06:52:53 +000012018 // If the flag operand isn't dead, don't touch this CMOV.
12019 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
12020 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000012021
Evan Chengb5a55d92011-05-24 01:48:22 +000012022 SDValue FalseOp = N->getOperand(0);
12023 SDValue TrueOp = N->getOperand(1);
12024 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
12025 SDValue Cond = N->getOperand(3);
12026 if (CC == X86::COND_E || CC == X86::COND_NE) {
12027 switch (Cond.getOpcode()) {
12028 default: break;
12029 case X86ISD::BSR:
12030 case X86ISD::BSF:
12031 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
12032 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
12033 return (CC == X86::COND_E) ? FalseOp : TrueOp;
12034 }
12035 }
12036
Chris Lattnerd1980a52009-03-12 06:52:53 +000012037 // If this is a select between two integer constants, try to do some
12038 // optimizations. Note that the operands are ordered the opposite of SELECT
12039 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000012040 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
12041 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000012042 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
12043 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000012044 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
12045 CC = X86::GetOppositeBranchCondition(CC);
12046 std::swap(TrueC, FalseC);
12047 }
Eric Christopherfd179292009-08-27 18:07:15 +000012048
Chris Lattnerd1980a52009-03-12 06:52:53 +000012049 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000012050 // This is efficient for any integer data type (including i8/i16) and
12051 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000012052 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000012053 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
12054 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000012055
Chris Lattnerd1980a52009-03-12 06:52:53 +000012056 // Zero extend the condition if needed.
12057 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000012058
Chris Lattnerd1980a52009-03-12 06:52:53 +000012059 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
12060 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000012061 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000012062 if (N->getNumValues() == 2) // Dead flag value?
12063 return DCI.CombineTo(N, Cond, SDValue());
12064 return Cond;
12065 }
Eric Christopherfd179292009-08-27 18:07:15 +000012066
Chris Lattnercee56e72009-03-13 05:53:31 +000012067 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
12068 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000012069 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000012070 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
12071 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000012072
Chris Lattner97a29a52009-03-13 05:22:11 +000012073 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000012074 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
12075 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000012076 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
12077 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000012078
Chris Lattner97a29a52009-03-13 05:22:11 +000012079 if (N->getNumValues() == 2) // Dead flag value?
12080 return DCI.CombineTo(N, Cond, SDValue());
12081 return Cond;
12082 }
Eric Christopherfd179292009-08-27 18:07:15 +000012083
Chris Lattnercee56e72009-03-13 05:53:31 +000012084 // Optimize cases that will turn into an LEA instruction. This requires
12085 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000012086 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000012087 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000012088 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000012089
Chris Lattnercee56e72009-03-13 05:53:31 +000012090 bool isFastMultiplier = false;
12091 if (Diff < 10) {
12092 switch ((unsigned char)Diff) {
12093 default: break;
12094 case 1: // result = add base, cond
12095 case 2: // result = lea base( , cond*2)
12096 case 3: // result = lea base(cond, cond*2)
12097 case 4: // result = lea base( , cond*4)
12098 case 5: // result = lea base(cond, cond*4)
12099 case 8: // result = lea base( , cond*8)
12100 case 9: // result = lea base(cond, cond*8)
12101 isFastMultiplier = true;
12102 break;
12103 }
12104 }
Eric Christopherfd179292009-08-27 18:07:15 +000012105
Chris Lattnercee56e72009-03-13 05:53:31 +000012106 if (isFastMultiplier) {
12107 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000012108 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
12109 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000012110 // Zero extend the condition if needed.
12111 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
12112 Cond);
12113 // Scale the condition by the difference.
12114 if (Diff != 1)
12115 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
12116 DAG.getConstant(Diff, Cond.getValueType()));
12117
12118 // Add the base if non-zero.
12119 if (FalseC->getAPIntValue() != 0)
12120 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
12121 SDValue(FalseC, 0));
12122 if (N->getNumValues() == 2) // Dead flag value?
12123 return DCI.CombineTo(N, Cond, SDValue());
12124 return Cond;
12125 }
Eric Christopherfd179292009-08-27 18:07:15 +000012126 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000012127 }
12128 }
12129 return SDValue();
12130}
12131
12132
Evan Cheng0b0cd912009-03-28 05:57:29 +000012133/// PerformMulCombine - Optimize a single multiply with constant into two
12134/// in order to implement it with two cheaper instructions, e.g.
12135/// LEA + SHL, LEA + LEA.
12136static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
12137 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000012138 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
12139 return SDValue();
12140
Owen Andersone50ed302009-08-10 22:56:29 +000012141 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012142 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000012143 return SDValue();
12144
12145 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
12146 if (!C)
12147 return SDValue();
12148 uint64_t MulAmt = C->getZExtValue();
12149 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
12150 return SDValue();
12151
12152 uint64_t MulAmt1 = 0;
12153 uint64_t MulAmt2 = 0;
12154 if ((MulAmt % 9) == 0) {
12155 MulAmt1 = 9;
12156 MulAmt2 = MulAmt / 9;
12157 } else if ((MulAmt % 5) == 0) {
12158 MulAmt1 = 5;
12159 MulAmt2 = MulAmt / 5;
12160 } else if ((MulAmt % 3) == 0) {
12161 MulAmt1 = 3;
12162 MulAmt2 = MulAmt / 3;
12163 }
12164 if (MulAmt2 &&
12165 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
12166 DebugLoc DL = N->getDebugLoc();
12167
12168 if (isPowerOf2_64(MulAmt2) &&
12169 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
12170 // If second multiplifer is pow2, issue it first. We want the multiply by
12171 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
12172 // is an add.
12173 std::swap(MulAmt1, MulAmt2);
12174
12175 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000012176 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000012177 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000012178 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000012179 else
Evan Cheng73f24c92009-03-30 21:36:47 +000012180 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000012181 DAG.getConstant(MulAmt1, VT));
12182
Eric Christopherfd179292009-08-27 18:07:15 +000012183 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000012184 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000012185 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000012186 else
Evan Cheng73f24c92009-03-30 21:36:47 +000012187 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000012188 DAG.getConstant(MulAmt2, VT));
12189
12190 // Do not add new nodes to DAG combiner worklist.
12191 DCI.CombineTo(N, NewMul, false);
12192 }
12193 return SDValue();
12194}
12195
Evan Chengad9c0a32009-12-15 00:53:42 +000012196static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
12197 SDValue N0 = N->getOperand(0);
12198 SDValue N1 = N->getOperand(1);
12199 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
12200 EVT VT = N0.getValueType();
12201
12202 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
12203 // since the result of setcc_c is all zero's or all ones.
12204 if (N1C && N0.getOpcode() == ISD::AND &&
12205 N0.getOperand(1).getOpcode() == ISD::Constant) {
12206 SDValue N00 = N0.getOperand(0);
12207 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
12208 ((N00.getOpcode() == ISD::ANY_EXTEND ||
12209 N00.getOpcode() == ISD::ZERO_EXTEND) &&
12210 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
12211 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
12212 APInt ShAmt = N1C->getAPIntValue();
12213 Mask = Mask.shl(ShAmt);
12214 if (Mask != 0)
12215 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
12216 N00, DAG.getConstant(Mask, VT));
12217 }
12218 }
12219
12220 return SDValue();
12221}
Evan Cheng0b0cd912009-03-28 05:57:29 +000012222
Nate Begeman740ab032009-01-26 00:52:55 +000012223/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
12224/// when possible.
12225static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
12226 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000012227 EVT VT = N->getValueType(0);
12228 if (!VT.isVector() && VT.isInteger() &&
12229 N->getOpcode() == ISD::SHL)
12230 return PerformSHLCombine(N, DAG);
12231
Nate Begeman740ab032009-01-26 00:52:55 +000012232 // On X86 with SSE2 support, we can transform this to a vector shift if
12233 // all elements are shifted by the same amount. We can't do this in legalize
12234 // because the a constant vector is typically transformed to a constant pool
12235 // so we have no knowledge of the shift amount.
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000012236 if (!(Subtarget->hasSSE2() || Subtarget->hasAVX()))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012237 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000012238
Owen Anderson825b72b2009-08-11 20:47:22 +000012239 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012240 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000012241
Mon P Wang3becd092009-01-28 08:12:05 +000012242 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000012243 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000012244 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000012245 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000012246 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
12247 unsigned NumElts = VT.getVectorNumElements();
12248 unsigned i = 0;
12249 for (; i != NumElts; ++i) {
12250 SDValue Arg = ShAmtOp.getOperand(i);
12251 if (Arg.getOpcode() == ISD::UNDEF) continue;
12252 BaseShAmt = Arg;
12253 break;
12254 }
12255 for (; i != NumElts; ++i) {
12256 SDValue Arg = ShAmtOp.getOperand(i);
12257 if (Arg.getOpcode() == ISD::UNDEF) continue;
12258 if (Arg != BaseShAmt) {
12259 return SDValue();
12260 }
12261 }
12262 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000012263 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000012264 SDValue InVec = ShAmtOp.getOperand(0);
12265 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
12266 unsigned NumElts = InVec.getValueType().getVectorNumElements();
12267 unsigned i = 0;
12268 for (; i != NumElts; ++i) {
12269 SDValue Arg = InVec.getOperand(i);
12270 if (Arg.getOpcode() == ISD::UNDEF) continue;
12271 BaseShAmt = Arg;
12272 break;
12273 }
12274 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
12275 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000012276 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000012277 if (C->getZExtValue() == SplatIdx)
12278 BaseShAmt = InVec.getOperand(1);
12279 }
12280 }
12281 if (BaseShAmt.getNode() == 0)
12282 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
12283 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000012284 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012285 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000012286
Mon P Wangefa42202009-09-03 19:56:25 +000012287 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000012288 if (EltVT.bitsGT(MVT::i32))
12289 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
12290 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000012291 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000012292
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012293 // The shift amount is identical so we can do a vector shift.
12294 SDValue ValOp = N->getOperand(0);
12295 switch (N->getOpcode()) {
12296 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000012297 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012298 break;
12299 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000012300 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012301 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012302 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012303 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000012304 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012305 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012306 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012307 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000012308 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012309 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012310 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012311 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012312 break;
12313 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000012314 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012315 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012316 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012317 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000012318 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012319 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012320 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012321 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012322 break;
12323 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000012324 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012325 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012326 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012327 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000012328 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012329 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012330 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012331 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000012332 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012333 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012334 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012335 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012336 break;
Nate Begeman740ab032009-01-26 00:52:55 +000012337 }
12338 return SDValue();
12339}
12340
Nate Begemanb65c1752010-12-17 22:55:37 +000012341
Stuart Hastings865f0932011-06-03 23:53:54 +000012342// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
12343// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
12344// and friends. Likewise for OR -> CMPNEQSS.
12345static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
12346 TargetLowering::DAGCombinerInfo &DCI,
12347 const X86Subtarget *Subtarget) {
12348 unsigned opcode;
12349
12350 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
12351 // we're requiring SSE2 for both.
12352 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
12353 SDValue N0 = N->getOperand(0);
12354 SDValue N1 = N->getOperand(1);
12355 SDValue CMP0 = N0->getOperand(1);
12356 SDValue CMP1 = N1->getOperand(1);
12357 DebugLoc DL = N->getDebugLoc();
12358
12359 // The SETCCs should both refer to the same CMP.
12360 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
12361 return SDValue();
12362
12363 SDValue CMP00 = CMP0->getOperand(0);
12364 SDValue CMP01 = CMP0->getOperand(1);
12365 EVT VT = CMP00.getValueType();
12366
12367 if (VT == MVT::f32 || VT == MVT::f64) {
12368 bool ExpectingFlags = false;
12369 // Check for any users that want flags:
12370 for (SDNode::use_iterator UI = N->use_begin(),
12371 UE = N->use_end();
12372 !ExpectingFlags && UI != UE; ++UI)
12373 switch (UI->getOpcode()) {
12374 default:
12375 case ISD::BR_CC:
12376 case ISD::BRCOND:
12377 case ISD::SELECT:
12378 ExpectingFlags = true;
12379 break;
12380 case ISD::CopyToReg:
12381 case ISD::SIGN_EXTEND:
12382 case ISD::ZERO_EXTEND:
12383 case ISD::ANY_EXTEND:
12384 break;
12385 }
12386
12387 if (!ExpectingFlags) {
12388 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
12389 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
12390
12391 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
12392 X86::CondCode tmp = cc0;
12393 cc0 = cc1;
12394 cc1 = tmp;
12395 }
12396
12397 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
12398 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
12399 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
12400 X86ISD::NodeType NTOperator = is64BitFP ?
12401 X86ISD::FSETCCsd : X86ISD::FSETCCss;
12402 // FIXME: need symbolic constants for these magic numbers.
12403 // See X86ATTInstPrinter.cpp:printSSECC().
12404 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
12405 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
12406 DAG.getConstant(x86cc, MVT::i8));
12407 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
12408 OnesOrZeroesF);
12409 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
12410 DAG.getConstant(1, MVT::i32));
12411 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
12412 return OneBitOfTruth;
12413 }
12414 }
12415 }
12416 }
12417 return SDValue();
12418}
12419
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000012420/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
12421/// so it can be folded inside ANDNP.
12422static bool CanFoldXORWithAllOnes(const SDNode *N) {
12423 EVT VT = N->getValueType(0);
12424
12425 // Match direct AllOnes for 128 and 256-bit vectors
12426 if (ISD::isBuildVectorAllOnes(N))
12427 return true;
12428
12429 // Look through a bit convert.
12430 if (N->getOpcode() == ISD::BITCAST)
12431 N = N->getOperand(0).getNode();
12432
12433 // Sometimes the operand may come from a insert_subvector building a 256-bit
12434 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000012435 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000012436 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
12437 SDValue V1 = N->getOperand(0);
12438 SDValue V2 = N->getOperand(1);
12439
12440 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
12441 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
12442 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
12443 ISD::isBuildVectorAllOnes(V2.getNode()))
12444 return true;
12445 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000012446
12447 return false;
12448}
12449
Nate Begemanb65c1752010-12-17 22:55:37 +000012450static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
12451 TargetLowering::DAGCombinerInfo &DCI,
12452 const X86Subtarget *Subtarget) {
12453 if (DCI.isBeforeLegalizeOps())
12454 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012455
Stuart Hastings865f0932011-06-03 23:53:54 +000012456 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
12457 if (R.getNode())
12458 return R;
12459
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000012460 // Want to form ANDNP nodes:
12461 // 1) In the hopes of then easily combining them with OR and AND nodes
12462 // to form PBLEND/PSIGN.
12463 // 2) To match ANDN packed intrinsics
Nate Begemanb65c1752010-12-17 22:55:37 +000012464 EVT VT = N->getValueType(0);
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000012465 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000012466 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012467
Nate Begemanb65c1752010-12-17 22:55:37 +000012468 SDValue N0 = N->getOperand(0);
12469 SDValue N1 = N->getOperand(1);
12470 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012471
Nate Begemanb65c1752010-12-17 22:55:37 +000012472 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012473 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000012474 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
12475 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000012476 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000012477
12478 // Check RHS for vnot
12479 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000012480 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
12481 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000012482 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012483
Nate Begemanb65c1752010-12-17 22:55:37 +000012484 return SDValue();
12485}
12486
Evan Cheng760d1942010-01-04 21:22:48 +000012487static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000012488 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000012489 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000012490 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000012491 return SDValue();
12492
Stuart Hastings865f0932011-06-03 23:53:54 +000012493 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
12494 if (R.getNode())
12495 return R;
12496
Evan Cheng760d1942010-01-04 21:22:48 +000012497 EVT VT = N->getValueType(0);
Nate Begemanb65c1752010-12-17 22:55:37 +000012498 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64 && VT != MVT::v2i64)
Evan Cheng760d1942010-01-04 21:22:48 +000012499 return SDValue();
12500
Evan Cheng760d1942010-01-04 21:22:48 +000012501 SDValue N0 = N->getOperand(0);
12502 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012503
Nate Begemanb65c1752010-12-17 22:55:37 +000012504 // look for psign/blend
12505 if (Subtarget->hasSSSE3()) {
12506 if (VT == MVT::v2i64) {
12507 // Canonicalize pandn to RHS
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000012508 if (N0.getOpcode() == X86ISD::ANDNP)
Nate Begemanb65c1752010-12-17 22:55:37 +000012509 std::swap(N0, N1);
12510 // or (and (m, x), (pandn m, y))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000012511 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
Nate Begemanb65c1752010-12-17 22:55:37 +000012512 SDValue Mask = N1.getOperand(0);
12513 SDValue X = N1.getOperand(1);
12514 SDValue Y;
12515 if (N0.getOperand(0) == Mask)
12516 Y = N0.getOperand(1);
12517 if (N0.getOperand(1) == Mask)
12518 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012519
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000012520 // Check to see if the mask appeared in both the AND and ANDNP and
Nate Begemanb65c1752010-12-17 22:55:37 +000012521 if (!Y.getNode())
12522 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012523
Nate Begemanb65c1752010-12-17 22:55:37 +000012524 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
12525 if (Mask.getOpcode() != ISD::BITCAST ||
12526 X.getOpcode() != ISD::BITCAST ||
12527 Y.getOpcode() != ISD::BITCAST)
12528 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012529
Nate Begemanb65c1752010-12-17 22:55:37 +000012530 // Look through mask bitcast.
12531 Mask = Mask.getOperand(0);
12532 EVT MaskVT = Mask.getValueType();
12533
12534 // Validate that the Mask operand is a vector sra node. The sra node
12535 // will be an intrinsic.
12536 if (Mask.getOpcode() != ISD::INTRINSIC_WO_CHAIN)
12537 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012538
Nate Begemanb65c1752010-12-17 22:55:37 +000012539 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
12540 // there is no psrai.b
12541 switch (cast<ConstantSDNode>(Mask.getOperand(0))->getZExtValue()) {
12542 case Intrinsic::x86_sse2_psrai_w:
12543 case Intrinsic::x86_sse2_psrai_d:
12544 break;
12545 default: return SDValue();
12546 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012547
Nate Begemanb65c1752010-12-17 22:55:37 +000012548 // Check that the SRA is all signbits.
12549 SDValue SraC = Mask.getOperand(2);
12550 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
12551 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
12552 if ((SraAmt + 1) != EltBits)
12553 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012554
Nate Begemanb65c1752010-12-17 22:55:37 +000012555 DebugLoc DL = N->getDebugLoc();
12556
12557 // Now we know we at least have a plendvb with the mask val. See if
12558 // we can form a psignb/w/d.
12559 // psign = x.type == y.type == mask.type && y = sub(0, x);
12560 X = X.getOperand(0);
12561 Y = Y.getOperand(0);
12562 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
12563 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
12564 X.getValueType() == MaskVT && X.getValueType() == Y.getValueType()){
12565 unsigned Opc = 0;
12566 switch (EltBits) {
12567 case 8: Opc = X86ISD::PSIGNB; break;
12568 case 16: Opc = X86ISD::PSIGNW; break;
12569 case 32: Opc = X86ISD::PSIGND; break;
12570 default: break;
12571 }
12572 if (Opc) {
12573 SDValue Sign = DAG.getNode(Opc, DL, MaskVT, X, Mask.getOperand(1));
12574 return DAG.getNode(ISD::BITCAST, DL, MVT::v2i64, Sign);
12575 }
12576 }
12577 // PBLENDVB only available on SSE 4.1
12578 if (!Subtarget->hasSSE41())
12579 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012580
Nate Begemanb65c1752010-12-17 22:55:37 +000012581 X = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, X);
12582 Y = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, Y);
12583 Mask = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, Mask);
Nate Begeman672fb622010-12-20 22:04:24 +000012584 Mask = DAG.getNode(X86ISD::PBLENDVB, DL, MVT::v16i8, X, Y, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000012585 return DAG.getNode(ISD::BITCAST, DL, MVT::v2i64, Mask);
12586 }
12587 }
12588 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012589
Nate Begemanb65c1752010-12-17 22:55:37 +000012590 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000012591 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
12592 std::swap(N0, N1);
12593 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
12594 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000012595 if (!N0.hasOneUse() || !N1.hasOneUse())
12596 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000012597
12598 SDValue ShAmt0 = N0.getOperand(1);
12599 if (ShAmt0.getValueType() != MVT::i8)
12600 return SDValue();
12601 SDValue ShAmt1 = N1.getOperand(1);
12602 if (ShAmt1.getValueType() != MVT::i8)
12603 return SDValue();
12604 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
12605 ShAmt0 = ShAmt0.getOperand(0);
12606 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
12607 ShAmt1 = ShAmt1.getOperand(0);
12608
12609 DebugLoc DL = N->getDebugLoc();
12610 unsigned Opc = X86ISD::SHLD;
12611 SDValue Op0 = N0.getOperand(0);
12612 SDValue Op1 = N1.getOperand(0);
12613 if (ShAmt0.getOpcode() == ISD::SUB) {
12614 Opc = X86ISD::SHRD;
12615 std::swap(Op0, Op1);
12616 std::swap(ShAmt0, ShAmt1);
12617 }
12618
Evan Cheng8b1190a2010-04-28 01:18:01 +000012619 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000012620 if (ShAmt1.getOpcode() == ISD::SUB) {
12621 SDValue Sum = ShAmt1.getOperand(0);
12622 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000012623 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
12624 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
12625 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
12626 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000012627 return DAG.getNode(Opc, DL, VT,
12628 Op0, Op1,
12629 DAG.getNode(ISD::TRUNCATE, DL,
12630 MVT::i8, ShAmt0));
12631 }
12632 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
12633 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
12634 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000012635 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000012636 return DAG.getNode(Opc, DL, VT,
12637 N0.getOperand(0), N1.getOperand(0),
12638 DAG.getNode(ISD::TRUNCATE, DL,
12639 MVT::i8, ShAmt0));
12640 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012641
Evan Cheng760d1942010-01-04 21:22:48 +000012642 return SDValue();
12643}
12644
Chris Lattner149a4e52008-02-22 02:09:43 +000012645/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000012646static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000012647 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000012648 StoreSDNode *St = cast<StoreSDNode>(N);
12649 EVT VT = St->getValue().getValueType();
12650 EVT StVT = St->getMemoryVT();
12651 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000012652 SDValue StoredVal = St->getOperand(1);
12653 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12654
12655 // If we are saving a concatination of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000012656 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
12657 // 128-bit ones. If in the future the cost becomes only one memory access the
12658 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000012659 if (VT.getSizeInBits() == 256 &&
12660 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
12661 StoredVal.getNumOperands() == 2) {
12662
12663 SDValue Value0 = StoredVal.getOperand(0);
12664 SDValue Value1 = StoredVal.getOperand(1);
12665
12666 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
12667 SDValue Ptr0 = St->getBasePtr();
12668 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
12669
12670 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
12671 St->getPointerInfo(), St->isVolatile(),
12672 St->isNonTemporal(), St->getAlignment());
12673 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
12674 St->getPointerInfo(), St->isVolatile(),
12675 St->isNonTemporal(), St->getAlignment());
12676 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
12677 }
Nadav Rotem614061b2011-08-10 19:30:14 +000012678
12679 // Optimize trunc store (of multiple scalars) to shuffle and store.
12680 // First, pack all of the elements in one place. Next, store to memory
12681 // in fewer chunks.
12682 if (St->isTruncatingStore() && VT.isVector()) {
12683 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12684 unsigned NumElems = VT.getVectorNumElements();
12685 assert(StVT != VT && "Cannot truncate to the same type");
12686 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
12687 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
12688
12689 // From, To sizes and ElemCount must be pow of two
12690 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
12691 // We are going to use the original vector elt for storing.
12692 // accumulated smaller vector elements must be a multiple of bigger size.
12693 if (0 != (NumElems * ToSz) % FromSz) return SDValue();
12694 unsigned SizeRatio = FromSz / ToSz;
12695
12696 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
12697
12698 // Create a type on which we perform the shuffle
12699 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
12700 StVT.getScalarType(), NumElems*SizeRatio);
12701
12702 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
12703
12704 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
12705 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
12706 for (unsigned i = 0; i < NumElems; i++ ) ShuffleVec[i] = i * SizeRatio;
12707
12708 // Can't shuffle using an illegal type
12709 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
12710
12711 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
12712 DAG.getUNDEF(WideVec.getValueType()),
12713 ShuffleVec.data());
12714 // At this point all of the data is stored at the bottom of the
12715 // register. We now need to save it to mem.
12716
12717 // Find the largest store unit
12718 MVT StoreType = MVT::i8;
12719 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
12720 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
12721 MVT Tp = (MVT::SimpleValueType)tp;
12722 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
12723 StoreType = Tp;
12724 }
12725
12726 // Bitcast the original vector into a vector of store-size units
12727 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
12728 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
12729 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
12730 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
12731 SmallVector<SDValue, 8> Chains;
12732 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
12733 TLI.getPointerTy());
12734 SDValue Ptr = St->getBasePtr();
12735
12736 // Perform one or more big stores into memory.
12737 for (unsigned i = 0; i < (ToSz*NumElems)/StoreType.getSizeInBits() ; i++) {
12738 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
12739 StoreType, ShuffWide,
12740 DAG.getIntPtrConstant(i));
12741 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
12742 St->getPointerInfo(), St->isVolatile(),
12743 St->isNonTemporal(), St->getAlignment());
12744 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
12745 Chains.push_back(Ch);
12746 }
12747
12748 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
12749 Chains.size());
12750 }
12751
12752
Chris Lattner149a4e52008-02-22 02:09:43 +000012753 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
12754 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000012755 // A preferable solution to the general problem is to figure out the right
12756 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000012757
12758 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000012759 if (VT.getSizeInBits() != 64)
12760 return SDValue();
12761
Devang Patel578efa92009-06-05 21:57:13 +000012762 const Function *F = DAG.getMachineFunction().getFunction();
12763 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +000012764 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +000012765 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000012766 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000012767 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000012768 isa<LoadSDNode>(St->getValue()) &&
12769 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
12770 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000012771 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000012772 LoadSDNode *Ld = 0;
12773 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000012774 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000012775 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000012776 // Must be a store of a load. We currently handle two cases: the load
12777 // is a direct child, and it's under an intervening TokenFactor. It is
12778 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000012779 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000012780 Ld = cast<LoadSDNode>(St->getChain());
12781 else if (St->getValue().hasOneUse() &&
12782 ChainVal->getOpcode() == ISD::TokenFactor) {
12783 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000012784 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000012785 TokenFactorIndex = i;
12786 Ld = cast<LoadSDNode>(St->getValue());
12787 } else
12788 Ops.push_back(ChainVal->getOperand(i));
12789 }
12790 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000012791
Evan Cheng536e6672009-03-12 05:59:15 +000012792 if (!Ld || !ISD::isNormalLoad(Ld))
12793 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000012794
Evan Cheng536e6672009-03-12 05:59:15 +000012795 // If this is not the MMX case, i.e. we are just turning i64 load/store
12796 // into f64 load/store, avoid the transformation if there are multiple
12797 // uses of the loaded value.
12798 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
12799 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000012800
Evan Cheng536e6672009-03-12 05:59:15 +000012801 DebugLoc LdDL = Ld->getDebugLoc();
12802 DebugLoc StDL = N->getDebugLoc();
12803 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
12804 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
12805 // pair instead.
12806 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000012807 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000012808 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
12809 Ld->getPointerInfo(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000012810 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000012811 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000012812 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000012813 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000012814 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000012815 Ops.size());
12816 }
Evan Cheng536e6672009-03-12 05:59:15 +000012817 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000012818 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000012819 St->isVolatile(), St->isNonTemporal(),
12820 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000012821 }
Evan Cheng536e6672009-03-12 05:59:15 +000012822
12823 // Otherwise, lower to two pairs of 32-bit loads / stores.
12824 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000012825 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
12826 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000012827
Owen Anderson825b72b2009-08-11 20:47:22 +000012828 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000012829 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000012830 Ld->isVolatile(), Ld->isNonTemporal(),
12831 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000012832 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000012833 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000012834 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000012835 MinAlign(Ld->getAlignment(), 4));
12836
12837 SDValue NewChain = LoLd.getValue(1);
12838 if (TokenFactorIndex != -1) {
12839 Ops.push_back(LoLd);
12840 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000012841 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000012842 Ops.size());
12843 }
12844
12845 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000012846 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
12847 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000012848
12849 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000012850 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000012851 St->isVolatile(), St->isNonTemporal(),
12852 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000012853 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000012854 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000012855 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000012856 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000012857 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000012858 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000012859 }
Dan Gohman475871a2008-07-27 21:46:04 +000012860 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000012861}
12862
Chris Lattner6cf73262008-01-25 06:14:17 +000012863/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
12864/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000012865static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000012866 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
12867 // F[X]OR(0.0, x) -> x
12868 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000012869 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
12870 if (C->getValueAPF().isPosZero())
12871 return N->getOperand(1);
12872 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
12873 if (C->getValueAPF().isPosZero())
12874 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000012875 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000012876}
12877
12878/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000012879static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000012880 // FAND(0.0, x) -> 0.0
12881 // FAND(x, 0.0) -> 0.0
12882 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
12883 if (C->getValueAPF().isPosZero())
12884 return N->getOperand(0);
12885 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
12886 if (C->getValueAPF().isPosZero())
12887 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000012888 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000012889}
12890
Dan Gohmane5af2d32009-01-29 01:59:02 +000012891static SDValue PerformBTCombine(SDNode *N,
12892 SelectionDAG &DAG,
12893 TargetLowering::DAGCombinerInfo &DCI) {
12894 // BT ignores high bits in the bit index operand.
12895 SDValue Op1 = N->getOperand(1);
12896 if (Op1.hasOneUse()) {
12897 unsigned BitWidth = Op1.getValueSizeInBits();
12898 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
12899 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000012900 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
12901 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000012902 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000012903 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
12904 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
12905 DCI.CommitTargetLoweringOpt(TLO);
12906 }
12907 return SDValue();
12908}
Chris Lattner83e6c992006-10-04 06:57:07 +000012909
Eli Friedman7a5e5552009-06-07 06:52:44 +000012910static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
12911 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000012912 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000012913 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000012914 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000012915 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000012916 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000012917 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000012918 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000012919 }
12920 return SDValue();
12921}
12922
Evan Cheng2e489c42009-12-16 00:53:11 +000012923static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
12924 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
12925 // (and (i32 x86isd::setcc_carry), 1)
12926 // This eliminates the zext. This transformation is necessary because
12927 // ISD::SETCC is always legalized to i8.
12928 DebugLoc dl = N->getDebugLoc();
12929 SDValue N0 = N->getOperand(0);
12930 EVT VT = N->getValueType(0);
12931 if (N0.getOpcode() == ISD::AND &&
12932 N0.hasOneUse() &&
12933 N0.getOperand(0).hasOneUse()) {
12934 SDValue N00 = N0.getOperand(0);
12935 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
12936 return SDValue();
12937 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
12938 if (!C || C->getZExtValue() != 1)
12939 return SDValue();
12940 return DAG.getNode(ISD::AND, dl, VT,
12941 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
12942 N00.getOperand(0), N00.getOperand(1)),
12943 DAG.getConstant(1, VT));
12944 }
12945
12946 return SDValue();
12947}
12948
Chris Lattnerc19d1c32010-12-19 22:08:31 +000012949// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
12950static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
12951 unsigned X86CC = N->getConstantOperandVal(0);
12952 SDValue EFLAG = N->getOperand(1);
12953 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012954
Chris Lattnerc19d1c32010-12-19 22:08:31 +000012955 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
12956 // a zext and produces an all-ones bit which is more useful than 0/1 in some
12957 // cases.
12958 if (X86CC == X86::COND_B)
12959 return DAG.getNode(ISD::AND, DL, MVT::i8,
12960 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
12961 DAG.getConstant(X86CC, MVT::i8), EFLAG),
12962 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012963
Chris Lattnerc19d1c32010-12-19 22:08:31 +000012964 return SDValue();
12965}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012966
Benjamin Kramer1396c402011-06-18 11:09:41 +000012967static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
12968 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000012969 SDValue Op0 = N->getOperand(0);
12970 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
12971 // a 32-bit target where SSE doesn't support i64->FP operations.
12972 if (Op0.getOpcode() == ISD::LOAD) {
12973 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
12974 EVT VT = Ld->getValueType(0);
12975 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
12976 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
12977 !XTLI->getSubtarget()->is64Bit() &&
12978 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000012979 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
12980 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000012981 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
12982 return FILDChain;
12983 }
12984 }
12985 return SDValue();
12986}
12987
Chris Lattner23a01992010-12-20 01:37:09 +000012988// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
12989static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
12990 X86TargetLowering::DAGCombinerInfo &DCI) {
12991 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
12992 // the result is either zero or one (depending on the input carry bit).
12993 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
12994 if (X86::isZeroNode(N->getOperand(0)) &&
12995 X86::isZeroNode(N->getOperand(1)) &&
12996 // We don't have a good way to replace an EFLAGS use, so only do this when
12997 // dead right now.
12998 SDValue(N, 1).use_empty()) {
12999 DebugLoc DL = N->getDebugLoc();
13000 EVT VT = N->getValueType(0);
13001 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
13002 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
13003 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
13004 DAG.getConstant(X86::COND_B,MVT::i8),
13005 N->getOperand(2)),
13006 DAG.getConstant(1, VT));
13007 return DCI.CombineTo(N, Res1, CarryOut);
13008 }
13009
13010 return SDValue();
13011}
13012
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000013013// fold (add Y, (sete X, 0)) -> adc 0, Y
13014// (add Y, (setne X, 0)) -> sbb -1, Y
13015// (sub (sete X, 0), Y) -> sbb 0, Y
13016// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000013017static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000013018 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013019
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000013020 // Look through ZExts.
13021 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
13022 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
13023 return SDValue();
13024
13025 SDValue SetCC = Ext.getOperand(0);
13026 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
13027 return SDValue();
13028
13029 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
13030 if (CC != X86::COND_E && CC != X86::COND_NE)
13031 return SDValue();
13032
13033 SDValue Cmp = SetCC.getOperand(1);
13034 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000013035 !X86::isZeroNode(Cmp.getOperand(1)) ||
13036 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000013037 return SDValue();
13038
13039 SDValue CmpOp0 = Cmp.getOperand(0);
13040 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
13041 DAG.getConstant(1, CmpOp0.getValueType()));
13042
13043 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
13044 if (CC == X86::COND_NE)
13045 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
13046 DL, OtherVal.getValueType(), OtherVal,
13047 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
13048 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
13049 DL, OtherVal.getValueType(), OtherVal,
13050 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
13051}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000013052
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000013053static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG) {
13054 SDValue Op0 = N->getOperand(0);
13055 SDValue Op1 = N->getOperand(1);
13056
13057 // X86 can't encode an immediate LHS of a sub. See if we can push the
13058 // negation into a preceding instruction.
13059 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
13060 uint64_t Op0C = C->getSExtValue();
13061
13062 // If the RHS of the sub is a XOR with one use and a constant, invert the
13063 // immediate. Then add one to the LHS of the sub so we can turn
13064 // X-Y -> X+~Y+1, saving one register.
13065 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
13066 isa<ConstantSDNode>(Op1.getOperand(1))) {
13067 uint64_t XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getSExtValue();
13068 EVT VT = Op0.getValueType();
13069 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
13070 Op1.getOperand(0),
13071 DAG.getConstant(~XorC, VT));
13072 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
13073 DAG.getConstant(Op0C+1, VT));
13074 }
13075 }
13076
13077 return OptimizeConditionalInDecrement(N, DAG);
13078}
13079
Dan Gohman475871a2008-07-27 21:46:04 +000013080SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000013081 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000013082 SelectionDAG &DAG = DCI.DAG;
13083 switch (N->getOpcode()) {
13084 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013085 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000013086 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +000013087 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013088 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000013089 case ISD::ADD: return OptimizeConditionalInDecrement(N, DAG);
13090 case ISD::SUB: return PerformSubCombine(N, DAG);
Chris Lattner23a01992010-12-20 01:37:09 +000013091 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000013092 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000013093 case ISD::SHL:
13094 case ISD::SRA:
13095 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000013096 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000013097 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000013098 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000013099 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Chris Lattner6cf73262008-01-25 06:14:17 +000013100 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000013101 case X86ISD::FOR: return PerformFORCombine(N, DAG);
13102 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000013103 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000013104 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000013105 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000013106 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000013107 case X86ISD::SHUFPS: // Handle all target specific shuffles
13108 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000013109 case X86ISD::PALIGN:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000013110 case X86ISD::PUNPCKHBW:
13111 case X86ISD::PUNPCKHWD:
13112 case X86ISD::PUNPCKHDQ:
13113 case X86ISD::PUNPCKHQDQ:
13114 case X86ISD::UNPCKHPS:
13115 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +000013116 case X86ISD::VUNPCKHPSY:
13117 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000013118 case X86ISD::PUNPCKLBW:
13119 case X86ISD::PUNPCKLWD:
13120 case X86ISD::PUNPCKLDQ:
13121 case X86ISD::PUNPCKLQDQ:
13122 case X86ISD::UNPCKLPS:
13123 case X86ISD::UNPCKLPD:
David Greenefbf05d32011-02-22 23:31:46 +000013124 case X86ISD::VUNPCKLPSY:
13125 case X86ISD::VUNPCKLPDY:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000013126 case X86ISD::MOVHLPS:
13127 case X86ISD::MOVLHPS:
13128 case X86ISD::PSHUFD:
13129 case X86ISD::PSHUFHW:
13130 case X86ISD::PSHUFLW:
13131 case X86ISD::MOVSS:
13132 case X86ISD::MOVSD:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +000013133 case X86ISD::VPERMILPS:
13134 case X86ISD::VPERMILPSY:
13135 case X86ISD::VPERMILPD:
13136 case X86ISD::VPERMILPDY:
Mon P Wanga0fd0d52010-12-19 23:55:53 +000013137 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI);
Evan Cheng206ee9d2006-07-07 08:33:52 +000013138 }
13139
Dan Gohman475871a2008-07-27 21:46:04 +000013140 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000013141}
13142
Evan Chenge5b51ac2010-04-17 06:13:15 +000013143/// isTypeDesirableForOp - Return true if the target has native support for
13144/// the specified value type and it is 'desirable' to use the type for the
13145/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
13146/// instruction encodings are longer and some i16 instructions are slow.
13147bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
13148 if (!isTypeLegal(VT))
13149 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000013150 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000013151 return true;
13152
13153 switch (Opc) {
13154 default:
13155 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000013156 case ISD::LOAD:
13157 case ISD::SIGN_EXTEND:
13158 case ISD::ZERO_EXTEND:
13159 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000013160 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000013161 case ISD::SRL:
13162 case ISD::SUB:
13163 case ISD::ADD:
13164 case ISD::MUL:
13165 case ISD::AND:
13166 case ISD::OR:
13167 case ISD::XOR:
13168 return false;
13169 }
13170}
13171
13172/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000013173/// beneficial for dag combiner to promote the specified node. If true, it
13174/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000013175bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000013176 EVT VT = Op.getValueType();
13177 if (VT != MVT::i16)
13178 return false;
13179
Evan Cheng4c26e932010-04-19 19:29:22 +000013180 bool Promote = false;
13181 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000013182 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000013183 default: break;
13184 case ISD::LOAD: {
13185 LoadSDNode *LD = cast<LoadSDNode>(Op);
13186 // If the non-extending load has a single use and it's not live out, then it
13187 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000013188 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
13189 Op.hasOneUse()*/) {
13190 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
13191 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
13192 // The only case where we'd want to promote LOAD (rather then it being
13193 // promoted as an operand is when it's only use is liveout.
13194 if (UI->getOpcode() != ISD::CopyToReg)
13195 return false;
13196 }
13197 }
Evan Cheng4c26e932010-04-19 19:29:22 +000013198 Promote = true;
13199 break;
13200 }
13201 case ISD::SIGN_EXTEND:
13202 case ISD::ZERO_EXTEND:
13203 case ISD::ANY_EXTEND:
13204 Promote = true;
13205 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000013206 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000013207 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000013208 SDValue N0 = Op.getOperand(0);
13209 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000013210 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000013211 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000013212 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000013213 break;
13214 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000013215 case ISD::ADD:
13216 case ISD::MUL:
13217 case ISD::AND:
13218 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000013219 case ISD::XOR:
13220 Commute = true;
13221 // fallthrough
13222 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000013223 SDValue N0 = Op.getOperand(0);
13224 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000013225 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000013226 return false;
13227 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000013228 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000013229 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000013230 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000013231 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000013232 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000013233 }
13234 }
13235
13236 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000013237 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000013238}
13239
Evan Cheng60c07e12006-07-05 22:17:51 +000013240//===----------------------------------------------------------------------===//
13241// X86 Inline Assembly Support
13242//===----------------------------------------------------------------------===//
13243
Chris Lattnerb8105652009-07-20 17:51:36 +000013244bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
13245 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000013246
13247 std::string AsmStr = IA->getAsmString();
13248
13249 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000013250 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000013251 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000013252
13253 switch (AsmPieces.size()) {
13254 default: return false;
13255 case 1:
13256 AsmStr = AsmPieces[0];
13257 AsmPieces.clear();
13258 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
13259
Chris Lattner7a2bdde2011-04-15 05:18:47 +000013260 // FIXME: this should verify that we are targeting a 486 or better. If not,
Evan Cheng55d42002011-01-08 01:24:27 +000013261 // we will turn this bswap into something that will be lowered to logical ops
13262 // instead of emitting the bswap asm. For now, we don't support 486 or lower
13263 // so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000013264 // bswap $0
13265 if (AsmPieces.size() == 2 &&
13266 (AsmPieces[0] == "bswap" ||
13267 AsmPieces[0] == "bswapq" ||
13268 AsmPieces[0] == "bswapl") &&
13269 (AsmPieces[1] == "$0" ||
13270 AsmPieces[1] == "${0:q}")) {
13271 // No need to check constraints, nothing other than the equivalent of
13272 // "=r,0" would be valid here.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000013273 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000013274 if (!Ty || Ty->getBitWidth() % 16 != 0)
13275 return false;
13276 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000013277 }
13278 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000013279 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000013280 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000013281 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000013282 AsmPieces[1] == "$$8," &&
13283 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000013284 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
13285 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000013286 const std::string &ConstraintsStr = IA->getConstraintString();
13287 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000013288 std::sort(AsmPieces.begin(), AsmPieces.end());
13289 if (AsmPieces.size() == 4 &&
13290 AsmPieces[0] == "~{cc}" &&
13291 AsmPieces[1] == "~{dirflag}" &&
13292 AsmPieces[2] == "~{flags}" &&
13293 AsmPieces[3] == "~{fpsr}") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000013294 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000013295 if (!Ty || Ty->getBitWidth() % 16 != 0)
13296 return false;
13297 return IntrinsicLowering::LowerToByteSwap(CI);
Dan Gohman0ef701e2010-03-04 19:58:08 +000013298 }
Chris Lattnerb8105652009-07-20 17:51:36 +000013299 }
13300 break;
13301 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000013302 if (CI->getType()->isIntegerTy(32) &&
13303 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
13304 SmallVector<StringRef, 4> Words;
13305 SplitString(AsmPieces[0], Words, " \t,");
13306 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
13307 Words[2] == "${0:w}") {
13308 Words.clear();
13309 SplitString(AsmPieces[1], Words, " \t,");
13310 if (Words.size() == 3 && Words[0] == "rorl" && Words[1] == "$$16" &&
13311 Words[2] == "$0") {
13312 Words.clear();
13313 SplitString(AsmPieces[2], Words, " \t,");
13314 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
13315 Words[2] == "${0:w}") {
13316 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000013317 const std::string &ConstraintsStr = IA->getConstraintString();
13318 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Peter Collingbourne948cf022010-11-13 19:54:30 +000013319 std::sort(AsmPieces.begin(), AsmPieces.end());
13320 if (AsmPieces.size() == 4 &&
13321 AsmPieces[0] == "~{cc}" &&
13322 AsmPieces[1] == "~{dirflag}" &&
13323 AsmPieces[2] == "~{flags}" &&
13324 AsmPieces[3] == "~{fpsr}") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000013325 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000013326 if (!Ty || Ty->getBitWidth() % 16 != 0)
13327 return false;
13328 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000013329 }
13330 }
13331 }
13332 }
13333 }
Evan Cheng55d42002011-01-08 01:24:27 +000013334
13335 if (CI->getType()->isIntegerTy(64)) {
13336 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
13337 if (Constraints.size() >= 2 &&
13338 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
13339 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
13340 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
13341 SmallVector<StringRef, 4> Words;
13342 SplitString(AsmPieces[0], Words, " \t");
13343 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
Chris Lattnerb8105652009-07-20 17:51:36 +000013344 Words.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000013345 SplitString(AsmPieces[1], Words, " \t");
13346 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
13347 Words.clear();
13348 SplitString(AsmPieces[2], Words, " \t,");
13349 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
13350 Words[2] == "%edx") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000013351 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000013352 if (!Ty || Ty->getBitWidth() % 16 != 0)
13353 return false;
13354 return IntrinsicLowering::LowerToByteSwap(CI);
13355 }
Chris Lattnerb8105652009-07-20 17:51:36 +000013356 }
13357 }
13358 }
13359 }
13360 break;
13361 }
13362 return false;
13363}
13364
13365
13366
Chris Lattnerf4dff842006-07-11 02:54:03 +000013367/// getConstraintType - Given a constraint letter, return the type of
13368/// constraint it is for this target.
13369X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000013370X86TargetLowering::getConstraintType(const std::string &Constraint) const {
13371 if (Constraint.size() == 1) {
13372 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000013373 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000013374 case 'q':
13375 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000013376 case 'f':
13377 case 't':
13378 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000013379 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000013380 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000013381 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000013382 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000013383 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000013384 case 'a':
13385 case 'b':
13386 case 'c':
13387 case 'd':
13388 case 'S':
13389 case 'D':
13390 case 'A':
13391 return C_Register;
13392 case 'I':
13393 case 'J':
13394 case 'K':
13395 case 'L':
13396 case 'M':
13397 case 'N':
13398 case 'G':
13399 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000013400 case 'e':
13401 case 'Z':
13402 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000013403 default:
13404 break;
13405 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000013406 }
Chris Lattner4234f572007-03-25 02:14:49 +000013407 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000013408}
13409
John Thompson44ab89e2010-10-29 17:29:13 +000013410/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000013411/// This object must already have been set up with the operand type
13412/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000013413TargetLowering::ConstraintWeight
13414 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000013415 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000013416 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000013417 Value *CallOperandVal = info.CallOperandVal;
13418 // If we don't have a value, we can't do a match,
13419 // but allow it at the lowest weight.
13420 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000013421 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000013422 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000013423 // Look at the constraint type.
13424 switch (*constraint) {
13425 default:
John Thompson44ab89e2010-10-29 17:29:13 +000013426 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
13427 case 'R':
13428 case 'q':
13429 case 'Q':
13430 case 'a':
13431 case 'b':
13432 case 'c':
13433 case 'd':
13434 case 'S':
13435 case 'D':
13436 case 'A':
13437 if (CallOperandVal->getType()->isIntegerTy())
13438 weight = CW_SpecificReg;
13439 break;
13440 case 'f':
13441 case 't':
13442 case 'u':
13443 if (type->isFloatingPointTy())
13444 weight = CW_SpecificReg;
13445 break;
13446 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000013447 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000013448 weight = CW_SpecificReg;
13449 break;
13450 case 'x':
13451 case 'Y':
Nate Begeman2ea8ee72010-12-10 00:26:57 +000013452 if ((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasXMM())
John Thompson44ab89e2010-10-29 17:29:13 +000013453 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000013454 break;
13455 case 'I':
13456 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
13457 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000013458 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000013459 }
13460 break;
John Thompson44ab89e2010-10-29 17:29:13 +000013461 case 'J':
13462 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13463 if (C->getZExtValue() <= 63)
13464 weight = CW_Constant;
13465 }
13466 break;
13467 case 'K':
13468 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13469 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
13470 weight = CW_Constant;
13471 }
13472 break;
13473 case 'L':
13474 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13475 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
13476 weight = CW_Constant;
13477 }
13478 break;
13479 case 'M':
13480 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13481 if (C->getZExtValue() <= 3)
13482 weight = CW_Constant;
13483 }
13484 break;
13485 case 'N':
13486 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13487 if (C->getZExtValue() <= 0xff)
13488 weight = CW_Constant;
13489 }
13490 break;
13491 case 'G':
13492 case 'C':
13493 if (dyn_cast<ConstantFP>(CallOperandVal)) {
13494 weight = CW_Constant;
13495 }
13496 break;
13497 case 'e':
13498 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13499 if ((C->getSExtValue() >= -0x80000000LL) &&
13500 (C->getSExtValue() <= 0x7fffffffLL))
13501 weight = CW_Constant;
13502 }
13503 break;
13504 case 'Z':
13505 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13506 if (C->getZExtValue() <= 0xffffffff)
13507 weight = CW_Constant;
13508 }
13509 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000013510 }
13511 return weight;
13512}
13513
Dale Johannesenba2a0b92008-01-29 02:21:21 +000013514/// LowerXConstraint - try to replace an X constraint, which matches anything,
13515/// with another that has more specific requirements based on the type of the
13516/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000013517const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000013518LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000013519 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
13520 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000013521 if (ConstraintVT.isFloatingPoint()) {
Nate Begeman2ea8ee72010-12-10 00:26:57 +000013522 if (Subtarget->hasXMMInt())
Chris Lattner5e764232008-04-26 23:02:14 +000013523 return "Y";
Nate Begeman2ea8ee72010-12-10 00:26:57 +000013524 if (Subtarget->hasXMM())
Chris Lattner5e764232008-04-26 23:02:14 +000013525 return "x";
13526 }
Scott Michelfdc40a02009-02-17 22:15:04 +000013527
Chris Lattner5e764232008-04-26 23:02:14 +000013528 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000013529}
13530
Chris Lattner48884cd2007-08-25 00:47:38 +000013531/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
13532/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000013533void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000013534 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000013535 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000013536 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000013537 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000013538
Eric Christopher100c8332011-06-02 23:16:42 +000013539 // Only support length 1 constraints for now.
13540 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000013541
Eric Christopher100c8332011-06-02 23:16:42 +000013542 char ConstraintLetter = Constraint[0];
13543 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000013544 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000013545 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000013546 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000013547 if (C->getZExtValue() <= 31) {
13548 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000013549 break;
13550 }
Devang Patel84f7fd22007-03-17 00:13:28 +000013551 }
Chris Lattner48884cd2007-08-25 00:47:38 +000013552 return;
Evan Cheng364091e2008-09-22 23:57:37 +000013553 case 'J':
13554 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000013555 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000013556 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
13557 break;
13558 }
13559 }
13560 return;
13561 case 'K':
13562 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000013563 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000013564 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
13565 break;
13566 }
13567 }
13568 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000013569 case 'N':
13570 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000013571 if (C->getZExtValue() <= 255) {
13572 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000013573 break;
13574 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000013575 }
Chris Lattner48884cd2007-08-25 00:47:38 +000013576 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000013577 case 'e': {
13578 // 32-bit signed value
13579 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000013580 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
13581 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000013582 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000013583 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000013584 break;
13585 }
13586 // FIXME gcc accepts some relocatable values here too, but only in certain
13587 // memory models; it's complicated.
13588 }
13589 return;
13590 }
13591 case 'Z': {
13592 // 32-bit unsigned value
13593 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000013594 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
13595 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000013596 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
13597 break;
13598 }
13599 }
13600 // FIXME gcc accepts some relocatable values here too, but only in certain
13601 // memory models; it's complicated.
13602 return;
13603 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000013604 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000013605 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000013606 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000013607 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000013608 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000013609 break;
13610 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013611
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000013612 // In any sort of PIC mode addresses need to be computed at runtime by
13613 // adding in a register or some sort of table lookup. These can't
13614 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000013615 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000013616 return;
13617
Chris Lattnerdc43a882007-05-03 16:52:29 +000013618 // If we are in non-pic codegen mode, we allow the address of a global (with
13619 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000013620 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000013621 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000013622
Chris Lattner49921962009-05-08 18:23:14 +000013623 // Match either (GA), (GA+C), (GA+C1+C2), etc.
13624 while (1) {
13625 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
13626 Offset += GA->getOffset();
13627 break;
13628 } else if (Op.getOpcode() == ISD::ADD) {
13629 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
13630 Offset += C->getZExtValue();
13631 Op = Op.getOperand(0);
13632 continue;
13633 }
13634 } else if (Op.getOpcode() == ISD::SUB) {
13635 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
13636 Offset += -C->getZExtValue();
13637 Op = Op.getOperand(0);
13638 continue;
13639 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000013640 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000013641
Chris Lattner49921962009-05-08 18:23:14 +000013642 // Otherwise, this isn't something we can handle, reject it.
13643 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000013644 }
Eric Christopherfd179292009-08-27 18:07:15 +000013645
Dan Gohman46510a72010-04-15 01:51:59 +000013646 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000013647 // If we require an extra load to get this address, as in PIC mode, we
13648 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000013649 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
13650 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000013651 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000013652
Devang Patel0d881da2010-07-06 22:08:15 +000013653 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
13654 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000013655 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000013656 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000013657 }
Scott Michelfdc40a02009-02-17 22:15:04 +000013658
Gabor Greifba36cb52008-08-28 21:40:38 +000013659 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000013660 Ops.push_back(Result);
13661 return;
13662 }
Dale Johannesen1784d162010-06-25 21:55:36 +000013663 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000013664}
13665
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013666std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000013667X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000013668 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000013669 // First, see if this is a constraint that directly corresponds to an LLVM
13670 // register class.
13671 if (Constraint.size() == 1) {
13672 // GCC Constraint Letters
13673 switch (Constraint[0]) {
13674 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000013675 // TODO: Slight differences here in allocation order and leaving
13676 // RIP in the class. Do they matter any more here than they do
13677 // in the normal allocation?
13678 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
13679 if (Subtarget->is64Bit()) {
Nick Lewycky9bf45d02011-07-08 00:19:27 +000013680 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000013681 return std::make_pair(0U, X86::GR32RegisterClass);
13682 else if (VT == MVT::i16)
13683 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000013684 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000013685 return std::make_pair(0U, X86::GR8RegisterClass);
Nick Lewycky9bf45d02011-07-08 00:19:27 +000013686 else if (VT == MVT::i64 || VT == MVT::f64)
Eric Christopherd176af82011-06-29 17:23:50 +000013687 return std::make_pair(0U, X86::GR64RegisterClass);
13688 break;
13689 }
13690 // 32-bit fallthrough
13691 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000013692 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000013693 return std::make_pair(0U, X86::GR32_ABCDRegisterClass);
13694 else if (VT == MVT::i16)
13695 return std::make_pair(0U, X86::GR16_ABCDRegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000013696 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000013697 return std::make_pair(0U, X86::GR8_ABCD_LRegisterClass);
13698 else if (VT == MVT::i64)
13699 return std::make_pair(0U, X86::GR64_ABCDRegisterClass);
13700 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000013701 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000013702 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000013703 if (VT == MVT::i8 || VT == MVT::i1)
Chris Lattner0f65cad2007-04-09 05:49:22 +000013704 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000013705 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000013706 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000013707 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000013708 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000013709 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000013710 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000013711 if (VT == MVT::i8 || VT == MVT::i1)
Dale Johannesen5f3663e2009-10-07 22:47:20 +000013712 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
13713 if (VT == MVT::i16)
13714 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
13715 if (VT == MVT::i32 || !Subtarget->is64Bit())
13716 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
13717 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000013718 case 'f': // FP Stack registers.
13719 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
13720 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000013721 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000013722 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000013723 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000013724 return std::make_pair(0U, X86::RFP64RegisterClass);
13725 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000013726 case 'y': // MMX_REGS if MMX allowed.
13727 if (!Subtarget->hasMMX()) break;
13728 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000013729 case 'Y': // SSE_REGS if SSE2 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000013730 if (!Subtarget->hasXMMInt()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000013731 // FALL THROUGH.
13732 case 'x': // SSE_REGS if SSE1 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000013733 if (!Subtarget->hasXMM()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000013734
Owen Anderson825b72b2009-08-11 20:47:22 +000013735 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000013736 default: break;
13737 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000013738 case MVT::f32:
13739 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000013740 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000013741 case MVT::f64:
13742 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000013743 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000013744 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000013745 case MVT::v16i8:
13746 case MVT::v8i16:
13747 case MVT::v4i32:
13748 case MVT::v2i64:
13749 case MVT::v4f32:
13750 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000013751 return std::make_pair(0U, X86::VR128RegisterClass);
13752 }
Chris Lattnerad043e82007-04-09 05:11:28 +000013753 break;
13754 }
13755 }
Scott Michelfdc40a02009-02-17 22:15:04 +000013756
Chris Lattnerf76d1802006-07-31 23:26:50 +000013757 // Use the default implementation in TargetLowering to convert the register
13758 // constraint into a member of a register class.
13759 std::pair<unsigned, const TargetRegisterClass*> Res;
13760 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000013761
13762 // Not found as a standard register?
13763 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000013764 // Map st(0) -> st(7) -> ST0
13765 if (Constraint.size() == 7 && Constraint[0] == '{' &&
13766 tolower(Constraint[1]) == 's' &&
13767 tolower(Constraint[2]) == 't' &&
13768 Constraint[3] == '(' &&
13769 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
13770 Constraint[5] == ')' &&
13771 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000013772
Chris Lattner56d77c72009-09-13 22:41:48 +000013773 Res.first = X86::ST0+Constraint[4]-'0';
13774 Res.second = X86::RFP80RegisterClass;
13775 return Res;
13776 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000013777
Chris Lattner56d77c72009-09-13 22:41:48 +000013778 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000013779 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000013780 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000013781 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000013782 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000013783 }
Chris Lattner56d77c72009-09-13 22:41:48 +000013784
13785 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000013786 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000013787 Res.first = X86::EFLAGS;
13788 Res.second = X86::CCRRegisterClass;
13789 return Res;
13790 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000013791
Dale Johannesen330169f2008-11-13 21:52:36 +000013792 // 'A' means EAX + EDX.
13793 if (Constraint == "A") {
13794 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000013795 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000013796 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000013797 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000013798 return Res;
13799 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013800
Chris Lattnerf76d1802006-07-31 23:26:50 +000013801 // Otherwise, check to see if this is a register class of the wrong value
13802 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
13803 // turn into {ax},{dx}.
13804 if (Res.second->hasType(VT))
13805 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013806
Chris Lattnerf76d1802006-07-31 23:26:50 +000013807 // All of the single-register GCC register classes map their values onto
13808 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
13809 // really want an 8-bit or 32-bit register, map to the appropriate register
13810 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000013811 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013812 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000013813 unsigned DestReg = 0;
13814 switch (Res.first) {
13815 default: break;
13816 case X86::AX: DestReg = X86::AL; break;
13817 case X86::DX: DestReg = X86::DL; break;
13818 case X86::CX: DestReg = X86::CL; break;
13819 case X86::BX: DestReg = X86::BL; break;
13820 }
13821 if (DestReg) {
13822 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000013823 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000013824 }
Owen Anderson825b72b2009-08-11 20:47:22 +000013825 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000013826 unsigned DestReg = 0;
13827 switch (Res.first) {
13828 default: break;
13829 case X86::AX: DestReg = X86::EAX; break;
13830 case X86::DX: DestReg = X86::EDX; break;
13831 case X86::CX: DestReg = X86::ECX; break;
13832 case X86::BX: DestReg = X86::EBX; break;
13833 case X86::SI: DestReg = X86::ESI; break;
13834 case X86::DI: DestReg = X86::EDI; break;
13835 case X86::BP: DestReg = X86::EBP; break;
13836 case X86::SP: DestReg = X86::ESP; break;
13837 }
13838 if (DestReg) {
13839 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000013840 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000013841 }
Owen Anderson825b72b2009-08-11 20:47:22 +000013842 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000013843 unsigned DestReg = 0;
13844 switch (Res.first) {
13845 default: break;
13846 case X86::AX: DestReg = X86::RAX; break;
13847 case X86::DX: DestReg = X86::RDX; break;
13848 case X86::CX: DestReg = X86::RCX; break;
13849 case X86::BX: DestReg = X86::RBX; break;
13850 case X86::SI: DestReg = X86::RSI; break;
13851 case X86::DI: DestReg = X86::RDI; break;
13852 case X86::BP: DestReg = X86::RBP; break;
13853 case X86::SP: DestReg = X86::RSP; break;
13854 }
13855 if (DestReg) {
13856 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000013857 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000013858 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000013859 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000013860 } else if (Res.second == X86::FR32RegisterClass ||
13861 Res.second == X86::FR64RegisterClass ||
13862 Res.second == X86::VR128RegisterClass) {
13863 // Handle references to XMM physical registers that got mapped into the
13864 // wrong class. This can happen with constraints like {xmm0} where the
13865 // target independent register mapper will just pick the first match it can
13866 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000013867 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000013868 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000013869 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000013870 Res.second = X86::FR64RegisterClass;
13871 else if (X86::VR128RegisterClass->hasType(VT))
13872 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000013873 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013874
Chris Lattnerf76d1802006-07-31 23:26:50 +000013875 return Res;
13876}