blob: 1ac5c2a8623a12d9919d383a16e42dae62d6e628 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000038#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000039#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000041#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000043#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000044#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000045#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000046#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/ADT/VectorExtras.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000048#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000050#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000051#include "llvm/Support/ErrorHandling.h"
52#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000053#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000055using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000056
Evan Chengb1712452010-01-27 06:25:16 +000057STATISTIC(NumTailCalls, "Number of tail calls");
58
Evan Cheng10e86422008-04-25 19:11:04 +000059// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000060static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000061 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000062
David Greenea5f26012011-02-07 19:36:54 +000063static SDValue Insert128BitVector(SDValue Result,
64 SDValue Vec,
65 SDValue Idx,
66 SelectionDAG &DAG,
67 DebugLoc dl);
David Greenef125a292011-02-08 19:04:41 +000068
David Greenea5f26012011-02-07 19:36:54 +000069static SDValue Extract128BitVector(SDValue Vec,
70 SDValue Idx,
71 SelectionDAG &DAG,
72 DebugLoc dl);
73
74/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
75/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000076/// simple subregister reference. Idx is an index in the 128 bits we
77/// want. It need not be aligned to a 128-bit bounday. That makes
78/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000079static SDValue Extract128BitVector(SDValue Vec,
80 SDValue Idx,
81 SelectionDAG &DAG,
82 DebugLoc dl) {
83 EVT VT = Vec.getValueType();
84 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000085 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000086 int Factor = VT.getSizeInBits()/128;
87 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
88 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000089
90 // Extract from UNDEF is UNDEF.
91 if (Vec.getOpcode() == ISD::UNDEF)
92 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
93
94 if (isa<ConstantSDNode>(Idx)) {
95 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
96
97 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
98 // we can match to VEXTRACTF128.
99 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
100
101 // This is the index of the first element of the 128-bit chunk
102 // we want.
103 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
104 * ElemsPerChunk);
105
106 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000107 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
108 VecIdx);
109
110 return Result;
111 }
112
113 return SDValue();
114}
115
116/// Generate a DAG to put 128-bits into a vector > 128 bits. This
117/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000118/// simple superregister reference. Idx is an index in the 128 bits
119/// we want. It need not be aligned to a 128-bit bounday. That makes
120/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000121static SDValue Insert128BitVector(SDValue Result,
122 SDValue Vec,
123 SDValue Idx,
124 SelectionDAG &DAG,
125 DebugLoc dl) {
126 if (isa<ConstantSDNode>(Idx)) {
127 EVT VT = Vec.getValueType();
128 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
129
130 EVT ElVT = VT.getVectorElementType();
David Greenea5f26012011-02-07 19:36:54 +0000131 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greenea5f26012011-02-07 19:36:54 +0000132 EVT ResultVT = Result.getValueType();
133
134 // Insert the relevant 128 bits.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000135 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000136
137 // This is the index of the first element of the 128-bit chunk
138 // we want.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000139 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
David Greenea5f26012011-02-07 19:36:54 +0000140 * ElemsPerChunk);
141
142 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000143 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
144 VecIdx);
145 return Result;
146 }
147
148 return SDValue();
149}
150
Chris Lattnerf0144122009-07-28 03:13:23 +0000151static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000152 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
153 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000154
Evan Cheng2bffee22011-02-01 01:14:13 +0000155 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000156 if (is64Bit)
157 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000158 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000159 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000160
Evan Cheng203576a2011-07-20 19:50:42 +0000161 if (Subtarget->isTargetELF())
162 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000163 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000164 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000165 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000166}
167
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000168X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000169 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000170 Subtarget = &TM.getSubtarget<X86Subtarget>();
Bruno Cardoso Lopesaed890b2011-08-01 21:54:05 +0000171 X86ScalarSSEf64 = Subtarget->hasXMMInt() || Subtarget->hasAVX();
172 X86ScalarSSEf32 = Subtarget->hasXMM() || Subtarget->hasAVX();
Evan Cheng25ab6902006-09-08 06:48:29 +0000173 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000174
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000175 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000176 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000177
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000178 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000179 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000180
181 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000182 setBooleanContents(ZeroOrOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000183
Eric Christopherde5e1012011-03-11 01:05:58 +0000184 // For 64-bit since we have so many registers use the ILP scheduler, for
185 // 32-bit code use the register pressure specific scheduling.
186 if (Subtarget->is64Bit())
187 setSchedulingPreference(Sched::ILP);
188 else
189 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000190 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000191
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000192 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000193 // Setup Windows compiler runtime calls.
194 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000195 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000196 setLibcallName(RTLIB::SREM_I64, "_allrem");
197 setLibcallName(RTLIB::UREM_I64, "_aullrem");
198 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000199 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000200 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000201 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000202 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000203 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
204 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
205 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000206 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
207 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000208 }
209
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000210 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000211 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000212 setUseUnderscoreSetJmp(false);
213 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000214 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000215 // MS runtime is weird: it exports _setjmp, but longjmp!
216 setUseUnderscoreSetJmp(true);
217 setUseUnderscoreLongJmp(false);
218 } else {
219 setUseUnderscoreSetJmp(true);
220 setUseUnderscoreLongJmp(true);
221 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000222
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000223 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000225 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000227 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000229
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000231
Scott Michelfdc40a02009-02-17 22:15:04 +0000232 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000234 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000236 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
238 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000239
240 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000241 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
242 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
243 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
244 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
245 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
246 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000247
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000248 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
249 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000250 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
251 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
252 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000253
Evan Cheng25ab6902006-09-08 06:48:29 +0000254 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000255 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
256 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000257 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000258 // We have an algorithm for SSE2->double, and we turn this into a
259 // 64-bit FILD followed by conditional FADD for other targets.
260 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000261 // We have an algorithm for SSE2, and we turn this into a 64-bit
262 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000263 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000264 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000265
266 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
267 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
269 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000270
Devang Patel6a784892009-06-05 18:48:29 +0000271 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000272 // SSE has no i16 to fp conversion, only i32
273 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000275 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000277 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
279 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000280 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000281 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
283 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000284 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000285
Dale Johannesen73328d12007-09-19 23:55:34 +0000286 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
287 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
289 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000290
Evan Cheng02568ff2006-01-30 22:13:22 +0000291 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
292 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
294 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000295
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000296 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000298 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000300 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
302 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000303 }
304
305 // Handle FP_TO_UINT by promoting the destination to a larger signed
306 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
308 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
309 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000310
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
313 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000314 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000315 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000316 // Expand FP_TO_UINT into a select.
317 // FIXME: We would like to use a Custom expander here eventually to do
318 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000319 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000320 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000321 // With SSE3 we can use fisttpll to convert to a signed i64; without
322 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000324 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000325
Chris Lattner399610a2006-12-05 18:22:22 +0000326 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000327 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000328 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
329 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000330 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000331 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000332 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000333 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000334 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000335 }
Chris Lattner21f66852005-12-23 05:15:23 +0000336
Dan Gohmanb00ee212008-02-18 19:34:53 +0000337 // Scalar integer divide and remainder are lowered to use operations that
338 // produce two results, to match the available instructions. This exposes
339 // the two-result form to trivial CSE, which is able to combine x/y and x%y
340 // into a single instruction.
341 //
342 // Scalar integer multiply-high is also lowered to use two-result
343 // operations, to match the available instructions. However, plain multiply
344 // (low) operations are left as Legal, as there are single-result
345 // instructions for this in x86. Using the two-result multiply instructions
346 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000347 for (unsigned i = 0, e = 4; i != e; ++i) {
348 MVT VT = IntVTs[i];
349 setOperationAction(ISD::MULHS, VT, Expand);
350 setOperationAction(ISD::MULHU, VT, Expand);
351 setOperationAction(ISD::SDIV, VT, Expand);
352 setOperationAction(ISD::UDIV, VT, Expand);
353 setOperationAction(ISD::SREM, VT, Expand);
354 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000355
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000356 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000357 setOperationAction(ISD::ADDC, VT, Custom);
358 setOperationAction(ISD::ADDE, VT, Custom);
359 setOperationAction(ISD::SUBC, VT, Custom);
360 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000361 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000362
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
364 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
365 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
366 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000367 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
369 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
370 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
371 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
372 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
373 setOperationAction(ISD::FREM , MVT::f32 , Expand);
374 setOperationAction(ISD::FREM , MVT::f64 , Expand);
375 setOperationAction(ISD::FREM , MVT::f80 , Expand);
376 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000377
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
379 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000380 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
381 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
383 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000384 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000385 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
386 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000387 }
388
Benjamin Kramer1292c222010-12-04 20:32:23 +0000389 if (Subtarget->hasPOPCNT()) {
390 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
391 } else {
392 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
393 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
394 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
395 if (Subtarget->is64Bit())
396 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
397 }
398
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
400 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000401
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000402 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000403 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000404 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000405 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000406 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
408 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
409 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
410 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
411 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000412 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
414 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
415 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
416 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000417 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000419 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000420 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000421 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000422
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000423 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
425 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
426 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
427 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000428 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
430 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000431 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000432 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
434 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
435 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
436 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000437 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000438 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000439 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
441 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
442 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000443 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000444 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
445 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
446 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000447 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000448
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000449 if (Subtarget->hasXMM())
Owen Anderson825b72b2009-08-11 20:47:22 +0000450 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000451
Eric Christopher9a9d2752010-07-22 02:48:34 +0000452 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000453 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000454
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000455 // On X86 and X86-64, atomic operations are lowered to locked instructions.
456 // Locked instructions, in turn, have implicit fence semantics (all memory
457 // operations are flushed before issuing the locked instruction, and they
458 // are not buffered), so we can fold away the common pattern of
459 // fence-atomic-fence.
460 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000461
Mon P Wang63307c32008-05-05 19:05:59 +0000462 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000463 for (unsigned i = 0, e = 4; i != e; ++i) {
464 MVT VT = IntVTs[i];
465 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
466 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
467 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000468
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000469 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
471 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
472 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
473 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
474 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
475 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
476 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000477 }
478
Evan Cheng3c992d22006-03-07 02:02:57 +0000479 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000480 if (!Subtarget->isTargetDarwin() &&
481 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000482 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000483 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000484 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000485
Owen Anderson825b72b2009-08-11 20:47:22 +0000486 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
487 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
488 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
489 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000490 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000491 setExceptionPointerRegister(X86::RAX);
492 setExceptionSelectorRegister(X86::RDX);
493 } else {
494 setExceptionPointerRegister(X86::EAX);
495 setExceptionSelectorRegister(X86::EDX);
496 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000497 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
498 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000499
Owen Anderson825b72b2009-08-11 20:47:22 +0000500 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000501
Owen Anderson825b72b2009-08-11 20:47:22 +0000502 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000503
Nate Begemanacc398c2006-01-25 18:21:52 +0000504 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 setOperationAction(ISD::VASTART , MVT::Other, Custom);
506 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000507 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000508 setOperationAction(ISD::VAARG , MVT::Other, Custom);
509 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000510 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000511 setOperationAction(ISD::VAARG , MVT::Other, Expand);
512 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000513 }
Evan Chengae642192007-03-02 23:16:35 +0000514
Owen Anderson825b72b2009-08-11 20:47:22 +0000515 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
516 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
NAKAMURA Takumia2e07622011-03-24 07:07:00 +0000517 setOperationAction(ISD::DYNAMIC_STACKALLOC,
518 (Subtarget->is64Bit() ? MVT::i64 : MVT::i32),
519 (Subtarget->isTargetCOFF()
520 && !Subtarget->isTargetEnvMacho()
521 ? Custom : Expand));
Chris Lattnerb99329e2006-01-13 02:42:53 +0000522
Evan Chengc7ce29b2009-02-13 22:36:38 +0000523 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000524 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000525 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000526 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
527 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000528
Evan Cheng223547a2006-01-31 22:28:30 +0000529 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000530 setOperationAction(ISD::FABS , MVT::f64, Custom);
531 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000532
533 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000534 setOperationAction(ISD::FNEG , MVT::f64, Custom);
535 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000536
Evan Cheng68c47cb2007-01-05 07:55:56 +0000537 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000538 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
539 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000540
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000541 // Lower this to FGETSIGNx86 plus an AND.
542 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
543 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
544
Evan Chengd25e9e82006-02-02 00:28:23 +0000545 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000546 setOperationAction(ISD::FSIN , MVT::f64, Expand);
547 setOperationAction(ISD::FCOS , MVT::f64, Expand);
548 setOperationAction(ISD::FSIN , MVT::f32, Expand);
549 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000550
Chris Lattnera54aa942006-01-29 06:26:08 +0000551 // Expand FP immediates into loads from the stack, except for the special
552 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000553 addLegalFPImmediate(APFloat(+0.0)); // xorpd
554 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000555 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000556 // Use SSE for f32, x87 for f64.
557 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000558 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
559 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000560
561 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000562 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000563
564 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000565 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000566
Owen Anderson825b72b2009-08-11 20:47:22 +0000567 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000568
569 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000570 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
571 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000572
573 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000574 setOperationAction(ISD::FSIN , MVT::f32, Expand);
575 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000576
Nate Begemane1795842008-02-14 08:57:00 +0000577 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000578 addLegalFPImmediate(APFloat(+0.0f)); // xorps
579 addLegalFPImmediate(APFloat(+0.0)); // FLD0
580 addLegalFPImmediate(APFloat(+1.0)); // FLD1
581 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
582 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
583
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000584 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000585 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
586 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000587 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000588 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000589 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000590 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000591 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
592 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000593
Owen Anderson825b72b2009-08-11 20:47:22 +0000594 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
595 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
596 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
597 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000598
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000599 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000600 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
601 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000602 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000603 addLegalFPImmediate(APFloat(+0.0)); // FLD0
604 addLegalFPImmediate(APFloat(+1.0)); // FLD1
605 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
606 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000607 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
608 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
609 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
610 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000611 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000612
Cameron Zwarich33390842011-07-08 21:39:21 +0000613 // We don't support FMA.
614 setOperationAction(ISD::FMA, MVT::f64, Expand);
615 setOperationAction(ISD::FMA, MVT::f32, Expand);
616
Dale Johannesen59a58732007-08-05 18:49:15 +0000617 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000618 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000619 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
620 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
621 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000622 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000623 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000624 addLegalFPImmediate(TmpFlt); // FLD0
625 TmpFlt.changeSign();
626 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000627
628 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000629 APFloat TmpFlt2(+1.0);
630 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
631 &ignored);
632 addLegalFPImmediate(TmpFlt2); // FLD1
633 TmpFlt2.changeSign();
634 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
635 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000636
Evan Chengc7ce29b2009-02-13 22:36:38 +0000637 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000638 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
639 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000640 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000641
642 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000643 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000644
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000645 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000646 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
647 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
648 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000649
Owen Anderson825b72b2009-08-11 20:47:22 +0000650 setOperationAction(ISD::FLOG, MVT::f80, Expand);
651 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
652 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
653 setOperationAction(ISD::FEXP, MVT::f80, Expand);
654 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000655
Mon P Wangf007a8b2008-11-06 05:31:54 +0000656 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000657 // (for widening) or expand (for scalarization). Then we will selectively
658 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000659 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
660 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
661 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
662 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
663 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
664 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
665 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
666 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
667 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
668 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
669 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
670 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
671 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
672 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
673 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
674 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
675 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000676 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000677 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
678 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000679 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
680 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
681 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
682 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
683 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
684 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
685 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
686 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
687 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
688 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
689 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
690 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
691 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
692 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
693 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
694 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
695 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
696 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
697 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
698 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
699 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
700 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
701 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
702 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
703 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
704 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
705 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
706 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
707 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
708 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
709 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000710 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000711 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
715 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
716 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
717 setTruncStoreAction((MVT::SimpleValueType)VT,
718 (MVT::SimpleValueType)InnerVT, Expand);
719 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
720 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
721 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000722 }
723
Evan Chengc7ce29b2009-02-13 22:36:38 +0000724 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
725 // with -msoft-float, disable use of MMX as well.
Chris Lattner2a786eb2010-12-19 20:19:20 +0000726 if (!UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000727 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000728 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000729 }
730
Dale Johannesen0488fb62010-09-30 23:57:10 +0000731 // MMX-sized vectors (other than x86mmx) are expected to be expanded
732 // into smaller operations.
733 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
734 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
735 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
736 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
737 setOperationAction(ISD::AND, MVT::v8i8, Expand);
738 setOperationAction(ISD::AND, MVT::v4i16, Expand);
739 setOperationAction(ISD::AND, MVT::v2i32, Expand);
740 setOperationAction(ISD::AND, MVT::v1i64, Expand);
741 setOperationAction(ISD::OR, MVT::v8i8, Expand);
742 setOperationAction(ISD::OR, MVT::v4i16, Expand);
743 setOperationAction(ISD::OR, MVT::v2i32, Expand);
744 setOperationAction(ISD::OR, MVT::v1i64, Expand);
745 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
746 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
747 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
748 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
749 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
750 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
751 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
752 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
753 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
754 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
755 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
756 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
757 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000758 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
759 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
760 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
761 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000762
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000763 if (!UseSoftFloat && Subtarget->hasXMM()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000764 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000765
Owen Anderson825b72b2009-08-11 20:47:22 +0000766 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
767 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
768 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
769 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
770 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
771 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
772 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
773 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
774 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
775 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
776 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
777 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000778 }
779
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000780 if (!UseSoftFloat && Subtarget->hasXMMInt()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000781 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000782
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000783 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
784 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000785 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
786 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
787 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
788 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000789
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
791 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
792 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
793 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
794 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
795 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
796 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
797 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
798 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
799 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
800 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
801 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
802 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
803 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
804 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
805 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000806
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
808 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
809 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
810 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000811
Owen Anderson825b72b2009-08-11 20:47:22 +0000812 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
813 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
814 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
815 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
816 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000817
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000818 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
819 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
820 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
821 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
822 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
823
Evan Cheng2c3ae372006-04-12 21:21:57 +0000824 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000825 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
826 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000827 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000828 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000829 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000830 // Do not attempt to custom lower non-128-bit vectors
831 if (!VT.is128BitVector())
832 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000833 setOperationAction(ISD::BUILD_VECTOR,
834 VT.getSimpleVT().SimpleTy, Custom);
835 setOperationAction(ISD::VECTOR_SHUFFLE,
836 VT.getSimpleVT().SimpleTy, Custom);
837 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
838 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000839 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000840
Owen Anderson825b72b2009-08-11 20:47:22 +0000841 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
842 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
843 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
844 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
845 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
846 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000847
Nate Begemancdd1eec2008-02-12 22:51:28 +0000848 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000849 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
850 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000851 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000852
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000853 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000854 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
855 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000856 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000857
858 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000859 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000860 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000861
Owen Andersond6662ad2009-08-10 20:46:15 +0000862 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000863 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000864 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000865 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000866 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000867 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000868 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000869 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000870 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000871 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000872 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000873
Owen Anderson825b72b2009-08-11 20:47:22 +0000874 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000875
Evan Cheng2c3ae372006-04-12 21:21:57 +0000876 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000877 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
878 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
879 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
880 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000881
Owen Anderson825b72b2009-08-11 20:47:22 +0000882 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
883 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000884 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000885
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000886 if (Subtarget->hasSSE41() || Subtarget->hasAVX()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000887 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
888 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
889 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
890 setOperationAction(ISD::FRINT, MVT::f32, Legal);
891 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
892 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
893 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
894 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
895 setOperationAction(ISD::FRINT, MVT::f64, Legal);
896 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
897
Nate Begeman14d12ca2008-02-11 04:19:36 +0000898 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000899 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000900
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000901 // Can turn SHL into an integer multiply.
902 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
Nate Begeman51409212010-07-28 00:21:48 +0000903 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000904
Nate Begeman14d12ca2008-02-11 04:19:36 +0000905 // i8 and i16 vectors are custom , because the source register and source
906 // source memory operand types are not the same width. f32 vectors are
907 // custom since the immediate controlling the insert encodes additional
908 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000909 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
910 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
911 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
912 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000913
Owen Anderson825b72b2009-08-11 20:47:22 +0000914 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
915 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
916 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
917 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000918
919 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
921 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000922 }
923 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000924
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000925 if (Subtarget->hasSSE2() || Subtarget->hasAVX()) {
Nadav Rotem43012222011-05-11 08:12:09 +0000926 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
927 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
928 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000929 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000930
931 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
932 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
933 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
934
935 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
936 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
937 }
938
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000939 if (Subtarget->hasSSE42() || Subtarget->hasAVX())
Owen Anderson825b72b2009-08-11 20:47:22 +0000940 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000941
David Greene9b9838d2009-06-29 16:47:10 +0000942 if (!UseSoftFloat && Subtarget->hasAVX()) {
Bruno Cardoso Lopesdbd4fe22011-07-21 02:24:08 +0000943 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
944 addRegisterClass(MVT::v16i16, X86::VR256RegisterClass);
945 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
946 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
947 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
948 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000949
Owen Anderson825b72b2009-08-11 20:47:22 +0000950 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000951 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
952 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +0000953
Owen Anderson825b72b2009-08-11 20:47:22 +0000954 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
955 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
956 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
957 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
958 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
959 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000960
Owen Anderson825b72b2009-08-11 20:47:22 +0000961 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
962 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
963 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
964 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
965 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
966 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000967
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +0000968 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
969 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +0000970 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +0000971
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +0000972 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
973 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
974 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
975 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
976 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
977 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
978
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000979 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
980 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
981 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
982 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
983
984 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
985 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
986 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
987 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
988
989 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
990 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
991
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +0000992 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
993 setOperationAction(ISD::VSETCC, MVT::v4i64, Custom);
994
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +0000995 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
996 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
997 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
998
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +0000999 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +00001000 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001001 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1002 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1003 EVT VT = SVT;
1004
1005 // Extract subvector is special because the value type
1006 // (result) is 128-bit but the source is 256-bit wide.
1007 if (VT.is128BitVector())
1008 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1009
1010 // Do not attempt to custom lower other non-256-bit vectors
1011 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001012 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001013
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001014 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1015 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1016 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1017 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001018 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001019 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001020 }
1021
David Greene54d8eba2011-01-27 22:38:56 +00001022 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001023 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1024 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1025 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001026
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001027 // Do not attempt to promote non-256-bit vectors
1028 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001029 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001030
1031 setOperationAction(ISD::AND, SVT, Promote);
1032 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1033 setOperationAction(ISD::OR, SVT, Promote);
1034 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1035 setOperationAction(ISD::XOR, SVT, Promote);
1036 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1037 setOperationAction(ISD::LOAD, SVT, Promote);
1038 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1039 setOperationAction(ISD::SELECT, SVT, Promote);
1040 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001041 }
David Greene9b9838d2009-06-29 16:47:10 +00001042 }
1043
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001044 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1045 // of this type with custom code.
1046 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1047 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
1048 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT, Custom);
1049 }
1050
Evan Cheng6be2c582006-04-05 23:38:46 +00001051 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001052 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001053
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001054
Eli Friedman962f5492010-06-02 19:35:46 +00001055 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1056 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001057 //
Eli Friedman962f5492010-06-02 19:35:46 +00001058 // FIXME: We really should do custom legalization for addition and
1059 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1060 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001061 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1062 // Add/Sub/Mul with overflow operations are custom lowered.
1063 MVT VT = IntVTs[i];
1064 setOperationAction(ISD::SADDO, VT, Custom);
1065 setOperationAction(ISD::UADDO, VT, Custom);
1066 setOperationAction(ISD::SSUBO, VT, Custom);
1067 setOperationAction(ISD::USUBO, VT, Custom);
1068 setOperationAction(ISD::SMULO, VT, Custom);
1069 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001070 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001071
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001072 // There are no 8-bit 3-address imul/mul instructions
1073 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1074 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001075
Evan Chengd54f2d52009-03-31 19:38:51 +00001076 if (!Subtarget->is64Bit()) {
1077 // These libcalls are not available in 32-bit.
1078 setLibcallName(RTLIB::SHL_I128, 0);
1079 setLibcallName(RTLIB::SRL_I128, 0);
1080 setLibcallName(RTLIB::SRA_I128, 0);
1081 }
1082
Evan Cheng206ee9d2006-07-07 08:33:52 +00001083 // We have target-specific dag combine patterns for the following nodes:
1084 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001085 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001086 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +00001087 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001088 setTargetDAGCombine(ISD::SHL);
1089 setTargetDAGCombine(ISD::SRA);
1090 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001091 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001092 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001093 setTargetDAGCombine(ISD::ADD);
1094 setTargetDAGCombine(ISD::SUB);
Chris Lattner149a4e52008-02-22 02:09:43 +00001095 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001096 setTargetDAGCombine(ISD::ZERO_EXTEND);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001097 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001098 if (Subtarget->is64Bit())
1099 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001100
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001101 computeRegisterProperties();
1102
Evan Cheng05219282011-01-06 06:52:41 +00001103 // On Darwin, -Os means optimize for size without hurting performance,
1104 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001105 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001106 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001107 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001108 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1109 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1110 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Evan Chengfb8075d2008-02-28 00:43:03 +00001111 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001112 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001113
1114 setPrefFunctionAlignment(4);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001115}
1116
Scott Michel5b8f82e2008-03-10 15:42:14 +00001117
Owen Anderson825b72b2009-08-11 20:47:22 +00001118MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1119 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001120}
1121
1122
Evan Cheng29286502008-01-23 23:17:41 +00001123/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1124/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001125static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001126 if (MaxAlign == 16)
1127 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001128 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001129 if (VTy->getBitWidth() == 128)
1130 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001131 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001132 unsigned EltAlign = 0;
1133 getMaxByValAlign(ATy->getElementType(), EltAlign);
1134 if (EltAlign > MaxAlign)
1135 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001136 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001137 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1138 unsigned EltAlign = 0;
1139 getMaxByValAlign(STy->getElementType(i), EltAlign);
1140 if (EltAlign > MaxAlign)
1141 MaxAlign = EltAlign;
1142 if (MaxAlign == 16)
1143 break;
1144 }
1145 }
1146 return;
1147}
1148
1149/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1150/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001151/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1152/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001153unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001154 if (Subtarget->is64Bit()) {
1155 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001156 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001157 if (TyAlign > 8)
1158 return TyAlign;
1159 return 8;
1160 }
1161
Evan Cheng29286502008-01-23 23:17:41 +00001162 unsigned Align = 4;
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001163 if (Subtarget->hasXMM())
Dale Johannesen0c191872008-02-08 19:48:20 +00001164 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001165 return Align;
1166}
Chris Lattner2b02a442007-02-25 08:29:00 +00001167
Evan Chengf0df0312008-05-15 08:39:06 +00001168/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001169/// and store operations as a result of memset, memcpy, and memmove
1170/// lowering. If DstAlign is zero that means it's safe to destination
1171/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1172/// means there isn't a need to check it against alignment requirement,
1173/// probably because the source does not need to be loaded. If
1174/// 'NonScalarIntSafe' is true, that means it's safe to return a
1175/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1176/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1177/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001178/// It returns EVT::Other if the type should be determined using generic
1179/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001180EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001181X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1182 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001183 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001184 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001185 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001186 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1187 // linux. This is because the stack realignment code can't handle certain
1188 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001189 const Function *F = MF.getFunction();
Evan Chenga5e13622011-01-07 19:35:30 +00001190 if (NonScalarIntSafe &&
1191 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001192 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001193 (Subtarget->isUnalignedMemAccessFast() ||
1194 ((DstAlign == 0 || DstAlign >= 16) &&
1195 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001196 Subtarget->getStackAlignment() >= 16) {
1197 if (Subtarget->hasSSE2())
1198 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001199 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001200 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001201 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001202 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001203 Subtarget->getStackAlignment() >= 8 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001204 Subtarget->hasXMMInt()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001205 // Do not use f64 to lower memcpy if source is string constant. It's
1206 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001207 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001208 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001209 }
Evan Chengf0df0312008-05-15 08:39:06 +00001210 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001211 return MVT::i64;
1212 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001213}
1214
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001215/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1216/// current function. The returned value is a member of the
1217/// MachineJumpTableInfo::JTEntryKind enum.
1218unsigned X86TargetLowering::getJumpTableEncoding() const {
1219 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1220 // symbol.
1221 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1222 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001223 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001224
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001225 // Otherwise, use the normal jump table encoding heuristics.
1226 return TargetLowering::getJumpTableEncoding();
1227}
1228
Chris Lattnerc64daab2010-01-26 05:02:42 +00001229const MCExpr *
1230X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1231 const MachineBasicBlock *MBB,
1232 unsigned uid,MCContext &Ctx) const{
1233 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1234 Subtarget->isPICStyleGOT());
1235 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1236 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001237 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1238 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001239}
1240
Evan Chengcc415862007-11-09 01:32:10 +00001241/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1242/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001243SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001244 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001245 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001246 // This doesn't have DebugLoc associated with it, but is not really the
1247 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001248 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001249 return Table;
1250}
1251
Chris Lattner589c6f62010-01-26 06:28:43 +00001252/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1253/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1254/// MCExpr.
1255const MCExpr *X86TargetLowering::
1256getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1257 MCContext &Ctx) const {
1258 // X86-64 uses RIP relative addressing based on the jump table label.
1259 if (Subtarget->isPICStyleRIPRel())
1260 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1261
1262 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001263 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001264}
1265
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001266// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001267std::pair<const TargetRegisterClass*, uint8_t>
1268X86TargetLowering::findRepresentativeClass(EVT VT) const{
1269 const TargetRegisterClass *RRC = 0;
1270 uint8_t Cost = 1;
1271 switch (VT.getSimpleVT().SimpleTy) {
1272 default:
1273 return TargetLowering::findRepresentativeClass(VT);
1274 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1275 RRC = (Subtarget->is64Bit()
1276 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1277 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001278 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001279 RRC = X86::VR64RegisterClass;
1280 break;
1281 case MVT::f32: case MVT::f64:
1282 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1283 case MVT::v4f32: case MVT::v2f64:
1284 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1285 case MVT::v4f64:
1286 RRC = X86::VR128RegisterClass;
1287 break;
1288 }
1289 return std::make_pair(RRC, Cost);
1290}
1291
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001292bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1293 unsigned &Offset) const {
1294 if (!Subtarget->isTargetLinux())
1295 return false;
1296
1297 if (Subtarget->is64Bit()) {
1298 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1299 Offset = 0x28;
1300 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1301 AddressSpace = 256;
1302 else
1303 AddressSpace = 257;
1304 } else {
1305 // %gs:0x14 on i386
1306 Offset = 0x14;
1307 AddressSpace = 256;
1308 }
1309 return true;
1310}
1311
1312
Chris Lattner2b02a442007-02-25 08:29:00 +00001313//===----------------------------------------------------------------------===//
1314// Return Value Calling Convention Implementation
1315//===----------------------------------------------------------------------===//
1316
Chris Lattner59ed56b2007-02-28 04:55:35 +00001317#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001318
Michael J. Spencerec38de22010-10-10 22:04:20 +00001319bool
Eric Christopher471e4222011-06-08 23:55:35 +00001320X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1321 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001322 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001323 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001324 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001325 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001326 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001327 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001328}
1329
Dan Gohman98ca4f22009-08-05 01:29:28 +00001330SDValue
1331X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001332 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001333 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001334 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001335 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001336 MachineFunction &MF = DAG.getMachineFunction();
1337 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001338
Chris Lattner9774c912007-02-27 05:28:59 +00001339 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001340 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001341 RVLocs, *DAG.getContext());
1342 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001343
Evan Chengdcea1632010-02-04 02:40:39 +00001344 // Add the regs to the liveout set for the function.
1345 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1346 for (unsigned i = 0; i != RVLocs.size(); ++i)
1347 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1348 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001349
Dan Gohman475871a2008-07-27 21:46:04 +00001350 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001351
Dan Gohman475871a2008-07-27 21:46:04 +00001352 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001353 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1354 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001355 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1356 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001357
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001358 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001359 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1360 CCValAssign &VA = RVLocs[i];
1361 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001362 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001363 EVT ValVT = ValToCopy.getValueType();
1364
Dale Johannesenc4510512010-09-24 19:05:48 +00001365 // If this is x86-64, and we disabled SSE, we can't return FP values,
1366 // or SSE or MMX vectors.
1367 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1368 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001369 (Subtarget->is64Bit() && !Subtarget->hasXMM())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001370 report_fatal_error("SSE register return with SSE disabled");
1371 }
1372 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1373 // llvm-gcc has never done it right and no one has noticed, so this
1374 // should be OK for now.
1375 if (ValVT == MVT::f64 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001376 (Subtarget->is64Bit() && !Subtarget->hasXMMInt()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001377 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001378
Chris Lattner447ff682008-03-11 03:23:40 +00001379 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1380 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001381 if (VA.getLocReg() == X86::ST0 ||
1382 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001383 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1384 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001385 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001386 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001387 RetOps.push_back(ValToCopy);
1388 // Don't emit a copytoreg.
1389 continue;
1390 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001391
Evan Cheng242b38b2009-02-23 09:03:22 +00001392 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1393 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001394 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001395 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001396 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001397 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001398 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1399 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001400 // If we don't have SSE2 available, convert to v4f32 so the generated
1401 // register is legal.
1402 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001403 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001404 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001405 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001406 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001407
Dale Johannesendd64c412009-02-04 00:33:20 +00001408 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001409 Flag = Chain.getValue(1);
1410 }
Dan Gohman61a92132008-04-21 23:59:07 +00001411
1412 // The x86-64 ABI for returning structs by value requires that we copy
1413 // the sret argument into %rax for the return. We saved the argument into
1414 // a virtual register in the entry block, so now we copy the value out
1415 // and into %rax.
1416 if (Subtarget->is64Bit() &&
1417 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1418 MachineFunction &MF = DAG.getMachineFunction();
1419 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1420 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001421 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001422 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001423 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001424
Dale Johannesendd64c412009-02-04 00:33:20 +00001425 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001426 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001427
1428 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001429 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001430 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001431
Chris Lattner447ff682008-03-11 03:23:40 +00001432 RetOps[0] = Chain; // Update chain.
1433
1434 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001435 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001436 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001437
1438 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001439 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001440}
1441
Evan Cheng3d2125c2010-11-30 23:55:39 +00001442bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1443 if (N->getNumValues() != 1)
1444 return false;
1445 if (!N->hasNUsesOfValue(1, 0))
1446 return false;
1447
1448 SDNode *Copy = *N->use_begin();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001449 if (Copy->getOpcode() != ISD::CopyToReg &&
1450 Copy->getOpcode() != ISD::FP_EXTEND)
Evan Cheng3d2125c2010-11-30 23:55:39 +00001451 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001452
1453 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001454 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001455 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001456 if (UI->getOpcode() != X86ISD::RET_FLAG)
1457 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001458 HasRet = true;
1459 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001460
Evan Cheng1bf891a2010-12-01 22:59:46 +00001461 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001462}
1463
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001464EVT
1465X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001466 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001467 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001468 // TODO: Is this also valid on 32-bit?
1469 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001470 ReturnMVT = MVT::i8;
1471 else
1472 ReturnMVT = MVT::i32;
1473
1474 EVT MinVT = getRegisterType(Context, ReturnMVT);
1475 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001476}
1477
Dan Gohman98ca4f22009-08-05 01:29:28 +00001478/// LowerCallResult - Lower the result values of a call into the
1479/// appropriate copies out of appropriate physical registers.
1480///
1481SDValue
1482X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001483 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001484 const SmallVectorImpl<ISD::InputArg> &Ins,
1485 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001486 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001487
Chris Lattnere32bbf62007-02-28 07:09:55 +00001488 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001489 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001490 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001491 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1492 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001493 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001494
Chris Lattner3085e152007-02-25 08:59:22 +00001495 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001496 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001497 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001498 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001499
Torok Edwin3f142c32009-02-01 18:15:56 +00001500 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001501 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001502 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasXMM())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001503 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001504 }
1505
Evan Cheng79fb3b42009-02-20 20:43:02 +00001506 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001507
1508 // If this is a call to a function that returns an fp value on the floating
1509 // point stack, we must guarantee the the value is popped from the stack, so
1510 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001511 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001512 // instead.
1513 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1514 // If we prefer to use the value in xmm registers, copy it out as f80 and
1515 // use a truncate to move it from fp stack reg to xmm reg.
1516 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001517 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001518 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1519 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001520 Val = Chain.getValue(0);
1521
1522 // Round the f80 to the right size, which also moves it to the appropriate
1523 // xmm register.
1524 if (CopyVT != VA.getValVT())
1525 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1526 // This truncation won't change the value.
1527 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001528 } else {
1529 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1530 CopyVT, InFlag).getValue(1);
1531 Val = Chain.getValue(0);
1532 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001533 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001534 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001535 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001536
Dan Gohman98ca4f22009-08-05 01:29:28 +00001537 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001538}
1539
1540
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001541//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001542// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001543//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001544// StdCall calling convention seems to be standard for many Windows' API
1545// routines and around. It differs from C calling convention just a little:
1546// callee should clean up the stack, not caller. Symbols should be also
1547// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001548// For info on fast calling convention see Fast Calling Convention (tail call)
1549// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001550
Dan Gohman98ca4f22009-08-05 01:29:28 +00001551/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001552/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001553static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1554 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001555 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001556
Dan Gohman98ca4f22009-08-05 01:29:28 +00001557 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001558}
1559
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001560/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001561/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001562static bool
1563ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1564 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001565 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001566
Dan Gohman98ca4f22009-08-05 01:29:28 +00001567 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001568}
1569
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001570/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1571/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001572/// the specific parameter attribute. The copy will be passed as a byval
1573/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001574static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001575CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001576 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1577 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001578 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001579
Dale Johannesendd64c412009-02-04 00:33:20 +00001580 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001581 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001582 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001583}
1584
Chris Lattner29689432010-03-11 00:22:57 +00001585/// IsTailCallConvention - Return true if the calling convention is one that
1586/// supports tail call optimization.
1587static bool IsTailCallConvention(CallingConv::ID CC) {
1588 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1589}
1590
Evan Cheng485fafc2011-03-21 01:19:09 +00001591bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
1592 if (!CI->isTailCall())
1593 return false;
1594
1595 CallSite CS(CI);
1596 CallingConv::ID CalleeCC = CS.getCallingConv();
1597 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1598 return false;
1599
1600 return true;
1601}
1602
Evan Cheng0c439eb2010-01-27 00:07:07 +00001603/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1604/// a tailcall target by changing its ABI.
1605static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001606 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001607}
1608
Dan Gohman98ca4f22009-08-05 01:29:28 +00001609SDValue
1610X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001611 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001612 const SmallVectorImpl<ISD::InputArg> &Ins,
1613 DebugLoc dl, SelectionDAG &DAG,
1614 const CCValAssign &VA,
1615 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001616 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001617 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001618 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001619 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001620 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001621 EVT ValVT;
1622
1623 // If value is passed by pointer we have address passed instead of the value
1624 // itself.
1625 if (VA.getLocInfo() == CCValAssign::Indirect)
1626 ValVT = VA.getLocVT();
1627 else
1628 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001629
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001630 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001631 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001632 // In case of tail call optimization mark all arguments mutable. Since they
1633 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001634 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001635 unsigned Bytes = Flags.getByValSize();
1636 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1637 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001638 return DAG.getFrameIndex(FI, getPointerTy());
1639 } else {
1640 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001641 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001642 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1643 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001644 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00001645 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001646 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001647}
1648
Dan Gohman475871a2008-07-27 21:46:04 +00001649SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001650X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001651 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001652 bool isVarArg,
1653 const SmallVectorImpl<ISD::InputArg> &Ins,
1654 DebugLoc dl,
1655 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001656 SmallVectorImpl<SDValue> &InVals)
1657 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001658 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001659 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001660
Gordon Henriksen86737662008-01-05 16:56:59 +00001661 const Function* Fn = MF.getFunction();
1662 if (Fn->hasExternalLinkage() &&
1663 Subtarget->isTargetCygMing() &&
1664 Fn->getName() == "main")
1665 FuncInfo->setForceFramePointer(true);
1666
Evan Cheng1bc78042006-04-26 01:20:17 +00001667 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001668 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001669 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001670
Chris Lattner29689432010-03-11 00:22:57 +00001671 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1672 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001673
Chris Lattner638402b2007-02-28 07:00:42 +00001674 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001675 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001676 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001677 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001678
1679 // Allocate shadow area for Win64
1680 if (IsWin64) {
1681 CCInfo.AllocateStack(32, 8);
1682 }
1683
Duncan Sands45907662010-10-31 13:21:44 +00001684 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001685
Chris Lattnerf39f7712007-02-28 05:46:49 +00001686 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001687 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001688 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1689 CCValAssign &VA = ArgLocs[i];
1690 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1691 // places.
1692 assert(VA.getValNo() != LastVal &&
1693 "Don't support value assigned to multiple locs yet");
1694 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001695
Chris Lattnerf39f7712007-02-28 05:46:49 +00001696 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001697 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001698 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001699 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001700 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001701 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001702 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001703 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001704 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001705 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001706 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001707 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1708 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001709 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001710 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001711 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001712 RC = X86::VR64RegisterClass;
1713 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001714 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001715
Devang Patel68e6bee2011-02-21 23:21:26 +00001716 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001717 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001718
Chris Lattnerf39f7712007-02-28 05:46:49 +00001719 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1720 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1721 // right size.
1722 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001723 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001724 DAG.getValueType(VA.getValVT()));
1725 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001726 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001727 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001728 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001729 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001730
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001731 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001732 // Handle MMX values passed in XMM regs.
1733 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001734 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1735 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001736 } else
1737 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001738 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001739 } else {
1740 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001741 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001742 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001743
1744 // If value is passed via pointer - do a load.
1745 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001746 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
1747 MachinePointerInfo(), false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001748
Dan Gohman98ca4f22009-08-05 01:29:28 +00001749 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001750 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001751
Dan Gohman61a92132008-04-21 23:59:07 +00001752 // The x86-64 ABI for returning structs by value requires that we copy
1753 // the sret argument into %rax for the return. Save the argument into
1754 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001755 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001756 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1757 unsigned Reg = FuncInfo->getSRetReturnReg();
1758 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001759 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001760 FuncInfo->setSRetReturnReg(Reg);
1761 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001762 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001763 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001764 }
1765
Chris Lattnerf39f7712007-02-28 05:46:49 +00001766 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001767 // Align stack specially for tail calls.
1768 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001769 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001770
Evan Cheng1bc78042006-04-26 01:20:17 +00001771 // If the function takes variable number of arguments, make a frame index for
1772 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001773 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001774 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1775 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001776 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001777 }
1778 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001779 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1780
1781 // FIXME: We should really autogenerate these arrays
1782 static const unsigned GPR64ArgRegsWin64[] = {
1783 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001784 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001785 static const unsigned GPR64ArgRegs64Bit[] = {
1786 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1787 };
1788 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001789 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1790 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1791 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001792 const unsigned *GPR64ArgRegs;
1793 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001794
1795 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001796 // The XMM registers which might contain var arg parameters are shadowed
1797 // in their paired GPR. So we only need to save the GPR to their home
1798 // slots.
1799 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001800 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001801 } else {
1802 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1803 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001804
1805 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit, TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001806 }
1807 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1808 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001809
Devang Patel578efa92009-06-05 21:57:13 +00001810 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001811 assert(!(NumXMMRegs && !Subtarget->hasXMM()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001812 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001813 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001814 "SSE register cannot be used when SSE is disabled!");
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001815 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasXMM())
Torok Edwin3f142c32009-02-01 18:15:56 +00001816 // Kernel mode asks for SSE to be disabled, so don't push them
1817 // on the stack.
1818 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001819
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001820 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001821 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001822 // Get to the caller-allocated home save location. Add 8 to account
1823 // for the return address.
1824 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001825 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001826 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001827 // Fixup to set vararg frame on shadow area (4 x i64).
1828 if (NumIntRegs < 4)
1829 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001830 } else {
1831 // For X86-64, if there are vararg parameters that are passed via
1832 // registers, then we must store them to their spots on the stack so they
1833 // may be loaded by deferencing the result of va_next.
1834 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1835 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1836 FuncInfo->setRegSaveFrameIndex(
1837 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001838 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001839 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001840
Gordon Henriksen86737662008-01-05 16:56:59 +00001841 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001842 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001843 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1844 getPointerTy());
1845 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001846 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001847 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1848 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001849 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001850 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001851 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001852 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001853 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001854 MachinePointerInfo::getFixedStack(
1855 FuncInfo->getRegSaveFrameIndex(), Offset),
1856 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001857 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001858 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001859 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001860
Dan Gohmanface41a2009-08-16 21:24:25 +00001861 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1862 // Now store the XMM (fp + vector) parameter registers.
1863 SmallVector<SDValue, 11> SaveXMMOps;
1864 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001865
Devang Patel68e6bee2011-02-21 23:21:26 +00001866 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00001867 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1868 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001869
Dan Gohman1e93df62010-04-17 14:41:14 +00001870 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1871 FuncInfo->getRegSaveFrameIndex()));
1872 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1873 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001874
Dan Gohmanface41a2009-08-16 21:24:25 +00001875 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001876 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001877 X86::VR128RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00001878 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1879 SaveXMMOps.push_back(Val);
1880 }
1881 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1882 MVT::Other,
1883 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001884 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001885
1886 if (!MemOps.empty())
1887 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1888 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001889 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001890 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001891
Gordon Henriksen86737662008-01-05 16:56:59 +00001892 // Some CCs need callee pop.
Evan Chengef41ff62011-06-23 17:54:54 +00001893 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg, GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001894 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001895 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001896 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001897 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001898 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001899 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001900 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001901
Gordon Henriksen86737662008-01-05 16:56:59 +00001902 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001903 // RegSaveFrameIndex is X86-64 only.
1904 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001905 if (CallConv == CallingConv::X86_FastCall ||
1906 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001907 // fastcc functions can't have varargs.
1908 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001909 }
Evan Cheng25caf632006-05-23 21:06:34 +00001910
Dan Gohman98ca4f22009-08-05 01:29:28 +00001911 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001912}
1913
Dan Gohman475871a2008-07-27 21:46:04 +00001914SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001915X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1916 SDValue StackPtr, SDValue Arg,
1917 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001918 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001919 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001920 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001921 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001922 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001923 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00001924 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001925
1926 return DAG.getStore(Chain, dl, Arg, PtrOff,
1927 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00001928 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001929}
1930
Bill Wendling64e87322009-01-16 19:25:27 +00001931/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001932/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001933SDValue
1934X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001935 SDValue &OutRetAddr, SDValue Chain,
1936 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001937 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001938 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001939 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001940 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001941
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001942 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00001943 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
1944 false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001945 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001946}
1947
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001948/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001949/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001950static SDValue
1951EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001952 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001953 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001954 // Store the return address to the appropriate stack slot.
1955 if (!FPDiff) return Chain;
1956 // Calculate the new stack slot for the return address.
1957 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001958 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00001959 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001960 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001961 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001962 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00001963 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00001964 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001965 return Chain;
1966}
1967
Dan Gohman98ca4f22009-08-05 01:29:28 +00001968SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001969X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001970 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001971 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001972 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001973 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001974 const SmallVectorImpl<ISD::InputArg> &Ins,
1975 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001976 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001977 MachineFunction &MF = DAG.getMachineFunction();
1978 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00001979 bool IsWin64 = Subtarget->isTargetWin64();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001980 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001981 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001982
Evan Cheng5f941932010-02-05 02:21:12 +00001983 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001984 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001985 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1986 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001987 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001988
1989 // Sibcalls are automatically detected tailcalls which do not require
1990 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001991 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001992 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001993
1994 if (isTailCall)
1995 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001996 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001997
Chris Lattner29689432010-03-11 00:22:57 +00001998 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1999 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002000
Chris Lattner638402b2007-02-28 07:00:42 +00002001 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002002 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002003 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002004 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002005
2006 // Allocate shadow area for Win64
2007 if (IsWin64) {
2008 CCInfo.AllocateStack(32, 8);
2009 }
2010
Duncan Sands45907662010-10-31 13:21:44 +00002011 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002012
Chris Lattner423c5f42007-02-28 05:31:48 +00002013 // Get a count of how many bytes are to be pushed on the stack.
2014 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002015 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002016 // This is a sibcall. The memory operands are available in caller's
2017 // own caller's stack.
2018 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00002019 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002020 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002021
Gordon Henriksen86737662008-01-05 16:56:59 +00002022 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002023 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002024 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002025 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002026 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2027 FPDiff = NumBytesCallerPushed - NumBytes;
2028
2029 // Set the delta of movement of the returnaddr stackslot.
2030 // But only set if delta is greater than previous delta.
2031 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2032 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2033 }
2034
Evan Chengf22f9b32010-02-06 03:28:46 +00002035 if (!IsSibcall)
2036 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002037
Dan Gohman475871a2008-07-27 21:46:04 +00002038 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002039 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002040 if (isTailCall && FPDiff)
2041 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2042 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002043
Dan Gohman475871a2008-07-27 21:46:04 +00002044 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2045 SmallVector<SDValue, 8> MemOpChains;
2046 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002047
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002048 // Walk the register/memloc assignments, inserting copies/loads. In the case
2049 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002050 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2051 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002052 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002053 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002054 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002055 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002056
Chris Lattner423c5f42007-02-28 05:31:48 +00002057 // Promote the value if needed.
2058 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002059 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002060 case CCValAssign::Full: break;
2061 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002062 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002063 break;
2064 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002065 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002066 break;
2067 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002068 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2069 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002070 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002071 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2072 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002073 } else
2074 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2075 break;
2076 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002077 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002078 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002079 case CCValAssign::Indirect: {
2080 // Store the argument.
2081 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002082 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002083 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002084 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002085 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002086 Arg = SpillSlot;
2087 break;
2088 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002089 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002090
Chris Lattner423c5f42007-02-28 05:31:48 +00002091 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002092 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2093 if (isVarArg && IsWin64) {
2094 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2095 // shadow reg if callee is a varargs function.
2096 unsigned ShadowReg = 0;
2097 switch (VA.getLocReg()) {
2098 case X86::XMM0: ShadowReg = X86::RCX; break;
2099 case X86::XMM1: ShadowReg = X86::RDX; break;
2100 case X86::XMM2: ShadowReg = X86::R8; break;
2101 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002102 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002103 if (ShadowReg)
2104 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002105 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002106 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002107 assert(VA.isMemLoc());
2108 if (StackPtr.getNode() == 0)
2109 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2110 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2111 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002112 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002113 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002114
Evan Cheng32fe1032006-05-25 00:59:30 +00002115 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002116 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002117 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002118
Evan Cheng347d5f72006-04-28 21:29:37 +00002119 // Build a sequence of copy-to-reg nodes chained together with token chain
2120 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002121 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002122 // Tail call byval lowering might overwrite argument registers so in case of
2123 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002124 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002125 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002126 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002127 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002128 InFlag = Chain.getValue(1);
2129 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002130
Chris Lattner88e1fd52009-07-09 04:24:46 +00002131 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002132 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2133 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002134 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002135 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2136 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002137 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002138 InFlag);
2139 InFlag = Chain.getValue(1);
2140 } else {
2141 // If we are tail calling and generating PIC/GOT style code load the
2142 // address of the callee into ECX. The value in ecx is used as target of
2143 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2144 // for tail calls on PIC/GOT architectures. Normally we would just put the
2145 // address of GOT into ebx and then call target@PLT. But for tail calls
2146 // ebx would be restored (since ebx is callee saved) before jumping to the
2147 // target@PLT.
2148
2149 // Note: The actual moving to ECX is done further down.
2150 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2151 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2152 !G->getGlobal()->hasProtectedVisibility())
2153 Callee = LowerGlobalAddress(Callee, DAG);
2154 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002155 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002156 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002157 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002158
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002159 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002160 // From AMD64 ABI document:
2161 // For calls that may call functions that use varargs or stdargs
2162 // (prototype-less calls or calls to functions containing ellipsis (...) in
2163 // the declaration) %al is used as hidden argument to specify the number
2164 // of SSE registers used. The contents of %al do not need to match exactly
2165 // the number of registers, but must be an ubound on the number of SSE
2166 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002167
Gordon Henriksen86737662008-01-05 16:56:59 +00002168 // Count the number of XMM registers allocated.
2169 static const unsigned XMMArgRegs[] = {
2170 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2171 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2172 };
2173 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00002174 assert((Subtarget->hasXMM() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002175 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002176
Dale Johannesendd64c412009-02-04 00:33:20 +00002177 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002178 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002179 InFlag = Chain.getValue(1);
2180 }
2181
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002182
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002183 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002184 if (isTailCall) {
2185 // Force all the incoming stack arguments to be loaded from the stack
2186 // before any new outgoing arguments are stored to the stack, because the
2187 // outgoing stack slots may alias the incoming argument stack slots, and
2188 // the alias isn't otherwise explicit. This is slightly more conservative
2189 // than necessary, because it means that each store effectively depends
2190 // on every argument instead of just those arguments it would clobber.
2191 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2192
Dan Gohman475871a2008-07-27 21:46:04 +00002193 SmallVector<SDValue, 8> MemOpChains2;
2194 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002195 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002196 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002197 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002198 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002199 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2200 CCValAssign &VA = ArgLocs[i];
2201 if (VA.isRegLoc())
2202 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002203 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002204 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002205 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002206 // Create frame index.
2207 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002208 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002209 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002210 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002211
Duncan Sands276dcbd2008-03-21 09:14:45 +00002212 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002213 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002214 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002215 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002216 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002217 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002218 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002219
Dan Gohman98ca4f22009-08-05 01:29:28 +00002220 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2221 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002222 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002223 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002224 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002225 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002226 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002227 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002228 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002229 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002230 }
2231 }
2232
2233 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002234 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002235 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002236
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002237 // Copy arguments to their registers.
2238 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002239 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002240 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002241 InFlag = Chain.getValue(1);
2242 }
Dan Gohman475871a2008-07-27 21:46:04 +00002243 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002244
Gordon Henriksen86737662008-01-05 16:56:59 +00002245 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002246 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002247 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002248 }
2249
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002250 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2251 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2252 // In the 64-bit large code model, we have to make all calls
2253 // through a register, since the call instruction's 32-bit
2254 // pc-relative offset may not be large enough to hold the whole
2255 // address.
2256 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002257 // If the callee is a GlobalAddress node (quite common, every direct call
2258 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2259 // it.
2260
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002261 // We should use extra load for direct calls to dllimported functions in
2262 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002263 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002264 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002265 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002266 bool ExtraLoad = false;
2267 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002268
Chris Lattner48a7d022009-07-09 05:02:21 +00002269 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2270 // external symbols most go through the PLT in PIC mode. If the symbol
2271 // has hidden or protected visibility, or if it is static or local, then
2272 // we don't need to use the PLT - we can directly call it.
2273 if (Subtarget->isTargetELF() &&
2274 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002275 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002276 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002277 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002278 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002279 (!Subtarget->getTargetTriple().isMacOSX() ||
2280 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002281 // PC-relative references to external symbols should go through $stub,
2282 // unless we're building with the leopard linker or later, which
2283 // automatically synthesizes these stubs.
2284 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002285 } else if (Subtarget->isPICStyleRIPRel() &&
2286 isa<Function>(GV) &&
2287 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2288 // If the function is marked as non-lazy, generate an indirect call
2289 // which loads from the GOT directly. This avoids runtime overhead
2290 // at the cost of eager binding (and one extra byte of encoding).
2291 OpFlags = X86II::MO_GOTPCREL;
2292 WrapperKind = X86ISD::WrapperRIP;
2293 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002294 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002295
Devang Patel0d881da2010-07-06 22:08:15 +00002296 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002297 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002298
2299 // Add a wrapper if needed.
2300 if (WrapperKind != ISD::DELETED_NODE)
2301 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2302 // Add extra indirection if needed.
2303 if (ExtraLoad)
2304 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2305 MachinePointerInfo::getGOT(),
2306 false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002307 }
Bill Wendling056292f2008-09-16 21:48:12 +00002308 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002309 unsigned char OpFlags = 0;
2310
Evan Cheng1bf891a2010-12-01 22:59:46 +00002311 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2312 // external symbols should go through the PLT.
2313 if (Subtarget->isTargetELF() &&
2314 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2315 OpFlags = X86II::MO_PLT;
2316 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002317 (!Subtarget->getTargetTriple().isMacOSX() ||
2318 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002319 // PC-relative references to external symbols should go through $stub,
2320 // unless we're building with the leopard linker or later, which
2321 // automatically synthesizes these stubs.
2322 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002323 }
Eric Christopherfd179292009-08-27 18:07:15 +00002324
Chris Lattner48a7d022009-07-09 05:02:21 +00002325 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2326 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002327 }
2328
Chris Lattnerd96d0722007-02-25 06:40:16 +00002329 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002330 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002331 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002332
Evan Chengf22f9b32010-02-06 03:28:46 +00002333 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002334 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2335 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002336 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002337 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002338
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002339 Ops.push_back(Chain);
2340 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002341
Dan Gohman98ca4f22009-08-05 01:29:28 +00002342 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002343 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002344
Gordon Henriksen86737662008-01-05 16:56:59 +00002345 // Add argument registers to the end of the list so that they are known live
2346 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002347 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2348 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2349 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002350
Evan Cheng586ccac2008-03-18 23:36:35 +00002351 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002352 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002353 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2354
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002355 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002356 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002357 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002358
Gabor Greifba36cb52008-08-28 21:40:38 +00002359 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002360 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002361
Dan Gohman98ca4f22009-08-05 01:29:28 +00002362 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002363 // We used to do:
2364 //// If this is the first return lowered for this function, add the regs
2365 //// to the liveout set for the function.
2366 // This isn't right, although it's probably harmless on x86; liveouts
2367 // should be computed from returns not tail calls. Consider a void
2368 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002369 return DAG.getNode(X86ISD::TC_RETURN, dl,
2370 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002371 }
2372
Dale Johannesenace16102009-02-03 19:33:06 +00002373 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002374 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002375
Chris Lattner2d297092006-05-23 18:50:38 +00002376 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002377 unsigned NumBytesForCalleeToPush;
Evan Chengef41ff62011-06-23 17:54:54 +00002378 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg, GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002379 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002380 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002381 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002382 // pops the hidden struct pointer, so we have to push it back.
2383 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002384 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002385 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002386 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002387
Gordon Henriksenae636f82008-01-03 16:47:34 +00002388 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002389 if (!IsSibcall) {
2390 Chain = DAG.getCALLSEQ_END(Chain,
2391 DAG.getIntPtrConstant(NumBytes, true),
2392 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2393 true),
2394 InFlag);
2395 InFlag = Chain.getValue(1);
2396 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002397
Chris Lattner3085e152007-02-25 08:59:22 +00002398 // Handle result values, copying them out of physregs into vregs that we
2399 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002400 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2401 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002402}
2403
Evan Cheng25ab6902006-09-08 06:48:29 +00002404
2405//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002406// Fast Calling Convention (tail call) implementation
2407//===----------------------------------------------------------------------===//
2408
2409// Like std call, callee cleans arguments, convention except that ECX is
2410// reserved for storing the tail called function address. Only 2 registers are
2411// free for argument passing (inreg). Tail call optimization is performed
2412// provided:
2413// * tailcallopt is enabled
2414// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002415// On X86_64 architecture with GOT-style position independent code only local
2416// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002417// To keep the stack aligned according to platform abi the function
2418// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2419// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002420// If a tail called function callee has more arguments than the caller the
2421// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002422// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002423// original REtADDR, but before the saved framepointer or the spilled registers
2424// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2425// stack layout:
2426// arg1
2427// arg2
2428// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002429// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002430// move area ]
2431// (possible EBP)
2432// ESI
2433// EDI
2434// local1 ..
2435
2436/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2437/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002438unsigned
2439X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2440 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002441 MachineFunction &MF = DAG.getMachineFunction();
2442 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002443 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002444 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002445 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002446 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002447 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002448 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2449 // Number smaller than 12 so just add the difference.
2450 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2451 } else {
2452 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002453 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002454 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002455 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002456 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002457}
2458
Evan Cheng5f941932010-02-05 02:21:12 +00002459/// MatchingStackOffset - Return true if the given stack call argument is
2460/// already available in the same position (relatively) of the caller's
2461/// incoming argument stack.
2462static
2463bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2464 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2465 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002466 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2467 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002468 if (Arg.getOpcode() == ISD::CopyFromReg) {
2469 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002470 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002471 return false;
2472 MachineInstr *Def = MRI->getVRegDef(VR);
2473 if (!Def)
2474 return false;
2475 if (!Flags.isByVal()) {
2476 if (!TII->isLoadFromStackSlot(Def, FI))
2477 return false;
2478 } else {
2479 unsigned Opcode = Def->getOpcode();
2480 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2481 Def->getOperand(1).isFI()) {
2482 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002483 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002484 } else
2485 return false;
2486 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002487 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2488 if (Flags.isByVal())
2489 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002490 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002491 // define @foo(%struct.X* %A) {
2492 // tail call @bar(%struct.X* byval %A)
2493 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002494 return false;
2495 SDValue Ptr = Ld->getBasePtr();
2496 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2497 if (!FINode)
2498 return false;
2499 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002500 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002501 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002502 FI = FINode->getIndex();
2503 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002504 } else
2505 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002506
Evan Cheng4cae1332010-03-05 08:38:04 +00002507 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002508 if (!MFI->isFixedObjectIndex(FI))
2509 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002510 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002511}
2512
Dan Gohman98ca4f22009-08-05 01:29:28 +00002513/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2514/// for tail call optimization. Targets which want to do tail call
2515/// optimization should implement this function.
2516bool
2517X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002518 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002519 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002520 bool isCalleeStructRet,
2521 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002522 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002523 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002524 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002525 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002526 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002527 CalleeCC != CallingConv::C)
2528 return false;
2529
Evan Cheng7096ae42010-01-29 06:45:59 +00002530 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002531 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002532 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002533 CallingConv::ID CallerCC = CallerF->getCallingConv();
2534 bool CCMatch = CallerCC == CalleeCC;
2535
Dan Gohman1797ed52010-02-08 20:27:50 +00002536 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002537 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002538 return true;
2539 return false;
2540 }
2541
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002542 // Look for obvious safe cases to perform tail call optimization that do not
2543 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002544
Evan Cheng2c12cb42010-03-26 16:26:03 +00002545 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2546 // emit a special epilogue.
2547 if (RegInfo->needsStackRealignment(MF))
2548 return false;
2549
Evan Chenga375d472010-03-15 18:54:48 +00002550 // Also avoid sibcall optimization if either caller or callee uses struct
2551 // return semantics.
2552 if (isCalleeStructRet || isCallerStructRet)
2553 return false;
2554
Chad Rosier2416da32011-06-24 21:15:36 +00002555 // An stdcall caller is expected to clean up its arguments; the callee
2556 // isn't going to do that.
2557 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2558 return false;
2559
Chad Rosier871f6642011-05-18 19:59:50 +00002560 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002561 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002562 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002563
2564 // Optimizing for varargs on Win64 is unlikely to be safe without
2565 // additional testing.
2566 if (Subtarget->isTargetWin64())
2567 return false;
2568
Chad Rosier871f6642011-05-18 19:59:50 +00002569 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002570 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2571 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002572
Chad Rosier871f6642011-05-18 19:59:50 +00002573 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2574 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2575 if (!ArgLocs[i].isRegLoc())
2576 return false;
2577 }
2578
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002579 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2580 // Therefore if it's not used by the call it is not safe to optimize this into
2581 // a sibcall.
2582 bool Unused = false;
2583 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2584 if (!Ins[i].Used) {
2585 Unused = true;
2586 break;
2587 }
2588 }
2589 if (Unused) {
2590 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002591 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2592 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002593 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002594 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002595 CCValAssign &VA = RVLocs[i];
2596 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2597 return false;
2598 }
2599 }
2600
Evan Cheng13617962010-04-30 01:12:32 +00002601 // If the calling conventions do not match, then we'd better make sure the
2602 // results are returned in the same way as what the caller expects.
2603 if (!CCMatch) {
2604 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002605 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2606 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002607 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2608
2609 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002610 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2611 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002612 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2613
2614 if (RVLocs1.size() != RVLocs2.size())
2615 return false;
2616 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2617 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2618 return false;
2619 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2620 return false;
2621 if (RVLocs1[i].isRegLoc()) {
2622 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2623 return false;
2624 } else {
2625 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2626 return false;
2627 }
2628 }
2629 }
2630
Evan Chenga6bff982010-01-30 01:22:00 +00002631 // If the callee takes no arguments then go on to check the results of the
2632 // call.
2633 if (!Outs.empty()) {
2634 // Check if stack adjustment is needed. For now, do not do this if any
2635 // argument is passed on the stack.
2636 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002637 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2638 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002639
2640 // Allocate shadow area for Win64
2641 if (Subtarget->isTargetWin64()) {
2642 CCInfo.AllocateStack(32, 8);
2643 }
2644
Duncan Sands45907662010-10-31 13:21:44 +00002645 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002646 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002647 MachineFunction &MF = DAG.getMachineFunction();
2648 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2649 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002650
2651 // Check if the arguments are already laid out in the right way as
2652 // the caller's fixed stack objects.
2653 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002654 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2655 const X86InstrInfo *TII =
2656 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002657 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2658 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002659 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002660 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002661 if (VA.getLocInfo() == CCValAssign::Indirect)
2662 return false;
2663 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002664 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2665 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002666 return false;
2667 }
2668 }
2669 }
Evan Cheng9c044672010-05-29 01:35:22 +00002670
2671 // If the tailcall address may be in a register, then make sure it's
2672 // possible to register allocate for it. In 32-bit, the call address can
2673 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002674 // callee-saved registers are restored. These happen to be the same
2675 // registers used to pass 'inreg' arguments so watch out for those.
2676 if (!Subtarget->is64Bit() &&
2677 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002678 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002679 unsigned NumInRegs = 0;
2680 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2681 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002682 if (!VA.isRegLoc())
2683 continue;
2684 unsigned Reg = VA.getLocReg();
2685 switch (Reg) {
2686 default: break;
2687 case X86::EAX: case X86::EDX: case X86::ECX:
2688 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002689 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002690 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002691 }
2692 }
2693 }
Evan Chenga6bff982010-01-30 01:22:00 +00002694 }
Evan Chengb1712452010-01-27 06:25:16 +00002695
Evan Cheng86809cc2010-02-03 03:28:02 +00002696 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002697}
2698
Dan Gohman3df24e62008-09-03 23:12:08 +00002699FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002700X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2701 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002702}
2703
2704
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002705//===----------------------------------------------------------------------===//
2706// Other Lowering Hooks
2707//===----------------------------------------------------------------------===//
2708
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002709static bool MayFoldLoad(SDValue Op) {
2710 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2711}
2712
2713static bool MayFoldIntoStore(SDValue Op) {
2714 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2715}
2716
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002717static bool isTargetShuffle(unsigned Opcode) {
2718 switch(Opcode) {
2719 default: return false;
2720 case X86ISD::PSHUFD:
2721 case X86ISD::PSHUFHW:
2722 case X86ISD::PSHUFLW:
2723 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002724 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002725 case X86ISD::SHUFPS:
2726 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002727 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002728 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002729 case X86ISD::MOVLPS:
2730 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002731 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002732 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002733 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002734 case X86ISD::MOVSS:
2735 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002736 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002737 case X86ISD::UNPCKLPD:
David Greenefbf05d32011-02-22 23:31:46 +00002738 case X86ISD::VUNPCKLPSY:
2739 case X86ISD::VUNPCKLPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002740 case X86ISD::PUNPCKLWD:
2741 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002742 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002743 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002744 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002745 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00002746 case X86ISD::VUNPCKHPSY:
2747 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002748 case X86ISD::PUNPCKHWD:
2749 case X86ISD::PUNPCKHBW:
2750 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002751 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00002752 case X86ISD::VPERMILPS:
2753 case X86ISD::VPERMILPSY:
2754 case X86ISD::VPERMILPD:
2755 case X86ISD::VPERMILPDY:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00002756 case X86ISD::VPERM2F128:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002757 return true;
2758 }
2759 return false;
2760}
2761
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002762static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002763 SDValue V1, SelectionDAG &DAG) {
2764 switch(Opc) {
2765 default: llvm_unreachable("Unknown x86 shuffle node");
2766 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002767 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002768 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002769 return DAG.getNode(Opc, dl, VT, V1);
2770 }
2771
2772 return SDValue();
2773}
2774
2775static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002776 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002777 switch(Opc) {
2778 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002779 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002780 case X86ISD::PSHUFHW:
2781 case X86ISD::PSHUFLW:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00002782 case X86ISD::VPERMILPS:
2783 case X86ISD::VPERMILPSY:
2784 case X86ISD::VPERMILPD:
2785 case X86ISD::VPERMILPDY:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002786 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2787 }
2788
2789 return SDValue();
2790}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002791
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002792static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2793 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2794 switch(Opc) {
2795 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002796 case X86ISD::PALIGN:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002797 case X86ISD::SHUFPD:
2798 case X86ISD::SHUFPS:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00002799 case X86ISD::VPERM2F128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002800 return DAG.getNode(Opc, dl, VT, V1, V2,
2801 DAG.getConstant(TargetMask, MVT::i8));
2802 }
2803 return SDValue();
2804}
2805
2806static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2807 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2808 switch(Opc) {
2809 default: llvm_unreachable("Unknown x86 shuffle node");
2810 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002811 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002812 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002813 case X86ISD::MOVLPS:
2814 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002815 case X86ISD::MOVSS:
2816 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002817 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002818 case X86ISD::UNPCKLPD:
David Greenefbf05d32011-02-22 23:31:46 +00002819 case X86ISD::VUNPCKLPSY:
2820 case X86ISD::VUNPCKLPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002821 case X86ISD::PUNPCKLWD:
2822 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002823 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002824 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002825 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002826 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00002827 case X86ISD::VUNPCKHPSY:
2828 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002829 case X86ISD::PUNPCKHWD:
2830 case X86ISD::PUNPCKHBW:
2831 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002832 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002833 return DAG.getNode(Opc, dl, VT, V1, V2);
2834 }
2835 return SDValue();
2836}
2837
Dan Gohmand858e902010-04-17 15:26:15 +00002838SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002839 MachineFunction &MF = DAG.getMachineFunction();
2840 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2841 int ReturnAddrIndex = FuncInfo->getRAIndex();
2842
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002843 if (ReturnAddrIndex == 0) {
2844 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002845 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002846 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002847 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002848 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002849 }
2850
Evan Cheng25ab6902006-09-08 06:48:29 +00002851 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002852}
2853
2854
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002855bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2856 bool hasSymbolicDisplacement) {
2857 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002858 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002859 return false;
2860
2861 // If we don't have a symbolic displacement - we don't have any extra
2862 // restrictions.
2863 if (!hasSymbolicDisplacement)
2864 return true;
2865
2866 // FIXME: Some tweaks might be needed for medium code model.
2867 if (M != CodeModel::Small && M != CodeModel::Kernel)
2868 return false;
2869
2870 // For small code model we assume that latest object is 16MB before end of 31
2871 // bits boundary. We may also accept pretty large negative constants knowing
2872 // that all objects are in the positive half of address space.
2873 if (M == CodeModel::Small && Offset < 16*1024*1024)
2874 return true;
2875
2876 // For kernel code model we know that all object resist in the negative half
2877 // of 32bits address space. We may not accept negative offsets, since they may
2878 // be just off and we may accept pretty large positive ones.
2879 if (M == CodeModel::Kernel && Offset > 0)
2880 return true;
2881
2882 return false;
2883}
2884
Evan Chengef41ff62011-06-23 17:54:54 +00002885/// isCalleePop - Determines whether the callee is required to pop its
2886/// own arguments. Callee pop is necessary to support tail calls.
2887bool X86::isCalleePop(CallingConv::ID CallingConv,
2888 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
2889 if (IsVarArg)
2890 return false;
2891
2892 switch (CallingConv) {
2893 default:
2894 return false;
2895 case CallingConv::X86_StdCall:
2896 return !is64Bit;
2897 case CallingConv::X86_FastCall:
2898 return !is64Bit;
2899 case CallingConv::X86_ThisCall:
2900 return !is64Bit;
2901 case CallingConv::Fast:
2902 return TailCallOpt;
2903 case CallingConv::GHC:
2904 return TailCallOpt;
2905 }
2906}
2907
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002908/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2909/// specific condition code, returning the condition code and the LHS/RHS of the
2910/// comparison to make.
2911static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2912 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002913 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002914 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2915 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2916 // X > -1 -> X == 0, jump !sign.
2917 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002918 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002919 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2920 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002921 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00002922 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002923 // X < 1 -> X <= 0
2924 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002925 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002926 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002927 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002928
Evan Chengd9558e02006-01-06 00:43:03 +00002929 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002930 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002931 case ISD::SETEQ: return X86::COND_E;
2932 case ISD::SETGT: return X86::COND_G;
2933 case ISD::SETGE: return X86::COND_GE;
2934 case ISD::SETLT: return X86::COND_L;
2935 case ISD::SETLE: return X86::COND_LE;
2936 case ISD::SETNE: return X86::COND_NE;
2937 case ISD::SETULT: return X86::COND_B;
2938 case ISD::SETUGT: return X86::COND_A;
2939 case ISD::SETULE: return X86::COND_BE;
2940 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002941 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002942 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002943
Chris Lattner4c78e022008-12-23 23:42:27 +00002944 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002945
Chris Lattner4c78e022008-12-23 23:42:27 +00002946 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00002947 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
2948 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00002949 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2950 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002951 }
2952
Chris Lattner4c78e022008-12-23 23:42:27 +00002953 switch (SetCCOpcode) {
2954 default: break;
2955 case ISD::SETOLT:
2956 case ISD::SETOLE:
2957 case ISD::SETUGT:
2958 case ISD::SETUGE:
2959 std::swap(LHS, RHS);
2960 break;
2961 }
2962
2963 // On a floating point condition, the flags are set as follows:
2964 // ZF PF CF op
2965 // 0 | 0 | 0 | X > Y
2966 // 0 | 0 | 1 | X < Y
2967 // 1 | 0 | 0 | X == Y
2968 // 1 | 1 | 1 | unordered
2969 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002970 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002971 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002972 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002973 case ISD::SETOLT: // flipped
2974 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002975 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002976 case ISD::SETOLE: // flipped
2977 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002978 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002979 case ISD::SETUGT: // flipped
2980 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002981 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002982 case ISD::SETUGE: // flipped
2983 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002984 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002985 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002986 case ISD::SETNE: return X86::COND_NE;
2987 case ISD::SETUO: return X86::COND_P;
2988 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002989 case ISD::SETOEQ:
2990 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002991 }
Evan Chengd9558e02006-01-06 00:43:03 +00002992}
2993
Evan Cheng4a460802006-01-11 00:33:36 +00002994/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2995/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002996/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002997static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002998 switch (X86CC) {
2999 default:
3000 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003001 case X86::COND_B:
3002 case X86::COND_BE:
3003 case X86::COND_E:
3004 case X86::COND_P:
3005 case X86::COND_A:
3006 case X86::COND_AE:
3007 case X86::COND_NE:
3008 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003009 return true;
3010 }
3011}
3012
Evan Chengeb2f9692009-10-27 19:56:55 +00003013/// isFPImmLegal - Returns true if the target can instruction select the
3014/// specified FP immediate natively. If false, the legalizer will
3015/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003016bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003017 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3018 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3019 return true;
3020 }
3021 return false;
3022}
3023
Nate Begeman9008ca62009-04-27 18:41:29 +00003024/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3025/// the specified range (L, H].
3026static bool isUndefOrInRange(int Val, int Low, int Hi) {
3027 return (Val < 0) || (Val >= Low && Val < Hi);
3028}
3029
3030/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3031/// specified value.
3032static bool isUndefOrEqual(int Val, int CmpVal) {
3033 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003034 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003035 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003036}
3037
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003038/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3039/// from position Pos and ending in Pos+Size, falls within the specified
3040/// sequential range (L, L+Pos]. or is undef.
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003041static bool isSequentialOrUndefInRange(const SmallVectorImpl<int> &Mask,
3042 int Pos, int Size, int Low) {
3043 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
3044 if (!isUndefOrEqual(Mask[i], Low))
3045 return false;
3046 return true;
3047}
3048
Nate Begeman9008ca62009-04-27 18:41:29 +00003049/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3050/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3051/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00003052static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003053 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003054 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003055 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003056 return (Mask[0] < 2 && Mask[1] < 2);
3057 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003058}
3059
Nate Begeman9008ca62009-04-27 18:41:29 +00003060bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003061 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003062 N->getMask(M);
3063 return ::isPSHUFDMask(M, N->getValueType(0));
3064}
Evan Cheng0188ecb2006-03-22 18:59:22 +00003065
Nate Begeman9008ca62009-04-27 18:41:29 +00003066/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3067/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00003068static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003069 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003070 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003071
Nate Begeman9008ca62009-04-27 18:41:29 +00003072 // Lower quadword copied in order or undef.
3073 for (int i = 0; i != 4; ++i)
3074 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00003075 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003076
Evan Cheng506d3df2006-03-29 23:07:14 +00003077 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003078 for (int i = 4; i != 8; ++i)
3079 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003080 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003081
Evan Cheng506d3df2006-03-29 23:07:14 +00003082 return true;
3083}
3084
Nate Begeman9008ca62009-04-27 18:41:29 +00003085bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003086 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003087 N->getMask(M);
3088 return ::isPSHUFHWMask(M, N->getValueType(0));
3089}
Evan Cheng506d3df2006-03-29 23:07:14 +00003090
Nate Begeman9008ca62009-04-27 18:41:29 +00003091/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3092/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00003093static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003094 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003095 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003096
Rafael Espindola15684b22009-04-24 12:40:33 +00003097 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00003098 for (int i = 4; i != 8; ++i)
3099 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00003100 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003101
Rafael Espindola15684b22009-04-24 12:40:33 +00003102 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003103 for (int i = 0; i != 4; ++i)
3104 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003105 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003106
Rafael Espindola15684b22009-04-24 12:40:33 +00003107 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003108}
3109
Nate Begeman9008ca62009-04-27 18:41:29 +00003110bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003111 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003112 N->getMask(M);
3113 return ::isPSHUFLWMask(M, N->getValueType(0));
3114}
3115
Nate Begemana09008b2009-10-19 02:17:23 +00003116/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3117/// is suitable for input to PALIGNR.
3118static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
3119 bool hasSSSE3) {
3120 int i, e = VT.getVectorNumElements();
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003121 if (VT.getSizeInBits() != 128 && VT.getSizeInBits() != 64)
3122 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003123
Nate Begemana09008b2009-10-19 02:17:23 +00003124 // Do not handle v2i64 / v2f64 shuffles with palignr.
3125 if (e < 4 || !hasSSSE3)
3126 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003127
Nate Begemana09008b2009-10-19 02:17:23 +00003128 for (i = 0; i != e; ++i)
3129 if (Mask[i] >= 0)
3130 break;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003131
Nate Begemana09008b2009-10-19 02:17:23 +00003132 // All undef, not a palignr.
3133 if (i == e)
3134 return false;
3135
Eli Friedman63f8dde2011-07-25 21:36:45 +00003136 // Make sure we're shifting in the right direction.
3137 if (Mask[i] <= i)
3138 return false;
Nate Begemana09008b2009-10-19 02:17:23 +00003139
3140 int s = Mask[i] - i;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003141
Nate Begemana09008b2009-10-19 02:17:23 +00003142 // Check the rest of the elements to see if they are consecutive.
3143 for (++i; i != e; ++i) {
3144 int m = Mask[i];
Eli Friedman63f8dde2011-07-25 21:36:45 +00003145 if (m >= 0 && m != s+i)
Nate Begemana09008b2009-10-19 02:17:23 +00003146 return false;
3147 }
3148 return true;
3149}
3150
Evan Cheng14aed5e2006-03-24 01:18:28 +00003151/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3152/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00003153static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003154 int NumElems = VT.getVectorNumElements();
3155 if (NumElems != 2 && NumElems != 4)
3156 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003157
Nate Begeman9008ca62009-04-27 18:41:29 +00003158 int Half = NumElems / 2;
3159 for (int i = 0; i < Half; ++i)
3160 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003161 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003162 for (int i = Half; i < NumElems; ++i)
3163 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003164 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003165
Evan Cheng14aed5e2006-03-24 01:18:28 +00003166 return true;
3167}
3168
Nate Begeman9008ca62009-04-27 18:41:29 +00003169bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
3170 SmallVector<int, 8> M;
3171 N->getMask(M);
3172 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003173}
3174
Evan Cheng213d2cf2007-05-17 18:45:50 +00003175/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00003176/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
3177/// half elements to come from vector 1 (which would equal the dest.) and
3178/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00003179static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003180 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003181
3182 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003183 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003184
Nate Begeman9008ca62009-04-27 18:41:29 +00003185 int Half = NumElems / 2;
3186 for (int i = 0; i < Half; ++i)
3187 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003188 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003189 for (int i = Half; i < NumElems; ++i)
3190 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003191 return false;
3192 return true;
3193}
3194
Nate Begeman9008ca62009-04-27 18:41:29 +00003195static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
3196 SmallVector<int, 8> M;
3197 N->getMask(M);
3198 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003199}
3200
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003201/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3202/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003203bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003204 EVT VT = N->getValueType(0);
3205 unsigned NumElems = VT.getVectorNumElements();
3206
3207 if (VT.getSizeInBits() != 128)
3208 return false;
3209
3210 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003211 return false;
3212
Evan Cheng2064a2b2006-03-28 06:50:32 +00003213 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003214 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3215 isUndefOrEqual(N->getMaskElt(1), 7) &&
3216 isUndefOrEqual(N->getMaskElt(2), 2) &&
3217 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003218}
3219
Nate Begeman0b10b912009-11-07 23:17:15 +00003220/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3221/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3222/// <2, 3, 2, 3>
3223bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003224 EVT VT = N->getValueType(0);
3225 unsigned NumElems = VT.getVectorNumElements();
3226
3227 if (VT.getSizeInBits() != 128)
3228 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003229
Nate Begeman0b10b912009-11-07 23:17:15 +00003230 if (NumElems != 4)
3231 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003232
Nate Begeman0b10b912009-11-07 23:17:15 +00003233 return isUndefOrEqual(N->getMaskElt(0), 2) &&
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003234 isUndefOrEqual(N->getMaskElt(1), 3) &&
3235 isUndefOrEqual(N->getMaskElt(2), 2) &&
3236 isUndefOrEqual(N->getMaskElt(3), 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003237}
3238
Evan Cheng5ced1d82006-04-06 23:23:56 +00003239/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3240/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003241bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
3242 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003243
Evan Cheng5ced1d82006-04-06 23:23:56 +00003244 if (NumElems != 2 && NumElems != 4)
3245 return false;
3246
Evan Chengc5cdff22006-04-07 21:53:05 +00003247 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003248 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003249 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003250
Evan Chengc5cdff22006-04-07 21:53:05 +00003251 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003252 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003253 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003254
3255 return true;
3256}
3257
Nate Begeman0b10b912009-11-07 23:17:15 +00003258/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3259/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3260bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003261 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003262
David Greenea20244d2011-03-02 17:23:43 +00003263 if ((NumElems != 2 && NumElems != 4)
3264 || N->getValueType(0).getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003265 return false;
3266
Evan Chengc5cdff22006-04-07 21:53:05 +00003267 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003268 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003269 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003270
Nate Begeman9008ca62009-04-27 18:41:29 +00003271 for (unsigned i = 0; i < NumElems/2; ++i)
3272 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003273 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003274
3275 return true;
3276}
3277
Evan Cheng0038e592006-03-28 00:39:58 +00003278/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3279/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003280static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003281 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003282 int NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003283
3284 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3285 "Unsupported vector type for unpckh");
3286
3287 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8)
Evan Cheng0038e592006-03-28 00:39:58 +00003288 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003289
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003290 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3291 // independently on 128-bit lanes.
3292 unsigned NumLanes = VT.getSizeInBits()/128;
3293 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003294
3295 unsigned Start = 0;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003296 unsigned End = NumLaneElts;
3297 for (unsigned s = 0; s < NumLanes; ++s) {
3298 for (unsigned i = Start, j = s * NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003299 i != End;
3300 i += 2, ++j) {
3301 int BitI = Mask[i];
3302 int BitI1 = Mask[i+1];
3303 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003304 return false;
David Greenea20244d2011-03-02 17:23:43 +00003305 if (V2IsSplat) {
3306 if (!isUndefOrEqual(BitI1, NumElts))
3307 return false;
3308 } else {
3309 if (!isUndefOrEqual(BitI1, j + NumElts))
3310 return false;
3311 }
Evan Cheng39623da2006-04-20 08:58:49 +00003312 }
David Greenea20244d2011-03-02 17:23:43 +00003313 // Process the next 128 bits.
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003314 Start += NumLaneElts;
3315 End += NumLaneElts;
Evan Cheng0038e592006-03-28 00:39:58 +00003316 }
David Greenea20244d2011-03-02 17:23:43 +00003317
Evan Cheng0038e592006-03-28 00:39:58 +00003318 return true;
3319}
3320
Nate Begeman9008ca62009-04-27 18:41:29 +00003321bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3322 SmallVector<int, 8> M;
3323 N->getMask(M);
3324 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003325}
3326
Evan Cheng4fcb9222006-03-28 02:43:26 +00003327/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3328/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003329static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003330 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003331 int NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003332
3333 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3334 "Unsupported vector type for unpckh");
3335
3336 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8)
Evan Cheng4fcb9222006-03-28 02:43:26 +00003337 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003338
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003339 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3340 // independently on 128-bit lanes.
3341 unsigned NumLanes = VT.getSizeInBits()/128;
3342 unsigned NumLaneElts = NumElts/NumLanes;
3343
3344 unsigned Start = 0;
3345 unsigned End = NumLaneElts;
3346 for (unsigned l = 0; l != NumLanes; ++l) {
3347 for (unsigned i = Start, j = (l*NumLaneElts)+NumLaneElts/2;
3348 i != End; i += 2, ++j) {
3349 int BitI = Mask[i];
3350 int BitI1 = Mask[i+1];
3351 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003352 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003353 if (V2IsSplat) {
3354 if (isUndefOrEqual(BitI1, NumElts))
3355 return false;
3356 } else {
3357 if (!isUndefOrEqual(BitI1, j+NumElts))
3358 return false;
3359 }
Evan Cheng39623da2006-04-20 08:58:49 +00003360 }
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003361 // Process the next 128 bits.
3362 Start += NumLaneElts;
3363 End += NumLaneElts;
Evan Cheng4fcb9222006-03-28 02:43:26 +00003364 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003365 return true;
3366}
3367
Nate Begeman9008ca62009-04-27 18:41:29 +00003368bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3369 SmallVector<int, 8> M;
3370 N->getMask(M);
3371 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003372}
3373
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003374/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3375/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3376/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00003377static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003378 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003379 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003380 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003381
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003382 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3383 // independently on 128-bit lanes.
3384 unsigned NumLanes = VT.getSizeInBits() / 128;
3385 unsigned NumLaneElts = NumElems / NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003386
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003387 for (unsigned s = 0; s < NumLanes; ++s) {
3388 for (unsigned i = s * NumLaneElts, j = s * NumLaneElts;
3389 i != NumLaneElts * (s + 1);
David Greenea20244d2011-03-02 17:23:43 +00003390 i += 2, ++j) {
3391 int BitI = Mask[i];
3392 int BitI1 = Mask[i+1];
3393
3394 if (!isUndefOrEqual(BitI, j))
3395 return false;
3396 if (!isUndefOrEqual(BitI1, j))
3397 return false;
3398 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003399 }
David Greenea20244d2011-03-02 17:23:43 +00003400
Rafael Espindola15684b22009-04-24 12:40:33 +00003401 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003402}
3403
Nate Begeman9008ca62009-04-27 18:41:29 +00003404bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3405 SmallVector<int, 8> M;
3406 N->getMask(M);
3407 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3408}
3409
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003410/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3411/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3412/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003413static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003414 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003415 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3416 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003417
Nate Begeman9008ca62009-04-27 18:41:29 +00003418 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3419 int BitI = Mask[i];
3420 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003421 if (!isUndefOrEqual(BitI, j))
3422 return false;
3423 if (!isUndefOrEqual(BitI1, j))
3424 return false;
3425 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003426 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003427}
3428
Nate Begeman9008ca62009-04-27 18:41:29 +00003429bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3430 SmallVector<int, 8> M;
3431 N->getMask(M);
3432 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3433}
3434
Evan Cheng017dcc62006-04-21 01:05:10 +00003435/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3436/// specifies a shuffle of elements that is suitable for input to MOVSS,
3437/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003438static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003439 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003440 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003441
3442 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003443
Nate Begeman9008ca62009-04-27 18:41:29 +00003444 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003445 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003446
Nate Begeman9008ca62009-04-27 18:41:29 +00003447 for (int i = 1; i < NumElts; ++i)
3448 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003449 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003450
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003451 return true;
3452}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003453
Nate Begeman9008ca62009-04-27 18:41:29 +00003454bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3455 SmallVector<int, 8> M;
3456 N->getMask(M);
3457 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003458}
3459
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003460/// isVPERM2F128Mask - Match 256-bit shuffles where the elements are considered
3461/// as permutations between 128-bit chunks or halves. As an example: this
3462/// shuffle bellow:
3463/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3464/// The first half comes from the second half of V1 and the second half from the
3465/// the second half of V2.
3466static bool isVPERM2F128Mask(const SmallVectorImpl<int> &Mask, EVT VT,
3467 const X86Subtarget *Subtarget) {
3468 if (!Subtarget->hasAVX() || VT.getSizeInBits() != 256)
3469 return false;
3470
3471 // The shuffle result is divided into half A and half B. In total the two
3472 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3473 // B must come from C, D, E or F.
3474 int HalfSize = VT.getVectorNumElements()/2;
3475 bool MatchA = false, MatchB = false;
3476
3477 // Check if A comes from one of C, D, E, F.
3478 for (int Half = 0; Half < 4; ++Half) {
3479 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3480 MatchA = true;
3481 break;
3482 }
3483 }
3484
3485 // Check if B comes from one of C, D, E, F.
3486 for (int Half = 0; Half < 4; ++Half) {
3487 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3488 MatchB = true;
3489 break;
3490 }
3491 }
3492
3493 return MatchA && MatchB;
3494}
3495
3496/// getShuffleVPERM2F128Immediate - Return the appropriate immediate to shuffle
3497/// the specified VECTOR_MASK mask with VPERM2F128 instructions.
3498static unsigned getShuffleVPERM2F128Immediate(SDNode *N) {
3499 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3500 EVT VT = SVOp->getValueType(0);
3501
3502 int HalfSize = VT.getVectorNumElements()/2;
3503
3504 int FstHalf = 0, SndHalf = 0;
3505 for (int i = 0; i < HalfSize; ++i) {
3506 if (SVOp->getMaskElt(i) > 0) {
3507 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3508 break;
3509 }
3510 }
3511 for (int i = HalfSize; i < HalfSize*2; ++i) {
3512 if (SVOp->getMaskElt(i) > 0) {
3513 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3514 break;
3515 }
3516 }
3517
3518 return (FstHalf | (SndHalf << 4));
3519}
3520
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003521/// isVPERMILPDMask - Return true if the specified VECTOR_SHUFFLE operand
3522/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3523/// Note that VPERMIL mask matching is different depending whether theunderlying
3524/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3525/// to the same elements of the low, but to the higher half of the source.
3526/// In VPERMILPD the two lanes could be shuffled independently of each other
3527/// with the same restriction that lanes can't be crossed.
3528static bool isVPERMILPDMask(const SmallVectorImpl<int> &Mask, EVT VT,
3529 const X86Subtarget *Subtarget) {
3530 int NumElts = VT.getVectorNumElements();
3531 int NumLanes = VT.getSizeInBits()/128;
3532
3533 if (!Subtarget->hasAVX())
3534 return false;
3535
3536 // Match any permutation of 128-bit vector with 64-bit types
3537 if (NumLanes == 1 && NumElts != 2)
3538 return false;
3539
3540 // Only match 256-bit with 32 types
3541 if (VT.getSizeInBits() == 256 && NumElts != 4)
3542 return false;
3543
3544 // The mask on the high lane is independent of the low. Both can match
3545 // any element in inside its own lane, but can't cross.
3546 int LaneSize = NumElts/NumLanes;
3547 for (int l = 0; l < NumLanes; ++l)
3548 for (int i = l*LaneSize; i < LaneSize*(l+1); ++i) {
3549 int LaneStart = l*LaneSize;
3550 if (!isUndefOrInRange(Mask[i], LaneStart, LaneStart+LaneSize))
3551 return false;
3552 }
3553
3554 return true;
3555}
3556
3557/// isVPERMILPSMask - Return true if the specified VECTOR_SHUFFLE operand
3558/// specifies a shuffle of elements that is suitable for input to VPERMILPS*.
3559/// Note that VPERMIL mask matching is different depending whether theunderlying
3560/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3561/// to the same elements of the low, but to the higher half of the source.
3562/// In VPERMILPD the two lanes could be shuffled independently of each other
3563/// with the same restriction that lanes can't be crossed.
3564static bool isVPERMILPSMask(const SmallVectorImpl<int> &Mask, EVT VT,
3565 const X86Subtarget *Subtarget) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003566 unsigned NumElts = VT.getVectorNumElements();
3567 unsigned NumLanes = VT.getSizeInBits()/128;
3568
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003569 if (!Subtarget->hasAVX())
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003570 return false;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003571
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003572 // Match any permutation of 128-bit vector with 32-bit types
3573 if (NumLanes == 1 && NumElts != 4)
3574 return false;
3575
3576 // Only match 256-bit with 32 types
3577 if (VT.getSizeInBits() == 256 && NumElts != 8)
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003578 return false;
3579
3580 // The mask on the high lane should be the same as the low. Actually,
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003581 // they can differ if any of the corresponding index in a lane is undef
3582 // and the other stays in range.
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003583 int LaneSize = NumElts/NumLanes;
3584 for (int i = 0; i < LaneSize; ++i) {
3585 int HighElt = i+LaneSize;
Bruno Cardoso Lopes155a92a2011-08-10 01:54:17 +00003586 bool HighValid = isUndefOrInRange(Mask[HighElt], LaneSize, NumElts);
3587 bool LowValid = isUndefOrInRange(Mask[i], 0, LaneSize);
3588
3589 if (!HighValid || !LowValid)
3590 return false;
3591 if (Mask[i] < 0 || Mask[HighElt] < 0)
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003592 continue;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003593 if (Mask[HighElt]-Mask[i] != LaneSize)
3594 return false;
3595 }
3596
3597 return true;
3598}
3599
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003600/// getShuffleVPERMILPSImmediate - Return the appropriate immediate to shuffle
3601/// the specified VECTOR_MASK mask with VPERMILPS* instructions.
3602static unsigned getShuffleVPERMILPSImmediate(SDNode *N) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003603 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3604 EVT VT = SVOp->getValueType(0);
3605
3606 int NumElts = VT.getVectorNumElements();
3607 int NumLanes = VT.getSizeInBits()/128;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003608 int LaneSize = NumElts/NumLanes;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003609
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003610 // Although the mask is equal for both lanes do it twice to get the cases
3611 // where a mask will match because the same mask element is undef on the
3612 // first half but valid on the second. This would get pathological cases
3613 // such as: shuffle <u, 0, 1, 2, 4, 4, 5, 6>, which is completely valid.
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003614 unsigned Mask = 0;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003615 for (int l = 0; l < NumLanes; ++l) {
3616 for (int i = 0; i < LaneSize; ++i) {
3617 int MaskElt = SVOp->getMaskElt(i+(l*LaneSize));
3618 if (MaskElt < 0)
3619 continue;
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003620 if (MaskElt >= LaneSize)
3621 MaskElt -= LaneSize;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003622 Mask |= MaskElt << (i*2);
3623 }
Bruno Cardoso Lopes377baa52011-07-29 01:31:04 +00003624 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003625
3626 return Mask;
3627}
3628
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003629/// getShuffleVPERMILPDImmediate - Return the appropriate immediate to shuffle
3630/// the specified VECTOR_MASK mask with VPERMILPD* instructions.
3631static unsigned getShuffleVPERMILPDImmediate(SDNode *N) {
3632 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3633 EVT VT = SVOp->getValueType(0);
3634
3635 int NumElts = VT.getVectorNumElements();
3636 int NumLanes = VT.getSizeInBits()/128;
3637
3638 unsigned Mask = 0;
3639 int LaneSize = NumElts/NumLanes;
3640 for (int l = 0; l < NumLanes; ++l)
Bruno Cardoso Lopes377baa52011-07-29 01:31:04 +00003641 for (int i = l*LaneSize; i < LaneSize*(l+1); ++i) {
3642 int MaskElt = SVOp->getMaskElt(i);
3643 if (MaskElt < 0)
3644 continue;
3645 Mask |= (MaskElt-l*LaneSize) << i;
3646 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003647
3648 return Mask;
3649}
3650
Evan Cheng017dcc62006-04-21 01:05:10 +00003651/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3652/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003653/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003654static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003655 bool V2IsSplat = false, bool V2IsUndef = false) {
3656 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003657 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003658 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003659
Nate Begeman9008ca62009-04-27 18:41:29 +00003660 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003661 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003662
Nate Begeman9008ca62009-04-27 18:41:29 +00003663 for (int i = 1; i < NumOps; ++i)
3664 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3665 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3666 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003667 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003668
Evan Cheng39623da2006-04-20 08:58:49 +00003669 return true;
3670}
3671
Nate Begeman9008ca62009-04-27 18:41:29 +00003672static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003673 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003674 SmallVector<int, 8> M;
3675 N->getMask(M);
3676 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003677}
3678
Evan Chengd9539472006-04-14 21:59:03 +00003679/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3680/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003681/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
3682bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N,
3683 const X86Subtarget *Subtarget) {
3684 if (!Subtarget->hasSSE3() && !Subtarget->hasAVX())
Evan Chengd9539472006-04-14 21:59:03 +00003685 return false;
3686
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003687 // The second vector must be undef
3688 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3689 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003690
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003691 EVT VT = N->getValueType(0);
3692 unsigned NumElems = VT.getVectorNumElements();
3693
3694 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3695 (VT.getSizeInBits() == 256 && NumElems != 8))
3696 return false;
3697
3698 // "i+1" is the value the indexed mask element must have
3699 for (unsigned i = 0; i < NumElems; i += 2)
3700 if (!isUndefOrEqual(N->getMaskElt(i), i+1) ||
3701 !isUndefOrEqual(N->getMaskElt(i+1), i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003702 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003703
3704 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003705}
3706
3707/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3708/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003709/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
3710bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N,
3711 const X86Subtarget *Subtarget) {
3712 if (!Subtarget->hasSSE3() && !Subtarget->hasAVX())
Evan Chengd9539472006-04-14 21:59:03 +00003713 return false;
3714
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003715 // The second vector must be undef
3716 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3717 return false;
3718
3719 EVT VT = N->getValueType(0);
3720 unsigned NumElems = VT.getVectorNumElements();
3721
3722 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3723 (VT.getSizeInBits() == 256 && NumElems != 8))
3724 return false;
3725
3726 // "i" is the value the indexed mask element must have
3727 for (unsigned i = 0; i < NumElems; i += 2)
3728 if (!isUndefOrEqual(N->getMaskElt(i), i) ||
3729 !isUndefOrEqual(N->getMaskElt(i+1), i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003730 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003731
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003732 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003733}
3734
Evan Cheng0b457f02008-09-25 20:50:48 +00003735/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3736/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003737bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3738 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003739
Nate Begeman9008ca62009-04-27 18:41:29 +00003740 for (int i = 0; i < e; ++i)
3741 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003742 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003743 for (int i = 0; i < e; ++i)
3744 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003745 return false;
3746 return true;
3747}
3748
David Greenec38a03e2011-02-03 15:50:00 +00003749/// isVEXTRACTF128Index - Return true if the specified
3750/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3751/// suitable for input to VEXTRACTF128.
3752bool X86::isVEXTRACTF128Index(SDNode *N) {
3753 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3754 return false;
3755
3756 // The index should be aligned on a 128-bit boundary.
3757 uint64_t Index =
3758 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3759
3760 unsigned VL = N->getValueType(0).getVectorNumElements();
3761 unsigned VBits = N->getValueType(0).getSizeInBits();
3762 unsigned ElSize = VBits / VL;
3763 bool Result = (Index * ElSize) % 128 == 0;
3764
3765 return Result;
3766}
3767
David Greeneccacdc12011-02-04 16:08:29 +00003768/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3769/// operand specifies a subvector insert that is suitable for input to
3770/// VINSERTF128.
3771bool X86::isVINSERTF128Index(SDNode *N) {
3772 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3773 return false;
3774
3775 // The index should be aligned on a 128-bit boundary.
3776 uint64_t Index =
3777 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3778
3779 unsigned VL = N->getValueType(0).getVectorNumElements();
3780 unsigned VBits = N->getValueType(0).getSizeInBits();
3781 unsigned ElSize = VBits / VL;
3782 bool Result = (Index * ElSize) % 128 == 0;
3783
3784 return Result;
3785}
3786
Evan Cheng63d33002006-03-22 08:01:21 +00003787/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003788/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003789unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003790 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3791 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3792
Evan Chengb9df0ca2006-03-22 02:53:00 +00003793 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3794 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003795 for (int i = 0; i < NumOperands; ++i) {
3796 int Val = SVOp->getMaskElt(NumOperands-i-1);
3797 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003798 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003799 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003800 if (i != NumOperands - 1)
3801 Mask <<= Shift;
3802 }
Evan Cheng63d33002006-03-22 08:01:21 +00003803 return Mask;
3804}
3805
Evan Cheng506d3df2006-03-29 23:07:14 +00003806/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003807/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003808unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003809 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003810 unsigned Mask = 0;
3811 // 8 nodes, but we only care about the last 4.
3812 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003813 int Val = SVOp->getMaskElt(i);
3814 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003815 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003816 if (i != 4)
3817 Mask <<= 2;
3818 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003819 return Mask;
3820}
3821
3822/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003823/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003824unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003825 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003826 unsigned Mask = 0;
3827 // 8 nodes, but we only care about the first 4.
3828 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003829 int Val = SVOp->getMaskElt(i);
3830 if (Val >= 0)
3831 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003832 if (i != 0)
3833 Mask <<= 2;
3834 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003835 return Mask;
3836}
3837
Nate Begemana09008b2009-10-19 02:17:23 +00003838/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3839/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3840unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3841 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3842 EVT VVT = N->getValueType(0);
3843 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3844 int Val = 0;
3845
3846 unsigned i, e;
3847 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3848 Val = SVOp->getMaskElt(i);
3849 if (Val >= 0)
3850 break;
3851 }
Eli Friedman63f8dde2011-07-25 21:36:45 +00003852 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00003853 return (Val - i) * EltSize;
3854}
3855
David Greenec38a03e2011-02-03 15:50:00 +00003856/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
3857/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
3858/// instructions.
3859unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
3860 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3861 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
3862
3863 uint64_t Index =
3864 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3865
3866 EVT VecVT = N->getOperand(0).getValueType();
3867 EVT ElVT = VecVT.getVectorElementType();
3868
3869 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00003870 return Index / NumElemsPerChunk;
3871}
3872
David Greeneccacdc12011-02-04 16:08:29 +00003873/// getInsertVINSERTF128Immediate - Return the appropriate immediate
3874/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
3875/// instructions.
3876unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
3877 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3878 llvm_unreachable("Illegal insert subvector for VINSERTF128");
3879
3880 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00003881 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00003882
3883 EVT VecVT = N->getValueType(0);
3884 EVT ElVT = VecVT.getVectorElementType();
3885
3886 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00003887 return Index / NumElemsPerChunk;
3888}
3889
Evan Cheng37b73872009-07-30 08:33:02 +00003890/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3891/// constant +0.0.
3892bool X86::isZeroNode(SDValue Elt) {
3893 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003894 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003895 (isa<ConstantFPSDNode>(Elt) &&
3896 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3897}
3898
Nate Begeman9008ca62009-04-27 18:41:29 +00003899/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3900/// their permute mask.
3901static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3902 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003903 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003904 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003905 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003906
Nate Begeman5a5ca152009-04-29 05:20:52 +00003907 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003908 int idx = SVOp->getMaskElt(i);
3909 if (idx < 0)
3910 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003911 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003912 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003913 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003914 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003915 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003916 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3917 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003918}
3919
Evan Cheng779ccea2007-12-07 21:30:01 +00003920/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3921/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003922static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003923 unsigned NumElems = VT.getVectorNumElements();
3924 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003925 int idx = Mask[i];
3926 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003927 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003928 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003929 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003930 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003931 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003932 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003933}
3934
Evan Cheng533a0aa2006-04-19 20:35:22 +00003935/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3936/// match movhlps. The lower half elements should come from upper half of
3937/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003938/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003939static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00003940 EVT VT = Op->getValueType(0);
3941 if (VT.getSizeInBits() != 128)
3942 return false;
3943 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003944 return false;
3945 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003946 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003947 return false;
3948 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003949 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003950 return false;
3951 return true;
3952}
3953
Evan Cheng5ced1d82006-04-06 23:23:56 +00003954/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003955/// is promoted to a vector. It also returns the LoadSDNode by reference if
3956/// required.
3957static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003958 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3959 return false;
3960 N = N->getOperand(0).getNode();
3961 if (!ISD::isNON_EXTLoad(N))
3962 return false;
3963 if (LD)
3964 *LD = cast<LoadSDNode>(N);
3965 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003966}
3967
Evan Cheng533a0aa2006-04-19 20:35:22 +00003968/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3969/// match movlp{s|d}. The lower half elements should come from lower half of
3970/// V1 (and in order), and the upper half elements should come from the upper
3971/// half of V2 (and in order). And since V1 will become the source of the
3972/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003973static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3974 ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00003975 EVT VT = Op->getValueType(0);
3976 if (VT.getSizeInBits() != 128)
3977 return false;
3978
Evan Cheng466685d2006-10-09 20:57:25 +00003979 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003980 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003981 // Is V2 is a vector load, don't do this transformation. We will try to use
3982 // load folding shufps op.
3983 if (ISD::isNON_EXTLoad(V2))
3984 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003985
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00003986 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003987
Evan Cheng533a0aa2006-04-19 20:35:22 +00003988 if (NumElems != 2 && NumElems != 4)
3989 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003990 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003991 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003992 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003993 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003994 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003995 return false;
3996 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003997}
3998
Evan Cheng39623da2006-04-20 08:58:49 +00003999/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4000/// all the same.
4001static bool isSplatVector(SDNode *N) {
4002 if (N->getOpcode() != ISD::BUILD_VECTOR)
4003 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004004
Dan Gohman475871a2008-07-27 21:46:04 +00004005 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004006 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4007 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004008 return false;
4009 return true;
4010}
4011
Evan Cheng213d2cf2007-05-17 18:45:50 +00004012/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004013/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004014/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004015static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004016 SDValue V1 = N->getOperand(0);
4017 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004018 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4019 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004020 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004021 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004022 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004023 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4024 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004025 if (Opc != ISD::BUILD_VECTOR ||
4026 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004027 return false;
4028 } else if (Idx >= 0) {
4029 unsigned Opc = V1.getOpcode();
4030 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4031 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004032 if (Opc != ISD::BUILD_VECTOR ||
4033 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004034 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004035 }
4036 }
4037 return true;
4038}
4039
4040/// getZeroVector - Returns a vector of specified type with all zero elements.
4041///
Owen Andersone50ed302009-08-10 22:56:29 +00004042static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00004043 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004044 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004045
Dale Johannesen0488fb62010-09-30 23:57:10 +00004046 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004047 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004048 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00004049 if (VT.getSizeInBits() == 128) { // SSE
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004050 if (HasSSE2) { // SSE2
4051 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4052 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4053 } else { // SSE1
4054 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4055 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4056 }
4057 } else if (VT.getSizeInBits() == 256) { // AVX
4058 // 256-bit logic and arithmetic instructions in AVX are
4059 // all floating-point, no support for integer ops. Default
4060 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00004061 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004062 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4063 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00004064 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004065 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004066}
4067
Chris Lattner8a594482007-11-25 00:24:49 +00004068/// getOnesVector - Returns a vector of specified type with all bits set.
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004069/// Always build ones vectors as <4 x i32>. For 256-bit types, use two
4070/// <4 x i32> inserted in a <8 x i32> appropriately. Then bitcast to their
4071/// original type, ensuring they get CSE'd.
Owen Andersone50ed302009-08-10 22:56:29 +00004072static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004073 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004074 assert((VT.is128BitVector() || VT.is256BitVector())
4075 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004076
Owen Anderson825b72b2009-08-11 20:47:22 +00004077 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004078 SDValue Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
4079 Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004080
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004081 if (VT.is256BitVector()) {
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004082 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, MVT::v8i32),
4083 Vec, DAG.getConstant(0, MVT::i32), DAG, dl);
4084 Vec = Insert128BitVector(InsV, Vec,
4085 DAG.getConstant(4 /* NumElems/2 */, MVT::i32), DAG, dl);
4086 }
4087
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004088 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004089}
4090
Evan Cheng39623da2006-04-20 08:58:49 +00004091/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4092/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00004093static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004094 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004095 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004096
Evan Cheng39623da2006-04-20 08:58:49 +00004097 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00004098 SmallVector<int, 8> MaskVec;
4099 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00004100
Nate Begeman5a5ca152009-04-29 05:20:52 +00004101 for (unsigned i = 0; i != NumElems; ++i) {
4102 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004103 MaskVec[i] = NumElems;
4104 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00004105 }
Evan Cheng39623da2006-04-20 08:58:49 +00004106 }
Evan Cheng39623da2006-04-20 08:58:49 +00004107 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00004108 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
4109 SVOp->getOperand(1), &MaskVec[0]);
4110 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00004111}
4112
Evan Cheng017dcc62006-04-21 01:05:10 +00004113/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4114/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004115static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004116 SDValue V2) {
4117 unsigned NumElems = VT.getVectorNumElements();
4118 SmallVector<int, 8> Mask;
4119 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004120 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004121 Mask.push_back(i);
4122 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004123}
4124
Nate Begeman9008ca62009-04-27 18:41:29 +00004125/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004126static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004127 SDValue V2) {
4128 unsigned NumElems = VT.getVectorNumElements();
4129 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004130 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004131 Mask.push_back(i);
4132 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004133 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004134 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004135}
4136
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004137/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004138static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004139 SDValue V2) {
4140 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004141 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004142 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004143 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004144 Mask.push_back(i + Half);
4145 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004146 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004147 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004148}
4149
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004150// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004151// a generic shuffle instruction because the target has no such instructions.
4152// Generate shuffles which repeat i16 and i8 several times until they can be
4153// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004154static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004155 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004156 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004157 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004158
Nate Begeman9008ca62009-04-27 18:41:29 +00004159 while (NumElems > 4) {
4160 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004161 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004162 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004163 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004164 EltNo -= NumElems/2;
4165 }
4166 NumElems >>= 1;
4167 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004168 return V;
4169}
Eric Christopherfd179292009-08-27 18:07:15 +00004170
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004171/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4172static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4173 EVT VT = V.getValueType();
4174 DebugLoc dl = V.getDebugLoc();
4175 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4176 && "Vector size not supported");
4177
4178 bool Is128 = VT.getSizeInBits() == 128;
4179 EVT NVT = Is128 ? MVT::v4f32 : MVT::v8f32;
4180 V = DAG.getNode(ISD::BITCAST, dl, NVT, V);
4181
4182 if (Is128) {
4183 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
4184 V = DAG.getVectorShuffle(NVT, dl, V, DAG.getUNDEF(NVT), &SplatMask[0]);
4185 } else {
4186 // The second half of indicies refer to the higher part, which is a
4187 // duplication of the lower one. This makes this shuffle a perfect match
4188 // for the VPERM instruction.
4189 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4190 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
4191 V = DAG.getVectorShuffle(NVT, dl, V, DAG.getUNDEF(NVT), &SplatMask[0]);
4192 }
4193
4194 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4195}
4196
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00004197/// PromoteVectorToScalarSplat - Since there's no native support for
4198/// scalar_to_vector for 256-bit AVX, a 128-bit scalar_to_vector +
4199/// INSERT_SUBVECTOR is generated. Recognize this idiom and do the
4200/// shuffle before the insertion, this yields less instructions in the end.
4201static SDValue PromoteVectorToScalarSplat(ShuffleVectorSDNode *SV,
4202 SelectionDAG &DAG) {
4203 EVT SrcVT = SV->getValueType(0);
4204 SDValue V1 = SV->getOperand(0);
4205 DebugLoc dl = SV->getDebugLoc();
4206 int NumElems = SrcVT.getVectorNumElements();
4207
4208 assert(SrcVT.is256BitVector() && "unknown howto handle vector type");
Bruno Cardoso Lopesa5134a02011-08-11 02:49:41 +00004209 assert(SV->isSplat() && "shuffle must be a splat");
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00004210
Bruno Cardoso Lopesa5134a02011-08-11 02:49:41 +00004211 int SplatIdx = SV->getSplatIndex();
4212 const int Mask[4] = { SplatIdx, SplatIdx, SplatIdx, SplatIdx };
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00004213
4214 EVT SVT = EVT::getVectorVT(*DAG.getContext(), SrcVT.getVectorElementType(),
4215 NumElems/2);
4216 SDValue SV1 = DAG.getVectorShuffle(SVT, dl, V1.getOperand(1),
Bruno Cardoso Lopesa5134a02011-08-11 02:49:41 +00004217 DAG.getUNDEF(SVT), Mask);
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00004218 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), SV1,
4219 DAG.getConstant(0, MVT::i32), DAG, dl);
4220
4221 return Insert128BitVector(InsV, SV1,
4222 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4223}
4224
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004225/// PromoteSplat - Promote a splat of v4i32, v8i16 or v16i8 to v4f32 and
4226/// v8i32, v16i16 or v32i8 to v8f32.
4227static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4228 EVT SrcVT = SV->getValueType(0);
4229 SDValue V1 = SV->getOperand(0);
4230 DebugLoc dl = SV->getDebugLoc();
4231
4232 int EltNo = SV->getSplatIndex();
4233 int NumElems = SrcVT.getVectorNumElements();
4234 unsigned Size = SrcVT.getSizeInBits();
4235
4236 // Extract the 128-bit part containing the splat element and update
4237 // the splat element index when it refers to the higher register.
4238 if (Size == 256) {
4239 unsigned Idx = (EltNo > NumElems/2) ? NumElems/2 : 0;
4240 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4241 if (Idx > 0)
4242 EltNo -= NumElems/2;
4243 }
4244
4245 // Make this 128-bit vector duplicate i8 and i16 elements
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004246 EVT EltVT = SrcVT.getVectorElementType();
4247 if (NumElems > 4 && (EltVT == MVT::i8 || EltVT == MVT::i16))
4248 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004249
4250 // Recreate the 256-bit vector and place the same 128-bit vector
4251 // into the low and high part. This is necessary because we want
4252 // to use VPERM to shuffle the v8f32 vector, and VPERM only shuffles
4253 // inside each separate v4f32 lane.
4254 if (Size == 256) {
4255 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), V1,
4256 DAG.getConstant(0, MVT::i32), DAG, dl);
4257 V1 = Insert128BitVector(InsV, V1,
4258 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4259 }
4260
4261 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004262}
4263
Evan Chengba05f722006-04-21 23:03:30 +00004264/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004265/// vector of zero or undef vector. This produces a shuffle where the low
4266/// element of V2 is swizzled into the zero/undef vector, landing at element
4267/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004268static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00004269 bool isZero, bool HasSSE2,
4270 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004271 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004272 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00004273 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
4274 unsigned NumElems = VT.getVectorNumElements();
4275 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004276 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004277 // If this is the insertion idx, put the low elt of V2 here.
4278 MaskVec.push_back(i == Idx ? NumElems : i);
4279 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004280}
4281
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004282/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4283/// element of the result of the vector shuffle.
Benjamin Kramer050db522011-03-26 12:38:19 +00004284static SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
4285 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004286 if (Depth == 6)
4287 return SDValue(); // Limit search depth.
4288
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004289 SDValue V = SDValue(N, 0);
4290 EVT VT = V.getValueType();
4291 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004292
4293 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4294 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
4295 Index = SV->getMaskElt(Index);
4296
4297 if (Index < 0)
4298 return DAG.getUNDEF(VT.getVectorElementType());
4299
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004300 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004301 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004302 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004303 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004304
4305 // Recurse into target specific vector shuffles to find scalars.
4306 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004307 int NumElems = VT.getVectorNumElements();
4308 SmallVector<unsigned, 16> ShuffleMask;
4309 SDValue ImmN;
4310
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004311 switch(Opcode) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004312 case X86ISD::SHUFPS:
4313 case X86ISD::SHUFPD:
4314 ImmN = N->getOperand(N->getNumOperands()-1);
4315 DecodeSHUFPSMask(NumElems,
4316 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4317 ShuffleMask);
4318 break;
4319 case X86ISD::PUNPCKHBW:
4320 case X86ISD::PUNPCKHWD:
4321 case X86ISD::PUNPCKHDQ:
4322 case X86ISD::PUNPCKHQDQ:
4323 DecodePUNPCKHMask(NumElems, ShuffleMask);
4324 break;
4325 case X86ISD::UNPCKHPS:
4326 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00004327 case X86ISD::VUNPCKHPSY:
4328 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004329 DecodeUNPCKHPMask(NumElems, ShuffleMask);
4330 break;
4331 case X86ISD::PUNPCKLBW:
4332 case X86ISD::PUNPCKLWD:
4333 case X86ISD::PUNPCKLDQ:
4334 case X86ISD::PUNPCKLQDQ:
David Greenec4db4e52011-02-28 19:06:56 +00004335 DecodePUNPCKLMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004336 break;
4337 case X86ISD::UNPCKLPS:
4338 case X86ISD::UNPCKLPD:
David Greenec4db4e52011-02-28 19:06:56 +00004339 case X86ISD::VUNPCKLPSY:
4340 case X86ISD::VUNPCKLPDY:
4341 DecodeUNPCKLPMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004342 break;
4343 case X86ISD::MOVHLPS:
4344 DecodeMOVHLPSMask(NumElems, ShuffleMask);
4345 break;
4346 case X86ISD::MOVLHPS:
4347 DecodeMOVLHPSMask(NumElems, ShuffleMask);
4348 break;
4349 case X86ISD::PSHUFD:
4350 ImmN = N->getOperand(N->getNumOperands()-1);
4351 DecodePSHUFMask(NumElems,
4352 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4353 ShuffleMask);
4354 break;
4355 case X86ISD::PSHUFHW:
4356 ImmN = N->getOperand(N->getNumOperands()-1);
4357 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4358 ShuffleMask);
4359 break;
4360 case X86ISD::PSHUFLW:
4361 ImmN = N->getOperand(N->getNumOperands()-1);
4362 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4363 ShuffleMask);
4364 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004365 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004366 case X86ISD::MOVSD: {
4367 // The index 0 always comes from the first element of the second source,
4368 // this is why MOVSS and MOVSD are used in the first place. The other
4369 // elements come from the other positions of the first source vector.
4370 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004371 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
4372 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004373 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00004374 case X86ISD::VPERMILPS:
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004375 ImmN = N->getOperand(N->getNumOperands()-1);
Bruno Cardoso Lopes2eb4c2b2011-07-29 01:31:11 +00004376 DecodeVPERMILPSMask(4, cast<ConstantSDNode>(ImmN)->getZExtValue(),
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004377 ShuffleMask);
Bruno Cardoso Lopes2eb4c2b2011-07-29 01:31:11 +00004378 break;
4379 case X86ISD::VPERMILPSY:
4380 ImmN = N->getOperand(N->getNumOperands()-1);
4381 DecodeVPERMILPSMask(8, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4382 ShuffleMask);
4383 break;
4384 case X86ISD::VPERMILPD:
4385 ImmN = N->getOperand(N->getNumOperands()-1);
4386 DecodeVPERMILPDMask(2, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4387 ShuffleMask);
4388 break;
4389 case X86ISD::VPERMILPDY:
4390 ImmN = N->getOperand(N->getNumOperands()-1);
4391 DecodeVPERMILPDMask(4, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4392 ShuffleMask);
4393 break;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004394 case X86ISD::VPERM2F128:
4395 ImmN = N->getOperand(N->getNumOperands()-1);
4396 DecodeVPERM2F128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4397 ShuffleMask);
4398 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004399 default:
4400 assert("not implemented for target shuffle node");
4401 return SDValue();
4402 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004403
4404 Index = ShuffleMask[Index];
4405 if (Index < 0)
4406 return DAG.getUNDEF(VT.getVectorElementType());
4407
4408 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
4409 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
4410 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004411 }
4412
4413 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004414 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004415 V = V.getOperand(0);
4416 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004417 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004418
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004419 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004420 return SDValue();
4421 }
4422
4423 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4424 return (Index == 0) ? V.getOperand(0)
4425 : DAG.getUNDEF(VT.getVectorElementType());
4426
4427 if (V.getOpcode() == ISD::BUILD_VECTOR)
4428 return V.getOperand(Index);
4429
4430 return SDValue();
4431}
4432
4433/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4434/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004435/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004436static
4437unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
4438 bool ZerosFromLeft, SelectionDAG &DAG) {
4439 int i = 0;
4440
4441 while (i < NumElems) {
4442 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004443 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004444 if (!(Elt.getNode() &&
4445 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4446 break;
4447 ++i;
4448 }
4449
4450 return i;
4451}
4452
4453/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
4454/// MaskE correspond consecutively to elements from one of the vector operands,
4455/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4456static
4457bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
4458 int OpIdx, int NumElems, unsigned &OpNum) {
4459 bool SeenV1 = false;
4460 bool SeenV2 = false;
4461
4462 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
4463 int Idx = SVOp->getMaskElt(i);
4464 // Ignore undef indicies
4465 if (Idx < 0)
4466 continue;
4467
4468 if (Idx < NumElems)
4469 SeenV1 = true;
4470 else
4471 SeenV2 = true;
4472
4473 // Only accept consecutive elements from the same vector
4474 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4475 return false;
4476 }
4477
4478 OpNum = SeenV1 ? 0 : 1;
4479 return true;
4480}
4481
4482/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4483/// logical left shift of a vector.
4484static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4485 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4486 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4487 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4488 false /* check zeros from right */, DAG);
4489 unsigned OpSrc;
4490
4491 if (!NumZeros)
4492 return false;
4493
4494 // Considering the elements in the mask that are not consecutive zeros,
4495 // check if they consecutively come from only one of the source vectors.
4496 //
4497 // V1 = {X, A, B, C} 0
4498 // \ \ \ /
4499 // vector_shuffle V1, V2 <1, 2, 3, X>
4500 //
4501 if (!isShuffleMaskConsecutive(SVOp,
4502 0, // Mask Start Index
4503 NumElems-NumZeros-1, // Mask End Index
4504 NumZeros, // Where to start looking in the src vector
4505 NumElems, // Number of elements in vector
4506 OpSrc)) // Which source operand ?
4507 return false;
4508
4509 isLeft = false;
4510 ShAmt = NumZeros;
4511 ShVal = SVOp->getOperand(OpSrc);
4512 return true;
4513}
4514
4515/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4516/// logical left shift of a vector.
4517static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4518 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4519 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4520 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4521 true /* check zeros from left */, DAG);
4522 unsigned OpSrc;
4523
4524 if (!NumZeros)
4525 return false;
4526
4527 // Considering the elements in the mask that are not consecutive zeros,
4528 // check if they consecutively come from only one of the source vectors.
4529 //
4530 // 0 { A, B, X, X } = V2
4531 // / \ / /
4532 // vector_shuffle V1, V2 <X, X, 4, 5>
4533 //
4534 if (!isShuffleMaskConsecutive(SVOp,
4535 NumZeros, // Mask Start Index
4536 NumElems-1, // Mask End Index
4537 0, // Where to start looking in the src vector
4538 NumElems, // Number of elements in vector
4539 OpSrc)) // Which source operand ?
4540 return false;
4541
4542 isLeft = true;
4543 ShAmt = NumZeros;
4544 ShVal = SVOp->getOperand(OpSrc);
4545 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004546}
4547
4548/// isVectorShift - Returns true if the shuffle can be implemented as a
4549/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004550static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004551 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004552 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4553 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4554 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004555
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004556 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004557}
4558
Evan Chengc78d3b42006-04-24 18:01:45 +00004559/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4560///
Dan Gohman475871a2008-07-27 21:46:04 +00004561static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004562 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004563 SelectionDAG &DAG,
4564 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004565 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004566 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004567
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004568 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004569 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004570 bool First = true;
4571 for (unsigned i = 0; i < 16; ++i) {
4572 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4573 if (ThisIsNonZero && First) {
4574 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004575 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004576 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004577 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004578 First = false;
4579 }
4580
4581 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004582 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004583 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4584 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004585 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004586 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004587 }
4588 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004589 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4590 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4591 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004592 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004593 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004594 } else
4595 ThisElt = LastElt;
4596
Gabor Greifba36cb52008-08-28 21:40:38 +00004597 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004598 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004599 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004600 }
4601 }
4602
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004603 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004604}
4605
Bill Wendlinga348c562007-03-22 18:42:45 +00004606/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004607///
Dan Gohman475871a2008-07-27 21:46:04 +00004608static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004609 unsigned NumNonZero, unsigned NumZero,
4610 SelectionDAG &DAG,
4611 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004612 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004613 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004614
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004615 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004616 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004617 bool First = true;
4618 for (unsigned i = 0; i < 8; ++i) {
4619 bool isNonZero = (NonZeros & (1 << i)) != 0;
4620 if (isNonZero) {
4621 if (First) {
4622 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004623 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004624 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004625 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004626 First = false;
4627 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004628 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004629 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004630 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004631 }
4632 }
4633
4634 return V;
4635}
4636
Evan Chengf26ffe92008-05-29 08:22:04 +00004637/// getVShift - Return a vector logical shift node.
4638///
Owen Andersone50ed302009-08-10 22:56:29 +00004639static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004640 unsigned NumBits, SelectionDAG &DAG,
4641 const TargetLowering &TLI, DebugLoc dl) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00004642 EVT ShVT = MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00004643 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004644 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4645 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004646 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004647 DAG.getConstant(NumBits,
4648 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004649}
4650
Dan Gohman475871a2008-07-27 21:46:04 +00004651SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004652X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004653 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004654
Evan Chengc3630942009-12-09 21:00:30 +00004655 // Check if the scalar load can be widened into a vector load. And if
4656 // the address is "base + cst" see if the cst can be "absorbed" into
4657 // the shuffle mask.
4658 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4659 SDValue Ptr = LD->getBasePtr();
4660 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4661 return SDValue();
4662 EVT PVT = LD->getValueType(0);
4663 if (PVT != MVT::i32 && PVT != MVT::f32)
4664 return SDValue();
4665
4666 int FI = -1;
4667 int64_t Offset = 0;
4668 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4669 FI = FINode->getIndex();
4670 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004671 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004672 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4673 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4674 Offset = Ptr.getConstantOperandVal(1);
4675 Ptr = Ptr.getOperand(0);
4676 } else {
4677 return SDValue();
4678 }
4679
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004680 // FIXME: 256-bit vector instructions don't require a strict alignment,
4681 // improve this code to support it better.
4682 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004683 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004684 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004685 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004686 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004687 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004688 // Can't change the alignment. FIXME: It's possible to compute
4689 // the exact stack offset and reference FI + adjust offset instead.
4690 // If someone *really* cares about this. That's the way to implement it.
4691 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004692 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004693 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004694 }
4695 }
4696
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004697 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004698 // Ptr + (Offset & ~15).
4699 if (Offset < 0)
4700 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004701 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004702 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004703 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004704 if (StartOffset)
4705 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4706 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4707
4708 int EltNo = (Offset - StartOffset) >> 2;
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004709 int NumElems = VT.getVectorNumElements();
4710
4711 EVT CanonVT = VT.getSizeInBits() == 128 ? MVT::v4i32 : MVT::v8i32;
4712 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4713 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004714 LD->getPointerInfo().getWithOffset(StartOffset),
David Greene67c9d422010-02-15 16:53:33 +00004715 false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004716
4717 // Canonicalize it to a v4i32 or v8i32 shuffle.
4718 SmallVector<int, 8> Mask;
4719 for (int i = 0; i < NumElems; ++i)
4720 Mask.push_back(EltNo);
4721
4722 V1 = DAG.getNode(ISD::BITCAST, dl, CanonVT, V1);
4723 return DAG.getNode(ISD::BITCAST, dl, NVT,
4724 DAG.getVectorShuffle(CanonVT, dl, V1,
4725 DAG.getUNDEF(CanonVT),&Mask[0]));
Evan Chengc3630942009-12-09 21:00:30 +00004726 }
4727
4728 return SDValue();
4729}
4730
Michael J. Spencerec38de22010-10-10 22:04:20 +00004731/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4732/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004733/// load which has the same value as a build_vector whose operands are 'elts'.
4734///
4735/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004736///
Nate Begeman1449f292010-03-24 22:19:06 +00004737/// FIXME: we'd also like to handle the case where the last elements are zero
4738/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4739/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004740static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004741 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004742 EVT EltVT = VT.getVectorElementType();
4743 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004744
Nate Begemanfdea31a2010-03-24 20:49:50 +00004745 LoadSDNode *LDBase = NULL;
4746 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004747
Nate Begeman1449f292010-03-24 22:19:06 +00004748 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004749 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004750 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004751 for (unsigned i = 0; i < NumElems; ++i) {
4752 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004753
Nate Begemanfdea31a2010-03-24 20:49:50 +00004754 if (!Elt.getNode() ||
4755 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4756 return SDValue();
4757 if (!LDBase) {
4758 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4759 return SDValue();
4760 LDBase = cast<LoadSDNode>(Elt.getNode());
4761 LastLoadedElt = i;
4762 continue;
4763 }
4764 if (Elt.getOpcode() == ISD::UNDEF)
4765 continue;
4766
4767 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4768 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4769 return SDValue();
4770 LastLoadedElt = i;
4771 }
Nate Begeman1449f292010-03-24 22:19:06 +00004772
4773 // If we have found an entire vector of loads and undefs, then return a large
4774 // load of the entire vector width starting at the base pointer. If we found
4775 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004776 if (LastLoadedElt == NumElems - 1) {
4777 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004778 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004779 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004780 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004781 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004782 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004783 LDBase->isVolatile(), LDBase->isNonTemporal(),
4784 LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00004785 } else if (NumElems == 4 && LastLoadedElt == 1 &&
4786 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004787 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4788 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Chris Lattner88641552010-09-22 00:34:38 +00004789 SDValue ResNode = DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys,
4790 Ops, 2, MVT::i32,
4791 LDBase->getMemOperand());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004792 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004793 }
4794 return SDValue();
4795}
4796
Evan Chengc3630942009-12-09 21:00:30 +00004797SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004798X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004799 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00004800
David Greenef125a292011-02-08 19:04:41 +00004801 EVT VT = Op.getValueType();
4802 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00004803 unsigned NumElems = Op.getNumOperands();
4804
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00004805 // Vectors containing all zeros can be matched by pxor and xorps later
4806 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
4807 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
4808 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004809 if (Op.getValueType() == MVT::v4i32 ||
4810 Op.getValueType() == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00004811 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004812
Dale Johannesenace16102009-02-03 19:33:06 +00004813 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00004814 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004815
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00004816 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
4817 // vectors or broken into v4i32 operations on 256-bit vectors.
4818 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
4819 if (Op.getValueType() == MVT::v4i32)
4820 return Op;
4821
4822 return getOnesVector(Op.getValueType(), DAG, dl);
4823 }
4824
Owen Andersone50ed302009-08-10 22:56:29 +00004825 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004826
Evan Cheng0db9fe62006-04-25 20:13:52 +00004827 unsigned NumZero = 0;
4828 unsigned NumNonZero = 0;
4829 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004830 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00004831 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004832 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004833 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00004834 if (Elt.getOpcode() == ISD::UNDEF)
4835 continue;
4836 Values.insert(Elt);
4837 if (Elt.getOpcode() != ISD::Constant &&
4838 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004839 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00004840 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00004841 NumZero++;
4842 else {
4843 NonZeros |= (1 << i);
4844 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004845 }
4846 }
4847
Chris Lattner97a2a562010-08-26 05:24:29 +00004848 // All undef vector. Return an UNDEF. All zero vectors were handled above.
4849 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00004850 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004851
Chris Lattner67f453a2008-03-09 05:42:06 +00004852 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00004853 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004854 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00004855 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00004856
Chris Lattner62098042008-03-09 01:05:04 +00004857 // If this is an insertion of an i64 value on x86-32, and if the top bits of
4858 // the value are obviously zero, truncate the value to i32 and do the
4859 // insertion that way. Only do this if the value is non-constant or if the
4860 // value is a constant being inserted into element 0. It is cheaper to do
4861 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00004862 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00004863 (!IsAllConstants || Idx == 0)) {
4864 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00004865 // Handle SSE only.
4866 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
4867 EVT VecVT = MVT::v4i32;
4868 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00004869
Chris Lattner62098042008-03-09 01:05:04 +00004870 // Truncate the value (which may itself be a constant) to i32, and
4871 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00004872 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00004873 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00004874 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4875 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004876
Chris Lattner62098042008-03-09 01:05:04 +00004877 // Now we have our 32-bit value zero extended in the low element of
4878 // a vector. If Idx != 0, swizzle it into place.
4879 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004880 SmallVector<int, 4> Mask;
4881 Mask.push_back(Idx);
4882 for (unsigned i = 1; i != VecElts; ++i)
4883 Mask.push_back(i);
4884 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00004885 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00004886 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004887 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004888 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00004889 }
4890 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004891
Chris Lattner19f79692008-03-08 22:59:52 +00004892 // If we have a constant or non-constant insertion into the low element of
4893 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
4894 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00004895 // depending on what the source datatype is.
4896 if (Idx == 0) {
4897 if (NumZero == 0) {
4898 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00004899 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
4900 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00004901 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
4902 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
4903 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
4904 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00004905 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
4906 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004907 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
4908 EVT MiddleVT = MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00004909 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
4910 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4911 Subtarget->hasSSE2(), DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004912 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00004913 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004914 }
Evan Chengf26ffe92008-05-29 08:22:04 +00004915
4916 // Is it a vector logical left shift?
4917 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00004918 X86::isZeroNode(Op.getOperand(0)) &&
4919 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004920 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00004921 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004922 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004923 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00004924 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004925 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004926
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004927 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00004928 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004929
Chris Lattner19f79692008-03-08 22:59:52 +00004930 // Otherwise, if this is a vector with i32 or f32 elements, and the element
4931 // is a non-constant being inserted into an element other than the low one,
4932 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
4933 // movd/movss) to move this into the low element, then shuffle it into
4934 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004935 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00004936 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00004937
Evan Cheng0db9fe62006-04-25 20:13:52 +00004938 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00004939 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
4940 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00004941 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004942 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00004943 MaskVec.push_back(i == Idx ? 0 : 1);
4944 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004945 }
4946 }
4947
Chris Lattner67f453a2008-03-09 05:42:06 +00004948 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00004949 if (Values.size() == 1) {
4950 if (EVTBits == 32) {
4951 // Instead of a shuffle like this:
4952 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
4953 // Check if it's possible to issue this instead.
4954 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
4955 unsigned Idx = CountTrailingZeros_32(NonZeros);
4956 SDValue Item = Op.getOperand(Idx);
4957 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
4958 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
4959 }
Dan Gohman475871a2008-07-27 21:46:04 +00004960 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004961 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004962
Dan Gohmana3941172007-07-24 22:55:08 +00004963 // A vector full of immediates; various special cases are already
4964 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004965 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00004966 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00004967
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00004968 // For AVX-length vectors, build the individual 128-bit pieces and use
4969 // shuffles to put them in place.
4970 if (VT.getSizeInBits() == 256 && !ISD::isBuildVectorAllZeros(Op.getNode())) {
4971 SmallVector<SDValue, 32> V;
4972 for (unsigned i = 0; i < NumElems; ++i)
4973 V.push_back(Op.getOperand(i));
4974
4975 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
4976
4977 // Build both the lower and upper subvector.
4978 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
4979 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
4980 NumElems/2);
4981
4982 // Recreate the wider vector with the lower and upper part.
Bruno Cardoso Lopes15d03fb2011-07-28 01:26:53 +00004983 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Lower,
4984 DAG.getConstant(0, MVT::i32), DAG, dl);
4985 return Insert128BitVector(Vec, Upper, DAG.getConstant(NumElems/2, MVT::i32),
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00004986 DAG, dl);
4987 }
4988
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00004989 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004990 if (EVTBits == 64) {
4991 if (NumNonZero == 1) {
4992 // One half is zero or undef.
4993 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00004994 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00004995 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00004996 return getShuffleVectorZeroOrUndef(V2, Idx, true,
4997 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00004998 }
Dan Gohman475871a2008-07-27 21:46:04 +00004999 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005000 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005001
5002 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005003 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005004 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00005005 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005006 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005007 }
5008
Bill Wendling826f36f2007-03-28 00:57:11 +00005009 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005010 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00005011 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005012 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005013 }
5014
5015 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00005016 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00005017 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005018 if (NumElems == 4 && NumZero > 0) {
5019 for (unsigned i = 0; i < 4; ++i) {
5020 bool isZero = !(NonZeros & (1 << i));
5021 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00005022 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005023 else
Dale Johannesenace16102009-02-03 19:33:06 +00005024 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005025 }
5026
5027 for (unsigned i = 0; i < 2; ++i) {
5028 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5029 default: break;
5030 case 0:
5031 V[i] = V[i*2]; // Must be a zero vector.
5032 break;
5033 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005034 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005035 break;
5036 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005037 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005038 break;
5039 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005040 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005041 break;
5042 }
5043 }
5044
Nate Begeman9008ca62009-04-27 18:41:29 +00005045 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005046 bool Reverse = (NonZeros & 0x3) == 2;
5047 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005048 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005049 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5050 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005051 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
5052 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005053 }
5054
Nate Begemanfdea31a2010-03-24 20:49:50 +00005055 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5056 // Check for a build vector of consecutive loads.
5057 for (unsigned i = 0; i < NumElems; ++i)
5058 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005059
Nate Begemanfdea31a2010-03-24 20:49:50 +00005060 // Check for elements which are consecutive loads.
5061 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5062 if (LD.getNode())
5063 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005064
5065 // For SSE 4.1, use insertps to put the high elements into the low element.
Nate Begemanfdea31a2010-03-24 20:49:50 +00005066 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005067 SDValue Result;
5068 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5069 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5070 else
5071 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005072
Chris Lattner24faf612010-08-28 17:59:08 +00005073 for (unsigned i = 1; i < NumElems; ++i) {
5074 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5075 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005076 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005077 }
5078 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005079 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005080
Chris Lattner6e80e442010-08-28 17:15:43 +00005081 // Otherwise, expand into a number of unpckl*, start by extending each of
5082 // our (non-undef) elements to the full vector width with the element in the
5083 // bottom slot of the vector (which generates no code for SSE).
5084 for (unsigned i = 0; i < NumElems; ++i) {
5085 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5086 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5087 else
5088 V[i] = DAG.getUNDEF(VT);
5089 }
5090
5091 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005092 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5093 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5094 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005095 unsigned EltStride = NumElems >> 1;
5096 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005097 for (unsigned i = 0; i < EltStride; ++i) {
5098 // If V[i+EltStride] is undef and this is the first round of mixing,
5099 // then it is safe to just drop this shuffle: V[i] is already in the
5100 // right place, the one element (since it's the first round) being
5101 // inserted as undef can be dropped. This isn't safe for successive
5102 // rounds because they will permute elements within both vectors.
5103 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5104 EltStride == NumElems/2)
5105 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005106
Chris Lattner6e80e442010-08-28 17:15:43 +00005107 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005108 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005109 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005110 }
5111 return V[0];
5112 }
Dan Gohman475871a2008-07-27 21:46:04 +00005113 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005114}
5115
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005116// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5117// them in a MMX register. This is better than doing a stack convert.
5118static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005119 DebugLoc dl = Op.getDebugLoc();
5120 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005121
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005122 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5123 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5124 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005125 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005126 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5127 InVec = Op.getOperand(1);
5128 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5129 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005130 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005131 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5132 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5133 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005134 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005135 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5136 Mask[0] = 0; Mask[1] = 2;
5137 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5138 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005139 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005140}
5141
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005142// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5143// to create 256-bit vectors from two other 128-bit ones.
5144static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5145 DebugLoc dl = Op.getDebugLoc();
5146 EVT ResVT = Op.getValueType();
5147
5148 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5149
5150 SDValue V1 = Op.getOperand(0);
5151 SDValue V2 = Op.getOperand(1);
5152 unsigned NumElems = ResVT.getVectorNumElements();
5153
5154 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, ResVT), V1,
5155 DAG.getConstant(0, MVT::i32), DAG, dl);
5156 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5157 DAG, dl);
5158}
5159
5160SDValue
5161X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005162 EVT ResVT = Op.getValueType();
5163
5164 assert(Op.getNumOperands() == 2);
5165 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5166 "Unsupported CONCAT_VECTORS for value type");
5167
5168 // We support concatenate two MMX registers and place them in a MMX register.
5169 // This is better than doing a stack convert.
5170 if (ResVT.is128BitVector())
5171 return LowerMMXCONCAT_VECTORS(Op, DAG);
5172
5173 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5174 // from two other 128-bit ones.
5175 return LowerAVXCONCAT_VECTORS(Op, DAG);
5176}
5177
Nate Begemanb9a47b82009-02-23 08:49:38 +00005178// v8i16 shuffles - Prefer shuffles in the following order:
5179// 1. [all] pshuflw, pshufhw, optional move
5180// 2. [ssse3] 1 x pshufb
5181// 3. [ssse3] 2 x pshufb + 1 x por
5182// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005183SDValue
5184X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5185 SelectionDAG &DAG) const {
5186 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005187 SDValue V1 = SVOp->getOperand(0);
5188 SDValue V2 = SVOp->getOperand(1);
5189 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005190 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005191
Nate Begemanb9a47b82009-02-23 08:49:38 +00005192 // Determine if more than 1 of the words in each of the low and high quadwords
5193 // of the result come from the same quadword of one of the two inputs. Undef
5194 // mask values count as coming from any quadword, for better codegen.
5195 SmallVector<unsigned, 4> LoQuad(4);
5196 SmallVector<unsigned, 4> HiQuad(4);
5197 BitVector InputQuads(4);
5198 for (unsigned i = 0; i < 8; ++i) {
5199 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005200 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005201 MaskVals.push_back(EltIdx);
5202 if (EltIdx < 0) {
5203 ++Quad[0];
5204 ++Quad[1];
5205 ++Quad[2];
5206 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005207 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005208 }
5209 ++Quad[EltIdx / 4];
5210 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005211 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005212
Nate Begemanb9a47b82009-02-23 08:49:38 +00005213 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005214 unsigned MaxQuad = 1;
5215 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005216 if (LoQuad[i] > MaxQuad) {
5217 BestLoQuad = i;
5218 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005219 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005220 }
5221
Nate Begemanb9a47b82009-02-23 08:49:38 +00005222 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005223 MaxQuad = 1;
5224 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005225 if (HiQuad[i] > MaxQuad) {
5226 BestHiQuad = i;
5227 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005228 }
5229 }
5230
Nate Begemanb9a47b82009-02-23 08:49:38 +00005231 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005232 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005233 // single pshufb instruction is necessary. If There are more than 2 input
5234 // quads, disable the next transformation since it does not help SSSE3.
5235 bool V1Used = InputQuads[0] || InputQuads[1];
5236 bool V2Used = InputQuads[2] || InputQuads[3];
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005237 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005238 if (InputQuads.count() == 2 && V1Used && V2Used) {
5239 BestLoQuad = InputQuads.find_first();
5240 BestHiQuad = InputQuads.find_next(BestLoQuad);
5241 }
5242 if (InputQuads.count() > 2) {
5243 BestLoQuad = -1;
5244 BestHiQuad = -1;
5245 }
5246 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005247
Nate Begemanb9a47b82009-02-23 08:49:38 +00005248 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5249 // the shuffle mask. If a quad is scored as -1, that means that it contains
5250 // words from all 4 input quadwords.
5251 SDValue NewV;
5252 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005253 SmallVector<int, 8> MaskV;
5254 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
5255 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00005256 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005257 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5258 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5259 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005260
Nate Begemanb9a47b82009-02-23 08:49:38 +00005261 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5262 // source words for the shuffle, to aid later transformations.
5263 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005264 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005265 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005266 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005267 if (idx != (int)i)
5268 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005269 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005270 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005271 AllWordsInNewV = false;
5272 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005273 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005274
Nate Begemanb9a47b82009-02-23 08:49:38 +00005275 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5276 if (AllWordsInNewV) {
5277 for (int i = 0; i != 8; ++i) {
5278 int idx = MaskVals[i];
5279 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005280 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005281 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005282 if ((idx != i) && idx < 4)
5283 pshufhw = false;
5284 if ((idx != i) && idx > 3)
5285 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005286 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005287 V1 = NewV;
5288 V2Used = false;
5289 BestLoQuad = 0;
5290 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005291 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005292
Nate Begemanb9a47b82009-02-23 08:49:38 +00005293 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5294 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005295 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005296 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5297 unsigned TargetMask = 0;
5298 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005299 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005300 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
5301 X86::getShufflePSHUFLWImmediate(NewV.getNode());
5302 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005303 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005304 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005305 }
Eric Christopherfd179292009-08-27 18:07:15 +00005306
Nate Begemanb9a47b82009-02-23 08:49:38 +00005307 // If we have SSSE3, and all words of the result are from 1 input vector,
5308 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5309 // is present, fall back to case 4.
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005310 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005311 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005312
Nate Begemanb9a47b82009-02-23 08:49:38 +00005313 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005314 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005315 // mask, and elements that come from V1 in the V2 mask, so that the two
5316 // results can be OR'd together.
5317 bool TwoInputs = V1Used && V2Used;
5318 for (unsigned i = 0; i != 8; ++i) {
5319 int EltIdx = MaskVals[i] * 2;
5320 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005321 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5322 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005323 continue;
5324 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005325 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5326 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005327 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005328 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005329 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005330 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005331 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005332 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005333 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005334
Nate Begemanb9a47b82009-02-23 08:49:38 +00005335 // Calculate the shuffle mask for the second input, shuffle it, and
5336 // OR it with the first shuffled input.
5337 pshufbMask.clear();
5338 for (unsigned i = 0; i != 8; ++i) {
5339 int EltIdx = MaskVals[i] * 2;
5340 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005341 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5342 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005343 continue;
5344 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005345 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5346 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005347 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005348 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005349 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005350 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005351 MVT::v16i8, &pshufbMask[0], 16));
5352 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005353 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005354 }
5355
5356 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5357 // and update MaskVals with new element order.
5358 BitVector InOrder(8);
5359 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005360 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005361 for (int i = 0; i != 4; ++i) {
5362 int idx = MaskVals[i];
5363 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005364 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005365 InOrder.set(i);
5366 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005367 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005368 InOrder.set(i);
5369 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005370 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005371 }
5372 }
5373 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005374 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00005375 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005376 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005377
5378 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
5379 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
5380 NewV.getOperand(0),
5381 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
5382 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005383 }
Eric Christopherfd179292009-08-27 18:07:15 +00005384
Nate Begemanb9a47b82009-02-23 08:49:38 +00005385 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5386 // and update MaskVals with the new element order.
5387 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005388 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005389 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005390 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005391 for (unsigned i = 4; i != 8; ++i) {
5392 int idx = MaskVals[i];
5393 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005394 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005395 InOrder.set(i);
5396 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005397 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005398 InOrder.set(i);
5399 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005400 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005401 }
5402 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005403 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005404 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005405
5406 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
5407 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
5408 NewV.getOperand(0),
5409 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
5410 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005411 }
Eric Christopherfd179292009-08-27 18:07:15 +00005412
Nate Begemanb9a47b82009-02-23 08:49:38 +00005413 // In case BestHi & BestLo were both -1, which means each quadword has a word
5414 // from each of the four input quadwords, calculate the InOrder bitvector now
5415 // before falling through to the insert/extract cleanup.
5416 if (BestLoQuad == -1 && BestHiQuad == -1) {
5417 NewV = V1;
5418 for (int i = 0; i != 8; ++i)
5419 if (MaskVals[i] < 0 || MaskVals[i] == i)
5420 InOrder.set(i);
5421 }
Eric Christopherfd179292009-08-27 18:07:15 +00005422
Nate Begemanb9a47b82009-02-23 08:49:38 +00005423 // The other elements are put in the right place using pextrw and pinsrw.
5424 for (unsigned i = 0; i != 8; ++i) {
5425 if (InOrder[i])
5426 continue;
5427 int EltIdx = MaskVals[i];
5428 if (EltIdx < 0)
5429 continue;
5430 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005431 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005432 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005433 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005434 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005435 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005436 DAG.getIntPtrConstant(i));
5437 }
5438 return NewV;
5439}
5440
5441// v16i8 shuffles - Prefer shuffles in the following order:
5442// 1. [ssse3] 1 x pshufb
5443// 2. [ssse3] 2 x pshufb + 1 x por
5444// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5445static
Nate Begeman9008ca62009-04-27 18:41:29 +00005446SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005447 SelectionDAG &DAG,
5448 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005449 SDValue V1 = SVOp->getOperand(0);
5450 SDValue V2 = SVOp->getOperand(1);
5451 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005452 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00005453 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00005454
Nate Begemanb9a47b82009-02-23 08:49:38 +00005455 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005456 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005457 // present, fall back to case 3.
5458 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5459 bool V1Only = true;
5460 bool V2Only = true;
5461 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005462 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005463 if (EltIdx < 0)
5464 continue;
5465 if (EltIdx < 16)
5466 V2Only = false;
5467 else
5468 V1Only = false;
5469 }
Eric Christopherfd179292009-08-27 18:07:15 +00005470
Nate Begemanb9a47b82009-02-23 08:49:38 +00005471 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
5472 if (TLI.getSubtarget()->hasSSSE3()) {
5473 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005474
Nate Begemanb9a47b82009-02-23 08:49:38 +00005475 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005476 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005477 //
5478 // Otherwise, we have elements from both input vectors, and must zero out
5479 // elements that come from V2 in the first mask, and V1 in the second mask
5480 // so that we can OR them together.
5481 bool TwoInputs = !(V1Only || V2Only);
5482 for (unsigned i = 0; i != 16; ++i) {
5483 int EltIdx = MaskVals[i];
5484 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005485 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005486 continue;
5487 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005488 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005489 }
5490 // If all the elements are from V2, assign it to V1 and return after
5491 // building the first pshufb.
5492 if (V2Only)
5493 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005494 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005495 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005496 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005497 if (!TwoInputs)
5498 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005499
Nate Begemanb9a47b82009-02-23 08:49:38 +00005500 // Calculate the shuffle mask for the second input, shuffle it, and
5501 // OR it with the first shuffled input.
5502 pshufbMask.clear();
5503 for (unsigned i = 0; i != 16; ++i) {
5504 int EltIdx = MaskVals[i];
5505 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005506 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005507 continue;
5508 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005509 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005510 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005511 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005512 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005513 MVT::v16i8, &pshufbMask[0], 16));
5514 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005515 }
Eric Christopherfd179292009-08-27 18:07:15 +00005516
Nate Begemanb9a47b82009-02-23 08:49:38 +00005517 // No SSSE3 - Calculate in place words and then fix all out of place words
5518 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5519 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005520 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5521 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005522 SDValue NewV = V2Only ? V2 : V1;
5523 for (int i = 0; i != 8; ++i) {
5524 int Elt0 = MaskVals[i*2];
5525 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005526
Nate Begemanb9a47b82009-02-23 08:49:38 +00005527 // This word of the result is all undef, skip it.
5528 if (Elt0 < 0 && Elt1 < 0)
5529 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005530
Nate Begemanb9a47b82009-02-23 08:49:38 +00005531 // This word of the result is already in the correct place, skip it.
5532 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5533 continue;
5534 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5535 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005536
Nate Begemanb9a47b82009-02-23 08:49:38 +00005537 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5538 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5539 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005540
5541 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5542 // using a single extract together, load it and store it.
5543 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005544 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005545 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005546 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005547 DAG.getIntPtrConstant(i));
5548 continue;
5549 }
5550
Nate Begemanb9a47b82009-02-23 08:49:38 +00005551 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005552 // source byte is not also odd, shift the extracted word left 8 bits
5553 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005554 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005555 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005556 DAG.getIntPtrConstant(Elt1 / 2));
5557 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005558 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005559 DAG.getConstant(8,
5560 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005561 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005562 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5563 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005564 }
5565 // If Elt0 is defined, extract it from the appropriate source. If the
5566 // source byte is not also even, shift the extracted word right 8 bits. If
5567 // Elt1 was also defined, OR the extracted values together before
5568 // inserting them in the result.
5569 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005570 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005571 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5572 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005573 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005574 DAG.getConstant(8,
5575 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005576 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005577 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5578 DAG.getConstant(0x00FF, MVT::i16));
5579 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005580 : InsElt0;
5581 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005582 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005583 DAG.getIntPtrConstant(i));
5584 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005585 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005586}
5587
Evan Cheng7a831ce2007-12-15 03:00:47 +00005588/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005589/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005590/// done when every pair / quad of shuffle mask elements point to elements in
5591/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005592/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005593static
Nate Begeman9008ca62009-04-27 18:41:29 +00005594SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005595 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005596 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005597 SDValue V1 = SVOp->getOperand(0);
5598 SDValue V2 = SVOp->getOperand(1);
5599 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005600 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005601 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005602 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005603 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005604 case MVT::v4f32: NewVT = MVT::v2f64; break;
5605 case MVT::v4i32: NewVT = MVT::v2i64; break;
5606 case MVT::v8i16: NewVT = MVT::v4i32; break;
5607 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005608 }
5609
Nate Begeman9008ca62009-04-27 18:41:29 +00005610 int Scale = NumElems / NewWidth;
5611 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005612 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005613 int StartIdx = -1;
5614 for (int j = 0; j < Scale; ++j) {
5615 int EltIdx = SVOp->getMaskElt(i+j);
5616 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005617 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005618 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005619 StartIdx = EltIdx - (EltIdx % Scale);
5620 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005621 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005622 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005623 if (StartIdx == -1)
5624 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005625 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005626 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005627 }
5628
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005629 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5630 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005631 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005632}
5633
Evan Chengd880b972008-05-09 21:53:03 +00005634/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005635///
Owen Andersone50ed302009-08-10 22:56:29 +00005636static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005637 SDValue SrcOp, SelectionDAG &DAG,
5638 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005639 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005640 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005641 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005642 LD = dyn_cast<LoadSDNode>(SrcOp);
5643 if (!LD) {
5644 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5645 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005646 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005647 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005648 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005649 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005650 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005651 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005652 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005653 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005654 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5655 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5656 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005657 SrcOp.getOperand(0)
5658 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005659 }
5660 }
5661 }
5662
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005663 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005664 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005665 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005666 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005667}
5668
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005669/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5670/// which could not be matched by any known target speficic shuffle
5671static SDValue
5672LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
5673 return SDValue();
5674}
5675
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005676/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
5677/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00005678static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005679LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005680 SDValue V1 = SVOp->getOperand(0);
5681 SDValue V2 = SVOp->getOperand(1);
5682 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005683 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00005684
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005685 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
5686
Evan Chengace3c172008-07-22 21:13:36 +00005687 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00005688 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00005689 SmallVector<int, 8> Mask1(4U, -1);
5690 SmallVector<int, 8> PermMask;
5691 SVOp->getMask(PermMask);
5692
Evan Chengace3c172008-07-22 21:13:36 +00005693 unsigned NumHi = 0;
5694 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00005695 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005696 int Idx = PermMask[i];
5697 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00005698 Locs[i] = std::make_pair(-1, -1);
5699 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005700 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
5701 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005702 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00005703 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005704 NumLo++;
5705 } else {
5706 Locs[i] = std::make_pair(1, NumHi);
5707 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00005708 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005709 NumHi++;
5710 }
5711 }
5712 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005713
Evan Chengace3c172008-07-22 21:13:36 +00005714 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005715 // If no more than two elements come from either vector. This can be
5716 // implemented with two shuffles. First shuffle gather the elements.
5717 // The second shuffle, which takes the first shuffle as both of its
5718 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00005719 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005720
Nate Begeman9008ca62009-04-27 18:41:29 +00005721 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00005722
Evan Chengace3c172008-07-22 21:13:36 +00005723 for (unsigned i = 0; i != 4; ++i) {
5724 if (Locs[i].first == -1)
5725 continue;
5726 else {
5727 unsigned Idx = (i < 2) ? 0 : 4;
5728 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005729 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005730 }
5731 }
5732
Nate Begeman9008ca62009-04-27 18:41:29 +00005733 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005734 } else if (NumLo == 3 || NumHi == 3) {
5735 // Otherwise, we must have three elements from one vector, call it X, and
5736 // one element from the other, call it Y. First, use a shufps to build an
5737 // intermediate vector with the one element from Y and the element from X
5738 // that will be in the same half in the final destination (the indexes don't
5739 // matter). Then, use a shufps to build the final vector, taking the half
5740 // containing the element from Y from the intermediate, and the other half
5741 // from X.
5742 if (NumHi == 3) {
5743 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00005744 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005745 std::swap(V1, V2);
5746 }
5747
5748 // Find the element from V2.
5749 unsigned HiIndex;
5750 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005751 int Val = PermMask[HiIndex];
5752 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005753 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005754 if (Val >= 4)
5755 break;
5756 }
5757
Nate Begeman9008ca62009-04-27 18:41:29 +00005758 Mask1[0] = PermMask[HiIndex];
5759 Mask1[1] = -1;
5760 Mask1[2] = PermMask[HiIndex^1];
5761 Mask1[3] = -1;
5762 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005763
5764 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005765 Mask1[0] = PermMask[0];
5766 Mask1[1] = PermMask[1];
5767 Mask1[2] = HiIndex & 1 ? 6 : 4;
5768 Mask1[3] = HiIndex & 1 ? 4 : 6;
5769 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005770 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005771 Mask1[0] = HiIndex & 1 ? 2 : 0;
5772 Mask1[1] = HiIndex & 1 ? 0 : 2;
5773 Mask1[2] = PermMask[2];
5774 Mask1[3] = PermMask[3];
5775 if (Mask1[2] >= 0)
5776 Mask1[2] += 4;
5777 if (Mask1[3] >= 0)
5778 Mask1[3] += 4;
5779 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005780 }
Evan Chengace3c172008-07-22 21:13:36 +00005781 }
5782
5783 // Break it into (shuffle shuffle_hi, shuffle_lo).
5784 Locs.clear();
David Greenec4db4e52011-02-28 19:06:56 +00005785 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00005786 SmallVector<int,8> LoMask(4U, -1);
5787 SmallVector<int,8> HiMask(4U, -1);
5788
5789 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00005790 unsigned MaskIdx = 0;
5791 unsigned LoIdx = 0;
5792 unsigned HiIdx = 2;
5793 for (unsigned i = 0; i != 4; ++i) {
5794 if (i == 2) {
5795 MaskPtr = &HiMask;
5796 MaskIdx = 1;
5797 LoIdx = 0;
5798 HiIdx = 2;
5799 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005800 int Idx = PermMask[i];
5801 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00005802 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005803 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005804 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005805 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005806 LoIdx++;
5807 } else {
5808 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005809 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005810 HiIdx++;
5811 }
5812 }
5813
Nate Begeman9008ca62009-04-27 18:41:29 +00005814 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
5815 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
5816 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00005817 for (unsigned i = 0; i != 4; ++i) {
5818 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005819 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00005820 } else {
5821 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005822 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00005823 }
5824 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005825 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00005826}
5827
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005828static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005829 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005830 V = V.getOperand(0);
5831 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5832 V = V.getOperand(0);
5833 if (MayFoldLoad(V))
5834 return true;
5835 return false;
5836}
5837
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005838// FIXME: the version above should always be used. Since there's
5839// a bug where several vector shuffles can't be folded because the
5840// DAG is not updated during lowering and a node claims to have two
5841// uses while it only has one, use this version, and let isel match
5842// another instruction if the load really happens to have more than
5843// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00005844// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005845static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005846 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005847 V = V.getOperand(0);
5848 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5849 V = V.getOperand(0);
5850 if (ISD::isNormalLoad(V.getNode()))
5851 return true;
5852 return false;
5853}
5854
5855/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
5856/// a vector extract, and if both can be later optimized into a single load.
5857/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
5858/// here because otherwise a target specific shuffle node is going to be
5859/// emitted for this shuffle, and the optimization not done.
5860/// FIXME: This is probably not the best approach, but fix the problem
5861/// until the right path is decided.
5862static
5863bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
5864 const TargetLowering &TLI) {
5865 EVT VT = V.getValueType();
5866 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
5867
5868 // Be sure that the vector shuffle is present in a pattern like this:
5869 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
5870 if (!V.hasOneUse())
5871 return false;
5872
5873 SDNode *N = *V.getNode()->use_begin();
5874 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
5875 return false;
5876
5877 SDValue EltNo = N->getOperand(1);
5878 if (!isa<ConstantSDNode>(EltNo))
5879 return false;
5880
5881 // If the bit convert changed the number of elements, it is unsafe
5882 // to examine the mask.
5883 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005884 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005885 EVT SrcVT = V.getOperand(0).getValueType();
5886 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
5887 return false;
5888 V = V.getOperand(0);
5889 HasShuffleIntoBitcast = true;
5890 }
5891
5892 // Select the input vector, guarding against out of range extract vector.
5893 unsigned NumElems = VT.getVectorNumElements();
5894 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
5895 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
5896 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
5897
5898 // Skip one more bit_convert if necessary
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005899 if (V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005900 V = V.getOperand(0);
5901
5902 if (ISD::isNormalLoad(V.getNode())) {
5903 // Is the original load suitable?
5904 LoadSDNode *LN0 = cast<LoadSDNode>(V);
5905
5906 // FIXME: avoid the multi-use bug that is preventing lots of
5907 // of foldings to be detected, this is still wrong of course, but
5908 // give the temporary desired behavior, and if it happens that
5909 // the load has real more uses, during isel it will not fold, and
5910 // will generate poor code.
5911 if (!LN0 || LN0->isVolatile()) // || !LN0->hasOneUse()
5912 return false;
5913
5914 if (!HasShuffleIntoBitcast)
5915 return true;
5916
5917 // If there's a bitcast before the shuffle, check if the load type and
5918 // alignment is valid.
5919 unsigned Align = LN0->getAlignment();
5920 unsigned NewAlign =
5921 TLI.getTargetData()->getABITypeAlignment(
5922 VT.getTypeForEVT(*DAG.getContext()));
5923
5924 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
5925 return false;
5926 }
5927
5928 return true;
5929}
5930
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005931static
Evan Cheng835580f2010-10-07 20:50:20 +00005932SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
5933 EVT VT = Op.getValueType();
5934
5935 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005936 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
5937 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00005938 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
5939 V1, DAG));
5940}
5941
5942static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005943SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
5944 bool HasSSE2) {
5945 SDValue V1 = Op.getOperand(0);
5946 SDValue V2 = Op.getOperand(1);
5947 EVT VT = Op.getValueType();
5948
5949 assert(VT != MVT::v2i64 && "unsupported shuffle type");
5950
5951 if (HasSSE2 && VT == MVT::v2f64)
5952 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
5953
5954 // v4f32 or v4i32
5955 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V2, DAG);
5956}
5957
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00005958static
5959SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
5960 SDValue V1 = Op.getOperand(0);
5961 SDValue V2 = Op.getOperand(1);
5962 EVT VT = Op.getValueType();
5963
5964 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
5965 "unsupported shuffle type");
5966
5967 if (V2.getOpcode() == ISD::UNDEF)
5968 V2 = V1;
5969
5970 // v4i32 or v4f32
5971 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
5972}
5973
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005974static
5975SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
5976 SDValue V1 = Op.getOperand(0);
5977 SDValue V2 = Op.getOperand(1);
5978 EVT VT = Op.getValueType();
5979 unsigned NumElems = VT.getVectorNumElements();
5980
5981 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
5982 // operand of these instructions is only memory, so check if there's a
5983 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
5984 // same masks.
5985 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005986
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00005987 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005988 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005989 CanFoldLoad = true;
5990
5991 // When V1 is a load, it can be folded later into a store in isel, example:
5992 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
5993 // turns into:
5994 // (MOVLPSmr addr:$src1, VR128:$src2)
5995 // So, recognize this potential and also use MOVLPS or MOVLPD
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005996 if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005997 CanFoldLoad = true;
5998
Eric Christopher893a8822011-02-20 05:04:42 +00005999 // Both of them can't be memory operations though.
6000 if (MayFoldVectorLoad(V1) && MayFoldVectorLoad(V2))
6001 CanFoldLoad = false;
Owen Anderson95771af2011-02-25 21:41:48 +00006002
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006003 if (CanFoldLoad) {
6004 if (HasSSE2 && NumElems == 2)
6005 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6006
6007 if (NumElems == 4)
6008 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
6009 }
6010
6011 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6012 // movl and movlp will both match v2i64, but v2i64 is never matched by
6013 // movl earlier because we make it strict to avoid messing with the movlp load
6014 // folding logic (see the code above getMOVLP call). Match it here then,
6015 // this is horrible, but will stay like this until we move all shuffle
6016 // matching to x86 specific nodes. Note that for the 1st condition all
6017 // types are matched with movsd.
6018 if ((HasSSE2 && NumElems == 2) || !X86::isMOVLMask(SVOp))
6019 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6020 else if (HasSSE2)
6021 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6022
6023
6024 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6025
6026 // Invert the operand order and use SHUFPS to match it.
6027 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V2, V1,
6028 X86::getShuffleSHUFImmediate(SVOp), DAG);
6029}
6030
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006031static inline unsigned getUNPCKLOpcode(EVT VT) {
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006032 switch(VT.getSimpleVT().SimpleTy) {
6033 case MVT::v4i32: return X86ISD::PUNPCKLDQ;
6034 case MVT::v2i64: return X86ISD::PUNPCKLQDQ;
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00006035 case MVT::v4f32: return X86ISD::UNPCKLPS;
6036 case MVT::v2f64: return X86ISD::UNPCKLPD;
Bruno Cardoso Lopescde4a1a2011-08-09 22:18:37 +00006037 case MVT::v8i32: // Use fp unit for int unpack.
David Greenec4db4e52011-02-28 19:06:56 +00006038 case MVT::v8f32: return X86ISD::VUNPCKLPSY;
Bruno Cardoso Lopescde4a1a2011-08-09 22:18:37 +00006039 case MVT::v4i64: // Use fp unit for int unpack.
David Greenec4db4e52011-02-28 19:06:56 +00006040 case MVT::v4f64: return X86ISD::VUNPCKLPDY;
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006041 case MVT::v16i8: return X86ISD::PUNPCKLBW;
6042 case MVT::v8i16: return X86ISD::PUNPCKLWD;
6043 default:
Eric Christopherdd6e40a2011-02-19 03:19:09 +00006044 llvm_unreachable("Unknown type for unpckl");
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006045 }
6046 return 0;
6047}
6048
6049static inline unsigned getUNPCKHOpcode(EVT VT) {
6050 switch(VT.getSimpleVT().SimpleTy) {
6051 case MVT::v4i32: return X86ISD::PUNPCKHDQ;
6052 case MVT::v2i64: return X86ISD::PUNPCKHQDQ;
6053 case MVT::v4f32: return X86ISD::UNPCKHPS;
6054 case MVT::v2f64: return X86ISD::UNPCKHPD;
Bruno Cardoso Lopescde4a1a2011-08-09 22:18:37 +00006055 case MVT::v8i32: // Use fp unit for int unpack.
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00006056 case MVT::v8f32: return X86ISD::VUNPCKHPSY;
Bruno Cardoso Lopescde4a1a2011-08-09 22:18:37 +00006057 case MVT::v4i64: // Use fp unit for int unpack.
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00006058 case MVT::v4f64: return X86ISD::VUNPCKHPDY;
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006059 case MVT::v16i8: return X86ISD::PUNPCKHBW;
6060 case MVT::v8i16: return X86ISD::PUNPCKHWD;
6061 default:
Eric Christopherdd6e40a2011-02-19 03:19:09 +00006062 llvm_unreachable("Unknown type for unpckh");
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006063 }
6064 return 0;
6065}
6066
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006067static inline unsigned getVPERMILOpcode(EVT VT) {
6068 switch(VT.getSimpleVT().SimpleTy) {
6069 case MVT::v4i32:
6070 case MVT::v4f32: return X86ISD::VPERMILPS;
6071 case MVT::v2i64:
6072 case MVT::v2f64: return X86ISD::VPERMILPD;
6073 case MVT::v8i32:
6074 case MVT::v8f32: return X86ISD::VPERMILPSY;
6075 case MVT::v4i64:
6076 case MVT::v4f64: return X86ISD::VPERMILPDY;
6077 default:
6078 llvm_unreachable("Unknown type for vpermil");
6079 }
6080 return 0;
6081}
6082
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006083static
6084SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006085 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006086 const X86Subtarget *Subtarget) {
6087 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6088 EVT VT = Op.getValueType();
6089 DebugLoc dl = Op.getDebugLoc();
6090 SDValue V1 = Op.getOperand(0);
6091 SDValue V2 = Op.getOperand(1);
6092
6093 if (isZeroShuffle(SVOp))
6094 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
6095
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006096 // Handle splat operations
6097 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006098 unsigned NumElem = VT.getVectorNumElements();
6099 // Special case, this is the only place now where it's allowed to return
6100 // a vector_shuffle operation without using a target specific node, because
6101 // *hopefully* it will be optimized away by the dag combiner. FIXME: should
6102 // this be moved to DAGCombine instead?
6103 if (NumElem <= 4 && CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006104 return Op;
6105
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006106 // Since there's no native support for scalar_to_vector for 256-bit AVX, a
6107 // 128-bit scalar_to_vector + INSERT_SUBVECTOR is generated. Recognize this
6108 // idiom and do the shuffle before the insertion, this yields less
6109 // instructions in the end.
6110 if (VT.is256BitVector() &&
6111 V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
6112 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
6113 V1.getOperand(1).getOpcode() == ISD::SCALAR_TO_VECTOR)
6114 return PromoteVectorToScalarSplat(SVOp, DAG);
6115
6116 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00006117 if (VT.is128BitVector() && NumElem <= 4)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006118 return SDValue();
6119
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006120 // All i16 and i8 vector types can't be used directly by a generic shuffle
6121 // instruction because the target has no such instruction. Generate shuffles
6122 // which repeat i16 and i8 several times until they fit in i32, and then can
6123 // be manipulated by target suported shuffles. After the insertion of the
6124 // necessary shuffles, the result is bitcasted back to v4f32 or v8f32.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006125 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006126 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006127
6128 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6129 // do it!
6130 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6131 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6132 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006133 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006134 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
6135 // FIXME: Figure out a cleaner way to do this.
6136 // Try to make use of movq to zero out the top part.
6137 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6138 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6139 if (NewOp.getNode()) {
6140 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
6141 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
6142 DAG, Subtarget, dl);
6143 }
6144 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6145 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6146 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
6147 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
6148 DAG, Subtarget, dl);
6149 }
6150 }
6151 return SDValue();
6152}
6153
Dan Gohman475871a2008-07-27 21:46:04 +00006154SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006155X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006156 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006157 SDValue V1 = Op.getOperand(0);
6158 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006159 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006160 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006161 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006162 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006163 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
6164 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006165 bool V1IsSplat = false;
6166 bool V2IsSplat = false;
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006167 bool HasSSE2 = Subtarget->hasSSE2() || Subtarget->hasAVX();
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006168 bool HasSSE3 = Subtarget->hasSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006169 bool HasSSSE3 = Subtarget->hasSSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006170 MachineFunction &MF = DAG.getMachineFunction();
6171 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006172
Dale Johannesen0488fb62010-09-30 23:57:10 +00006173 // Shuffle operations on MMX not supported.
6174 if (isMMX)
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006175 return Op;
6176
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006177 // Vector shuffle lowering takes 3 steps:
6178 //
6179 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6180 // narrowing and commutation of operands should be handled.
6181 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6182 // shuffle nodes.
6183 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6184 // so the shuffle can be broken into other shuffles and the legalizer can
6185 // try the lowering again.
6186 //
6187 // The general ideia is that no vector_shuffle operation should be left to
6188 // be matched during isel, all of them must be converted to a target specific
6189 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006190
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006191 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6192 // narrowing and commutation of operands should be handled. The actual code
6193 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006194 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006195 if (NewOp.getNode())
6196 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006197
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006198 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6199 // unpckh_undef). Only use pshufd if speed is more important than size.
6200 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp))
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006201 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006202 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp))
Rafael Espindola23e31012011-07-22 18:56:05 +00006203 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006204
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006205 if (X86::isMOVDDUPMask(SVOp) && HasSSE3 && V2IsUndef &&
Dale Johannesen0488fb62010-09-30 23:57:10 +00006206 RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006207 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006208
Dale Johannesen0488fb62010-09-30 23:57:10 +00006209 if (X86::isMOVHLPS_v_undef_Mask(SVOp))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006210 return getMOVHighToLow(Op, dl, DAG);
6211
6212 // Use to match splats
6213 if (HasSSE2 && X86::isUNPCKHMask(SVOp) && V2IsUndef &&
6214 (VT == MVT::v2f64 || VT == MVT::v2i64))
6215 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
6216
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006217 if (X86::isPSHUFDMask(SVOp)) {
6218 // The actual implementation will match the mask in the if above and then
6219 // during isel it can match several different instructions, not only pshufd
6220 // as its name says, sad but true, emulate the behavior for now...
6221 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6222 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
6223
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006224 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
6225
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006226 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006227 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6228
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006229 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006230 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V1,
6231 TargetMask, DAG);
6232
6233 if (VT == MVT::v4f32)
6234 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V1,
6235 TargetMask, DAG);
6236 }
Eric Christopherfd179292009-08-27 18:07:15 +00006237
Evan Chengf26ffe92008-05-29 08:22:04 +00006238 // Check if this can be converted into a logical shift.
6239 bool isLeft = false;
6240 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006241 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00006242 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00006243 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006244 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006245 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006246 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006247 EVT EltVT = VT.getVectorElementType();
6248 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006249 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006250 }
Eric Christopherfd179292009-08-27 18:07:15 +00006251
Nate Begeman9008ca62009-04-27 18:41:29 +00006252 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006253 if (V1IsUndef)
6254 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00006255 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006256 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Dale Johannesen0488fb62010-09-30 23:57:10 +00006257 if (!X86::isMOVLPMask(SVOp)) {
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006258 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006259 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6260
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006261 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006262 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6263 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006264 }
Eric Christopherfd179292009-08-27 18:07:15 +00006265
Nate Begeman9008ca62009-04-27 18:41:29 +00006266 // FIXME: fold these into legal mask.
Dale Johannesen0488fb62010-09-30 23:57:10 +00006267 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp))
6268 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006269
Dale Johannesen0488fb62010-09-30 23:57:10 +00006270 if (X86::isMOVHLPSMask(SVOp))
6271 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006272
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006273 if (X86::isMOVSHDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006274 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006275
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006276 if (X86::isMOVSLDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006277 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006278
Dale Johannesen0488fb62010-09-30 23:57:10 +00006279 if (X86::isMOVLPMask(SVOp))
6280 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006281
Nate Begeman9008ca62009-04-27 18:41:29 +00006282 if (ShouldXformToMOVHLPS(SVOp) ||
6283 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
6284 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006285
Evan Chengf26ffe92008-05-29 08:22:04 +00006286 if (isShift) {
6287 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006288 EVT EltVT = VT.getVectorElementType();
6289 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006290 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006291 }
Eric Christopherfd179292009-08-27 18:07:15 +00006292
Evan Cheng9eca5e82006-10-25 21:49:50 +00006293 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006294 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6295 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006296 V1IsSplat = isSplatVector(V1.getNode());
6297 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006298
Chris Lattner8a594482007-11-25 00:24:49 +00006299 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00006300 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006301 Op = CommuteVectorShuffle(SVOp, DAG);
6302 SVOp = cast<ShuffleVectorSDNode>(Op);
6303 V1 = SVOp->getOperand(0);
6304 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006305 std::swap(V1IsSplat, V2IsSplat);
6306 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006307 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006308 }
6309
Nate Begeman9008ca62009-04-27 18:41:29 +00006310 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
6311 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006312 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006313 return V1;
6314 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6315 // the instruction selector will not match, so get a canonical MOVL with
6316 // swapped operands to undo the commute.
6317 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006318 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006319
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006320 if (X86::isUNPCKLMask(SVOp))
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006321 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006322
6323 if (X86::isUNPCKHMask(SVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006324 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006325
Evan Cheng9bbbb982006-10-25 20:48:19 +00006326 if (V2IsSplat) {
6327 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006328 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00006329 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00006330 SDValue NewMask = NormalizeMask(SVOp, DAG);
6331 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
6332 if (NSVOp != SVOp) {
6333 if (X86::isUNPCKLMask(NSVOp, true)) {
6334 return NewMask;
6335 } else if (X86::isUNPCKHMask(NSVOp, true)) {
6336 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006337 }
6338 }
6339 }
6340
Evan Cheng9eca5e82006-10-25 21:49:50 +00006341 if (Commuted) {
6342 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006343 // FIXME: this seems wrong.
6344 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
6345 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006346
6347 if (X86::isUNPCKLMask(NewSVOp))
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006348 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V2, V1, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006349
6350 if (X86::isUNPCKHMask(NewSVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006351 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V2, V1, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006352 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006353
Nate Begeman9008ca62009-04-27 18:41:29 +00006354 // Normalize the node to match x86 shuffle ops if needed
Dale Johannesen0488fb62010-09-30 23:57:10 +00006355 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
Nate Begeman9008ca62009-04-27 18:41:29 +00006356 return CommuteVectorShuffle(SVOp, DAG);
6357
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006358 // The checks below are all present in isShuffleMaskLegal, but they are
6359 // inlined here right now to enable us to directly emit target specific
6360 // nodes, and remove one by one until they don't return Op anymore.
6361 SmallVector<int, 16> M;
6362 SVOp->getMask(M);
6363
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006364 if (isPALIGNRMask(M, VT, HasSSSE3))
6365 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
6366 X86::getShufflePALIGNRImmediate(SVOp),
6367 DAG);
6368
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006369 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6370 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00006371 if (VT == MVT::v2f64)
6372 return getTargetShuffleNode(X86ISD::UNPCKLPD, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006373 if (VT == MVT::v2i64)
6374 return getTargetShuffleNode(X86ISD::PUNPCKLQDQ, dl, VT, V1, V1, DAG);
6375 }
6376
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006377 if (isPSHUFHWMask(M, VT))
6378 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
6379 X86::getShufflePSHUFHWImmediate(SVOp),
6380 DAG);
6381
6382 if (isPSHUFLWMask(M, VT))
6383 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
6384 X86::getShufflePSHUFLWImmediate(SVOp),
6385 DAG);
6386
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006387 if (isSHUFPMask(M, VT)) {
6388 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
6389 if (VT == MVT::v4f32 || VT == MVT::v4i32)
6390 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V2,
6391 TargetMask, DAG);
6392 if (VT == MVT::v2f64 || VT == MVT::v2i64)
6393 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V2,
6394 TargetMask, DAG);
6395 }
6396
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006397 if (X86::isUNPCKL_v_undef_Mask(SVOp))
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006398 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006399 if (X86::isUNPCKH_v_undef_Mask(SVOp))
Rafael Espindola23e31012011-07-22 18:56:05 +00006400 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006401
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006402 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006403 // Generate target specific nodes for 128 or 256-bit shuffles only
6404 // supported in the AVX instruction set.
6405 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006406
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006407 // Handle VPERMILPS* permutations
6408 if (isVPERMILPSMask(M, VT, Subtarget))
6409 return getTargetShuffleNode(getVPERMILOpcode(VT), dl, VT, V1,
6410 getShuffleVPERMILPSImmediate(SVOp), DAG);
6411
6412 // Handle VPERMILPD* permutations
6413 if (isVPERMILPDMask(M, VT, Subtarget))
6414 return getTargetShuffleNode(getVPERMILOpcode(VT), dl, VT, V1,
6415 getShuffleVPERMILPDImmediate(SVOp), DAG);
6416
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00006417 // Handle VPERM2F128 permutations
6418 if (isVPERM2F128Mask(M, VT, Subtarget))
6419 return getTargetShuffleNode(X86ISD::VPERM2F128, dl, VT, V1, V2,
6420 getShuffleVPERM2F128Immediate(SVOp), DAG);
6421
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006422 //===--------------------------------------------------------------------===//
6423 // Since no target specific shuffle was selected for this generic one,
6424 // lower it into other known shuffles. FIXME: this isn't true yet, but
6425 // this is the plan.
6426 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006427
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006428 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6429 if (VT == MVT::v8i16) {
6430 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6431 if (NewOp.getNode())
6432 return NewOp;
6433 }
6434
6435 if (VT == MVT::v16i8) {
6436 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6437 if (NewOp.getNode())
6438 return NewOp;
6439 }
6440
6441 // Handle all 128-bit wide vectors with 4 elements, and match them with
6442 // several different shuffle types.
6443 if (NumElems == 4 && VT.getSizeInBits() == 128)
6444 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6445
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006446 // Handle general 256-bit shuffles
6447 if (VT.is256BitVector())
6448 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6449
Dan Gohman475871a2008-07-27 21:46:04 +00006450 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006451}
6452
Dan Gohman475871a2008-07-27 21:46:04 +00006453SDValue
6454X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006455 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006456 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006457 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006458
6459 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6460 return SDValue();
6461
Duncan Sands83ec4b62008-06-06 12:08:01 +00006462 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006463 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006464 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006465 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006466 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006467 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006468 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006469 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6470 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6471 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006472 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6473 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006474 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006475 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006476 Op.getOperand(0)),
6477 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006478 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006479 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006480 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006481 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006482 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00006483 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006484 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6485 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006486 // result has a single use which is a store or a bitcast to i32. And in
6487 // the case of a store, it's not worth it if the index is a constant 0,
6488 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006489 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006490 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006491 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006492 if ((User->getOpcode() != ISD::STORE ||
6493 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6494 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006495 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006496 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006497 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006498 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006499 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006500 Op.getOperand(0)),
6501 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006502 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Owen Anderson825b72b2009-08-11 20:47:22 +00006503 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006504 // ExtractPS works with constant index.
6505 if (isa<ConstantSDNode>(Op.getOperand(1)))
6506 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006507 }
Dan Gohman475871a2008-07-27 21:46:04 +00006508 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006509}
6510
6511
Dan Gohman475871a2008-07-27 21:46:04 +00006512SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006513X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6514 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006515 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006516 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006517
David Greene74a579d2011-02-10 16:57:36 +00006518 SDValue Vec = Op.getOperand(0);
6519 EVT VecVT = Vec.getValueType();
6520
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006521 // If this is a 256-bit vector result, first extract the 128-bit vector and
6522 // then extract the element from the 128-bit vector.
6523 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006524 DebugLoc dl = Op.getNode()->getDebugLoc();
6525 unsigned NumElems = VecVT.getVectorNumElements();
6526 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006527 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6528
6529 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006530 bool Upper = IdxVal >= NumElems/2;
6531 Vec = Extract128BitVector(Vec,
6532 DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32), DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006533
David Greene74a579d2011-02-10 16:57:36 +00006534 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006535 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00006536 }
6537
6538 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6539
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006540 if (Subtarget->hasSSE41() || Subtarget->hasAVX()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006541 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006542 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006543 return Res;
6544 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006545
Owen Andersone50ed302009-08-10 22:56:29 +00006546 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006547 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006548 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006549 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006550 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006551 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006552 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006553 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6554 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006555 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006556 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006557 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006558 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006559 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006560 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006561 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006562 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006563 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006564 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006565 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006566 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006567 if (Idx == 0)
6568 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006569
Evan Cheng0db9fe62006-04-25 20:13:52 +00006570 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006571 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006572 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006573 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006574 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006575 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006576 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00006577 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006578 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6579 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6580 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006581 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006582 if (Idx == 0)
6583 return Op;
6584
6585 // UNPCKHPD the element to the lowest double word, then movsd.
6586 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6587 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006588 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006589 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006590 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006591 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006592 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006593 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006594 }
6595
Dan Gohman475871a2008-07-27 21:46:04 +00006596 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006597}
6598
Dan Gohman475871a2008-07-27 21:46:04 +00006599SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006600X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6601 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006602 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006603 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006604 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006605
Dan Gohman475871a2008-07-27 21:46:04 +00006606 SDValue N0 = Op.getOperand(0);
6607 SDValue N1 = Op.getOperand(1);
6608 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006609
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006610 if (VT.getSizeInBits() == 256)
6611 return SDValue();
6612
Dan Gohman8a55ce42009-09-23 21:02:20 +00006613 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006614 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006615 unsigned Opc;
6616 if (VT == MVT::v8i16)
6617 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006618 else if (VT == MVT::v16i8)
6619 Opc = X86ISD::PINSRB;
6620 else
6621 Opc = X86ISD::PINSRB;
6622
Nate Begeman14d12ca2008-02-11 04:19:36 +00006623 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6624 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006625 if (N1.getValueType() != MVT::i32)
6626 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6627 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006628 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006629 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006630 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006631 // Bits [7:6] of the constant are the source select. This will always be
6632 // zero here. The DAG Combiner may combine an extract_elt index into these
6633 // bits. For example (insert (extract, 3), 2) could be matched by putting
6634 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006635 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006636 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006637 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006638 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006639 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006640 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006641 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006642 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006643 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006644 // PINSR* works with constant index.
6645 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006646 }
Dan Gohman475871a2008-07-27 21:46:04 +00006647 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006648}
6649
Dan Gohman475871a2008-07-27 21:46:04 +00006650SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006651X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006652 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006653 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006654
David Greene6b381262011-02-09 15:32:06 +00006655 DebugLoc dl = Op.getDebugLoc();
6656 SDValue N0 = Op.getOperand(0);
6657 SDValue N1 = Op.getOperand(1);
6658 SDValue N2 = Op.getOperand(2);
6659
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006660 // If this is a 256-bit vector result, first extract the 128-bit vector,
6661 // insert the element into the extracted half and then place it back.
6662 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00006663 if (!isa<ConstantSDNode>(N2))
6664 return SDValue();
6665
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006666 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006667 unsigned NumElems = VT.getVectorNumElements();
6668 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006669 bool Upper = IdxVal >= NumElems/2;
6670 SDValue Ins128Idx = DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32);
6671 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006672
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006673 // Insert the element into the desired half.
6674 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
6675 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00006676
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006677 // Insert the changed part back to the 256-bit vector
6678 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006679 }
6680
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006681 if (Subtarget->hasSSE41() || Subtarget->hasAVX())
Nate Begeman14d12ca2008-02-11 04:19:36 +00006682 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6683
Dan Gohman8a55ce42009-09-23 21:02:20 +00006684 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006685 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006686
Dan Gohman8a55ce42009-09-23 21:02:20 +00006687 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006688 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6689 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006690 if (N1.getValueType() != MVT::i32)
6691 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6692 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006693 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006694 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006695 }
Dan Gohman475871a2008-07-27 21:46:04 +00006696 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006697}
6698
Dan Gohman475871a2008-07-27 21:46:04 +00006699SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006700X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006701 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006702 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00006703 EVT OpVT = Op.getValueType();
6704
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006705 // If this is a 256-bit vector result, first insert into a 128-bit
6706 // vector and then insert into the 256-bit vector.
6707 if (OpVT.getSizeInBits() > 128) {
6708 // Insert into a 128-bit vector.
6709 EVT VT128 = EVT::getVectorVT(*Context,
6710 OpVT.getVectorElementType(),
6711 OpVT.getVectorNumElements() / 2);
6712
6713 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
6714
6715 // Insert the 128-bit vector.
6716 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
6717 DAG.getConstant(0, MVT::i32),
6718 DAG, dl);
6719 }
6720
Chris Lattnerf172ecd2010-07-04 23:07:25 +00006721 if (Op.getValueType() == MVT::v1i64 &&
6722 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00006723 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00006724
Owen Anderson825b72b2009-08-11 20:47:22 +00006725 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00006726 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
6727 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006728 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00006729 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006730}
6731
David Greene91585092011-01-26 15:38:49 +00006732// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
6733// a simple subregister reference or explicit instructions to grab
6734// upper bits of a vector.
6735SDValue
6736X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6737 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00006738 DebugLoc dl = Op.getNode()->getDebugLoc();
6739 SDValue Vec = Op.getNode()->getOperand(0);
6740 SDValue Idx = Op.getNode()->getOperand(1);
6741
6742 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
6743 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
6744 return Extract128BitVector(Vec, Idx, DAG, dl);
6745 }
David Greene91585092011-01-26 15:38:49 +00006746 }
6747 return SDValue();
6748}
6749
David Greenecfe33c42011-01-26 19:13:22 +00006750// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
6751// simple superregister reference or explicit instructions to insert
6752// the upper bits of a vector.
6753SDValue
6754X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6755 if (Subtarget->hasAVX()) {
6756 DebugLoc dl = Op.getNode()->getDebugLoc();
6757 SDValue Vec = Op.getNode()->getOperand(0);
6758 SDValue SubVec = Op.getNode()->getOperand(1);
6759 SDValue Idx = Op.getNode()->getOperand(2);
6760
6761 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
6762 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00006763 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00006764 }
6765 }
6766 return SDValue();
6767}
6768
Bill Wendling056292f2008-09-16 21:48:12 +00006769// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
6770// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
6771// one of the above mentioned nodes. It has to be wrapped because otherwise
6772// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
6773// be used to form addressing mode. These wrapped nodes will be selected
6774// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00006775SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006776X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006777 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00006778
Chris Lattner41621a22009-06-26 19:22:52 +00006779 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6780 // global base reg.
6781 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006782 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006783 CodeModel::Model M = getTargetMachine().getCodeModel();
6784
Chris Lattner4f066492009-07-11 20:29:19 +00006785 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006786 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00006787 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00006788 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006789 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00006790 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006791 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00006792
Evan Cheng1606e8e2009-03-13 07:51:59 +00006793 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00006794 CP->getAlignment(),
6795 CP->getOffset(), OpFlag);
6796 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00006797 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006798 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00006799 if (OpFlag) {
6800 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006801 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006802 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006803 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006804 }
6805
6806 return Result;
6807}
6808
Dan Gohmand858e902010-04-17 15:26:15 +00006809SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00006810 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00006811
Chris Lattner18c59872009-06-27 04:16:01 +00006812 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6813 // global base reg.
6814 unsigned char OpFlag = 0;
6815 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006816 CodeModel::Model M = getTargetMachine().getCodeModel();
6817
Chris Lattner4f066492009-07-11 20:29:19 +00006818 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006819 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00006820 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00006821 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006822 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00006823 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006824 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00006825
Chris Lattner18c59872009-06-27 04:16:01 +00006826 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
6827 OpFlag);
6828 DebugLoc DL = JT->getDebugLoc();
6829 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00006830
Chris Lattner18c59872009-06-27 04:16:01 +00006831 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00006832 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00006833 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
6834 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006835 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00006836 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00006837
Chris Lattner18c59872009-06-27 04:16:01 +00006838 return Result;
6839}
6840
6841SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006842X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00006843 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00006844
Chris Lattner18c59872009-06-27 04:16:01 +00006845 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6846 // global base reg.
6847 unsigned char OpFlag = 0;
6848 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006849 CodeModel::Model M = getTargetMachine().getCodeModel();
6850
Chris Lattner4f066492009-07-11 20:29:19 +00006851 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00006852 (M == CodeModel::Small || M == CodeModel::Kernel)) {
6853 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
6854 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00006855 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00006856 } else if (Subtarget->isPICStyleGOT()) {
6857 OpFlag = X86II::MO_GOT;
6858 } else if (Subtarget->isPICStyleStubPIC()) {
6859 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
6860 } else if (Subtarget->isPICStyleStubNoDynamic()) {
6861 OpFlag = X86II::MO_DARWIN_NONLAZY;
6862 }
Eric Christopherfd179292009-08-27 18:07:15 +00006863
Chris Lattner18c59872009-06-27 04:16:01 +00006864 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00006865
Chris Lattner18c59872009-06-27 04:16:01 +00006866 DebugLoc DL = Op.getDebugLoc();
6867 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00006868
6869
Chris Lattner18c59872009-06-27 04:16:01 +00006870 // With PIC, the address is actually $g + Offset.
6871 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00006872 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00006873 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
6874 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006875 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00006876 Result);
6877 }
Eric Christopherfd179292009-08-27 18:07:15 +00006878
Eli Friedman586272d2011-08-11 01:48:05 +00006879 // For symbols that require a load from a stub to get the address, emit the
6880 // load.
6881 if (isGlobalStubReference(OpFlag))
6882 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
6883 MachinePointerInfo::getGOT(), false, false, 0);
6884
Chris Lattner18c59872009-06-27 04:16:01 +00006885 return Result;
6886}
6887
Dan Gohman475871a2008-07-27 21:46:04 +00006888SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006889X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00006890 // Create the TargetBlockAddressAddress node.
6891 unsigned char OpFlags =
6892 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00006893 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00006894 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00006895 DebugLoc dl = Op.getDebugLoc();
6896 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
6897 /*isTarget=*/true, OpFlags);
6898
Dan Gohmanf705adb2009-10-30 01:28:02 +00006899 if (Subtarget->isPICStyleRIPRel() &&
6900 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00006901 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
6902 else
6903 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00006904
Dan Gohman29cbade2009-11-20 23:18:13 +00006905 // With PIC, the address is actually $g + Offset.
6906 if (isGlobalRelativeToPICBase(OpFlags)) {
6907 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
6908 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
6909 Result);
6910 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00006911
6912 return Result;
6913}
6914
6915SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00006916X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00006917 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00006918 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00006919 // Create the TargetGlobalAddress node, folding in the constant
6920 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00006921 unsigned char OpFlags =
6922 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006923 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00006924 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006925 if (OpFlags == X86II::MO_NO_FLAG &&
6926 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00006927 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00006928 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00006929 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006930 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00006931 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00006932 }
Eric Christopherfd179292009-08-27 18:07:15 +00006933
Chris Lattner4f066492009-07-11 20:29:19 +00006934 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006935 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00006936 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
6937 else
6938 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00006939
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006940 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00006941 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00006942 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
6943 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006944 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006945 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006946
Chris Lattner36c25012009-07-10 07:34:39 +00006947 // For globals that require a load from a stub to get the address, emit the
6948 // load.
6949 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00006950 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00006951 MachinePointerInfo::getGOT(), false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006952
Dan Gohman6520e202008-10-18 02:06:02 +00006953 // If there was a non-zero offset that we didn't fold, create an explicit
6954 // addition for it.
6955 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00006956 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00006957 DAG.getConstant(Offset, getPointerTy()));
6958
Evan Cheng0db9fe62006-04-25 20:13:52 +00006959 return Result;
6960}
6961
Evan Chengda43bcf2008-09-24 00:05:32 +00006962SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006963X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00006964 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00006965 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006966 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00006967}
6968
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006969static SDValue
6970GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00006971 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00006972 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006973 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006974 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006975 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00006976 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006977 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00006978 GA->getOffset(),
6979 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006980 if (InFlag) {
6981 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00006982 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006983 } else {
6984 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00006985 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006986 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006987
6988 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00006989 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006990
Rafael Espindola15f1b662009-04-24 12:59:40 +00006991 SDValue Flag = Chain.getValue(1);
6992 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006993}
6994
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006995// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00006996static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006997LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006998 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00006999 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007000 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7001 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007002 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007003 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007004 InFlag = Chain.getValue(1);
7005
Chris Lattnerb903bed2009-06-26 21:20:29 +00007006 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007007}
7008
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007009// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007010static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007011LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007012 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007013 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7014 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007015}
7016
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007017// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7018// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007019static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007020 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00007021 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007022 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007023
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007024 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7025 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7026 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007027
Michael J. Spencerec38de22010-10-10 22:04:20 +00007028 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007029 DAG.getIntPtrConstant(0),
7030 MachinePointerInfo(Ptr), false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007031
Chris Lattnerb903bed2009-06-26 21:20:29 +00007032 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007033 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7034 // initialexec.
7035 unsigned WrapperKind = X86ISD::Wrapper;
7036 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007037 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00007038 } else if (is64Bit) {
7039 assert(model == TLSModel::InitialExec);
7040 OperandFlags = X86II::MO_GOTTPOFF;
7041 WrapperKind = X86ISD::WrapperRIP;
7042 } else {
7043 assert(model == TLSModel::InitialExec);
7044 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00007045 }
Eric Christopherfd179292009-08-27 18:07:15 +00007046
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007047 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7048 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007049 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007050 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007051 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007052 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007053
Rafael Espindola9a580232009-02-27 13:37:18 +00007054 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007055 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00007056 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007057
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007058 // The address of the thread local variable is the add of the thread
7059 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007060 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007061}
7062
Dan Gohman475871a2008-07-27 21:46:04 +00007063SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007064X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007065
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007066 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007067 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007068
Eric Christopher30ef0e52010-06-03 04:07:48 +00007069 if (Subtarget->isTargetELF()) {
7070 // TODO: implement the "local dynamic" model
7071 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00007072
Eric Christopher30ef0e52010-06-03 04:07:48 +00007073 // If GV is an alias then use the aliasee for determining
7074 // thread-localness.
7075 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7076 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007077
7078 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00007079 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007080
Eric Christopher30ef0e52010-06-03 04:07:48 +00007081 switch (model) {
7082 case TLSModel::GeneralDynamic:
7083 case TLSModel::LocalDynamic: // not implemented
7084 if (Subtarget->is64Bit())
7085 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7086 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007087
Eric Christopher30ef0e52010-06-03 04:07:48 +00007088 case TLSModel::InitialExec:
7089 case TLSModel::LocalExec:
7090 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7091 Subtarget->is64Bit());
7092 }
7093 } else if (Subtarget->isTargetDarwin()) {
7094 // Darwin only has one model of TLS. Lower to that.
7095 unsigned char OpFlag = 0;
7096 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7097 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007098
Eric Christopher30ef0e52010-06-03 04:07:48 +00007099 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7100 // global base reg.
7101 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7102 !Subtarget->is64Bit();
7103 if (PIC32)
7104 OpFlag = X86II::MO_TLVP_PIC_BASE;
7105 else
7106 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007107 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007108 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007109 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007110 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007111 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007112
Eric Christopher30ef0e52010-06-03 04:07:48 +00007113 // With PIC32, the address is actually $g + Offset.
7114 if (PIC32)
7115 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7116 DAG.getNode(X86ISD::GlobalBaseReg,
7117 DebugLoc(), getPointerTy()),
7118 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007119
Eric Christopher30ef0e52010-06-03 04:07:48 +00007120 // Lowering the machine isd will make sure everything is in the right
7121 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007122 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007123 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007124 SDValue Args[] = { Chain, Offset };
7125 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007126
Eric Christopher30ef0e52010-06-03 04:07:48 +00007127 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7128 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7129 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007130
Eric Christopher30ef0e52010-06-03 04:07:48 +00007131 // And our return value (tls address) is in the standard call return value
7132 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007133 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
7134 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007135 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007136
Eric Christopher30ef0e52010-06-03 04:07:48 +00007137 assert(false &&
7138 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00007139
Torok Edwinc23197a2009-07-14 16:55:14 +00007140 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00007141 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007142}
7143
Evan Cheng0db9fe62006-04-25 20:13:52 +00007144
Nadav Rotem43012222011-05-11 08:12:09 +00007145/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00007146/// take a 2 x i32 value to shift plus a shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +00007147SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00007148 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007149 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007150 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007151 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007152 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007153 SDValue ShOpLo = Op.getOperand(0);
7154 SDValue ShOpHi = Op.getOperand(1);
7155 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007156 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007157 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007158 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007159
Dan Gohman475871a2008-07-27 21:46:04 +00007160 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007161 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007162 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7163 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007164 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007165 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7166 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007167 }
Evan Chenge3413162006-01-09 18:33:28 +00007168
Owen Anderson825b72b2009-08-11 20:47:22 +00007169 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7170 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007171 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007172 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007173
Dan Gohman475871a2008-07-27 21:46:04 +00007174 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007175 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007176 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7177 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007178
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007179 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007180 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7181 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007182 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007183 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7184 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007185 }
7186
Dan Gohman475871a2008-07-27 21:46:04 +00007187 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007188 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007189}
Evan Chenga3195e82006-01-12 22:54:21 +00007190
Dan Gohmand858e902010-04-17 15:26:15 +00007191SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7192 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007193 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007194
Dale Johannesen0488fb62010-09-30 23:57:10 +00007195 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007196 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007197
Owen Anderson825b72b2009-08-11 20:47:22 +00007198 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007199 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007200
Eli Friedman36df4992009-05-27 00:47:34 +00007201 // These are really Legal; return the operand so the caller accepts it as
7202 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007203 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007204 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007205 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007206 Subtarget->is64Bit()) {
7207 return Op;
7208 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007209
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007210 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007211 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007212 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007213 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007214 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007215 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007216 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007217 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007218 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007219 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7220}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007221
Owen Andersone50ed302009-08-10 22:56:29 +00007222SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007223 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007224 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007225 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007226 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007227 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007228 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007229 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007230 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007231 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007232 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007233
Chris Lattner492a43e2010-09-22 01:28:21 +00007234 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007235
Stuart Hastings84be9582011-06-02 15:57:11 +00007236 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7237 MachineMemOperand *MMO;
7238 if (FI) {
7239 int SSFI = FI->getIndex();
7240 MMO =
7241 DAG.getMachineFunction()
7242 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7243 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7244 } else {
7245 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7246 StackSlot = StackSlot.getOperand(1);
7247 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007248 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007249 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7250 X86ISD::FILD, DL,
7251 Tys, Ops, array_lengthof(Ops),
7252 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007253
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007254 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007255 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007256 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007257
7258 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7259 // shouldn't be necessary except that RFP cannot be live across
7260 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007261 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007262 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7263 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007264 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007265 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007266 SDValue Ops[] = {
7267 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7268 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007269 MachineMemOperand *MMO =
7270 DAG.getMachineFunction()
7271 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007272 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007273
Chris Lattner492a43e2010-09-22 01:28:21 +00007274 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7275 Ops, array_lengthof(Ops),
7276 Op.getValueType(), MMO);
7277 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007278 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007279 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007280 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007281
Evan Cheng0db9fe62006-04-25 20:13:52 +00007282 return Result;
7283}
7284
Bill Wendling8b8a6362009-01-17 03:56:04 +00007285// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007286SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7287 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00007288 // This algorithm is not obvious. Here it is in C code, more or less:
7289 /*
7290 double uint64_to_double( uint32_t hi, uint32_t lo ) {
7291 static const __m128i exp = { 0x4330000045300000ULL, 0 };
7292 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00007293
Bill Wendling8b8a6362009-01-17 03:56:04 +00007294 // Copy ints to xmm registers.
7295 __m128i xh = _mm_cvtsi32_si128( hi );
7296 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00007297
Bill Wendling8b8a6362009-01-17 03:56:04 +00007298 // Combine into low half of a single xmm register.
7299 __m128i x = _mm_unpacklo_epi32( xh, xl );
7300 __m128d d;
7301 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00007302
Bill Wendling8b8a6362009-01-17 03:56:04 +00007303 // Merge in appropriate exponents to give the integer bits the right
7304 // magnitude.
7305 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00007306
Bill Wendling8b8a6362009-01-17 03:56:04 +00007307 // Subtract away the biases to deal with the IEEE-754 double precision
7308 // implicit 1.
7309 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00007310
Bill Wendling8b8a6362009-01-17 03:56:04 +00007311 // All conversions up to here are exact. The correctly rounded result is
7312 // calculated using the current rounding mode using the following
7313 // horizontal add.
7314 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
7315 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
7316 // store doesn't really need to be here (except
7317 // maybe to zero the other double)
7318 return sd;
7319 }
7320 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007321
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007322 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007323 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007324
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007325 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00007326 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00007327 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
7328 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
7329 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
7330 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007331 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007332 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007333
Bill Wendling8b8a6362009-01-17 03:56:04 +00007334 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00007335 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007336 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00007337 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007338 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007339 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007340 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007341
Owen Anderson825b72b2009-08-11 20:47:22 +00007342 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7343 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00007344 Op.getOperand(0),
7345 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007346 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7347 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00007348 Op.getOperand(0),
7349 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007350 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
7351 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007352 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007353 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00007354 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007355 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck2);
Owen Anderson825b72b2009-08-11 20:47:22 +00007356 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007357 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007358 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00007359 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007360
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007361 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00007362 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00007363 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
7364 DAG.getUNDEF(MVT::v2f64), ShufMask);
7365 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
7366 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007367 DAG.getIntPtrConstant(0));
7368}
7369
Bill Wendling8b8a6362009-01-17 03:56:04 +00007370// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007371SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7372 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007373 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007374 // FP constant to bias correct the final result.
7375 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007376 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007377
7378 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007379 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007380 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007381
Owen Anderson825b72b2009-08-11 20:47:22 +00007382 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007383 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007384 DAG.getIntPtrConstant(0));
7385
7386 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007387 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007388 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007389 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007390 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007391 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007392 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007393 MVT::v2f64, Bias)));
7394 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007395 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007396 DAG.getIntPtrConstant(0));
7397
7398 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007399 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007400
7401 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007402 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007403
Owen Anderson825b72b2009-08-11 20:47:22 +00007404 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007405 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007406 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007407 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007408 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007409 }
7410
7411 // Handle final rounding.
7412 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007413}
7414
Dan Gohmand858e902010-04-17 15:26:15 +00007415SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7416 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007417 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007418 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007419
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007420 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007421 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7422 // the optimization here.
7423 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007424 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007425
Owen Andersone50ed302009-08-10 22:56:29 +00007426 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007427 EVT DstVT = Op.getValueType();
7428 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007429 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007430 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007431 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007432
7433 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007434 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007435 if (SrcVT == MVT::i32) {
7436 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7437 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7438 getPointerTy(), StackSlot, WordOff);
7439 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007440 StackSlot, MachinePointerInfo(),
7441 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007442 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007443 OffsetSlot, MachinePointerInfo(),
7444 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007445 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7446 return Fild;
7447 }
7448
7449 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7450 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007451 StackSlot, MachinePointerInfo(),
7452 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007453 // For i64 source, we need to add the appropriate power of 2 if the input
7454 // was negative. This is the same as the optimization in
7455 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7456 // we must be careful to do the computation in x87 extended precision, not
7457 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007458 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7459 MachineMemOperand *MMO =
7460 DAG.getMachineFunction()
7461 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7462 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007463
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007464 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7465 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007466 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7467 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007468
7469 APInt FF(32, 0x5F800000ULL);
7470
7471 // Check whether the sign bit is set.
7472 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7473 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7474 ISD::SETLT);
7475
7476 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7477 SDValue FudgePtr = DAG.getConstantPool(
7478 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7479 getPointerTy());
7480
7481 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7482 SDValue Zero = DAG.getIntPtrConstant(0);
7483 SDValue Four = DAG.getIntPtrConstant(4);
7484 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7485 Zero, Four);
7486 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7487
7488 // Load the value out, extending it from f32 to f80.
7489 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007490 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007491 FudgePtr, MachinePointerInfo::getConstantPool(),
7492 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007493 // Extend everything to 80 bits to force it to be done on x87.
7494 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7495 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007496}
7497
Dan Gohman475871a2008-07-27 21:46:04 +00007498std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00007499FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00007500 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007501
Owen Andersone50ed302009-08-10 22:56:29 +00007502 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007503
7504 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007505 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7506 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007507 }
7508
Owen Anderson825b72b2009-08-11 20:47:22 +00007509 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7510 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00007511 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007512
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007513 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007514 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007515 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007516 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007517 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007518 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007519 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007520 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007521
Evan Cheng87c89352007-10-15 20:11:21 +00007522 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
7523 // stack slot.
7524 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007525 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007526 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007527 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007528
Michael J. Spencerec38de22010-10-10 22:04:20 +00007529
7530
Evan Cheng0db9fe62006-04-25 20:13:52 +00007531 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00007532 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007533 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007534 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7535 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7536 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007537 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007538
Dan Gohman475871a2008-07-27 21:46:04 +00007539 SDValue Chain = DAG.getEntryNode();
7540 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007541 EVT TheVT = Op.getOperand(0).getValueType();
7542 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007543 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007544 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007545 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007546 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007547 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007548 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007549 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007550 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007551
Chris Lattner492a43e2010-09-22 01:28:21 +00007552 MachineMemOperand *MMO =
7553 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7554 MachineMemOperand::MOLoad, MemSize, MemSize);
7555 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7556 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007557 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007558 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007559 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7560 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007561
Chris Lattner07290932010-09-22 01:05:16 +00007562 MachineMemOperand *MMO =
7563 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7564 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007565
Evan Cheng0db9fe62006-04-25 20:13:52 +00007566 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00007567 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00007568 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7569 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00007570
Chris Lattner27a6c732007-11-24 07:07:01 +00007571 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007572}
7573
Dan Gohmand858e902010-04-17 15:26:15 +00007574SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7575 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007576 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007577 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007578
Eli Friedman948e95a2009-05-23 09:59:16 +00007579 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00007580 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007581 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7582 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007583
Chris Lattner27a6c732007-11-24 07:07:01 +00007584 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007585 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Chris Lattner51abfe42010-09-21 06:02:19 +00007586 FIST, StackSlot, MachinePointerInfo(), false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00007587}
7588
Dan Gohmand858e902010-04-17 15:26:15 +00007589SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7590 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00007591 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
7592 SDValue FIST = Vals.first, StackSlot = Vals.second;
7593 assert(FIST.getNode() && "Unexpected failure");
7594
7595 // Load the result.
7596 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Chris Lattner51abfe42010-09-21 06:02:19 +00007597 FIST, StackSlot, MachinePointerInfo(), false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007598}
7599
Dan Gohmand858e902010-04-17 15:26:15 +00007600SDValue X86TargetLowering::LowerFABS(SDValue Op,
7601 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007602 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007603 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007604 EVT VT = Op.getValueType();
7605 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007606 if (VT.isVector())
7607 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007608 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007609 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007610 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00007611 CV.push_back(C);
7612 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007613 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007614 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00007615 CV.push_back(C);
7616 CV.push_back(C);
7617 CV.push_back(C);
7618 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007619 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007620 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007621 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007622 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007623 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007624 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007625 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007626}
7627
Dan Gohmand858e902010-04-17 15:26:15 +00007628SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007629 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007630 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007631 EVT VT = Op.getValueType();
7632 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00007633 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00007634 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007635 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007636 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007637 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00007638 CV.push_back(C);
7639 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007640 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007641 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00007642 CV.push_back(C);
7643 CV.push_back(C);
7644 CV.push_back(C);
7645 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007646 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007647 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007648 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007649 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007650 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007651 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007652 if (VT.isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007653 return DAG.getNode(ISD::BITCAST, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007654 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007655 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007656 Op.getOperand(0)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007657 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00007658 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007659 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00007660 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007661}
7662
Dan Gohmand858e902010-04-17 15:26:15 +00007663SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007664 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00007665 SDValue Op0 = Op.getOperand(0);
7666 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007667 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007668 EVT VT = Op.getValueType();
7669 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00007670
7671 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007672 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007673 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007674 SrcVT = VT;
7675 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007676 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007677 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007678 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007679 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007680 }
7681
7682 // At this point the operands and the result should have the same
7683 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00007684
Evan Cheng68c47cb2007-01-05 07:55:56 +00007685 // First get the sign bit of second operand.
7686 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007687 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007688 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
7689 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007690 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007691 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
7692 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7693 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7694 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007695 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007696 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007697 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007698 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007699 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007700 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007701 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007702
7703 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007704 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007705 // Op0 is MVT::f32, Op1 is MVT::f64.
7706 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
7707 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
7708 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007709 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00007710 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00007711 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007712 }
7713
Evan Cheng73d6cf12007-01-05 21:37:56 +00007714 // Clear first operand sign bit.
7715 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00007716 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007717 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
7718 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007719 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007720 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
7721 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7722 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7723 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007724 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007725 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007726 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007727 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007728 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007729 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007730 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007731
7732 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00007733 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007734}
7735
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00007736SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
7737 SDValue N0 = Op.getOperand(0);
7738 DebugLoc dl = Op.getDebugLoc();
7739 EVT VT = Op.getValueType();
7740
7741 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
7742 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
7743 DAG.getConstant(1, VT));
7744 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
7745}
7746
Dan Gohman076aee32009-03-04 19:44:21 +00007747/// Emit nodes that will be selected as "test Op0,Op0", or something
7748/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00007749SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00007750 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00007751 DebugLoc dl = Op.getDebugLoc();
7752
Dan Gohman31125812009-03-07 01:58:32 +00007753 // CF and OF aren't always set the way we want. Determine which
7754 // of these we need.
7755 bool NeedCF = false;
7756 bool NeedOF = false;
7757 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007758 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00007759 case X86::COND_A: case X86::COND_AE:
7760 case X86::COND_B: case X86::COND_BE:
7761 NeedCF = true;
7762 break;
7763 case X86::COND_G: case X86::COND_GE:
7764 case X86::COND_L: case X86::COND_LE:
7765 case X86::COND_O: case X86::COND_NO:
7766 NeedOF = true;
7767 break;
Dan Gohman31125812009-03-07 01:58:32 +00007768 }
7769
Dan Gohman076aee32009-03-04 19:44:21 +00007770 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00007771 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
7772 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007773 if (Op.getResNo() != 0 || NeedOF || NeedCF)
7774 // Emit a CMP with 0, which is the TEST pattern.
7775 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
7776 DAG.getConstant(0, Op.getValueType()));
7777
7778 unsigned Opcode = 0;
7779 unsigned NumOperands = 0;
7780 switch (Op.getNode()->getOpcode()) {
7781 case ISD::ADD:
7782 // Due to an isel shortcoming, be conservative if this add is likely to be
7783 // selected as part of a load-modify-store instruction. When the root node
7784 // in a match is a store, isel doesn't know how to remap non-chain non-flag
7785 // uses of other nodes in the match, such as the ADD in this case. This
7786 // leads to the ADD being left around and reselected, with the result being
7787 // two adds in the output. Alas, even if none our users are stores, that
7788 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
7789 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
7790 // climbing the DAG back to the root, and it doesn't seem to be worth the
7791 // effort.
7792 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman076aee32009-03-04 19:44:21 +00007793 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007794 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
7795 goto default_case;
7796
7797 if (ConstantSDNode *C =
7798 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
7799 // An add of one will be selected as an INC.
7800 if (C->getAPIntValue() == 1) {
7801 Opcode = X86ISD::INC;
7802 NumOperands = 1;
7803 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00007804 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007805
7806 // An add of negative one (subtract of one) will be selected as a DEC.
7807 if (C->getAPIntValue().isAllOnesValue()) {
7808 Opcode = X86ISD::DEC;
7809 NumOperands = 1;
7810 break;
7811 }
Dan Gohman076aee32009-03-04 19:44:21 +00007812 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007813
7814 // Otherwise use a regular EFLAGS-setting add.
7815 Opcode = X86ISD::ADD;
7816 NumOperands = 2;
7817 break;
7818 case ISD::AND: {
7819 // If the primary and result isn't used, don't bother using X86ISD::AND,
7820 // because a TEST instruction will be better.
7821 bool NonFlagUse = false;
7822 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
7823 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
7824 SDNode *User = *UI;
7825 unsigned UOpNo = UI.getOperandNo();
7826 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
7827 // Look pass truncate.
7828 UOpNo = User->use_begin().getOperandNo();
7829 User = *User->use_begin();
7830 }
7831
7832 if (User->getOpcode() != ISD::BRCOND &&
7833 User->getOpcode() != ISD::SETCC &&
7834 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
7835 NonFlagUse = true;
7836 break;
7837 }
Dan Gohman076aee32009-03-04 19:44:21 +00007838 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007839
7840 if (!NonFlagUse)
7841 break;
7842 }
7843 // FALL THROUGH
7844 case ISD::SUB:
7845 case ISD::OR:
7846 case ISD::XOR:
7847 // Due to the ISEL shortcoming noted above, be conservative if this op is
7848 // likely to be selected as part of a load-modify-store instruction.
7849 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
7850 UE = Op.getNode()->use_end(); UI != UE; ++UI)
7851 if (UI->getOpcode() == ISD::STORE)
7852 goto default_case;
7853
7854 // Otherwise use a regular EFLAGS-setting instruction.
7855 switch (Op.getNode()->getOpcode()) {
7856 default: llvm_unreachable("unexpected operator!");
7857 case ISD::SUB: Opcode = X86ISD::SUB; break;
7858 case ISD::OR: Opcode = X86ISD::OR; break;
7859 case ISD::XOR: Opcode = X86ISD::XOR; break;
7860 case ISD::AND: Opcode = X86ISD::AND; break;
7861 }
7862
7863 NumOperands = 2;
7864 break;
7865 case X86ISD::ADD:
7866 case X86ISD::SUB:
7867 case X86ISD::INC:
7868 case X86ISD::DEC:
7869 case X86ISD::OR:
7870 case X86ISD::XOR:
7871 case X86ISD::AND:
7872 return SDValue(Op.getNode(), 1);
7873 default:
7874 default_case:
7875 break;
Dan Gohman076aee32009-03-04 19:44:21 +00007876 }
7877
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007878 if (Opcode == 0)
7879 // Emit a CMP with 0, which is the TEST pattern.
7880 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
7881 DAG.getConstant(0, Op.getValueType()));
7882
7883 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
7884 SmallVector<SDValue, 4> Ops;
7885 for (unsigned i = 0; i != NumOperands; ++i)
7886 Ops.push_back(Op.getOperand(i));
7887
7888 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
7889 DAG.ReplaceAllUsesWith(Op, New);
7890 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00007891}
7892
7893/// Emit nodes that will be selected as "cmp Op0,Op1", or something
7894/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00007895SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00007896 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00007897 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
7898 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00007899 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00007900
7901 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007902 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00007903}
7904
Evan Chengd40d03e2010-01-06 19:38:29 +00007905/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
7906/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00007907SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
7908 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00007909 SDValue Op0 = And.getOperand(0);
7910 SDValue Op1 = And.getOperand(1);
7911 if (Op0.getOpcode() == ISD::TRUNCATE)
7912 Op0 = Op0.getOperand(0);
7913 if (Op1.getOpcode() == ISD::TRUNCATE)
7914 Op1 = Op1.getOperand(0);
7915
Evan Chengd40d03e2010-01-06 19:38:29 +00007916 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00007917 if (Op1.getOpcode() == ISD::SHL)
7918 std::swap(Op0, Op1);
7919 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00007920 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
7921 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00007922 // If we looked past a truncate, check that it's only truncating away
7923 // known zeros.
7924 unsigned BitWidth = Op0.getValueSizeInBits();
7925 unsigned AndBitWidth = And.getValueSizeInBits();
7926 if (BitWidth > AndBitWidth) {
7927 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
7928 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
7929 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
7930 return SDValue();
7931 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00007932 LHS = Op1;
7933 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00007934 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00007935 } else if (Op1.getOpcode() == ISD::Constant) {
7936 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
7937 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00007938 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
7939 LHS = AndLHS.getOperand(0);
7940 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00007941 }
Evan Chengd40d03e2010-01-06 19:38:29 +00007942 }
Evan Cheng0488db92007-09-25 01:57:46 +00007943
Evan Chengd40d03e2010-01-06 19:38:29 +00007944 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00007945 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00007946 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00007947 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00007948 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00007949 // Also promote i16 to i32 for performance / code size reason.
7950 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00007951 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00007952 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00007953
Evan Chengd40d03e2010-01-06 19:38:29 +00007954 // If the operand types disagree, extend the shift amount to match. Since
7955 // BT ignores high bits (like shifts) we can use anyextend.
7956 if (LHS.getValueType() != RHS.getValueType())
7957 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00007958
Evan Chengd40d03e2010-01-06 19:38:29 +00007959 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
7960 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
7961 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7962 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00007963 }
7964
Evan Cheng54de3ea2010-01-05 06:52:31 +00007965 return SDValue();
7966}
7967
Dan Gohmand858e902010-04-17 15:26:15 +00007968SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00007969 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
7970 SDValue Op0 = Op.getOperand(0);
7971 SDValue Op1 = Op.getOperand(1);
7972 DebugLoc dl = Op.getDebugLoc();
7973 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
7974
7975 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00007976 // Lower (X & (1 << N)) == 0 to BT(X, N).
7977 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
7978 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00007979 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00007980 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00007981 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00007982 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
7983 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
7984 if (NewSetCC.getNode())
7985 return NewSetCC;
7986 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00007987
Chris Lattner481eebc2010-12-19 21:23:48 +00007988 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
7989 // these.
7990 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00007991 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00007992 cast<ConstantSDNode>(Op1)->isNullValue()) &&
7993 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007994
Chris Lattner481eebc2010-12-19 21:23:48 +00007995 // If the input is a setcc, then reuse the input setcc or use a new one with
7996 // the inverted condition.
7997 if (Op0.getOpcode() == X86ISD::SETCC) {
7998 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
7999 bool Invert = (CC == ISD::SETNE) ^
8000 cast<ConstantSDNode>(Op1)->isNullValue();
8001 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008002
Evan Cheng2c755ba2010-02-27 07:36:59 +00008003 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008004 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8005 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8006 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008007 }
8008
Evan Chenge5b51ac2010-04-17 06:13:15 +00008009 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008010 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008011 if (X86CC == X86::COND_INVALID)
8012 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008013
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008014 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008015 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008016 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008017}
8018
Dan Gohmand858e902010-04-17 15:26:15 +00008019SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008020 SDValue Cond;
8021 SDValue Op0 = Op.getOperand(0);
8022 SDValue Op1 = Op.getOperand(1);
8023 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008024 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008025 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8026 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008027 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008028
8029 if (isFP) {
8030 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008031 EVT EltVT = Op0.getValueType().getVectorElementType();
8032 assert(EltVT == MVT::f32 || EltVT == MVT::f64);
8033
8034 unsigned Opc = EltVT == MVT::f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00008035 bool Swap = false;
8036
8037 switch (SetCCOpcode) {
8038 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008039 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008040 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00008041 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00008042 case ISD::SETGT: Swap = true; // Fallthrough
8043 case ISD::SETLT:
8044 case ISD::SETOLT: SSECC = 1; break;
8045 case ISD::SETOGE:
8046 case ISD::SETGE: Swap = true; // Fallthrough
8047 case ISD::SETLE:
8048 case ISD::SETOLE: SSECC = 2; break;
8049 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008050 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008051 case ISD::SETNE: SSECC = 4; break;
8052 case ISD::SETULE: Swap = true;
8053 case ISD::SETUGE: SSECC = 5; break;
8054 case ISD::SETULT: Swap = true;
8055 case ISD::SETUGT: SSECC = 6; break;
8056 case ISD::SETO: SSECC = 7; break;
8057 }
8058 if (Swap)
8059 std::swap(Op0, Op1);
8060
Nate Begemanfb8ead02008-07-25 19:05:58 +00008061 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008062 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008063 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008064 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00008065 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
8066 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008067 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008068 }
8069 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008070 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00008071 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
8072 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008073 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008074 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008075 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008076 }
8077 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00008078 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008079 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008080
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008081 if (!isFP && VT.getSizeInBits() == 256)
8082 return SDValue();
8083
Nate Begeman30a0de92008-07-17 16:51:19 +00008084 // We are handling one of the integer comparisons here. Since SSE only has
8085 // GT and EQ comparisons for integer, swapping operands and multiple
8086 // operations may be required for some comparisons.
8087 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
8088 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008089
Owen Anderson825b72b2009-08-11 20:47:22 +00008090 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00008091 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00008092 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
Owen Anderson825b72b2009-08-11 20:47:22 +00008093 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
Owen Anderson825b72b2009-08-11 20:47:22 +00008094 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
8095 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008096 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008097
Nate Begeman30a0de92008-07-17 16:51:19 +00008098 switch (SetCCOpcode) {
8099 default: break;
8100 case ISD::SETNE: Invert = true;
8101 case ISD::SETEQ: Opc = EQOpc; break;
8102 case ISD::SETLT: Swap = true;
8103 case ISD::SETGT: Opc = GTOpc; break;
8104 case ISD::SETGE: Swap = true;
8105 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
8106 case ISD::SETULT: Swap = true;
8107 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
8108 case ISD::SETUGE: Swap = true;
8109 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
8110 }
8111 if (Swap)
8112 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008113
Nate Begeman30a0de92008-07-17 16:51:19 +00008114 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8115 // bits of the inputs before performing those operations.
8116 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008117 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008118 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8119 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008120 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008121 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8122 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008123 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8124 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008125 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008126
Dale Johannesenace16102009-02-03 19:33:06 +00008127 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008128
8129 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008130 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008131 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008132
Nate Begeman30a0de92008-07-17 16:51:19 +00008133 return Result;
8134}
Evan Cheng0488db92007-09-25 01:57:46 +00008135
Evan Cheng370e5342008-12-03 08:38:43 +00008136// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008137static bool isX86LogicalCmp(SDValue Op) {
8138 unsigned Opc = Op.getNode()->getOpcode();
8139 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8140 return true;
8141 if (Op.getResNo() == 1 &&
8142 (Opc == X86ISD::ADD ||
8143 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008144 Opc == X86ISD::ADC ||
8145 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008146 Opc == X86ISD::SMUL ||
8147 Opc == X86ISD::UMUL ||
8148 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008149 Opc == X86ISD::DEC ||
8150 Opc == X86ISD::OR ||
8151 Opc == X86ISD::XOR ||
8152 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008153 return true;
8154
Chris Lattner9637d5b2010-12-05 07:49:54 +00008155 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8156 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008157
Dan Gohman076aee32009-03-04 19:44:21 +00008158 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008159}
8160
Chris Lattnera2b56002010-12-05 01:23:24 +00008161static bool isZero(SDValue V) {
8162 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8163 return C && C->isNullValue();
8164}
8165
Chris Lattner96908b12010-12-05 02:00:51 +00008166static bool isAllOnes(SDValue V) {
8167 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8168 return C && C->isAllOnesValue();
8169}
8170
Dan Gohmand858e902010-04-17 15:26:15 +00008171SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008172 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008173 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008174 SDValue Op1 = Op.getOperand(1);
8175 SDValue Op2 = Op.getOperand(2);
8176 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008177 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008178
Dan Gohman1a492952009-10-20 16:22:37 +00008179 if (Cond.getOpcode() == ISD::SETCC) {
8180 SDValue NewCond = LowerSETCC(Cond, DAG);
8181 if (NewCond.getNode())
8182 Cond = NewCond;
8183 }
Evan Cheng734503b2006-09-11 02:19:56 +00008184
Chris Lattnera2b56002010-12-05 01:23:24 +00008185 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008186 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008187 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008188 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008189 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008190 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8191 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008192 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008193
Chris Lattnera2b56002010-12-05 01:23:24 +00008194 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008195
8196 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008197 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8198 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008199
8200 SDValue CmpOp0 = Cmp.getOperand(0);
8201 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8202 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008203
Chris Lattner96908b12010-12-05 02:00:51 +00008204 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008205 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8206 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008207
Chris Lattner96908b12010-12-05 02:00:51 +00008208 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8209 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008210
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008211 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008212 if (N2C == 0 || !N2C->isNullValue())
8213 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8214 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008215 }
8216 }
8217
Chris Lattnera2b56002010-12-05 01:23:24 +00008218 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008219 if (Cond.getOpcode() == ISD::AND &&
8220 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8221 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008222 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008223 Cond = Cond.getOperand(0);
8224 }
8225
Evan Cheng3f41d662007-10-08 22:16:29 +00008226 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8227 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00008228 if (Cond.getOpcode() == X86ISD::SETCC ||
8229 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008230 CC = Cond.getOperand(0);
8231
Dan Gohman475871a2008-07-27 21:46:04 +00008232 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008233 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008234 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008235
Evan Cheng3f41d662007-10-08 22:16:29 +00008236 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008237 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008238 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008239 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008240
Chris Lattnerd1980a52009-03-12 06:52:53 +00008241 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8242 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008243 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008244 addTest = false;
8245 }
8246 }
8247
8248 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008249 // Look pass the truncate.
8250 if (Cond.getOpcode() == ISD::TRUNCATE)
8251 Cond = Cond.getOperand(0);
8252
8253 // We know the result of AND is compared against zero. Try to match
8254 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008255 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008256 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008257 if (NewSetCC.getNode()) {
8258 CC = NewSetCC.getOperand(0);
8259 Cond = NewSetCC.getOperand(1);
8260 addTest = false;
8261 }
8262 }
8263 }
8264
8265 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008266 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008267 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008268 }
8269
Benjamin Kramere915ff32010-12-22 23:09:28 +00008270 // a < b ? -1 : 0 -> RES = ~setcc_carry
8271 // a < b ? 0 : -1 -> RES = setcc_carry
8272 // a >= b ? -1 : 0 -> RES = setcc_carry
8273 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8274 if (Cond.getOpcode() == X86ISD::CMP) {
8275 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8276
8277 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8278 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8279 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8280 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8281 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8282 return DAG.getNOT(DL, Res, Res.getValueType());
8283 return Res;
8284 }
8285 }
8286
Evan Cheng0488db92007-09-25 01:57:46 +00008287 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8288 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008289 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008290 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008291 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008292}
8293
Evan Cheng370e5342008-12-03 08:38:43 +00008294// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8295// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8296// from the AND / OR.
8297static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8298 Opc = Op.getOpcode();
8299 if (Opc != ISD::OR && Opc != ISD::AND)
8300 return false;
8301 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8302 Op.getOperand(0).hasOneUse() &&
8303 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8304 Op.getOperand(1).hasOneUse());
8305}
8306
Evan Cheng961d6d42009-02-02 08:19:07 +00008307// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8308// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008309static bool isXor1OfSetCC(SDValue Op) {
8310 if (Op.getOpcode() != ISD::XOR)
8311 return false;
8312 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8313 if (N1C && N1C->getAPIntValue() == 1) {
8314 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8315 Op.getOperand(0).hasOneUse();
8316 }
8317 return false;
8318}
8319
Dan Gohmand858e902010-04-17 15:26:15 +00008320SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008321 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008322 SDValue Chain = Op.getOperand(0);
8323 SDValue Cond = Op.getOperand(1);
8324 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008325 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008326 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00008327
Dan Gohman1a492952009-10-20 16:22:37 +00008328 if (Cond.getOpcode() == ISD::SETCC) {
8329 SDValue NewCond = LowerSETCC(Cond, DAG);
8330 if (NewCond.getNode())
8331 Cond = NewCond;
8332 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008333#if 0
8334 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008335 else if (Cond.getOpcode() == X86ISD::ADD ||
8336 Cond.getOpcode() == X86ISD::SUB ||
8337 Cond.getOpcode() == X86ISD::SMUL ||
8338 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008339 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008340#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008341
Evan Chengad9c0a32009-12-15 00:53:42 +00008342 // Look pass (and (setcc_carry (cmp ...)), 1).
8343 if (Cond.getOpcode() == ISD::AND &&
8344 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8345 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008346 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008347 Cond = Cond.getOperand(0);
8348 }
8349
Evan Cheng3f41d662007-10-08 22:16:29 +00008350 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8351 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00008352 if (Cond.getOpcode() == X86ISD::SETCC ||
8353 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008354 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008355
Dan Gohman475871a2008-07-27 21:46:04 +00008356 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008357 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008358 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008359 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008360 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008361 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008362 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008363 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008364 default: break;
8365 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008366 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008367 // These can only come from an arithmetic instruction with overflow,
8368 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008369 Cond = Cond.getNode()->getOperand(1);
8370 addTest = false;
8371 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008372 }
Evan Cheng0488db92007-09-25 01:57:46 +00008373 }
Evan Cheng370e5342008-12-03 08:38:43 +00008374 } else {
8375 unsigned CondOpc;
8376 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8377 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008378 if (CondOpc == ISD::OR) {
8379 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8380 // two branches instead of an explicit OR instruction with a
8381 // separate test.
8382 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008383 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008384 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008385 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008386 Chain, Dest, CC, Cmp);
8387 CC = Cond.getOperand(1).getOperand(0);
8388 Cond = Cmp;
8389 addTest = false;
8390 }
8391 } else { // ISD::AND
8392 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8393 // two branches instead of an explicit AND instruction with a
8394 // separate test. However, we only do this if this block doesn't
8395 // have a fall-through edge, because this requires an explicit
8396 // jmp when the condition is false.
8397 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008398 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00008399 Op.getNode()->hasOneUse()) {
8400 X86::CondCode CCode =
8401 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8402 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008403 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00008404 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00008405 // Look for an unconditional branch following this conditional branch.
8406 // We need this because we need to reverse the successors in order
8407 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00008408 if (User->getOpcode() == ISD::BR) {
8409 SDValue FalseBB = User->getOperand(1);
8410 SDNode *NewBR =
8411 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00008412 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00008413 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00008414 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00008415
Dale Johannesene4d209d2009-02-03 20:21:25 +00008416 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008417 Chain, Dest, CC, Cmp);
8418 X86::CondCode CCode =
8419 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
8420 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008421 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00008422 Cond = Cmp;
8423 addTest = false;
8424 }
8425 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008426 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00008427 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
8428 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
8429 // It should be transformed during dag combiner except when the condition
8430 // is set by a arithmetics with overflow node.
8431 X86::CondCode CCode =
8432 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8433 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008434 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00008435 Cond = Cond.getOperand(0).getOperand(1);
8436 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00008437 }
Evan Cheng0488db92007-09-25 01:57:46 +00008438 }
8439
8440 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008441 // Look pass the truncate.
8442 if (Cond.getOpcode() == ISD::TRUNCATE)
8443 Cond = Cond.getOperand(0);
8444
8445 // We know the result of AND is compared against zero. Try to match
8446 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008447 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008448 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
8449 if (NewSetCC.getNode()) {
8450 CC = NewSetCC.getOperand(0);
8451 Cond = NewSetCC.getOperand(1);
8452 addTest = false;
8453 }
8454 }
8455 }
8456
8457 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008458 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008459 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008460 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00008461 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00008462 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00008463}
8464
Anton Korobeynikove060b532007-04-17 19:34:00 +00008465
8466// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
8467// Calls to _alloca is needed to probe the stack when allocating more than 4k
8468// bytes in one go. Touching the stack at 4K increments is necessary to ensure
8469// that the guard pages used by the OS virtual memory manager are allocated in
8470// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00008471SDValue
8472X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008473 SelectionDAG &DAG) const {
Duncan Sands1e1ca0b2010-10-21 16:02:12 +00008474 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows()) &&
Michael J. Spencere9c253e2010-10-21 01:41:01 +00008475 "This should be used only on Windows targets");
NAKAMURA Takumia2e07622011-03-24 07:07:00 +00008476 assert(!Subtarget->isTargetEnvMacho());
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008477 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008478
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008479 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00008480 SDValue Chain = Op.getOperand(0);
8481 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008482 // FIXME: Ensure alignment here
8483
Dan Gohman475871a2008-07-27 21:46:04 +00008484 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008485
Owen Anderson825b72b2009-08-11 20:47:22 +00008486 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
NAKAMURA Takumia2e07622011-03-24 07:07:00 +00008487 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008488
NAKAMURA Takumia2e07622011-03-24 07:07:00 +00008489 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008490 Flag = Chain.getValue(1);
8491
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008492 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008493
Michael J. Spencere9c253e2010-10-21 01:41:01 +00008494 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008495 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008496
Dale Johannesendd64c412009-02-04 00:33:20 +00008497 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008498
Dan Gohman475871a2008-07-27 21:46:04 +00008499 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008500 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008501}
8502
Dan Gohmand858e902010-04-17 15:26:15 +00008503SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00008504 MachineFunction &MF = DAG.getMachineFunction();
8505 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
8506
Dan Gohman69de1932008-02-06 22:27:42 +00008507 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00008508 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00008509
Anton Korobeynikove7beda12010-10-03 22:52:07 +00008510 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00008511 // vastart just stores the address of the VarArgsFrameIndex slot into the
8512 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00008513 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
8514 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008515 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
8516 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008517 }
8518
8519 // __va_list_tag:
8520 // gp_offset (0 - 6 * 8)
8521 // fp_offset (48 - 48 + 8 * 16)
8522 // overflow_arg_area (point to parameters coming in memory).
8523 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00008524 SmallVector<SDValue, 8> MemOps;
8525 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00008526 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00008527 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00008528 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
8529 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008530 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008531 MemOps.push_back(Store);
8532
8533 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00008534 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008535 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008536 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00008537 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
8538 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008539 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008540 MemOps.push_back(Store);
8541
8542 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00008543 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008544 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00008545 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
8546 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008547 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
8548 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00008549 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008550 MemOps.push_back(Store);
8551
8552 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00008553 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008554 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00008555 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
8556 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008557 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
8558 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008559 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00008560 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00008561 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00008562}
8563
Dan Gohmand858e902010-04-17 15:26:15 +00008564SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00008565 assert(Subtarget->is64Bit() &&
8566 "LowerVAARG only handles 64-bit va_arg!");
8567 assert((Subtarget->isTargetLinux() ||
8568 Subtarget->isTargetDarwin()) &&
8569 "Unhandled target in LowerVAARG");
8570 assert(Op.getNode()->getNumOperands() == 4);
8571 SDValue Chain = Op.getOperand(0);
8572 SDValue SrcPtr = Op.getOperand(1);
8573 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
8574 unsigned Align = Op.getConstantOperandVal(3);
8575 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00008576
Dan Gohman320afb82010-10-12 18:00:49 +00008577 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00008578 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00008579 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
8580 uint8_t ArgMode;
8581
8582 // Decide which area this value should be read from.
8583 // TODO: Implement the AMD64 ABI in its entirety. This simple
8584 // selection mechanism works only for the basic types.
8585 if (ArgVT == MVT::f80) {
8586 llvm_unreachable("va_arg for f80 not yet implemented");
8587 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
8588 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
8589 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
8590 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
8591 } else {
8592 llvm_unreachable("Unhandled argument type in LowerVAARG");
8593 }
8594
8595 if (ArgMode == 2) {
8596 // Sanity Check: Make sure using fp_offset makes sense.
Michael J. Spencer87b86652010-10-19 07:32:42 +00008597 assert(!UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00008598 !(DAG.getMachineFunction()
8599 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00008600 Subtarget->hasXMM());
Dan Gohman320afb82010-10-12 18:00:49 +00008601 }
8602
8603 // Insert VAARG_64 node into the DAG
8604 // VAARG_64 returns two values: Variable Argument Address, Chain
8605 SmallVector<SDValue, 11> InstOps;
8606 InstOps.push_back(Chain);
8607 InstOps.push_back(SrcPtr);
8608 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
8609 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
8610 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
8611 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
8612 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
8613 VTs, &InstOps[0], InstOps.size(),
8614 MVT::i64,
8615 MachinePointerInfo(SV),
8616 /*Align=*/0,
8617 /*Volatile=*/false,
8618 /*ReadMem=*/true,
8619 /*WriteMem=*/true);
8620 Chain = VAARG.getValue(1);
8621
8622 // Load the next argument and return it
8623 return DAG.getLoad(ArgVT, dl,
8624 Chain,
8625 VAARG,
8626 MachinePointerInfo(),
8627 false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00008628}
8629
Dan Gohmand858e902010-04-17 15:26:15 +00008630SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00008631 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00008632 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00008633 SDValue Chain = Op.getOperand(0);
8634 SDValue DstPtr = Op.getOperand(1);
8635 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00008636 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
8637 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00008638 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00008639
Chris Lattnere72f2022010-09-21 05:40:29 +00008640 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00008641 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00008642 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00008643 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00008644}
8645
Dan Gohman475871a2008-07-27 21:46:04 +00008646SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00008647X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008648 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008649 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00008650 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00008651 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00008652 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00008653 case Intrinsic::x86_sse_comieq_ss:
8654 case Intrinsic::x86_sse_comilt_ss:
8655 case Intrinsic::x86_sse_comile_ss:
8656 case Intrinsic::x86_sse_comigt_ss:
8657 case Intrinsic::x86_sse_comige_ss:
8658 case Intrinsic::x86_sse_comineq_ss:
8659 case Intrinsic::x86_sse_ucomieq_ss:
8660 case Intrinsic::x86_sse_ucomilt_ss:
8661 case Intrinsic::x86_sse_ucomile_ss:
8662 case Intrinsic::x86_sse_ucomigt_ss:
8663 case Intrinsic::x86_sse_ucomige_ss:
8664 case Intrinsic::x86_sse_ucomineq_ss:
8665 case Intrinsic::x86_sse2_comieq_sd:
8666 case Intrinsic::x86_sse2_comilt_sd:
8667 case Intrinsic::x86_sse2_comile_sd:
8668 case Intrinsic::x86_sse2_comigt_sd:
8669 case Intrinsic::x86_sse2_comige_sd:
8670 case Intrinsic::x86_sse2_comineq_sd:
8671 case Intrinsic::x86_sse2_ucomieq_sd:
8672 case Intrinsic::x86_sse2_ucomilt_sd:
8673 case Intrinsic::x86_sse2_ucomile_sd:
8674 case Intrinsic::x86_sse2_ucomigt_sd:
8675 case Intrinsic::x86_sse2_ucomige_sd:
8676 case Intrinsic::x86_sse2_ucomineq_sd: {
8677 unsigned Opc = 0;
8678 ISD::CondCode CC = ISD::SETCC_INVALID;
8679 switch (IntNo) {
8680 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008681 case Intrinsic::x86_sse_comieq_ss:
8682 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008683 Opc = X86ISD::COMI;
8684 CC = ISD::SETEQ;
8685 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00008686 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008687 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008688 Opc = X86ISD::COMI;
8689 CC = ISD::SETLT;
8690 break;
8691 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008692 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008693 Opc = X86ISD::COMI;
8694 CC = ISD::SETLE;
8695 break;
8696 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008697 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008698 Opc = X86ISD::COMI;
8699 CC = ISD::SETGT;
8700 break;
8701 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008702 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008703 Opc = X86ISD::COMI;
8704 CC = ISD::SETGE;
8705 break;
8706 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008707 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008708 Opc = X86ISD::COMI;
8709 CC = ISD::SETNE;
8710 break;
8711 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008712 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008713 Opc = X86ISD::UCOMI;
8714 CC = ISD::SETEQ;
8715 break;
8716 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008717 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008718 Opc = X86ISD::UCOMI;
8719 CC = ISD::SETLT;
8720 break;
8721 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008722 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008723 Opc = X86ISD::UCOMI;
8724 CC = ISD::SETLE;
8725 break;
8726 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008727 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008728 Opc = X86ISD::UCOMI;
8729 CC = ISD::SETGT;
8730 break;
8731 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008732 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008733 Opc = X86ISD::UCOMI;
8734 CC = ISD::SETGE;
8735 break;
8736 case Intrinsic::x86_sse_ucomineq_ss:
8737 case Intrinsic::x86_sse2_ucomineq_sd:
8738 Opc = X86ISD::UCOMI;
8739 CC = ISD::SETNE;
8740 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00008741 }
Evan Cheng734503b2006-09-11 02:19:56 +00008742
Dan Gohman475871a2008-07-27 21:46:04 +00008743 SDValue LHS = Op.getOperand(1);
8744 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00008745 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008746 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00008747 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
8748 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8749 DAG.getConstant(X86CC, MVT::i8), Cond);
8750 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00008751 }
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008752 // ptest and testp intrinsics. The intrinsic these come from are designed to
8753 // return an integer value, not just an instruction so lower it to the ptest
8754 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00008755 case Intrinsic::x86_sse41_ptestz:
8756 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008757 case Intrinsic::x86_sse41_ptestnzc:
8758 case Intrinsic::x86_avx_ptestz_256:
8759 case Intrinsic::x86_avx_ptestc_256:
8760 case Intrinsic::x86_avx_ptestnzc_256:
8761 case Intrinsic::x86_avx_vtestz_ps:
8762 case Intrinsic::x86_avx_vtestc_ps:
8763 case Intrinsic::x86_avx_vtestnzc_ps:
8764 case Intrinsic::x86_avx_vtestz_pd:
8765 case Intrinsic::x86_avx_vtestc_pd:
8766 case Intrinsic::x86_avx_vtestnzc_pd:
8767 case Intrinsic::x86_avx_vtestz_ps_256:
8768 case Intrinsic::x86_avx_vtestc_ps_256:
8769 case Intrinsic::x86_avx_vtestnzc_ps_256:
8770 case Intrinsic::x86_avx_vtestz_pd_256:
8771 case Intrinsic::x86_avx_vtestc_pd_256:
8772 case Intrinsic::x86_avx_vtestnzc_pd_256: {
8773 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00008774 unsigned X86CC = 0;
8775 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00008776 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008777 case Intrinsic::x86_avx_vtestz_ps:
8778 case Intrinsic::x86_avx_vtestz_pd:
8779 case Intrinsic::x86_avx_vtestz_ps_256:
8780 case Intrinsic::x86_avx_vtestz_pd_256:
8781 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00008782 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008783 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00008784 // ZF = 1
8785 X86CC = X86::COND_E;
8786 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008787 case Intrinsic::x86_avx_vtestc_ps:
8788 case Intrinsic::x86_avx_vtestc_pd:
8789 case Intrinsic::x86_avx_vtestc_ps_256:
8790 case Intrinsic::x86_avx_vtestc_pd_256:
8791 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00008792 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008793 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00008794 // CF = 1
8795 X86CC = X86::COND_B;
8796 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008797 case Intrinsic::x86_avx_vtestnzc_ps:
8798 case Intrinsic::x86_avx_vtestnzc_pd:
8799 case Intrinsic::x86_avx_vtestnzc_ps_256:
8800 case Intrinsic::x86_avx_vtestnzc_pd_256:
8801 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00008802 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008803 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00008804 // ZF and CF = 0
8805 X86CC = X86::COND_A;
8806 break;
8807 }
Eric Christopherfd179292009-08-27 18:07:15 +00008808
Eric Christopher71c67532009-07-29 00:28:05 +00008809 SDValue LHS = Op.getOperand(1);
8810 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008811 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
8812 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00008813 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
8814 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
8815 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00008816 }
Evan Cheng5759f972008-05-04 09:15:50 +00008817
8818 // Fix vector shift instructions where the last operand is a non-immediate
8819 // i32 value.
8820 case Intrinsic::x86_sse2_pslli_w:
8821 case Intrinsic::x86_sse2_pslli_d:
8822 case Intrinsic::x86_sse2_pslli_q:
8823 case Intrinsic::x86_sse2_psrli_w:
8824 case Intrinsic::x86_sse2_psrli_d:
8825 case Intrinsic::x86_sse2_psrli_q:
8826 case Intrinsic::x86_sse2_psrai_w:
8827 case Intrinsic::x86_sse2_psrai_d:
8828 case Intrinsic::x86_mmx_pslli_w:
8829 case Intrinsic::x86_mmx_pslli_d:
8830 case Intrinsic::x86_mmx_pslli_q:
8831 case Intrinsic::x86_mmx_psrli_w:
8832 case Intrinsic::x86_mmx_psrli_d:
8833 case Intrinsic::x86_mmx_psrli_q:
8834 case Intrinsic::x86_mmx_psrai_w:
8835 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00008836 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00008837 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00008838 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00008839
8840 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00008841 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00008842 switch (IntNo) {
8843 case Intrinsic::x86_sse2_pslli_w:
8844 NewIntNo = Intrinsic::x86_sse2_psll_w;
8845 break;
8846 case Intrinsic::x86_sse2_pslli_d:
8847 NewIntNo = Intrinsic::x86_sse2_psll_d;
8848 break;
8849 case Intrinsic::x86_sse2_pslli_q:
8850 NewIntNo = Intrinsic::x86_sse2_psll_q;
8851 break;
8852 case Intrinsic::x86_sse2_psrli_w:
8853 NewIntNo = Intrinsic::x86_sse2_psrl_w;
8854 break;
8855 case Intrinsic::x86_sse2_psrli_d:
8856 NewIntNo = Intrinsic::x86_sse2_psrl_d;
8857 break;
8858 case Intrinsic::x86_sse2_psrli_q:
8859 NewIntNo = Intrinsic::x86_sse2_psrl_q;
8860 break;
8861 case Intrinsic::x86_sse2_psrai_w:
8862 NewIntNo = Intrinsic::x86_sse2_psra_w;
8863 break;
8864 case Intrinsic::x86_sse2_psrai_d:
8865 NewIntNo = Intrinsic::x86_sse2_psra_d;
8866 break;
8867 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00008868 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00008869 switch (IntNo) {
8870 case Intrinsic::x86_mmx_pslli_w:
8871 NewIntNo = Intrinsic::x86_mmx_psll_w;
8872 break;
8873 case Intrinsic::x86_mmx_pslli_d:
8874 NewIntNo = Intrinsic::x86_mmx_psll_d;
8875 break;
8876 case Intrinsic::x86_mmx_pslli_q:
8877 NewIntNo = Intrinsic::x86_mmx_psll_q;
8878 break;
8879 case Intrinsic::x86_mmx_psrli_w:
8880 NewIntNo = Intrinsic::x86_mmx_psrl_w;
8881 break;
8882 case Intrinsic::x86_mmx_psrli_d:
8883 NewIntNo = Intrinsic::x86_mmx_psrl_d;
8884 break;
8885 case Intrinsic::x86_mmx_psrli_q:
8886 NewIntNo = Intrinsic::x86_mmx_psrl_q;
8887 break;
8888 case Intrinsic::x86_mmx_psrai_w:
8889 NewIntNo = Intrinsic::x86_mmx_psra_w;
8890 break;
8891 case Intrinsic::x86_mmx_psrai_d:
8892 NewIntNo = Intrinsic::x86_mmx_psra_d;
8893 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00008894 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00008895 }
8896 break;
8897 }
8898 }
Mon P Wangefa42202009-09-03 19:56:25 +00008899
8900 // The vector shift intrinsics with scalars uses 32b shift amounts but
8901 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
8902 // to be zero.
8903 SDValue ShOps[4];
8904 ShOps[0] = ShAmt;
8905 ShOps[1] = DAG.getConstant(0, MVT::i32);
8906 if (ShAmtVT == MVT::v4i32) {
8907 ShOps[2] = DAG.getUNDEF(MVT::i32);
8908 ShOps[3] = DAG.getUNDEF(MVT::i32);
8909 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
8910 } else {
8911 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
Dale Johannesen0488fb62010-09-30 23:57:10 +00008912// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00008913 }
8914
Owen Andersone50ed302009-08-10 22:56:29 +00008915 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008916 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008917 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008918 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00008919 Op.getOperand(1), ShAmt);
8920 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00008921 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008922}
Evan Cheng72261582005-12-20 06:22:03 +00008923
Dan Gohmand858e902010-04-17 15:26:15 +00008924SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
8925 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00008926 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
8927 MFI->setReturnAddressIsTaken(true);
8928
Bill Wendling64e87322009-01-16 19:25:27 +00008929 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008930 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00008931
8932 if (Depth > 0) {
8933 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
8934 SDValue Offset =
8935 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00008936 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008937 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008938 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008939 FrameAddr, Offset),
Chris Lattner51abfe42010-09-21 06:02:19 +00008940 MachinePointerInfo(), false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00008941 }
8942
8943 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00008944 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00008945 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Chris Lattner51abfe42010-09-21 06:02:19 +00008946 RetAddrFI, MachinePointerInfo(), false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00008947}
8948
Dan Gohmand858e902010-04-17 15:26:15 +00008949SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00008950 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
8951 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00008952
Owen Andersone50ed302009-08-10 22:56:29 +00008953 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008954 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00008955 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
8956 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00008957 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00008958 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00008959 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
8960 MachinePointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +00008961 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00008962 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00008963}
8964
Dan Gohman475871a2008-07-27 21:46:04 +00008965SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008966 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00008967 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008968}
8969
Dan Gohmand858e902010-04-17 15:26:15 +00008970SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008971 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00008972 SDValue Chain = Op.getOperand(0);
8973 SDValue Offset = Op.getOperand(1);
8974 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008975 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008976
Dan Gohmand8816272010-08-11 18:14:00 +00008977 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
8978 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
8979 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00008980 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008981
Dan Gohmand8816272010-08-11 18:14:00 +00008982 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
8983 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008984 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00008985 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
8986 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00008987 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00008988 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008989
Dale Johannesene4d209d2009-02-03 20:21:25 +00008990 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00008991 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00008992 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008993}
8994
Dan Gohman475871a2008-07-27 21:46:04 +00008995SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008996 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008997 SDValue Root = Op.getOperand(0);
8998 SDValue Trmp = Op.getOperand(1); // trampoline
8999 SDValue FPtr = Op.getOperand(2); // nested function
9000 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009001 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009002
Dan Gohman69de1932008-02-06 22:27:42 +00009003 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009004
9005 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009006 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009007
9008 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009009 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9010 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009011
Evan Cheng0e6a0522011-07-18 20:57:22 +00009012 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9013 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009014
9015 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9016
9017 // Load the pointer to the nested function into R11.
9018 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009019 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009020 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009021 Addr, MachinePointerInfo(TrmpAddr),
9022 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009023
Owen Anderson825b72b2009-08-11 20:47:22 +00009024 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9025 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009026 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9027 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009028 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009029
9030 // Load the 'nest' parameter value into R10.
9031 // R10 is specified in X86CallingConv.td
9032 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009033 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9034 DAG.getConstant(10, MVT::i64));
9035 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009036 Addr, MachinePointerInfo(TrmpAddr, 10),
9037 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009038
Owen Anderson825b72b2009-08-11 20:47:22 +00009039 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9040 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009041 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9042 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009043 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009044
9045 // Jump to the nested function.
9046 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009047 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9048 DAG.getConstant(20, MVT::i64));
9049 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009050 Addr, MachinePointerInfo(TrmpAddr, 20),
9051 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009052
9053 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009054 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9055 DAG.getConstant(22, MVT::i64));
9056 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009057 MachinePointerInfo(TrmpAddr, 22),
9058 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009059
Dan Gohman475871a2008-07-27 21:46:04 +00009060 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00009061 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00009062 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009063 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009064 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009065 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009066 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009067 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009068
9069 switch (CC) {
9070 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009071 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009072 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009073 case CallingConv::X86_StdCall: {
9074 // Pass 'nest' parameter in ECX.
9075 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009076 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009077
9078 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009079 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009080 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009081
Chris Lattner58d74912008-03-12 17:45:29 +00009082 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009083 unsigned InRegCount = 0;
9084 unsigned Idx = 1;
9085
9086 for (FunctionType::param_iterator I = FTy->param_begin(),
9087 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009088 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009089 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009090 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009091
9092 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009093 report_fatal_error("Nest register in use - reduce number of inreg"
9094 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009095 }
9096 }
9097 break;
9098 }
9099 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009100 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009101 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009102 // Pass 'nest' parameter in EAX.
9103 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009104 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009105 break;
9106 }
9107
Dan Gohman475871a2008-07-27 21:46:04 +00009108 SDValue OutChains[4];
9109 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009110
Owen Anderson825b72b2009-08-11 20:47:22 +00009111 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9112 DAG.getConstant(10, MVT::i32));
9113 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009114
Chris Lattnera62fe662010-02-05 19:20:30 +00009115 // This is storing the opcode for MOV32ri.
9116 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009117 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009118 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009119 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009120 Trmp, MachinePointerInfo(TrmpAddr),
9121 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009122
Owen Anderson825b72b2009-08-11 20:47:22 +00009123 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9124 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009125 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
9126 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00009127 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009128
Chris Lattnera62fe662010-02-05 19:20:30 +00009129 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00009130 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9131 DAG.getConstant(5, MVT::i32));
9132 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009133 MachinePointerInfo(TrmpAddr, 5),
9134 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009135
Owen Anderson825b72b2009-08-11 20:47:22 +00009136 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9137 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009138 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
9139 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00009140 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009141
Dan Gohman475871a2008-07-27 21:46:04 +00009142 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00009143 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00009144 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009145 }
9146}
9147
Dan Gohmand858e902010-04-17 15:26:15 +00009148SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
9149 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009150 /*
9151 The rounding mode is in bits 11:10 of FPSR, and has the following
9152 settings:
9153 00 Round to nearest
9154 01 Round to -inf
9155 10 Round to +inf
9156 11 Round to 0
9157
9158 FLT_ROUNDS, on the other hand, expects the following:
9159 -1 Undefined
9160 0 Round to 0
9161 1 Round to nearest
9162 2 Round to +inf
9163 3 Round to -inf
9164
9165 To perform the conversion, we do:
9166 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
9167 */
9168
9169 MachineFunction &MF = DAG.getMachineFunction();
9170 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00009171 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009172 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00009173 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00009174 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009175
9176 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00009177 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00009178 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009179
Michael J. Spencerec38de22010-10-10 22:04:20 +00009180
Chris Lattner2156b792010-09-22 01:11:26 +00009181 MachineMemOperand *MMO =
9182 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
9183 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009184
Chris Lattner2156b792010-09-22 01:11:26 +00009185 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
9186 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
9187 DAG.getVTList(MVT::Other),
9188 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009189
9190 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00009191 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Chris Lattner51abfe42010-09-21 06:02:19 +00009192 MachinePointerInfo(), false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009193
9194 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00009195 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00009196 DAG.getNode(ISD::SRL, DL, MVT::i16,
9197 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009198 CWD, DAG.getConstant(0x800, MVT::i16)),
9199 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00009200 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00009201 DAG.getNode(ISD::SRL, DL, MVT::i16,
9202 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009203 CWD, DAG.getConstant(0x400, MVT::i16)),
9204 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009205
Dan Gohman475871a2008-07-27 21:46:04 +00009206 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00009207 DAG.getNode(ISD::AND, DL, MVT::i16,
9208 DAG.getNode(ISD::ADD, DL, MVT::i16,
9209 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00009210 DAG.getConstant(1, MVT::i16)),
9211 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009212
9213
Duncan Sands83ec4b62008-06-06 12:08:01 +00009214 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00009215 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009216}
9217
Dan Gohmand858e902010-04-17 15:26:15 +00009218SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009219 EVT VT = Op.getValueType();
9220 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009221 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009222 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009223
9224 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009225 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00009226 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00009227 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00009228 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009229 }
Evan Cheng18efe262007-12-14 02:13:44 +00009230
Evan Cheng152804e2007-12-14 08:30:15 +00009231 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009232 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009233 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009234
9235 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009236 SDValue Ops[] = {
9237 Op,
9238 DAG.getConstant(NumBits+NumBits-1, OpVT),
9239 DAG.getConstant(X86::COND_E, MVT::i8),
9240 Op.getValue(1)
9241 };
9242 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00009243
9244 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00009245 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00009246
Owen Anderson825b72b2009-08-11 20:47:22 +00009247 if (VT == MVT::i8)
9248 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009249 return Op;
9250}
9251
Dan Gohmand858e902010-04-17 15:26:15 +00009252SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009253 EVT VT = Op.getValueType();
9254 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009255 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009256 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009257
9258 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009259 if (VT == MVT::i8) {
9260 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00009261 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009262 }
Evan Cheng152804e2007-12-14 08:30:15 +00009263
9264 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009265 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009266 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009267
9268 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009269 SDValue Ops[] = {
9270 Op,
9271 DAG.getConstant(NumBits, OpVT),
9272 DAG.getConstant(X86::COND_E, MVT::i8),
9273 Op.getValue(1)
9274 };
9275 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00009276
Owen Anderson825b72b2009-08-11 20:47:22 +00009277 if (VT == MVT::i8)
9278 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009279 return Op;
9280}
9281
Dan Gohmand858e902010-04-17 15:26:15 +00009282SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009283 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00009284 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009285 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00009286
Mon P Wangaf9b9522008-12-18 21:42:19 +00009287 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
9288 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
9289 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
9290 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
9291 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
9292 //
9293 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
9294 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
9295 // return AloBlo + AloBhi + AhiBlo;
9296
9297 SDValue A = Op.getOperand(0);
9298 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009299
Dale Johannesene4d209d2009-02-03 20:21:25 +00009300 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009301 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
9302 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009303 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009304 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
9305 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009306 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009307 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00009308 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009309 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009310 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00009311 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009312 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009313 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00009314 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009315 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009316 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
9317 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009318 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009319 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
9320 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009321 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
9322 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00009323 return Res;
9324}
9325
Nadav Rotem43012222011-05-11 08:12:09 +00009326SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
9327
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009328 EVT VT = Op.getValueType();
9329 DebugLoc dl = Op.getDebugLoc();
9330 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +00009331 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009332 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009333
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00009334 if (!(Subtarget->hasSSE2() || Subtarget->hasAVX()))
9335 return SDValue();
9336
9337 // Decompose 256-bit shifts into smaller 128-bit shifts.
9338 if (VT.getSizeInBits() == 256) {
9339 int NumElems = VT.getVectorNumElements();
9340 MVT EltVT = VT.getVectorElementType().getSimpleVT();
9341 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
9342
9343 // Extract the two vectors
9344 SDValue V1 = Extract128BitVector(R, DAG.getConstant(0, MVT::i32), DAG, dl);
9345 SDValue V2 = Extract128BitVector(R, DAG.getConstant(NumElems/2, MVT::i32),
9346 DAG, dl);
9347
9348 // Recreate the shift amount vectors
9349 SmallVector<SDValue, 4> Amt1Csts;
9350 SmallVector<SDValue, 4> Amt2Csts;
9351 for (int i = 0; i < NumElems/2; ++i)
9352 Amt1Csts.push_back(Amt->getOperand(i));
9353 for (int i = NumElems/2; i < NumElems; ++i)
9354 Amt2Csts.push_back(Amt->getOperand(i));
9355
9356 SDValue Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
9357 &Amt1Csts[0], NumElems/2);
9358 SDValue Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
9359 &Amt2Csts[0], NumElems/2);
9360
9361 // Issue new vector shifts for the smaller types
9362 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
9363 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
9364
9365 // Concatenate the result back
9366 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
9367 }
Nate Begeman51409212010-07-28 00:21:48 +00009368
Nadav Rotem43012222011-05-11 08:12:09 +00009369 // Optimize shl/srl/sra with constant shift amount.
9370 if (isSplatVector(Amt.getNode())) {
9371 SDValue SclrAmt = Amt->getOperand(0);
9372 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
9373 uint64_t ShiftAmt = C->getZExtValue();
9374
9375 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SHL)
9376 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9377 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
9378 R, DAG.getConstant(ShiftAmt, MVT::i32));
9379
9380 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SHL)
9381 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9382 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
9383 R, DAG.getConstant(ShiftAmt, MVT::i32));
9384
9385 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SHL)
9386 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9387 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
9388 R, DAG.getConstant(ShiftAmt, MVT::i32));
9389
9390 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SRL)
9391 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9392 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
9393 R, DAG.getConstant(ShiftAmt, MVT::i32));
9394
9395 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRL)
9396 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9397 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
9398 R, DAG.getConstant(ShiftAmt, MVT::i32));
9399
9400 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRL)
9401 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9402 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
9403 R, DAG.getConstant(ShiftAmt, MVT::i32));
9404
9405 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRA)
9406 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9407 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
9408 R, DAG.getConstant(ShiftAmt, MVT::i32));
9409
9410 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRA)
9411 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9412 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
9413 R, DAG.getConstant(ShiftAmt, MVT::i32));
9414 }
9415 }
9416
9417 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +00009418 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +00009419 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9420 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
9421 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
9422
9423 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009424
Nate Begeman51409212010-07-28 00:21:48 +00009425 std::vector<Constant*> CV(4, CI);
9426 Constant *C = ConstantVector::get(CV);
9427 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
9428 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00009429 MachinePointerInfo::getConstantPool(),
Nate Begeman51409212010-07-28 00:21:48 +00009430 false, false, 16);
9431
9432 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009433 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +00009434 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
9435 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
9436 }
Nadav Rotem43012222011-05-11 08:12:09 +00009437 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +00009438 // a = a << 5;
9439 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9440 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
9441 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
9442
9443 ConstantInt *CM1 = ConstantInt::get(*Context, APInt(8, 15));
9444 ConstantInt *CM2 = ConstantInt::get(*Context, APInt(8, 63));
9445
9446 std::vector<Constant*> CVM1(16, CM1);
9447 std::vector<Constant*> CVM2(16, CM2);
9448 Constant *C = ConstantVector::get(CVM1);
9449 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
9450 SDValue M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00009451 MachinePointerInfo::getConstantPool(),
Nate Begeman51409212010-07-28 00:21:48 +00009452 false, false, 16);
9453
9454 // r = pblendv(r, psllw(r & (char16)15, 4), a);
9455 M = DAG.getNode(ISD::AND, dl, VT, R, M);
9456 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9457 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
9458 DAG.getConstant(4, MVT::i32));
Nate Begeman672fb622010-12-20 22:04:24 +00009459 R = DAG.getNode(X86ISD::PBLENDVB, dl, VT, R, M, Op);
Nate Begeman51409212010-07-28 00:21:48 +00009460 // a += a
9461 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009462
Nate Begeman51409212010-07-28 00:21:48 +00009463 C = ConstantVector::get(CVM2);
9464 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
9465 M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00009466 MachinePointerInfo::getConstantPool(),
Chris Lattner51abfe42010-09-21 06:02:19 +00009467 false, false, 16);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009468
Nate Begeman51409212010-07-28 00:21:48 +00009469 // r = pblendv(r, psllw(r & (char16)63, 2), a);
9470 M = DAG.getNode(ISD::AND, dl, VT, R, M);
9471 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9472 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
9473 DAG.getConstant(2, MVT::i32));
Nate Begeman672fb622010-12-20 22:04:24 +00009474 R = DAG.getNode(X86ISD::PBLENDVB, dl, VT, R, M, Op);
Nate Begeman51409212010-07-28 00:21:48 +00009475 // a += a
9476 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009477
Nate Begeman51409212010-07-28 00:21:48 +00009478 // return pblendv(r, r+r, a);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009479 R = DAG.getNode(X86ISD::PBLENDVB, dl, VT,
Nate Begeman51409212010-07-28 00:21:48 +00009480 R, DAG.getNode(ISD::ADD, dl, VT, R, R), Op);
9481 return R;
9482 }
9483 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009484}
Mon P Wangaf9b9522008-12-18 21:42:19 +00009485
Dan Gohmand858e902010-04-17 15:26:15 +00009486SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00009487 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
9488 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00009489 // looks for this combo and may remove the "setcc" instruction if the "setcc"
9490 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00009491 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00009492 SDValue LHS = N->getOperand(0);
9493 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00009494 unsigned BaseOp = 0;
9495 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +00009496 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00009497 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00009498 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00009499 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00009500 // A subtract of one will be selected as a INC. Note that INC doesn't
9501 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +00009502 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
9503 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +00009504 BaseOp = X86ISD::INC;
9505 Cond = X86::COND_O;
9506 break;
9507 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00009508 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00009509 Cond = X86::COND_O;
9510 break;
9511 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00009512 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00009513 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00009514 break;
9515 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00009516 // A subtract of one will be selected as a DEC. Note that DEC doesn't
9517 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +00009518 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
9519 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +00009520 BaseOp = X86ISD::DEC;
9521 Cond = X86::COND_O;
9522 break;
9523 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00009524 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00009525 Cond = X86::COND_O;
9526 break;
9527 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00009528 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00009529 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00009530 break;
9531 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00009532 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00009533 Cond = X86::COND_O;
9534 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +00009535 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
9536 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
9537 MVT::i32);
9538 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009539
Chris Lattnerb20e0b12010-12-05 07:30:36 +00009540 SDValue SetCC =
9541 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9542 DAG.getConstant(X86::COND_O, MVT::i32),
9543 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009544
Dan Gohman6e5fda22011-07-22 18:45:15 +00009545 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +00009546 }
Bill Wendling74c37652008-12-09 22:08:41 +00009547 }
Bill Wendling3fafd932008-11-26 22:37:40 +00009548
Bill Wendling61edeb52008-12-02 01:06:39 +00009549 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009550 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +00009551 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00009552
Bill Wendling61edeb52008-12-02 01:06:39 +00009553 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +00009554 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
9555 DAG.getConstant(Cond, MVT::i32),
9556 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00009557
Dan Gohman6e5fda22011-07-22 18:45:15 +00009558 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +00009559}
9560
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00009561SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const{
9562 DebugLoc dl = Op.getDebugLoc();
9563 SDNode* Node = Op.getNode();
9564 EVT ExtraVT = cast<VTSDNode>(Node->getOperand(1))->getVT();
9565 EVT VT = Node->getValueType(0);
9566
9567 if (Subtarget->hasSSE2() && VT.isVector()) {
9568 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
9569 ExtraVT.getScalarType().getSizeInBits();
9570 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
9571
9572 unsigned SHLIntrinsicsID = 0;
9573 unsigned SRAIntrinsicsID = 0;
9574 switch (VT.getSimpleVT().SimpleTy) {
9575 default:
9576 return SDValue();
9577 case MVT::v2i64: {
9578 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_q;
9579 SRAIntrinsicsID = 0;
9580 break;
9581 }
9582 case MVT::v4i32: {
9583 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_d;
9584 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_d;
9585 break;
9586 }
9587 case MVT::v8i16: {
9588 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_w;
9589 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_w;
9590 break;
9591 }
9592 }
9593
9594 SDValue Tmp1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9595 DAG.getConstant(SHLIntrinsicsID, MVT::i32),
9596 Node->getOperand(0), ShAmt);
9597
9598 // In case of 1 bit sext, no need to shr
9599 if (ExtraVT.getScalarType().getSizeInBits() == 1) return Tmp1;
9600
9601 if (SRAIntrinsicsID) {
9602 Tmp1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9603 DAG.getConstant(SRAIntrinsicsID, MVT::i32),
9604 Tmp1, ShAmt);
9605 }
9606 return Tmp1;
9607 }
9608
9609 return SDValue();
9610}
9611
9612
Eric Christopher9a9d2752010-07-22 02:48:34 +00009613SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
9614 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00009615
Eric Christopher77ed1352011-07-08 00:04:56 +00009616 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
9617 // There isn't any reason to disable it if the target processor supports it.
9618 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +00009619 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +00009620 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +00009621 SDValue Ops[] = {
9622 DAG.getRegister(X86::ESP, MVT::i32), // Base
9623 DAG.getTargetConstant(1, MVT::i8), // Scale
9624 DAG.getRegister(0, MVT::i32), // Index
9625 DAG.getTargetConstant(0, MVT::i32), // Disp
9626 DAG.getRegister(0, MVT::i32), // Segment.
9627 Zero,
9628 Chain
9629 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00009630 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +00009631 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
9632 array_lengthof(Ops));
9633 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +00009634 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00009635
Eric Christopher9a9d2752010-07-22 02:48:34 +00009636 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +00009637 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +00009638 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009639
Chris Lattner132929a2010-08-14 17:26:09 +00009640 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
9641 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
9642 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
9643 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +00009644
Chris Lattner132929a2010-08-14 17:26:09 +00009645 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
9646 if (!Op1 && !Op2 && !Op3 && Op4)
9647 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009648
Chris Lattner132929a2010-08-14 17:26:09 +00009649 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
9650 if (Op1 && !Op2 && !Op3 && !Op4)
9651 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009652
9653 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +00009654 // (MFENCE)>;
9655 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +00009656}
9657
Eli Friedman14648462011-07-27 22:21:52 +00009658SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
9659 SelectionDAG &DAG) const {
9660 DebugLoc dl = Op.getDebugLoc();
9661 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
9662 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
9663 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
9664 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
9665
9666 // The only fence that needs an instruction is a sequentially-consistent
9667 // cross-thread fence.
9668 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
9669 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
9670 // no-sse2). There isn't any reason to disable it if the target processor
9671 // supports it.
9672 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
9673 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
9674
9675 SDValue Chain = Op.getOperand(0);
9676 SDValue Zero = DAG.getConstant(0, MVT::i32);
9677 SDValue Ops[] = {
9678 DAG.getRegister(X86::ESP, MVT::i32), // Base
9679 DAG.getTargetConstant(1, MVT::i8), // Scale
9680 DAG.getRegister(0, MVT::i32), // Index
9681 DAG.getTargetConstant(0, MVT::i32), // Disp
9682 DAG.getRegister(0, MVT::i32), // Segment.
9683 Zero,
9684 Chain
9685 };
9686 SDNode *Res =
9687 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
9688 array_lengthof(Ops));
9689 return SDValue(Res, 0);
9690 }
9691
9692 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
9693 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
9694}
9695
9696
Dan Gohmand858e902010-04-17 15:26:15 +00009697SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009698 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +00009699 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00009700 unsigned Reg = 0;
9701 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00009702 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00009703 default:
9704 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009705 case MVT::i8: Reg = X86::AL; size = 1; break;
9706 case MVT::i16: Reg = X86::AX; size = 2; break;
9707 case MVT::i32: Reg = X86::EAX; size = 4; break;
9708 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00009709 assert(Subtarget->is64Bit() && "Node not type legal!");
9710 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00009711 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00009712 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +00009713 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00009714 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00009715 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00009716 Op.getOperand(1),
9717 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00009718 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00009719 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00009720 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +00009721 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
9722 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
9723 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +00009724 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +00009725 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00009726 return cpOut;
9727}
9728
Duncan Sands1607f052008-12-01 11:39:25 +00009729SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009730 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00009731 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00009732 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +00009733 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009734 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00009735 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00009736 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
9737 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00009738 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00009739 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
9740 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00009741 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00009742 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00009743 rdx.getValue(1)
9744 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00009745 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009746}
9747
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009748SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +00009749 SelectionDAG &DAG) const {
9750 EVT SrcVT = Op.getOperand(0).getValueType();
9751 EVT DstVT = Op.getValueType();
Chris Lattner2a786eb2010-12-19 20:19:20 +00009752 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
9753 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +00009754 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +00009755 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009756 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +00009757 // i64 <=> MMX conversions are Legal.
9758 if (SrcVT==MVT::i64 && DstVT.isVector())
9759 return Op;
9760 if (DstVT==MVT::i64 && SrcVT.isVector())
9761 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00009762 // MMX <=> MMX conversions are Legal.
9763 if (SrcVT.isVector() && DstVT.isVector())
9764 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00009765 // All other conversions need to be expanded.
9766 return SDValue();
9767}
Chris Lattner5b856542010-12-20 00:59:46 +00009768
Dan Gohmand858e902010-04-17 15:26:15 +00009769SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00009770 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00009771 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00009772 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009773 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00009774 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009775 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009776 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00009777 Node->getOperand(0),
9778 Node->getOperand(1), negOp,
9779 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +00009780 cast<AtomicSDNode>(Node)->getAlignment(),
9781 cast<AtomicSDNode>(Node)->getOrdering(),
9782 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +00009783}
9784
Chris Lattner5b856542010-12-20 00:59:46 +00009785static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
9786 EVT VT = Op.getNode()->getValueType(0);
9787
9788 // Let legalize expand this if it isn't a legal type yet.
9789 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
9790 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009791
Chris Lattner5b856542010-12-20 00:59:46 +00009792 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009793
Chris Lattner5b856542010-12-20 00:59:46 +00009794 unsigned Opc;
9795 bool ExtraOp = false;
9796 switch (Op.getOpcode()) {
9797 default: assert(0 && "Invalid code");
9798 case ISD::ADDC: Opc = X86ISD::ADD; break;
9799 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
9800 case ISD::SUBC: Opc = X86ISD::SUB; break;
9801 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
9802 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009803
Chris Lattner5b856542010-12-20 00:59:46 +00009804 if (!ExtraOp)
9805 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
9806 Op.getOperand(1));
9807 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
9808 Op.getOperand(1), Op.getOperand(2));
9809}
9810
Evan Cheng0db9fe62006-04-25 20:13:52 +00009811/// LowerOperation - Provide custom lowering hooks for some operations.
9812///
Dan Gohmand858e902010-04-17 15:26:15 +00009813SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00009814 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00009815 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00009816 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +00009817 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +00009818 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009819 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
9820 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009821 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00009822 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009823 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
9824 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
9825 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +00009826 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +00009827 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009828 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
9829 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
9830 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00009831 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00009832 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00009833 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009834 case ISD::SHL_PARTS:
9835 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +00009836 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009837 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00009838 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009839 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00009840 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009841 case ISD::FABS: return LowerFABS(Op, DAG);
9842 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00009843 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00009844 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00009845 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00009846 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00009847 case ISD::SELECT: return LowerSELECT(Op, DAG);
9848 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009849 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009850 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00009851 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00009852 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009853 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009854 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
9855 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009856 case ISD::FRAME_TO_ARGS_OFFSET:
9857 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009858 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009859 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009860 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00009861 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00009862 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
9863 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00009864 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +00009865 case ISD::SRA:
9866 case ISD::SRL:
9867 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00009868 case ISD::SADDO:
9869 case ISD::UADDO:
9870 case ISD::SSUBO:
9871 case ISD::USUBO:
9872 case ISD::SMULO:
9873 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00009874 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009875 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +00009876 case ISD::ADDC:
9877 case ISD::ADDE:
9878 case ISD::SUBC:
9879 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009880 }
Chris Lattner27a6c732007-11-24 07:07:01 +00009881}
9882
Duncan Sands1607f052008-12-01 11:39:25 +00009883void X86TargetLowering::
9884ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00009885 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009886 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009887 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00009888 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00009889
9890 SDValue Chain = Node->getOperand(0);
9891 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00009892 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00009893 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00009894 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00009895 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00009896 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00009897 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00009898 SDValue Result =
9899 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
9900 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00009901 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00009902 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00009903 Results.push_back(Result.getValue(2));
9904}
9905
Duncan Sands126d9072008-07-04 11:47:58 +00009906/// ReplaceNodeResults - Replace a node with an illegal result type
9907/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00009908void X86TargetLowering::ReplaceNodeResults(SDNode *N,
9909 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00009910 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00009911 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00009912 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00009913 default:
Duncan Sands1607f052008-12-01 11:39:25 +00009914 assert(false && "Do not know how to custom type legalize this operation!");
9915 return;
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00009916 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +00009917 case ISD::ADDC:
9918 case ISD::ADDE:
9919 case ISD::SUBC:
9920 case ISD::SUBE:
9921 // We don't want to expand or promote these.
9922 return;
Duncan Sands1607f052008-12-01 11:39:25 +00009923 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00009924 std::pair<SDValue,SDValue> Vals =
9925 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00009926 SDValue FIST = Vals.first, StackSlot = Vals.second;
9927 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00009928 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00009929 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +00009930 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
9931 MachinePointerInfo(), false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00009932 }
9933 return;
9934 }
9935 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00009936 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +00009937 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009938 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00009939 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00009940 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00009941 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00009942 eax.getValue(2));
9943 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
9944 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00009945 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00009946 Results.push_back(edx.getValue(1));
9947 return;
9948 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009949 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00009950 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009951 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00009952 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00009953 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
9954 DAG.getConstant(0, MVT::i32));
9955 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
9956 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00009957 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
9958 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00009959 cpInL.getValue(1));
9960 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00009961 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
9962 DAG.getConstant(0, MVT::i32));
9963 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
9964 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00009965 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00009966 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00009967 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00009968 swapInL.getValue(1));
9969 SDValue Ops[] = { swapInH.getValue(0),
9970 N->getOperand(1),
9971 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00009972 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +00009973 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
9974 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG8_DAG, dl, Tys,
9975 Ops, 3, T, MMO);
Dale Johannesendd64c412009-02-04 00:33:20 +00009976 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00009977 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00009978 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00009979 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00009980 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00009981 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00009982 Results.push_back(cpOutH.getValue(1));
9983 return;
9984 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009985 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00009986 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
9987 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009988 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00009989 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
9990 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009991 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00009992 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
9993 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009994 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00009995 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
9996 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009997 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00009998 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
9999 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010000 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000010001 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
10002 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010003 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000010004 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
10005 return;
Chris Lattner27a6c732007-11-24 07:07:01 +000010006 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000010007}
10008
Evan Cheng72261582005-12-20 06:22:03 +000010009const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
10010 switch (Opcode) {
10011 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000010012 case X86ISD::BSF: return "X86ISD::BSF";
10013 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000010014 case X86ISD::SHLD: return "X86ISD::SHLD";
10015 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000010016 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010017 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000010018 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010019 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000010020 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000010021 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000010022 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
10023 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
10024 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000010025 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000010026 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000010027 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000010028 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000010029 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000010030 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000010031 case X86ISD::COMI: return "X86ISD::COMI";
10032 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000010033 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000010034 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000010035 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
10036 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000010037 case X86ISD::CMOV: return "X86ISD::CMOV";
10038 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000010039 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000010040 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
10041 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000010042 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000010043 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000010044 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000010045 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000010046 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000010047 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
10048 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000010049 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000010050 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000010051 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Nate Begemanb65c1752010-12-17 22:55:37 +000010052 case X86ISD::PSIGNB: return "X86ISD::PSIGNB";
10053 case X86ISD::PSIGNW: return "X86ISD::PSIGNW";
10054 case X86ISD::PSIGND: return "X86ISD::PSIGND";
Nate Begeman672fb622010-12-20 22:04:24 +000010055 case X86ISD::PBLENDVB: return "X86ISD::PBLENDVB";
Evan Cheng8ca29322006-11-10 21:43:37 +000010056 case X86ISD::FMAX: return "X86ISD::FMAX";
10057 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000010058 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
10059 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010060 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000010061 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010062 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000010063 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010064 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +000010065 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
10066 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010067 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
10068 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
10069 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
10070 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
10071 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
10072 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000010073 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
10074 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +000010075 case X86ISD::VSHL: return "X86ISD::VSHL";
10076 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +000010077 case X86ISD::CMPPD: return "X86ISD::CMPPD";
10078 case X86ISD::CMPPS: return "X86ISD::CMPPS";
10079 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
10080 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
10081 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
10082 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
10083 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
10084 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
10085 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
10086 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010087 case X86ISD::ADD: return "X86ISD::ADD";
10088 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000010089 case X86ISD::ADC: return "X86ISD::ADC";
10090 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000010091 case X86ISD::SMUL: return "X86ISD::SMUL";
10092 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000010093 case X86ISD::INC: return "X86ISD::INC";
10094 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000010095 case X86ISD::OR: return "X86ISD::OR";
10096 case X86ISD::XOR: return "X86ISD::XOR";
10097 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +000010098 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000010099 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010100 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010101 case X86ISD::PALIGN: return "X86ISD::PALIGN";
10102 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
10103 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
10104 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
10105 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
10106 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
10107 case X86ISD::SHUFPS: return "X86ISD::SHUFPS";
10108 case X86ISD::SHUFPD: return "X86ISD::SHUFPD";
10109 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010110 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000010111 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010112 case X86ISD::MOVHLPD: return "X86ISD::MOVHLPD";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000010113 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
10114 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010115 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
10116 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
10117 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
10118 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
10119 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
10120 case X86ISD::MOVSD: return "X86ISD::MOVSD";
10121 case X86ISD::MOVSS: return "X86ISD::MOVSS";
10122 case X86ISD::UNPCKLPS: return "X86ISD::UNPCKLPS";
10123 case X86ISD::UNPCKLPD: return "X86ISD::UNPCKLPD";
David Greenefbf05d32011-02-22 23:31:46 +000010124 case X86ISD::VUNPCKLPDY: return "X86ISD::VUNPCKLPDY";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010125 case X86ISD::UNPCKHPS: return "X86ISD::UNPCKHPS";
10126 case X86ISD::UNPCKHPD: return "X86ISD::UNPCKHPD";
10127 case X86ISD::PUNPCKLBW: return "X86ISD::PUNPCKLBW";
10128 case X86ISD::PUNPCKLWD: return "X86ISD::PUNPCKLWD";
10129 case X86ISD::PUNPCKLDQ: return "X86ISD::PUNPCKLDQ";
10130 case X86ISD::PUNPCKLQDQ: return "X86ISD::PUNPCKLQDQ";
10131 case X86ISD::PUNPCKHBW: return "X86ISD::PUNPCKHBW";
10132 case X86ISD::PUNPCKHWD: return "X86ISD::PUNPCKHWD";
10133 case X86ISD::PUNPCKHDQ: return "X86ISD::PUNPCKHDQ";
10134 case X86ISD::PUNPCKHQDQ: return "X86ISD::PUNPCKHQDQ";
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +000010135 case X86ISD::VPERMILPS: return "X86ISD::VPERMILPS";
10136 case X86ISD::VPERMILPSY: return "X86ISD::VPERMILPSY";
10137 case X86ISD::VPERMILPD: return "X86ISD::VPERMILPD";
10138 case X86ISD::VPERMILPDY: return "X86ISD::VPERMILPDY";
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +000010139 case X86ISD::VPERM2F128: return "X86ISD::VPERM2F128";
Dan Gohmand6708ea2009-08-15 01:38:56 +000010140 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000010141 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000010142 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000010143 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Evan Cheng72261582005-12-20 06:22:03 +000010144 }
10145}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010146
Chris Lattnerc9addb72007-03-30 23:15:24 +000010147// isLegalAddressingMode - Return true if the addressing mode represented
10148// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000010149bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010150 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000010151 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010152 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000010153 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000010154
Chris Lattnerc9addb72007-03-30 23:15:24 +000010155 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010156 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000010157 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000010158
Chris Lattnerc9addb72007-03-30 23:15:24 +000010159 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000010160 unsigned GVFlags =
10161 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010162
Chris Lattnerdfed4132009-07-10 07:38:24 +000010163 // If a reference to this global requires an extra load, we can't fold it.
10164 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000010165 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010166
Chris Lattnerdfed4132009-07-10 07:38:24 +000010167 // If BaseGV requires a register for the PIC base, we cannot also have a
10168 // BaseReg specified.
10169 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000010170 return false;
Evan Cheng52787842007-08-01 23:46:47 +000010171
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010172 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000010173 if ((M != CodeModel::Small || R != Reloc::Static) &&
10174 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010175 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000010176 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010177
Chris Lattnerc9addb72007-03-30 23:15:24 +000010178 switch (AM.Scale) {
10179 case 0:
10180 case 1:
10181 case 2:
10182 case 4:
10183 case 8:
10184 // These scales always work.
10185 break;
10186 case 3:
10187 case 5:
10188 case 9:
10189 // These scales are formed with basereg+scalereg. Only accept if there is
10190 // no basereg yet.
10191 if (AM.HasBaseReg)
10192 return false;
10193 break;
10194 default: // Other stuff never works.
10195 return false;
10196 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010197
Chris Lattnerc9addb72007-03-30 23:15:24 +000010198 return true;
10199}
10200
10201
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010202bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010203 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000010204 return false;
Evan Chenge127a732007-10-29 07:57:50 +000010205 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
10206 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000010207 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000010208 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000010209 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000010210}
10211
Owen Andersone50ed302009-08-10 22:56:29 +000010212bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000010213 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000010214 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010215 unsigned NumBits1 = VT1.getSizeInBits();
10216 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000010217 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000010218 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000010219 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000010220}
Evan Cheng2bd122c2007-10-26 01:56:11 +000010221
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010222bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000010223 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010224 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000010225}
10226
Owen Andersone50ed302009-08-10 22:56:29 +000010227bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000010228 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000010229 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000010230}
10231
Owen Andersone50ed302009-08-10 22:56:29 +000010232bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000010233 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000010234 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000010235}
10236
Evan Cheng60c07e12006-07-05 22:17:51 +000010237/// isShuffleMaskLegal - Targets can use this to indicate that they only
10238/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
10239/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
10240/// are assumed to be legal.
10241bool
Eric Christopherfd179292009-08-27 18:07:15 +000010242X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000010243 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000010244 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000010245 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +000010246 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +000010247
Nate Begemana09008b2009-10-19 02:17:23 +000010248 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000010249 return (VT.getVectorNumElements() == 2 ||
10250 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
10251 isMOVLMask(M, VT) ||
10252 isSHUFPMask(M, VT) ||
10253 isPSHUFDMask(M, VT) ||
10254 isPSHUFHWMask(M, VT) ||
10255 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +000010256 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000010257 isUNPCKLMask(M, VT) ||
10258 isUNPCKHMask(M, VT) ||
10259 isUNPCKL_v_undef_Mask(M, VT) ||
10260 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +000010261}
10262
Dan Gohman7d8143f2008-04-09 20:09:42 +000010263bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000010264X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000010265 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000010266 unsigned NumElts = VT.getVectorNumElements();
10267 // FIXME: This collection of masks seems suspect.
10268 if (NumElts == 2)
10269 return true;
10270 if (NumElts == 4 && VT.getSizeInBits() == 128) {
10271 return (isMOVLMask(Mask, VT) ||
10272 isCommutedMOVLMask(Mask, VT, true) ||
10273 isSHUFPMask(Mask, VT) ||
10274 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +000010275 }
10276 return false;
10277}
10278
10279//===----------------------------------------------------------------------===//
10280// X86 Scheduler Hooks
10281//===----------------------------------------------------------------------===//
10282
Mon P Wang63307c32008-05-05 19:05:59 +000010283// private utility function
10284MachineBasicBlock *
10285X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
10286 MachineBasicBlock *MBB,
10287 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010288 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010289 unsigned LoadOpc,
10290 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010291 unsigned notOpc,
10292 unsigned EAXreg,
10293 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000010294 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000010295 // For the atomic bitwise operator, we generate
10296 // thisMBB:
10297 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000010298 // ld t1 = [bitinstr.addr]
10299 // op t2 = t1, [bitinstr.val]
10300 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000010301 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
10302 // bz newMBB
10303 // fallthrough -->nextMBB
10304 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10305 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000010306 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000010307 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000010308
Mon P Wang63307c32008-05-05 19:05:59 +000010309 /// First build the CFG
10310 MachineFunction *F = MBB->getParent();
10311 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000010312 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
10313 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
10314 F->insert(MBBIter, newMBB);
10315 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010316
Dan Gohman14152b42010-07-06 20:24:04 +000010317 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
10318 nextMBB->splice(nextMBB->begin(), thisMBB,
10319 llvm::next(MachineBasicBlock::iterator(bInstr)),
10320 thisMBB->end());
10321 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010322
Mon P Wang63307c32008-05-05 19:05:59 +000010323 // Update thisMBB to fall through to newMBB
10324 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010325
Mon P Wang63307c32008-05-05 19:05:59 +000010326 // newMBB jumps to itself and fall through to nextMBB
10327 newMBB->addSuccessor(nextMBB);
10328 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010329
Mon P Wang63307c32008-05-05 19:05:59 +000010330 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010331 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000010332 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000010333 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000010334 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010335 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000010336 int numArgs = bInstr->getNumOperands() - 1;
10337 for (int i=0; i < numArgs; ++i)
10338 argOpers[i] = &bInstr->getOperand(i+1);
10339
10340 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010341 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010342 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000010343
Dale Johannesen140be2d2008-08-19 18:47:28 +000010344 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010345 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000010346 for (int i=0; i <= lastAddrIndx; ++i)
10347 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010348
Dale Johannesen140be2d2008-08-19 18:47:28 +000010349 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010350 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010351 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010352 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010353 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010354 tt = t1;
10355
Dale Johannesen140be2d2008-08-19 18:47:28 +000010356 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000010357 assert((argOpers[valArgIndx]->isReg() ||
10358 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000010359 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000010360 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000010361 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000010362 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000010363 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010364 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +000010365 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010366
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010367 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +000010368 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000010369
Dale Johannesene4d209d2009-02-03 20:21:25 +000010370 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000010371 for (int i=0; i <= lastAddrIndx; ++i)
10372 (*MIB).addOperand(*argOpers[i]);
10373 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +000010374 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000010375 (*MIB).setMemRefs(bInstr->memoperands_begin(),
10376 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000010377
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010378 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000010379 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000010380
Mon P Wang63307c32008-05-05 19:05:59 +000010381 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000010382 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000010383
Dan Gohman14152b42010-07-06 20:24:04 +000010384 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000010385 return nextMBB;
10386}
10387
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000010388// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000010389MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010390X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
10391 MachineBasicBlock *MBB,
10392 unsigned regOpcL,
10393 unsigned regOpcH,
10394 unsigned immOpcL,
10395 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000010396 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010397 // For the atomic bitwise operator, we generate
10398 // thisMBB (instructions are in pairs, except cmpxchg8b)
10399 // ld t1,t2 = [bitinstr.addr]
10400 // newMBB:
10401 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
10402 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000010403 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010404 // mov ECX, EBX <- t5, t6
10405 // mov EAX, EDX <- t1, t2
10406 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
10407 // mov t3, t4 <- EAX, EDX
10408 // bz newMBB
10409 // result in out1, out2
10410 // fallthrough -->nextMBB
10411
10412 const TargetRegisterClass *RC = X86::GR32RegisterClass;
10413 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010414 const unsigned NotOpc = X86::NOT32r;
10415 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10416 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
10417 MachineFunction::iterator MBBIter = MBB;
10418 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000010419
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010420 /// First build the CFG
10421 MachineFunction *F = MBB->getParent();
10422 MachineBasicBlock *thisMBB = MBB;
10423 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
10424 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
10425 F->insert(MBBIter, newMBB);
10426 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010427
Dan Gohman14152b42010-07-06 20:24:04 +000010428 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
10429 nextMBB->splice(nextMBB->begin(), thisMBB,
10430 llvm::next(MachineBasicBlock::iterator(bInstr)),
10431 thisMBB->end());
10432 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010433
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010434 // Update thisMBB to fall through to newMBB
10435 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010436
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010437 // newMBB jumps to itself and fall through to nextMBB
10438 newMBB->addSuccessor(nextMBB);
10439 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010440
Dale Johannesene4d209d2009-02-03 20:21:25 +000010441 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010442 // Insert instructions into newMBB based on incoming instruction
10443 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010444 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000010445 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010446 MachineOperand& dest1Oper = bInstr->getOperand(0);
10447 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010448 MachineOperand* argOpers[2 + X86::AddrNumOperands];
10449 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010450 argOpers[i] = &bInstr->getOperand(i+2);
10451
Dan Gohman71ea4e52010-05-14 21:01:44 +000010452 // We use some of the operands multiple times, so conservatively just
10453 // clear any kill flags that might be present.
10454 if (argOpers[i]->isReg() && argOpers[i]->isUse())
10455 argOpers[i]->setIsKill(false);
10456 }
10457
Evan Chengad5b52f2010-01-08 19:14:57 +000010458 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010459 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000010460
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010461 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010462 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010463 for (int i=0; i <= lastAddrIndx; ++i)
10464 (*MIB).addOperand(*argOpers[i]);
10465 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010466 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000010467 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000010468 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010469 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000010470 MachineOperand newOp3 = *(argOpers[3]);
10471 if (newOp3.isImm())
10472 newOp3.setImm(newOp3.getImm()+4);
10473 else
10474 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010475 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000010476 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010477
10478 // t3/4 are defined later, at the bottom of the loop
10479 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
10480 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010481 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010482 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010483 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010484 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
10485
Evan Cheng306b4ca2010-01-08 23:41:50 +000010486 // The subsequent operations should be using the destination registers of
10487 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +000010488 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +000010489 t1 = F->getRegInfo().createVirtualRegister(RC);
10490 t2 = F->getRegInfo().createVirtualRegister(RC);
10491 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
10492 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010493 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +000010494 t1 = dest1Oper.getReg();
10495 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010496 }
10497
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010498 int valArgIndx = lastAddrIndx + 1;
10499 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000010500 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010501 "invalid operand");
10502 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
10503 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010504 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000010505 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010506 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000010507 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000010508 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000010509 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010510 (*MIB).addOperand(*argOpers[valArgIndx]);
10511 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000010512 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010513 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000010514 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010515 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000010516 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010517 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000010518 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000010519 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000010520 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010521 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010522
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010523 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010524 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010525 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010526 MIB.addReg(t2);
10527
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010528 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010529 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010530 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010531 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +000010532
Dale Johannesene4d209d2009-02-03 20:21:25 +000010533 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010534 for (int i=0; i <= lastAddrIndx; ++i)
10535 (*MIB).addOperand(*argOpers[i]);
10536
10537 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000010538 (*MIB).setMemRefs(bInstr->memoperands_begin(),
10539 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010540
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010541 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010542 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010543 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010544 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000010545
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010546 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000010547 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010548
Dan Gohman14152b42010-07-06 20:24:04 +000010549 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010550 return nextMBB;
10551}
10552
10553// private utility function
10554MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000010555X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
10556 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000010557 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000010558 // For the atomic min/max operator, we generate
10559 // thisMBB:
10560 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000010561 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000010562 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000010563 // cmp t1, t2
10564 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000010565 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000010566 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
10567 // bz newMBB
10568 // fallthrough -->nextMBB
10569 //
10570 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10571 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000010572 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000010573 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000010574
Mon P Wang63307c32008-05-05 19:05:59 +000010575 /// First build the CFG
10576 MachineFunction *F = MBB->getParent();
10577 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000010578 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
10579 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
10580 F->insert(MBBIter, newMBB);
10581 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010582
Dan Gohman14152b42010-07-06 20:24:04 +000010583 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
10584 nextMBB->splice(nextMBB->begin(), thisMBB,
10585 llvm::next(MachineBasicBlock::iterator(mInstr)),
10586 thisMBB->end());
10587 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010588
Mon P Wang63307c32008-05-05 19:05:59 +000010589 // Update thisMBB to fall through to newMBB
10590 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010591
Mon P Wang63307c32008-05-05 19:05:59 +000010592 // newMBB jumps to newMBB and fall through to nextMBB
10593 newMBB->addSuccessor(nextMBB);
10594 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010595
Dale Johannesene4d209d2009-02-03 20:21:25 +000010596 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000010597 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010598 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000010599 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000010600 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010601 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000010602 int numArgs = mInstr->getNumOperands() - 1;
10603 for (int i=0; i < numArgs; ++i)
10604 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000010605
Mon P Wang63307c32008-05-05 19:05:59 +000010606 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010607 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010608 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000010609
Mon P Wangab3e7472008-05-05 22:56:23 +000010610 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010611 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000010612 for (int i=0; i <= lastAddrIndx; ++i)
10613 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000010614
Mon P Wang63307c32008-05-05 19:05:59 +000010615 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000010616 assert((argOpers[valArgIndx]->isReg() ||
10617 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000010618 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000010619
10620 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +000010621 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010622 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000010623 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000010624 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000010625 (*MIB).addOperand(*argOpers[valArgIndx]);
10626
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010627 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000010628 MIB.addReg(t1);
10629
Dale Johannesene4d209d2009-02-03 20:21:25 +000010630 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000010631 MIB.addReg(t1);
10632 MIB.addReg(t2);
10633
10634 // Generate movc
10635 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010636 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000010637 MIB.addReg(t2);
10638 MIB.addReg(t1);
10639
10640 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000010641 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000010642 for (int i=0; i <= lastAddrIndx; ++i)
10643 (*MIB).addOperand(*argOpers[i]);
10644 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000010645 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000010646 (*MIB).setMemRefs(mInstr->memoperands_begin(),
10647 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000010648
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010649 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000010650 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000010651
Mon P Wang63307c32008-05-05 19:05:59 +000010652 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000010653 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000010654
Dan Gohman14152b42010-07-06 20:24:04 +000010655 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000010656 return nextMBB;
10657}
10658
Eric Christopherf83a5de2009-08-27 18:08:16 +000010659// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010660// or XMM0_V32I8 in AVX all of this code can be replaced with that
10661// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000010662MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000010663X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000010664 unsigned numArgs, bool memArg) const {
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010665 assert((Subtarget->hasSSE42() || Subtarget->hasAVX()) &&
10666 "Target must have SSE4.2 or AVX features enabled");
10667
Eric Christopherb120ab42009-08-18 22:50:32 +000010668 DebugLoc dl = MI->getDebugLoc();
10669 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000010670 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010671 if (!Subtarget->hasAVX()) {
10672 if (memArg)
10673 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
10674 else
10675 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
10676 } else {
10677 if (memArg)
10678 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
10679 else
10680 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
10681 }
Eric Christopherb120ab42009-08-18 22:50:32 +000010682
Eric Christopher41c902f2010-11-30 08:20:21 +000010683 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000010684 for (unsigned i = 0; i < numArgs; ++i) {
10685 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000010686 if (!(Op.isReg() && Op.isImplicit()))
10687 MIB.addOperand(Op);
10688 }
Eric Christopher41c902f2010-11-30 08:20:21 +000010689 BuildMI(*BB, MI, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000010690 .addReg(X86::XMM0);
10691
Dan Gohman14152b42010-07-06 20:24:04 +000010692 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000010693 return BB;
10694}
10695
10696MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000010697X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000010698 DebugLoc dl = MI->getDebugLoc();
10699 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010700
Eric Christopher228232b2010-11-30 07:20:12 +000010701 // Address into RAX/EAX, other two args into ECX, EDX.
10702 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
10703 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
10704 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
10705 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000010706 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010707
Eric Christopher228232b2010-11-30 07:20:12 +000010708 unsigned ValOps = X86::AddrNumOperands;
10709 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
10710 .addReg(MI->getOperand(ValOps).getReg());
10711 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
10712 .addReg(MI->getOperand(ValOps+1).getReg());
10713
10714 // The instruction doesn't actually take any operands though.
10715 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010716
Eric Christopher228232b2010-11-30 07:20:12 +000010717 MI->eraseFromParent(); // The pseudo is gone now.
10718 return BB;
10719}
10720
10721MachineBasicBlock *
10722X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000010723 DebugLoc dl = MI->getDebugLoc();
10724 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010725
Eric Christopher228232b2010-11-30 07:20:12 +000010726 // First arg in ECX, the second in EAX.
10727 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
10728 .addReg(MI->getOperand(0).getReg());
10729 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
10730 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010731
Eric Christopher228232b2010-11-30 07:20:12 +000010732 // The instruction doesn't actually take any operands though.
10733 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010734
Eric Christopher228232b2010-11-30 07:20:12 +000010735 MI->eraseFromParent(); // The pseudo is gone now.
10736 return BB;
10737}
10738
10739MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000010740X86TargetLowering::EmitVAARG64WithCustomInserter(
10741 MachineInstr *MI,
10742 MachineBasicBlock *MBB) const {
10743 // Emit va_arg instruction on X86-64.
10744
10745 // Operands to this pseudo-instruction:
10746 // 0 ) Output : destination address (reg)
10747 // 1-5) Input : va_list address (addr, i64mem)
10748 // 6 ) ArgSize : Size (in bytes) of vararg type
10749 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
10750 // 8 ) Align : Alignment of type
10751 // 9 ) EFLAGS (implicit-def)
10752
10753 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
10754 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
10755
10756 unsigned DestReg = MI->getOperand(0).getReg();
10757 MachineOperand &Base = MI->getOperand(1);
10758 MachineOperand &Scale = MI->getOperand(2);
10759 MachineOperand &Index = MI->getOperand(3);
10760 MachineOperand &Disp = MI->getOperand(4);
10761 MachineOperand &Segment = MI->getOperand(5);
10762 unsigned ArgSize = MI->getOperand(6).getImm();
10763 unsigned ArgMode = MI->getOperand(7).getImm();
10764 unsigned Align = MI->getOperand(8).getImm();
10765
10766 // Memory Reference
10767 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
10768 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
10769 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
10770
10771 // Machine Information
10772 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10773 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
10774 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
10775 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
10776 DebugLoc DL = MI->getDebugLoc();
10777
10778 // struct va_list {
10779 // i32 gp_offset
10780 // i32 fp_offset
10781 // i64 overflow_area (address)
10782 // i64 reg_save_area (address)
10783 // }
10784 // sizeof(va_list) = 24
10785 // alignment(va_list) = 8
10786
10787 unsigned TotalNumIntRegs = 6;
10788 unsigned TotalNumXMMRegs = 8;
10789 bool UseGPOffset = (ArgMode == 1);
10790 bool UseFPOffset = (ArgMode == 2);
10791 unsigned MaxOffset = TotalNumIntRegs * 8 +
10792 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
10793
10794 /* Align ArgSize to a multiple of 8 */
10795 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
10796 bool NeedsAlign = (Align > 8);
10797
10798 MachineBasicBlock *thisMBB = MBB;
10799 MachineBasicBlock *overflowMBB;
10800 MachineBasicBlock *offsetMBB;
10801 MachineBasicBlock *endMBB;
10802
10803 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
10804 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
10805 unsigned OffsetReg = 0;
10806
10807 if (!UseGPOffset && !UseFPOffset) {
10808 // If we only pull from the overflow region, we don't create a branch.
10809 // We don't need to alter control flow.
10810 OffsetDestReg = 0; // unused
10811 OverflowDestReg = DestReg;
10812
10813 offsetMBB = NULL;
10814 overflowMBB = thisMBB;
10815 endMBB = thisMBB;
10816 } else {
10817 // First emit code to check if gp_offset (or fp_offset) is below the bound.
10818 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
10819 // If not, pull from overflow_area. (branch to overflowMBB)
10820 //
10821 // thisMBB
10822 // | .
10823 // | .
10824 // offsetMBB overflowMBB
10825 // | .
10826 // | .
10827 // endMBB
10828
10829 // Registers for the PHI in endMBB
10830 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
10831 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
10832
10833 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
10834 MachineFunction *MF = MBB->getParent();
10835 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
10836 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
10837 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
10838
10839 MachineFunction::iterator MBBIter = MBB;
10840 ++MBBIter;
10841
10842 // Insert the new basic blocks
10843 MF->insert(MBBIter, offsetMBB);
10844 MF->insert(MBBIter, overflowMBB);
10845 MF->insert(MBBIter, endMBB);
10846
10847 // Transfer the remainder of MBB and its successor edges to endMBB.
10848 endMBB->splice(endMBB->begin(), thisMBB,
10849 llvm::next(MachineBasicBlock::iterator(MI)),
10850 thisMBB->end());
10851 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
10852
10853 // Make offsetMBB and overflowMBB successors of thisMBB
10854 thisMBB->addSuccessor(offsetMBB);
10855 thisMBB->addSuccessor(overflowMBB);
10856
10857 // endMBB is a successor of both offsetMBB and overflowMBB
10858 offsetMBB->addSuccessor(endMBB);
10859 overflowMBB->addSuccessor(endMBB);
10860
10861 // Load the offset value into a register
10862 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
10863 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
10864 .addOperand(Base)
10865 .addOperand(Scale)
10866 .addOperand(Index)
10867 .addDisp(Disp, UseFPOffset ? 4 : 0)
10868 .addOperand(Segment)
10869 .setMemRefs(MMOBegin, MMOEnd);
10870
10871 // Check if there is enough room left to pull this argument.
10872 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
10873 .addReg(OffsetReg)
10874 .addImm(MaxOffset + 8 - ArgSizeA8);
10875
10876 // Branch to "overflowMBB" if offset >= max
10877 // Fall through to "offsetMBB" otherwise
10878 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
10879 .addMBB(overflowMBB);
10880 }
10881
10882 // In offsetMBB, emit code to use the reg_save_area.
10883 if (offsetMBB) {
10884 assert(OffsetReg != 0);
10885
10886 // Read the reg_save_area address.
10887 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
10888 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
10889 .addOperand(Base)
10890 .addOperand(Scale)
10891 .addOperand(Index)
10892 .addDisp(Disp, 16)
10893 .addOperand(Segment)
10894 .setMemRefs(MMOBegin, MMOEnd);
10895
10896 // Zero-extend the offset
10897 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
10898 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
10899 .addImm(0)
10900 .addReg(OffsetReg)
10901 .addImm(X86::sub_32bit);
10902
10903 // Add the offset to the reg_save_area to get the final address.
10904 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
10905 .addReg(OffsetReg64)
10906 .addReg(RegSaveReg);
10907
10908 // Compute the offset for the next argument
10909 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
10910 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
10911 .addReg(OffsetReg)
10912 .addImm(UseFPOffset ? 16 : 8);
10913
10914 // Store it back into the va_list.
10915 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
10916 .addOperand(Base)
10917 .addOperand(Scale)
10918 .addOperand(Index)
10919 .addDisp(Disp, UseFPOffset ? 4 : 0)
10920 .addOperand(Segment)
10921 .addReg(NextOffsetReg)
10922 .setMemRefs(MMOBegin, MMOEnd);
10923
10924 // Jump to endMBB
10925 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
10926 .addMBB(endMBB);
10927 }
10928
10929 //
10930 // Emit code to use overflow area
10931 //
10932
10933 // Load the overflow_area address into a register.
10934 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
10935 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
10936 .addOperand(Base)
10937 .addOperand(Scale)
10938 .addOperand(Index)
10939 .addDisp(Disp, 8)
10940 .addOperand(Segment)
10941 .setMemRefs(MMOBegin, MMOEnd);
10942
10943 // If we need to align it, do so. Otherwise, just copy the address
10944 // to OverflowDestReg.
10945 if (NeedsAlign) {
10946 // Align the overflow address
10947 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
10948 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
10949
10950 // aligned_addr = (addr + (align-1)) & ~(align-1)
10951 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
10952 .addReg(OverflowAddrReg)
10953 .addImm(Align-1);
10954
10955 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
10956 .addReg(TmpReg)
10957 .addImm(~(uint64_t)(Align-1));
10958 } else {
10959 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
10960 .addReg(OverflowAddrReg);
10961 }
10962
10963 // Compute the next overflow address after this argument.
10964 // (the overflow address should be kept 8-byte aligned)
10965 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
10966 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
10967 .addReg(OverflowDestReg)
10968 .addImm(ArgSizeA8);
10969
10970 // Store the new overflow address.
10971 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
10972 .addOperand(Base)
10973 .addOperand(Scale)
10974 .addOperand(Index)
10975 .addDisp(Disp, 8)
10976 .addOperand(Segment)
10977 .addReg(NextAddrReg)
10978 .setMemRefs(MMOBegin, MMOEnd);
10979
10980 // If we branched, emit the PHI to the front of endMBB.
10981 if (offsetMBB) {
10982 BuildMI(*endMBB, endMBB->begin(), DL,
10983 TII->get(X86::PHI), DestReg)
10984 .addReg(OffsetDestReg).addMBB(offsetMBB)
10985 .addReg(OverflowDestReg).addMBB(overflowMBB);
10986 }
10987
10988 // Erase the pseudo instruction
10989 MI->eraseFromParent();
10990
10991 return endMBB;
10992}
10993
10994MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000010995X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
10996 MachineInstr *MI,
10997 MachineBasicBlock *MBB) const {
10998 // Emit code to save XMM registers to the stack. The ABI says that the
10999 // number of registers to save is given in %al, so it's theoretically
11000 // possible to do an indirect jump trick to avoid saving all of them,
11001 // however this code takes a simpler approach and just executes all
11002 // of the stores if %al is non-zero. It's less code, and it's probably
11003 // easier on the hardware branch predictor, and stores aren't all that
11004 // expensive anyway.
11005
11006 // Create the new basic blocks. One block contains all the XMM stores,
11007 // and one block is the final destination regardless of whether any
11008 // stores were performed.
11009 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11010 MachineFunction *F = MBB->getParent();
11011 MachineFunction::iterator MBBIter = MBB;
11012 ++MBBIter;
11013 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
11014 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
11015 F->insert(MBBIter, XMMSaveMBB);
11016 F->insert(MBBIter, EndMBB);
11017
Dan Gohman14152b42010-07-06 20:24:04 +000011018 // Transfer the remainder of MBB and its successor edges to EndMBB.
11019 EndMBB->splice(EndMBB->begin(), MBB,
11020 llvm::next(MachineBasicBlock::iterator(MI)),
11021 MBB->end());
11022 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
11023
Dan Gohmand6708ea2009-08-15 01:38:56 +000011024 // The original block will now fall through to the XMM save block.
11025 MBB->addSuccessor(XMMSaveMBB);
11026 // The XMMSaveMBB will fall through to the end block.
11027 XMMSaveMBB->addSuccessor(EndMBB);
11028
11029 // Now add the instructions.
11030 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11031 DebugLoc DL = MI->getDebugLoc();
11032
11033 unsigned CountReg = MI->getOperand(0).getReg();
11034 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
11035 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
11036
11037 if (!Subtarget->isTargetWin64()) {
11038 // If %al is 0, branch around the XMM save block.
11039 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011040 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011041 MBB->addSuccessor(EndMBB);
11042 }
11043
11044 // In the XMM save block, save all the XMM argument registers.
11045 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
11046 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000011047 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000011048 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000011049 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000011050 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000011051 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011052 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
11053 .addFrameIndex(RegSaveFrameIndex)
11054 .addImm(/*Scale=*/1)
11055 .addReg(/*IndexReg=*/0)
11056 .addImm(/*Disp=*/Offset)
11057 .addReg(/*Segment=*/0)
11058 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000011059 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011060 }
11061
Dan Gohman14152b42010-07-06 20:24:04 +000011062 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011063
11064 return EndMBB;
11065}
Mon P Wang63307c32008-05-05 19:05:59 +000011066
Evan Cheng60c07e12006-07-05 22:17:51 +000011067MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000011068X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000011069 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000011070 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11071 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000011072
Chris Lattner52600972009-09-02 05:57:00 +000011073 // To "insert" a SELECT_CC instruction, we actually have to insert the
11074 // diamond control-flow pattern. The incoming instruction knows the
11075 // destination vreg to set, the condition code register to branch on, the
11076 // true/false values to select between, and a branch opcode to use.
11077 const BasicBlock *LLVM_BB = BB->getBasicBlock();
11078 MachineFunction::iterator It = BB;
11079 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000011080
Chris Lattner52600972009-09-02 05:57:00 +000011081 // thisMBB:
11082 // ...
11083 // TrueVal = ...
11084 // cmpTY ccX, r1, r2
11085 // bCC copy1MBB
11086 // fallthrough --> copy0MBB
11087 MachineBasicBlock *thisMBB = BB;
11088 MachineFunction *F = BB->getParent();
11089 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
11090 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000011091 F->insert(It, copy0MBB);
11092 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000011093
Bill Wendling730c07e2010-06-25 20:48:10 +000011094 // If the EFLAGS register isn't dead in the terminator, then claim that it's
11095 // live into the sink and copy blocks.
11096 const MachineFunction *MF = BB->getParent();
11097 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
11098 BitVector ReservedRegs = TRI->getReservedRegs(*MF);
Bill Wendling730c07e2010-06-25 20:48:10 +000011099
Dan Gohman14152b42010-07-06 20:24:04 +000011100 for (unsigned I = 0, E = MI->getNumOperands(); I != E; ++I) {
11101 const MachineOperand &MO = MI->getOperand(I);
11102 if (!MO.isReg() || !MO.isUse() || MO.isKill()) continue;
Bill Wendling730c07e2010-06-25 20:48:10 +000011103 unsigned Reg = MO.getReg();
11104 if (Reg != X86::EFLAGS) continue;
11105 copy0MBB->addLiveIn(Reg);
11106 sinkMBB->addLiveIn(Reg);
11107 }
11108
Dan Gohman14152b42010-07-06 20:24:04 +000011109 // Transfer the remainder of BB and its successor edges to sinkMBB.
11110 sinkMBB->splice(sinkMBB->begin(), BB,
11111 llvm::next(MachineBasicBlock::iterator(MI)),
11112 BB->end());
11113 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
11114
11115 // Add the true and fallthrough blocks as its successors.
11116 BB->addSuccessor(copy0MBB);
11117 BB->addSuccessor(sinkMBB);
11118
11119 // Create the conditional branch instruction.
11120 unsigned Opc =
11121 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
11122 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
11123
Chris Lattner52600972009-09-02 05:57:00 +000011124 // copy0MBB:
11125 // %FalseValue = ...
11126 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000011127 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000011128
Chris Lattner52600972009-09-02 05:57:00 +000011129 // sinkMBB:
11130 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
11131 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000011132 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
11133 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000011134 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
11135 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
11136
Dan Gohman14152b42010-07-06 20:24:04 +000011137 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000011138 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000011139}
11140
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011141MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011142X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000011143 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011144 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11145 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011146
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000011147 assert(!Subtarget->isTargetEnvMacho());
11148
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011149 // The lowering is pretty easy: we're just emitting the call to _alloca. The
11150 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011151
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000011152 if (Subtarget->isTargetWin64()) {
11153 if (Subtarget->isTargetCygMing()) {
11154 // ___chkstk(Mingw64):
11155 // Clobbers R10, R11, RAX and EFLAGS.
11156 // Updates RSP.
11157 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
11158 .addExternalSymbol("___chkstk")
11159 .addReg(X86::RAX, RegState::Implicit)
11160 .addReg(X86::RSP, RegState::Implicit)
11161 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
11162 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
11163 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
11164 } else {
11165 // __chkstk(MSVCRT): does not update stack pointer.
11166 // Clobbers R10, R11 and EFLAGS.
11167 // FIXME: RAX(allocated size) might be reused and not killed.
11168 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
11169 .addExternalSymbol("__chkstk")
11170 .addReg(X86::RAX, RegState::Implicit)
11171 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
11172 // RAX has the offset to subtracted from RSP.
11173 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
11174 .addReg(X86::RSP)
11175 .addReg(X86::RAX);
11176 }
11177 } else {
11178 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011179 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
11180
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000011181 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
11182 .addExternalSymbol(StackProbeSymbol)
11183 .addReg(X86::EAX, RegState::Implicit)
11184 .addReg(X86::ESP, RegState::Implicit)
11185 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
11186 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
11187 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
11188 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011189
Dan Gohman14152b42010-07-06 20:24:04 +000011190 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011191 return BB;
11192}
Chris Lattner52600972009-09-02 05:57:00 +000011193
11194MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000011195X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
11196 MachineBasicBlock *BB) const {
11197 // This is pretty easy. We're taking the value that we received from
11198 // our load from the relocation, sticking it in either RDI (x86-64)
11199 // or EAX and doing an indirect call. The return value will then
11200 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000011201 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000011202 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000011203 DebugLoc DL = MI->getDebugLoc();
11204 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000011205
11206 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000011207 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000011208
Eric Christopher30ef0e52010-06-03 04:07:48 +000011209 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000011210 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
11211 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000011212 .addReg(X86::RIP)
11213 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000011214 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000011215 MI->getOperand(3).getTargetFlags())
11216 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000011217 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000011218 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +000011219 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000011220 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
11221 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000011222 .addReg(0)
11223 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000011224 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000011225 MI->getOperand(3).getTargetFlags())
11226 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000011227 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000011228 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000011229 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000011230 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
11231 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000011232 .addReg(TII->getGlobalBaseReg(F))
11233 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000011234 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000011235 MI->getOperand(3).getTargetFlags())
11236 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000011237 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000011238 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000011239 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000011240
Dan Gohman14152b42010-07-06 20:24:04 +000011241 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000011242 return BB;
11243}
11244
11245MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000011246X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000011247 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000011248 switch (MI->getOpcode()) {
11249 default: assert(false && "Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000011250 case X86::TAILJMPd64:
11251 case X86::TAILJMPr64:
11252 case X86::TAILJMPm64:
11253 assert(!"TAILJMP64 would not be touched here.");
11254 case X86::TCRETURNdi64:
11255 case X86::TCRETURNri64:
11256 case X86::TCRETURNmi64:
11257 // Defs of TCRETURNxx64 has Win64's callee-saved registers, as subset.
11258 // On AMD64, additional defs should be added before register allocation.
11259 if (!Subtarget->isTargetWin64()) {
11260 MI->addRegisterDefined(X86::RSI);
11261 MI->addRegisterDefined(X86::RDI);
11262 MI->addRegisterDefined(X86::XMM6);
11263 MI->addRegisterDefined(X86::XMM7);
11264 MI->addRegisterDefined(X86::XMM8);
11265 MI->addRegisterDefined(X86::XMM9);
11266 MI->addRegisterDefined(X86::XMM10);
11267 MI->addRegisterDefined(X86::XMM11);
11268 MI->addRegisterDefined(X86::XMM12);
11269 MI->addRegisterDefined(X86::XMM13);
11270 MI->addRegisterDefined(X86::XMM14);
11271 MI->addRegisterDefined(X86::XMM15);
11272 }
11273 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011274 case X86::WIN_ALLOCA:
11275 return EmitLoweredWinAlloca(MI, BB);
Eric Christopher30ef0e52010-06-03 04:07:48 +000011276 case X86::TLSCall_32:
11277 case X86::TLSCall_64:
11278 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000011279 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000011280 case X86::CMOV_FR32:
11281 case X86::CMOV_FR64:
11282 case X86::CMOV_V4F32:
11283 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000011284 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000011285 case X86::CMOV_V8F32:
11286 case X86::CMOV_V4F64:
11287 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000011288 case X86::CMOV_GR16:
11289 case X86::CMOV_GR32:
11290 case X86::CMOV_RFP32:
11291 case X86::CMOV_RFP64:
11292 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000011293 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000011294
Dale Johannesen849f2142007-07-03 00:53:03 +000011295 case X86::FP32_TO_INT16_IN_MEM:
11296 case X86::FP32_TO_INT32_IN_MEM:
11297 case X86::FP32_TO_INT64_IN_MEM:
11298 case X86::FP64_TO_INT16_IN_MEM:
11299 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000011300 case X86::FP64_TO_INT64_IN_MEM:
11301 case X86::FP80_TO_INT16_IN_MEM:
11302 case X86::FP80_TO_INT32_IN_MEM:
11303 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000011304 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11305 DebugLoc DL = MI->getDebugLoc();
11306
Evan Cheng60c07e12006-07-05 22:17:51 +000011307 // Change the floating point control register to use "round towards zero"
11308 // mode when truncating to an integer value.
11309 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000011310 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000011311 addFrameReference(BuildMI(*BB, MI, DL,
11312 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000011313
11314 // Load the old value of the high byte of the control word...
11315 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000011316 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000011317 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000011318 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000011319
11320 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000011321 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000011322 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000011323
11324 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000011325 addFrameReference(BuildMI(*BB, MI, DL,
11326 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000011327
11328 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000011329 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000011330 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000011331
11332 // Get the X86 opcode to use.
11333 unsigned Opc;
11334 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000011335 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000011336 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
11337 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
11338 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
11339 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
11340 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
11341 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000011342 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
11343 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
11344 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000011345 }
11346
11347 X86AddressMode AM;
11348 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000011349 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000011350 AM.BaseType = X86AddressMode::RegBase;
11351 AM.Base.Reg = Op.getReg();
11352 } else {
11353 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000011354 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000011355 }
11356 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000011357 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000011358 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000011359 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000011360 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000011361 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000011362 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000011363 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000011364 AM.GV = Op.getGlobal();
11365 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000011366 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000011367 }
Dan Gohman14152b42010-07-06 20:24:04 +000011368 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011369 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000011370
11371 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000011372 addFrameReference(BuildMI(*BB, MI, DL,
11373 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000011374
Dan Gohman14152b42010-07-06 20:24:04 +000011375 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000011376 return BB;
11377 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011378 // String/text processing lowering.
11379 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011380 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000011381 return EmitPCMP(MI, BB, 3, false /* in-mem */);
11382 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011383 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000011384 return EmitPCMP(MI, BB, 3, true /* in-mem */);
11385 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011386 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000011387 return EmitPCMP(MI, BB, 5, false /* in mem */);
11388 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011389 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000011390 return EmitPCMP(MI, BB, 5, true /* in mem */);
11391
Eric Christopher228232b2010-11-30 07:20:12 +000011392 // Thread synchronization.
11393 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011394 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000011395 case X86::MWAIT:
11396 return EmitMwait(MI, BB);
11397
Eric Christopherb120ab42009-08-18 22:50:32 +000011398 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000011399 case X86::ATOMAND32:
11400 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000011401 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011402 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011403 X86::NOT32r, X86::EAX,
11404 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000011405 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000011406 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
11407 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011408 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011409 X86::NOT32r, X86::EAX,
11410 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000011411 case X86::ATOMXOR32:
11412 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000011413 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011414 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011415 X86::NOT32r, X86::EAX,
11416 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011417 case X86::ATOMNAND32:
11418 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011419 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011420 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011421 X86::NOT32r, X86::EAX,
11422 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000011423 case X86::ATOMMIN32:
11424 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
11425 case X86::ATOMMAX32:
11426 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
11427 case X86::ATOMUMIN32:
11428 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
11429 case X86::ATOMUMAX32:
11430 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000011431
11432 case X86::ATOMAND16:
11433 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
11434 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011435 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011436 X86::NOT16r, X86::AX,
11437 X86::GR16RegisterClass);
11438 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000011439 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011440 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011441 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011442 X86::NOT16r, X86::AX,
11443 X86::GR16RegisterClass);
11444 case X86::ATOMXOR16:
11445 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
11446 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011447 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011448 X86::NOT16r, X86::AX,
11449 X86::GR16RegisterClass);
11450 case X86::ATOMNAND16:
11451 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
11452 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011453 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011454 X86::NOT16r, X86::AX,
11455 X86::GR16RegisterClass, true);
11456 case X86::ATOMMIN16:
11457 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
11458 case X86::ATOMMAX16:
11459 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
11460 case X86::ATOMUMIN16:
11461 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
11462 case X86::ATOMUMAX16:
11463 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
11464
11465 case X86::ATOMAND8:
11466 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
11467 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011468 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011469 X86::NOT8r, X86::AL,
11470 X86::GR8RegisterClass);
11471 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000011472 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011473 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011474 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011475 X86::NOT8r, X86::AL,
11476 X86::GR8RegisterClass);
11477 case X86::ATOMXOR8:
11478 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
11479 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011480 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011481 X86::NOT8r, X86::AL,
11482 X86::GR8RegisterClass);
11483 case X86::ATOMNAND8:
11484 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
11485 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011486 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011487 X86::NOT8r, X86::AL,
11488 X86::GR8RegisterClass, true);
11489 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011490 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000011491 case X86::ATOMAND64:
11492 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000011493 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011494 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000011495 X86::NOT64r, X86::RAX,
11496 X86::GR64RegisterClass);
11497 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000011498 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
11499 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011500 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000011501 X86::NOT64r, X86::RAX,
11502 X86::GR64RegisterClass);
11503 case X86::ATOMXOR64:
11504 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000011505 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011506 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000011507 X86::NOT64r, X86::RAX,
11508 X86::GR64RegisterClass);
11509 case X86::ATOMNAND64:
11510 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
11511 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011512 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000011513 X86::NOT64r, X86::RAX,
11514 X86::GR64RegisterClass, true);
11515 case X86::ATOMMIN64:
11516 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
11517 case X86::ATOMMAX64:
11518 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
11519 case X86::ATOMUMIN64:
11520 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
11521 case X86::ATOMUMAX64:
11522 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011523
11524 // This group does 64-bit operations on a 32-bit host.
11525 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011526 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011527 X86::AND32rr, X86::AND32rr,
11528 X86::AND32ri, X86::AND32ri,
11529 false);
11530 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011531 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011532 X86::OR32rr, X86::OR32rr,
11533 X86::OR32ri, X86::OR32ri,
11534 false);
11535 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011536 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011537 X86::XOR32rr, X86::XOR32rr,
11538 X86::XOR32ri, X86::XOR32ri,
11539 false);
11540 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011541 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011542 X86::AND32rr, X86::AND32rr,
11543 X86::AND32ri, X86::AND32ri,
11544 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011545 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011546 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011547 X86::ADD32rr, X86::ADC32rr,
11548 X86::ADD32ri, X86::ADC32ri,
11549 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011550 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011551 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011552 X86::SUB32rr, X86::SBB32rr,
11553 X86::SUB32ri, X86::SBB32ri,
11554 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000011555 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011556 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000011557 X86::MOV32rr, X86::MOV32rr,
11558 X86::MOV32ri, X86::MOV32ri,
11559 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011560 case X86::VASTART_SAVE_XMM_REGS:
11561 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000011562
11563 case X86::VAARG_64:
11564 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000011565 }
11566}
11567
11568//===----------------------------------------------------------------------===//
11569// X86 Optimization Hooks
11570//===----------------------------------------------------------------------===//
11571
Dan Gohman475871a2008-07-27 21:46:04 +000011572void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000011573 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000011574 APInt &KnownZero,
11575 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000011576 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000011577 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011578 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000011579 assert((Opc >= ISD::BUILTIN_OP_END ||
11580 Opc == ISD::INTRINSIC_WO_CHAIN ||
11581 Opc == ISD::INTRINSIC_W_CHAIN ||
11582 Opc == ISD::INTRINSIC_VOID) &&
11583 "Should use MaskedValueIsZero if you don't know whether Op"
11584 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011585
Dan Gohmanf4f92f52008-02-13 23:07:24 +000011586 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011587 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000011588 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000011589 case X86ISD::ADD:
11590 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000011591 case X86ISD::ADC:
11592 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000011593 case X86ISD::SMUL:
11594 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000011595 case X86ISD::INC:
11596 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000011597 case X86ISD::OR:
11598 case X86ISD::XOR:
11599 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000011600 // These nodes' second result is a boolean.
11601 if (Op.getResNo() == 0)
11602 break;
11603 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011604 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000011605 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
11606 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000011607 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011608 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011609}
Chris Lattner259e97c2006-01-31 19:43:35 +000011610
Owen Andersonbc146b02010-09-21 20:42:50 +000011611unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
11612 unsigned Depth) const {
11613 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
11614 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
11615 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000011616
Owen Andersonbc146b02010-09-21 20:42:50 +000011617 // Fallback case.
11618 return 1;
11619}
11620
Evan Cheng206ee9d2006-07-07 08:33:52 +000011621/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000011622/// node is a GlobalAddress + offset.
11623bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000011624 const GlobalValue* &GA,
11625 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000011626 if (N->getOpcode() == X86ISD::Wrapper) {
11627 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000011628 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000011629 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000011630 return true;
11631 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000011632 }
Evan Chengad4196b2008-05-12 19:56:52 +000011633 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000011634}
11635
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000011636/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
11637/// same as extracting the high 128-bit part of 256-bit vector and then
11638/// inserting the result into the low part of a new 256-bit vector
11639static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
11640 EVT VT = SVOp->getValueType(0);
11641 int NumElems = VT.getVectorNumElements();
11642
11643 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
11644 for (int i = 0, j = NumElems/2; i < NumElems/2; ++i, ++j)
11645 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
11646 SVOp->getMaskElt(j) >= 0)
11647 return false;
11648
11649 return true;
11650}
11651
11652/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
11653/// same as extracting the low 128-bit part of 256-bit vector and then
11654/// inserting the result into the high part of a new 256-bit vector
11655static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
11656 EVT VT = SVOp->getValueType(0);
11657 int NumElems = VT.getVectorNumElements();
11658
11659 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
11660 for (int i = NumElems/2, j = 0; i < NumElems; ++i, ++j)
11661 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
11662 SVOp->getMaskElt(j) >= 0)
11663 return false;
11664
11665 return true;
11666}
11667
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000011668/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
11669static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
11670 TargetLowering::DAGCombinerInfo &DCI) {
11671 DebugLoc dl = N->getDebugLoc();
11672 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
11673 SDValue V1 = SVOp->getOperand(0);
11674 SDValue V2 = SVOp->getOperand(1);
11675 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000011676 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000011677
11678 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
11679 V2.getOpcode() == ISD::CONCAT_VECTORS) {
11680 //
11681 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000011682 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000011683 // V UNDEF BUILD_VECTOR UNDEF
11684 // \ / \ /
11685 // CONCAT_VECTOR CONCAT_VECTOR
11686 // \ /
11687 // \ /
11688 // RESULT: V + zero extended
11689 //
11690 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
11691 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
11692 V1.getOperand(1).getOpcode() != ISD::UNDEF)
11693 return SDValue();
11694
11695 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
11696 return SDValue();
11697
11698 // To match the shuffle mask, the first half of the mask should
11699 // be exactly the first vector, and all the rest a splat with the
11700 // first element of the second one.
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000011701 for (int i = 0; i < NumElems/2; ++i)
11702 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
11703 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
11704 return SDValue();
11705
11706 // Emit a zeroed vector and insert the desired subvector on its
11707 // first half.
11708 SDValue Zeros = getZeroVector(VT, true /* HasSSE2 */, DAG, dl);
11709 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
11710 DAG.getConstant(0, MVT::i32), DAG, dl);
11711 return DCI.CombineTo(N, InsV);
11712 }
11713
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000011714 //===--------------------------------------------------------------------===//
11715 // Combine some shuffles into subvector extracts and inserts:
11716 //
11717
11718 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
11719 if (isShuffleHigh128VectorInsertLow(SVOp)) {
11720 SDValue V = Extract128BitVector(V1, DAG.getConstant(NumElems/2, MVT::i32),
11721 DAG, dl);
11722 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
11723 V, DAG.getConstant(0, MVT::i32), DAG, dl);
11724 return DCI.CombineTo(N, InsV);
11725 }
11726
11727 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
11728 if (isShuffleLow128VectorInsertHigh(SVOp)) {
11729 SDValue V = Extract128BitVector(V1, DAG.getConstant(0, MVT::i32), DAG, dl);
11730 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
11731 V, DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
11732 return DCI.CombineTo(N, InsV);
11733 }
11734
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000011735 return SDValue();
11736}
11737
11738/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000011739static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Mon P Wanga0fd0d52010-12-19 23:55:53 +000011740 TargetLowering::DAGCombinerInfo &DCI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011741 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000011742 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000011743
Mon P Wanga0fd0d52010-12-19 23:55:53 +000011744 // Don't create instructions with illegal types after legalize types has run.
11745 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
11746 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
11747 return SDValue();
11748
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000011749 // Only handle pure VECTOR_SHUFFLE nodes.
11750 if (VT.getSizeInBits() == 256 && N->getOpcode() == ISD::VECTOR_SHUFFLE)
11751 return PerformShuffleCombine256(N, DAG, DCI);
11752
11753 // Only handle 128 wide vector from here on.
11754 if (VT.getSizeInBits() != 128)
11755 return SDValue();
11756
11757 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
11758 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
11759 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000011760 SmallVector<SDValue, 16> Elts;
11761 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000011762 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000011763
Nate Begemanfdea31a2010-03-24 20:49:50 +000011764 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000011765}
Evan Chengd880b972008-05-09 21:53:03 +000011766
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000011767/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
11768/// generation and convert it from being a bunch of shuffles and extracts
11769/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011770static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
11771 const TargetLowering &TLI) {
11772 SDValue InputVector = N->getOperand(0);
11773
11774 // Only operate on vectors of 4 elements, where the alternative shuffling
11775 // gets to be more expensive.
11776 if (InputVector.getValueType() != MVT::v4i32)
11777 return SDValue();
11778
11779 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
11780 // single use which is a sign-extend or zero-extend, and all elements are
11781 // used.
11782 SmallVector<SDNode *, 4> Uses;
11783 unsigned ExtractedElements = 0;
11784 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
11785 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
11786 if (UI.getUse().getResNo() != InputVector.getResNo())
11787 return SDValue();
11788
11789 SDNode *Extract = *UI;
11790 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
11791 return SDValue();
11792
11793 if (Extract->getValueType(0) != MVT::i32)
11794 return SDValue();
11795 if (!Extract->hasOneUse())
11796 return SDValue();
11797 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
11798 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
11799 return SDValue();
11800 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
11801 return SDValue();
11802
11803 // Record which element was extracted.
11804 ExtractedElements |=
11805 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
11806
11807 Uses.push_back(Extract);
11808 }
11809
11810 // If not all the elements were used, this may not be worthwhile.
11811 if (ExtractedElements != 15)
11812 return SDValue();
11813
11814 // Ok, we've now decided to do the transformation.
11815 DebugLoc dl = InputVector.getDebugLoc();
11816
11817 // Store the value to a temporary stack slot.
11818 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000011819 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
11820 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011821
11822 // Replace each use (extract) with a load of the appropriate element.
11823 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
11824 UE = Uses.end(); UI != UE; ++UI) {
11825 SDNode *Extract = *UI;
11826
Nadav Rotem86694292011-05-17 08:31:57 +000011827 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011828 SDValue Idx = Extract->getOperand(1);
11829 unsigned EltSize =
11830 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
11831 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
11832 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
11833
Nadav Rotem86694292011-05-17 08:31:57 +000011834 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000011835 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011836
11837 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000011838 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000011839 ScalarAddr, MachinePointerInfo(),
11840 false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011841
11842 // Replace the exact with the load.
11843 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
11844 }
11845
11846 // The replacement was made in place; don't return anything.
11847 return SDValue();
11848}
11849
Chris Lattner83e6c992006-10-04 06:57:07 +000011850/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000011851static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +000011852 const X86Subtarget *Subtarget) {
11853 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000011854 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000011855 // Get the LHS/RHS of the select.
11856 SDValue LHS = N->getOperand(1);
11857 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +000011858
Dan Gohman670e5392009-09-21 18:03:22 +000011859 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000011860 // instructions match the semantics of the common C idiom x<y?x:y but not
11861 // x<=y?x:y, because of how they handle negative zero (which can be
11862 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +000011863 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +000011864 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +000011865 Cond.getOpcode() == ISD::SETCC) {
11866 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011867
Chris Lattner47b4ce82009-03-11 05:48:52 +000011868 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000011869 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000011870 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
11871 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000011872 switch (CC) {
11873 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000011874 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000011875 // Converting this to a min would handle NaNs incorrectly, and swapping
11876 // the operands would cause it to handle comparisons between positive
11877 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000011878 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000011879 if (!UnsafeFPMath &&
11880 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
11881 break;
11882 std::swap(LHS, RHS);
11883 }
Dan Gohman670e5392009-09-21 18:03:22 +000011884 Opcode = X86ISD::FMIN;
11885 break;
11886 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000011887 // Converting this to a min would handle comparisons between positive
11888 // and negative zero incorrectly.
11889 if (!UnsafeFPMath &&
11890 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
11891 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011892 Opcode = X86ISD::FMIN;
11893 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000011894 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000011895 // Converting this to a min would handle both negative zeros and NaNs
11896 // incorrectly, but we can swap the operands to fix both.
11897 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000011898 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011899 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000011900 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011901 Opcode = X86ISD::FMIN;
11902 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011903
Dan Gohman670e5392009-09-21 18:03:22 +000011904 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000011905 // Converting this to a max would handle comparisons between positive
11906 // and negative zero incorrectly.
11907 if (!UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000011908 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000011909 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011910 Opcode = X86ISD::FMAX;
11911 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000011912 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000011913 // Converting this to a max would handle NaNs incorrectly, and swapping
11914 // the operands would cause it to handle comparisons between positive
11915 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000011916 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000011917 if (!UnsafeFPMath &&
11918 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
11919 break;
11920 std::swap(LHS, RHS);
11921 }
Dan Gohman670e5392009-09-21 18:03:22 +000011922 Opcode = X86ISD::FMAX;
11923 break;
11924 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000011925 // Converting this to a max would handle both negative zeros and NaNs
11926 // incorrectly, but we can swap the operands to fix both.
11927 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000011928 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011929 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011930 case ISD::SETGE:
11931 Opcode = X86ISD::FMAX;
11932 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000011933 }
Dan Gohman670e5392009-09-21 18:03:22 +000011934 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000011935 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
11936 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000011937 switch (CC) {
11938 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000011939 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000011940 // Converting this to a min would handle comparisons between positive
11941 // and negative zero incorrectly, and swapping the operands would
11942 // cause it to handle NaNs incorrectly.
11943 if (!UnsafeFPMath &&
11944 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000011945 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000011946 break;
11947 std::swap(LHS, RHS);
11948 }
Dan Gohman670e5392009-09-21 18:03:22 +000011949 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000011950 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011951 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000011952 // Converting this to a min would handle NaNs incorrectly.
11953 if (!UnsafeFPMath &&
11954 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
11955 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011956 Opcode = X86ISD::FMIN;
11957 break;
11958 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000011959 // Converting this to a min would handle both negative zeros and NaNs
11960 // incorrectly, but we can swap the operands to fix both.
11961 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000011962 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011963 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011964 case ISD::SETGE:
11965 Opcode = X86ISD::FMIN;
11966 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011967
Dan Gohman670e5392009-09-21 18:03:22 +000011968 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000011969 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000011970 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000011971 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011972 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000011973 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011974 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000011975 // Converting this to a max would handle comparisons between positive
11976 // and negative zero incorrectly, and swapping the operands would
11977 // cause it to handle NaNs incorrectly.
11978 if (!UnsafeFPMath &&
11979 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000011980 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000011981 break;
11982 std::swap(LHS, RHS);
11983 }
Dan Gohman670e5392009-09-21 18:03:22 +000011984 Opcode = X86ISD::FMAX;
11985 break;
11986 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000011987 // Converting this to a max would handle both negative zeros and NaNs
11988 // incorrectly, but we can swap the operands to fix both.
11989 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000011990 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011991 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000011992 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011993 Opcode = X86ISD::FMAX;
11994 break;
11995 }
Chris Lattner83e6c992006-10-04 06:57:07 +000011996 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011997
Chris Lattner47b4ce82009-03-11 05:48:52 +000011998 if (Opcode)
11999 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000012000 }
Eric Christopherfd179292009-08-27 18:07:15 +000012001
Chris Lattnerd1980a52009-03-12 06:52:53 +000012002 // If this is a select between two integer constants, try to do some
12003 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000012004 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
12005 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000012006 // Don't do this for crazy integer types.
12007 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
12008 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000012009 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000012010 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000012011
Chris Lattnercee56e72009-03-13 05:53:31 +000012012 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000012013 // Efficiently invertible.
12014 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
12015 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
12016 isa<ConstantSDNode>(Cond.getOperand(1))))) {
12017 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000012018 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000012019 }
Eric Christopherfd179292009-08-27 18:07:15 +000012020
Chris Lattnerd1980a52009-03-12 06:52:53 +000012021 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000012022 if (FalseC->getAPIntValue() == 0 &&
12023 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000012024 if (NeedsCondInvert) // Invert the condition if needed.
12025 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
12026 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000012027
Chris Lattnerd1980a52009-03-12 06:52:53 +000012028 // Zero extend the condition if needed.
12029 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000012030
Chris Lattnercee56e72009-03-13 05:53:31 +000012031 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000012032 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000012033 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000012034 }
Eric Christopherfd179292009-08-27 18:07:15 +000012035
Chris Lattner97a29a52009-03-13 05:22:11 +000012036 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000012037 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000012038 if (NeedsCondInvert) // Invert the condition if needed.
12039 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
12040 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000012041
Chris Lattner97a29a52009-03-13 05:22:11 +000012042 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000012043 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
12044 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000012045 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000012046 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000012047 }
Eric Christopherfd179292009-08-27 18:07:15 +000012048
Chris Lattnercee56e72009-03-13 05:53:31 +000012049 // Optimize cases that will turn into an LEA instruction. This requires
12050 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000012051 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000012052 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000012053 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000012054
Chris Lattnercee56e72009-03-13 05:53:31 +000012055 bool isFastMultiplier = false;
12056 if (Diff < 10) {
12057 switch ((unsigned char)Diff) {
12058 default: break;
12059 case 1: // result = add base, cond
12060 case 2: // result = lea base( , cond*2)
12061 case 3: // result = lea base(cond, cond*2)
12062 case 4: // result = lea base( , cond*4)
12063 case 5: // result = lea base(cond, cond*4)
12064 case 8: // result = lea base( , cond*8)
12065 case 9: // result = lea base(cond, cond*8)
12066 isFastMultiplier = true;
12067 break;
12068 }
12069 }
Eric Christopherfd179292009-08-27 18:07:15 +000012070
Chris Lattnercee56e72009-03-13 05:53:31 +000012071 if (isFastMultiplier) {
12072 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
12073 if (NeedsCondInvert) // Invert the condition if needed.
12074 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
12075 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000012076
Chris Lattnercee56e72009-03-13 05:53:31 +000012077 // Zero extend the condition if needed.
12078 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
12079 Cond);
12080 // Scale the condition by the difference.
12081 if (Diff != 1)
12082 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
12083 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000012084
Chris Lattnercee56e72009-03-13 05:53:31 +000012085 // Add the base if non-zero.
12086 if (FalseC->getAPIntValue() != 0)
12087 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
12088 SDValue(FalseC, 0));
12089 return Cond;
12090 }
Eric Christopherfd179292009-08-27 18:07:15 +000012091 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000012092 }
12093 }
Eric Christopherfd179292009-08-27 18:07:15 +000012094
Dan Gohman475871a2008-07-27 21:46:04 +000012095 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000012096}
12097
Chris Lattnerd1980a52009-03-12 06:52:53 +000012098/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
12099static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
12100 TargetLowering::DAGCombinerInfo &DCI) {
12101 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000012102
Chris Lattnerd1980a52009-03-12 06:52:53 +000012103 // If the flag operand isn't dead, don't touch this CMOV.
12104 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
12105 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000012106
Evan Chengb5a55d92011-05-24 01:48:22 +000012107 SDValue FalseOp = N->getOperand(0);
12108 SDValue TrueOp = N->getOperand(1);
12109 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
12110 SDValue Cond = N->getOperand(3);
12111 if (CC == X86::COND_E || CC == X86::COND_NE) {
12112 switch (Cond.getOpcode()) {
12113 default: break;
12114 case X86ISD::BSR:
12115 case X86ISD::BSF:
12116 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
12117 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
12118 return (CC == X86::COND_E) ? FalseOp : TrueOp;
12119 }
12120 }
12121
Chris Lattnerd1980a52009-03-12 06:52:53 +000012122 // If this is a select between two integer constants, try to do some
12123 // optimizations. Note that the operands are ordered the opposite of SELECT
12124 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000012125 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
12126 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000012127 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
12128 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000012129 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
12130 CC = X86::GetOppositeBranchCondition(CC);
12131 std::swap(TrueC, FalseC);
12132 }
Eric Christopherfd179292009-08-27 18:07:15 +000012133
Chris Lattnerd1980a52009-03-12 06:52:53 +000012134 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000012135 // This is efficient for any integer data type (including i8/i16) and
12136 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000012137 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000012138 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
12139 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000012140
Chris Lattnerd1980a52009-03-12 06:52:53 +000012141 // Zero extend the condition if needed.
12142 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000012143
Chris Lattnerd1980a52009-03-12 06:52:53 +000012144 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
12145 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000012146 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000012147 if (N->getNumValues() == 2) // Dead flag value?
12148 return DCI.CombineTo(N, Cond, SDValue());
12149 return Cond;
12150 }
Eric Christopherfd179292009-08-27 18:07:15 +000012151
Chris Lattnercee56e72009-03-13 05:53:31 +000012152 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
12153 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000012154 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000012155 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
12156 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000012157
Chris Lattner97a29a52009-03-13 05:22:11 +000012158 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000012159 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
12160 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000012161 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
12162 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000012163
Chris Lattner97a29a52009-03-13 05:22:11 +000012164 if (N->getNumValues() == 2) // Dead flag value?
12165 return DCI.CombineTo(N, Cond, SDValue());
12166 return Cond;
12167 }
Eric Christopherfd179292009-08-27 18:07:15 +000012168
Chris Lattnercee56e72009-03-13 05:53:31 +000012169 // Optimize cases that will turn into an LEA instruction. This requires
12170 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000012171 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000012172 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000012173 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000012174
Chris Lattnercee56e72009-03-13 05:53:31 +000012175 bool isFastMultiplier = false;
12176 if (Diff < 10) {
12177 switch ((unsigned char)Diff) {
12178 default: break;
12179 case 1: // result = add base, cond
12180 case 2: // result = lea base( , cond*2)
12181 case 3: // result = lea base(cond, cond*2)
12182 case 4: // result = lea base( , cond*4)
12183 case 5: // result = lea base(cond, cond*4)
12184 case 8: // result = lea base( , cond*8)
12185 case 9: // result = lea base(cond, cond*8)
12186 isFastMultiplier = true;
12187 break;
12188 }
12189 }
Eric Christopherfd179292009-08-27 18:07:15 +000012190
Chris Lattnercee56e72009-03-13 05:53:31 +000012191 if (isFastMultiplier) {
12192 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000012193 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
12194 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000012195 // Zero extend the condition if needed.
12196 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
12197 Cond);
12198 // Scale the condition by the difference.
12199 if (Diff != 1)
12200 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
12201 DAG.getConstant(Diff, Cond.getValueType()));
12202
12203 // Add the base if non-zero.
12204 if (FalseC->getAPIntValue() != 0)
12205 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
12206 SDValue(FalseC, 0));
12207 if (N->getNumValues() == 2) // Dead flag value?
12208 return DCI.CombineTo(N, Cond, SDValue());
12209 return Cond;
12210 }
Eric Christopherfd179292009-08-27 18:07:15 +000012211 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000012212 }
12213 }
12214 return SDValue();
12215}
12216
12217
Evan Cheng0b0cd912009-03-28 05:57:29 +000012218/// PerformMulCombine - Optimize a single multiply with constant into two
12219/// in order to implement it with two cheaper instructions, e.g.
12220/// LEA + SHL, LEA + LEA.
12221static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
12222 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000012223 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
12224 return SDValue();
12225
Owen Andersone50ed302009-08-10 22:56:29 +000012226 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012227 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000012228 return SDValue();
12229
12230 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
12231 if (!C)
12232 return SDValue();
12233 uint64_t MulAmt = C->getZExtValue();
12234 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
12235 return SDValue();
12236
12237 uint64_t MulAmt1 = 0;
12238 uint64_t MulAmt2 = 0;
12239 if ((MulAmt % 9) == 0) {
12240 MulAmt1 = 9;
12241 MulAmt2 = MulAmt / 9;
12242 } else if ((MulAmt % 5) == 0) {
12243 MulAmt1 = 5;
12244 MulAmt2 = MulAmt / 5;
12245 } else if ((MulAmt % 3) == 0) {
12246 MulAmt1 = 3;
12247 MulAmt2 = MulAmt / 3;
12248 }
12249 if (MulAmt2 &&
12250 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
12251 DebugLoc DL = N->getDebugLoc();
12252
12253 if (isPowerOf2_64(MulAmt2) &&
12254 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
12255 // If second multiplifer is pow2, issue it first. We want the multiply by
12256 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
12257 // is an add.
12258 std::swap(MulAmt1, MulAmt2);
12259
12260 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000012261 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000012262 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000012263 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000012264 else
Evan Cheng73f24c92009-03-30 21:36:47 +000012265 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000012266 DAG.getConstant(MulAmt1, VT));
12267
Eric Christopherfd179292009-08-27 18:07:15 +000012268 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000012269 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000012270 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000012271 else
Evan Cheng73f24c92009-03-30 21:36:47 +000012272 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000012273 DAG.getConstant(MulAmt2, VT));
12274
12275 // Do not add new nodes to DAG combiner worklist.
12276 DCI.CombineTo(N, NewMul, false);
12277 }
12278 return SDValue();
12279}
12280
Evan Chengad9c0a32009-12-15 00:53:42 +000012281static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
12282 SDValue N0 = N->getOperand(0);
12283 SDValue N1 = N->getOperand(1);
12284 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
12285 EVT VT = N0.getValueType();
12286
12287 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
12288 // since the result of setcc_c is all zero's or all ones.
12289 if (N1C && N0.getOpcode() == ISD::AND &&
12290 N0.getOperand(1).getOpcode() == ISD::Constant) {
12291 SDValue N00 = N0.getOperand(0);
12292 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
12293 ((N00.getOpcode() == ISD::ANY_EXTEND ||
12294 N00.getOpcode() == ISD::ZERO_EXTEND) &&
12295 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
12296 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
12297 APInt ShAmt = N1C->getAPIntValue();
12298 Mask = Mask.shl(ShAmt);
12299 if (Mask != 0)
12300 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
12301 N00, DAG.getConstant(Mask, VT));
12302 }
12303 }
12304
12305 return SDValue();
12306}
Evan Cheng0b0cd912009-03-28 05:57:29 +000012307
Nate Begeman740ab032009-01-26 00:52:55 +000012308/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
12309/// when possible.
12310static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
12311 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000012312 EVT VT = N->getValueType(0);
12313 if (!VT.isVector() && VT.isInteger() &&
12314 N->getOpcode() == ISD::SHL)
12315 return PerformSHLCombine(N, DAG);
12316
Nate Begeman740ab032009-01-26 00:52:55 +000012317 // On X86 with SSE2 support, we can transform this to a vector shift if
12318 // all elements are shifted by the same amount. We can't do this in legalize
12319 // because the a constant vector is typically transformed to a constant pool
12320 // so we have no knowledge of the shift amount.
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000012321 if (!(Subtarget->hasSSE2() || Subtarget->hasAVX()))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012322 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000012323
Owen Anderson825b72b2009-08-11 20:47:22 +000012324 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012325 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000012326
Mon P Wang3becd092009-01-28 08:12:05 +000012327 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000012328 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000012329 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000012330 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000012331 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
12332 unsigned NumElts = VT.getVectorNumElements();
12333 unsigned i = 0;
12334 for (; i != NumElts; ++i) {
12335 SDValue Arg = ShAmtOp.getOperand(i);
12336 if (Arg.getOpcode() == ISD::UNDEF) continue;
12337 BaseShAmt = Arg;
12338 break;
12339 }
12340 for (; i != NumElts; ++i) {
12341 SDValue Arg = ShAmtOp.getOperand(i);
12342 if (Arg.getOpcode() == ISD::UNDEF) continue;
12343 if (Arg != BaseShAmt) {
12344 return SDValue();
12345 }
12346 }
12347 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000012348 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000012349 SDValue InVec = ShAmtOp.getOperand(0);
12350 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
12351 unsigned NumElts = InVec.getValueType().getVectorNumElements();
12352 unsigned i = 0;
12353 for (; i != NumElts; ++i) {
12354 SDValue Arg = InVec.getOperand(i);
12355 if (Arg.getOpcode() == ISD::UNDEF) continue;
12356 BaseShAmt = Arg;
12357 break;
12358 }
12359 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
12360 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000012361 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000012362 if (C->getZExtValue() == SplatIdx)
12363 BaseShAmt = InVec.getOperand(1);
12364 }
12365 }
12366 if (BaseShAmt.getNode() == 0)
12367 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
12368 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000012369 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012370 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000012371
Mon P Wangefa42202009-09-03 19:56:25 +000012372 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000012373 if (EltVT.bitsGT(MVT::i32))
12374 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
12375 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000012376 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000012377
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012378 // The shift amount is identical so we can do a vector shift.
12379 SDValue ValOp = N->getOperand(0);
12380 switch (N->getOpcode()) {
12381 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000012382 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012383 break;
12384 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000012385 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012386 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012387 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012388 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000012389 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012390 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012391 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012392 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000012393 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012394 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012395 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012396 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012397 break;
12398 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000012399 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012400 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012401 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012402 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000012403 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012404 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012405 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012406 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012407 break;
12408 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000012409 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012410 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012411 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012412 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000012413 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012414 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012415 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012416 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000012417 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012418 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012419 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012420 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012421 break;
Nate Begeman740ab032009-01-26 00:52:55 +000012422 }
12423 return SDValue();
12424}
12425
Nate Begemanb65c1752010-12-17 22:55:37 +000012426
Stuart Hastings865f0932011-06-03 23:53:54 +000012427// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
12428// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
12429// and friends. Likewise for OR -> CMPNEQSS.
12430static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
12431 TargetLowering::DAGCombinerInfo &DCI,
12432 const X86Subtarget *Subtarget) {
12433 unsigned opcode;
12434
12435 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
12436 // we're requiring SSE2 for both.
12437 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
12438 SDValue N0 = N->getOperand(0);
12439 SDValue N1 = N->getOperand(1);
12440 SDValue CMP0 = N0->getOperand(1);
12441 SDValue CMP1 = N1->getOperand(1);
12442 DebugLoc DL = N->getDebugLoc();
12443
12444 // The SETCCs should both refer to the same CMP.
12445 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
12446 return SDValue();
12447
12448 SDValue CMP00 = CMP0->getOperand(0);
12449 SDValue CMP01 = CMP0->getOperand(1);
12450 EVT VT = CMP00.getValueType();
12451
12452 if (VT == MVT::f32 || VT == MVT::f64) {
12453 bool ExpectingFlags = false;
12454 // Check for any users that want flags:
12455 for (SDNode::use_iterator UI = N->use_begin(),
12456 UE = N->use_end();
12457 !ExpectingFlags && UI != UE; ++UI)
12458 switch (UI->getOpcode()) {
12459 default:
12460 case ISD::BR_CC:
12461 case ISD::BRCOND:
12462 case ISD::SELECT:
12463 ExpectingFlags = true;
12464 break;
12465 case ISD::CopyToReg:
12466 case ISD::SIGN_EXTEND:
12467 case ISD::ZERO_EXTEND:
12468 case ISD::ANY_EXTEND:
12469 break;
12470 }
12471
12472 if (!ExpectingFlags) {
12473 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
12474 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
12475
12476 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
12477 X86::CondCode tmp = cc0;
12478 cc0 = cc1;
12479 cc1 = tmp;
12480 }
12481
12482 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
12483 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
12484 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
12485 X86ISD::NodeType NTOperator = is64BitFP ?
12486 X86ISD::FSETCCsd : X86ISD::FSETCCss;
12487 // FIXME: need symbolic constants for these magic numbers.
12488 // See X86ATTInstPrinter.cpp:printSSECC().
12489 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
12490 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
12491 DAG.getConstant(x86cc, MVT::i8));
12492 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
12493 OnesOrZeroesF);
12494 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
12495 DAG.getConstant(1, MVT::i32));
12496 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
12497 return OneBitOfTruth;
12498 }
12499 }
12500 }
12501 }
12502 return SDValue();
12503}
12504
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000012505/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
12506/// so it can be folded inside ANDNP.
12507static bool CanFoldXORWithAllOnes(const SDNode *N) {
12508 EVT VT = N->getValueType(0);
12509
12510 // Match direct AllOnes for 128 and 256-bit vectors
12511 if (ISD::isBuildVectorAllOnes(N))
12512 return true;
12513
12514 // Look through a bit convert.
12515 if (N->getOpcode() == ISD::BITCAST)
12516 N = N->getOperand(0).getNode();
12517
12518 // Sometimes the operand may come from a insert_subvector building a 256-bit
12519 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000012520 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000012521 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
12522 SDValue V1 = N->getOperand(0);
12523 SDValue V2 = N->getOperand(1);
12524
12525 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
12526 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
12527 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
12528 ISD::isBuildVectorAllOnes(V2.getNode()))
12529 return true;
12530 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000012531
12532 return false;
12533}
12534
Nate Begemanb65c1752010-12-17 22:55:37 +000012535static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
12536 TargetLowering::DAGCombinerInfo &DCI,
12537 const X86Subtarget *Subtarget) {
12538 if (DCI.isBeforeLegalizeOps())
12539 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012540
Stuart Hastings865f0932011-06-03 23:53:54 +000012541 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
12542 if (R.getNode())
12543 return R;
12544
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000012545 // Want to form ANDNP nodes:
12546 // 1) In the hopes of then easily combining them with OR and AND nodes
12547 // to form PBLEND/PSIGN.
12548 // 2) To match ANDN packed intrinsics
Nate Begemanb65c1752010-12-17 22:55:37 +000012549 EVT VT = N->getValueType(0);
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000012550 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000012551 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012552
Nate Begemanb65c1752010-12-17 22:55:37 +000012553 SDValue N0 = N->getOperand(0);
12554 SDValue N1 = N->getOperand(1);
12555 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012556
Nate Begemanb65c1752010-12-17 22:55:37 +000012557 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012558 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000012559 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
12560 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000012561 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000012562
12563 // Check RHS for vnot
12564 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000012565 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
12566 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000012567 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012568
Nate Begemanb65c1752010-12-17 22:55:37 +000012569 return SDValue();
12570}
12571
Evan Cheng760d1942010-01-04 21:22:48 +000012572static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000012573 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000012574 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000012575 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000012576 return SDValue();
12577
Stuart Hastings865f0932011-06-03 23:53:54 +000012578 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
12579 if (R.getNode())
12580 return R;
12581
Evan Cheng760d1942010-01-04 21:22:48 +000012582 EVT VT = N->getValueType(0);
Nate Begemanb65c1752010-12-17 22:55:37 +000012583 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64 && VT != MVT::v2i64)
Evan Cheng760d1942010-01-04 21:22:48 +000012584 return SDValue();
12585
Evan Cheng760d1942010-01-04 21:22:48 +000012586 SDValue N0 = N->getOperand(0);
12587 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012588
Nate Begemanb65c1752010-12-17 22:55:37 +000012589 // look for psign/blend
12590 if (Subtarget->hasSSSE3()) {
12591 if (VT == MVT::v2i64) {
12592 // Canonicalize pandn to RHS
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000012593 if (N0.getOpcode() == X86ISD::ANDNP)
Nate Begemanb65c1752010-12-17 22:55:37 +000012594 std::swap(N0, N1);
12595 // or (and (m, x), (pandn m, y))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000012596 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
Nate Begemanb65c1752010-12-17 22:55:37 +000012597 SDValue Mask = N1.getOperand(0);
12598 SDValue X = N1.getOperand(1);
12599 SDValue Y;
12600 if (N0.getOperand(0) == Mask)
12601 Y = N0.getOperand(1);
12602 if (N0.getOperand(1) == Mask)
12603 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012604
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000012605 // Check to see if the mask appeared in both the AND and ANDNP and
Nate Begemanb65c1752010-12-17 22:55:37 +000012606 if (!Y.getNode())
12607 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012608
Nate Begemanb65c1752010-12-17 22:55:37 +000012609 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
12610 if (Mask.getOpcode() != ISD::BITCAST ||
12611 X.getOpcode() != ISD::BITCAST ||
12612 Y.getOpcode() != ISD::BITCAST)
12613 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012614
Nate Begemanb65c1752010-12-17 22:55:37 +000012615 // Look through mask bitcast.
12616 Mask = Mask.getOperand(0);
12617 EVT MaskVT = Mask.getValueType();
12618
12619 // Validate that the Mask operand is a vector sra node. The sra node
12620 // will be an intrinsic.
12621 if (Mask.getOpcode() != ISD::INTRINSIC_WO_CHAIN)
12622 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012623
Nate Begemanb65c1752010-12-17 22:55:37 +000012624 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
12625 // there is no psrai.b
12626 switch (cast<ConstantSDNode>(Mask.getOperand(0))->getZExtValue()) {
12627 case Intrinsic::x86_sse2_psrai_w:
12628 case Intrinsic::x86_sse2_psrai_d:
12629 break;
12630 default: return SDValue();
12631 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012632
Nate Begemanb65c1752010-12-17 22:55:37 +000012633 // Check that the SRA is all signbits.
12634 SDValue SraC = Mask.getOperand(2);
12635 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
12636 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
12637 if ((SraAmt + 1) != EltBits)
12638 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012639
Nate Begemanb65c1752010-12-17 22:55:37 +000012640 DebugLoc DL = N->getDebugLoc();
12641
12642 // Now we know we at least have a plendvb with the mask val. See if
12643 // we can form a psignb/w/d.
12644 // psign = x.type == y.type == mask.type && y = sub(0, x);
12645 X = X.getOperand(0);
12646 Y = Y.getOperand(0);
12647 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
12648 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
12649 X.getValueType() == MaskVT && X.getValueType() == Y.getValueType()){
12650 unsigned Opc = 0;
12651 switch (EltBits) {
12652 case 8: Opc = X86ISD::PSIGNB; break;
12653 case 16: Opc = X86ISD::PSIGNW; break;
12654 case 32: Opc = X86ISD::PSIGND; break;
12655 default: break;
12656 }
12657 if (Opc) {
12658 SDValue Sign = DAG.getNode(Opc, DL, MaskVT, X, Mask.getOperand(1));
12659 return DAG.getNode(ISD::BITCAST, DL, MVT::v2i64, Sign);
12660 }
12661 }
12662 // PBLENDVB only available on SSE 4.1
12663 if (!Subtarget->hasSSE41())
12664 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012665
Nate Begemanb65c1752010-12-17 22:55:37 +000012666 X = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, X);
12667 Y = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, Y);
12668 Mask = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, Mask);
Nate Begeman672fb622010-12-20 22:04:24 +000012669 Mask = DAG.getNode(X86ISD::PBLENDVB, DL, MVT::v16i8, X, Y, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000012670 return DAG.getNode(ISD::BITCAST, DL, MVT::v2i64, Mask);
12671 }
12672 }
12673 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012674
Nate Begemanb65c1752010-12-17 22:55:37 +000012675 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000012676 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
12677 std::swap(N0, N1);
12678 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
12679 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000012680 if (!N0.hasOneUse() || !N1.hasOneUse())
12681 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000012682
12683 SDValue ShAmt0 = N0.getOperand(1);
12684 if (ShAmt0.getValueType() != MVT::i8)
12685 return SDValue();
12686 SDValue ShAmt1 = N1.getOperand(1);
12687 if (ShAmt1.getValueType() != MVT::i8)
12688 return SDValue();
12689 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
12690 ShAmt0 = ShAmt0.getOperand(0);
12691 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
12692 ShAmt1 = ShAmt1.getOperand(0);
12693
12694 DebugLoc DL = N->getDebugLoc();
12695 unsigned Opc = X86ISD::SHLD;
12696 SDValue Op0 = N0.getOperand(0);
12697 SDValue Op1 = N1.getOperand(0);
12698 if (ShAmt0.getOpcode() == ISD::SUB) {
12699 Opc = X86ISD::SHRD;
12700 std::swap(Op0, Op1);
12701 std::swap(ShAmt0, ShAmt1);
12702 }
12703
Evan Cheng8b1190a2010-04-28 01:18:01 +000012704 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000012705 if (ShAmt1.getOpcode() == ISD::SUB) {
12706 SDValue Sum = ShAmt1.getOperand(0);
12707 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000012708 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
12709 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
12710 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
12711 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000012712 return DAG.getNode(Opc, DL, VT,
12713 Op0, Op1,
12714 DAG.getNode(ISD::TRUNCATE, DL,
12715 MVT::i8, ShAmt0));
12716 }
12717 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
12718 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
12719 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000012720 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000012721 return DAG.getNode(Opc, DL, VT,
12722 N0.getOperand(0), N1.getOperand(0),
12723 DAG.getNode(ISD::TRUNCATE, DL,
12724 MVT::i8, ShAmt0));
12725 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012726
Evan Cheng760d1942010-01-04 21:22:48 +000012727 return SDValue();
12728}
12729
Chris Lattner149a4e52008-02-22 02:09:43 +000012730/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000012731static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000012732 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000012733 StoreSDNode *St = cast<StoreSDNode>(N);
12734 EVT VT = St->getValue().getValueType();
12735 EVT StVT = St->getMemoryVT();
12736 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000012737 SDValue StoredVal = St->getOperand(1);
12738 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12739
12740 // If we are saving a concatination of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000012741 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
12742 // 128-bit ones. If in the future the cost becomes only one memory access the
12743 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000012744 if (VT.getSizeInBits() == 256 &&
12745 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
12746 StoredVal.getNumOperands() == 2) {
12747
12748 SDValue Value0 = StoredVal.getOperand(0);
12749 SDValue Value1 = StoredVal.getOperand(1);
12750
12751 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
12752 SDValue Ptr0 = St->getBasePtr();
12753 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
12754
12755 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
12756 St->getPointerInfo(), St->isVolatile(),
12757 St->isNonTemporal(), St->getAlignment());
12758 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
12759 St->getPointerInfo(), St->isVolatile(),
12760 St->isNonTemporal(), St->getAlignment());
12761 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
12762 }
Nadav Rotem614061b2011-08-10 19:30:14 +000012763
12764 // Optimize trunc store (of multiple scalars) to shuffle and store.
12765 // First, pack all of the elements in one place. Next, store to memory
12766 // in fewer chunks.
12767 if (St->isTruncatingStore() && VT.isVector()) {
12768 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12769 unsigned NumElems = VT.getVectorNumElements();
12770 assert(StVT != VT && "Cannot truncate to the same type");
12771 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
12772 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
12773
12774 // From, To sizes and ElemCount must be pow of two
12775 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
12776 // We are going to use the original vector elt for storing.
12777 // accumulated smaller vector elements must be a multiple of bigger size.
12778 if (0 != (NumElems * ToSz) % FromSz) return SDValue();
12779 unsigned SizeRatio = FromSz / ToSz;
12780
12781 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
12782
12783 // Create a type on which we perform the shuffle
12784 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
12785 StVT.getScalarType(), NumElems*SizeRatio);
12786
12787 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
12788
12789 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
12790 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
12791 for (unsigned i = 0; i < NumElems; i++ ) ShuffleVec[i] = i * SizeRatio;
12792
12793 // Can't shuffle using an illegal type
12794 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
12795
12796 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
12797 DAG.getUNDEF(WideVec.getValueType()),
12798 ShuffleVec.data());
12799 // At this point all of the data is stored at the bottom of the
12800 // register. We now need to save it to mem.
12801
12802 // Find the largest store unit
12803 MVT StoreType = MVT::i8;
12804 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
12805 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
12806 MVT Tp = (MVT::SimpleValueType)tp;
12807 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
12808 StoreType = Tp;
12809 }
12810
12811 // Bitcast the original vector into a vector of store-size units
12812 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
12813 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
12814 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
12815 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
12816 SmallVector<SDValue, 8> Chains;
12817 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
12818 TLI.getPointerTy());
12819 SDValue Ptr = St->getBasePtr();
12820
12821 // Perform one or more big stores into memory.
12822 for (unsigned i = 0; i < (ToSz*NumElems)/StoreType.getSizeInBits() ; i++) {
12823 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
12824 StoreType, ShuffWide,
12825 DAG.getIntPtrConstant(i));
12826 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
12827 St->getPointerInfo(), St->isVolatile(),
12828 St->isNonTemporal(), St->getAlignment());
12829 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
12830 Chains.push_back(Ch);
12831 }
12832
12833 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
12834 Chains.size());
12835 }
12836
12837
Chris Lattner149a4e52008-02-22 02:09:43 +000012838 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
12839 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000012840 // A preferable solution to the general problem is to figure out the right
12841 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000012842
12843 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000012844 if (VT.getSizeInBits() != 64)
12845 return SDValue();
12846
Devang Patel578efa92009-06-05 21:57:13 +000012847 const Function *F = DAG.getMachineFunction().getFunction();
12848 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +000012849 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +000012850 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000012851 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000012852 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000012853 isa<LoadSDNode>(St->getValue()) &&
12854 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
12855 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000012856 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000012857 LoadSDNode *Ld = 0;
12858 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000012859 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000012860 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000012861 // Must be a store of a load. We currently handle two cases: the load
12862 // is a direct child, and it's under an intervening TokenFactor. It is
12863 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000012864 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000012865 Ld = cast<LoadSDNode>(St->getChain());
12866 else if (St->getValue().hasOneUse() &&
12867 ChainVal->getOpcode() == ISD::TokenFactor) {
12868 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000012869 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000012870 TokenFactorIndex = i;
12871 Ld = cast<LoadSDNode>(St->getValue());
12872 } else
12873 Ops.push_back(ChainVal->getOperand(i));
12874 }
12875 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000012876
Evan Cheng536e6672009-03-12 05:59:15 +000012877 if (!Ld || !ISD::isNormalLoad(Ld))
12878 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000012879
Evan Cheng536e6672009-03-12 05:59:15 +000012880 // If this is not the MMX case, i.e. we are just turning i64 load/store
12881 // into f64 load/store, avoid the transformation if there are multiple
12882 // uses of the loaded value.
12883 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
12884 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000012885
Evan Cheng536e6672009-03-12 05:59:15 +000012886 DebugLoc LdDL = Ld->getDebugLoc();
12887 DebugLoc StDL = N->getDebugLoc();
12888 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
12889 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
12890 // pair instead.
12891 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000012892 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000012893 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
12894 Ld->getPointerInfo(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000012895 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000012896 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000012897 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000012898 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000012899 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000012900 Ops.size());
12901 }
Evan Cheng536e6672009-03-12 05:59:15 +000012902 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000012903 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000012904 St->isVolatile(), St->isNonTemporal(),
12905 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000012906 }
Evan Cheng536e6672009-03-12 05:59:15 +000012907
12908 // Otherwise, lower to two pairs of 32-bit loads / stores.
12909 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000012910 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
12911 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000012912
Owen Anderson825b72b2009-08-11 20:47:22 +000012913 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000012914 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000012915 Ld->isVolatile(), Ld->isNonTemporal(),
12916 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000012917 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000012918 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000012919 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000012920 MinAlign(Ld->getAlignment(), 4));
12921
12922 SDValue NewChain = LoLd.getValue(1);
12923 if (TokenFactorIndex != -1) {
12924 Ops.push_back(LoLd);
12925 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000012926 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000012927 Ops.size());
12928 }
12929
12930 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000012931 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
12932 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000012933
12934 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000012935 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000012936 St->isVolatile(), St->isNonTemporal(),
12937 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000012938 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000012939 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000012940 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000012941 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000012942 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000012943 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000012944 }
Dan Gohman475871a2008-07-27 21:46:04 +000012945 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000012946}
12947
Chris Lattner6cf73262008-01-25 06:14:17 +000012948/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
12949/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000012950static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000012951 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
12952 // F[X]OR(0.0, x) -> x
12953 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000012954 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
12955 if (C->getValueAPF().isPosZero())
12956 return N->getOperand(1);
12957 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
12958 if (C->getValueAPF().isPosZero())
12959 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000012960 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000012961}
12962
12963/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000012964static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000012965 // FAND(0.0, x) -> 0.0
12966 // FAND(x, 0.0) -> 0.0
12967 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
12968 if (C->getValueAPF().isPosZero())
12969 return N->getOperand(0);
12970 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
12971 if (C->getValueAPF().isPosZero())
12972 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000012973 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000012974}
12975
Dan Gohmane5af2d32009-01-29 01:59:02 +000012976static SDValue PerformBTCombine(SDNode *N,
12977 SelectionDAG &DAG,
12978 TargetLowering::DAGCombinerInfo &DCI) {
12979 // BT ignores high bits in the bit index operand.
12980 SDValue Op1 = N->getOperand(1);
12981 if (Op1.hasOneUse()) {
12982 unsigned BitWidth = Op1.getValueSizeInBits();
12983 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
12984 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000012985 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
12986 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000012987 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000012988 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
12989 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
12990 DCI.CommitTargetLoweringOpt(TLO);
12991 }
12992 return SDValue();
12993}
Chris Lattner83e6c992006-10-04 06:57:07 +000012994
Eli Friedman7a5e5552009-06-07 06:52:44 +000012995static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
12996 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000012997 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000012998 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000012999 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000013000 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000013001 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000013002 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000013003 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000013004 }
13005 return SDValue();
13006}
13007
Evan Cheng2e489c42009-12-16 00:53:11 +000013008static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
13009 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
13010 // (and (i32 x86isd::setcc_carry), 1)
13011 // This eliminates the zext. This transformation is necessary because
13012 // ISD::SETCC is always legalized to i8.
13013 DebugLoc dl = N->getDebugLoc();
13014 SDValue N0 = N->getOperand(0);
13015 EVT VT = N->getValueType(0);
13016 if (N0.getOpcode() == ISD::AND &&
13017 N0.hasOneUse() &&
13018 N0.getOperand(0).hasOneUse()) {
13019 SDValue N00 = N0.getOperand(0);
13020 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
13021 return SDValue();
13022 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
13023 if (!C || C->getZExtValue() != 1)
13024 return SDValue();
13025 return DAG.getNode(ISD::AND, dl, VT,
13026 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
13027 N00.getOperand(0), N00.getOperand(1)),
13028 DAG.getConstant(1, VT));
13029 }
13030
13031 return SDValue();
13032}
13033
Chris Lattnerc19d1c32010-12-19 22:08:31 +000013034// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
13035static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
13036 unsigned X86CC = N->getConstantOperandVal(0);
13037 SDValue EFLAG = N->getOperand(1);
13038 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013039
Chris Lattnerc19d1c32010-12-19 22:08:31 +000013040 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
13041 // a zext and produces an all-ones bit which is more useful than 0/1 in some
13042 // cases.
13043 if (X86CC == X86::COND_B)
13044 return DAG.getNode(ISD::AND, DL, MVT::i8,
13045 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
13046 DAG.getConstant(X86CC, MVT::i8), EFLAG),
13047 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013048
Chris Lattnerc19d1c32010-12-19 22:08:31 +000013049 return SDValue();
13050}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013051
Benjamin Kramer1396c402011-06-18 11:09:41 +000013052static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
13053 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000013054 SDValue Op0 = N->getOperand(0);
13055 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
13056 // a 32-bit target where SSE doesn't support i64->FP operations.
13057 if (Op0.getOpcode() == ISD::LOAD) {
13058 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
13059 EVT VT = Ld->getValueType(0);
13060 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
13061 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
13062 !XTLI->getSubtarget()->is64Bit() &&
13063 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000013064 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
13065 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000013066 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
13067 return FILDChain;
13068 }
13069 }
13070 return SDValue();
13071}
13072
Chris Lattner23a01992010-12-20 01:37:09 +000013073// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
13074static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
13075 X86TargetLowering::DAGCombinerInfo &DCI) {
13076 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
13077 // the result is either zero or one (depending on the input carry bit).
13078 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
13079 if (X86::isZeroNode(N->getOperand(0)) &&
13080 X86::isZeroNode(N->getOperand(1)) &&
13081 // We don't have a good way to replace an EFLAGS use, so only do this when
13082 // dead right now.
13083 SDValue(N, 1).use_empty()) {
13084 DebugLoc DL = N->getDebugLoc();
13085 EVT VT = N->getValueType(0);
13086 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
13087 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
13088 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
13089 DAG.getConstant(X86::COND_B,MVT::i8),
13090 N->getOperand(2)),
13091 DAG.getConstant(1, VT));
13092 return DCI.CombineTo(N, Res1, CarryOut);
13093 }
13094
13095 return SDValue();
13096}
13097
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000013098// fold (add Y, (sete X, 0)) -> adc 0, Y
13099// (add Y, (setne X, 0)) -> sbb -1, Y
13100// (sub (sete X, 0), Y) -> sbb 0, Y
13101// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000013102static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000013103 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013104
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000013105 // Look through ZExts.
13106 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
13107 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
13108 return SDValue();
13109
13110 SDValue SetCC = Ext.getOperand(0);
13111 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
13112 return SDValue();
13113
13114 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
13115 if (CC != X86::COND_E && CC != X86::COND_NE)
13116 return SDValue();
13117
13118 SDValue Cmp = SetCC.getOperand(1);
13119 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000013120 !X86::isZeroNode(Cmp.getOperand(1)) ||
13121 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000013122 return SDValue();
13123
13124 SDValue CmpOp0 = Cmp.getOperand(0);
13125 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
13126 DAG.getConstant(1, CmpOp0.getValueType()));
13127
13128 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
13129 if (CC == X86::COND_NE)
13130 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
13131 DL, OtherVal.getValueType(), OtherVal,
13132 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
13133 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
13134 DL, OtherVal.getValueType(), OtherVal,
13135 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
13136}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000013137
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000013138static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG) {
13139 SDValue Op0 = N->getOperand(0);
13140 SDValue Op1 = N->getOperand(1);
13141
13142 // X86 can't encode an immediate LHS of a sub. See if we can push the
13143 // negation into a preceding instruction.
13144 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
13145 uint64_t Op0C = C->getSExtValue();
13146
13147 // If the RHS of the sub is a XOR with one use and a constant, invert the
13148 // immediate. Then add one to the LHS of the sub so we can turn
13149 // X-Y -> X+~Y+1, saving one register.
13150 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
13151 isa<ConstantSDNode>(Op1.getOperand(1))) {
13152 uint64_t XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getSExtValue();
13153 EVT VT = Op0.getValueType();
13154 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
13155 Op1.getOperand(0),
13156 DAG.getConstant(~XorC, VT));
13157 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
13158 DAG.getConstant(Op0C+1, VT));
13159 }
13160 }
13161
13162 return OptimizeConditionalInDecrement(N, DAG);
13163}
13164
Dan Gohman475871a2008-07-27 21:46:04 +000013165SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000013166 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000013167 SelectionDAG &DAG = DCI.DAG;
13168 switch (N->getOpcode()) {
13169 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013170 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000013171 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +000013172 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013173 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000013174 case ISD::ADD: return OptimizeConditionalInDecrement(N, DAG);
13175 case ISD::SUB: return PerformSubCombine(N, DAG);
Chris Lattner23a01992010-12-20 01:37:09 +000013176 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000013177 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000013178 case ISD::SHL:
13179 case ISD::SRA:
13180 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000013181 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000013182 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000013183 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000013184 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Chris Lattner6cf73262008-01-25 06:14:17 +000013185 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000013186 case X86ISD::FOR: return PerformFORCombine(N, DAG);
13187 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000013188 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000013189 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000013190 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000013191 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000013192 case X86ISD::SHUFPS: // Handle all target specific shuffles
13193 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000013194 case X86ISD::PALIGN:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000013195 case X86ISD::PUNPCKHBW:
13196 case X86ISD::PUNPCKHWD:
13197 case X86ISD::PUNPCKHDQ:
13198 case X86ISD::PUNPCKHQDQ:
13199 case X86ISD::UNPCKHPS:
13200 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +000013201 case X86ISD::VUNPCKHPSY:
13202 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000013203 case X86ISD::PUNPCKLBW:
13204 case X86ISD::PUNPCKLWD:
13205 case X86ISD::PUNPCKLDQ:
13206 case X86ISD::PUNPCKLQDQ:
13207 case X86ISD::UNPCKLPS:
13208 case X86ISD::UNPCKLPD:
David Greenefbf05d32011-02-22 23:31:46 +000013209 case X86ISD::VUNPCKLPSY:
13210 case X86ISD::VUNPCKLPDY:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000013211 case X86ISD::MOVHLPS:
13212 case X86ISD::MOVLHPS:
13213 case X86ISD::PSHUFD:
13214 case X86ISD::PSHUFHW:
13215 case X86ISD::PSHUFLW:
13216 case X86ISD::MOVSS:
13217 case X86ISD::MOVSD:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +000013218 case X86ISD::VPERMILPS:
13219 case X86ISD::VPERMILPSY:
13220 case X86ISD::VPERMILPD:
13221 case X86ISD::VPERMILPDY:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +000013222 case X86ISD::VPERM2F128:
Mon P Wanga0fd0d52010-12-19 23:55:53 +000013223 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI);
Evan Cheng206ee9d2006-07-07 08:33:52 +000013224 }
13225
Dan Gohman475871a2008-07-27 21:46:04 +000013226 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000013227}
13228
Evan Chenge5b51ac2010-04-17 06:13:15 +000013229/// isTypeDesirableForOp - Return true if the target has native support for
13230/// the specified value type and it is 'desirable' to use the type for the
13231/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
13232/// instruction encodings are longer and some i16 instructions are slow.
13233bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
13234 if (!isTypeLegal(VT))
13235 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000013236 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000013237 return true;
13238
13239 switch (Opc) {
13240 default:
13241 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000013242 case ISD::LOAD:
13243 case ISD::SIGN_EXTEND:
13244 case ISD::ZERO_EXTEND:
13245 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000013246 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000013247 case ISD::SRL:
13248 case ISD::SUB:
13249 case ISD::ADD:
13250 case ISD::MUL:
13251 case ISD::AND:
13252 case ISD::OR:
13253 case ISD::XOR:
13254 return false;
13255 }
13256}
13257
13258/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000013259/// beneficial for dag combiner to promote the specified node. If true, it
13260/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000013261bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000013262 EVT VT = Op.getValueType();
13263 if (VT != MVT::i16)
13264 return false;
13265
Evan Cheng4c26e932010-04-19 19:29:22 +000013266 bool Promote = false;
13267 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000013268 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000013269 default: break;
13270 case ISD::LOAD: {
13271 LoadSDNode *LD = cast<LoadSDNode>(Op);
13272 // If the non-extending load has a single use and it's not live out, then it
13273 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000013274 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
13275 Op.hasOneUse()*/) {
13276 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
13277 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
13278 // The only case where we'd want to promote LOAD (rather then it being
13279 // promoted as an operand is when it's only use is liveout.
13280 if (UI->getOpcode() != ISD::CopyToReg)
13281 return false;
13282 }
13283 }
Evan Cheng4c26e932010-04-19 19:29:22 +000013284 Promote = true;
13285 break;
13286 }
13287 case ISD::SIGN_EXTEND:
13288 case ISD::ZERO_EXTEND:
13289 case ISD::ANY_EXTEND:
13290 Promote = true;
13291 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000013292 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000013293 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000013294 SDValue N0 = Op.getOperand(0);
13295 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000013296 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000013297 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000013298 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000013299 break;
13300 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000013301 case ISD::ADD:
13302 case ISD::MUL:
13303 case ISD::AND:
13304 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000013305 case ISD::XOR:
13306 Commute = true;
13307 // fallthrough
13308 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000013309 SDValue N0 = Op.getOperand(0);
13310 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000013311 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000013312 return false;
13313 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000013314 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000013315 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000013316 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000013317 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000013318 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000013319 }
13320 }
13321
13322 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000013323 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000013324}
13325
Evan Cheng60c07e12006-07-05 22:17:51 +000013326//===----------------------------------------------------------------------===//
13327// X86 Inline Assembly Support
13328//===----------------------------------------------------------------------===//
13329
Chris Lattnerb8105652009-07-20 17:51:36 +000013330bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
13331 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000013332
13333 std::string AsmStr = IA->getAsmString();
13334
13335 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000013336 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000013337 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000013338
13339 switch (AsmPieces.size()) {
13340 default: return false;
13341 case 1:
13342 AsmStr = AsmPieces[0];
13343 AsmPieces.clear();
13344 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
13345
Chris Lattner7a2bdde2011-04-15 05:18:47 +000013346 // FIXME: this should verify that we are targeting a 486 or better. If not,
Evan Cheng55d42002011-01-08 01:24:27 +000013347 // we will turn this bswap into something that will be lowered to logical ops
13348 // instead of emitting the bswap asm. For now, we don't support 486 or lower
13349 // so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000013350 // bswap $0
13351 if (AsmPieces.size() == 2 &&
13352 (AsmPieces[0] == "bswap" ||
13353 AsmPieces[0] == "bswapq" ||
13354 AsmPieces[0] == "bswapl") &&
13355 (AsmPieces[1] == "$0" ||
13356 AsmPieces[1] == "${0:q}")) {
13357 // No need to check constraints, nothing other than the equivalent of
13358 // "=r,0" would be valid here.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000013359 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000013360 if (!Ty || Ty->getBitWidth() % 16 != 0)
13361 return false;
13362 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000013363 }
13364 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000013365 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000013366 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000013367 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000013368 AsmPieces[1] == "$$8," &&
13369 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000013370 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
13371 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000013372 const std::string &ConstraintsStr = IA->getConstraintString();
13373 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000013374 std::sort(AsmPieces.begin(), AsmPieces.end());
13375 if (AsmPieces.size() == 4 &&
13376 AsmPieces[0] == "~{cc}" &&
13377 AsmPieces[1] == "~{dirflag}" &&
13378 AsmPieces[2] == "~{flags}" &&
13379 AsmPieces[3] == "~{fpsr}") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000013380 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000013381 if (!Ty || Ty->getBitWidth() % 16 != 0)
13382 return false;
13383 return IntrinsicLowering::LowerToByteSwap(CI);
Dan Gohman0ef701e2010-03-04 19:58:08 +000013384 }
Chris Lattnerb8105652009-07-20 17:51:36 +000013385 }
13386 break;
13387 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000013388 if (CI->getType()->isIntegerTy(32) &&
13389 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
13390 SmallVector<StringRef, 4> Words;
13391 SplitString(AsmPieces[0], Words, " \t,");
13392 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
13393 Words[2] == "${0:w}") {
13394 Words.clear();
13395 SplitString(AsmPieces[1], Words, " \t,");
13396 if (Words.size() == 3 && Words[0] == "rorl" && Words[1] == "$$16" &&
13397 Words[2] == "$0") {
13398 Words.clear();
13399 SplitString(AsmPieces[2], Words, " \t,");
13400 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
13401 Words[2] == "${0:w}") {
13402 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000013403 const std::string &ConstraintsStr = IA->getConstraintString();
13404 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Peter Collingbourne948cf022010-11-13 19:54:30 +000013405 std::sort(AsmPieces.begin(), AsmPieces.end());
13406 if (AsmPieces.size() == 4 &&
13407 AsmPieces[0] == "~{cc}" &&
13408 AsmPieces[1] == "~{dirflag}" &&
13409 AsmPieces[2] == "~{flags}" &&
13410 AsmPieces[3] == "~{fpsr}") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000013411 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000013412 if (!Ty || Ty->getBitWidth() % 16 != 0)
13413 return false;
13414 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000013415 }
13416 }
13417 }
13418 }
13419 }
Evan Cheng55d42002011-01-08 01:24:27 +000013420
13421 if (CI->getType()->isIntegerTy(64)) {
13422 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
13423 if (Constraints.size() >= 2 &&
13424 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
13425 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
13426 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
13427 SmallVector<StringRef, 4> Words;
13428 SplitString(AsmPieces[0], Words, " \t");
13429 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
Chris Lattnerb8105652009-07-20 17:51:36 +000013430 Words.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000013431 SplitString(AsmPieces[1], Words, " \t");
13432 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
13433 Words.clear();
13434 SplitString(AsmPieces[2], Words, " \t,");
13435 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
13436 Words[2] == "%edx") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000013437 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000013438 if (!Ty || Ty->getBitWidth() % 16 != 0)
13439 return false;
13440 return IntrinsicLowering::LowerToByteSwap(CI);
13441 }
Chris Lattnerb8105652009-07-20 17:51:36 +000013442 }
13443 }
13444 }
13445 }
13446 break;
13447 }
13448 return false;
13449}
13450
13451
13452
Chris Lattnerf4dff842006-07-11 02:54:03 +000013453/// getConstraintType - Given a constraint letter, return the type of
13454/// constraint it is for this target.
13455X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000013456X86TargetLowering::getConstraintType(const std::string &Constraint) const {
13457 if (Constraint.size() == 1) {
13458 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000013459 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000013460 case 'q':
13461 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000013462 case 'f':
13463 case 't':
13464 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000013465 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000013466 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000013467 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000013468 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000013469 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000013470 case 'a':
13471 case 'b':
13472 case 'c':
13473 case 'd':
13474 case 'S':
13475 case 'D':
13476 case 'A':
13477 return C_Register;
13478 case 'I':
13479 case 'J':
13480 case 'K':
13481 case 'L':
13482 case 'M':
13483 case 'N':
13484 case 'G':
13485 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000013486 case 'e':
13487 case 'Z':
13488 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000013489 default:
13490 break;
13491 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000013492 }
Chris Lattner4234f572007-03-25 02:14:49 +000013493 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000013494}
13495
John Thompson44ab89e2010-10-29 17:29:13 +000013496/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000013497/// This object must already have been set up with the operand type
13498/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000013499TargetLowering::ConstraintWeight
13500 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000013501 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000013502 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000013503 Value *CallOperandVal = info.CallOperandVal;
13504 // If we don't have a value, we can't do a match,
13505 // but allow it at the lowest weight.
13506 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000013507 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000013508 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000013509 // Look at the constraint type.
13510 switch (*constraint) {
13511 default:
John Thompson44ab89e2010-10-29 17:29:13 +000013512 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
13513 case 'R':
13514 case 'q':
13515 case 'Q':
13516 case 'a':
13517 case 'b':
13518 case 'c':
13519 case 'd':
13520 case 'S':
13521 case 'D':
13522 case 'A':
13523 if (CallOperandVal->getType()->isIntegerTy())
13524 weight = CW_SpecificReg;
13525 break;
13526 case 'f':
13527 case 't':
13528 case 'u':
13529 if (type->isFloatingPointTy())
13530 weight = CW_SpecificReg;
13531 break;
13532 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000013533 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000013534 weight = CW_SpecificReg;
13535 break;
13536 case 'x':
13537 case 'Y':
Nate Begeman2ea8ee72010-12-10 00:26:57 +000013538 if ((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasXMM())
John Thompson44ab89e2010-10-29 17:29:13 +000013539 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000013540 break;
13541 case 'I':
13542 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
13543 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000013544 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000013545 }
13546 break;
John Thompson44ab89e2010-10-29 17:29:13 +000013547 case 'J':
13548 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13549 if (C->getZExtValue() <= 63)
13550 weight = CW_Constant;
13551 }
13552 break;
13553 case 'K':
13554 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13555 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
13556 weight = CW_Constant;
13557 }
13558 break;
13559 case 'L':
13560 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13561 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
13562 weight = CW_Constant;
13563 }
13564 break;
13565 case 'M':
13566 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13567 if (C->getZExtValue() <= 3)
13568 weight = CW_Constant;
13569 }
13570 break;
13571 case 'N':
13572 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13573 if (C->getZExtValue() <= 0xff)
13574 weight = CW_Constant;
13575 }
13576 break;
13577 case 'G':
13578 case 'C':
13579 if (dyn_cast<ConstantFP>(CallOperandVal)) {
13580 weight = CW_Constant;
13581 }
13582 break;
13583 case 'e':
13584 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13585 if ((C->getSExtValue() >= -0x80000000LL) &&
13586 (C->getSExtValue() <= 0x7fffffffLL))
13587 weight = CW_Constant;
13588 }
13589 break;
13590 case 'Z':
13591 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13592 if (C->getZExtValue() <= 0xffffffff)
13593 weight = CW_Constant;
13594 }
13595 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000013596 }
13597 return weight;
13598}
13599
Dale Johannesenba2a0b92008-01-29 02:21:21 +000013600/// LowerXConstraint - try to replace an X constraint, which matches anything,
13601/// with another that has more specific requirements based on the type of the
13602/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000013603const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000013604LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000013605 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
13606 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000013607 if (ConstraintVT.isFloatingPoint()) {
Nate Begeman2ea8ee72010-12-10 00:26:57 +000013608 if (Subtarget->hasXMMInt())
Chris Lattner5e764232008-04-26 23:02:14 +000013609 return "Y";
Nate Begeman2ea8ee72010-12-10 00:26:57 +000013610 if (Subtarget->hasXMM())
Chris Lattner5e764232008-04-26 23:02:14 +000013611 return "x";
13612 }
Scott Michelfdc40a02009-02-17 22:15:04 +000013613
Chris Lattner5e764232008-04-26 23:02:14 +000013614 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000013615}
13616
Chris Lattner48884cd2007-08-25 00:47:38 +000013617/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
13618/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000013619void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000013620 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000013621 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000013622 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000013623 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000013624
Eric Christopher100c8332011-06-02 23:16:42 +000013625 // Only support length 1 constraints for now.
13626 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000013627
Eric Christopher100c8332011-06-02 23:16:42 +000013628 char ConstraintLetter = Constraint[0];
13629 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000013630 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000013631 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000013632 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000013633 if (C->getZExtValue() <= 31) {
13634 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000013635 break;
13636 }
Devang Patel84f7fd22007-03-17 00:13:28 +000013637 }
Chris Lattner48884cd2007-08-25 00:47:38 +000013638 return;
Evan Cheng364091e2008-09-22 23:57:37 +000013639 case 'J':
13640 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000013641 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000013642 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
13643 break;
13644 }
13645 }
13646 return;
13647 case 'K':
13648 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000013649 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000013650 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
13651 break;
13652 }
13653 }
13654 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000013655 case 'N':
13656 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000013657 if (C->getZExtValue() <= 255) {
13658 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000013659 break;
13660 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000013661 }
Chris Lattner48884cd2007-08-25 00:47:38 +000013662 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000013663 case 'e': {
13664 // 32-bit signed value
13665 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000013666 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
13667 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000013668 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000013669 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000013670 break;
13671 }
13672 // FIXME gcc accepts some relocatable values here too, but only in certain
13673 // memory models; it's complicated.
13674 }
13675 return;
13676 }
13677 case 'Z': {
13678 // 32-bit unsigned value
13679 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000013680 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
13681 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000013682 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
13683 break;
13684 }
13685 }
13686 // FIXME gcc accepts some relocatable values here too, but only in certain
13687 // memory models; it's complicated.
13688 return;
13689 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000013690 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000013691 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000013692 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000013693 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000013694 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000013695 break;
13696 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013697
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000013698 // In any sort of PIC mode addresses need to be computed at runtime by
13699 // adding in a register or some sort of table lookup. These can't
13700 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000013701 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000013702 return;
13703
Chris Lattnerdc43a882007-05-03 16:52:29 +000013704 // If we are in non-pic codegen mode, we allow the address of a global (with
13705 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000013706 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000013707 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000013708
Chris Lattner49921962009-05-08 18:23:14 +000013709 // Match either (GA), (GA+C), (GA+C1+C2), etc.
13710 while (1) {
13711 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
13712 Offset += GA->getOffset();
13713 break;
13714 } else if (Op.getOpcode() == ISD::ADD) {
13715 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
13716 Offset += C->getZExtValue();
13717 Op = Op.getOperand(0);
13718 continue;
13719 }
13720 } else if (Op.getOpcode() == ISD::SUB) {
13721 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
13722 Offset += -C->getZExtValue();
13723 Op = Op.getOperand(0);
13724 continue;
13725 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000013726 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000013727
Chris Lattner49921962009-05-08 18:23:14 +000013728 // Otherwise, this isn't something we can handle, reject it.
13729 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000013730 }
Eric Christopherfd179292009-08-27 18:07:15 +000013731
Dan Gohman46510a72010-04-15 01:51:59 +000013732 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000013733 // If we require an extra load to get this address, as in PIC mode, we
13734 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000013735 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
13736 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000013737 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000013738
Devang Patel0d881da2010-07-06 22:08:15 +000013739 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
13740 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000013741 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000013742 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000013743 }
Scott Michelfdc40a02009-02-17 22:15:04 +000013744
Gabor Greifba36cb52008-08-28 21:40:38 +000013745 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000013746 Ops.push_back(Result);
13747 return;
13748 }
Dale Johannesen1784d162010-06-25 21:55:36 +000013749 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000013750}
13751
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013752std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000013753X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000013754 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000013755 // First, see if this is a constraint that directly corresponds to an LLVM
13756 // register class.
13757 if (Constraint.size() == 1) {
13758 // GCC Constraint Letters
13759 switch (Constraint[0]) {
13760 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000013761 // TODO: Slight differences here in allocation order and leaving
13762 // RIP in the class. Do they matter any more here than they do
13763 // in the normal allocation?
13764 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
13765 if (Subtarget->is64Bit()) {
Nick Lewycky9bf45d02011-07-08 00:19:27 +000013766 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000013767 return std::make_pair(0U, X86::GR32RegisterClass);
13768 else if (VT == MVT::i16)
13769 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000013770 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000013771 return std::make_pair(0U, X86::GR8RegisterClass);
Nick Lewycky9bf45d02011-07-08 00:19:27 +000013772 else if (VT == MVT::i64 || VT == MVT::f64)
Eric Christopherd176af82011-06-29 17:23:50 +000013773 return std::make_pair(0U, X86::GR64RegisterClass);
13774 break;
13775 }
13776 // 32-bit fallthrough
13777 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000013778 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000013779 return std::make_pair(0U, X86::GR32_ABCDRegisterClass);
13780 else if (VT == MVT::i16)
13781 return std::make_pair(0U, X86::GR16_ABCDRegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000013782 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000013783 return std::make_pair(0U, X86::GR8_ABCD_LRegisterClass);
13784 else if (VT == MVT::i64)
13785 return std::make_pair(0U, X86::GR64_ABCDRegisterClass);
13786 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000013787 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000013788 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000013789 if (VT == MVT::i8 || VT == MVT::i1)
Chris Lattner0f65cad2007-04-09 05:49:22 +000013790 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000013791 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000013792 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000013793 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000013794 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000013795 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000013796 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000013797 if (VT == MVT::i8 || VT == MVT::i1)
Dale Johannesen5f3663e2009-10-07 22:47:20 +000013798 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
13799 if (VT == MVT::i16)
13800 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
13801 if (VT == MVT::i32 || !Subtarget->is64Bit())
13802 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
13803 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000013804 case 'f': // FP Stack registers.
13805 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
13806 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000013807 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000013808 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000013809 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000013810 return std::make_pair(0U, X86::RFP64RegisterClass);
13811 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000013812 case 'y': // MMX_REGS if MMX allowed.
13813 if (!Subtarget->hasMMX()) break;
13814 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000013815 case 'Y': // SSE_REGS if SSE2 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000013816 if (!Subtarget->hasXMMInt()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000013817 // FALL THROUGH.
13818 case 'x': // SSE_REGS if SSE1 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000013819 if (!Subtarget->hasXMM()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000013820
Owen Anderson825b72b2009-08-11 20:47:22 +000013821 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000013822 default: break;
13823 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000013824 case MVT::f32:
13825 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000013826 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000013827 case MVT::f64:
13828 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000013829 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000013830 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000013831 case MVT::v16i8:
13832 case MVT::v8i16:
13833 case MVT::v4i32:
13834 case MVT::v2i64:
13835 case MVT::v4f32:
13836 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000013837 return std::make_pair(0U, X86::VR128RegisterClass);
13838 }
Chris Lattnerad043e82007-04-09 05:11:28 +000013839 break;
13840 }
13841 }
Scott Michelfdc40a02009-02-17 22:15:04 +000013842
Chris Lattnerf76d1802006-07-31 23:26:50 +000013843 // Use the default implementation in TargetLowering to convert the register
13844 // constraint into a member of a register class.
13845 std::pair<unsigned, const TargetRegisterClass*> Res;
13846 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000013847
13848 // Not found as a standard register?
13849 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000013850 // Map st(0) -> st(7) -> ST0
13851 if (Constraint.size() == 7 && Constraint[0] == '{' &&
13852 tolower(Constraint[1]) == 's' &&
13853 tolower(Constraint[2]) == 't' &&
13854 Constraint[3] == '(' &&
13855 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
13856 Constraint[5] == ')' &&
13857 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000013858
Chris Lattner56d77c72009-09-13 22:41:48 +000013859 Res.first = X86::ST0+Constraint[4]-'0';
13860 Res.second = X86::RFP80RegisterClass;
13861 return Res;
13862 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000013863
Chris Lattner56d77c72009-09-13 22:41:48 +000013864 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000013865 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000013866 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000013867 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000013868 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000013869 }
Chris Lattner56d77c72009-09-13 22:41:48 +000013870
13871 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000013872 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000013873 Res.first = X86::EFLAGS;
13874 Res.second = X86::CCRRegisterClass;
13875 return Res;
13876 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000013877
Dale Johannesen330169f2008-11-13 21:52:36 +000013878 // 'A' means EAX + EDX.
13879 if (Constraint == "A") {
13880 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000013881 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000013882 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000013883 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000013884 return Res;
13885 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013886
Chris Lattnerf76d1802006-07-31 23:26:50 +000013887 // Otherwise, check to see if this is a register class of the wrong value
13888 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
13889 // turn into {ax},{dx}.
13890 if (Res.second->hasType(VT))
13891 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013892
Chris Lattnerf76d1802006-07-31 23:26:50 +000013893 // All of the single-register GCC register classes map their values onto
13894 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
13895 // really want an 8-bit or 32-bit register, map to the appropriate register
13896 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000013897 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013898 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000013899 unsigned DestReg = 0;
13900 switch (Res.first) {
13901 default: break;
13902 case X86::AX: DestReg = X86::AL; break;
13903 case X86::DX: DestReg = X86::DL; break;
13904 case X86::CX: DestReg = X86::CL; break;
13905 case X86::BX: DestReg = X86::BL; break;
13906 }
13907 if (DestReg) {
13908 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000013909 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000013910 }
Owen Anderson825b72b2009-08-11 20:47:22 +000013911 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000013912 unsigned DestReg = 0;
13913 switch (Res.first) {
13914 default: break;
13915 case X86::AX: DestReg = X86::EAX; break;
13916 case X86::DX: DestReg = X86::EDX; break;
13917 case X86::CX: DestReg = X86::ECX; break;
13918 case X86::BX: DestReg = X86::EBX; break;
13919 case X86::SI: DestReg = X86::ESI; break;
13920 case X86::DI: DestReg = X86::EDI; break;
13921 case X86::BP: DestReg = X86::EBP; break;
13922 case X86::SP: DestReg = X86::ESP; break;
13923 }
13924 if (DestReg) {
13925 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000013926 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000013927 }
Owen Anderson825b72b2009-08-11 20:47:22 +000013928 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000013929 unsigned DestReg = 0;
13930 switch (Res.first) {
13931 default: break;
13932 case X86::AX: DestReg = X86::RAX; break;
13933 case X86::DX: DestReg = X86::RDX; break;
13934 case X86::CX: DestReg = X86::RCX; break;
13935 case X86::BX: DestReg = X86::RBX; break;
13936 case X86::SI: DestReg = X86::RSI; break;
13937 case X86::DI: DestReg = X86::RDI; break;
13938 case X86::BP: DestReg = X86::RBP; break;
13939 case X86::SP: DestReg = X86::RSP; break;
13940 }
13941 if (DestReg) {
13942 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000013943 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000013944 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000013945 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000013946 } else if (Res.second == X86::FR32RegisterClass ||
13947 Res.second == X86::FR64RegisterClass ||
13948 Res.second == X86::VR128RegisterClass) {
13949 // Handle references to XMM physical registers that got mapped into the
13950 // wrong class. This can happen with constraints like {xmm0} where the
13951 // target independent register mapper will just pick the first match it can
13952 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000013953 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000013954 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000013955 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000013956 Res.second = X86::FR64RegisterClass;
13957 else if (X86::VR128RegisterClass->hasType(VT))
13958 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000013959 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013960
Chris Lattnerf76d1802006-07-31 23:26:50 +000013961 return Res;
13962}