blob: 0bb8c265d8015b55d3d77cc0af5874cc9d3fe4b2 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Evan Cheng11db0682010-08-11 06:22:01 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 0, []>;
64def SDT_ARMSYNCBARRIER : SDTypeProfile<0, 0, []>;
65def SDT_ARMMEMBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
66def SDT_ARMSYNCBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000067
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Chenga8e29892007-01-19 07:51:42 +000073// Node definitions.
74def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000075def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
76
Bill Wendlingc69107c2007-11-13 09:19:02 +000077def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000078 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000079def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000080 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000081
82def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
84 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000085def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
87 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000088def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
90 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000091
Chris Lattner48be23c2008-01-15 22:02:54 +000092def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000093 [SDNPHasChain, SDNPOptInFlag]>;
94
95def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
96 [SDNPInFlag]>;
97def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
98 [SDNPInFlag]>;
99
100def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
101 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
102
103def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
104 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000105def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
106 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Cheng218977b2010-07-13 19:27:42 +0000108def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
109 [SDNPHasChain]>;
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
112 [SDNPOutFlag]>;
113
David Goodwinc0309b42009-06-29 15:33:01 +0000114def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling10ce7f32010-08-29 11:31:07 +0000115 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000116
Evan Chenga8e29892007-01-19 07:51:42 +0000117def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
118
119def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
120def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
121def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000122
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000123def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000124def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
125 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000126def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000127 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
128def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
129 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
130
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000131
Evan Cheng11db0682010-08-11 06:22:01 +0000132def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
134def ARMSyncBarrier : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIER,
135 [SDNPHasChain]>;
136def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERMCR,
137 [SDNPHasChain]>;
138def ARMSyncBarrierMCR : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERMCR,
139 [SDNPHasChain]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000140
Evan Chengf609bb82010-01-19 00:44:15 +0000141def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
142
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000143def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Dale Johannesen51e28e62010-06-03 21:09:53 +0000144 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
145
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000146
147def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
148
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000149//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000150// ARM Instruction Predicate Definitions.
151//
Bill Wendling10ce7f32010-08-29 11:31:07 +0000152def HasV4T : Predicate<"Subtarget->hasV4TOps()">;
153def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
154def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
155def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
156def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
157def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
158def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
159def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
160def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
161def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
162def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
163def HasNEON : Predicate<"Subtarget->hasNEON()">;
164def HasDivide : Predicate<"Subtarget->hasDivide()">;
Jim Grosbach29402132010-05-05 23:44:43 +0000165def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000166def HasDB : Predicate<"Subtarget->hasDataBarrier()">;
167def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000168def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000169def IsThumb : Predicate<"Subtarget->isThumb()">;
170def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
171def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
172def IsARM : Predicate<"!Subtarget->isThumb()">;
173def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
174def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000175
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000176// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000177def UseMovt : Predicate<"Subtarget->useMovt()">;
178def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
179def UseVMLx : Predicate<"Subtarget->useVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000180
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000181//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000182// ARM Flag Definitions.
183
184class RegConstraint<string C> {
185 string Constraints = C;
186}
187
188//===----------------------------------------------------------------------===//
189// ARM specific transformation functions and pattern fragments.
190//
191
Evan Chenga8e29892007-01-19 07:51:42 +0000192// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
193// so_imm_neg def below.
194def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000196}]>;
197
198// so_imm_not_XFORM - Return a so_imm value packed into the format described for
199// so_imm_not def below.
200def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000202}]>;
203
Evan Chenga8e29892007-01-19 07:51:42 +0000204/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
205def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000206 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000207}]>;
208
209/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
210def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000211 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000212}]>;
213
Jim Grosbach64171712010-02-16 21:07:46 +0000214def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000215 PatLeaf<(imm), [{
216 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
217 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000218
Evan Chenga2515702007-03-19 07:09:02 +0000219def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000220 PatLeaf<(imm), [{
221 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
222 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000223
224// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
225def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000226 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000227}]>;
228
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000229/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
230/// e.g., 0xf000ffff
231def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000232 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000233 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000234}] > {
Jim Grosbach3fea191052010-10-21 22:03:21 +0000235 string EncoderMethod = "getBitfieldInvertedMaskOpValue";
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000236 let PrintMethod = "printBitfieldInvMaskImmOperand";
237}
238
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000239/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000240def hi16 : SDNodeXForm<imm, [{
241 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
242}]>;
243
244def lo16AllZero : PatLeaf<(i32 imm), [{
245 // Returns true if all low 16-bits are 0.
246 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000247}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000248
Jim Grosbach64171712010-02-16 21:07:46 +0000249/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000250/// [0.65535].
251def imm0_65535 : PatLeaf<(i32 imm), [{
252 return (uint32_t)N->getZExtValue() < 65536;
253}]>;
254
Evan Cheng37f25d92008-08-28 23:39:26 +0000255class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
256class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000257
Jim Grosbach0a145f32010-02-16 20:17:57 +0000258/// adde and sube predicates - True based on whether the carry flag output
259/// will be needed or not.
260def adde_dead_carry :
261 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
262 [{return !N->hasAnyUseOfValue(1);}]>;
263def sube_dead_carry :
264 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
265 [{return !N->hasAnyUseOfValue(1);}]>;
266def adde_live_carry :
267 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
268 [{return N->hasAnyUseOfValue(1);}]>;
269def sube_live_carry :
270 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
271 [{return N->hasAnyUseOfValue(1);}]>;
272
Evan Chenga8e29892007-01-19 07:51:42 +0000273//===----------------------------------------------------------------------===//
274// Operand Definitions.
275//
276
277// Branch target.
278def brtarget : Operand<OtherVT>;
279
Evan Chenga8e29892007-01-19 07:51:42 +0000280// A list of registers separated by comma. Used by load/store multiple.
281def reglist : Operand<i32> {
282 let PrintMethod = "printRegisterList";
283}
284
285// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
286def cpinst_operand : Operand<i32> {
287 let PrintMethod = "printCPInstOperand";
288}
289
290def jtblock_operand : Operand<i32> {
291 let PrintMethod = "printJTBlockOperand";
292}
Evan Cheng66ac5312009-07-25 00:33:29 +0000293def jt2block_operand : Operand<i32> {
294 let PrintMethod = "printJT2BlockOperand";
295}
Evan Chenga8e29892007-01-19 07:51:42 +0000296
297// Local PC labels.
298def pclabel : Operand<i32> {
299 let PrintMethod = "printPCLabel";
300}
301
Owen Anderson498ec202010-10-27 22:49:00 +0000302def neon_vcvt_imm32 : Operand<i32> {
303 string EncoderMethod = "getNEONVcvtImm32";
304}
305
Jim Grosbachb35ad412010-10-13 19:56:10 +0000306// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
307def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
308 int32_t v = (int32_t)N->getZExtValue();
309 return v == 8 || v == 16 || v == 24; }]> {
310 string EncoderMethod = "getRotImmOpValue";
311}
312
Bob Wilson22f5dc72010-08-16 18:27:34 +0000313// shift_imm: An integer that encodes a shift amount and the type of shift
314// (currently either asr or lsl) using the same encoding used for the
315// immediates in so_reg operands.
316def shift_imm : Operand<i32> {
317 let PrintMethod = "printShiftImmOperand";
318}
319
Evan Chenga8e29892007-01-19 07:51:42 +0000320// shifter_operand operands: so_reg and so_imm.
321def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000322 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000323 [shl,srl,sra,rotr]> {
Jim Grosbachef324d72010-10-12 23:53:58 +0000324 string EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000325 let PrintMethod = "printSORegOperand";
326 let MIOperandInfo = (ops GPR, GPR, i32imm);
327}
Evan Chengf40deed2010-10-27 23:41:30 +0000328def shift_so_reg : Operand<i32>, // reg reg imm
329 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
330 [shl,srl,sra,rotr]> {
331 string EncoderMethod = "getSORegOpValue";
332 let PrintMethod = "printSORegOperand";
333 let MIOperandInfo = (ops GPR, GPR, i32imm);
334}
Evan Chenga8e29892007-01-19 07:51:42 +0000335
336// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
337// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
338// represented in the imm field in the same 12-bit form that they are encoded
339// into so_imm instructions: the 8-bit immediate is the least significant bits
340// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000341def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000342 string EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000343 let PrintMethod = "printSOImmOperand";
344}
345
Evan Chengc70d1842007-03-20 08:11:30 +0000346// Break so_imm's up into two pieces. This handles immediates with up to 16
347// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
348// get the first/second pieces.
349def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000350 PatLeaf<(imm), [{
351 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
352 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000353 let PrintMethod = "printSOImm2PartOperand";
354}
355
356def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000357 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000358 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000359}]>;
360
361def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000362 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000364}]>;
365
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000366def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
367 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
368 }]> {
369 let PrintMethod = "printSOImm2PartOperand";
370}
371
372def so_neg_imm2part_1 : SDNodeXForm<imm, [{
373 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
374 return CurDAG->getTargetConstant(V, MVT::i32);
375}]>;
376
377def so_neg_imm2part_2 : SDNodeXForm<imm, [{
378 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
379 return CurDAG->getTargetConstant(V, MVT::i32);
380}]>;
381
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000382/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
383def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
384 return (int32_t)N->getZExtValue() < 32;
385}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000386
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000387/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
388def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
389 return (int32_t)N->getZExtValue() < 32;
390}]> {
391 string EncoderMethod = "getImmMinusOneOpValue";
392}
393
Evan Chenga8e29892007-01-19 07:51:42 +0000394// Define ARM specific addressing modes.
395
Jim Grosbach3e556122010-10-26 22:37:02 +0000396
397// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000398//
Jim Grosbach3e556122010-10-26 22:37:02 +0000399def addrmode_imm12 : Operand<i32>,
400 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000401 // 12-bit immediate operand. Note that instructions using this encode
402 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
403 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000404
405 string EncoderMethod = "getAddrModeImm12OpValue";
406 let PrintMethod = "printAddrModeImm12Operand";
407 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000408}
Jim Grosbach3e556122010-10-26 22:37:02 +0000409// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000410//
Jim Grosbach3e556122010-10-26 22:37:02 +0000411def ldst_so_reg : Operand<i32>,
412 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
413 // FIXME: Simplify the printer
Jim Grosbachf31430f2010-10-27 19:55:59 +0000414 // FIXME: Add EncoderMethod for this addressing mode
Jim Grosbach82891622010-09-29 19:03:54 +0000415 let PrintMethod = "printAddrMode2Operand";
416 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
417}
418
Jim Grosbach3e556122010-10-26 22:37:02 +0000419// addrmode2 := reg +/- imm12
420// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000421//
422def addrmode2 : Operand<i32>,
423 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
424 let PrintMethod = "printAddrMode2Operand";
425 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
426}
427
428def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000429 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
430 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000431 let PrintMethod = "printAddrMode2OffsetOperand";
432 let MIOperandInfo = (ops GPR, i32imm);
433}
434
435// addrmode3 := reg +/- reg
436// addrmode3 := reg +/- imm8
437//
438def addrmode3 : Operand<i32>,
439 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
440 let PrintMethod = "printAddrMode3Operand";
441 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
442}
443
444def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000445 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
446 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000447 let PrintMethod = "printAddrMode3OffsetOperand";
448 let MIOperandInfo = (ops GPR, i32imm);
449}
450
451// addrmode4 := reg, <mode|W>
452//
453def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000454 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000455 let PrintMethod = "printAddrMode4Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000456 let MIOperandInfo = (ops GPR:$addr, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000457}
458
Chris Lattner14b93852010-10-29 00:27:31 +0000459def ARMMemMode5AsmOperand : AsmOperandClass {
460 let Name = "MemMode5";
461 let SuperClasses = [];
462}
463
Evan Chenga8e29892007-01-19 07:51:42 +0000464// addrmode5 := reg +/- imm8*4
465//
466def addrmode5 : Operand<i32>,
467 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
468 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000469 let MIOperandInfo = (ops GPR:$base, i32imm);
Chris Lattner14b93852010-10-29 00:27:31 +0000470 let ParserMatchClass = ARMMemMode5AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000471}
472
Bob Wilson8b024a52009-07-01 23:16:05 +0000473// addrmode6 := reg with optional writeback
474//
475def addrmode6 : Operand<i32>,
Bob Wilson226036e2010-03-20 22:13:40 +0000476 ComplexPattern<i32, 2, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000477 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000478 let MIOperandInfo = (ops GPR:$addr, i32imm);
479}
480
481def am6offset : Operand<i32> {
482 let PrintMethod = "printAddrMode6OffsetOperand";
483 let MIOperandInfo = (ops GPR);
Bob Wilson8b024a52009-07-01 23:16:05 +0000484}
485
Evan Chenga8e29892007-01-19 07:51:42 +0000486// addrmodepc := pc + reg
487//
488def addrmodepc : Operand<i32>,
489 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
490 let PrintMethod = "printAddrModePCOperand";
491 let MIOperandInfo = (ops GPR, i32imm);
492}
493
Bob Wilson4f38b382009-08-21 21:58:55 +0000494def nohash_imm : Operand<i32> {
495 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000496}
497
Evan Chenga8e29892007-01-19 07:51:42 +0000498//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000499
Evan Cheng37f25d92008-08-28 23:39:26 +0000500include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000501
502//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000503// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000504//
505
Evan Cheng3924f782008-08-29 07:36:24 +0000506/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000507/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000508multiclass AsI1_bin_irs<bits<4> opcod, string opc,
509 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
510 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000511 // The register-immediate version is re-materializable. This is useful
512 // in particular for taking the address of a local.
513 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000514 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
515 iii, opc, "\t$Rd, $Rn, $imm",
516 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
517 bits<4> Rd;
518 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000519 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000520 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000521 let Inst{15-12} = Rd;
522 let Inst{19-16} = Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000523 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000524 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000525 }
Jim Grosbach62547262010-10-11 18:51:51 +0000526 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
527 iir, opc, "\t$Rd, $Rn, $Rm",
528 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000529 bits<4> Rd;
530 bits<4> Rn;
531 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000532 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000533 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000534 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000535 let Inst{3-0} = Rm;
536 let Inst{15-12} = Rd;
537 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000538 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000539 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
540 iis, opc, "\t$Rd, $Rn, $shift",
541 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000542 bits<4> Rd;
543 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000544 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000545 let Inst{25} = 0;
Jim Grosbachef324d72010-10-12 23:53:58 +0000546 let Inst{11-0} = shift;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000547 let Inst{15-12} = Rd;
548 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000549 }
Evan Chenga8e29892007-01-19 07:51:42 +0000550}
551
Evan Cheng1e249e32009-06-25 20:59:23 +0000552/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000553/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000554let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000555multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
556 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
557 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000558 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
559 iii, opc, "\t$Rd, $Rn, $imm",
560 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
561 bits<4> Rd;
562 bits<4> Rn;
563 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000564 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000565 let Inst{15-12} = Rd;
566 let Inst{19-16} = Rn;
567 let Inst{11-0} = imm;
568 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000569 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000570 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
571 iir, opc, "\t$Rd, $Rn, $Rm",
572 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
573 bits<4> Rd;
574 bits<4> Rn;
575 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000576 let Inst{11-4} = 0b00000000;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000577 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000578 let isCommutable = Commutable;
579 let Inst{3-0} = Rm;
580 let Inst{15-12} = Rd;
581 let Inst{19-16} = Rn;
582 let Inst{20} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000583 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000584 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
585 iis, opc, "\t$Rd, $Rn, $shift",
586 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
587 bits<4> Rd;
588 bits<4> Rn;
589 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000590 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000591 let Inst{11-0} = shift;
592 let Inst{15-12} = Rd;
593 let Inst{19-16} = Rn;
594 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000595 }
Evan Cheng071a2792007-09-11 19:55:27 +0000596}
Evan Chengc85e8322007-07-05 07:13:32 +0000597}
598
599/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000600/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000601/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000602let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000603multiclass AI1_cmp_irs<bits<4> opcod, string opc,
604 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
605 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000606 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
607 opc, "\t$Rn, $imm",
608 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000609 bits<4> Rn;
610 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000611 let Inst{25} = 1;
Jim Grosbache822f942010-10-13 18:05:25 +0000612 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000613 let Inst{19-16} = Rn;
614 let Inst{11-0} = imm;
Bob Wilson5361cd22009-10-13 17:35:30 +0000615 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000616 let Inst{20} = 1;
617 }
618 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
619 opc, "\t$Rn, $Rm",
620 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000621 bits<4> Rn;
622 bits<4> Rm;
623 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000624 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000625 let isCommutable = Commutable;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000626 let Inst{3-0} = Rm;
Jim Grosbache822f942010-10-13 18:05:25 +0000627 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000628 let Inst{19-16} = Rn;
Bob Wilson5361cd22009-10-13 17:35:30 +0000629 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000630 }
631 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
632 opc, "\t$Rn, $shift",
633 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000634 bits<4> Rn;
635 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000636 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000637 let Inst{11-0} = shift;
Jim Grosbache822f942010-10-13 18:05:25 +0000638 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000639 let Inst{19-16} = Rn;
640 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000641 }
Evan Cheng071a2792007-09-11 19:55:27 +0000642}
Evan Chenga8e29892007-01-19 07:51:42 +0000643}
644
Evan Cheng576a3962010-09-25 00:49:35 +0000645/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000646/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000647/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000648multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000649 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
650 IIC_iEXTr, opc, "\t$Rd, $Rm",
651 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000652 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000653 bits<4> Rd;
654 bits<4> Rm;
655 let Inst{15-12} = Rd;
656 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000657 let Inst{11-10} = 0b00;
658 let Inst{19-16} = 0b1111;
659 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000660 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
661 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
662 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000663 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000664 bits<4> Rd;
665 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000666 bits<2> rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000667 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000668 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000669 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000670 let Inst{19-16} = 0b1111;
671 }
Evan Chenga8e29892007-01-19 07:51:42 +0000672}
673
Evan Cheng576a3962010-09-25 00:49:35 +0000674multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000675 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
676 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000677 [/* For disassembly only; pattern left blank */]>,
678 Requires<[IsARM, HasV6]> {
679 let Inst{11-10} = 0b00;
680 let Inst{19-16} = 0b1111;
681 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000682 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
683 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000684 [/* For disassembly only; pattern left blank */]>,
685 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000686 bits<2> rot;
687 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000688 let Inst{19-16} = 0b1111;
689 }
690}
691
Evan Cheng576a3962010-09-25 00:49:35 +0000692/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000693/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000694multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000695 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
696 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
697 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000698 Requires<[IsARM, HasV6]> {
699 let Inst{11-10} = 0b00;
700 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000701 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
702 rot_imm:$rot),
703 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
704 [(set GPR:$Rd, (opnode GPR:$Rn,
705 (rotr GPR:$Rm, rot_imm:$rot)))]>,
706 Requires<[IsARM, HasV6]> {
707 bits<4> Rn;
708 bits<2> rot;
709 let Inst{19-16} = Rn;
710 let Inst{11-10} = rot;
711 }
Evan Chenga8e29892007-01-19 07:51:42 +0000712}
713
Johnny Chen2ec5e492010-02-22 21:50:40 +0000714// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000715multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000716 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
717 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000718 [/* For disassembly only; pattern left blank */]>,
719 Requires<[IsARM, HasV6]> {
720 let Inst{11-10} = 0b00;
721 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000722 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
723 rot_imm:$rot),
724 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000725 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000726 Requires<[IsARM, HasV6]> {
727 bits<4> Rn;
728 bits<2> rot;
729 let Inst{19-16} = Rn;
730 let Inst{11-10} = rot;
731 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000732}
733
Evan Cheng62674222009-06-25 23:34:10 +0000734/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
735let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000736multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
737 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000738 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
739 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
740 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000741 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000742 bits<4> Rd;
743 bits<4> Rn;
744 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000745 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000746 let Inst{15-12} = Rd;
747 let Inst{19-16} = Rn;
748 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000749 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000750 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
751 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
752 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000753 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000754 bits<4> Rd;
755 bits<4> Rn;
756 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000757 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000758 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000759 let isCommutable = Commutable;
760 let Inst{3-0} = Rm;
761 let Inst{15-12} = Rd;
762 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000763 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000764 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
765 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
766 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000767 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000768 bits<4> Rd;
769 bits<4> Rn;
770 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000771 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000772 let Inst{11-0} = shift;
773 let Inst{15-12} = Rd;
774 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000775 }
Jim Grosbache5165492009-11-09 00:11:35 +0000776}
777// Carry setting variants
778let Defs = [CPSR] in {
779multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
780 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000781 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
782 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
783 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000784 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000785 bits<4> Rd;
786 bits<4> Rn;
787 bits<12> imm;
788 let Inst{15-12} = Rd;
789 let Inst{19-16} = Rn;
790 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000791 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000792 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000793 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000794 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
795 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
796 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000797 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000798 bits<4> Rd;
799 bits<4> Rn;
800 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000801 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000802 let isCommutable = Commutable;
803 let Inst{3-0} = Rm;
804 let Inst{15-12} = Rd;
805 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000806 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000807 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000808 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000809 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
810 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
811 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000812 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000813 bits<4> Rd;
814 bits<4> Rn;
815 bits<12> shift;
816 let Inst{11-0} = shift;
817 let Inst{15-12} = Rd;
818 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000819 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000820 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000821 }
Evan Cheng071a2792007-09-11 19:55:27 +0000822}
Evan Chengc85e8322007-07-05 07:13:32 +0000823}
Jim Grosbache5165492009-11-09 00:11:35 +0000824}
Evan Chengc85e8322007-07-05 07:13:32 +0000825
Jim Grosbach3e556122010-10-26 22:37:02 +0000826let canFoldAsLoad = 1, isReMaterializable = 1 in {
827multiclass AI_ldr1<bit opc22, string opc, InstrItinClass iii,
828 InstrItinClass iir, PatFrag opnode> {
829 // Note: We use the complex addrmode_imm12 rather than just an input
830 // GPR and a constrained immediate so that we can use this to match
831 // frame index references and avoid matching constant pool references.
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000832 def i12 : AIldst1<0b010, opc22, 1, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000833 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
834 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
835 bits<4> Rt;
836 bits<17> addr;
837 let Inst{23} = addr{12}; // U (add = ('U' == 1))
838 let Inst{19-16} = addr{16-13}; // Rn
839 let Inst{15-12} = Rt;
840 let Inst{11-0} = addr{11-0}; // imm12
841 }
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000842 def rs : AIldst1<0b011, opc22, 1, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000843 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
844 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
845 bits<4> Rt;
846 bits<17> shift;
847 let Inst{23} = shift{12}; // U (add = ('U' == 1))
848 let Inst{19-16} = shift{16-13}; // Rn
849 let Inst{11-0} = shift{11-0};
850 }
851}
852}
853
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000854multiclass AI_str1<bit opc22, string opc, InstrItinClass iii,
855 InstrItinClass iir, PatFrag opnode> {
856 // Note: We use the complex addrmode_imm12 rather than just an input
857 // GPR and a constrained immediate so that we can use this to match
858 // frame index references and avoid matching constant pool references.
859 def i12 : AIldst1<0b010, opc22, 0, (outs),
860 (ins GPR:$Rt, addrmode_imm12:$addr),
861 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
862 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
863 bits<4> Rt;
864 bits<17> addr;
865 let Inst{23} = addr{12}; // U (add = ('U' == 1))
866 let Inst{19-16} = addr{16-13}; // Rn
867 let Inst{15-12} = Rt;
868 let Inst{11-0} = addr{11-0}; // imm12
869 }
870 def rs : AIldst1<0b011, opc22, 0, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
871 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
872 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
873 bits<4> Rt;
874 bits<17> shift;
875 let Inst{23} = shift{12}; // U (add = ('U' == 1))
876 let Inst{19-16} = shift{16-13}; // Rn
877 let Inst{11-0} = shift{11-0};
878 }
879}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000880//===----------------------------------------------------------------------===//
881// Instructions
882//===----------------------------------------------------------------------===//
883
Evan Chenga8e29892007-01-19 07:51:42 +0000884//===----------------------------------------------------------------------===//
885// Miscellaneous Instructions.
886//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000887
Evan Chenga8e29892007-01-19 07:51:42 +0000888/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
889/// the function. The first operand is the ID# for this instruction, the second
890/// is the index into the MachineConstantPool that this is, the third is the
891/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000892let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000893def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000894PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000895 i32imm:$size), NoItinerary, "", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000896
Jim Grosbach4642ad32010-02-22 23:10:38 +0000897// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
898// from removing one half of the matched pairs. That breaks PEI, which assumes
899// these will always be in pairs, and asserts if it finds otherwise. Better way?
900let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000901def ADJCALLSTACKUP :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000902PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000903 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000904
Jim Grosbach64171712010-02-16 21:07:46 +0000905def ADJCALLSTACKDOWN :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000906PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000907 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000908}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000909
Johnny Chenf4d81052010-02-12 22:53:19 +0000910def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000911 [/* For disassembly only; pattern left blank */]>,
912 Requires<[IsARM, HasV6T2]> {
913 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000914 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +0000915 let Inst{7-0} = 0b00000000;
916}
917
Johnny Chenf4d81052010-02-12 22:53:19 +0000918def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
919 [/* For disassembly only; pattern left blank */]>,
920 Requires<[IsARM, HasV6T2]> {
921 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000922 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000923 let Inst{7-0} = 0b00000001;
924}
925
926def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
927 [/* For disassembly only; pattern left blank */]>,
928 Requires<[IsARM, HasV6T2]> {
929 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000930 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000931 let Inst{7-0} = 0b00000010;
932}
933
934def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
935 [/* For disassembly only; pattern left blank */]>,
936 Requires<[IsARM, HasV6T2]> {
937 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000938 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000939 let Inst{7-0} = 0b00000011;
940}
941
Johnny Chen2ec5e492010-02-22 21:50:40 +0000942def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
943 "\t$dst, $a, $b",
944 [/* For disassembly only; pattern left blank */]>,
945 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000946 bits<4> Rd;
947 bits<4> Rn;
948 bits<4> Rm;
949 let Inst{3-0} = Rm;
950 let Inst{15-12} = Rd;
951 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000952 let Inst{27-20} = 0b01101000;
953 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000954 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000955}
956
Johnny Chenf4d81052010-02-12 22:53:19 +0000957def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
958 [/* For disassembly only; pattern left blank */]>,
959 Requires<[IsARM, HasV6T2]> {
960 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000961 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000962 let Inst{7-0} = 0b00000100;
963}
964
Johnny Chenc6f7b272010-02-11 18:12:29 +0000965// The i32imm operand $val can be used by a debugger to store more information
966// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000967def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000968 [/* For disassembly only; pattern left blank */]>,
969 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000970 bits<16> val;
971 let Inst{3-0} = val{3-0};
972 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +0000973 let Inst{27-20} = 0b00010010;
974 let Inst{7-4} = 0b0111;
975}
976
Johnny Chenb98e1602010-02-12 18:55:33 +0000977// Change Processor State is a system instruction -- for disassembly only.
978// The singleton $opt operand contains the following information:
979// opt{4-0} = mode from Inst{4-0}
980// opt{5} = changemode from Inst{17}
981// opt{8-6} = AIF from Inst{8-6}
982// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Jim Grosbach596307e2010-10-13 20:38:04 +0000983// FIXME: Integrated assembler will need these split out.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000984def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000985 [/* For disassembly only; pattern left blank */]>,
986 Requires<[IsARM]> {
987 let Inst{31-28} = 0b1111;
988 let Inst{27-20} = 0b00010000;
989 let Inst{16} = 0;
990 let Inst{5} = 0;
991}
992
Johnny Chenb92a23f2010-02-21 04:42:01 +0000993// Preload signals the memory system of possible future data/instruction access.
994// These are for disassembly only.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000995//
996// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
997// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
Johnny Chenb92a23f2010-02-21 04:42:01 +0000998multiclass APreLoad<bit data, bit read, string opc> {
999
Jim Grosbachab682a22010-10-28 18:34:10 +00001000 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, NoItinerary,
1001 !strconcat(opc, "\t$addr"), []> {
1002 bits<4> Rt;
1003 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001004 let Inst{31-26} = 0b111101;
1005 let Inst{25} = 0; // 0 for immediate form
1006 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001007 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Johnny Chenb92a23f2010-02-21 04:42:01 +00001008 let Inst{22} = read;
1009 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001010 let Inst{19-16} = addr{16-13}; // Rn
1011 let Inst{15-12} = Rt;
1012 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001013 }
1014
Jim Grosbachab682a22010-10-28 18:34:10 +00001015 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, NoItinerary,
1016 !strconcat(opc, "\t$shift"), []> {
1017 bits<4> Rt;
1018 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001019 let Inst{31-26} = 0b111101;
1020 let Inst{25} = 1; // 1 for register form
1021 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001022 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Johnny Chenb92a23f2010-02-21 04:42:01 +00001023 let Inst{22} = read;
1024 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001025 let Inst{19-16} = shift{16-13}; // Rn
1026 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001027 }
1028}
1029
1030defm PLD : APreLoad<1, 1, "pld">;
1031defm PLDW : APreLoad<1, 0, "pldw">;
1032defm PLI : APreLoad<0, 1, "pli">;
1033
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001034def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1035 "setend\t$end",
1036 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001037 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001038 bits<1> end;
1039 let Inst{31-10} = 0b1111000100000001000000;
1040 let Inst{9} = end;
1041 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001042}
1043
Johnny Chenf4d81052010-02-12 22:53:19 +00001044def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001045 [/* For disassembly only; pattern left blank */]>,
1046 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001047 bits<4> opt;
1048 let Inst{27-4} = 0b001100100000111100001111;
1049 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001050}
1051
Johnny Chenba6e0332010-02-11 17:14:31 +00001052// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001053let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001054def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001055 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001056 Requires<[IsARM]> {
1057 let Inst{27-25} = 0b011;
1058 let Inst{24-20} = 0b11111;
1059 let Inst{7-5} = 0b111;
1060 let Inst{4} = 0b1;
1061}
1062
Evan Cheng12c3a532008-11-06 17:48:05 +00001063// Address computation and loads and stores in PIC mode.
Jim Grosbachb4b07b92010-10-13 22:55:33 +00001064// FIXME: These PIC insn patterns are pseudos, but derive from the normal insn
1065// classes (AXI1, et.al.) and so have encoding information and such,
1066// which is suboptimal. Once the rest of the code emitter (including
1067// JIT) is MC-ized we should look at refactoring these into true
1068// pseudos.
Evan Chengeaa91b02007-06-19 01:26:51 +00001069let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +00001070def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001071 Pseudo, IIC_iALUr, "",
Evan Cheng44bec522007-05-15 01:29:07 +00001072 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001073
Evan Cheng325474e2008-01-07 23:56:57 +00001074let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001075def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001076 Pseudo, IIC_iLoad_r, "",
Evan Chenga8e29892007-01-19 07:51:42 +00001077 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001078
Evan Chengd87293c2008-11-06 08:47:38 +00001079def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001080 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001081 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
1082
Evan Chengd87293c2008-11-06 08:47:38 +00001083def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001084 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001085 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
1086
Evan Chengd87293c2008-11-06 08:47:38 +00001087def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001088 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001089 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
1090
Evan Chengd87293c2008-11-06 08:47:38 +00001091def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001092 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001093 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
1094}
Chris Lattner13c63102008-01-06 05:55:01 +00001095let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001096def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001097 Pseudo, IIC_iStore_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001098 [(store GPR:$src, addrmodepc:$addr)]>;
1099
Evan Chengd87293c2008-11-06 08:47:38 +00001100def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001101 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001102 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
1103
Evan Chengd87293c2008-11-06 08:47:38 +00001104def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001105 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001106 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
1107}
Evan Cheng12c3a532008-11-06 17:48:05 +00001108} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001109
Evan Chenge07715c2009-06-23 05:25:29 +00001110
1111// LEApcrel - Load a pc-relative address into a register without offending the
1112// assembler.
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001113// FIXME: These are marked as pseudos, but they're really not(?). They're just
1114// the ADR instruction. Is this the right way to handle that? They need
1115// encoding information regardless.
Evan Chengea420b22010-05-19 01:52:25 +00001116let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +00001117let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001118def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +00001119 Pseudo, IIC_iALUi,
Evan Cheng27fa7222010-05-19 07:26:50 +00001120 "adr$p\t$dst, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001121
Jim Grosbacha967d112010-06-21 21:27:27 +00001122} // neverHasSideEffects
Evan Cheng023dd3f2009-06-24 23:14:45 +00001123def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00001124 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng27fa7222010-05-19 07:26:50 +00001125 Pseudo, IIC_iALUi,
1126 "adr$p\t$dst, #${label}_${id}", []> {
Evan Chengbc8a9452009-07-07 23:40:25 +00001127 let Inst{25} = 1;
1128}
Evan Chenge07715c2009-06-23 05:25:29 +00001129
Evan Chenga8e29892007-01-19 07:51:42 +00001130//===----------------------------------------------------------------------===//
1131// Control Flow Instructions.
1132//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001133
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001134let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1135 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001136 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001137 "bx", "\tlr", [(ARMretflag)]>,
1138 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001139 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001140 }
1141
1142 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001143 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001144 "mov", "\tpc, lr", [(ARMretflag)]>,
1145 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001146 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001147 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001148}
Rafael Espindola27185192006-09-29 21:20:16 +00001149
Bob Wilson04ea6e52009-10-28 00:37:03 +00001150// Indirect branches
1151let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001152 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +00001153 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001154 [(brind GPR:$dst)]>,
1155 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001156 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001157 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001158 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001159 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001160
1161 // ARMV4 only
1162 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
1163 [(brind GPR:$dst)]>,
1164 Requires<[IsARM, NoV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001165 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001166 let Inst{31-4} = 0b1110000110100000111100000000;
Jim Grosbach62547262010-10-11 18:51:51 +00001167 let Inst{3-0} = dst;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001168 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001169}
1170
Evan Chenga8e29892007-01-19 07:51:42 +00001171// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +00001172// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001173let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1174 hasExtraDefRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +00001175 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1176 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001177 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Bob Wilsonab346052010-03-16 17:46:45 +00001178 "ldm${addr:submode}${p}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +00001179 "$addr.addr = $wb", []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00001180
Bob Wilson54fc1242009-06-22 21:01:46 +00001181// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001182let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001183 Defs = [R0, R1, R2, R3, R12, LR,
1184 D0, D1, D2, D3, D4, D5, D6, D7,
1185 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001186 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +00001187 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001188 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001189 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001190 Requires<[IsARM, IsNotDarwin]> {
1191 let Inst{31-28} = 0b1110;
Jim Grosbach832859d2010-10-13 22:09:34 +00001192 // FIXME: Encoding info for $func. Needs fixups bits.
Johnny Cheneadeffb2009-10-27 20:45:15 +00001193 }
Evan Cheng277f0742007-06-19 21:05:09 +00001194
Evan Cheng12c3a532008-11-06 17:48:05 +00001195 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001196 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001197 [(ARMcall_pred tglobaladdr:$func)]>,
1198 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +00001199
Evan Chenga8e29892007-01-19 07:51:42 +00001200 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001201 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001202 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001203 [(ARMcall GPR:$func)]>,
1204 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001205 bits<4> func;
Jim Grosbach832859d2010-10-13 22:09:34 +00001206 let Inst{27-4} = 0b000100101111111111110011;
Jim Grosbach62547262010-10-11 18:51:51 +00001207 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001208 }
1209
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001210 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001211 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1212 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001213 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +00001214 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001215 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001216 bits<4> func;
1217 let Inst{27-4} = 0b000100101111111111110001;
1218 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001219 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001220
1221 // ARMv4
1222 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1223 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1224 [(ARMcall_nolink tGPR:$func)]>,
1225 Requires<[IsARM, NoV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001226 bits<4> func;
1227 let Inst{27-4} = 0b000110100000111100000000;
1228 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001229 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001230}
1231
1232// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001233let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001234 Defs = [R0, R1, R2, R3, R9, R12, LR,
1235 D0, D1, D2, D3, D4, D5, D6, D7,
1236 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001237 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +00001238 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001239 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001240 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1241 let Inst{31-28} = 0b1110;
Jim Grosbach832859d2010-10-13 22:09:34 +00001242 // FIXME: Encoding info for $func. Needs fixups bits.
Johnny Cheneadeffb2009-10-27 20:45:15 +00001243 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001244
1245 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001246 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001247 [(ARMcall_pred tglobaladdr:$func)]>,
1248 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001249
1250 // ARMv5T and above
1251 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001252 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001253 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001254 bits<4> func;
1255 let Inst{27-4} = 0b000100101111111111110011;
1256 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001257 }
1258
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001259 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001260 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1261 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001262 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001263 [(ARMcall_nolink tGPR:$func)]>,
1264 Requires<[IsARM, HasV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001265 bits<4> func;
1266 let Inst{27-4} = 0b000100101111111111110001;
1267 let Inst{3-0} = func;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001268 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001269
1270 // ARMv4
1271 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1272 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1273 [(ARMcall_nolink tGPR:$func)]>,
1274 Requires<[IsARM, NoV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001275 bits<4> func;
1276 let Inst{27-4} = 0b000110100000111100000000;
1277 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001278 }
Rafael Espindola35574632006-07-18 17:00:30 +00001279}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001280
Dale Johannesen51e28e62010-06-03 21:09:53 +00001281// Tail calls.
1282
Jim Grosbach832859d2010-10-13 22:09:34 +00001283// FIXME: These should probably be xformed into the non-TC versions of the
1284// instructions as part of MC lowering.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001285let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1286 // Darwin versions.
1287 let Defs = [R0, R1, R2, R3, R9, R12,
1288 D0, D1, D2, D3, D4, D5, D6, D7,
1289 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1290 D27, D28, D29, D30, D31, PC],
1291 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001292 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1293 Pseudo, IIC_Br,
1294 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001295
Evan Cheng6523d2f2010-06-19 00:11:54 +00001296 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1297 Pseudo, IIC_Br,
1298 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001299
Evan Cheng6523d2f2010-06-19 00:11:54 +00001300 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001301 IIC_Br, "b\t$dst @ TAILCALL",
1302 []>, Requires<[IsDarwin]>;
1303
1304 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001305 IIC_Br, "b.w\t$dst @ TAILCALL",
1306 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001307
Evan Cheng6523d2f2010-06-19 00:11:54 +00001308 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1309 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1310 []>, Requires<[IsDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001311 bits<4> dst;
1312 let Inst{31-4} = 0b1110000100101111111111110001;
1313 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001314 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001315 }
1316
1317 // Non-Darwin versions (the difference is R9).
1318 let Defs = [R0, R1, R2, R3, R12,
1319 D0, D1, D2, D3, D4, D5, D6, D7,
1320 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1321 D27, D28, D29, D30, D31, PC],
1322 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001323 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1324 Pseudo, IIC_Br,
1325 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001326
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001327 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001328 Pseudo, IIC_Br,
1329 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001330
Evan Cheng6523d2f2010-06-19 00:11:54 +00001331 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1332 IIC_Br, "b\t$dst @ TAILCALL",
1333 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001334
Evan Cheng6523d2f2010-06-19 00:11:54 +00001335 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1336 IIC_Br, "b.w\t$dst @ TAILCALL",
1337 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001338
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001339 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001340 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1341 []>, Requires<[IsNotDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001342 bits<4> dst;
1343 let Inst{31-4} = 0b1110000100101111111111110001;
1344 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001345 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001346 }
1347}
1348
David Goodwin1a8f36e2009-08-12 18:31:53 +00001349let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001350 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001351 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001352 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001353 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001354 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001355
Owen Anderson20ab2902007-11-12 07:39:39 +00001356 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +00001357 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001358 IIC_Br, "mov\tpc, $target$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001359 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +00001360 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001361 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001362 let Inst{20} = 0; // S Bit
1363 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001364 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +00001365 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001366 def BR_JTm : JTI<(outs),
1367 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001368 IIC_Br, "ldr\tpc, $target$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001369 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1370 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001371 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001372 let Inst{20} = 1; // L bit
1373 let Inst{21} = 0; // W bit
1374 let Inst{22} = 0; // B bit
1375 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001376 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +00001377 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001378 def BR_JTadd : JTI<(outs),
1379 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001380 IIC_Br, "add\tpc, $target, $idx$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001381 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1382 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001383 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001384 let Inst{20} = 0; // S bit
1385 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001386 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +00001387 }
1388 } // isNotDuplicable = 1, isIndirectBranch = 1
1389 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001390
Evan Chengc85e8322007-07-05 07:13:32 +00001391 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001392 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001393 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001394 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001395 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001396}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001397
Johnny Chena1e76212010-02-13 02:51:09 +00001398// Branch and Exchange Jazelle -- for disassembly only
1399def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1400 [/* For disassembly only; pattern left blank */]> {
1401 let Inst{23-20} = 0b0010;
1402 //let Inst{19-8} = 0xfff;
1403 let Inst{7-4} = 0b0010;
1404}
1405
Johnny Chen0296f3e2010-02-16 21:59:54 +00001406// Secure Monitor Call is a system instruction -- for disassembly only
1407def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1408 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001409 bits<4> opt;
1410 let Inst{23-4} = 0b01100000000000000111;
1411 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001412}
1413
Johnny Chen64dfb782010-02-16 20:04:27 +00001414// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001415let isCall = 1 in {
1416def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001417 [/* For disassembly only; pattern left blank */]> {
1418 bits<24> svc;
1419 let Inst{23-0} = svc;
1420}
Johnny Chen85d5a892010-02-10 18:02:25 +00001421}
1422
Johnny Chenfb566792010-02-17 21:39:10 +00001423// Store Return State is a system instruction -- for disassembly only
Johnny Chen0296f3e2010-02-16 21:59:54 +00001424def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1425 NoItinerary, "srs${addr:submode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001426 [/* For disassembly only; pattern left blank */]> {
1427 let Inst{31-28} = 0b1111;
1428 let Inst{22-20} = 0b110; // W = 1
1429}
1430
1431def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1432 NoItinerary, "srs${addr:submode}\tsp, $mode",
1433 [/* For disassembly only; pattern left blank */]> {
1434 let Inst{31-28} = 0b1111;
1435 let Inst{22-20} = 0b100; // W = 0
1436}
1437
Johnny Chenfb566792010-02-17 21:39:10 +00001438// Return From Exception is a system instruction -- for disassembly only
1439def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1440 NoItinerary, "rfe${addr:submode}\t$base!",
1441 [/* For disassembly only; pattern left blank */]> {
1442 let Inst{31-28} = 0b1111;
1443 let Inst{22-20} = 0b011; // W = 1
1444}
1445
1446def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1447 NoItinerary, "rfe${addr:submode}\t$base",
1448 [/* For disassembly only; pattern left blank */]> {
1449 let Inst{31-28} = 0b1111;
1450 let Inst{22-20} = 0b001; // W = 0
1451}
1452
Evan Chenga8e29892007-01-19 07:51:42 +00001453//===----------------------------------------------------------------------===//
1454// Load / store Instructions.
1455//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001456
Evan Chenga8e29892007-01-19 07:51:42 +00001457// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001458
1459
Evan Cheng7e2fe912010-10-28 06:47:08 +00001460defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001461 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001462defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001463 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001464defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001465 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001466defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001467 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001468
Evan Chengfa775d02007-03-19 07:20:03 +00001469// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001470let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1471 isReMaterializable = 1 in
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001472def LDRcp : AIldst1<0b010, 0, 1, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001473 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr", []> {
1474 bits<4> Rt;
1475 bits<17> addr;
1476 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1477 let Inst{19-16} = 0b1111;
1478 let Inst{15-12} = Rt;
1479 let Inst{11-0} = addr{11-0}; // imm12
1480}
Evan Chengfa775d02007-03-19 07:20:03 +00001481
Evan Chenga8e29892007-01-19 07:51:42 +00001482// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001483def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001484 IIC_iLoad_bh_r, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001485 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001486
Evan Chenga8e29892007-01-19 07:51:42 +00001487// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001488def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001489 IIC_iLoad_bh_r, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001490 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001491
David Goodwin5d598aa2009-08-19 18:00:44 +00001492def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001493 IIC_iLoad_bh_r, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001494 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001495
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001496let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001497// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001498def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001499 IIC_iLoad_d_r, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001500 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001501
Evan Chenga8e29892007-01-19 07:51:42 +00001502// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001503def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001504 (ins addrmode2:$addr), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001505 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001506
Evan Chengd87293c2008-11-06 08:47:38 +00001507def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001508 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001509 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001510
Evan Chengd87293c2008-11-06 08:47:38 +00001511def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001512 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001513 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001514
Evan Chengd87293c2008-11-06 08:47:38 +00001515def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001516 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001517 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001518
Evan Chengd87293c2008-11-06 08:47:38 +00001519def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001520 (ins addrmode2:$addr), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001521 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001522
Evan Chengd87293c2008-11-06 08:47:38 +00001523def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001524 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001525 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001526
Evan Chengd87293c2008-11-06 08:47:38 +00001527def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001528 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001529 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001530
Evan Chengd87293c2008-11-06 08:47:38 +00001531def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001532 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001533 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001534
Evan Chengd87293c2008-11-06 08:47:38 +00001535def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001536 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001537 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001538
Evan Chengd87293c2008-11-06 08:47:38 +00001539def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001540 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001541 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001542
1543// For disassembly only
1544def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001545 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001546 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1547 Requires<[IsARM, HasV5TE]>;
1548
1549// For disassembly only
1550def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001551 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001552 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1553 Requires<[IsARM, HasV5TE]>;
1554
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001555} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001556
Johnny Chenadb561d2010-02-18 03:27:42 +00001557// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001558
1559def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001560 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001561 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1562 let Inst{21} = 1; // overwrite
1563}
1564
1565def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001566 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001567 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1568 let Inst{21} = 1; // overwrite
1569}
1570
1571def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001572 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001573 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1574 let Inst{21} = 1; // overwrite
1575}
1576
1577def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001578 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001579 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1580 let Inst{21} = 1; // overwrite
1581}
1582
1583def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001584 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001585 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001586 let Inst{21} = 1; // overwrite
1587}
1588
Evan Chenga8e29892007-01-19 07:51:42 +00001589// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001590
1591// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001592def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001593 IIC_iStore_bh_r, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001594 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1595
Evan Chenga8e29892007-01-19 07:51:42 +00001596// Store doubleword
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001597let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001598def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001599 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001600 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001601
1602// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001603def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001604 (ins GPR:$src, GPR:$base, am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001605 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001606 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001607 [(set GPR:$base_wb,
1608 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1609
Evan Chengd87293c2008-11-06 08:47:38 +00001610def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001611 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001612 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001613 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001614 [(set GPR:$base_wb,
1615 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1616
Evan Chengd87293c2008-11-06 08:47:38 +00001617def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001618 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001619 StMiscFrm, IIC_iStore_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001620 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001621 [(set GPR:$base_wb,
1622 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1623
Evan Chengd87293c2008-11-06 08:47:38 +00001624def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001625 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001626 StMiscFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001627 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001628 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1629 GPR:$base, am3offset:$offset))]>;
1630
Evan Chengd87293c2008-11-06 08:47:38 +00001631def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001632 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001633 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001634 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001635 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1636 GPR:$base, am2offset:$offset))]>;
1637
Evan Chengd87293c2008-11-06 08:47:38 +00001638def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001639 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001640 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001641 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001642 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1643 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001644
Johnny Chen39a4bb32010-02-18 22:31:18 +00001645// For disassembly only
1646def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1647 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001648 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001649 "strd", "\t$src1, $src2, [$base, $offset]!",
1650 "$base = $base_wb", []>;
1651
1652// For disassembly only
1653def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1654 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001655 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001656 "strd", "\t$src1, $src2, [$base], $offset",
1657 "$base = $base_wb", []>;
1658
Johnny Chenad4df4c2010-03-01 19:22:00 +00001659// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001660
1661def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001662 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001663 StFrm, IIC_iStore_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001664 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1665 [/* For disassembly only; pattern left blank */]> {
1666 let Inst{21} = 1; // overwrite
1667}
1668
1669def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001670 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001671 StFrm, IIC_iStore_bh_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001672 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1673 [/* For disassembly only; pattern left blank */]> {
1674 let Inst{21} = 1; // overwrite
1675}
1676
Johnny Chenad4df4c2010-03-01 19:22:00 +00001677def STRHT: AI3sthpo<(outs GPR:$base_wb),
1678 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001679 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001680 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1681 [/* For disassembly only; pattern left blank */]> {
1682 let Inst{21} = 1; // overwrite
1683}
1684
Evan Chenga8e29892007-01-19 07:51:42 +00001685//===----------------------------------------------------------------------===//
1686// Load / store multiple Instructions.
1687//
1688
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001689let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001690def LDM : AXI4ld<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001691 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001692 IndexModeNone, LdStMulFrm, IIC_iLoad_m,
Bob Wilson815baeb2010-03-13 01:08:20 +00001693 "ldm${addr:submode}${p}\t$addr, $dsts", "", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001694
Bob Wilson815baeb2010-03-13 01:08:20 +00001695def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1696 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001697 IndexModeUpd, LdStMulFrm, IIC_iLoad_mu,
Bob Wilsonab346052010-03-16 17:46:45 +00001698 "ldm${addr:submode}${p}\t$addr!, $dsts",
Johnny Chene86425f2010-03-19 23:50:27 +00001699 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001700} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001701
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001702let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001703def STM : AXI4st<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001704 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001705 IndexModeNone, LdStMulFrm, IIC_iStore_m,
Bob Wilson815baeb2010-03-13 01:08:20 +00001706 "stm${addr:submode}${p}\t$addr, $srcs", "", []>;
1707
1708def STM_UPD : AXI4st<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1709 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001710 IndexModeUpd, LdStMulFrm, IIC_iStore_mu,
Bob Wilsonab346052010-03-16 17:46:45 +00001711 "stm${addr:submode}${p}\t$addr!, $srcs",
Johnny Chene86425f2010-03-19 23:50:27 +00001712 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001713} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001714
1715//===----------------------------------------------------------------------===//
1716// Move Instructions.
1717//
1718
Evan Chengcd799b92009-06-12 20:46:18 +00001719let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001720def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1721 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1722 bits<4> Rd;
1723 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001724
Johnny Chen04301522009-11-07 00:54:36 +00001725 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001726 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001727 let Inst{3-0} = Rm;
1728 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001729}
1730
Dale Johannesen38d5f042010-06-15 22:24:08 +00001731// A version for the smaller set of tail call registers.
1732let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001733def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001734 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1735 bits<4> Rd;
1736 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001737
Dale Johannesen38d5f042010-06-15 22:24:08 +00001738 let Inst{11-4} = 0b00000000;
1739 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001740 let Inst{3-0} = Rm;
1741 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001742}
1743
Evan Chengf40deed2010-10-27 23:41:30 +00001744def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001745 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00001746 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
1747 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001748 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001749 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001750 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001751 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001752 let Inst{25} = 0;
1753}
Evan Chenga2515702007-03-19 07:09:02 +00001754
Evan Chengb3379fb2009-02-05 08:42:55 +00001755let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001756def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1757 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001758 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001759 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001760 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001761 let Inst{15-12} = Rd;
1762 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001763 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001764}
1765
1766let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach1de588d2010-10-14 18:54:27 +00001767def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001768 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001769 "movw", "\t$Rd, $imm",
1770 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001771 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001772 bits<4> Rd;
1773 bits<16> imm;
1774 let Inst{15-12} = Rd;
1775 let Inst{11-0} = imm{11-0};
1776 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001777 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001778 let Inst{25} = 1;
1779}
1780
Jim Grosbach1de588d2010-10-14 18:54:27 +00001781let Constraints = "$src = $Rd" in
1782def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001783 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001784 "movt", "\t$Rd, $imm",
1785 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00001786 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001787 lo16AllZero:$imm))]>, UnaryDP,
1788 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001789 bits<4> Rd;
1790 bits<16> imm;
1791 let Inst{15-12} = Rd;
1792 let Inst{11-0} = imm{11-0};
1793 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001794 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001795 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001796}
Evan Cheng13ab0202007-07-10 18:08:01 +00001797
Evan Cheng20956592009-10-21 08:15:52 +00001798def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1799 Requires<[IsARM, HasV6T2]>;
1800
David Goodwinca01a8d2009-09-01 18:32:09 +00001801let Uses = [CPSR] in
Jim Grosbach7032f922010-10-14 22:57:13 +00001802def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi, "",
1803 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
1804 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001805
1806// These aren't really mov instructions, but we have to define them this way
1807// due to flag operands.
1808
Evan Cheng071a2792007-09-11 19:55:27 +00001809let Defs = [CPSR] in {
Jim Grosbach7032f922010-10-14 22:57:13 +00001810def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1811 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
1812 Requires<[IsARM]>;
1813def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1814 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
1815 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001816}
Evan Chenga8e29892007-01-19 07:51:42 +00001817
Evan Chenga8e29892007-01-19 07:51:42 +00001818//===----------------------------------------------------------------------===//
1819// Extend Instructions.
1820//
1821
1822// Sign extenders
1823
Evan Cheng576a3962010-09-25 00:49:35 +00001824defm SXTB : AI_ext_rrot<0b01101010,
1825 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1826defm SXTH : AI_ext_rrot<0b01101011,
1827 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001828
Evan Cheng576a3962010-09-25 00:49:35 +00001829defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00001830 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001831defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00001832 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001833
Johnny Chen2ec5e492010-02-22 21:50:40 +00001834// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001835defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001836
1837// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001838defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001839
1840// Zero extenders
1841
1842let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00001843defm UXTB : AI_ext_rrot<0b01101110,
1844 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1845defm UXTH : AI_ext_rrot<0b01101111,
1846 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1847defm UXTB16 : AI_ext_rrot<0b01101100,
1848 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001849
Jim Grosbach542f6422010-07-28 23:25:44 +00001850// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1851// The transformation should probably be done as a combiner action
1852// instead so we can include a check for masking back in the upper
1853// eight bits of the source into the lower eight bits of the result.
1854//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
1855// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001856def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001857 (UXTB16r_rot GPR:$Src, 8)>;
1858
Evan Cheng576a3962010-09-25 00:49:35 +00001859defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001860 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001861defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001862 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001863}
1864
Evan Chenga8e29892007-01-19 07:51:42 +00001865// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001866// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001867defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001868
Evan Chenga8e29892007-01-19 07:51:42 +00001869
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001870def SBFX : I<(outs GPR:$Rd),
1871 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001872 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001873 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001874 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001875 bits<4> Rd;
1876 bits<4> Rn;
1877 bits<5> lsb;
1878 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001879 let Inst{27-21} = 0b0111101;
1880 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001881 let Inst{20-16} = width;
1882 let Inst{15-12} = Rd;
1883 let Inst{11-7} = lsb;
1884 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001885}
1886
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001887def UBFX : I<(outs GPR:$Rd),
1888 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001889 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001890 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001891 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001892 bits<4> Rd;
1893 bits<4> Rn;
1894 bits<5> lsb;
1895 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001896 let Inst{27-21} = 0b0111111;
1897 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001898 let Inst{20-16} = width;
1899 let Inst{15-12} = Rd;
1900 let Inst{11-7} = lsb;
1901 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001902}
1903
Evan Chenga8e29892007-01-19 07:51:42 +00001904//===----------------------------------------------------------------------===//
1905// Arithmetic Instructions.
1906//
1907
Jim Grosbach26421962008-10-14 20:36:24 +00001908defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001909 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001910 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001911defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001912 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001913 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001914
Evan Chengc85e8322007-07-05 07:13:32 +00001915// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001916defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001917 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00001918 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1919defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001920 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00001921 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001922
Evan Cheng62674222009-06-25 23:34:10 +00001923defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001924 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001925defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001926 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001927defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001928 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001929defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001930 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001931
Jim Grosbach84760882010-10-15 18:42:41 +00001932def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1933 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
1934 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
1935 bits<4> Rd;
1936 bits<4> Rn;
1937 bits<12> imm;
1938 let Inst{25} = 1;
1939 let Inst{15-12} = Rd;
1940 let Inst{19-16} = Rn;
1941 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00001942}
Evan Cheng13ab0202007-07-10 18:08:01 +00001943
Bob Wilsoncff71782010-08-05 18:23:43 +00001944// The reg/reg form is only defined for the disassembler; for codegen it is
1945// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00001946def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1947 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00001948 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00001949 bits<4> Rd;
1950 bits<4> Rn;
1951 bits<4> Rm;
1952 let Inst{11-4} = 0b00000000;
1953 let Inst{25} = 0;
1954 let Inst{3-0} = Rm;
1955 let Inst{15-12} = Rd;
1956 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00001957}
1958
Jim Grosbach84760882010-10-15 18:42:41 +00001959def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1960 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
1961 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
1962 bits<4> Rd;
1963 bits<4> Rn;
1964 bits<12> shift;
1965 let Inst{25} = 0;
1966 let Inst{11-0} = shift;
1967 let Inst{15-12} = Rd;
1968 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00001969}
Evan Chengc85e8322007-07-05 07:13:32 +00001970
1971// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001972let Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00001973def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1974 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
1975 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
1976 bits<4> Rd;
1977 bits<4> Rn;
1978 bits<12> imm;
1979 let Inst{25} = 1;
1980 let Inst{20} = 1;
1981 let Inst{15-12} = Rd;
1982 let Inst{19-16} = Rn;
1983 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00001984}
Jim Grosbach84760882010-10-15 18:42:41 +00001985def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1986 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
1987 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
1988 bits<4> Rd;
1989 bits<4> Rn;
1990 bits<12> shift;
1991 let Inst{25} = 0;
1992 let Inst{20} = 1;
1993 let Inst{11-0} = shift;
1994 let Inst{15-12} = Rd;
1995 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00001996}
Evan Cheng071a2792007-09-11 19:55:27 +00001997}
Evan Chengc85e8322007-07-05 07:13:32 +00001998
Evan Cheng62674222009-06-25 23:34:10 +00001999let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002000def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2001 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2002 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002003 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002004 bits<4> Rd;
2005 bits<4> Rn;
2006 bits<12> imm;
2007 let Inst{25} = 1;
2008 let Inst{15-12} = Rd;
2009 let Inst{19-16} = Rn;
2010 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002011}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002012// The reg/reg form is only defined for the disassembler; for codegen it is
2013// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002014def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2015 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002016 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002017 bits<4> Rd;
2018 bits<4> Rn;
2019 bits<4> Rm;
2020 let Inst{11-4} = 0b00000000;
2021 let Inst{25} = 0;
2022 let Inst{3-0} = Rm;
2023 let Inst{15-12} = Rd;
2024 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002025}
Jim Grosbach84760882010-10-15 18:42:41 +00002026def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2027 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2028 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002029 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002030 bits<4> Rd;
2031 bits<4> Rn;
2032 bits<12> shift;
2033 let Inst{25} = 0;
2034 let Inst{11-0} = shift;
2035 let Inst{15-12} = Rd;
2036 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002037}
Evan Cheng62674222009-06-25 23:34:10 +00002038}
2039
2040// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00002041let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002042def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2043 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2044 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002045 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002046 bits<4> Rd;
2047 bits<4> Rn;
2048 bits<12> imm;
2049 let Inst{25} = 1;
2050 let Inst{20} = 1;
2051 let Inst{15-12} = Rd;
2052 let Inst{19-16} = Rn;
2053 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002054}
Jim Grosbach84760882010-10-15 18:42:41 +00002055def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2056 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2057 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002058 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002059 bits<4> Rd;
2060 bits<4> Rn;
2061 bits<12> shift;
2062 let Inst{25} = 0;
2063 let Inst{20} = 1;
2064 let Inst{11-0} = shift;
2065 let Inst{15-12} = Rd;
2066 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002067}
Evan Cheng071a2792007-09-11 19:55:27 +00002068}
Evan Cheng2c614c52007-06-06 10:17:05 +00002069
Evan Chenga8e29892007-01-19 07:51:42 +00002070// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002071// The assume-no-carry-in form uses the negation of the input since add/sub
2072// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2073// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2074// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002075def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2076 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002077def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2078 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2079// The with-carry-in form matches bitwise not instead of the negation.
2080// Effectively, the inverse interpretation of the carry flag already accounts
2081// for part of the negation.
2082def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2083 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002084
2085// Note: These are implemented in C++ code, because they have to generate
2086// ADD/SUBrs instructions, which use a complex pattern that a xform function
2087// cannot produce.
2088// (mul X, 2^n+1) -> (add (X << n), X)
2089// (mul X, 2^n-1) -> (rsb X, (X << n))
2090
Johnny Chen667d1272010-02-22 18:50:54 +00002091// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002092// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002093class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Nate Begeman692433b2010-07-29 17:56:55 +00002094 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002095 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, IIC_iALUr,
2096 opc, "\t$Rd, $Rn, $Rm", pattern> {
2097 bits<4> Rd;
2098 bits<4> Rn;
2099 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002100 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002101 let Inst{11-4} = op11_4;
2102 let Inst{19-16} = Rn;
2103 let Inst{15-12} = Rd;
2104 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002105}
2106
Johnny Chen667d1272010-02-22 18:50:54 +00002107// Saturating add/subtract -- for disassembly only
2108
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002109def QADD : AAI<0b00010000, 0b00000101, "qadd",
2110 [(set GPR:$Rd, (int_arm_qadd GPR:$Rn, GPR:$Rm))]>;
2111def QSUB : AAI<0b00010010, 0b00000101, "qsub",
2112 [(set GPR:$Rd, (int_arm_qsub GPR:$Rn, GPR:$Rm))]>;
2113def QDADD : AAI<0b00010100, 0b00000101, "qdadd">;
2114def QDSUB : AAI<0b00010110, 0b00000101, "qdsub">;
2115
2116def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2117def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2118def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2119def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2120def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2121def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2122def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2123def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2124def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2125def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2126def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2127def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002128
2129// Signed/Unsigned add/subtract -- for disassembly only
2130
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002131def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2132def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2133def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2134def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2135def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2136def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2137def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2138def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2139def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2140def USAX : AAI<0b01100101, 0b11110101, "usax">;
2141def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2142def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002143
2144// Signed/Unsigned halving add/subtract -- for disassembly only
2145
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002146def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2147def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2148def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2149def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2150def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2151def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2152def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2153def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2154def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2155def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2156def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2157def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002158
Johnny Chenadc77332010-02-26 22:04:29 +00002159// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002160
Jim Grosbach70987fb2010-10-18 23:35:38 +00002161def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002162 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002163 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002164 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002165 bits<4> Rd;
2166 bits<4> Rn;
2167 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002168 let Inst{27-20} = 0b01111000;
2169 let Inst{15-12} = 0b1111;
2170 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002171 let Inst{19-16} = Rd;
2172 let Inst{11-8} = Rm;
2173 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002174}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002175def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002176 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002177 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002178 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002179 bits<4> Rd;
2180 bits<4> Rn;
2181 bits<4> Rm;
2182 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002183 let Inst{27-20} = 0b01111000;
2184 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002185 let Inst{19-16} = Rd;
2186 let Inst{15-12} = Ra;
2187 let Inst{11-8} = Rm;
2188 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002189}
2190
2191// Signed/Unsigned saturate -- for disassembly only
2192
Jim Grosbach70987fb2010-10-18 23:35:38 +00002193def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2194 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002195 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002196 bits<4> Rd;
2197 bits<5> sat_imm;
2198 bits<4> Rn;
2199 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002200 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002201 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002202 let Inst{20-16} = sat_imm;
2203 let Inst{15-12} = Rd;
2204 let Inst{11-7} = sh{7-3};
2205 let Inst{6} = sh{0};
2206 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002207}
2208
Jim Grosbach70987fb2010-10-18 23:35:38 +00002209def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2210 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002211 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002212 bits<4> Rd;
2213 bits<4> sat_imm;
2214 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002215 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002216 let Inst{11-4} = 0b11110011;
2217 let Inst{15-12} = Rd;
2218 let Inst{19-16} = sat_imm;
2219 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002220}
2221
Jim Grosbach70987fb2010-10-18 23:35:38 +00002222def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2223 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002224 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002225 bits<4> Rd;
2226 bits<5> sat_imm;
2227 bits<4> Rn;
2228 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002229 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002230 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002231 let Inst{15-12} = Rd;
2232 let Inst{11-7} = sh{7-3};
2233 let Inst{6} = sh{0};
2234 let Inst{20-16} = sat_imm;
2235 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002236}
2237
Jim Grosbach70987fb2010-10-18 23:35:38 +00002238def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2239 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002240 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002241 bits<4> Rd;
2242 bits<4> sat_imm;
2243 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002244 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002245 let Inst{11-4} = 0b11110011;
2246 let Inst{15-12} = Rd;
2247 let Inst{19-16} = sat_imm;
2248 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002249}
Evan Chenga8e29892007-01-19 07:51:42 +00002250
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002251def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2252def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002253
Evan Chenga8e29892007-01-19 07:51:42 +00002254//===----------------------------------------------------------------------===//
2255// Bitwise Instructions.
2256//
2257
Jim Grosbach26421962008-10-14 20:36:24 +00002258defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002259 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002260 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002261defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002262 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002263 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002264defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002265 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002266 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002267defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002268 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002269 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002270
Jim Grosbach3fea191052010-10-21 22:03:21 +00002271def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002272 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002273 "bfc", "\t$Rd, $imm", "$src = $Rd",
2274 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002275 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002276 bits<4> Rd;
2277 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002278 let Inst{27-21} = 0b0111110;
2279 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002280 let Inst{15-12} = Rd;
2281 let Inst{11-7} = imm{4-0}; // lsb
2282 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002283}
2284
Johnny Chenb2503c02010-02-17 06:31:48 +00002285// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002286def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002287 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002288 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2289 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002290 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002291 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002292 bits<4> Rd;
2293 bits<4> Rn;
2294 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002295 let Inst{27-21} = 0b0111110;
2296 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002297 let Inst{15-12} = Rd;
2298 let Inst{11-7} = imm{4-0}; // lsb
2299 let Inst{20-16} = imm{9-5}; // width
2300 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002301}
2302
Jim Grosbach36860462010-10-21 22:19:32 +00002303def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2304 "mvn", "\t$Rd, $Rm",
2305 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2306 bits<4> Rd;
2307 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002308 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002309 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002310 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002311 let Inst{15-12} = Rd;
2312 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002313}
Jim Grosbach36860462010-10-21 22:19:32 +00002314def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2315 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2316 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2317 bits<4> Rd;
2318 bits<4> Rm;
2319 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002320 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002321 let Inst{19-16} = 0b0000;
2322 let Inst{15-12} = Rd;
2323 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002324}
Evan Chengb3379fb2009-02-05 08:42:55 +00002325let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002326def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2327 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2328 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2329 bits<4> Rd;
2330 bits<4> Rm;
2331 bits<12> imm;
2332 let Inst{25} = 1;
2333 let Inst{19-16} = 0b0000;
2334 let Inst{15-12} = Rd;
2335 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002336}
Evan Chenga8e29892007-01-19 07:51:42 +00002337
2338def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2339 (BICri GPR:$src, so_imm_not:$imm)>;
2340
2341//===----------------------------------------------------------------------===//
2342// Multiply Instructions.
2343//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002344class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2345 string opc, string asm, list<dag> pattern>
2346 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2347 bits<4> Rd;
2348 bits<4> Rm;
2349 bits<4> Rn;
2350 let Inst{19-16} = Rd;
2351 let Inst{11-8} = Rm;
2352 let Inst{3-0} = Rn;
2353}
2354class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2355 string opc, string asm, list<dag> pattern>
2356 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2357 bits<4> RdLo;
2358 bits<4> RdHi;
2359 bits<4> Rm;
2360 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002361 let Inst{19-16} = RdHi;
2362 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002363 let Inst{11-8} = Rm;
2364 let Inst{3-0} = Rn;
2365}
Evan Chenga8e29892007-01-19 07:51:42 +00002366
Evan Cheng8de898a2009-06-26 00:19:44 +00002367let isCommutable = 1 in
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002368def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2369 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
2370 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002371
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002372def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2373 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
2374 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]> {
2375 bits<4> Ra;
2376 let Inst{15-12} = Ra;
2377}
Evan Chenga8e29892007-01-19 07:51:42 +00002378
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002379def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002380 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00002381 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002382 Requires<[IsARM, HasV6T2]> {
2383 bits<4> Rd;
2384 bits<4> Rm;
2385 bits<4> Rn;
2386 let Inst{19-16} = Rd;
2387 let Inst{11-8} = Rm;
2388 let Inst{3-0} = Rn;
2389}
Evan Chengedcbada2009-07-06 22:05:45 +00002390
Evan Chenga8e29892007-01-19 07:51:42 +00002391// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002392
Evan Chengcd799b92009-06-12 20:46:18 +00002393let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002394let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002395def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2396 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2397 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002398
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002399def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2400 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2401 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002402}
Evan Chenga8e29892007-01-19 07:51:42 +00002403
2404// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002405def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2406 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2407 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002408
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002409def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2410 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2411 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002412
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002413def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2414 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2415 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2416 Requires<[IsARM, HasV6]> {
2417 bits<4> RdLo;
2418 bits<4> RdHi;
2419 bits<4> Rm;
2420 bits<4> Rn;
2421 let Inst{19-16} = RdLo;
2422 let Inst{15-12} = RdHi;
2423 let Inst{11-8} = Rm;
2424 let Inst{3-0} = Rn;
2425}
Evan Chengcd799b92009-06-12 20:46:18 +00002426} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002427
2428// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002429def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2430 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2431 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002432 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002433 let Inst{15-12} = 0b1111;
2434}
Evan Cheng13ab0202007-07-10 18:08:01 +00002435
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002436def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2437 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002438 [/* For disassembly only; pattern left blank */]>,
2439 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002440 let Inst{15-12} = 0b1111;
2441}
2442
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002443def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2444 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2445 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2446 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2447 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002448
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002449def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2450 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2451 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002452 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002453 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002454
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002455def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2456 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2457 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2458 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2459 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002460
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002461def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2462 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2463 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002464 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002465 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002466
Raul Herbster37fb5b12007-08-30 23:25:47 +00002467multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002468 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2469 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2470 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2471 (sext_inreg GPR:$Rm, i16)))]>,
2472 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002473
Jim Grosbach3870b752010-10-22 18:35:16 +00002474 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2475 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2476 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2477 (sra GPR:$Rm, (i32 16))))]>,
2478 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002479
Jim Grosbach3870b752010-10-22 18:35:16 +00002480 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2481 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2482 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2483 (sext_inreg GPR:$Rm, i16)))]>,
2484 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002485
Jim Grosbach3870b752010-10-22 18:35:16 +00002486 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2487 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2488 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2489 (sra GPR:$Rm, (i32 16))))]>,
2490 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002491
Jim Grosbach3870b752010-10-22 18:35:16 +00002492 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2493 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2494 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2495 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2496 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002497
Jim Grosbach3870b752010-10-22 18:35:16 +00002498 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2499 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2500 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2501 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2502 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002503}
2504
Raul Herbster37fb5b12007-08-30 23:25:47 +00002505
2506multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002507 def BB : AMulxyI<0b0001000, 0b00, (outs GPR:$Rd),
2508 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2509 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2510 [(set GPR:$Rd, (add GPR:$Ra,
2511 (opnode (sext_inreg GPR:$Rn, i16),
2512 (sext_inreg GPR:$Rm, i16))))]>,
2513 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002514
Jim Grosbach3870b752010-10-22 18:35:16 +00002515 def BT : AMulxyI<0b0001000, 0b10, (outs GPR:$Rd),
2516 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2517 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2518 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2519 (sra GPR:$Rm, (i32 16)))))]>,
2520 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002521
Jim Grosbach3870b752010-10-22 18:35:16 +00002522 def TB : AMulxyI<0b0001000, 0b01, (outs GPR:$Rd),
2523 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2524 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2525 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2526 (sext_inreg GPR:$Rm, i16))))]>,
2527 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002528
Jim Grosbach3870b752010-10-22 18:35:16 +00002529 def TT : AMulxyI<0b0001000, 0b11, (outs GPR:$Rd),
2530 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2531 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2532 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2533 (sra GPR:$Rm, (i32 16)))))]>,
2534 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002535
Jim Grosbach3870b752010-10-22 18:35:16 +00002536 def WB : AMulxyI<0b0001001, 0b00, (outs GPR:$Rd),
2537 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2538 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2539 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2540 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2541 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002542
Jim Grosbach3870b752010-10-22 18:35:16 +00002543 def WT : AMulxyI<0b0001001, 0b10, (outs GPR:$Rd),
2544 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2545 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2546 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2547 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2548 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002549}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002550
Raul Herbster37fb5b12007-08-30 23:25:47 +00002551defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2552defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002553
Johnny Chen83498e52010-02-12 21:59:23 +00002554// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002555def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2556 (ins GPR:$Rn, GPR:$Rm),
2557 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002558 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002559 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002560
Jim Grosbach3870b752010-10-22 18:35:16 +00002561def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2562 (ins GPR:$Rn, GPR:$Rm),
2563 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002564 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002565 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002566
Jim Grosbach3870b752010-10-22 18:35:16 +00002567def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2568 (ins GPR:$Rn, GPR:$Rm),
2569 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002570 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002571 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002572
Jim Grosbach3870b752010-10-22 18:35:16 +00002573def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2574 (ins GPR:$Rn, GPR:$Rm),
2575 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002576 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002577 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002578
Johnny Chen667d1272010-02-22 18:50:54 +00002579// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002580class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2581 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002582 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002583 bits<4> Rn;
2584 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002585 let Inst{4} = 1;
2586 let Inst{5} = swap;
2587 let Inst{6} = sub;
2588 let Inst{7} = 0;
2589 let Inst{21-20} = 0b00;
2590 let Inst{22} = long;
2591 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002592 let Inst{11-8} = Rm;
2593 let Inst{3-0} = Rn;
2594}
2595class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2596 InstrItinClass itin, string opc, string asm>
2597 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2598 bits<4> Rd;
2599 let Inst{15-12} = 0b1111;
2600 let Inst{19-16} = Rd;
2601}
2602class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2603 InstrItinClass itin, string opc, string asm>
2604 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2605 bits<4> Ra;
2606 let Inst{15-12} = Ra;
2607}
2608class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2609 InstrItinClass itin, string opc, string asm>
2610 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2611 bits<4> RdLo;
2612 bits<4> RdHi;
2613 let Inst{19-16} = RdHi;
2614 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002615}
2616
2617multiclass AI_smld<bit sub, string opc> {
2618
Jim Grosbach385e1362010-10-22 19:15:30 +00002619 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2620 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002621
Jim Grosbach385e1362010-10-22 19:15:30 +00002622 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2623 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002624
Jim Grosbach385e1362010-10-22 19:15:30 +00002625 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2626 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2627 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002628
Jim Grosbach385e1362010-10-22 19:15:30 +00002629 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2630 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2631 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002632
2633}
2634
2635defm SMLA : AI_smld<0, "smla">;
2636defm SMLS : AI_smld<1, "smls">;
2637
Johnny Chen2ec5e492010-02-22 21:50:40 +00002638multiclass AI_sdml<bit sub, string opc> {
2639
Jim Grosbach385e1362010-10-22 19:15:30 +00002640 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2641 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2642 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2643 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002644}
2645
2646defm SMUA : AI_sdml<0, "smua">;
2647defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002648
Evan Chenga8e29892007-01-19 07:51:42 +00002649//===----------------------------------------------------------------------===//
2650// Misc. Arithmetic Instructions.
2651//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002652
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002653def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2654 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2655 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002656
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002657def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2658 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2659 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2660 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002661
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002662def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2663 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2664 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002665
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002666def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2667 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2668 [(set GPR:$Rd,
2669 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
2670 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
2671 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
2672 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
2673 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002674
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002675def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2676 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
2677 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00002678 (sext_inreg
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002679 (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
2680 (shl GPR:$Rm, (i32 8))), i16))]>,
2681 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002682
Bob Wilsonf955f292010-08-17 17:23:19 +00002683def lsl_shift_imm : SDNodeXForm<imm, [{
2684 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2685 return CurDAG->getTargetConstant(Sh, MVT::i32);
2686}]>;
2687
2688def lsl_amt : PatLeaf<(i32 imm), [{
2689 return (N->getZExtValue() < 32);
2690}], lsl_shift_imm>;
2691
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002692def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
2693 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2694 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2695 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
2696 (and (shl GPR:$Rm, lsl_amt:$sh),
2697 0xFFFF0000)))]>,
2698 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002699
Evan Chenga8e29892007-01-19 07:51:42 +00002700// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002701def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
2702 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
2703def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
2704 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002705
Bob Wilsonf955f292010-08-17 17:23:19 +00002706def asr_shift_imm : SDNodeXForm<imm, [{
2707 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2708 return CurDAG->getTargetConstant(Sh, MVT::i32);
2709}]>;
2710
2711def asr_amt : PatLeaf<(i32 imm), [{
2712 return (N->getZExtValue() <= 32);
2713}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002714
Bob Wilsondc66eda2010-08-16 22:26:55 +00002715// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2716// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002717def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
2718 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2719 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2720 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
2721 (and (sra GPR:$Rm, asr_amt:$sh),
2722 0xFFFF)))]>,
2723 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002724
Evan Chenga8e29892007-01-19 07:51:42 +00002725// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2726// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002727def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002728 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002729def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002730 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2731 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002732
Evan Chenga8e29892007-01-19 07:51:42 +00002733//===----------------------------------------------------------------------===//
2734// Comparison Instructions...
2735//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002736
Jim Grosbach26421962008-10-14 20:36:24 +00002737defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002738 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002739 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002740
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002741// FIXME: We have to be careful when using the CMN instruction and comparison
2742// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002743// results:
2744//
2745// rsbs r1, r1, 0
2746// cmp r0, r1
2747// mov r0, #0
2748// it ls
2749// mov r0, #1
2750//
2751// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002752//
Bill Wendling6165e872010-08-26 18:33:51 +00002753// cmn r0, r1
2754// mov r0, #0
2755// it ls
2756// mov r0, #1
2757//
2758// However, the CMN gives the *opposite* result when r1 is 0. This is because
2759// the carry flag is set in the CMP case but not in the CMN case. In short, the
2760// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2761// value of r0 and the carry bit (because the "carry bit" parameter to
2762// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2763// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2764// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2765// parameter to AddWithCarry is defined as 0).
2766//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002767// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002768//
2769// x = 0
2770// ~x = 0xFFFF FFFF
2771// ~x + 1 = 0x1 0000 0000
2772// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2773//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002774// Therefore, we should disable CMN when comparing against zero, until we can
2775// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2776// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002777//
2778// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2779//
2780// This is related to <rdar://problem/7569620>.
2781//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002782//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2783// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002784
Evan Chenga8e29892007-01-19 07:51:42 +00002785// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002786defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002787 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002788 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002789defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002790 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002791 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002792
David Goodwinc0309b42009-06-29 15:33:01 +00002793defm CMPz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002794 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002795 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2796defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002797 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002798 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002799
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002800//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2801// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002802
David Goodwinc0309b42009-06-29 15:33:01 +00002803def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002804 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002805
Evan Cheng218977b2010-07-13 19:27:42 +00002806// Pseudo i64 compares for some floating point compares.
2807let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2808 Defs = [CPSR] in {
2809def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002810 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002811 IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002812 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2813
2814def BCCZi64 : PseudoInst<(outs),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002815 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002816 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2817} // usesCustomInserter
2818
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002819
Evan Chenga8e29892007-01-19 07:51:42 +00002820// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002821// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002822// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002823// FIXME: These should all be pseudo-instructions that get expanded to
2824// the normal MOV instructions. That would fix the dependency on
2825// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00002826let neverHasSideEffects = 1 in {
Jim Grosbach89c898f2010-10-13 00:50:27 +00002827def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
2828 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
2829 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2830 RegConstraint<"$false = $Rd">, UnaryDP {
2831 bits<4> Rd;
2832 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00002833 let Inst{25} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00002834 let Inst{20} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00002835 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00002836 let Inst{11-4} = 0b00000000;
Jim Grosbach27e90082010-10-29 19:28:17 +00002837 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002838}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002839
Jim Grosbach27e90082010-10-29 19:28:17 +00002840def MOVCCs : AI1<0b1101, (outs GPR:$Rd),
2841 (ins GPR:$false, so_reg:$shift), DPSoRegFrm, IIC_iCMOVsr,
2842 "mov", "\t$Rd, $shift",
2843 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
2844 RegConstraint<"$false = $Rd">, UnaryDP {
2845 bits<4> Rd;
2846 bits<4> Rn;
2847 bits<12> shift;
Bob Wilson8e86b512009-10-14 19:00:24 +00002848 let Inst{25} = 0;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002849 let Inst{20} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00002850 let Inst{19-16} = Rn;
2851 let Inst{15-12} = Rd;
2852 let Inst{11-0} = shift;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002853}
2854
Jim Grosbach27e90082010-10-29 19:28:17 +00002855def MOVCCi16 : AI1<0b1000, (outs GPR:$Rd), (ins GPR:$false, i32imm:$imm),
2856 DPFrm, IIC_iMOVi,
2857 "movw", "\t$Rd, $imm",
2858 []>,
2859 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>,
2860 UnaryDP {
2861 bits<4> Rd;
2862 bits<16> imm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002863 let Inst{25} = 1;
Jim Grosbach27e90082010-10-29 19:28:17 +00002864 let Inst{20} = 0;
2865 let Inst{19-16} = imm{15-12};
2866 let Inst{15-12} = Rd;
2867 let Inst{11-0} = imm{11-0};
2868}
2869
2870def MOVCCi : AI1<0b1101, (outs GPR:$Rd),
2871 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
2872 "mov", "\t$Rd, $imm",
2873 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2874 RegConstraint<"$false = $Rd">, UnaryDP {
2875 bits<4> Rd;
2876 bits<12> imm;
2877 let Inst{25} = 1;
2878 let Inst{20} = 0;
2879 let Inst{19-16} = 0b0000;
2880 let Inst{15-12} = Rd;
2881 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002882}
Owen Andersonf523e472010-09-23 23:45:25 +00002883} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002884
Jim Grosbach3728e962009-12-10 00:11:09 +00002885//===----------------------------------------------------------------------===//
2886// Atomic operations intrinsics
2887//
2888
2889// memory barriers protect the atomic sequences
Jim Grosbachf6b28622009-12-14 18:31:20 +00002890let hasSideEffects = 1 in {
Johnny Chen7def14f2010-08-11 23:35:12 +00002891def DMBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dmb", "",
Evan Chengee349872010-08-11 06:36:31 +00002892 [(ARMMemBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002893 let Inst{31-4} = 0xf57ff05;
2894 // FIXME: add support for options other than a full system DMB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002895 // See DMB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002896 let Inst{3-0} = 0b1111;
2897}
Jim Grosbach3728e962009-12-10 00:11:09 +00002898
Johnny Chen7def14f2010-08-11 23:35:12 +00002899def DSBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dsb", "",
Evan Chengee349872010-08-11 06:36:31 +00002900 [(ARMSyncBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002901 let Inst{31-4} = 0xf57ff04;
2902 // FIXME: add support for options other than a full system DSB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002903 // See DSB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002904 let Inst{3-0} = 0b1111;
2905}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002906
Johnny Chen7def14f2010-08-11 23:35:12 +00002907def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002908 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00002909 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002910 Requires<[IsARM, HasV6]> {
2911 // FIXME: add support for options other than a full system DMB
2912 // FIXME: add encoding
2913}
2914
Johnny Chen7def14f2010-08-11 23:35:12 +00002915def DSB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach80dd1252009-12-14 21:33:32 +00002916 "mcr", "\tp15, 0, $zero, c7, c10, 4",
Evan Cheng11db0682010-08-11 06:22:01 +00002917 [(ARMSyncBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002918 Requires<[IsARM, HasV6]> {
2919 // FIXME: add support for options other than a full system DSB
2920 // FIXME: add encoding
2921}
Jim Grosbach3728e962009-12-10 00:11:09 +00002922}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002923
Johnny Chen1adc40c2010-08-12 20:46:17 +00002924// Memory Barrier Operations Variants -- for disassembly only
2925
2926def memb_opt : Operand<i32> {
2927 let PrintMethod = "printMemBOption";
Johnny Chenfd6037d2010-02-18 00:19:08 +00002928}
2929
Johnny Chen1adc40c2010-08-12 20:46:17 +00002930class AMBI<bits<4> op7_4, string opc>
2931 : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, opc, "\t$opt",
2932 [/* For disassembly only; pattern left blank */]>,
2933 Requires<[IsARM, HasDB]> {
2934 let Inst{31-8} = 0xf57ff0;
2935 let Inst{7-4} = op7_4;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002936}
2937
2938// These DMB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002939def DMBvar : AMBI<0b0101, "dmb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002940
2941// These DSB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002942def DSBvar : AMBI<0b0100, "dsb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002943
2944// ISB has only full system option -- for disassembly only
Johnny Chen1adc40c2010-08-12 20:46:17 +00002945def ISBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
2946 Requires<[IsARM, HasDB]> {
2947 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002948 let Inst{3-0} = 0b1111;
2949}
2950
Jim Grosbach66869102009-12-11 18:52:41 +00002951let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002952 let Uses = [CPSR] in {
2953 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002954 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002955 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2956 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002957 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002958 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2959 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002960 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002961 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2962 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002963 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002964 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2965 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002966 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002967 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2968 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002969 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002970 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2971 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002972 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002973 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2974 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002975 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002976 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2977 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002978 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002979 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2980 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002981 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002982 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2983 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002984 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002985 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2986 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002987 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002988 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2989 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002990 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002991 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2992 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002993 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002994 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2995 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002996 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002997 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2998 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002999 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003000 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3001 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003002 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003003 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3004 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003005 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003006 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
3007
3008 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003009 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003010 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3011 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003012 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003013 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3014 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003015 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003016 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3017
Jim Grosbache801dc42009-12-12 01:40:06 +00003018 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003019 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003020 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3021 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003022 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003023 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3024 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003025 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003026 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3027}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003028}
3029
3030let mayLoad = 1 in {
3031def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
3032 "ldrexb", "\t$dest, [$ptr]",
3033 []>;
3034def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
3035 "ldrexh", "\t$dest, [$ptr]",
3036 []>;
3037def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
3038 "ldrex", "\t$dest, [$ptr]",
3039 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00003040def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003041 NoItinerary,
3042 "ldrexd", "\t$dest, $dest2, [$ptr]",
3043 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003044}
3045
Jim Grosbach587b0722009-12-16 19:44:06 +00003046let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach5278eb82009-12-11 01:42:04 +00003047def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003048 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00003049 "strexb", "\t$success, $src, [$ptr]",
3050 []>;
3051def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
3052 NoItinerary,
3053 "strexh", "\t$success, $src, [$ptr]",
3054 []>;
3055def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003056 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00003057 "strex", "\t$success, $src, [$ptr]",
3058 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00003059def STREXD : AIstrex<0b01, (outs GPR:$success),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003060 (ins GPR:$src, GPR:$src2, GPR:$ptr),
3061 NoItinerary,
3062 "strexd", "\t$success, $src, $src2, [$ptr]",
3063 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003064}
3065
Johnny Chenb9436272010-02-17 22:37:58 +00003066// Clear-Exclusive is for disassembly only.
3067def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3068 [/* For disassembly only; pattern left blank */]>,
3069 Requires<[IsARM, HasV7]> {
3070 let Inst{31-20} = 0xf57;
3071 let Inst{7-4} = 0b0001;
3072}
3073
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003074// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3075let mayLoad = 1 in {
3076def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
3077 "swp", "\t$dst, $src, [$ptr]",
3078 [/* For disassembly only; pattern left blank */]> {
3079 let Inst{27-23} = 0b00010;
3080 let Inst{22} = 0; // B = 0
3081 let Inst{21-20} = 0b00;
3082 let Inst{7-4} = 0b1001;
3083}
3084
3085def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
3086 "swpb", "\t$dst, $src, [$ptr]",
3087 [/* For disassembly only; pattern left blank */]> {
3088 let Inst{27-23} = 0b00010;
3089 let Inst{22} = 1; // B = 1
3090 let Inst{21-20} = 0b00;
3091 let Inst{7-4} = 0b1001;
3092}
3093}
3094
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003095//===----------------------------------------------------------------------===//
3096// TLS Instructions
3097//
3098
3099// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00003100let isCall = 1,
3101 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003102 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00003103 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003104 [(set R0, ARMthread_pointer)]>;
3105}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00003106
Evan Chenga8e29892007-01-19 07:51:42 +00003107//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00003108// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003109// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00003110// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00003111// Since by its nature we may be coming from some other function to get
3112// here, and we're using the stack frame for the containing function to
3113// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00003114// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00003115// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00003116// except for our own input by listing the relevant registers in Defs. By
3117// doing so, we also cause the prologue/epilogue code to actively preserve
3118// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003119// A constant value is passed in $val, and we use the location as a scratch.
3120let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00003121 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3122 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00003123 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00003124 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00003125 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003126 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003127 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003128 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3129 Requires<[IsARM, HasVFP2]>;
3130}
3131
3132let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00003133 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3134 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00003135 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
3136 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003137 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003138 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3139 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003140}
3141
Jim Grosbach5eb19512010-05-22 01:06:18 +00003142// FIXME: Non-Darwin version(s)
3143let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3144 Defs = [ R7, LR, SP ] in {
3145def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
3146 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003147 Pseudo, NoItinerary, "", "",
Jim Grosbach5eb19512010-05-22 01:06:18 +00003148 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3149 Requires<[IsARM, IsDarwin]>;
3150}
3151
Jim Grosbache4ad3872010-10-19 23:27:08 +00003152// eh.sjlj.dispatchsetup pseudo-instruction.
3153// This pseudo is usef for ARM, Thumb1 and Thumb2. Any differences are
3154// handled when the pseudo is expanded (which happens before any passes
3155// that need the instruction size).
3156let isBarrier = 1, hasSideEffects = 1 in
3157def Int_eh_sjlj_dispatchsetup :
3158 PseudoInst<(outs), (ins GPR:$src), NoItinerary, "",
3159 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3160 Requires<[IsDarwin]>;
3161
Jim Grosbach0e0da732009-05-12 23:59:14 +00003162//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003163// Non-Instruction Patterns
3164//
Rafael Espindola5aca9272006-10-07 14:03:39 +00003165
Evan Chenga8e29892007-01-19 07:51:42 +00003166// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00003167
Evan Chenga8e29892007-01-19 07:51:42 +00003168// Two piece so_imms.
Evan Cheng5be39222010-09-24 22:03:46 +00003169// FIXME: Expand this in ARMExpandPseudoInsts.
3170// FIXME: Remove this when we can do generalized remat.
Dan Gohmand45eddd2007-06-26 00:48:07 +00003171let isReMaterializable = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00003172def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
Evan Cheng5be39222010-09-24 22:03:46 +00003173 Pseudo, IIC_iMOVix2,
Evan Cheng162e3092009-10-26 23:45:59 +00003174 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00003175 [(set GPR:$dst, so_imm2part:$src)]>,
3176 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00003177
Evan Chenga8e29892007-01-19 07:51:42 +00003178def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00003179 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3180 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003181def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00003182 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3183 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00003184def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
3185 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3186 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00003187def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
3188 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
3189 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00003190
Evan Cheng5adb66a2009-09-28 09:14:39 +00003191// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00003192// This is a single pseudo instruction, the benefit is that it can be remat'd
3193// as a single unit instead of having to handle reg inputs.
3194// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00003195let isReMaterializable = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003196def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2, "",
3197 [(set GPR:$dst, (i32 imm:$src))]>,
3198 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003199
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003200// ConstantPool, GlobalAddress, and JumpTable
3201def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3202 Requires<[IsARM, DontUseMovt]>;
3203def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3204def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3205 Requires<[IsARM, UseMovt]>;
3206def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3207 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3208
Evan Chenga8e29892007-01-19 07:51:42 +00003209// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00003210
Dale Johannesen51e28e62010-06-03 21:09:53 +00003211// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00003212def : ARMPat<(ARMtcret tcGPR:$dst),
3213 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003214
3215def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3216 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3217
3218def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3219 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3220
Dale Johannesen38d5f042010-06-15 22:24:08 +00003221def : ARMPat<(ARMtcret tcGPR:$dst),
3222 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003223
3224def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3225 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3226
3227def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3228 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00003229
Evan Chenga8e29892007-01-19 07:51:42 +00003230// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00003231def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003232 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00003233def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003234 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003235
Evan Chenga8e29892007-01-19 07:51:42 +00003236// zextload i1 -> zextload i8
Jim Grosbachc1d30212010-10-27 00:19:44 +00003237def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3238def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00003239
Evan Chenga8e29892007-01-19 07:51:42 +00003240// extload -> zextload
Jim Grosbachc1d30212010-10-27 00:19:44 +00003241def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3242def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3243def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3244def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3245
Evan Chenga8e29892007-01-19 07:51:42 +00003246def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003247
Evan Cheng83b5cf02008-11-05 23:22:34 +00003248def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3249def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3250
Evan Cheng34b12d22007-01-19 20:27:35 +00003251// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003252def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3253 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003254 (SMULBB GPR:$a, GPR:$b)>;
3255def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3256 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003257def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3258 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003259 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003260def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003261 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003262def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3263 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003264 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003265def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00003266 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003267def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3268 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003269 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003270def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003271 (SMULWB GPR:$a, GPR:$b)>;
3272
3273def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003274 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3275 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003276 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3277def : ARMV5TEPat<(add GPR:$acc,
3278 (mul sext_16_node:$a, sext_16_node:$b)),
3279 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3280def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003281 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3282 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003283 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3284def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003285 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003286 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3287def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003288 (mul (sra GPR:$a, (i32 16)),
3289 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003290 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3291def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003292 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003293 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3294def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003295 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3296 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003297 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3298def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003299 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003300 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3301
Evan Chenga8e29892007-01-19 07:51:42 +00003302//===----------------------------------------------------------------------===//
3303// Thumb Support
3304//
3305
3306include "ARMInstrThumb.td"
3307
3308//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00003309// Thumb2 Support
3310//
3311
3312include "ARMInstrThumb2.td"
3313
3314//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003315// Floating Point Support
3316//
3317
3318include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00003319
3320//===----------------------------------------------------------------------===//
3321// Advanced SIMD (NEON) Support
3322//
3323
3324include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00003325
3326//===----------------------------------------------------------------------===//
3327// Coprocessor Instructions. For disassembly only.
3328//
3329
3330def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3331 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3332 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3333 [/* For disassembly only; pattern left blank */]> {
3334 let Inst{4} = 0;
3335}
3336
3337def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3338 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3339 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3340 [/* For disassembly only; pattern left blank */]> {
3341 let Inst{31-28} = 0b1111;
3342 let Inst{4} = 0;
3343}
3344
Johnny Chen64dfb782010-02-16 20:04:27 +00003345class ACI<dag oops, dag iops, string opc, string asm>
3346 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3347 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3348 let Inst{27-25} = 0b110;
3349}
3350
3351multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3352
3353 def _OFFSET : ACI<(outs),
3354 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3355 opc, "\tp$cop, cr$CRd, $addr"> {
3356 let Inst{31-28} = op31_28;
3357 let Inst{24} = 1; // P = 1
3358 let Inst{21} = 0; // W = 0
3359 let Inst{22} = 0; // D = 0
3360 let Inst{20} = load;
3361 }
3362
3363 def _PRE : ACI<(outs),
3364 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3365 opc, "\tp$cop, cr$CRd, $addr!"> {
3366 let Inst{31-28} = op31_28;
3367 let Inst{24} = 1; // P = 1
3368 let Inst{21} = 1; // W = 1
3369 let Inst{22} = 0; // D = 0
3370 let Inst{20} = load;
3371 }
3372
3373 def _POST : ACI<(outs),
3374 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3375 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3376 let Inst{31-28} = op31_28;
3377 let Inst{24} = 0; // P = 0
3378 let Inst{21} = 1; // W = 1
3379 let Inst{22} = 0; // D = 0
3380 let Inst{20} = load;
3381 }
3382
3383 def _OPTION : ACI<(outs),
3384 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3385 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3386 let Inst{31-28} = op31_28;
3387 let Inst{24} = 0; // P = 0
3388 let Inst{23} = 1; // U = 1
3389 let Inst{21} = 0; // W = 0
3390 let Inst{22} = 0; // D = 0
3391 let Inst{20} = load;
3392 }
3393
3394 def L_OFFSET : ACI<(outs),
3395 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003396 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003397 let Inst{31-28} = op31_28;
3398 let Inst{24} = 1; // P = 1
3399 let Inst{21} = 0; // W = 0
3400 let Inst{22} = 1; // D = 1
3401 let Inst{20} = load;
3402 }
3403
3404 def L_PRE : ACI<(outs),
3405 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003406 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003407 let Inst{31-28} = op31_28;
3408 let Inst{24} = 1; // P = 1
3409 let Inst{21} = 1; // W = 1
3410 let Inst{22} = 1; // D = 1
3411 let Inst{20} = load;
3412 }
3413
3414 def L_POST : ACI<(outs),
3415 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003416 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003417 let Inst{31-28} = op31_28;
3418 let Inst{24} = 0; // P = 0
3419 let Inst{21} = 1; // W = 1
3420 let Inst{22} = 1; // D = 1
3421 let Inst{20} = load;
3422 }
3423
3424 def L_OPTION : ACI<(outs),
3425 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003426 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003427 let Inst{31-28} = op31_28;
3428 let Inst{24} = 0; // P = 0
3429 let Inst{23} = 1; // U = 1
3430 let Inst{21} = 0; // W = 0
3431 let Inst{22} = 1; // D = 1
3432 let Inst{20} = load;
3433 }
3434}
3435
3436defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3437defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3438defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3439defm STC2 : LdStCop<0b1111, 0, "stc2">;
3440
Johnny Chen906d57f2010-02-12 01:44:23 +00003441def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3442 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3443 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3444 [/* For disassembly only; pattern left blank */]> {
3445 let Inst{20} = 0;
3446 let Inst{4} = 1;
3447}
3448
3449def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3450 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3451 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3452 [/* For disassembly only; pattern left blank */]> {
3453 let Inst{31-28} = 0b1111;
3454 let Inst{20} = 0;
3455 let Inst{4} = 1;
3456}
3457
3458def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3459 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3460 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3461 [/* For disassembly only; pattern left blank */]> {
3462 let Inst{20} = 1;
3463 let Inst{4} = 1;
3464}
3465
3466def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3467 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3468 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3469 [/* For disassembly only; pattern left blank */]> {
3470 let Inst{31-28} = 0b1111;
3471 let Inst{20} = 1;
3472 let Inst{4} = 1;
3473}
3474
3475def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3476 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3477 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3478 [/* For disassembly only; pattern left blank */]> {
3479 let Inst{23-20} = 0b0100;
3480}
3481
3482def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3483 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3484 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3485 [/* For disassembly only; pattern left blank */]> {
3486 let Inst{31-28} = 0b1111;
3487 let Inst{23-20} = 0b0100;
3488}
3489
3490def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3491 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3492 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3493 [/* For disassembly only; pattern left blank */]> {
3494 let Inst{23-20} = 0b0101;
3495}
3496
3497def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3498 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3499 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3500 [/* For disassembly only; pattern left blank */]> {
3501 let Inst{31-28} = 0b1111;
3502 let Inst{23-20} = 0b0101;
3503}
3504
Johnny Chenb98e1602010-02-12 18:55:33 +00003505//===----------------------------------------------------------------------===//
3506// Move between special register and ARM core register -- for disassembly only
3507//
3508
3509def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3510 [/* For disassembly only; pattern left blank */]> {
3511 let Inst{23-20} = 0b0000;
3512 let Inst{7-4} = 0b0000;
3513}
3514
3515def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3516 [/* For disassembly only; pattern left blank */]> {
3517 let Inst{23-20} = 0b0100;
3518 let Inst{7-4} = 0b0000;
3519}
3520
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003521def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3522 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003523 [/* For disassembly only; pattern left blank */]> {
3524 let Inst{23-20} = 0b0010;
3525 let Inst{7-4} = 0b0000;
3526}
3527
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003528def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3529 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003530 [/* For disassembly only; pattern left blank */]> {
3531 let Inst{23-20} = 0b0010;
3532 let Inst{7-4} = 0b0000;
3533}
3534
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003535def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3536 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003537 [/* For disassembly only; pattern left blank */]> {
3538 let Inst{23-20} = 0b0110;
3539 let Inst{7-4} = 0b0000;
3540}
3541
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003542def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3543 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003544 [/* For disassembly only; pattern left blank */]> {
3545 let Inst{23-20} = 0b0110;
3546 let Inst{7-4} = 0b0000;
3547}