blob: a2a140f1b8d95d558c0408a0288a378a368e9b0d [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000038#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000039#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000041#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000043#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000044#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000045#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000046#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/ADT/VectorExtras.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000048#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000050#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000051#include "llvm/Support/ErrorHandling.h"
52#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000053#include "llvm/Support/raw_ostream.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000054#include "llvm/Target/TargetOptions.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000055using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000056using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000057
Evan Chengb1712452010-01-27 06:25:16 +000058STATISTIC(NumTailCalls, "Number of tail calls");
59
Evan Cheng10e86422008-04-25 19:11:04 +000060// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000061static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000062 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000063
David Greenea5f26012011-02-07 19:36:54 +000064static SDValue Insert128BitVector(SDValue Result,
65 SDValue Vec,
66 SDValue Idx,
67 SelectionDAG &DAG,
68 DebugLoc dl);
David Greenef125a292011-02-08 19:04:41 +000069
David Greenea5f26012011-02-07 19:36:54 +000070static SDValue Extract128BitVector(SDValue Vec,
71 SDValue Idx,
72 SelectionDAG &DAG,
73 DebugLoc dl);
74
75/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
76/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000077/// simple subregister reference. Idx is an index in the 128 bits we
78/// want. It need not be aligned to a 128-bit bounday. That makes
79/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000080static SDValue Extract128BitVector(SDValue Vec,
81 SDValue Idx,
82 SelectionDAG &DAG,
83 DebugLoc dl) {
84 EVT VT = Vec.getValueType();
85 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000086 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000087 int Factor = VT.getSizeInBits()/128;
88 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
89 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000090
91 // Extract from UNDEF is UNDEF.
92 if (Vec.getOpcode() == ISD::UNDEF)
93 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
94
95 if (isa<ConstantSDNode>(Idx)) {
96 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
97
98 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
99 // we can match to VEXTRACTF128.
100 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
101
102 // This is the index of the first element of the 128-bit chunk
103 // we want.
104 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
105 * ElemsPerChunk);
106
107 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000108 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
109 VecIdx);
110
111 return Result;
112 }
113
114 return SDValue();
115}
116
117/// Generate a DAG to put 128-bits into a vector > 128 bits. This
118/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000119/// simple superregister reference. Idx is an index in the 128 bits
120/// we want. It need not be aligned to a 128-bit bounday. That makes
121/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000122static SDValue Insert128BitVector(SDValue Result,
123 SDValue Vec,
124 SDValue Idx,
125 SelectionDAG &DAG,
126 DebugLoc dl) {
127 if (isa<ConstantSDNode>(Idx)) {
128 EVT VT = Vec.getValueType();
129 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
130
131 EVT ElVT = VT.getVectorElementType();
David Greenea5f26012011-02-07 19:36:54 +0000132 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greenea5f26012011-02-07 19:36:54 +0000133 EVT ResultVT = Result.getValueType();
134
135 // Insert the relevant 128 bits.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000136 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000137
138 // This is the index of the first element of the 128-bit chunk
139 // we want.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000140 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
David Greenea5f26012011-02-07 19:36:54 +0000141 * ElemsPerChunk);
142
143 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000144 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
145 VecIdx);
146 return Result;
147 }
148
149 return SDValue();
150}
151
Chris Lattnerf0144122009-07-28 03:13:23 +0000152static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000153 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
154 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000155
Evan Cheng2bffee22011-02-01 01:14:13 +0000156 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000157 if (is64Bit)
158 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000159 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000160 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000161
Evan Cheng203576a2011-07-20 19:50:42 +0000162 if (Subtarget->isTargetELF())
163 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000164 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000165 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000166 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000167}
168
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000169X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000170 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000171 Subtarget = &TM.getSubtarget<X86Subtarget>();
Bruno Cardoso Lopesaed890b2011-08-01 21:54:05 +0000172 X86ScalarSSEf64 = Subtarget->hasXMMInt() || Subtarget->hasAVX();
173 X86ScalarSSEf32 = Subtarget->hasXMM() || Subtarget->hasAVX();
Evan Cheng25ab6902006-09-08 06:48:29 +0000174 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000175
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000176 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000177 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000178
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000179 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000180 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000181
182 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000183 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000184 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
185 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000186
Eric Christopherde5e1012011-03-11 01:05:58 +0000187 // For 64-bit since we have so many registers use the ILP scheduler, for
188 // 32-bit code use the register pressure specific scheduling.
189 if (Subtarget->is64Bit())
190 setSchedulingPreference(Sched::ILP);
191 else
192 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000193 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000194
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000195 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000196 // Setup Windows compiler runtime calls.
197 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000198 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000199 setLibcallName(RTLIB::SREM_I64, "_allrem");
200 setLibcallName(RTLIB::UREM_I64, "_aullrem");
201 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000202 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000203 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000204 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000205 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000206 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
207 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
208 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000209 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
210 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000211 }
212
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000213 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000214 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000215 setUseUnderscoreSetJmp(false);
216 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000217 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000218 // MS runtime is weird: it exports _setjmp, but longjmp!
219 setUseUnderscoreSetJmp(true);
220 setUseUnderscoreLongJmp(false);
221 } else {
222 setUseUnderscoreSetJmp(true);
223 setUseUnderscoreLongJmp(true);
224 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000225
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000226 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000228 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000230 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000232
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000234
Scott Michelfdc40a02009-02-17 22:15:04 +0000235 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000237 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000239 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
241 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000242
243 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
245 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
246 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
247 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
248 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
249 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000250
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000251 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
252 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000253 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
254 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
255 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000256
Evan Cheng25ab6902006-09-08 06:48:29 +0000257 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
259 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000260 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000261 // We have an algorithm for SSE2->double, and we turn this into a
262 // 64-bit FILD followed by conditional FADD for other targets.
263 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000264 // We have an algorithm for SSE2, and we turn this into a 64-bit
265 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000266 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000267 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000268
269 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
270 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000271 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
272 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000273
Devang Patel6a784892009-06-05 18:48:29 +0000274 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000275 // SSE has no i16 to fp conversion, only i32
276 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000277 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000278 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000280 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000281 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
282 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000283 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000284 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
286 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000287 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000288
Dale Johannesen73328d12007-09-19 23:55:34 +0000289 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
290 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
292 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000293
Evan Cheng02568ff2006-01-30 22:13:22 +0000294 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
295 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000296 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
297 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000298
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000299 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000301 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000303 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
305 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000306 }
307
308 // Handle FP_TO_UINT by promoting the destination to a larger signed
309 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000310 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
311 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
312 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000313
Evan Cheng25ab6902006-09-08 06:48:29 +0000314 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
316 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000317 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000318 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000319 // Expand FP_TO_UINT into a select.
320 // FIXME: We would like to use a Custom expander here eventually to do
321 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000323 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000324 // With SSE3 we can use fisttpll to convert to a signed i64; without
325 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000327 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000328
Chris Lattner399610a2006-12-05 18:22:22 +0000329 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000330 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000331 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
332 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000333 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000334 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000335 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000336 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000337 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000338 }
Chris Lattner21f66852005-12-23 05:15:23 +0000339
Dan Gohmanb00ee212008-02-18 19:34:53 +0000340 // Scalar integer divide and remainder are lowered to use operations that
341 // produce two results, to match the available instructions. This exposes
342 // the two-result form to trivial CSE, which is able to combine x/y and x%y
343 // into a single instruction.
344 //
345 // Scalar integer multiply-high is also lowered to use two-result
346 // operations, to match the available instructions. However, plain multiply
347 // (low) operations are left as Legal, as there are single-result
348 // instructions for this in x86. Using the two-result multiply instructions
349 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000350 for (unsigned i = 0, e = 4; i != e; ++i) {
351 MVT VT = IntVTs[i];
352 setOperationAction(ISD::MULHS, VT, Expand);
353 setOperationAction(ISD::MULHU, VT, Expand);
354 setOperationAction(ISD::SDIV, VT, Expand);
355 setOperationAction(ISD::UDIV, VT, Expand);
356 setOperationAction(ISD::SREM, VT, Expand);
357 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000358
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000359 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000360 setOperationAction(ISD::ADDC, VT, Custom);
361 setOperationAction(ISD::ADDE, VT, Custom);
362 setOperationAction(ISD::SUBC, VT, Custom);
363 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000364 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000365
Owen Anderson825b72b2009-08-11 20:47:22 +0000366 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
367 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
368 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
369 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000370 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
372 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
373 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
374 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
375 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
376 setOperationAction(ISD::FREM , MVT::f32 , Expand);
377 setOperationAction(ISD::FREM , MVT::f64 , Expand);
378 setOperationAction(ISD::FREM , MVT::f80 , Expand);
379 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000380
Owen Anderson825b72b2009-08-11 20:47:22 +0000381 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
382 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000383 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
384 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000385 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
386 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000387 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
389 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000390 }
391
Benjamin Kramer1292c222010-12-04 20:32:23 +0000392 if (Subtarget->hasPOPCNT()) {
393 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
394 } else {
395 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
396 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
397 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
398 if (Subtarget->is64Bit())
399 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
400 }
401
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
403 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000404
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000405 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000406 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000407 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000408 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000409 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
411 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
412 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
413 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
414 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000415 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
417 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
418 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
419 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000420 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000421 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000422 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000423 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000425
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000426 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000427 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
428 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
429 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
430 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000431 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
433 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000434 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000435 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
437 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
438 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
439 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000440 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000441 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000442 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000443 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
444 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
445 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000446 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000447 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
448 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
449 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000450 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000451
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000452 if (Subtarget->hasXMM())
Owen Anderson825b72b2009-08-11 20:47:22 +0000453 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000454
Eric Christopher9a9d2752010-07-22 02:48:34 +0000455 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000456 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000457
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000458 // On X86 and X86-64, atomic operations are lowered to locked instructions.
459 // Locked instructions, in turn, have implicit fence semantics (all memory
460 // operations are flushed before issuing the locked instruction, and they
461 // are not buffered), so we can fold away the common pattern of
462 // fence-atomic-fence.
463 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000464
Mon P Wang63307c32008-05-05 19:05:59 +0000465 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000466 for (unsigned i = 0, e = 4; i != e; ++i) {
467 MVT VT = IntVTs[i];
468 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
469 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000470 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000471 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000472
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000473 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000474 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
476 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
477 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
478 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
479 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
480 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
481 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000482 }
483
Eli Friedman43f51ae2011-08-26 21:21:21 +0000484 if (Subtarget->hasCmpxchg16b()) {
485 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
486 }
487
Evan Cheng3c992d22006-03-07 02:02:57 +0000488 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000489 if (!Subtarget->isTargetDarwin() &&
490 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000491 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000492 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000493 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000494
Owen Anderson825b72b2009-08-11 20:47:22 +0000495 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
496 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
497 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
498 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000499 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000500 setExceptionPointerRegister(X86::RAX);
501 setExceptionSelectorRegister(X86::RDX);
502 } else {
503 setExceptionPointerRegister(X86::EAX);
504 setExceptionSelectorRegister(X86::EDX);
505 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000506 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
507 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000508
Duncan Sands4a544a72011-09-06 13:37:06 +0000509 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
510 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000511
Owen Anderson825b72b2009-08-11 20:47:22 +0000512 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000513
Nate Begemanacc398c2006-01-25 18:21:52 +0000514 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000515 setOperationAction(ISD::VASTART , MVT::Other, Custom);
516 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000517 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000518 setOperationAction(ISD::VAARG , MVT::Other, Custom);
519 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000520 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000521 setOperationAction(ISD::VAARG , MVT::Other, Expand);
522 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000523 }
Evan Chengae642192007-03-02 23:16:35 +0000524
Owen Anderson825b72b2009-08-11 20:47:22 +0000525 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
526 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000527
528 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
529 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
530 MVT::i64 : MVT::i32, Custom);
531 else if (EnableSegmentedStacks)
532 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
533 MVT::i64 : MVT::i32, Custom);
534 else
535 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
536 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000537
Evan Chengc7ce29b2009-02-13 22:36:38 +0000538 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000539 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000540 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000541 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
542 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000543
Evan Cheng223547a2006-01-31 22:28:30 +0000544 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000545 setOperationAction(ISD::FABS , MVT::f64, Custom);
546 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000547
548 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000549 setOperationAction(ISD::FNEG , MVT::f64, Custom);
550 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000551
Evan Cheng68c47cb2007-01-05 07:55:56 +0000552 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000553 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
554 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000555
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000556 // Lower this to FGETSIGNx86 plus an AND.
557 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
558 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
559
Evan Chengd25e9e82006-02-02 00:28:23 +0000560 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000561 setOperationAction(ISD::FSIN , MVT::f64, Expand);
562 setOperationAction(ISD::FCOS , MVT::f64, Expand);
563 setOperationAction(ISD::FSIN , MVT::f32, Expand);
564 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000565
Chris Lattnera54aa942006-01-29 06:26:08 +0000566 // Expand FP immediates into loads from the stack, except for the special
567 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000568 addLegalFPImmediate(APFloat(+0.0)); // xorpd
569 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000570 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000571 // Use SSE for f32, x87 for f64.
572 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000573 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
574 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000575
576 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000577 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000578
579 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000580 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000581
Owen Anderson825b72b2009-08-11 20:47:22 +0000582 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000583
584 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000585 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
586 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000587
588 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000589 setOperationAction(ISD::FSIN , MVT::f32, Expand);
590 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000591
Nate Begemane1795842008-02-14 08:57:00 +0000592 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000593 addLegalFPImmediate(APFloat(+0.0f)); // xorps
594 addLegalFPImmediate(APFloat(+0.0)); // FLD0
595 addLegalFPImmediate(APFloat(+1.0)); // FLD1
596 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
597 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
598
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000599 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000600 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
601 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000602 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000603 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000604 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000605 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000606 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
607 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000608
Owen Anderson825b72b2009-08-11 20:47:22 +0000609 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
610 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
611 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
612 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000613
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000614 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000615 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
616 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000617 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000618 addLegalFPImmediate(APFloat(+0.0)); // FLD0
619 addLegalFPImmediate(APFloat(+1.0)); // FLD1
620 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
621 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000622 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
623 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
624 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
625 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000626 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000627
Cameron Zwarich33390842011-07-08 21:39:21 +0000628 // We don't support FMA.
629 setOperationAction(ISD::FMA, MVT::f64, Expand);
630 setOperationAction(ISD::FMA, MVT::f32, Expand);
631
Dale Johannesen59a58732007-08-05 18:49:15 +0000632 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000633 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000634 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
635 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
636 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000637 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000638 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000639 addLegalFPImmediate(TmpFlt); // FLD0
640 TmpFlt.changeSign();
641 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000642
643 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000644 APFloat TmpFlt2(+1.0);
645 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
646 &ignored);
647 addLegalFPImmediate(TmpFlt2); // FLD1
648 TmpFlt2.changeSign();
649 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
650 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000651
Evan Chengc7ce29b2009-02-13 22:36:38 +0000652 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000653 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
654 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000655 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000656
657 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000658 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000659
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000660 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000661 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
662 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
663 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000664
Owen Anderson825b72b2009-08-11 20:47:22 +0000665 setOperationAction(ISD::FLOG, MVT::f80, Expand);
666 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
667 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
668 setOperationAction(ISD::FEXP, MVT::f80, Expand);
669 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000670
Mon P Wangf007a8b2008-11-06 05:31:54 +0000671 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000672 // (for widening) or expand (for scalarization). Then we will selectively
673 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000674 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
675 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
676 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
677 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
678 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
679 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
680 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
681 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
682 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
683 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
684 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
685 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
686 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
687 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
688 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
689 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
690 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000691 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000692 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
693 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000694 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
695 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
696 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
697 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
698 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
699 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
700 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
701 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
702 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
703 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
704 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
705 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
706 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
707 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
708 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
709 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
710 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
711 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000715 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000716 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
724 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000725 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000726 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
727 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
728 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000730 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000731 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
732 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
733 setTruncStoreAction((MVT::SimpleValueType)VT,
734 (MVT::SimpleValueType)InnerVT, Expand);
735 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
736 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
737 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000738 }
739
Evan Chengc7ce29b2009-02-13 22:36:38 +0000740 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
741 // with -msoft-float, disable use of MMX as well.
Chris Lattner2a786eb2010-12-19 20:19:20 +0000742 if (!UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000743 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000744 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000745 }
746
Dale Johannesen0488fb62010-09-30 23:57:10 +0000747 // MMX-sized vectors (other than x86mmx) are expected to be expanded
748 // into smaller operations.
749 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
750 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
751 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
752 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
753 setOperationAction(ISD::AND, MVT::v8i8, Expand);
754 setOperationAction(ISD::AND, MVT::v4i16, Expand);
755 setOperationAction(ISD::AND, MVT::v2i32, Expand);
756 setOperationAction(ISD::AND, MVT::v1i64, Expand);
757 setOperationAction(ISD::OR, MVT::v8i8, Expand);
758 setOperationAction(ISD::OR, MVT::v4i16, Expand);
759 setOperationAction(ISD::OR, MVT::v2i32, Expand);
760 setOperationAction(ISD::OR, MVT::v1i64, Expand);
761 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
762 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
763 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
764 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
765 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
766 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
767 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
768 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
769 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
770 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
771 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
772 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
773 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000774 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
775 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
776 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
777 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000778
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000779 if (!UseSoftFloat && Subtarget->hasXMM()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000780 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000781
Owen Anderson825b72b2009-08-11 20:47:22 +0000782 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
783 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
784 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
785 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
786 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
787 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
788 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
789 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
790 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
791 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
792 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000793 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000794 }
795
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000796 if (!UseSoftFloat && Subtarget->hasXMMInt()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000797 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000798
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000799 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
800 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000801 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
802 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
803 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
804 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000805
Owen Anderson825b72b2009-08-11 20:47:22 +0000806 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
807 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
808 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
809 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
810 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
811 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
812 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
813 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
814 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
815 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
816 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
817 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
818 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
819 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
820 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
821 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000822
Duncan Sands28b77e92011-09-06 19:07:46 +0000823 setOperationAction(ISD::SETCC, MVT::v2f64, Custom);
824 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
825 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
826 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000827
Owen Anderson825b72b2009-08-11 20:47:22 +0000828 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
829 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
830 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
831 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
832 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000833
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000834 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
835 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
836 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
837 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
838 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
839
Evan Cheng2c3ae372006-04-12 21:21:57 +0000840 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000841 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
842 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000843 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000844 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000845 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000846 // Do not attempt to custom lower non-128-bit vectors
847 if (!VT.is128BitVector())
848 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000849 setOperationAction(ISD::BUILD_VECTOR,
850 VT.getSimpleVT().SimpleTy, Custom);
851 setOperationAction(ISD::VECTOR_SHUFFLE,
852 VT.getSimpleVT().SimpleTy, Custom);
853 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
854 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000855 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000856
Owen Anderson825b72b2009-08-11 20:47:22 +0000857 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
858 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
859 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
860 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
861 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
862 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000863
Nate Begemancdd1eec2008-02-12 22:51:28 +0000864 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000865 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
866 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000867 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000868
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000869 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000870 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
871 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000872 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000873
874 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000875 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000876 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000877
Owen Andersond6662ad2009-08-10 20:46:15 +0000878 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000879 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000880 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000881 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000882 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000883 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000884 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000885 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000886 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000887 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000888 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000889
Owen Anderson825b72b2009-08-11 20:47:22 +0000890 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000891
Evan Cheng2c3ae372006-04-12 21:21:57 +0000892 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000893 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
894 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
895 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
896 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000897
Owen Anderson825b72b2009-08-11 20:47:22 +0000898 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
899 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000900 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000901
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000902 if (Subtarget->hasSSE41() || Subtarget->hasAVX()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000903 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
904 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
905 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
906 setOperationAction(ISD::FRINT, MVT::f32, Legal);
907 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
908 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
909 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
910 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
911 setOperationAction(ISD::FRINT, MVT::f64, Legal);
912 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
913
Nate Begeman14d12ca2008-02-11 04:19:36 +0000914 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000916
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000917 // Can turn SHL into an integer multiply.
918 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
Nate Begeman51409212010-07-28 00:21:48 +0000919 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000920
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000921 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
922 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
923 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
924 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
925 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000926
Nate Begeman14d12ca2008-02-11 04:19:36 +0000927 // i8 and i16 vectors are custom , because the source register and source
928 // source memory operand types are not the same width. f32 vectors are
929 // custom since the immediate controlling the insert encodes additional
930 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000931 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
932 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
933 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
934 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000935
Owen Anderson825b72b2009-08-11 20:47:22 +0000936 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
937 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
938 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
939 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000940
941 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000942 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
943 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000944 }
945 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000946
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000947 if (Subtarget->hasSSE2() || Subtarget->hasAVX()) {
Nadav Rotem43012222011-05-11 08:12:09 +0000948 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
949 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
950 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000951 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000952
953 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
954 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
955 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
956
957 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
958 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
959 }
960
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000961 if (Subtarget->hasSSE42() || Subtarget->hasAVX())
Duncan Sands28b77e92011-09-06 19:07:46 +0000962 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000963
David Greene9b9838d2009-06-29 16:47:10 +0000964 if (!UseSoftFloat && Subtarget->hasAVX()) {
Bruno Cardoso Lopesdbd4fe22011-07-21 02:24:08 +0000965 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
966 addRegisterClass(MVT::v16i16, X86::VR256RegisterClass);
967 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
968 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
969 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
970 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000971
Owen Anderson825b72b2009-08-11 20:47:22 +0000972 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000973 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
974 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +0000975
Owen Anderson825b72b2009-08-11 20:47:22 +0000976 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
977 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
978 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
979 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
980 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
981 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000982
Owen Anderson825b72b2009-08-11 20:47:22 +0000983 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
984 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
985 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
986 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
987 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
988 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000989
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +0000990 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
991 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +0000992 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +0000993
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +0000994 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
995 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
996 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
997 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
998 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
999 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1000
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001001 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1002 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1003 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1004 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1005
1006 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1007 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1008 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1009 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1010
1011 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
1012 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
1013
Duncan Sands28b77e92011-09-06 19:07:46 +00001014 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1015 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1016 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1017 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001018
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001019 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1020 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1021 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1022
Nadav Rotemfbad25e2011-09-11 15:02:23 +00001023 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1024 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1025 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1026 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001027
Craig Topper13894fa2011-08-24 06:14:18 +00001028 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1029 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1030 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1031 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1032
1033 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1034 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1035 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1036 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1037
1038 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1039 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1040 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1041 // Don't lower v32i8 because there is no 128-bit byte mul
1042
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001043 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +00001044 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001045 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1046 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1047 EVT VT = SVT;
1048
1049 // Extract subvector is special because the value type
1050 // (result) is 128-bit but the source is 256-bit wide.
1051 if (VT.is128BitVector())
1052 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1053
1054 // Do not attempt to custom lower other non-256-bit vectors
1055 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001056 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001057
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001058 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1059 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1060 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1061 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001062 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001063 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001064 }
1065
David Greene54d8eba2011-01-27 22:38:56 +00001066 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001067 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1068 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1069 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001070
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001071 // Do not attempt to promote non-256-bit vectors
1072 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001073 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001074
1075 setOperationAction(ISD::AND, SVT, Promote);
1076 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1077 setOperationAction(ISD::OR, SVT, Promote);
1078 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1079 setOperationAction(ISD::XOR, SVT, Promote);
1080 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1081 setOperationAction(ISD::LOAD, SVT, Promote);
1082 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1083 setOperationAction(ISD::SELECT, SVT, Promote);
1084 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001085 }
David Greene9b9838d2009-06-29 16:47:10 +00001086 }
1087
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001088 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1089 // of this type with custom code.
1090 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1091 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
1092 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT, Custom);
1093 }
1094
Evan Cheng6be2c582006-04-05 23:38:46 +00001095 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001096 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001097
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001098
Eli Friedman962f5492010-06-02 19:35:46 +00001099 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1100 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001101 //
Eli Friedman962f5492010-06-02 19:35:46 +00001102 // FIXME: We really should do custom legalization for addition and
1103 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1104 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001105 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1106 // Add/Sub/Mul with overflow operations are custom lowered.
1107 MVT VT = IntVTs[i];
1108 setOperationAction(ISD::SADDO, VT, Custom);
1109 setOperationAction(ISD::UADDO, VT, Custom);
1110 setOperationAction(ISD::SSUBO, VT, Custom);
1111 setOperationAction(ISD::USUBO, VT, Custom);
1112 setOperationAction(ISD::SMULO, VT, Custom);
1113 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001114 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001115
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001116 // There are no 8-bit 3-address imul/mul instructions
1117 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1118 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001119
Evan Chengd54f2d52009-03-31 19:38:51 +00001120 if (!Subtarget->is64Bit()) {
1121 // These libcalls are not available in 32-bit.
1122 setLibcallName(RTLIB::SHL_I128, 0);
1123 setLibcallName(RTLIB::SRL_I128, 0);
1124 setLibcallName(RTLIB::SRA_I128, 0);
1125 }
1126
Evan Cheng206ee9d2006-07-07 08:33:52 +00001127 // We have target-specific dag combine patterns for the following nodes:
1128 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001129 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001130 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +00001131 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001132 setTargetDAGCombine(ISD::SHL);
1133 setTargetDAGCombine(ISD::SRA);
1134 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001135 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001136 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001137 setTargetDAGCombine(ISD::ADD);
1138 setTargetDAGCombine(ISD::SUB);
Chris Lattner149a4e52008-02-22 02:09:43 +00001139 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001140 setTargetDAGCombine(ISD::ZERO_EXTEND);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001141 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001142 if (Subtarget->is64Bit())
1143 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001144
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001145 computeRegisterProperties();
1146
Evan Cheng05219282011-01-06 06:52:41 +00001147 // On Darwin, -Os means optimize for size without hurting performance,
1148 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001149 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001150 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001151 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001152 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1153 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1154 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Evan Chengfb8075d2008-02-28 00:43:03 +00001155 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001156 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001157
1158 setPrefFunctionAlignment(4);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001159}
1160
Scott Michel5b8f82e2008-03-10 15:42:14 +00001161
Duncan Sands28b77e92011-09-06 19:07:46 +00001162EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1163 if (!VT.isVector()) return MVT::i8;
1164 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001165}
1166
1167
Evan Cheng29286502008-01-23 23:17:41 +00001168/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1169/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001170static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001171 if (MaxAlign == 16)
1172 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001173 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001174 if (VTy->getBitWidth() == 128)
1175 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001176 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001177 unsigned EltAlign = 0;
1178 getMaxByValAlign(ATy->getElementType(), EltAlign);
1179 if (EltAlign > MaxAlign)
1180 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001181 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001182 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1183 unsigned EltAlign = 0;
1184 getMaxByValAlign(STy->getElementType(i), EltAlign);
1185 if (EltAlign > MaxAlign)
1186 MaxAlign = EltAlign;
1187 if (MaxAlign == 16)
1188 break;
1189 }
1190 }
1191 return;
1192}
1193
1194/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1195/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001196/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1197/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001198unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001199 if (Subtarget->is64Bit()) {
1200 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001201 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001202 if (TyAlign > 8)
1203 return TyAlign;
1204 return 8;
1205 }
1206
Evan Cheng29286502008-01-23 23:17:41 +00001207 unsigned Align = 4;
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001208 if (Subtarget->hasXMM())
Dale Johannesen0c191872008-02-08 19:48:20 +00001209 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001210 return Align;
1211}
Chris Lattner2b02a442007-02-25 08:29:00 +00001212
Evan Chengf0df0312008-05-15 08:39:06 +00001213/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001214/// and store operations as a result of memset, memcpy, and memmove
1215/// lowering. If DstAlign is zero that means it's safe to destination
1216/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1217/// means there isn't a need to check it against alignment requirement,
1218/// probably because the source does not need to be loaded. If
1219/// 'NonScalarIntSafe' is true, that means it's safe to return a
1220/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1221/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1222/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001223/// It returns EVT::Other if the type should be determined using generic
1224/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001225EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001226X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1227 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001228 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001229 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001230 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001231 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1232 // linux. This is because the stack realignment code can't handle certain
1233 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001234 const Function *F = MF.getFunction();
Evan Chenga5e13622011-01-07 19:35:30 +00001235 if (NonScalarIntSafe &&
1236 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001237 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001238 (Subtarget->isUnalignedMemAccessFast() ||
1239 ((DstAlign == 0 || DstAlign >= 16) &&
1240 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001241 Subtarget->getStackAlignment() >= 16) {
1242 if (Subtarget->hasSSE2())
1243 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001244 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001245 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001246 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001247 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001248 Subtarget->getStackAlignment() >= 8 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001249 Subtarget->hasXMMInt()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001250 // Do not use f64 to lower memcpy if source is string constant. It's
1251 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001252 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001253 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001254 }
Evan Chengf0df0312008-05-15 08:39:06 +00001255 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001256 return MVT::i64;
1257 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001258}
1259
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001260/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1261/// current function. The returned value is a member of the
1262/// MachineJumpTableInfo::JTEntryKind enum.
1263unsigned X86TargetLowering::getJumpTableEncoding() const {
1264 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1265 // symbol.
1266 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1267 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001268 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001269
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001270 // Otherwise, use the normal jump table encoding heuristics.
1271 return TargetLowering::getJumpTableEncoding();
1272}
1273
Chris Lattnerc64daab2010-01-26 05:02:42 +00001274const MCExpr *
1275X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1276 const MachineBasicBlock *MBB,
1277 unsigned uid,MCContext &Ctx) const{
1278 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1279 Subtarget->isPICStyleGOT());
1280 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1281 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001282 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1283 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001284}
1285
Evan Chengcc415862007-11-09 01:32:10 +00001286/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1287/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001288SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001289 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001290 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001291 // This doesn't have DebugLoc associated with it, but is not really the
1292 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001293 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001294 return Table;
1295}
1296
Chris Lattner589c6f62010-01-26 06:28:43 +00001297/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1298/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1299/// MCExpr.
1300const MCExpr *X86TargetLowering::
1301getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1302 MCContext &Ctx) const {
1303 // X86-64 uses RIP relative addressing based on the jump table label.
1304 if (Subtarget->isPICStyleRIPRel())
1305 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1306
1307 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001308 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001309}
1310
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001311// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001312std::pair<const TargetRegisterClass*, uint8_t>
1313X86TargetLowering::findRepresentativeClass(EVT VT) const{
1314 const TargetRegisterClass *RRC = 0;
1315 uint8_t Cost = 1;
1316 switch (VT.getSimpleVT().SimpleTy) {
1317 default:
1318 return TargetLowering::findRepresentativeClass(VT);
1319 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1320 RRC = (Subtarget->is64Bit()
1321 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1322 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001323 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001324 RRC = X86::VR64RegisterClass;
1325 break;
1326 case MVT::f32: case MVT::f64:
1327 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1328 case MVT::v4f32: case MVT::v2f64:
1329 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1330 case MVT::v4f64:
1331 RRC = X86::VR128RegisterClass;
1332 break;
1333 }
1334 return std::make_pair(RRC, Cost);
1335}
1336
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001337bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1338 unsigned &Offset) const {
1339 if (!Subtarget->isTargetLinux())
1340 return false;
1341
1342 if (Subtarget->is64Bit()) {
1343 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1344 Offset = 0x28;
1345 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1346 AddressSpace = 256;
1347 else
1348 AddressSpace = 257;
1349 } else {
1350 // %gs:0x14 on i386
1351 Offset = 0x14;
1352 AddressSpace = 256;
1353 }
1354 return true;
1355}
1356
1357
Chris Lattner2b02a442007-02-25 08:29:00 +00001358//===----------------------------------------------------------------------===//
1359// Return Value Calling Convention Implementation
1360//===----------------------------------------------------------------------===//
1361
Chris Lattner59ed56b2007-02-28 04:55:35 +00001362#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001363
Michael J. Spencerec38de22010-10-10 22:04:20 +00001364bool
Eric Christopher471e4222011-06-08 23:55:35 +00001365X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1366 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001367 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001368 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001369 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001370 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001371 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001372 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001373}
1374
Dan Gohman98ca4f22009-08-05 01:29:28 +00001375SDValue
1376X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001377 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001378 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001379 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001380 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001381 MachineFunction &MF = DAG.getMachineFunction();
1382 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001383
Chris Lattner9774c912007-02-27 05:28:59 +00001384 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001385 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001386 RVLocs, *DAG.getContext());
1387 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001388
Evan Chengdcea1632010-02-04 02:40:39 +00001389 // Add the regs to the liveout set for the function.
1390 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1391 for (unsigned i = 0; i != RVLocs.size(); ++i)
1392 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1393 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001394
Dan Gohman475871a2008-07-27 21:46:04 +00001395 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001396
Dan Gohman475871a2008-07-27 21:46:04 +00001397 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001398 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1399 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001400 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1401 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001402
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001403 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001404 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1405 CCValAssign &VA = RVLocs[i];
1406 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001407 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001408 EVT ValVT = ValToCopy.getValueType();
1409
Dale Johannesenc4510512010-09-24 19:05:48 +00001410 // If this is x86-64, and we disabled SSE, we can't return FP values,
1411 // or SSE or MMX vectors.
1412 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1413 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001414 (Subtarget->is64Bit() && !Subtarget->hasXMM())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001415 report_fatal_error("SSE register return with SSE disabled");
1416 }
1417 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1418 // llvm-gcc has never done it right and no one has noticed, so this
1419 // should be OK for now.
1420 if (ValVT == MVT::f64 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001421 (Subtarget->is64Bit() && !Subtarget->hasXMMInt()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001422 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001423
Chris Lattner447ff682008-03-11 03:23:40 +00001424 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1425 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001426 if (VA.getLocReg() == X86::ST0 ||
1427 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001428 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1429 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001430 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001431 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001432 RetOps.push_back(ValToCopy);
1433 // Don't emit a copytoreg.
1434 continue;
1435 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001436
Evan Cheng242b38b2009-02-23 09:03:22 +00001437 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1438 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001439 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001440 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001441 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001442 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001443 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1444 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001445 // If we don't have SSE2 available, convert to v4f32 so the generated
1446 // register is legal.
1447 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001448 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001449 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001450 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001451 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001452
Dale Johannesendd64c412009-02-04 00:33:20 +00001453 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001454 Flag = Chain.getValue(1);
1455 }
Dan Gohman61a92132008-04-21 23:59:07 +00001456
1457 // The x86-64 ABI for returning structs by value requires that we copy
1458 // the sret argument into %rax for the return. We saved the argument into
1459 // a virtual register in the entry block, so now we copy the value out
1460 // and into %rax.
1461 if (Subtarget->is64Bit() &&
1462 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1463 MachineFunction &MF = DAG.getMachineFunction();
1464 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1465 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001466 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001467 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001468 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001469
Dale Johannesendd64c412009-02-04 00:33:20 +00001470 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001471 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001472
1473 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001474 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001475 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001476
Chris Lattner447ff682008-03-11 03:23:40 +00001477 RetOps[0] = Chain; // Update chain.
1478
1479 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001480 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001481 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001482
1483 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001484 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001485}
1486
Evan Cheng3d2125c2010-11-30 23:55:39 +00001487bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1488 if (N->getNumValues() != 1)
1489 return false;
1490 if (!N->hasNUsesOfValue(1, 0))
1491 return false;
1492
1493 SDNode *Copy = *N->use_begin();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001494 if (Copy->getOpcode() != ISD::CopyToReg &&
1495 Copy->getOpcode() != ISD::FP_EXTEND)
Evan Cheng3d2125c2010-11-30 23:55:39 +00001496 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001497
1498 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001499 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001500 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001501 if (UI->getOpcode() != X86ISD::RET_FLAG)
1502 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001503 HasRet = true;
1504 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001505
Evan Cheng1bf891a2010-12-01 22:59:46 +00001506 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001507}
1508
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001509EVT
1510X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001511 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001512 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001513 // TODO: Is this also valid on 32-bit?
1514 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001515 ReturnMVT = MVT::i8;
1516 else
1517 ReturnMVT = MVT::i32;
1518
1519 EVT MinVT = getRegisterType(Context, ReturnMVT);
1520 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001521}
1522
Dan Gohman98ca4f22009-08-05 01:29:28 +00001523/// LowerCallResult - Lower the result values of a call into the
1524/// appropriate copies out of appropriate physical registers.
1525///
1526SDValue
1527X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001528 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001529 const SmallVectorImpl<ISD::InputArg> &Ins,
1530 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001531 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001532
Chris Lattnere32bbf62007-02-28 07:09:55 +00001533 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001534 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001535 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001536 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1537 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001538 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001539
Chris Lattner3085e152007-02-25 08:59:22 +00001540 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001541 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001542 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001543 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001544
Torok Edwin3f142c32009-02-01 18:15:56 +00001545 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001546 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001547 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasXMM())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001548 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001549 }
1550
Evan Cheng79fb3b42009-02-20 20:43:02 +00001551 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001552
1553 // If this is a call to a function that returns an fp value on the floating
1554 // point stack, we must guarantee the the value is popped from the stack, so
1555 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001556 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001557 // instead.
1558 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1559 // If we prefer to use the value in xmm registers, copy it out as f80 and
1560 // use a truncate to move it from fp stack reg to xmm reg.
1561 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001562 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001563 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1564 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001565 Val = Chain.getValue(0);
1566
1567 // Round the f80 to the right size, which also moves it to the appropriate
1568 // xmm register.
1569 if (CopyVT != VA.getValVT())
1570 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1571 // This truncation won't change the value.
1572 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001573 } else {
1574 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1575 CopyVT, InFlag).getValue(1);
1576 Val = Chain.getValue(0);
1577 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001578 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001579 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001580 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001581
Dan Gohman98ca4f22009-08-05 01:29:28 +00001582 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001583}
1584
1585
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001586//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001587// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001588//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001589// StdCall calling convention seems to be standard for many Windows' API
1590// routines and around. It differs from C calling convention just a little:
1591// callee should clean up the stack, not caller. Symbols should be also
1592// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001593// For info on fast calling convention see Fast Calling Convention (tail call)
1594// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001595
Dan Gohman98ca4f22009-08-05 01:29:28 +00001596/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001597/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001598static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1599 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001600 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001601
Dan Gohman98ca4f22009-08-05 01:29:28 +00001602 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001603}
1604
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001605/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001606/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001607static bool
1608ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1609 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001610 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001611
Dan Gohman98ca4f22009-08-05 01:29:28 +00001612 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001613}
1614
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001615/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1616/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001617/// the specific parameter attribute. The copy will be passed as a byval
1618/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001619static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001620CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001621 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1622 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001623 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001624
Dale Johannesendd64c412009-02-04 00:33:20 +00001625 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001626 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001627 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001628}
1629
Chris Lattner29689432010-03-11 00:22:57 +00001630/// IsTailCallConvention - Return true if the calling convention is one that
1631/// supports tail call optimization.
1632static bool IsTailCallConvention(CallingConv::ID CC) {
1633 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1634}
1635
Evan Cheng485fafc2011-03-21 01:19:09 +00001636bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
1637 if (!CI->isTailCall())
1638 return false;
1639
1640 CallSite CS(CI);
1641 CallingConv::ID CalleeCC = CS.getCallingConv();
1642 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1643 return false;
1644
1645 return true;
1646}
1647
Evan Cheng0c439eb2010-01-27 00:07:07 +00001648/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1649/// a tailcall target by changing its ABI.
1650static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001651 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001652}
1653
Dan Gohman98ca4f22009-08-05 01:29:28 +00001654SDValue
1655X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001656 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001657 const SmallVectorImpl<ISD::InputArg> &Ins,
1658 DebugLoc dl, SelectionDAG &DAG,
1659 const CCValAssign &VA,
1660 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001661 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001662 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001663 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001664 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001665 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001666 EVT ValVT;
1667
1668 // If value is passed by pointer we have address passed instead of the value
1669 // itself.
1670 if (VA.getLocInfo() == CCValAssign::Indirect)
1671 ValVT = VA.getLocVT();
1672 else
1673 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001674
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001675 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001676 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001677 // In case of tail call optimization mark all arguments mutable. Since they
1678 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001679 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001680 unsigned Bytes = Flags.getByValSize();
1681 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1682 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001683 return DAG.getFrameIndex(FI, getPointerTy());
1684 } else {
1685 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001686 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001687 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1688 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001689 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00001690 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001691 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001692}
1693
Dan Gohman475871a2008-07-27 21:46:04 +00001694SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001695X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001696 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001697 bool isVarArg,
1698 const SmallVectorImpl<ISD::InputArg> &Ins,
1699 DebugLoc dl,
1700 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001701 SmallVectorImpl<SDValue> &InVals)
1702 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001703 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001704 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001705
Gordon Henriksen86737662008-01-05 16:56:59 +00001706 const Function* Fn = MF.getFunction();
1707 if (Fn->hasExternalLinkage() &&
1708 Subtarget->isTargetCygMing() &&
1709 Fn->getName() == "main")
1710 FuncInfo->setForceFramePointer(true);
1711
Evan Cheng1bc78042006-04-26 01:20:17 +00001712 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001713 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001714 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001715
Chris Lattner29689432010-03-11 00:22:57 +00001716 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1717 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001718
Chris Lattner638402b2007-02-28 07:00:42 +00001719 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001720 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001721 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001722 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001723
1724 // Allocate shadow area for Win64
1725 if (IsWin64) {
1726 CCInfo.AllocateStack(32, 8);
1727 }
1728
Duncan Sands45907662010-10-31 13:21:44 +00001729 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001730
Chris Lattnerf39f7712007-02-28 05:46:49 +00001731 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001732 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001733 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1734 CCValAssign &VA = ArgLocs[i];
1735 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1736 // places.
1737 assert(VA.getValNo() != LastVal &&
1738 "Don't support value assigned to multiple locs yet");
1739 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001740
Chris Lattnerf39f7712007-02-28 05:46:49 +00001741 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001742 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001743 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001744 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001745 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001746 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001747 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001748 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001749 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001750 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001751 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001752 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1753 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001754 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001755 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001756 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001757 RC = X86::VR64RegisterClass;
1758 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001759 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001760
Devang Patel68e6bee2011-02-21 23:21:26 +00001761 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001762 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001763
Chris Lattnerf39f7712007-02-28 05:46:49 +00001764 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1765 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1766 // right size.
1767 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001768 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001769 DAG.getValueType(VA.getValVT()));
1770 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001771 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001772 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001773 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001774 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001775
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001776 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001777 // Handle MMX values passed in XMM regs.
1778 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001779 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1780 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001781 } else
1782 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001783 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001784 } else {
1785 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001786 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001787 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001788
1789 // If value is passed via pointer - do a load.
1790 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001791 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
1792 MachinePointerInfo(), false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001793
Dan Gohman98ca4f22009-08-05 01:29:28 +00001794 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001795 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001796
Dan Gohman61a92132008-04-21 23:59:07 +00001797 // The x86-64 ABI for returning structs by value requires that we copy
1798 // the sret argument into %rax for the return. Save the argument into
1799 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001800 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001801 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1802 unsigned Reg = FuncInfo->getSRetReturnReg();
1803 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001804 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001805 FuncInfo->setSRetReturnReg(Reg);
1806 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001807 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001808 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001809 }
1810
Chris Lattnerf39f7712007-02-28 05:46:49 +00001811 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001812 // Align stack specially for tail calls.
1813 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001814 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001815
Evan Cheng1bc78042006-04-26 01:20:17 +00001816 // If the function takes variable number of arguments, make a frame index for
1817 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001818 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001819 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1820 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001821 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001822 }
1823 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001824 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1825
1826 // FIXME: We should really autogenerate these arrays
1827 static const unsigned GPR64ArgRegsWin64[] = {
1828 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001829 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001830 static const unsigned GPR64ArgRegs64Bit[] = {
1831 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1832 };
1833 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001834 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1835 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1836 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001837 const unsigned *GPR64ArgRegs;
1838 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001839
1840 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001841 // The XMM registers which might contain var arg parameters are shadowed
1842 // in their paired GPR. So we only need to save the GPR to their home
1843 // slots.
1844 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001845 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001846 } else {
1847 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1848 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001849
1850 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit, TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001851 }
1852 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1853 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001854
Devang Patel578efa92009-06-05 21:57:13 +00001855 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001856 assert(!(NumXMMRegs && !Subtarget->hasXMM()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001857 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001858 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001859 "SSE register cannot be used when SSE is disabled!");
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001860 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasXMM())
Torok Edwin3f142c32009-02-01 18:15:56 +00001861 // Kernel mode asks for SSE to be disabled, so don't push them
1862 // on the stack.
1863 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001864
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001865 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001866 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001867 // Get to the caller-allocated home save location. Add 8 to account
1868 // for the return address.
1869 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001870 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001871 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001872 // Fixup to set vararg frame on shadow area (4 x i64).
1873 if (NumIntRegs < 4)
1874 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001875 } else {
1876 // For X86-64, if there are vararg parameters that are passed via
1877 // registers, then we must store them to their spots on the stack so they
1878 // may be loaded by deferencing the result of va_next.
1879 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1880 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1881 FuncInfo->setRegSaveFrameIndex(
1882 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001883 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001884 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001885
Gordon Henriksen86737662008-01-05 16:56:59 +00001886 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001887 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001888 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1889 getPointerTy());
1890 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001891 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001892 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1893 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001894 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001895 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001896 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001897 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001898 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001899 MachinePointerInfo::getFixedStack(
1900 FuncInfo->getRegSaveFrameIndex(), Offset),
1901 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001902 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001903 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001904 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001905
Dan Gohmanface41a2009-08-16 21:24:25 +00001906 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1907 // Now store the XMM (fp + vector) parameter registers.
1908 SmallVector<SDValue, 11> SaveXMMOps;
1909 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001910
Devang Patel68e6bee2011-02-21 23:21:26 +00001911 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00001912 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1913 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001914
Dan Gohman1e93df62010-04-17 14:41:14 +00001915 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1916 FuncInfo->getRegSaveFrameIndex()));
1917 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1918 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001919
Dan Gohmanface41a2009-08-16 21:24:25 +00001920 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001921 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001922 X86::VR128RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00001923 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1924 SaveXMMOps.push_back(Val);
1925 }
1926 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1927 MVT::Other,
1928 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001929 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001930
1931 if (!MemOps.empty())
1932 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1933 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001934 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001935 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001936
Gordon Henriksen86737662008-01-05 16:56:59 +00001937 // Some CCs need callee pop.
Evan Chengef41ff62011-06-23 17:54:54 +00001938 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg, GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001939 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001940 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001941 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001942 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001943 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001944 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001945 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001946
Gordon Henriksen86737662008-01-05 16:56:59 +00001947 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001948 // RegSaveFrameIndex is X86-64 only.
1949 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001950 if (CallConv == CallingConv::X86_FastCall ||
1951 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001952 // fastcc functions can't have varargs.
1953 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001954 }
Evan Cheng25caf632006-05-23 21:06:34 +00001955
Rafael Espindola76927d752011-08-30 19:39:58 +00001956 FuncInfo->setArgumentStackSize(StackSize);
1957
Dan Gohman98ca4f22009-08-05 01:29:28 +00001958 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001959}
1960
Dan Gohman475871a2008-07-27 21:46:04 +00001961SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001962X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1963 SDValue StackPtr, SDValue Arg,
1964 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001965 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001966 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001967 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001968 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001969 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001970 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00001971 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001972
1973 return DAG.getStore(Chain, dl, Arg, PtrOff,
1974 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00001975 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001976}
1977
Bill Wendling64e87322009-01-16 19:25:27 +00001978/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001979/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001980SDValue
1981X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001982 SDValue &OutRetAddr, SDValue Chain,
1983 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001984 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001985 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001986 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001987 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001988
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001989 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00001990 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
1991 false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001992 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001993}
1994
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001995/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001996/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001997static SDValue
1998EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001999 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002000 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002001 // Store the return address to the appropriate stack slot.
2002 if (!FPDiff) return Chain;
2003 // Calculate the new stack slot for the return address.
2004 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002005 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002006 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002007 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002008 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002009 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002010 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002011 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002012 return Chain;
2013}
2014
Dan Gohman98ca4f22009-08-05 01:29:28 +00002015SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002016X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002017 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002018 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002019 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002020 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002021 const SmallVectorImpl<ISD::InputArg> &Ins,
2022 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002023 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002024 MachineFunction &MF = DAG.getMachineFunction();
2025 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002026 bool IsWin64 = Subtarget->isTargetWin64();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002027 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002028 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002029
Evan Cheng5f941932010-02-05 02:21:12 +00002030 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002031 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002032 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2033 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002034 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002035
2036 // Sibcalls are automatically detected tailcalls which do not require
2037 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00002038 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002039 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002040
2041 if (isTailCall)
2042 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002043 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002044
Chris Lattner29689432010-03-11 00:22:57 +00002045 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2046 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002047
Chris Lattner638402b2007-02-28 07:00:42 +00002048 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002049 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002050 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002051 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002052
2053 // Allocate shadow area for Win64
2054 if (IsWin64) {
2055 CCInfo.AllocateStack(32, 8);
2056 }
2057
Duncan Sands45907662010-10-31 13:21:44 +00002058 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002059
Chris Lattner423c5f42007-02-28 05:31:48 +00002060 // Get a count of how many bytes are to be pushed on the stack.
2061 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002062 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002063 // This is a sibcall. The memory operands are available in caller's
2064 // own caller's stack.
2065 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00002066 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002067 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002068
Gordon Henriksen86737662008-01-05 16:56:59 +00002069 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002070 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002071 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002072 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002073 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2074 FPDiff = NumBytesCallerPushed - NumBytes;
2075
2076 // Set the delta of movement of the returnaddr stackslot.
2077 // But only set if delta is greater than previous delta.
2078 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2079 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2080 }
2081
Evan Chengf22f9b32010-02-06 03:28:46 +00002082 if (!IsSibcall)
2083 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002084
Dan Gohman475871a2008-07-27 21:46:04 +00002085 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002086 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002087 if (isTailCall && FPDiff)
2088 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2089 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002090
Dan Gohman475871a2008-07-27 21:46:04 +00002091 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2092 SmallVector<SDValue, 8> MemOpChains;
2093 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002094
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002095 // Walk the register/memloc assignments, inserting copies/loads. In the case
2096 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002097 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2098 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002099 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002100 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002101 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002102 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002103
Chris Lattner423c5f42007-02-28 05:31:48 +00002104 // Promote the value if needed.
2105 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002106 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002107 case CCValAssign::Full: break;
2108 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002109 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002110 break;
2111 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002112 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002113 break;
2114 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002115 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2116 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002117 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002118 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2119 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002120 } else
2121 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2122 break;
2123 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002124 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002125 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002126 case CCValAssign::Indirect: {
2127 // Store the argument.
2128 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002129 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002130 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002131 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002132 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002133 Arg = SpillSlot;
2134 break;
2135 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002136 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002137
Chris Lattner423c5f42007-02-28 05:31:48 +00002138 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002139 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2140 if (isVarArg && IsWin64) {
2141 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2142 // shadow reg if callee is a varargs function.
2143 unsigned ShadowReg = 0;
2144 switch (VA.getLocReg()) {
2145 case X86::XMM0: ShadowReg = X86::RCX; break;
2146 case X86::XMM1: ShadowReg = X86::RDX; break;
2147 case X86::XMM2: ShadowReg = X86::R8; break;
2148 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002149 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002150 if (ShadowReg)
2151 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002152 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002153 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002154 assert(VA.isMemLoc());
2155 if (StackPtr.getNode() == 0)
2156 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2157 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2158 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002159 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002160 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002161
Evan Cheng32fe1032006-05-25 00:59:30 +00002162 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002163 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002164 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002165
Evan Cheng347d5f72006-04-28 21:29:37 +00002166 // Build a sequence of copy-to-reg nodes chained together with token chain
2167 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002168 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002169 // Tail call byval lowering might overwrite argument registers so in case of
2170 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002171 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002172 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002173 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002174 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002175 InFlag = Chain.getValue(1);
2176 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002177
Chris Lattner88e1fd52009-07-09 04:24:46 +00002178 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002179 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2180 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002181 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002182 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2183 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002184 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002185 InFlag);
2186 InFlag = Chain.getValue(1);
2187 } else {
2188 // If we are tail calling and generating PIC/GOT style code load the
2189 // address of the callee into ECX. The value in ecx is used as target of
2190 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2191 // for tail calls on PIC/GOT architectures. Normally we would just put the
2192 // address of GOT into ebx and then call target@PLT. But for tail calls
2193 // ebx would be restored (since ebx is callee saved) before jumping to the
2194 // target@PLT.
2195
2196 // Note: The actual moving to ECX is done further down.
2197 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2198 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2199 !G->getGlobal()->hasProtectedVisibility())
2200 Callee = LowerGlobalAddress(Callee, DAG);
2201 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002202 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002203 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002204 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002205
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002206 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002207 // From AMD64 ABI document:
2208 // For calls that may call functions that use varargs or stdargs
2209 // (prototype-less calls or calls to functions containing ellipsis (...) in
2210 // the declaration) %al is used as hidden argument to specify the number
2211 // of SSE registers used. The contents of %al do not need to match exactly
2212 // the number of registers, but must be an ubound on the number of SSE
2213 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002214
Gordon Henriksen86737662008-01-05 16:56:59 +00002215 // Count the number of XMM registers allocated.
2216 static const unsigned XMMArgRegs[] = {
2217 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2218 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2219 };
2220 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00002221 assert((Subtarget->hasXMM() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002222 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002223
Dale Johannesendd64c412009-02-04 00:33:20 +00002224 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002225 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002226 InFlag = Chain.getValue(1);
2227 }
2228
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002229
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002230 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002231 if (isTailCall) {
2232 // Force all the incoming stack arguments to be loaded from the stack
2233 // before any new outgoing arguments are stored to the stack, because the
2234 // outgoing stack slots may alias the incoming argument stack slots, and
2235 // the alias isn't otherwise explicit. This is slightly more conservative
2236 // than necessary, because it means that each store effectively depends
2237 // on every argument instead of just those arguments it would clobber.
2238 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2239
Dan Gohman475871a2008-07-27 21:46:04 +00002240 SmallVector<SDValue, 8> MemOpChains2;
2241 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002242 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002243 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002244 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002245 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002246 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2247 CCValAssign &VA = ArgLocs[i];
2248 if (VA.isRegLoc())
2249 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002250 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002251 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002252 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002253 // Create frame index.
2254 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002255 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002256 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002257 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002258
Duncan Sands276dcbd2008-03-21 09:14:45 +00002259 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002260 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002261 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002262 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002263 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002264 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002265 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002266
Dan Gohman98ca4f22009-08-05 01:29:28 +00002267 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2268 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002269 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002270 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002271 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002272 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002273 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002274 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002275 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002276 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002277 }
2278 }
2279
2280 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002281 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002282 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002283
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002284 // Copy arguments to their registers.
2285 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002286 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002287 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002288 InFlag = Chain.getValue(1);
2289 }
Dan Gohman475871a2008-07-27 21:46:04 +00002290 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002291
Gordon Henriksen86737662008-01-05 16:56:59 +00002292 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002293 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002294 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002295 }
2296
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002297 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2298 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2299 // In the 64-bit large code model, we have to make all calls
2300 // through a register, since the call instruction's 32-bit
2301 // pc-relative offset may not be large enough to hold the whole
2302 // address.
2303 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002304 // If the callee is a GlobalAddress node (quite common, every direct call
2305 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2306 // it.
2307
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002308 // We should use extra load for direct calls to dllimported functions in
2309 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002310 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002311 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002312 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002313 bool ExtraLoad = false;
2314 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002315
Chris Lattner48a7d022009-07-09 05:02:21 +00002316 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2317 // external symbols most go through the PLT in PIC mode. If the symbol
2318 // has hidden or protected visibility, or if it is static or local, then
2319 // we don't need to use the PLT - we can directly call it.
2320 if (Subtarget->isTargetELF() &&
2321 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002322 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002323 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002324 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002325 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002326 (!Subtarget->getTargetTriple().isMacOSX() ||
2327 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002328 // PC-relative references to external symbols should go through $stub,
2329 // unless we're building with the leopard linker or later, which
2330 // automatically synthesizes these stubs.
2331 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002332 } else if (Subtarget->isPICStyleRIPRel() &&
2333 isa<Function>(GV) &&
2334 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2335 // If the function is marked as non-lazy, generate an indirect call
2336 // which loads from the GOT directly. This avoids runtime overhead
2337 // at the cost of eager binding (and one extra byte of encoding).
2338 OpFlags = X86II::MO_GOTPCREL;
2339 WrapperKind = X86ISD::WrapperRIP;
2340 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002341 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002342
Devang Patel0d881da2010-07-06 22:08:15 +00002343 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002344 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002345
2346 // Add a wrapper if needed.
2347 if (WrapperKind != ISD::DELETED_NODE)
2348 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2349 // Add extra indirection if needed.
2350 if (ExtraLoad)
2351 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2352 MachinePointerInfo::getGOT(),
2353 false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002354 }
Bill Wendling056292f2008-09-16 21:48:12 +00002355 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002356 unsigned char OpFlags = 0;
2357
Evan Cheng1bf891a2010-12-01 22:59:46 +00002358 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2359 // external symbols should go through the PLT.
2360 if (Subtarget->isTargetELF() &&
2361 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2362 OpFlags = X86II::MO_PLT;
2363 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002364 (!Subtarget->getTargetTriple().isMacOSX() ||
2365 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002366 // PC-relative references to external symbols should go through $stub,
2367 // unless we're building with the leopard linker or later, which
2368 // automatically synthesizes these stubs.
2369 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002370 }
Eric Christopherfd179292009-08-27 18:07:15 +00002371
Chris Lattner48a7d022009-07-09 05:02:21 +00002372 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2373 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002374 }
2375
Chris Lattnerd96d0722007-02-25 06:40:16 +00002376 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002377 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002378 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002379
Evan Chengf22f9b32010-02-06 03:28:46 +00002380 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002381 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2382 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002383 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002384 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002385
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002386 Ops.push_back(Chain);
2387 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002388
Dan Gohman98ca4f22009-08-05 01:29:28 +00002389 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002390 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002391
Gordon Henriksen86737662008-01-05 16:56:59 +00002392 // Add argument registers to the end of the list so that they are known live
2393 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002394 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2395 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2396 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002397
Evan Cheng586ccac2008-03-18 23:36:35 +00002398 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002399 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002400 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2401
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002402 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002403 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002404 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002405
Gabor Greifba36cb52008-08-28 21:40:38 +00002406 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002407 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002408
Dan Gohman98ca4f22009-08-05 01:29:28 +00002409 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002410 // We used to do:
2411 //// If this is the first return lowered for this function, add the regs
2412 //// to the liveout set for the function.
2413 // This isn't right, although it's probably harmless on x86; liveouts
2414 // should be computed from returns not tail calls. Consider a void
2415 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002416 return DAG.getNode(X86ISD::TC_RETURN, dl,
2417 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002418 }
2419
Dale Johannesenace16102009-02-03 19:33:06 +00002420 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002421 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002422
Chris Lattner2d297092006-05-23 18:50:38 +00002423 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002424 unsigned NumBytesForCalleeToPush;
Evan Chengef41ff62011-06-23 17:54:54 +00002425 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg, GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002426 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002427 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002428 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002429 // pops the hidden struct pointer, so we have to push it back.
2430 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002431 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002432 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002433 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002434
Gordon Henriksenae636f82008-01-03 16:47:34 +00002435 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002436 if (!IsSibcall) {
2437 Chain = DAG.getCALLSEQ_END(Chain,
2438 DAG.getIntPtrConstant(NumBytes, true),
2439 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2440 true),
2441 InFlag);
2442 InFlag = Chain.getValue(1);
2443 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002444
Chris Lattner3085e152007-02-25 08:59:22 +00002445 // Handle result values, copying them out of physregs into vregs that we
2446 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002447 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2448 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002449}
2450
Evan Cheng25ab6902006-09-08 06:48:29 +00002451
2452//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002453// Fast Calling Convention (tail call) implementation
2454//===----------------------------------------------------------------------===//
2455
2456// Like std call, callee cleans arguments, convention except that ECX is
2457// reserved for storing the tail called function address. Only 2 registers are
2458// free for argument passing (inreg). Tail call optimization is performed
2459// provided:
2460// * tailcallopt is enabled
2461// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002462// On X86_64 architecture with GOT-style position independent code only local
2463// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002464// To keep the stack aligned according to platform abi the function
2465// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2466// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002467// If a tail called function callee has more arguments than the caller the
2468// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002469// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002470// original REtADDR, but before the saved framepointer or the spilled registers
2471// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2472// stack layout:
2473// arg1
2474// arg2
2475// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002476// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002477// move area ]
2478// (possible EBP)
2479// ESI
2480// EDI
2481// local1 ..
2482
2483/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2484/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002485unsigned
2486X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2487 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002488 MachineFunction &MF = DAG.getMachineFunction();
2489 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002490 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002491 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002492 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002493 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002494 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002495 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2496 // Number smaller than 12 so just add the difference.
2497 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2498 } else {
2499 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002500 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002501 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002502 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002503 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002504}
2505
Evan Cheng5f941932010-02-05 02:21:12 +00002506/// MatchingStackOffset - Return true if the given stack call argument is
2507/// already available in the same position (relatively) of the caller's
2508/// incoming argument stack.
2509static
2510bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2511 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2512 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002513 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2514 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002515 if (Arg.getOpcode() == ISD::CopyFromReg) {
2516 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002517 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002518 return false;
2519 MachineInstr *Def = MRI->getVRegDef(VR);
2520 if (!Def)
2521 return false;
2522 if (!Flags.isByVal()) {
2523 if (!TII->isLoadFromStackSlot(Def, FI))
2524 return false;
2525 } else {
2526 unsigned Opcode = Def->getOpcode();
2527 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2528 Def->getOperand(1).isFI()) {
2529 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002530 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002531 } else
2532 return false;
2533 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002534 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2535 if (Flags.isByVal())
2536 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002537 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002538 // define @foo(%struct.X* %A) {
2539 // tail call @bar(%struct.X* byval %A)
2540 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002541 return false;
2542 SDValue Ptr = Ld->getBasePtr();
2543 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2544 if (!FINode)
2545 return false;
2546 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002547 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002548 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002549 FI = FINode->getIndex();
2550 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002551 } else
2552 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002553
Evan Cheng4cae1332010-03-05 08:38:04 +00002554 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002555 if (!MFI->isFixedObjectIndex(FI))
2556 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002557 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002558}
2559
Dan Gohman98ca4f22009-08-05 01:29:28 +00002560/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2561/// for tail call optimization. Targets which want to do tail call
2562/// optimization should implement this function.
2563bool
2564X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002565 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002566 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002567 bool isCalleeStructRet,
2568 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002569 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002570 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002571 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002572 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002573 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002574 CalleeCC != CallingConv::C)
2575 return false;
2576
Evan Cheng7096ae42010-01-29 06:45:59 +00002577 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002578 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002579 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002580 CallingConv::ID CallerCC = CallerF->getCallingConv();
2581 bool CCMatch = CallerCC == CalleeCC;
2582
Dan Gohman1797ed52010-02-08 20:27:50 +00002583 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002584 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002585 return true;
2586 return false;
2587 }
2588
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002589 // Look for obvious safe cases to perform tail call optimization that do not
2590 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002591
Evan Cheng2c12cb42010-03-26 16:26:03 +00002592 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2593 // emit a special epilogue.
2594 if (RegInfo->needsStackRealignment(MF))
2595 return false;
2596
Evan Chenga375d472010-03-15 18:54:48 +00002597 // Also avoid sibcall optimization if either caller or callee uses struct
2598 // return semantics.
2599 if (isCalleeStructRet || isCallerStructRet)
2600 return false;
2601
Chad Rosier2416da32011-06-24 21:15:36 +00002602 // An stdcall caller is expected to clean up its arguments; the callee
2603 // isn't going to do that.
2604 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2605 return false;
2606
Chad Rosier871f6642011-05-18 19:59:50 +00002607 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002608 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002609 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002610
2611 // Optimizing for varargs on Win64 is unlikely to be safe without
2612 // additional testing.
2613 if (Subtarget->isTargetWin64())
2614 return false;
2615
Chad Rosier871f6642011-05-18 19:59:50 +00002616 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002617 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2618 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002619
Chad Rosier871f6642011-05-18 19:59:50 +00002620 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2621 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2622 if (!ArgLocs[i].isRegLoc())
2623 return false;
2624 }
2625
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002626 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2627 // Therefore if it's not used by the call it is not safe to optimize this into
2628 // a sibcall.
2629 bool Unused = false;
2630 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2631 if (!Ins[i].Used) {
2632 Unused = true;
2633 break;
2634 }
2635 }
2636 if (Unused) {
2637 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002638 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2639 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002640 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002641 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002642 CCValAssign &VA = RVLocs[i];
2643 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2644 return false;
2645 }
2646 }
2647
Evan Cheng13617962010-04-30 01:12:32 +00002648 // If the calling conventions do not match, then we'd better make sure the
2649 // results are returned in the same way as what the caller expects.
2650 if (!CCMatch) {
2651 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002652 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2653 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002654 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2655
2656 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002657 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2658 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002659 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2660
2661 if (RVLocs1.size() != RVLocs2.size())
2662 return false;
2663 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2664 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2665 return false;
2666 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2667 return false;
2668 if (RVLocs1[i].isRegLoc()) {
2669 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2670 return false;
2671 } else {
2672 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2673 return false;
2674 }
2675 }
2676 }
2677
Evan Chenga6bff982010-01-30 01:22:00 +00002678 // If the callee takes no arguments then go on to check the results of the
2679 // call.
2680 if (!Outs.empty()) {
2681 // Check if stack adjustment is needed. For now, do not do this if any
2682 // argument is passed on the stack.
2683 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002684 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2685 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002686
2687 // Allocate shadow area for Win64
2688 if (Subtarget->isTargetWin64()) {
2689 CCInfo.AllocateStack(32, 8);
2690 }
2691
Duncan Sands45907662010-10-31 13:21:44 +00002692 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002693 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002694 MachineFunction &MF = DAG.getMachineFunction();
2695 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2696 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002697
2698 // Check if the arguments are already laid out in the right way as
2699 // the caller's fixed stack objects.
2700 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002701 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2702 const X86InstrInfo *TII =
2703 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002704 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2705 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002706 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002707 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002708 if (VA.getLocInfo() == CCValAssign::Indirect)
2709 return false;
2710 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002711 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2712 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002713 return false;
2714 }
2715 }
2716 }
Evan Cheng9c044672010-05-29 01:35:22 +00002717
2718 // If the tailcall address may be in a register, then make sure it's
2719 // possible to register allocate for it. In 32-bit, the call address can
2720 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002721 // callee-saved registers are restored. These happen to be the same
2722 // registers used to pass 'inreg' arguments so watch out for those.
2723 if (!Subtarget->is64Bit() &&
2724 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002725 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002726 unsigned NumInRegs = 0;
2727 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2728 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002729 if (!VA.isRegLoc())
2730 continue;
2731 unsigned Reg = VA.getLocReg();
2732 switch (Reg) {
2733 default: break;
2734 case X86::EAX: case X86::EDX: case X86::ECX:
2735 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002736 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002737 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002738 }
2739 }
2740 }
Evan Chenga6bff982010-01-30 01:22:00 +00002741 }
Evan Chengb1712452010-01-27 06:25:16 +00002742
Evan Cheng86809cc2010-02-03 03:28:02 +00002743 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002744}
2745
Dan Gohman3df24e62008-09-03 23:12:08 +00002746FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002747X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2748 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002749}
2750
2751
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002752//===----------------------------------------------------------------------===//
2753// Other Lowering Hooks
2754//===----------------------------------------------------------------------===//
2755
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002756static bool MayFoldLoad(SDValue Op) {
2757 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2758}
2759
2760static bool MayFoldIntoStore(SDValue Op) {
2761 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2762}
2763
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002764static bool isTargetShuffle(unsigned Opcode) {
2765 switch(Opcode) {
2766 default: return false;
2767 case X86ISD::PSHUFD:
2768 case X86ISD::PSHUFHW:
2769 case X86ISD::PSHUFLW:
2770 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002771 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002772 case X86ISD::SHUFPS:
2773 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002774 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002775 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002776 case X86ISD::MOVLPS:
2777 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002778 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002779 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002780 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002781 case X86ISD::MOVSS:
2782 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002783 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002784 case X86ISD::UNPCKLPD:
David Greenefbf05d32011-02-22 23:31:46 +00002785 case X86ISD::VUNPCKLPSY:
2786 case X86ISD::VUNPCKLPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002787 case X86ISD::PUNPCKLWD:
2788 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002789 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002790 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002791 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002792 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00002793 case X86ISD::VUNPCKHPSY:
2794 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002795 case X86ISD::PUNPCKHWD:
2796 case X86ISD::PUNPCKHBW:
2797 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002798 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00002799 case X86ISD::VPERMILPS:
2800 case X86ISD::VPERMILPSY:
2801 case X86ISD::VPERMILPD:
2802 case X86ISD::VPERMILPDY:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00002803 case X86ISD::VPERM2F128:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002804 return true;
2805 }
2806 return false;
2807}
2808
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002809static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002810 SDValue V1, SelectionDAG &DAG) {
2811 switch(Opc) {
2812 default: llvm_unreachable("Unknown x86 shuffle node");
2813 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002814 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002815 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002816 return DAG.getNode(Opc, dl, VT, V1);
2817 }
2818
2819 return SDValue();
2820}
2821
2822static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002823 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002824 switch(Opc) {
2825 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002826 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002827 case X86ISD::PSHUFHW:
2828 case X86ISD::PSHUFLW:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00002829 case X86ISD::VPERMILPS:
2830 case X86ISD::VPERMILPSY:
2831 case X86ISD::VPERMILPD:
2832 case X86ISD::VPERMILPDY:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002833 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2834 }
2835
2836 return SDValue();
2837}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002838
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002839static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2840 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2841 switch(Opc) {
2842 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002843 case X86ISD::PALIGN:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002844 case X86ISD::SHUFPD:
2845 case X86ISD::SHUFPS:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00002846 case X86ISD::VPERM2F128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002847 return DAG.getNode(Opc, dl, VT, V1, V2,
2848 DAG.getConstant(TargetMask, MVT::i8));
2849 }
2850 return SDValue();
2851}
2852
2853static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2854 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2855 switch(Opc) {
2856 default: llvm_unreachable("Unknown x86 shuffle node");
2857 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002858 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002859 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002860 case X86ISD::MOVLPS:
2861 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002862 case X86ISD::MOVSS:
2863 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002864 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002865 case X86ISD::UNPCKLPD:
David Greenefbf05d32011-02-22 23:31:46 +00002866 case X86ISD::VUNPCKLPSY:
2867 case X86ISD::VUNPCKLPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002868 case X86ISD::PUNPCKLWD:
2869 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002870 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002871 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002872 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002873 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00002874 case X86ISD::VUNPCKHPSY:
2875 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002876 case X86ISD::PUNPCKHWD:
2877 case X86ISD::PUNPCKHBW:
2878 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002879 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002880 return DAG.getNode(Opc, dl, VT, V1, V2);
2881 }
2882 return SDValue();
2883}
2884
Dan Gohmand858e902010-04-17 15:26:15 +00002885SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002886 MachineFunction &MF = DAG.getMachineFunction();
2887 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2888 int ReturnAddrIndex = FuncInfo->getRAIndex();
2889
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002890 if (ReturnAddrIndex == 0) {
2891 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002892 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002893 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002894 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002895 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002896 }
2897
Evan Cheng25ab6902006-09-08 06:48:29 +00002898 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002899}
2900
2901
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002902bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2903 bool hasSymbolicDisplacement) {
2904 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002905 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002906 return false;
2907
2908 // If we don't have a symbolic displacement - we don't have any extra
2909 // restrictions.
2910 if (!hasSymbolicDisplacement)
2911 return true;
2912
2913 // FIXME: Some tweaks might be needed for medium code model.
2914 if (M != CodeModel::Small && M != CodeModel::Kernel)
2915 return false;
2916
2917 // For small code model we assume that latest object is 16MB before end of 31
2918 // bits boundary. We may also accept pretty large negative constants knowing
2919 // that all objects are in the positive half of address space.
2920 if (M == CodeModel::Small && Offset < 16*1024*1024)
2921 return true;
2922
2923 // For kernel code model we know that all object resist in the negative half
2924 // of 32bits address space. We may not accept negative offsets, since they may
2925 // be just off and we may accept pretty large positive ones.
2926 if (M == CodeModel::Kernel && Offset > 0)
2927 return true;
2928
2929 return false;
2930}
2931
Evan Chengef41ff62011-06-23 17:54:54 +00002932/// isCalleePop - Determines whether the callee is required to pop its
2933/// own arguments. Callee pop is necessary to support tail calls.
2934bool X86::isCalleePop(CallingConv::ID CallingConv,
2935 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
2936 if (IsVarArg)
2937 return false;
2938
2939 switch (CallingConv) {
2940 default:
2941 return false;
2942 case CallingConv::X86_StdCall:
2943 return !is64Bit;
2944 case CallingConv::X86_FastCall:
2945 return !is64Bit;
2946 case CallingConv::X86_ThisCall:
2947 return !is64Bit;
2948 case CallingConv::Fast:
2949 return TailCallOpt;
2950 case CallingConv::GHC:
2951 return TailCallOpt;
2952 }
2953}
2954
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002955/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2956/// specific condition code, returning the condition code and the LHS/RHS of the
2957/// comparison to make.
2958static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2959 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002960 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002961 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2962 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2963 // X > -1 -> X == 0, jump !sign.
2964 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002965 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002966 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2967 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002968 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00002969 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002970 // X < 1 -> X <= 0
2971 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002972 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002973 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002974 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002975
Evan Chengd9558e02006-01-06 00:43:03 +00002976 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002977 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002978 case ISD::SETEQ: return X86::COND_E;
2979 case ISD::SETGT: return X86::COND_G;
2980 case ISD::SETGE: return X86::COND_GE;
2981 case ISD::SETLT: return X86::COND_L;
2982 case ISD::SETLE: return X86::COND_LE;
2983 case ISD::SETNE: return X86::COND_NE;
2984 case ISD::SETULT: return X86::COND_B;
2985 case ISD::SETUGT: return X86::COND_A;
2986 case ISD::SETULE: return X86::COND_BE;
2987 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002988 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002989 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002990
Chris Lattner4c78e022008-12-23 23:42:27 +00002991 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002992
Chris Lattner4c78e022008-12-23 23:42:27 +00002993 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00002994 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
2995 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00002996 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2997 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002998 }
2999
Chris Lattner4c78e022008-12-23 23:42:27 +00003000 switch (SetCCOpcode) {
3001 default: break;
3002 case ISD::SETOLT:
3003 case ISD::SETOLE:
3004 case ISD::SETUGT:
3005 case ISD::SETUGE:
3006 std::swap(LHS, RHS);
3007 break;
3008 }
3009
3010 // On a floating point condition, the flags are set as follows:
3011 // ZF PF CF op
3012 // 0 | 0 | 0 | X > Y
3013 // 0 | 0 | 1 | X < Y
3014 // 1 | 0 | 0 | X == Y
3015 // 1 | 1 | 1 | unordered
3016 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003017 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003018 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003019 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003020 case ISD::SETOLT: // flipped
3021 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003022 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003023 case ISD::SETOLE: // flipped
3024 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003025 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003026 case ISD::SETUGT: // flipped
3027 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003028 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003029 case ISD::SETUGE: // flipped
3030 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003031 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003032 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003033 case ISD::SETNE: return X86::COND_NE;
3034 case ISD::SETUO: return X86::COND_P;
3035 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003036 case ISD::SETOEQ:
3037 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003038 }
Evan Chengd9558e02006-01-06 00:43:03 +00003039}
3040
Evan Cheng4a460802006-01-11 00:33:36 +00003041/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3042/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003043/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003044static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003045 switch (X86CC) {
3046 default:
3047 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003048 case X86::COND_B:
3049 case X86::COND_BE:
3050 case X86::COND_E:
3051 case X86::COND_P:
3052 case X86::COND_A:
3053 case X86::COND_AE:
3054 case X86::COND_NE:
3055 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003056 return true;
3057 }
3058}
3059
Evan Chengeb2f9692009-10-27 19:56:55 +00003060/// isFPImmLegal - Returns true if the target can instruction select the
3061/// specified FP immediate natively. If false, the legalizer will
3062/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003063bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003064 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3065 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3066 return true;
3067 }
3068 return false;
3069}
3070
Nate Begeman9008ca62009-04-27 18:41:29 +00003071/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3072/// the specified range (L, H].
3073static bool isUndefOrInRange(int Val, int Low, int Hi) {
3074 return (Val < 0) || (Val >= Low && Val < Hi);
3075}
3076
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00003077/// isUndefOrInRange - Return true if every element in Mask, begining
3078/// from position Pos and ending in Pos+Size, falls within the specified
3079/// range (L, L+Pos]. or is undef.
3080static bool isUndefOrInRange(const SmallVectorImpl<int> &Mask,
3081 int Pos, int Size, int Low, int Hi) {
3082 for (int i = Pos, e = Pos+Size; i != e; ++i)
3083 if (!isUndefOrInRange(Mask[i], Low, Hi))
3084 return false;
3085 return true;
3086}
3087
Nate Begeman9008ca62009-04-27 18:41:29 +00003088/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3089/// specified value.
3090static bool isUndefOrEqual(int Val, int CmpVal) {
3091 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003092 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003093 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003094}
3095
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003096/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3097/// from position Pos and ending in Pos+Size, falls within the specified
3098/// sequential range (L, L+Pos]. or is undef.
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003099static bool isSequentialOrUndefInRange(const SmallVectorImpl<int> &Mask,
3100 int Pos, int Size, int Low) {
3101 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
3102 if (!isUndefOrEqual(Mask[i], Low))
3103 return false;
3104 return true;
3105}
3106
Nate Begeman9008ca62009-04-27 18:41:29 +00003107/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3108/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3109/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00003110static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003111 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003112 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003113 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003114 return (Mask[0] < 2 && Mask[1] < 2);
3115 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003116}
3117
Nate Begeman9008ca62009-04-27 18:41:29 +00003118bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003119 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003120 N->getMask(M);
3121 return ::isPSHUFDMask(M, N->getValueType(0));
3122}
Evan Cheng0188ecb2006-03-22 18:59:22 +00003123
Nate Begeman9008ca62009-04-27 18:41:29 +00003124/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3125/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00003126static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003127 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003128 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003129
Nate Begeman9008ca62009-04-27 18:41:29 +00003130 // Lower quadword copied in order or undef.
3131 for (int i = 0; i != 4; ++i)
3132 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00003133 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003134
Evan Cheng506d3df2006-03-29 23:07:14 +00003135 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003136 for (int i = 4; i != 8; ++i)
3137 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003138 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003139
Evan Cheng506d3df2006-03-29 23:07:14 +00003140 return true;
3141}
3142
Nate Begeman9008ca62009-04-27 18:41:29 +00003143bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003144 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003145 N->getMask(M);
3146 return ::isPSHUFHWMask(M, N->getValueType(0));
3147}
Evan Cheng506d3df2006-03-29 23:07:14 +00003148
Nate Begeman9008ca62009-04-27 18:41:29 +00003149/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3150/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00003151static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003152 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003153 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003154
Rafael Espindola15684b22009-04-24 12:40:33 +00003155 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00003156 for (int i = 4; i != 8; ++i)
3157 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00003158 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003159
Rafael Espindola15684b22009-04-24 12:40:33 +00003160 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003161 for (int i = 0; i != 4; ++i)
3162 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003163 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003164
Rafael Espindola15684b22009-04-24 12:40:33 +00003165 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003166}
3167
Nate Begeman9008ca62009-04-27 18:41:29 +00003168bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003169 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003170 N->getMask(M);
3171 return ::isPSHUFLWMask(M, N->getValueType(0));
3172}
3173
Nate Begemana09008b2009-10-19 02:17:23 +00003174/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3175/// is suitable for input to PALIGNR.
3176static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
3177 bool hasSSSE3) {
3178 int i, e = VT.getVectorNumElements();
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003179 if (VT.getSizeInBits() != 128 && VT.getSizeInBits() != 64)
3180 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003181
Nate Begemana09008b2009-10-19 02:17:23 +00003182 // Do not handle v2i64 / v2f64 shuffles with palignr.
3183 if (e < 4 || !hasSSSE3)
3184 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003185
Nate Begemana09008b2009-10-19 02:17:23 +00003186 for (i = 0; i != e; ++i)
3187 if (Mask[i] >= 0)
3188 break;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003189
Nate Begemana09008b2009-10-19 02:17:23 +00003190 // All undef, not a palignr.
3191 if (i == e)
3192 return false;
3193
Eli Friedman63f8dde2011-07-25 21:36:45 +00003194 // Make sure we're shifting in the right direction.
3195 if (Mask[i] <= i)
3196 return false;
Nate Begemana09008b2009-10-19 02:17:23 +00003197
3198 int s = Mask[i] - i;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003199
Nate Begemana09008b2009-10-19 02:17:23 +00003200 // Check the rest of the elements to see if they are consecutive.
3201 for (++i; i != e; ++i) {
3202 int m = Mask[i];
Eli Friedman63f8dde2011-07-25 21:36:45 +00003203 if (m >= 0 && m != s+i)
Nate Begemana09008b2009-10-19 02:17:23 +00003204 return false;
3205 }
3206 return true;
3207}
3208
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003209/// isVSHUFPSYMask - Return true if the specified VECTOR_SHUFFLE operand
3210/// specifies a shuffle of elements that is suitable for input to 256-bit
3211/// VSHUFPSY.
3212static bool isVSHUFPSYMask(const SmallVectorImpl<int> &Mask, EVT VT,
3213 const X86Subtarget *Subtarget) {
3214 int NumElems = VT.getVectorNumElements();
3215
3216 if (!Subtarget->hasAVX() || VT.getSizeInBits() != 256)
3217 return false;
3218
3219 if (NumElems != 8)
3220 return false;
3221
3222 // VSHUFPSY divides the resulting vector into 4 chunks.
3223 // The sources are also splitted into 4 chunks, and each destination
3224 // chunk must come from a different source chunk.
3225 //
3226 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3227 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3228 //
3229 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3230 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3231 //
3232 int QuarterSize = NumElems/4;
3233 int HalfSize = QuarterSize*2;
3234 for (int i = 0; i < QuarterSize; ++i)
3235 if (!isUndefOrInRange(Mask[i], 0, HalfSize))
3236 return false;
3237 for (int i = QuarterSize; i < QuarterSize*2; ++i)
3238 if (!isUndefOrInRange(Mask[i], NumElems, NumElems+HalfSize))
3239 return false;
3240
3241 // The mask of the second half must be the same as the first but with
3242 // the appropriate offsets. This works in the same way as VPERMILPS
3243 // works with masks.
3244 for (int i = QuarterSize*2; i < QuarterSize*3; ++i) {
3245 if (!isUndefOrInRange(Mask[i], HalfSize, NumElems))
3246 return false;
3247 int FstHalfIdx = i-HalfSize;
3248 if (Mask[FstHalfIdx] < 0)
3249 continue;
3250 if (!isUndefOrEqual(Mask[i], Mask[FstHalfIdx]+HalfSize))
3251 return false;
3252 }
3253 for (int i = QuarterSize*3; i < NumElems; ++i) {
3254 if (!isUndefOrInRange(Mask[i], NumElems+HalfSize, NumElems*2))
3255 return false;
3256 int FstHalfIdx = i-HalfSize;
3257 if (Mask[FstHalfIdx] < 0)
3258 continue;
3259 if (!isUndefOrEqual(Mask[i], Mask[FstHalfIdx]+HalfSize))
3260 return false;
3261
3262 }
3263
3264 return true;
3265}
3266
3267/// getShuffleVSHUFPSYImmediate - Return the appropriate immediate to shuffle
3268/// the specified VECTOR_MASK mask with VSHUFPSY instruction.
3269static unsigned getShuffleVSHUFPSYImmediate(SDNode *N) {
3270 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3271 EVT VT = SVOp->getValueType(0);
3272 int NumElems = VT.getVectorNumElements();
3273
3274 assert(NumElems == 8 && VT.getSizeInBits() == 256 &&
3275 "Only supports v8i32 and v8f32 types");
3276
3277 int HalfSize = NumElems/2;
3278 unsigned Mask = 0;
3279 for (int i = 0; i != NumElems ; ++i) {
3280 if (SVOp->getMaskElt(i) < 0)
3281 continue;
3282 // The mask of the first half must be equal to the second one.
3283 unsigned Shamt = (i%HalfSize)*2;
3284 unsigned Elt = SVOp->getMaskElt(i) % HalfSize;
3285 Mask |= Elt << Shamt;
3286 }
3287
3288 return Mask;
3289}
3290
3291/// isVSHUFPDYMask - Return true if the specified VECTOR_SHUFFLE operand
3292/// specifies a shuffle of elements that is suitable for input to 256-bit
3293/// VSHUFPDY. This shuffle doesn't have the same restriction as the PS
3294/// version and the mask of the second half isn't binded with the first
3295/// one.
3296static bool isVSHUFPDYMask(const SmallVectorImpl<int> &Mask, EVT VT,
3297 const X86Subtarget *Subtarget) {
3298 int NumElems = VT.getVectorNumElements();
3299
3300 if (!Subtarget->hasAVX() || VT.getSizeInBits() != 256)
3301 return false;
3302
3303 if (NumElems != 4)
3304 return false;
3305
3306 // VSHUFPSY divides the resulting vector into 4 chunks.
3307 // The sources are also splitted into 4 chunks, and each destination
3308 // chunk must come from a different source chunk.
3309 //
3310 // SRC1 => X3 X2 X1 X0
3311 // SRC2 => Y3 Y2 Y1 Y0
3312 //
3313 // DST => Y2..Y3, X2..X3, Y1..Y0, X1..X0
3314 //
3315 int QuarterSize = NumElems/4;
3316 int HalfSize = QuarterSize*2;
3317 for (int i = 0; i < QuarterSize; ++i)
3318 if (!isUndefOrInRange(Mask[i], 0, HalfSize))
3319 return false;
3320 for (int i = QuarterSize; i < QuarterSize*2; ++i)
3321 if (!isUndefOrInRange(Mask[i], NumElems, NumElems+HalfSize))
3322 return false;
3323 for (int i = QuarterSize*2; i < QuarterSize*3; ++i)
3324 if (!isUndefOrInRange(Mask[i], HalfSize, NumElems))
3325 return false;
3326 for (int i = QuarterSize*3; i < NumElems; ++i)
3327 if (!isUndefOrInRange(Mask[i], NumElems+HalfSize, NumElems*2))
3328 return false;
3329
3330 return true;
3331}
3332
3333/// getShuffleVSHUFPDYImmediate - Return the appropriate immediate to shuffle
3334/// the specified VECTOR_MASK mask with VSHUFPDY instruction.
3335static unsigned getShuffleVSHUFPDYImmediate(SDNode *N) {
3336 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3337 EVT VT = SVOp->getValueType(0);
3338 int NumElems = VT.getVectorNumElements();
3339
3340 assert(NumElems == 4 && VT.getSizeInBits() == 256 &&
3341 "Only supports v4i64 and v4f64 types");
3342
3343 int HalfSize = NumElems/2;
3344 unsigned Mask = 0;
3345 for (int i = 0; i != NumElems ; ++i) {
3346 if (SVOp->getMaskElt(i) < 0)
3347 continue;
3348 int Elt = SVOp->getMaskElt(i) % HalfSize;
3349 Mask |= Elt << i;
3350 }
3351
3352 return Mask;
3353}
3354
Evan Cheng14aed5e2006-03-24 01:18:28 +00003355/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopesaf002d82011-08-24 23:17:55 +00003356/// specifies a shuffle of elements that is suitable for input to 128-bit
3357/// SHUFPS and SHUFPD.
Owen Andersone50ed302009-08-10 22:56:29 +00003358static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003359 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesaf002d82011-08-24 23:17:55 +00003360
3361 if (VT.getSizeInBits() != 128)
3362 return false;
3363
Nate Begeman9008ca62009-04-27 18:41:29 +00003364 if (NumElems != 2 && NumElems != 4)
3365 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003366
Nate Begeman9008ca62009-04-27 18:41:29 +00003367 int Half = NumElems / 2;
3368 for (int i = 0; i < Half; ++i)
3369 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003370 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003371 for (int i = Half; i < NumElems; ++i)
3372 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003373 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003374
Evan Cheng14aed5e2006-03-24 01:18:28 +00003375 return true;
3376}
3377
Nate Begeman9008ca62009-04-27 18:41:29 +00003378bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
3379 SmallVector<int, 8> M;
3380 N->getMask(M);
3381 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003382}
3383
Evan Cheng213d2cf2007-05-17 18:45:50 +00003384/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00003385/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
3386/// half elements to come from vector 1 (which would equal the dest.) and
3387/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00003388static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003389 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003390
3391 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003392 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003393
Nate Begeman9008ca62009-04-27 18:41:29 +00003394 int Half = NumElems / 2;
3395 for (int i = 0; i < Half; ++i)
3396 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003397 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003398 for (int i = Half; i < NumElems; ++i)
3399 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003400 return false;
3401 return true;
3402}
3403
Nate Begeman9008ca62009-04-27 18:41:29 +00003404static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
3405 SmallVector<int, 8> M;
3406 N->getMask(M);
3407 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003408}
3409
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003410/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3411/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003412bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003413 EVT VT = N->getValueType(0);
3414 unsigned NumElems = VT.getVectorNumElements();
3415
3416 if (VT.getSizeInBits() != 128)
3417 return false;
3418
3419 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003420 return false;
3421
Evan Cheng2064a2b2006-03-28 06:50:32 +00003422 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003423 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3424 isUndefOrEqual(N->getMaskElt(1), 7) &&
3425 isUndefOrEqual(N->getMaskElt(2), 2) &&
3426 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003427}
3428
Nate Begeman0b10b912009-11-07 23:17:15 +00003429/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3430/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3431/// <2, 3, 2, 3>
3432bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003433 EVT VT = N->getValueType(0);
3434 unsigned NumElems = VT.getVectorNumElements();
3435
3436 if (VT.getSizeInBits() != 128)
3437 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003438
Nate Begeman0b10b912009-11-07 23:17:15 +00003439 if (NumElems != 4)
3440 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003441
Nate Begeman0b10b912009-11-07 23:17:15 +00003442 return isUndefOrEqual(N->getMaskElt(0), 2) &&
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003443 isUndefOrEqual(N->getMaskElt(1), 3) &&
3444 isUndefOrEqual(N->getMaskElt(2), 2) &&
3445 isUndefOrEqual(N->getMaskElt(3), 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003446}
3447
Evan Cheng5ced1d82006-04-06 23:23:56 +00003448/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3449/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003450bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
3451 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003452
Evan Cheng5ced1d82006-04-06 23:23:56 +00003453 if (NumElems != 2 && NumElems != 4)
3454 return false;
3455
Evan Chengc5cdff22006-04-07 21:53:05 +00003456 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003457 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003458 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003459
Evan Chengc5cdff22006-04-07 21:53:05 +00003460 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003461 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003462 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003463
3464 return true;
3465}
3466
Nate Begeman0b10b912009-11-07 23:17:15 +00003467/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3468/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3469bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003470 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003471
David Greenea20244d2011-03-02 17:23:43 +00003472 if ((NumElems != 2 && NumElems != 4)
3473 || N->getValueType(0).getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003474 return false;
3475
Evan Chengc5cdff22006-04-07 21:53:05 +00003476 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003477 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003478 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003479
Nate Begeman9008ca62009-04-27 18:41:29 +00003480 for (unsigned i = 0; i < NumElems/2; ++i)
3481 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003482 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003483
3484 return true;
3485}
3486
Evan Cheng0038e592006-03-28 00:39:58 +00003487/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3488/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003489static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003490 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003491 int NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003492
3493 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3494 "Unsupported vector type for unpckh");
3495
3496 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8)
Evan Cheng0038e592006-03-28 00:39:58 +00003497 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003498
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003499 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3500 // independently on 128-bit lanes.
3501 unsigned NumLanes = VT.getSizeInBits()/128;
3502 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003503
3504 unsigned Start = 0;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003505 unsigned End = NumLaneElts;
3506 for (unsigned s = 0; s < NumLanes; ++s) {
3507 for (unsigned i = Start, j = s * NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003508 i != End;
3509 i += 2, ++j) {
3510 int BitI = Mask[i];
3511 int BitI1 = Mask[i+1];
3512 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003513 return false;
David Greenea20244d2011-03-02 17:23:43 +00003514 if (V2IsSplat) {
3515 if (!isUndefOrEqual(BitI1, NumElts))
3516 return false;
3517 } else {
3518 if (!isUndefOrEqual(BitI1, j + NumElts))
3519 return false;
3520 }
Evan Cheng39623da2006-04-20 08:58:49 +00003521 }
David Greenea20244d2011-03-02 17:23:43 +00003522 // Process the next 128 bits.
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003523 Start += NumLaneElts;
3524 End += NumLaneElts;
Evan Cheng0038e592006-03-28 00:39:58 +00003525 }
David Greenea20244d2011-03-02 17:23:43 +00003526
Evan Cheng0038e592006-03-28 00:39:58 +00003527 return true;
3528}
3529
Nate Begeman9008ca62009-04-27 18:41:29 +00003530bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3531 SmallVector<int, 8> M;
3532 N->getMask(M);
3533 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003534}
3535
Evan Cheng4fcb9222006-03-28 02:43:26 +00003536/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3537/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003538static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003539 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003540 int NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003541
3542 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3543 "Unsupported vector type for unpckh");
3544
3545 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8)
Evan Cheng4fcb9222006-03-28 02:43:26 +00003546 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003547
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003548 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3549 // independently on 128-bit lanes.
3550 unsigned NumLanes = VT.getSizeInBits()/128;
3551 unsigned NumLaneElts = NumElts/NumLanes;
3552
3553 unsigned Start = 0;
3554 unsigned End = NumLaneElts;
3555 for (unsigned l = 0; l != NumLanes; ++l) {
3556 for (unsigned i = Start, j = (l*NumLaneElts)+NumLaneElts/2;
3557 i != End; i += 2, ++j) {
3558 int BitI = Mask[i];
3559 int BitI1 = Mask[i+1];
3560 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003561 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003562 if (V2IsSplat) {
3563 if (isUndefOrEqual(BitI1, NumElts))
3564 return false;
3565 } else {
3566 if (!isUndefOrEqual(BitI1, j+NumElts))
3567 return false;
3568 }
Evan Cheng39623da2006-04-20 08:58:49 +00003569 }
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003570 // Process the next 128 bits.
3571 Start += NumLaneElts;
3572 End += NumLaneElts;
Evan Cheng4fcb9222006-03-28 02:43:26 +00003573 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003574 return true;
3575}
3576
Nate Begeman9008ca62009-04-27 18:41:29 +00003577bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3578 SmallVector<int, 8> M;
3579 N->getMask(M);
3580 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003581}
3582
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003583/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3584/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3585/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00003586static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003587 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003588 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003589 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003590
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003591 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3592 // FIXME: Need a better way to get rid of this, there's no latency difference
3593 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3594 // the former later. We should also remove the "_undef" special mask.
3595 if (NumElems == 4 && VT.getSizeInBits() == 256)
3596 return false;
3597
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003598 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3599 // independently on 128-bit lanes.
3600 unsigned NumLanes = VT.getSizeInBits() / 128;
3601 unsigned NumLaneElts = NumElems / NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003602
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003603 for (unsigned s = 0; s < NumLanes; ++s) {
3604 for (unsigned i = s * NumLaneElts, j = s * NumLaneElts;
3605 i != NumLaneElts * (s + 1);
David Greenea20244d2011-03-02 17:23:43 +00003606 i += 2, ++j) {
3607 int BitI = Mask[i];
3608 int BitI1 = Mask[i+1];
3609
3610 if (!isUndefOrEqual(BitI, j))
3611 return false;
3612 if (!isUndefOrEqual(BitI1, j))
3613 return false;
3614 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003615 }
David Greenea20244d2011-03-02 17:23:43 +00003616
Rafael Espindola15684b22009-04-24 12:40:33 +00003617 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003618}
3619
Nate Begeman9008ca62009-04-27 18:41:29 +00003620bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3621 SmallVector<int, 8> M;
3622 N->getMask(M);
3623 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3624}
3625
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003626/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3627/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3628/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003629static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003630 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003631 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3632 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003633
Nate Begeman9008ca62009-04-27 18:41:29 +00003634 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3635 int BitI = Mask[i];
3636 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003637 if (!isUndefOrEqual(BitI, j))
3638 return false;
3639 if (!isUndefOrEqual(BitI1, j))
3640 return false;
3641 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003642 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003643}
3644
Nate Begeman9008ca62009-04-27 18:41:29 +00003645bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3646 SmallVector<int, 8> M;
3647 N->getMask(M);
3648 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3649}
3650
Evan Cheng017dcc62006-04-21 01:05:10 +00003651/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3652/// specifies a shuffle of elements that is suitable for input to MOVSS,
3653/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003654static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003655 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003656 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003657
3658 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003659
Nate Begeman9008ca62009-04-27 18:41:29 +00003660 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003661 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003662
Nate Begeman9008ca62009-04-27 18:41:29 +00003663 for (int i = 1; i < NumElts; ++i)
3664 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003665 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003666
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003667 return true;
3668}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003669
Nate Begeman9008ca62009-04-27 18:41:29 +00003670bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3671 SmallVector<int, 8> M;
3672 N->getMask(M);
3673 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003674}
3675
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003676/// isVPERM2F128Mask - Match 256-bit shuffles where the elements are considered
3677/// as permutations between 128-bit chunks or halves. As an example: this
3678/// shuffle bellow:
3679/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3680/// The first half comes from the second half of V1 and the second half from the
3681/// the second half of V2.
3682static bool isVPERM2F128Mask(const SmallVectorImpl<int> &Mask, EVT VT,
3683 const X86Subtarget *Subtarget) {
3684 if (!Subtarget->hasAVX() || VT.getSizeInBits() != 256)
3685 return false;
3686
3687 // The shuffle result is divided into half A and half B. In total the two
3688 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3689 // B must come from C, D, E or F.
3690 int HalfSize = VT.getVectorNumElements()/2;
3691 bool MatchA = false, MatchB = false;
3692
3693 // Check if A comes from one of C, D, E, F.
3694 for (int Half = 0; Half < 4; ++Half) {
3695 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3696 MatchA = true;
3697 break;
3698 }
3699 }
3700
3701 // Check if B comes from one of C, D, E, F.
3702 for (int Half = 0; Half < 4; ++Half) {
3703 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3704 MatchB = true;
3705 break;
3706 }
3707 }
3708
3709 return MatchA && MatchB;
3710}
3711
3712/// getShuffleVPERM2F128Immediate - Return the appropriate immediate to shuffle
3713/// the specified VECTOR_MASK mask with VPERM2F128 instructions.
3714static unsigned getShuffleVPERM2F128Immediate(SDNode *N) {
3715 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3716 EVT VT = SVOp->getValueType(0);
3717
3718 int HalfSize = VT.getVectorNumElements()/2;
3719
3720 int FstHalf = 0, SndHalf = 0;
3721 for (int i = 0; i < HalfSize; ++i) {
3722 if (SVOp->getMaskElt(i) > 0) {
3723 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3724 break;
3725 }
3726 }
3727 for (int i = HalfSize; i < HalfSize*2; ++i) {
3728 if (SVOp->getMaskElt(i) > 0) {
3729 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3730 break;
3731 }
3732 }
3733
3734 return (FstHalf | (SndHalf << 4));
3735}
3736
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003737/// isVPERMILPDMask - Return true if the specified VECTOR_SHUFFLE operand
3738/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3739/// Note that VPERMIL mask matching is different depending whether theunderlying
3740/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3741/// to the same elements of the low, but to the higher half of the source.
3742/// In VPERMILPD the two lanes could be shuffled independently of each other
3743/// with the same restriction that lanes can't be crossed.
3744static bool isVPERMILPDMask(const SmallVectorImpl<int> &Mask, EVT VT,
3745 const X86Subtarget *Subtarget) {
3746 int NumElts = VT.getVectorNumElements();
3747 int NumLanes = VT.getSizeInBits()/128;
3748
3749 if (!Subtarget->hasAVX())
3750 return false;
3751
3752 // Match any permutation of 128-bit vector with 64-bit types
3753 if (NumLanes == 1 && NumElts != 2)
3754 return false;
3755
3756 // Only match 256-bit with 32 types
3757 if (VT.getSizeInBits() == 256 && NumElts != 4)
3758 return false;
3759
3760 // The mask on the high lane is independent of the low. Both can match
3761 // any element in inside its own lane, but can't cross.
3762 int LaneSize = NumElts/NumLanes;
3763 for (int l = 0; l < NumLanes; ++l)
3764 for (int i = l*LaneSize; i < LaneSize*(l+1); ++i) {
3765 int LaneStart = l*LaneSize;
3766 if (!isUndefOrInRange(Mask[i], LaneStart, LaneStart+LaneSize))
3767 return false;
3768 }
3769
3770 return true;
3771}
3772
3773/// isVPERMILPSMask - Return true if the specified VECTOR_SHUFFLE operand
3774/// specifies a shuffle of elements that is suitable for input to VPERMILPS*.
3775/// Note that VPERMIL mask matching is different depending whether theunderlying
3776/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3777/// to the same elements of the low, but to the higher half of the source.
3778/// In VPERMILPD the two lanes could be shuffled independently of each other
3779/// with the same restriction that lanes can't be crossed.
3780static bool isVPERMILPSMask(const SmallVectorImpl<int> &Mask, EVT VT,
3781 const X86Subtarget *Subtarget) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003782 unsigned NumElts = VT.getVectorNumElements();
3783 unsigned NumLanes = VT.getSizeInBits()/128;
3784
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003785 if (!Subtarget->hasAVX())
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003786 return false;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003787
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003788 // Match any permutation of 128-bit vector with 32-bit types
3789 if (NumLanes == 1 && NumElts != 4)
3790 return false;
3791
3792 // Only match 256-bit with 32 types
3793 if (VT.getSizeInBits() == 256 && NumElts != 8)
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003794 return false;
3795
3796 // The mask on the high lane should be the same as the low. Actually,
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003797 // they can differ if any of the corresponding index in a lane is undef
3798 // and the other stays in range.
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003799 int LaneSize = NumElts/NumLanes;
3800 for (int i = 0; i < LaneSize; ++i) {
3801 int HighElt = i+LaneSize;
Bruno Cardoso Lopes155a92a2011-08-10 01:54:17 +00003802 bool HighValid = isUndefOrInRange(Mask[HighElt], LaneSize, NumElts);
3803 bool LowValid = isUndefOrInRange(Mask[i], 0, LaneSize);
3804
3805 if (!HighValid || !LowValid)
3806 return false;
3807 if (Mask[i] < 0 || Mask[HighElt] < 0)
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003808 continue;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003809 if (Mask[HighElt]-Mask[i] != LaneSize)
3810 return false;
3811 }
3812
3813 return true;
3814}
3815
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003816/// getShuffleVPERMILPSImmediate - Return the appropriate immediate to shuffle
3817/// the specified VECTOR_MASK mask with VPERMILPS* instructions.
3818static unsigned getShuffleVPERMILPSImmediate(SDNode *N) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003819 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3820 EVT VT = SVOp->getValueType(0);
3821
3822 int NumElts = VT.getVectorNumElements();
3823 int NumLanes = VT.getSizeInBits()/128;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003824 int LaneSize = NumElts/NumLanes;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003825
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003826 // Although the mask is equal for both lanes do it twice to get the cases
3827 // where a mask will match because the same mask element is undef on the
3828 // first half but valid on the second. This would get pathological cases
3829 // such as: shuffle <u, 0, 1, 2, 4, 4, 5, 6>, which is completely valid.
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003830 unsigned Mask = 0;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003831 for (int l = 0; l < NumLanes; ++l) {
3832 for (int i = 0; i < LaneSize; ++i) {
3833 int MaskElt = SVOp->getMaskElt(i+(l*LaneSize));
3834 if (MaskElt < 0)
3835 continue;
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003836 if (MaskElt >= LaneSize)
3837 MaskElt -= LaneSize;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003838 Mask |= MaskElt << (i*2);
3839 }
Bruno Cardoso Lopes377baa52011-07-29 01:31:04 +00003840 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003841
3842 return Mask;
3843}
3844
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003845/// getShuffleVPERMILPDImmediate - Return the appropriate immediate to shuffle
3846/// the specified VECTOR_MASK mask with VPERMILPD* instructions.
3847static unsigned getShuffleVPERMILPDImmediate(SDNode *N) {
3848 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3849 EVT VT = SVOp->getValueType(0);
3850
3851 int NumElts = VT.getVectorNumElements();
3852 int NumLanes = VT.getSizeInBits()/128;
3853
3854 unsigned Mask = 0;
3855 int LaneSize = NumElts/NumLanes;
3856 for (int l = 0; l < NumLanes; ++l)
Bruno Cardoso Lopes377baa52011-07-29 01:31:04 +00003857 for (int i = l*LaneSize; i < LaneSize*(l+1); ++i) {
3858 int MaskElt = SVOp->getMaskElt(i);
3859 if (MaskElt < 0)
3860 continue;
3861 Mask |= (MaskElt-l*LaneSize) << i;
3862 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003863
3864 return Mask;
3865}
3866
Evan Cheng017dcc62006-04-21 01:05:10 +00003867/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3868/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003869/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003870static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003871 bool V2IsSplat = false, bool V2IsUndef = false) {
3872 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003873 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003874 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003875
Nate Begeman9008ca62009-04-27 18:41:29 +00003876 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003877 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003878
Nate Begeman9008ca62009-04-27 18:41:29 +00003879 for (int i = 1; i < NumOps; ++i)
3880 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3881 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3882 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003883 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003884
Evan Cheng39623da2006-04-20 08:58:49 +00003885 return true;
3886}
3887
Nate Begeman9008ca62009-04-27 18:41:29 +00003888static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003889 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003890 SmallVector<int, 8> M;
3891 N->getMask(M);
3892 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003893}
3894
Evan Chengd9539472006-04-14 21:59:03 +00003895/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3896/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003897/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
3898bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N,
3899 const X86Subtarget *Subtarget) {
3900 if (!Subtarget->hasSSE3() && !Subtarget->hasAVX())
Evan Chengd9539472006-04-14 21:59:03 +00003901 return false;
3902
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003903 // The second vector must be undef
3904 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3905 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003906
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003907 EVT VT = N->getValueType(0);
3908 unsigned NumElems = VT.getVectorNumElements();
3909
3910 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3911 (VT.getSizeInBits() == 256 && NumElems != 8))
3912 return false;
3913
3914 // "i+1" is the value the indexed mask element must have
3915 for (unsigned i = 0; i < NumElems; i += 2)
3916 if (!isUndefOrEqual(N->getMaskElt(i), i+1) ||
3917 !isUndefOrEqual(N->getMaskElt(i+1), i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003918 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003919
3920 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003921}
3922
3923/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3924/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003925/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
3926bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N,
3927 const X86Subtarget *Subtarget) {
3928 if (!Subtarget->hasSSE3() && !Subtarget->hasAVX())
Evan Chengd9539472006-04-14 21:59:03 +00003929 return false;
3930
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003931 // The second vector must be undef
3932 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3933 return false;
3934
3935 EVT VT = N->getValueType(0);
3936 unsigned NumElems = VT.getVectorNumElements();
3937
3938 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3939 (VT.getSizeInBits() == 256 && NumElems != 8))
3940 return false;
3941
3942 // "i" is the value the indexed mask element must have
3943 for (unsigned i = 0; i < NumElems; i += 2)
3944 if (!isUndefOrEqual(N->getMaskElt(i), i) ||
3945 !isUndefOrEqual(N->getMaskElt(i+1), i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003946 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003947
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003948 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003949}
3950
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003951/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3952/// specifies a shuffle of elements that is suitable for input to 256-bit
3953/// version of MOVDDUP.
3954static bool isMOVDDUPYMask(ShuffleVectorSDNode *N,
3955 const X86Subtarget *Subtarget) {
3956 EVT VT = N->getValueType(0);
3957 int NumElts = VT.getVectorNumElements();
3958 bool V2IsUndef = N->getOperand(1).getOpcode() == ISD::UNDEF;
3959
3960 if (!Subtarget->hasAVX() || VT.getSizeInBits() != 256 ||
3961 !V2IsUndef || NumElts != 4)
3962 return false;
3963
3964 for (int i = 0; i != NumElts/2; ++i)
3965 if (!isUndefOrEqual(N->getMaskElt(i), 0))
3966 return false;
3967 for (int i = NumElts/2; i != NumElts; ++i)
3968 if (!isUndefOrEqual(N->getMaskElt(i), NumElts/2))
3969 return false;
3970 return true;
3971}
3972
Evan Cheng0b457f02008-09-25 20:50:48 +00003973/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003974/// specifies a shuffle of elements that is suitable for input to 128-bit
3975/// version of MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003976bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003977 EVT VT = N->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00003978
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003979 if (VT.getSizeInBits() != 128)
3980 return false;
3981
3982 int e = VT.getVectorNumElements() / 2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003983 for (int i = 0; i < e; ++i)
3984 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003985 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003986 for (int i = 0; i < e; ++i)
3987 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003988 return false;
3989 return true;
3990}
3991
David Greenec38a03e2011-02-03 15:50:00 +00003992/// isVEXTRACTF128Index - Return true if the specified
3993/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3994/// suitable for input to VEXTRACTF128.
3995bool X86::isVEXTRACTF128Index(SDNode *N) {
3996 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3997 return false;
3998
3999 // The index should be aligned on a 128-bit boundary.
4000 uint64_t Index =
4001 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4002
4003 unsigned VL = N->getValueType(0).getVectorNumElements();
4004 unsigned VBits = N->getValueType(0).getSizeInBits();
4005 unsigned ElSize = VBits / VL;
4006 bool Result = (Index * ElSize) % 128 == 0;
4007
4008 return Result;
4009}
4010
David Greeneccacdc12011-02-04 16:08:29 +00004011/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
4012/// operand specifies a subvector insert that is suitable for input to
4013/// VINSERTF128.
4014bool X86::isVINSERTF128Index(SDNode *N) {
4015 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4016 return false;
4017
4018 // The index should be aligned on a 128-bit boundary.
4019 uint64_t Index =
4020 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
4021
4022 unsigned VL = N->getValueType(0).getVectorNumElements();
4023 unsigned VBits = N->getValueType(0).getSizeInBits();
4024 unsigned ElSize = VBits / VL;
4025 bool Result = (Index * ElSize) % 128 == 0;
4026
4027 return Result;
4028}
4029
Evan Cheng63d33002006-03-22 08:01:21 +00004030/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004031/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00004032unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004033 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
4034 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
4035
Evan Chengb9df0ca2006-03-22 02:53:00 +00004036 unsigned Shift = (NumOperands == 4) ? 2 : 1;
4037 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00004038 for (int i = 0; i < NumOperands; ++i) {
4039 int Val = SVOp->getMaskElt(NumOperands-i-1);
4040 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00004041 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00004042 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00004043 if (i != NumOperands - 1)
4044 Mask <<= Shift;
4045 }
Evan Cheng63d33002006-03-22 08:01:21 +00004046 return Mask;
4047}
4048
Evan Cheng506d3df2006-03-29 23:07:14 +00004049/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004050/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00004051unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004052 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00004053 unsigned Mask = 0;
4054 // 8 nodes, but we only care about the last 4.
4055 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004056 int Val = SVOp->getMaskElt(i);
4057 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00004058 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00004059 if (i != 4)
4060 Mask <<= 2;
4061 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004062 return Mask;
4063}
4064
4065/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004066/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00004067unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004068 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00004069 unsigned Mask = 0;
4070 // 8 nodes, but we only care about the first 4.
4071 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004072 int Val = SVOp->getMaskElt(i);
4073 if (Val >= 0)
4074 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00004075 if (i != 0)
4076 Mask <<= 2;
4077 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004078 return Mask;
4079}
4080
Nate Begemana09008b2009-10-19 02:17:23 +00004081/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
4082/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
4083unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
4084 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
4085 EVT VVT = N->getValueType(0);
4086 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
4087 int Val = 0;
4088
4089 unsigned i, e;
4090 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
4091 Val = SVOp->getMaskElt(i);
4092 if (Val >= 0)
4093 break;
4094 }
Eli Friedman63f8dde2011-07-25 21:36:45 +00004095 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00004096 return (Val - i) * EltSize;
4097}
4098
David Greenec38a03e2011-02-03 15:50:00 +00004099/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
4100/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
4101/// instructions.
4102unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
4103 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4104 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
4105
4106 uint64_t Index =
4107 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4108
4109 EVT VecVT = N->getOperand(0).getValueType();
4110 EVT ElVT = VecVT.getVectorElementType();
4111
4112 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004113 return Index / NumElemsPerChunk;
4114}
4115
David Greeneccacdc12011-02-04 16:08:29 +00004116/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4117/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4118/// instructions.
4119unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4120 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4121 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4122
4123 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004124 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004125
4126 EVT VecVT = N->getValueType(0);
4127 EVT ElVT = VecVT.getVectorElementType();
4128
4129 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004130 return Index / NumElemsPerChunk;
4131}
4132
Evan Cheng37b73872009-07-30 08:33:02 +00004133/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4134/// constant +0.0.
4135bool X86::isZeroNode(SDValue Elt) {
4136 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004137 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004138 (isa<ConstantFPSDNode>(Elt) &&
4139 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4140}
4141
Nate Begeman9008ca62009-04-27 18:41:29 +00004142/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4143/// their permute mask.
4144static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4145 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004146 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004147 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004148 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004149
Nate Begeman5a5ca152009-04-29 05:20:52 +00004150 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004151 int idx = SVOp->getMaskElt(i);
4152 if (idx < 0)
4153 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004154 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00004155 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004156 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004157 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004158 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004159 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4160 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004161}
4162
Evan Cheng779ccea2007-12-07 21:30:01 +00004163/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
4164/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00004165static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00004166 unsigned NumElems = VT.getVectorNumElements();
4167 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004168 int idx = Mask[i];
4169 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004170 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004171 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00004172 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004173 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004174 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004175 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004176}
4177
Evan Cheng533a0aa2006-04-19 20:35:22 +00004178/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4179/// match movhlps. The lower half elements should come from upper half of
4180/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004181/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00004182static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004183 EVT VT = Op->getValueType(0);
4184 if (VT.getSizeInBits() != 128)
4185 return false;
4186 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004187 return false;
4188 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004189 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004190 return false;
4191 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004192 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004193 return false;
4194 return true;
4195}
4196
Evan Cheng5ced1d82006-04-06 23:23:56 +00004197/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004198/// is promoted to a vector. It also returns the LoadSDNode by reference if
4199/// required.
4200static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004201 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4202 return false;
4203 N = N->getOperand(0).getNode();
4204 if (!ISD::isNON_EXTLoad(N))
4205 return false;
4206 if (LD)
4207 *LD = cast<LoadSDNode>(N);
4208 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004209}
4210
Evan Cheng533a0aa2006-04-19 20:35:22 +00004211/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4212/// match movlp{s|d}. The lower half elements should come from lower half of
4213/// V1 (and in order), and the upper half elements should come from the upper
4214/// half of V2 (and in order). And since V1 will become the source of the
4215/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004216static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
4217 ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004218 EVT VT = Op->getValueType(0);
4219 if (VT.getSizeInBits() != 128)
4220 return false;
4221
Evan Cheng466685d2006-10-09 20:57:25 +00004222 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004223 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004224 // Is V2 is a vector load, don't do this transformation. We will try to use
4225 // load folding shufps op.
4226 if (ISD::isNON_EXTLoad(V2))
4227 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004228
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004229 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004230
Evan Cheng533a0aa2006-04-19 20:35:22 +00004231 if (NumElems != 2 && NumElems != 4)
4232 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004233 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004234 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004235 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004236 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004237 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004238 return false;
4239 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004240}
4241
Evan Cheng39623da2006-04-20 08:58:49 +00004242/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4243/// all the same.
4244static bool isSplatVector(SDNode *N) {
4245 if (N->getOpcode() != ISD::BUILD_VECTOR)
4246 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004247
Dan Gohman475871a2008-07-27 21:46:04 +00004248 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004249 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4250 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004251 return false;
4252 return true;
4253}
4254
Evan Cheng213d2cf2007-05-17 18:45:50 +00004255/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004256/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004257/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004258static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004259 SDValue V1 = N->getOperand(0);
4260 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004261 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4262 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004263 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004264 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004265 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004266 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4267 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004268 if (Opc != ISD::BUILD_VECTOR ||
4269 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004270 return false;
4271 } else if (Idx >= 0) {
4272 unsigned Opc = V1.getOpcode();
4273 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4274 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004275 if (Opc != ISD::BUILD_VECTOR ||
4276 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004277 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004278 }
4279 }
4280 return true;
4281}
4282
4283/// getZeroVector - Returns a vector of specified type with all zero elements.
4284///
Owen Andersone50ed302009-08-10 22:56:29 +00004285static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00004286 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004287 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004288
Dale Johannesen0488fb62010-09-30 23:57:10 +00004289 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004290 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004291 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00004292 if (VT.getSizeInBits() == 128) { // SSE
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004293 if (HasSSE2) { // SSE2
4294 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4295 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4296 } else { // SSE1
4297 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4298 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4299 }
4300 } else if (VT.getSizeInBits() == 256) { // AVX
4301 // 256-bit logic and arithmetic instructions in AVX are
4302 // all floating-point, no support for integer ops. Default
4303 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00004304 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004305 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4306 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00004307 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004308 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004309}
4310
Chris Lattner8a594482007-11-25 00:24:49 +00004311/// getOnesVector - Returns a vector of specified type with all bits set.
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004312/// Always build ones vectors as <4 x i32>. For 256-bit types, use two
4313/// <4 x i32> inserted in a <8 x i32> appropriately. Then bitcast to their
4314/// original type, ensuring they get CSE'd.
Owen Andersone50ed302009-08-10 22:56:29 +00004315static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004316 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004317 assert((VT.is128BitVector() || VT.is256BitVector())
4318 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004319
Owen Anderson825b72b2009-08-11 20:47:22 +00004320 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004321 SDValue Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
4322 Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004323
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004324 if (VT.is256BitVector()) {
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004325 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, MVT::v8i32),
4326 Vec, DAG.getConstant(0, MVT::i32), DAG, dl);
4327 Vec = Insert128BitVector(InsV, Vec,
4328 DAG.getConstant(4 /* NumElems/2 */, MVT::i32), DAG, dl);
4329 }
4330
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004331 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004332}
4333
Evan Cheng39623da2006-04-20 08:58:49 +00004334/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4335/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00004336static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004337 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004338 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004339
Evan Cheng39623da2006-04-20 08:58:49 +00004340 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00004341 SmallVector<int, 8> MaskVec;
4342 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00004343
Nate Begeman5a5ca152009-04-29 05:20:52 +00004344 for (unsigned i = 0; i != NumElems; ++i) {
4345 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004346 MaskVec[i] = NumElems;
4347 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00004348 }
Evan Cheng39623da2006-04-20 08:58:49 +00004349 }
Evan Cheng39623da2006-04-20 08:58:49 +00004350 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00004351 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
4352 SVOp->getOperand(1), &MaskVec[0]);
4353 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00004354}
4355
Evan Cheng017dcc62006-04-21 01:05:10 +00004356/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4357/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004358static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004359 SDValue V2) {
4360 unsigned NumElems = VT.getVectorNumElements();
4361 SmallVector<int, 8> Mask;
4362 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004363 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004364 Mask.push_back(i);
4365 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004366}
4367
Nate Begeman9008ca62009-04-27 18:41:29 +00004368/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004369static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004370 SDValue V2) {
4371 unsigned NumElems = VT.getVectorNumElements();
4372 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004373 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004374 Mask.push_back(i);
4375 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004376 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004377 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004378}
4379
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004380/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004381static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004382 SDValue V2) {
4383 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004384 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004385 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004386 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004387 Mask.push_back(i + Half);
4388 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004389 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004390 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004391}
4392
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004393// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004394// a generic shuffle instruction because the target has no such instructions.
4395// Generate shuffles which repeat i16 and i8 several times until they can be
4396// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004397static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004398 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004399 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004400 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004401
Nate Begeman9008ca62009-04-27 18:41:29 +00004402 while (NumElems > 4) {
4403 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004404 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004405 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004406 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004407 EltNo -= NumElems/2;
4408 }
4409 NumElems >>= 1;
4410 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004411 return V;
4412}
Eric Christopherfd179292009-08-27 18:07:15 +00004413
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004414/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4415static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4416 EVT VT = V.getValueType();
4417 DebugLoc dl = V.getDebugLoc();
4418 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4419 && "Vector size not supported");
4420
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004421 if (VT.getSizeInBits() == 128) {
4422 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004423 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004424 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4425 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004426 } else {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004427 // To use VPERMILPS to splat scalars, the second half of indicies must
4428 // refer to the higher part, which is a duplication of the lower one,
4429 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004430 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4431 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004432
4433 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4434 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4435 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004436 }
4437
4438 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4439}
4440
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004441/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004442static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4443 EVT SrcVT = SV->getValueType(0);
4444 SDValue V1 = SV->getOperand(0);
4445 DebugLoc dl = SV->getDebugLoc();
4446
4447 int EltNo = SV->getSplatIndex();
4448 int NumElems = SrcVT.getVectorNumElements();
4449 unsigned Size = SrcVT.getSizeInBits();
4450
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004451 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4452 "Unknown how to promote splat for type");
4453
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004454 // Extract the 128-bit part containing the splat element and update
4455 // the splat element index when it refers to the higher register.
4456 if (Size == 256) {
4457 unsigned Idx = (EltNo > NumElems/2) ? NumElems/2 : 0;
4458 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4459 if (Idx > 0)
4460 EltNo -= NumElems/2;
4461 }
4462
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004463 // All i16 and i8 vector types can't be used directly by a generic shuffle
4464 // instruction because the target has no such instruction. Generate shuffles
4465 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004466 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004467 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004468 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004469 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004470
4471 // Recreate the 256-bit vector and place the same 128-bit vector
4472 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004473 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004474 if (Size == 256) {
4475 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), V1,
4476 DAG.getConstant(0, MVT::i32), DAG, dl);
4477 V1 = Insert128BitVector(InsV, V1,
4478 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4479 }
4480
4481 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004482}
4483
Evan Chengba05f722006-04-21 23:03:30 +00004484/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004485/// vector of zero or undef vector. This produces a shuffle where the low
4486/// element of V2 is swizzled into the zero/undef vector, landing at element
4487/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004488static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00004489 bool isZero, bool HasSSE2,
4490 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004491 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004492 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00004493 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
4494 unsigned NumElems = VT.getVectorNumElements();
4495 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004496 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004497 // If this is the insertion idx, put the low elt of V2 here.
4498 MaskVec.push_back(i == Idx ? NumElems : i);
4499 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004500}
4501
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004502/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4503/// element of the result of the vector shuffle.
Benjamin Kramer050db522011-03-26 12:38:19 +00004504static SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
4505 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004506 if (Depth == 6)
4507 return SDValue(); // Limit search depth.
4508
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004509 SDValue V = SDValue(N, 0);
4510 EVT VT = V.getValueType();
4511 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004512
4513 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4514 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
4515 Index = SV->getMaskElt(Index);
4516
4517 if (Index < 0)
4518 return DAG.getUNDEF(VT.getVectorElementType());
4519
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004520 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004521 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004522 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004523 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004524
4525 // Recurse into target specific vector shuffles to find scalars.
4526 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004527 int NumElems = VT.getVectorNumElements();
4528 SmallVector<unsigned, 16> ShuffleMask;
4529 SDValue ImmN;
4530
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004531 switch(Opcode) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004532 case X86ISD::SHUFPS:
4533 case X86ISD::SHUFPD:
4534 ImmN = N->getOperand(N->getNumOperands()-1);
4535 DecodeSHUFPSMask(NumElems,
4536 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4537 ShuffleMask);
4538 break;
4539 case X86ISD::PUNPCKHBW:
4540 case X86ISD::PUNPCKHWD:
4541 case X86ISD::PUNPCKHDQ:
4542 case X86ISD::PUNPCKHQDQ:
4543 DecodePUNPCKHMask(NumElems, ShuffleMask);
4544 break;
4545 case X86ISD::UNPCKHPS:
4546 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00004547 case X86ISD::VUNPCKHPSY:
4548 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004549 DecodeUNPCKHPMask(NumElems, ShuffleMask);
4550 break;
4551 case X86ISD::PUNPCKLBW:
4552 case X86ISD::PUNPCKLWD:
4553 case X86ISD::PUNPCKLDQ:
4554 case X86ISD::PUNPCKLQDQ:
David Greenec4db4e52011-02-28 19:06:56 +00004555 DecodePUNPCKLMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004556 break;
4557 case X86ISD::UNPCKLPS:
4558 case X86ISD::UNPCKLPD:
David Greenec4db4e52011-02-28 19:06:56 +00004559 case X86ISD::VUNPCKLPSY:
4560 case X86ISD::VUNPCKLPDY:
4561 DecodeUNPCKLPMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004562 break;
4563 case X86ISD::MOVHLPS:
4564 DecodeMOVHLPSMask(NumElems, ShuffleMask);
4565 break;
4566 case X86ISD::MOVLHPS:
4567 DecodeMOVLHPSMask(NumElems, ShuffleMask);
4568 break;
4569 case X86ISD::PSHUFD:
4570 ImmN = N->getOperand(N->getNumOperands()-1);
4571 DecodePSHUFMask(NumElems,
4572 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4573 ShuffleMask);
4574 break;
4575 case X86ISD::PSHUFHW:
4576 ImmN = N->getOperand(N->getNumOperands()-1);
4577 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4578 ShuffleMask);
4579 break;
4580 case X86ISD::PSHUFLW:
4581 ImmN = N->getOperand(N->getNumOperands()-1);
4582 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4583 ShuffleMask);
4584 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004585 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004586 case X86ISD::MOVSD: {
4587 // The index 0 always comes from the first element of the second source,
4588 // this is why MOVSS and MOVSD are used in the first place. The other
4589 // elements come from the other positions of the first source vector.
4590 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004591 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
4592 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004593 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00004594 case X86ISD::VPERMILPS:
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004595 ImmN = N->getOperand(N->getNumOperands()-1);
Bruno Cardoso Lopes2eb4c2b2011-07-29 01:31:11 +00004596 DecodeVPERMILPSMask(4, cast<ConstantSDNode>(ImmN)->getZExtValue(),
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004597 ShuffleMask);
Bruno Cardoso Lopes2eb4c2b2011-07-29 01:31:11 +00004598 break;
4599 case X86ISD::VPERMILPSY:
4600 ImmN = N->getOperand(N->getNumOperands()-1);
4601 DecodeVPERMILPSMask(8, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4602 ShuffleMask);
4603 break;
4604 case X86ISD::VPERMILPD:
4605 ImmN = N->getOperand(N->getNumOperands()-1);
4606 DecodeVPERMILPDMask(2, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4607 ShuffleMask);
4608 break;
4609 case X86ISD::VPERMILPDY:
4610 ImmN = N->getOperand(N->getNumOperands()-1);
4611 DecodeVPERMILPDMask(4, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4612 ShuffleMask);
4613 break;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004614 case X86ISD::VPERM2F128:
4615 ImmN = N->getOperand(N->getNumOperands()-1);
4616 DecodeVPERM2F128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4617 ShuffleMask);
4618 break;
Eli Friedman106f6e72011-09-10 02:01:42 +00004619 case X86ISD::MOVDDUP:
4620 case X86ISD::MOVLHPD:
4621 case X86ISD::MOVLPD:
4622 case X86ISD::MOVLPS:
4623 case X86ISD::MOVSHDUP:
4624 case X86ISD::MOVSLDUP:
4625 case X86ISD::PALIGN:
4626 return SDValue(); // Not yet implemented.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004627 default:
Eli Friedman106f6e72011-09-10 02:01:42 +00004628 assert(0 && "unknown target shuffle node");
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004629 return SDValue();
4630 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004631
4632 Index = ShuffleMask[Index];
4633 if (Index < 0)
4634 return DAG.getUNDEF(VT.getVectorElementType());
4635
4636 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
4637 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
4638 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004639 }
4640
4641 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004642 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004643 V = V.getOperand(0);
4644 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004645 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004646
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004647 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004648 return SDValue();
4649 }
4650
4651 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4652 return (Index == 0) ? V.getOperand(0)
4653 : DAG.getUNDEF(VT.getVectorElementType());
4654
4655 if (V.getOpcode() == ISD::BUILD_VECTOR)
4656 return V.getOperand(Index);
4657
4658 return SDValue();
4659}
4660
4661/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4662/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004663/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004664static
4665unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
4666 bool ZerosFromLeft, SelectionDAG &DAG) {
4667 int i = 0;
4668
4669 while (i < NumElems) {
4670 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004671 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004672 if (!(Elt.getNode() &&
4673 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4674 break;
4675 ++i;
4676 }
4677
4678 return i;
4679}
4680
4681/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
4682/// MaskE correspond consecutively to elements from one of the vector operands,
4683/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4684static
4685bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
4686 int OpIdx, int NumElems, unsigned &OpNum) {
4687 bool SeenV1 = false;
4688 bool SeenV2 = false;
4689
4690 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
4691 int Idx = SVOp->getMaskElt(i);
4692 // Ignore undef indicies
4693 if (Idx < 0)
4694 continue;
4695
4696 if (Idx < NumElems)
4697 SeenV1 = true;
4698 else
4699 SeenV2 = true;
4700
4701 // Only accept consecutive elements from the same vector
4702 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4703 return false;
4704 }
4705
4706 OpNum = SeenV1 ? 0 : 1;
4707 return true;
4708}
4709
4710/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4711/// logical left shift of a vector.
4712static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4713 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4714 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4715 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4716 false /* check zeros from right */, DAG);
4717 unsigned OpSrc;
4718
4719 if (!NumZeros)
4720 return false;
4721
4722 // Considering the elements in the mask that are not consecutive zeros,
4723 // check if they consecutively come from only one of the source vectors.
4724 //
4725 // V1 = {X, A, B, C} 0
4726 // \ \ \ /
4727 // vector_shuffle V1, V2 <1, 2, 3, X>
4728 //
4729 if (!isShuffleMaskConsecutive(SVOp,
4730 0, // Mask Start Index
4731 NumElems-NumZeros-1, // Mask End Index
4732 NumZeros, // Where to start looking in the src vector
4733 NumElems, // Number of elements in vector
4734 OpSrc)) // Which source operand ?
4735 return false;
4736
4737 isLeft = false;
4738 ShAmt = NumZeros;
4739 ShVal = SVOp->getOperand(OpSrc);
4740 return true;
4741}
4742
4743/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4744/// logical left shift of a vector.
4745static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4746 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4747 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4748 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4749 true /* check zeros from left */, DAG);
4750 unsigned OpSrc;
4751
4752 if (!NumZeros)
4753 return false;
4754
4755 // Considering the elements in the mask that are not consecutive zeros,
4756 // check if they consecutively come from only one of the source vectors.
4757 //
4758 // 0 { A, B, X, X } = V2
4759 // / \ / /
4760 // vector_shuffle V1, V2 <X, X, 4, 5>
4761 //
4762 if (!isShuffleMaskConsecutive(SVOp,
4763 NumZeros, // Mask Start Index
4764 NumElems-1, // Mask End Index
4765 0, // Where to start looking in the src vector
4766 NumElems, // Number of elements in vector
4767 OpSrc)) // Which source operand ?
4768 return false;
4769
4770 isLeft = true;
4771 ShAmt = NumZeros;
4772 ShVal = SVOp->getOperand(OpSrc);
4773 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004774}
4775
4776/// isVectorShift - Returns true if the shuffle can be implemented as a
4777/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004778static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004779 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004780 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4781 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4782 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004783
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004784 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004785}
4786
Evan Chengc78d3b42006-04-24 18:01:45 +00004787/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4788///
Dan Gohman475871a2008-07-27 21:46:04 +00004789static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004790 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004791 SelectionDAG &DAG,
4792 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004793 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004794 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004795
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004796 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004797 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004798 bool First = true;
4799 for (unsigned i = 0; i < 16; ++i) {
4800 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4801 if (ThisIsNonZero && First) {
4802 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004803 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004804 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004805 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004806 First = false;
4807 }
4808
4809 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004810 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004811 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4812 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004813 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004814 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004815 }
4816 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004817 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4818 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4819 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004820 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004821 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004822 } else
4823 ThisElt = LastElt;
4824
Gabor Greifba36cb52008-08-28 21:40:38 +00004825 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004826 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004827 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004828 }
4829 }
4830
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004831 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004832}
4833
Bill Wendlinga348c562007-03-22 18:42:45 +00004834/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004835///
Dan Gohman475871a2008-07-27 21:46:04 +00004836static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004837 unsigned NumNonZero, unsigned NumZero,
4838 SelectionDAG &DAG,
4839 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004840 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004841 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004842
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004843 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004844 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004845 bool First = true;
4846 for (unsigned i = 0; i < 8; ++i) {
4847 bool isNonZero = (NonZeros & (1 << i)) != 0;
4848 if (isNonZero) {
4849 if (First) {
4850 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004851 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004852 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004853 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004854 First = false;
4855 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004856 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004857 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004858 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004859 }
4860 }
4861
4862 return V;
4863}
4864
Evan Chengf26ffe92008-05-29 08:22:04 +00004865/// getVShift - Return a vector logical shift node.
4866///
Owen Andersone50ed302009-08-10 22:56:29 +00004867static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004868 unsigned NumBits, SelectionDAG &DAG,
4869 const TargetLowering &TLI, DebugLoc dl) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00004870 EVT ShVT = MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00004871 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004872 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4873 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004874 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004875 DAG.getConstant(NumBits,
4876 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004877}
4878
Dan Gohman475871a2008-07-27 21:46:04 +00004879SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004880X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004881 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004882
Evan Chengc3630942009-12-09 21:00:30 +00004883 // Check if the scalar load can be widened into a vector load. And if
4884 // the address is "base + cst" see if the cst can be "absorbed" into
4885 // the shuffle mask.
4886 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4887 SDValue Ptr = LD->getBasePtr();
4888 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4889 return SDValue();
4890 EVT PVT = LD->getValueType(0);
4891 if (PVT != MVT::i32 && PVT != MVT::f32)
4892 return SDValue();
4893
4894 int FI = -1;
4895 int64_t Offset = 0;
4896 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4897 FI = FINode->getIndex();
4898 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004899 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004900 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4901 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4902 Offset = Ptr.getConstantOperandVal(1);
4903 Ptr = Ptr.getOperand(0);
4904 } else {
4905 return SDValue();
4906 }
4907
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004908 // FIXME: 256-bit vector instructions don't require a strict alignment,
4909 // improve this code to support it better.
4910 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004911 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004912 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004913 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004914 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004915 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004916 // Can't change the alignment. FIXME: It's possible to compute
4917 // the exact stack offset and reference FI + adjust offset instead.
4918 // If someone *really* cares about this. That's the way to implement it.
4919 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004920 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004921 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004922 }
4923 }
4924
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004925 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004926 // Ptr + (Offset & ~15).
4927 if (Offset < 0)
4928 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004929 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004930 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004931 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004932 if (StartOffset)
4933 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4934 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4935
4936 int EltNo = (Offset - StartOffset) >> 2;
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004937 int NumElems = VT.getVectorNumElements();
4938
4939 EVT CanonVT = VT.getSizeInBits() == 128 ? MVT::v4i32 : MVT::v8i32;
4940 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4941 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004942 LD->getPointerInfo().getWithOffset(StartOffset),
David Greene67c9d422010-02-15 16:53:33 +00004943 false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004944
4945 // Canonicalize it to a v4i32 or v8i32 shuffle.
4946 SmallVector<int, 8> Mask;
4947 for (int i = 0; i < NumElems; ++i)
4948 Mask.push_back(EltNo);
4949
4950 V1 = DAG.getNode(ISD::BITCAST, dl, CanonVT, V1);
4951 return DAG.getNode(ISD::BITCAST, dl, NVT,
4952 DAG.getVectorShuffle(CanonVT, dl, V1,
4953 DAG.getUNDEF(CanonVT),&Mask[0]));
Evan Chengc3630942009-12-09 21:00:30 +00004954 }
4955
4956 return SDValue();
4957}
4958
Michael J. Spencerec38de22010-10-10 22:04:20 +00004959/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4960/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004961/// load which has the same value as a build_vector whose operands are 'elts'.
4962///
4963/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004964///
Nate Begeman1449f292010-03-24 22:19:06 +00004965/// FIXME: we'd also like to handle the case where the last elements are zero
4966/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4967/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004968static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004969 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004970 EVT EltVT = VT.getVectorElementType();
4971 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004972
Nate Begemanfdea31a2010-03-24 20:49:50 +00004973 LoadSDNode *LDBase = NULL;
4974 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004975
Nate Begeman1449f292010-03-24 22:19:06 +00004976 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004977 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004978 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004979 for (unsigned i = 0; i < NumElems; ++i) {
4980 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004981
Nate Begemanfdea31a2010-03-24 20:49:50 +00004982 if (!Elt.getNode() ||
4983 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4984 return SDValue();
4985 if (!LDBase) {
4986 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4987 return SDValue();
4988 LDBase = cast<LoadSDNode>(Elt.getNode());
4989 LastLoadedElt = i;
4990 continue;
4991 }
4992 if (Elt.getOpcode() == ISD::UNDEF)
4993 continue;
4994
4995 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4996 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4997 return SDValue();
4998 LastLoadedElt = i;
4999 }
Nate Begeman1449f292010-03-24 22:19:06 +00005000
5001 // If we have found an entire vector of loads and undefs, then return a large
5002 // load of the entire vector width starting at the base pointer. If we found
5003 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00005004 if (LastLoadedElt == NumElems - 1) {
5005 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00005006 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00005007 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00005008 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00005009 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00005010 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00005011 LDBase->isVolatile(), LDBase->isNonTemporal(),
5012 LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00005013 } else if (NumElems == 4 && LastLoadedElt == 1 &&
5014 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00005015 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
5016 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Chris Lattner88641552010-09-22 00:34:38 +00005017 SDValue ResNode = DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys,
5018 Ops, 2, MVT::i32,
5019 LDBase->getMemOperand());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005020 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00005021 }
5022 return SDValue();
5023}
5024
Evan Chengc3630942009-12-09 21:00:30 +00005025SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005026X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005027 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005028
David Greenef125a292011-02-08 19:04:41 +00005029 EVT VT = Op.getValueType();
5030 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005031 unsigned NumElems = Op.getNumOperands();
5032
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005033 // Vectors containing all zeros can be matched by pxor and xorps later
5034 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5035 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5036 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00005037 if (Op.getValueType() == MVT::v4i32 ||
5038 Op.getValueType() == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005039 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005040
Dale Johannesenace16102009-02-03 19:33:06 +00005041 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005042 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005043
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005044 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
5045 // vectors or broken into v4i32 operations on 256-bit vectors.
5046 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
5047 if (Op.getValueType() == MVT::v4i32)
5048 return Op;
5049
5050 return getOnesVector(Op.getValueType(), DAG, dl);
5051 }
5052
Owen Andersone50ed302009-08-10 22:56:29 +00005053 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005054
Evan Cheng0db9fe62006-04-25 20:13:52 +00005055 unsigned NumZero = 0;
5056 unsigned NumNonZero = 0;
5057 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005058 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005059 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005060 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005061 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005062 if (Elt.getOpcode() == ISD::UNDEF)
5063 continue;
5064 Values.insert(Elt);
5065 if (Elt.getOpcode() != ISD::Constant &&
5066 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005067 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005068 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005069 NumZero++;
5070 else {
5071 NonZeros |= (1 << i);
5072 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005073 }
5074 }
5075
Chris Lattner97a2a562010-08-26 05:24:29 +00005076 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5077 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005078 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005079
Chris Lattner67f453a2008-03-09 05:42:06 +00005080 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005081 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005082 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005083 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005084
Chris Lattner62098042008-03-09 01:05:04 +00005085 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5086 // the value are obviously zero, truncate the value to i32 and do the
5087 // insertion that way. Only do this if the value is non-constant or if the
5088 // value is a constant being inserted into element 0. It is cheaper to do
5089 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005090 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005091 (!IsAllConstants || Idx == 0)) {
5092 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005093 // Handle SSE only.
5094 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5095 EVT VecVT = MVT::v4i32;
5096 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005097
Chris Lattner62098042008-03-09 01:05:04 +00005098 // Truncate the value (which may itself be a constant) to i32, and
5099 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005100 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005101 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00005102 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
5103 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005104
Chris Lattner62098042008-03-09 01:05:04 +00005105 // Now we have our 32-bit value zero extended in the low element of
5106 // a vector. If Idx != 0, swizzle it into place.
5107 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005108 SmallVector<int, 4> Mask;
5109 Mask.push_back(Idx);
5110 for (unsigned i = 1; i != VecElts; ++i)
5111 Mask.push_back(i);
5112 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00005113 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00005114 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005115 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005116 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00005117 }
5118 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005119
Chris Lattner19f79692008-03-08 22:59:52 +00005120 // If we have a constant or non-constant insertion into the low element of
5121 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5122 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005123 // depending on what the source datatype is.
5124 if (Idx == 0) {
5125 if (NumZero == 0) {
5126 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00005127 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
5128 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00005129 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5130 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
5131 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
5132 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005133 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
5134 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Dale Johannesen0488fb62010-09-30 23:57:10 +00005135 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
5136 EVT MiddleVT = MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00005137 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
5138 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
5139 Subtarget->hasSSE2(), DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005140 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005141 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005142 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005143
5144 // Is it a vector logical left shift?
5145 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005146 X86::isZeroNode(Op.getOperand(0)) &&
5147 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005148 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005149 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005150 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005151 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005152 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005153 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005154
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005155 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005156 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005157
Chris Lattner19f79692008-03-08 22:59:52 +00005158 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5159 // is a non-constant being inserted into an element other than the low one,
5160 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5161 // movd/movss) to move this into the low element, then shuffle it into
5162 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005163 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005164 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005165
Evan Cheng0db9fe62006-04-25 20:13:52 +00005166 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00005167 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
5168 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005169 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005170 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00005171 MaskVec.push_back(i == Idx ? 0 : 1);
5172 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005173 }
5174 }
5175
Chris Lattner67f453a2008-03-09 05:42:06 +00005176 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005177 if (Values.size() == 1) {
5178 if (EVTBits == 32) {
5179 // Instead of a shuffle like this:
5180 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5181 // Check if it's possible to issue this instead.
5182 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5183 unsigned Idx = CountTrailingZeros_32(NonZeros);
5184 SDValue Item = Op.getOperand(Idx);
5185 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5186 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5187 }
Dan Gohman475871a2008-07-27 21:46:04 +00005188 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005189 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005190
Dan Gohmana3941172007-07-24 22:55:08 +00005191 // A vector full of immediates; various special cases are already
5192 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005193 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005194 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005195
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005196 // For AVX-length vectors, build the individual 128-bit pieces and use
5197 // shuffles to put them in place.
5198 if (VT.getSizeInBits() == 256 && !ISD::isBuildVectorAllZeros(Op.getNode())) {
5199 SmallVector<SDValue, 32> V;
5200 for (unsigned i = 0; i < NumElems; ++i)
5201 V.push_back(Op.getOperand(i));
5202
5203 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5204
5205 // Build both the lower and upper subvector.
5206 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5207 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5208 NumElems/2);
5209
5210 // Recreate the wider vector with the lower and upper part.
Bruno Cardoso Lopes15d03fb2011-07-28 01:26:53 +00005211 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Lower,
5212 DAG.getConstant(0, MVT::i32), DAG, dl);
5213 return Insert128BitVector(Vec, Upper, DAG.getConstant(NumElems/2, MVT::i32),
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005214 DAG, dl);
5215 }
5216
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005217 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005218 if (EVTBits == 64) {
5219 if (NumNonZero == 1) {
5220 // One half is zero or undef.
5221 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005222 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005223 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00005224 return getShuffleVectorZeroOrUndef(V2, Idx, true,
5225 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005226 }
Dan Gohman475871a2008-07-27 21:46:04 +00005227 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005228 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005229
5230 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005231 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005232 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00005233 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005234 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005235 }
5236
Bill Wendling826f36f2007-03-28 00:57:11 +00005237 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005238 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00005239 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005240 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005241 }
5242
5243 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00005244 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00005245 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005246 if (NumElems == 4 && NumZero > 0) {
5247 for (unsigned i = 0; i < 4; ++i) {
5248 bool isZero = !(NonZeros & (1 << i));
5249 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00005250 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005251 else
Dale Johannesenace16102009-02-03 19:33:06 +00005252 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005253 }
5254
5255 for (unsigned i = 0; i < 2; ++i) {
5256 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5257 default: break;
5258 case 0:
5259 V[i] = V[i*2]; // Must be a zero vector.
5260 break;
5261 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005262 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005263 break;
5264 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005265 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005266 break;
5267 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005268 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005269 break;
5270 }
5271 }
5272
Nate Begeman9008ca62009-04-27 18:41:29 +00005273 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005274 bool Reverse = (NonZeros & 0x3) == 2;
5275 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005276 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005277 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5278 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005279 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
5280 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005281 }
5282
Nate Begemanfdea31a2010-03-24 20:49:50 +00005283 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5284 // Check for a build vector of consecutive loads.
5285 for (unsigned i = 0; i < NumElems; ++i)
5286 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005287
Nate Begemanfdea31a2010-03-24 20:49:50 +00005288 // Check for elements which are consecutive loads.
5289 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5290 if (LD.getNode())
5291 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005292
5293 // For SSE 4.1, use insertps to put the high elements into the low element.
Nate Begemanfdea31a2010-03-24 20:49:50 +00005294 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005295 SDValue Result;
5296 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5297 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5298 else
5299 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005300
Chris Lattner24faf612010-08-28 17:59:08 +00005301 for (unsigned i = 1; i < NumElems; ++i) {
5302 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5303 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005304 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005305 }
5306 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005307 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005308
Chris Lattner6e80e442010-08-28 17:15:43 +00005309 // Otherwise, expand into a number of unpckl*, start by extending each of
5310 // our (non-undef) elements to the full vector width with the element in the
5311 // bottom slot of the vector (which generates no code for SSE).
5312 for (unsigned i = 0; i < NumElems; ++i) {
5313 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5314 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5315 else
5316 V[i] = DAG.getUNDEF(VT);
5317 }
5318
5319 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005320 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5321 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5322 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005323 unsigned EltStride = NumElems >> 1;
5324 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005325 for (unsigned i = 0; i < EltStride; ++i) {
5326 // If V[i+EltStride] is undef and this is the first round of mixing,
5327 // then it is safe to just drop this shuffle: V[i] is already in the
5328 // right place, the one element (since it's the first round) being
5329 // inserted as undef can be dropped. This isn't safe for successive
5330 // rounds because they will permute elements within both vectors.
5331 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5332 EltStride == NumElems/2)
5333 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005334
Chris Lattner6e80e442010-08-28 17:15:43 +00005335 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005336 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005337 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005338 }
5339 return V[0];
5340 }
Dan Gohman475871a2008-07-27 21:46:04 +00005341 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005342}
5343
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005344// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5345// them in a MMX register. This is better than doing a stack convert.
5346static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005347 DebugLoc dl = Op.getDebugLoc();
5348 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005349
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005350 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5351 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5352 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005353 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005354 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5355 InVec = Op.getOperand(1);
5356 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5357 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005358 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005359 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5360 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5361 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005362 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005363 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5364 Mask[0] = 0; Mask[1] = 2;
5365 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5366 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005367 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005368}
5369
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005370// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5371// to create 256-bit vectors from two other 128-bit ones.
5372static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5373 DebugLoc dl = Op.getDebugLoc();
5374 EVT ResVT = Op.getValueType();
5375
5376 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5377
5378 SDValue V1 = Op.getOperand(0);
5379 SDValue V2 = Op.getOperand(1);
5380 unsigned NumElems = ResVT.getVectorNumElements();
5381
5382 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, ResVT), V1,
5383 DAG.getConstant(0, MVT::i32), DAG, dl);
5384 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5385 DAG, dl);
5386}
5387
5388SDValue
5389X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005390 EVT ResVT = Op.getValueType();
5391
5392 assert(Op.getNumOperands() == 2);
5393 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5394 "Unsupported CONCAT_VECTORS for value type");
5395
5396 // We support concatenate two MMX registers and place them in a MMX register.
5397 // This is better than doing a stack convert.
5398 if (ResVT.is128BitVector())
5399 return LowerMMXCONCAT_VECTORS(Op, DAG);
5400
5401 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5402 // from two other 128-bit ones.
5403 return LowerAVXCONCAT_VECTORS(Op, DAG);
5404}
5405
Nate Begemanb9a47b82009-02-23 08:49:38 +00005406// v8i16 shuffles - Prefer shuffles in the following order:
5407// 1. [all] pshuflw, pshufhw, optional move
5408// 2. [ssse3] 1 x pshufb
5409// 3. [ssse3] 2 x pshufb + 1 x por
5410// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005411SDValue
5412X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5413 SelectionDAG &DAG) const {
5414 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005415 SDValue V1 = SVOp->getOperand(0);
5416 SDValue V2 = SVOp->getOperand(1);
5417 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005418 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005419
Nate Begemanb9a47b82009-02-23 08:49:38 +00005420 // Determine if more than 1 of the words in each of the low and high quadwords
5421 // of the result come from the same quadword of one of the two inputs. Undef
5422 // mask values count as coming from any quadword, for better codegen.
5423 SmallVector<unsigned, 4> LoQuad(4);
5424 SmallVector<unsigned, 4> HiQuad(4);
5425 BitVector InputQuads(4);
5426 for (unsigned i = 0; i < 8; ++i) {
5427 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005428 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005429 MaskVals.push_back(EltIdx);
5430 if (EltIdx < 0) {
5431 ++Quad[0];
5432 ++Quad[1];
5433 ++Quad[2];
5434 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005435 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005436 }
5437 ++Quad[EltIdx / 4];
5438 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005439 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005440
Nate Begemanb9a47b82009-02-23 08:49:38 +00005441 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005442 unsigned MaxQuad = 1;
5443 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005444 if (LoQuad[i] > MaxQuad) {
5445 BestLoQuad = i;
5446 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005447 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005448 }
5449
Nate Begemanb9a47b82009-02-23 08:49:38 +00005450 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005451 MaxQuad = 1;
5452 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005453 if (HiQuad[i] > MaxQuad) {
5454 BestHiQuad = i;
5455 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005456 }
5457 }
5458
Nate Begemanb9a47b82009-02-23 08:49:38 +00005459 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005460 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005461 // single pshufb instruction is necessary. If There are more than 2 input
5462 // quads, disable the next transformation since it does not help SSSE3.
5463 bool V1Used = InputQuads[0] || InputQuads[1];
5464 bool V2Used = InputQuads[2] || InputQuads[3];
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005465 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005466 if (InputQuads.count() == 2 && V1Used && V2Used) {
5467 BestLoQuad = InputQuads.find_first();
5468 BestHiQuad = InputQuads.find_next(BestLoQuad);
5469 }
5470 if (InputQuads.count() > 2) {
5471 BestLoQuad = -1;
5472 BestHiQuad = -1;
5473 }
5474 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005475
Nate Begemanb9a47b82009-02-23 08:49:38 +00005476 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5477 // the shuffle mask. If a quad is scored as -1, that means that it contains
5478 // words from all 4 input quadwords.
5479 SDValue NewV;
5480 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005481 SmallVector<int, 8> MaskV;
5482 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
5483 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00005484 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005485 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5486 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5487 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005488
Nate Begemanb9a47b82009-02-23 08:49:38 +00005489 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5490 // source words for the shuffle, to aid later transformations.
5491 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005492 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005493 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005494 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005495 if (idx != (int)i)
5496 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005497 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005498 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005499 AllWordsInNewV = false;
5500 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005501 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005502
Nate Begemanb9a47b82009-02-23 08:49:38 +00005503 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5504 if (AllWordsInNewV) {
5505 for (int i = 0; i != 8; ++i) {
5506 int idx = MaskVals[i];
5507 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005508 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005509 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005510 if ((idx != i) && idx < 4)
5511 pshufhw = false;
5512 if ((idx != i) && idx > 3)
5513 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005514 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005515 V1 = NewV;
5516 V2Used = false;
5517 BestLoQuad = 0;
5518 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005519 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005520
Nate Begemanb9a47b82009-02-23 08:49:38 +00005521 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5522 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005523 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005524 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5525 unsigned TargetMask = 0;
5526 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005527 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005528 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
5529 X86::getShufflePSHUFLWImmediate(NewV.getNode());
5530 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005531 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005532 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005533 }
Eric Christopherfd179292009-08-27 18:07:15 +00005534
Nate Begemanb9a47b82009-02-23 08:49:38 +00005535 // If we have SSSE3, and all words of the result are from 1 input vector,
5536 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5537 // is present, fall back to case 4.
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005538 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005539 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005540
Nate Begemanb9a47b82009-02-23 08:49:38 +00005541 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005542 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005543 // mask, and elements that come from V1 in the V2 mask, so that the two
5544 // results can be OR'd together.
5545 bool TwoInputs = V1Used && V2Used;
5546 for (unsigned i = 0; i != 8; ++i) {
5547 int EltIdx = MaskVals[i] * 2;
5548 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005549 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5550 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005551 continue;
5552 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005553 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5554 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005555 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005556 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005557 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005558 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005559 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005560 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005561 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005562
Nate Begemanb9a47b82009-02-23 08:49:38 +00005563 // Calculate the shuffle mask for the second input, shuffle it, and
5564 // OR it with the first shuffled input.
5565 pshufbMask.clear();
5566 for (unsigned i = 0; i != 8; ++i) {
5567 int EltIdx = MaskVals[i] * 2;
5568 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005569 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5570 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005571 continue;
5572 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005573 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5574 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005575 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005576 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005577 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005578 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005579 MVT::v16i8, &pshufbMask[0], 16));
5580 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005581 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005582 }
5583
5584 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5585 // and update MaskVals with new element order.
5586 BitVector InOrder(8);
5587 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005588 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005589 for (int i = 0; i != 4; ++i) {
5590 int idx = MaskVals[i];
5591 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005592 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005593 InOrder.set(i);
5594 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005595 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005596 InOrder.set(i);
5597 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005598 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005599 }
5600 }
5601 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005602 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00005603 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005604 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005605
5606 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
5607 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
5608 NewV.getOperand(0),
5609 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
5610 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005611 }
Eric Christopherfd179292009-08-27 18:07:15 +00005612
Nate Begemanb9a47b82009-02-23 08:49:38 +00005613 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5614 // and update MaskVals with the new element order.
5615 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005616 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005617 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005618 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005619 for (unsigned i = 4; i != 8; ++i) {
5620 int idx = MaskVals[i];
5621 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005622 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005623 InOrder.set(i);
5624 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005625 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005626 InOrder.set(i);
5627 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005628 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005629 }
5630 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005631 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005632 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005633
5634 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
5635 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
5636 NewV.getOperand(0),
5637 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
5638 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005639 }
Eric Christopherfd179292009-08-27 18:07:15 +00005640
Nate Begemanb9a47b82009-02-23 08:49:38 +00005641 // In case BestHi & BestLo were both -1, which means each quadword has a word
5642 // from each of the four input quadwords, calculate the InOrder bitvector now
5643 // before falling through to the insert/extract cleanup.
5644 if (BestLoQuad == -1 && BestHiQuad == -1) {
5645 NewV = V1;
5646 for (int i = 0; i != 8; ++i)
5647 if (MaskVals[i] < 0 || MaskVals[i] == i)
5648 InOrder.set(i);
5649 }
Eric Christopherfd179292009-08-27 18:07:15 +00005650
Nate Begemanb9a47b82009-02-23 08:49:38 +00005651 // The other elements are put in the right place using pextrw and pinsrw.
5652 for (unsigned i = 0; i != 8; ++i) {
5653 if (InOrder[i])
5654 continue;
5655 int EltIdx = MaskVals[i];
5656 if (EltIdx < 0)
5657 continue;
5658 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005659 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005660 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005661 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005662 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005663 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005664 DAG.getIntPtrConstant(i));
5665 }
5666 return NewV;
5667}
5668
5669// v16i8 shuffles - Prefer shuffles in the following order:
5670// 1. [ssse3] 1 x pshufb
5671// 2. [ssse3] 2 x pshufb + 1 x por
5672// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5673static
Nate Begeman9008ca62009-04-27 18:41:29 +00005674SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005675 SelectionDAG &DAG,
5676 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005677 SDValue V1 = SVOp->getOperand(0);
5678 SDValue V2 = SVOp->getOperand(1);
5679 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005680 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00005681 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00005682
Nate Begemanb9a47b82009-02-23 08:49:38 +00005683 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005684 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005685 // present, fall back to case 3.
5686 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5687 bool V1Only = true;
5688 bool V2Only = true;
5689 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005690 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005691 if (EltIdx < 0)
5692 continue;
5693 if (EltIdx < 16)
5694 V2Only = false;
5695 else
5696 V1Only = false;
5697 }
Eric Christopherfd179292009-08-27 18:07:15 +00005698
Nate Begemanb9a47b82009-02-23 08:49:38 +00005699 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
5700 if (TLI.getSubtarget()->hasSSSE3()) {
5701 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005702
Nate Begemanb9a47b82009-02-23 08:49:38 +00005703 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005704 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005705 //
5706 // Otherwise, we have elements from both input vectors, and must zero out
5707 // elements that come from V2 in the first mask, and V1 in the second mask
5708 // so that we can OR them together.
5709 bool TwoInputs = !(V1Only || V2Only);
5710 for (unsigned i = 0; i != 16; ++i) {
5711 int EltIdx = MaskVals[i];
5712 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005713 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005714 continue;
5715 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005716 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005717 }
5718 // If all the elements are from V2, assign it to V1 and return after
5719 // building the first pshufb.
5720 if (V2Only)
5721 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005722 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005723 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005724 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005725 if (!TwoInputs)
5726 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005727
Nate Begemanb9a47b82009-02-23 08:49:38 +00005728 // Calculate the shuffle mask for the second input, shuffle it, and
5729 // OR it with the first shuffled input.
5730 pshufbMask.clear();
5731 for (unsigned i = 0; i != 16; ++i) {
5732 int EltIdx = MaskVals[i];
5733 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005734 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005735 continue;
5736 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005737 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005738 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005739 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005740 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005741 MVT::v16i8, &pshufbMask[0], 16));
5742 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005743 }
Eric Christopherfd179292009-08-27 18:07:15 +00005744
Nate Begemanb9a47b82009-02-23 08:49:38 +00005745 // No SSSE3 - Calculate in place words and then fix all out of place words
5746 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5747 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005748 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5749 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005750 SDValue NewV = V2Only ? V2 : V1;
5751 for (int i = 0; i != 8; ++i) {
5752 int Elt0 = MaskVals[i*2];
5753 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005754
Nate Begemanb9a47b82009-02-23 08:49:38 +00005755 // This word of the result is all undef, skip it.
5756 if (Elt0 < 0 && Elt1 < 0)
5757 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005758
Nate Begemanb9a47b82009-02-23 08:49:38 +00005759 // This word of the result is already in the correct place, skip it.
5760 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5761 continue;
5762 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5763 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005764
Nate Begemanb9a47b82009-02-23 08:49:38 +00005765 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5766 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5767 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005768
5769 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5770 // using a single extract together, load it and store it.
5771 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005772 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005773 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005774 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005775 DAG.getIntPtrConstant(i));
5776 continue;
5777 }
5778
Nate Begemanb9a47b82009-02-23 08:49:38 +00005779 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005780 // source byte is not also odd, shift the extracted word left 8 bits
5781 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005782 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005783 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005784 DAG.getIntPtrConstant(Elt1 / 2));
5785 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005786 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005787 DAG.getConstant(8,
5788 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005789 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005790 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5791 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005792 }
5793 // If Elt0 is defined, extract it from the appropriate source. If the
5794 // source byte is not also even, shift the extracted word right 8 bits. If
5795 // Elt1 was also defined, OR the extracted values together before
5796 // inserting them in the result.
5797 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005798 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005799 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5800 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005801 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005802 DAG.getConstant(8,
5803 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005804 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005805 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5806 DAG.getConstant(0x00FF, MVT::i16));
5807 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005808 : InsElt0;
5809 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005810 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005811 DAG.getIntPtrConstant(i));
5812 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005813 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005814}
5815
Evan Cheng7a831ce2007-12-15 03:00:47 +00005816/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005817/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005818/// done when every pair / quad of shuffle mask elements point to elements in
5819/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005820/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005821static
Nate Begeman9008ca62009-04-27 18:41:29 +00005822SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005823 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005824 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005825 SDValue V1 = SVOp->getOperand(0);
5826 SDValue V2 = SVOp->getOperand(1);
5827 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005828 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005829 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005830 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005831 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005832 case MVT::v4f32: NewVT = MVT::v2f64; break;
5833 case MVT::v4i32: NewVT = MVT::v2i64; break;
5834 case MVT::v8i16: NewVT = MVT::v4i32; break;
5835 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005836 }
5837
Nate Begeman9008ca62009-04-27 18:41:29 +00005838 int Scale = NumElems / NewWidth;
5839 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005840 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005841 int StartIdx = -1;
5842 for (int j = 0; j < Scale; ++j) {
5843 int EltIdx = SVOp->getMaskElt(i+j);
5844 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005845 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005846 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005847 StartIdx = EltIdx - (EltIdx % Scale);
5848 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005849 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005850 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005851 if (StartIdx == -1)
5852 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005853 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005854 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005855 }
5856
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005857 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5858 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005859 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005860}
5861
Evan Chengd880b972008-05-09 21:53:03 +00005862/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005863///
Owen Andersone50ed302009-08-10 22:56:29 +00005864static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005865 SDValue SrcOp, SelectionDAG &DAG,
5866 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005867 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005868 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005869 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005870 LD = dyn_cast<LoadSDNode>(SrcOp);
5871 if (!LD) {
5872 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5873 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005874 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005875 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005876 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005877 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005878 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005879 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005880 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005881 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005882 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5883 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5884 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005885 SrcOp.getOperand(0)
5886 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005887 }
5888 }
5889 }
5890
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005891 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005892 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005893 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005894 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005895}
5896
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005897/// areShuffleHalvesWithinDisjointLanes - Check whether each half of a vector
5898/// shuffle node referes to only one lane in the sources.
5899static bool areShuffleHalvesWithinDisjointLanes(ShuffleVectorSDNode *SVOp) {
5900 EVT VT = SVOp->getValueType(0);
5901 int NumElems = VT.getVectorNumElements();
5902 int HalfSize = NumElems/2;
5903 SmallVector<int, 16> M;
5904 SVOp->getMask(M);
5905 bool MatchA = false, MatchB = false;
5906
5907 for (int l = 0; l < NumElems*2; l += HalfSize) {
5908 if (isUndefOrInRange(M, 0, HalfSize, l, l+HalfSize)) {
5909 MatchA = true;
5910 break;
5911 }
5912 }
5913
5914 for (int l = 0; l < NumElems*2; l += HalfSize) {
5915 if (isUndefOrInRange(M, HalfSize, HalfSize, l, l+HalfSize)) {
5916 MatchB = true;
5917 break;
5918 }
5919 }
5920
5921 return MatchA && MatchB;
5922}
5923
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005924/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5925/// which could not be matched by any known target speficic shuffle
5926static SDValue
5927LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005928 if (areShuffleHalvesWithinDisjointLanes(SVOp)) {
5929 // If each half of a vector shuffle node referes to only one lane in the
5930 // source vectors, extract each used 128-bit lane and shuffle them using
5931 // 128-bit shuffles. Then, concatenate the results. Otherwise leave
5932 // the work to the legalizer.
5933 DebugLoc dl = SVOp->getDebugLoc();
5934 EVT VT = SVOp->getValueType(0);
5935 int NumElems = VT.getVectorNumElements();
5936 int HalfSize = NumElems/2;
5937
5938 // Extract the reference for each half
5939 int FstVecExtractIdx = 0, SndVecExtractIdx = 0;
5940 int FstVecOpNum = 0, SndVecOpNum = 0;
5941 for (int i = 0; i < HalfSize; ++i) {
5942 int Elt = SVOp->getMaskElt(i);
5943 if (SVOp->getMaskElt(i) < 0)
5944 continue;
5945 FstVecOpNum = Elt/NumElems;
5946 FstVecExtractIdx = Elt % NumElems < HalfSize ? 0 : HalfSize;
5947 break;
5948 }
5949 for (int i = HalfSize; i < NumElems; ++i) {
5950 int Elt = SVOp->getMaskElt(i);
5951 if (SVOp->getMaskElt(i) < 0)
5952 continue;
5953 SndVecOpNum = Elt/NumElems;
5954 SndVecExtractIdx = Elt % NumElems < HalfSize ? 0 : HalfSize;
5955 break;
5956 }
5957
5958 // Extract the subvectors
5959 SDValue V1 = Extract128BitVector(SVOp->getOperand(FstVecOpNum),
5960 DAG.getConstant(FstVecExtractIdx, MVT::i32), DAG, dl);
5961 SDValue V2 = Extract128BitVector(SVOp->getOperand(SndVecOpNum),
5962 DAG.getConstant(SndVecExtractIdx, MVT::i32), DAG, dl);
5963
5964 // Generate 128-bit shuffles
5965 SmallVector<int, 16> MaskV1, MaskV2;
5966 for (int i = 0; i < HalfSize; ++i) {
5967 int Elt = SVOp->getMaskElt(i);
5968 MaskV1.push_back(Elt < 0 ? Elt : Elt % HalfSize);
5969 }
5970 for (int i = HalfSize; i < NumElems; ++i) {
5971 int Elt = SVOp->getMaskElt(i);
5972 MaskV2.push_back(Elt < 0 ? Elt : Elt % HalfSize);
5973 }
5974
5975 EVT NVT = V1.getValueType();
5976 V1 = DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &MaskV1[0]);
5977 V2 = DAG.getVectorShuffle(NVT, dl, V2, DAG.getUNDEF(NVT), &MaskV2[0]);
5978
5979 // Concatenate the result back
5980 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), V1,
5981 DAG.getConstant(0, MVT::i32), DAG, dl);
5982 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5983 DAG, dl);
5984 }
5985
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005986 return SDValue();
5987}
5988
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005989/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
5990/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00005991static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005992LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005993 SDValue V1 = SVOp->getOperand(0);
5994 SDValue V2 = SVOp->getOperand(1);
5995 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005996 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00005997
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005998 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
5999
Evan Chengace3c172008-07-22 21:13:36 +00006000 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00006001 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00006002 SmallVector<int, 8> Mask1(4U, -1);
6003 SmallVector<int, 8> PermMask;
6004 SVOp->getMask(PermMask);
6005
Evan Chengace3c172008-07-22 21:13:36 +00006006 unsigned NumHi = 0;
6007 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006008 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006009 int Idx = PermMask[i];
6010 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006011 Locs[i] = std::make_pair(-1, -1);
6012 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006013 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6014 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006015 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006016 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006017 NumLo++;
6018 } else {
6019 Locs[i] = std::make_pair(1, NumHi);
6020 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006021 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006022 NumHi++;
6023 }
6024 }
6025 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006026
Evan Chengace3c172008-07-22 21:13:36 +00006027 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006028 // If no more than two elements come from either vector. This can be
6029 // implemented with two shuffles. First shuffle gather the elements.
6030 // The second shuffle, which takes the first shuffle as both of its
6031 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006032 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006033
Nate Begeman9008ca62009-04-27 18:41:29 +00006034 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00006035
Evan Chengace3c172008-07-22 21:13:36 +00006036 for (unsigned i = 0; i != 4; ++i) {
6037 if (Locs[i].first == -1)
6038 continue;
6039 else {
6040 unsigned Idx = (i < 2) ? 0 : 4;
6041 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006042 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006043 }
6044 }
6045
Nate Begeman9008ca62009-04-27 18:41:29 +00006046 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006047 } else if (NumLo == 3 || NumHi == 3) {
6048 // Otherwise, we must have three elements from one vector, call it X, and
6049 // one element from the other, call it Y. First, use a shufps to build an
6050 // intermediate vector with the one element from Y and the element from X
6051 // that will be in the same half in the final destination (the indexes don't
6052 // matter). Then, use a shufps to build the final vector, taking the half
6053 // containing the element from Y from the intermediate, and the other half
6054 // from X.
6055 if (NumHi == 3) {
6056 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00006057 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006058 std::swap(V1, V2);
6059 }
6060
6061 // Find the element from V2.
6062 unsigned HiIndex;
6063 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006064 int Val = PermMask[HiIndex];
6065 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006066 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006067 if (Val >= 4)
6068 break;
6069 }
6070
Nate Begeman9008ca62009-04-27 18:41:29 +00006071 Mask1[0] = PermMask[HiIndex];
6072 Mask1[1] = -1;
6073 Mask1[2] = PermMask[HiIndex^1];
6074 Mask1[3] = -1;
6075 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006076
6077 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006078 Mask1[0] = PermMask[0];
6079 Mask1[1] = PermMask[1];
6080 Mask1[2] = HiIndex & 1 ? 6 : 4;
6081 Mask1[3] = HiIndex & 1 ? 4 : 6;
6082 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006083 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006084 Mask1[0] = HiIndex & 1 ? 2 : 0;
6085 Mask1[1] = HiIndex & 1 ? 0 : 2;
6086 Mask1[2] = PermMask[2];
6087 Mask1[3] = PermMask[3];
6088 if (Mask1[2] >= 0)
6089 Mask1[2] += 4;
6090 if (Mask1[3] >= 0)
6091 Mask1[3] += 4;
6092 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006093 }
Evan Chengace3c172008-07-22 21:13:36 +00006094 }
6095
6096 // Break it into (shuffle shuffle_hi, shuffle_lo).
6097 Locs.clear();
David Greenec4db4e52011-02-28 19:06:56 +00006098 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00006099 SmallVector<int,8> LoMask(4U, -1);
6100 SmallVector<int,8> HiMask(4U, -1);
6101
6102 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006103 unsigned MaskIdx = 0;
6104 unsigned LoIdx = 0;
6105 unsigned HiIdx = 2;
6106 for (unsigned i = 0; i != 4; ++i) {
6107 if (i == 2) {
6108 MaskPtr = &HiMask;
6109 MaskIdx = 1;
6110 LoIdx = 0;
6111 HiIdx = 2;
6112 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006113 int Idx = PermMask[i];
6114 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006115 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006116 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006117 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00006118 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006119 LoIdx++;
6120 } else {
6121 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00006122 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006123 HiIdx++;
6124 }
6125 }
6126
Nate Begeman9008ca62009-04-27 18:41:29 +00006127 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6128 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
6129 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00006130 for (unsigned i = 0; i != 4; ++i) {
6131 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006132 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00006133 } else {
6134 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006135 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00006136 }
6137 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006138 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006139}
6140
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006141static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006142 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006143 V = V.getOperand(0);
6144 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6145 V = V.getOperand(0);
6146 if (MayFoldLoad(V))
6147 return true;
6148 return false;
6149}
6150
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006151// FIXME: the version above should always be used. Since there's
6152// a bug where several vector shuffles can't be folded because the
6153// DAG is not updated during lowering and a node claims to have two
6154// uses while it only has one, use this version, and let isel match
6155// another instruction if the load really happens to have more than
6156// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006157// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006158static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006159 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006160 V = V.getOperand(0);
6161 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6162 V = V.getOperand(0);
6163 if (ISD::isNormalLoad(V.getNode()))
6164 return true;
6165 return false;
6166}
6167
6168/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
6169/// a vector extract, and if both can be later optimized into a single load.
6170/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
6171/// here because otherwise a target specific shuffle node is going to be
6172/// emitted for this shuffle, and the optimization not done.
6173/// FIXME: This is probably not the best approach, but fix the problem
6174/// until the right path is decided.
6175static
6176bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
6177 const TargetLowering &TLI) {
6178 EVT VT = V.getValueType();
6179 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
6180
6181 // Be sure that the vector shuffle is present in a pattern like this:
6182 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
6183 if (!V.hasOneUse())
6184 return false;
6185
6186 SDNode *N = *V.getNode()->use_begin();
6187 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
6188 return false;
6189
6190 SDValue EltNo = N->getOperand(1);
6191 if (!isa<ConstantSDNode>(EltNo))
6192 return false;
6193
6194 // If the bit convert changed the number of elements, it is unsafe
6195 // to examine the mask.
6196 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006197 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006198 EVT SrcVT = V.getOperand(0).getValueType();
6199 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
6200 return false;
6201 V = V.getOperand(0);
6202 HasShuffleIntoBitcast = true;
6203 }
6204
6205 // Select the input vector, guarding against out of range extract vector.
6206 unsigned NumElems = VT.getVectorNumElements();
6207 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
6208 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
6209 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
6210
6211 // Skip one more bit_convert if necessary
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006212 if (V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006213 V = V.getOperand(0);
6214
6215 if (ISD::isNormalLoad(V.getNode())) {
6216 // Is the original load suitable?
6217 LoadSDNode *LN0 = cast<LoadSDNode>(V);
6218
6219 // FIXME: avoid the multi-use bug that is preventing lots of
6220 // of foldings to be detected, this is still wrong of course, but
6221 // give the temporary desired behavior, and if it happens that
6222 // the load has real more uses, during isel it will not fold, and
6223 // will generate poor code.
6224 if (!LN0 || LN0->isVolatile()) // || !LN0->hasOneUse()
6225 return false;
6226
6227 if (!HasShuffleIntoBitcast)
6228 return true;
6229
6230 // If there's a bitcast before the shuffle, check if the load type and
6231 // alignment is valid.
6232 unsigned Align = LN0->getAlignment();
6233 unsigned NewAlign =
6234 TLI.getTargetData()->getABITypeAlignment(
6235 VT.getTypeForEVT(*DAG.getContext()));
6236
6237 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
6238 return false;
6239 }
6240
6241 return true;
6242}
6243
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006244static
Evan Cheng835580f2010-10-07 20:50:20 +00006245SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6246 EVT VT = Op.getValueType();
6247
6248 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006249 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6250 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006251 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6252 V1, DAG));
6253}
6254
6255static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006256SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
6257 bool HasSSE2) {
6258 SDValue V1 = Op.getOperand(0);
6259 SDValue V2 = Op.getOperand(1);
6260 EVT VT = Op.getValueType();
6261
6262 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6263
6264 if (HasSSE2 && VT == MVT::v2f64)
6265 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6266
Evan Cheng0899f5c2011-08-31 02:05:24 +00006267 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6268 return DAG.getNode(ISD::BITCAST, dl, VT,
6269 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6270 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6271 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006272}
6273
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006274static
6275SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6276 SDValue V1 = Op.getOperand(0);
6277 SDValue V2 = Op.getOperand(1);
6278 EVT VT = Op.getValueType();
6279
6280 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6281 "unsupported shuffle type");
6282
6283 if (V2.getOpcode() == ISD::UNDEF)
6284 V2 = V1;
6285
6286 // v4i32 or v4f32
6287 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6288}
6289
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006290static inline unsigned getSHUFPOpcode(EVT VT) {
6291 switch(VT.getSimpleVT().SimpleTy) {
6292 case MVT::v8i32: // Use fp unit for int unpack.
6293 case MVT::v8f32:
6294 case MVT::v4i32: // Use fp unit for int unpack.
6295 case MVT::v4f32: return X86ISD::SHUFPS;
6296 case MVT::v4i64: // Use fp unit for int unpack.
6297 case MVT::v4f64:
6298 case MVT::v2i64: // Use fp unit for int unpack.
6299 case MVT::v2f64: return X86ISD::SHUFPD;
6300 default:
6301 llvm_unreachable("Unknown type for shufp*");
6302 }
6303 return 0;
6304}
6305
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006306static
6307SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
6308 SDValue V1 = Op.getOperand(0);
6309 SDValue V2 = Op.getOperand(1);
6310 EVT VT = Op.getValueType();
6311 unsigned NumElems = VT.getVectorNumElements();
6312
6313 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6314 // operand of these instructions is only memory, so check if there's a
6315 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6316 // same masks.
6317 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006318
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006319 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006320 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006321 CanFoldLoad = true;
6322
6323 // When V1 is a load, it can be folded later into a store in isel, example:
6324 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6325 // turns into:
6326 // (MOVLPSmr addr:$src1, VR128:$src2)
6327 // So, recognize this potential and also use MOVLPS or MOVLPD
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006328 if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006329 CanFoldLoad = true;
6330
Eric Christopher893a8822011-02-20 05:04:42 +00006331 // Both of them can't be memory operations though.
6332 if (MayFoldVectorLoad(V1) && MayFoldVectorLoad(V2))
6333 CanFoldLoad = false;
Owen Anderson95771af2011-02-25 21:41:48 +00006334
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006335 if (CanFoldLoad) {
6336 if (HasSSE2 && NumElems == 2)
6337 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6338
6339 if (NumElems == 4)
6340 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
6341 }
6342
6343 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6344 // movl and movlp will both match v2i64, but v2i64 is never matched by
6345 // movl earlier because we make it strict to avoid messing with the movlp load
6346 // folding logic (see the code above getMOVLP call). Match it here then,
6347 // this is horrible, but will stay like this until we move all shuffle
6348 // matching to x86 specific nodes. Note that for the 1st condition all
6349 // types are matched with movsd.
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006350 if (HasSSE2) {
6351 if (NumElems == 2)
6352 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006353 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006354 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006355
6356 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6357
6358 // Invert the operand order and use SHUFPS to match it.
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006359 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V2, V1,
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006360 X86::getShuffleSHUFImmediate(SVOp), DAG);
6361}
6362
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006363static inline unsigned getUNPCKLOpcode(EVT VT) {
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006364 switch(VT.getSimpleVT().SimpleTy) {
6365 case MVT::v4i32: return X86ISD::PUNPCKLDQ;
6366 case MVT::v2i64: return X86ISD::PUNPCKLQDQ;
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00006367 case MVT::v4f32: return X86ISD::UNPCKLPS;
6368 case MVT::v2f64: return X86ISD::UNPCKLPD;
Bruno Cardoso Lopescde4a1a2011-08-09 22:18:37 +00006369 case MVT::v8i32: // Use fp unit for int unpack.
David Greenec4db4e52011-02-28 19:06:56 +00006370 case MVT::v8f32: return X86ISD::VUNPCKLPSY;
Bruno Cardoso Lopescde4a1a2011-08-09 22:18:37 +00006371 case MVT::v4i64: // Use fp unit for int unpack.
David Greenec4db4e52011-02-28 19:06:56 +00006372 case MVT::v4f64: return X86ISD::VUNPCKLPDY;
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006373 case MVT::v16i8: return X86ISD::PUNPCKLBW;
6374 case MVT::v8i16: return X86ISD::PUNPCKLWD;
6375 default:
Eric Christopherdd6e40a2011-02-19 03:19:09 +00006376 llvm_unreachable("Unknown type for unpckl");
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006377 }
6378 return 0;
6379}
6380
6381static inline unsigned getUNPCKHOpcode(EVT VT) {
6382 switch(VT.getSimpleVT().SimpleTy) {
6383 case MVT::v4i32: return X86ISD::PUNPCKHDQ;
6384 case MVT::v2i64: return X86ISD::PUNPCKHQDQ;
6385 case MVT::v4f32: return X86ISD::UNPCKHPS;
6386 case MVT::v2f64: return X86ISD::UNPCKHPD;
Bruno Cardoso Lopescde4a1a2011-08-09 22:18:37 +00006387 case MVT::v8i32: // Use fp unit for int unpack.
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00006388 case MVT::v8f32: return X86ISD::VUNPCKHPSY;
Bruno Cardoso Lopescde4a1a2011-08-09 22:18:37 +00006389 case MVT::v4i64: // Use fp unit for int unpack.
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00006390 case MVT::v4f64: return X86ISD::VUNPCKHPDY;
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006391 case MVT::v16i8: return X86ISD::PUNPCKHBW;
6392 case MVT::v8i16: return X86ISD::PUNPCKHWD;
6393 default:
Eric Christopherdd6e40a2011-02-19 03:19:09 +00006394 llvm_unreachable("Unknown type for unpckh");
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006395 }
6396 return 0;
6397}
6398
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006399static inline unsigned getVPERMILOpcode(EVT VT) {
6400 switch(VT.getSimpleVT().SimpleTy) {
6401 case MVT::v4i32:
6402 case MVT::v4f32: return X86ISD::VPERMILPS;
6403 case MVT::v2i64:
6404 case MVT::v2f64: return X86ISD::VPERMILPD;
6405 case MVT::v8i32:
6406 case MVT::v8f32: return X86ISD::VPERMILPSY;
6407 case MVT::v4i64:
6408 case MVT::v4f64: return X86ISD::VPERMILPDY;
6409 default:
6410 llvm_unreachable("Unknown type for vpermil");
6411 }
6412 return 0;
6413}
6414
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006415/// isVectorBroadcast - Check if the node chain is suitable to be xformed to
6416/// a vbroadcast node. The nodes are suitable whenever we can fold a load coming
6417/// from a 32 or 64 bit scalar. Update Op to the desired load to be folded.
6418static bool isVectorBroadcast(SDValue &Op) {
6419 EVT VT = Op.getValueType();
6420 bool Is256 = VT.getSizeInBits() == 256;
6421
6422 assert((VT.getSizeInBits() == 128 || Is256) &&
6423 "Unsupported type for vbroadcast node");
6424
6425 SDValue V = Op;
6426 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
6427 V = V.getOperand(0);
6428
6429 if (Is256 && !(V.hasOneUse() &&
6430 V.getOpcode() == ISD::INSERT_SUBVECTOR &&
6431 V.getOperand(0).getOpcode() == ISD::UNDEF))
6432 return false;
6433
6434 if (Is256)
6435 V = V.getOperand(1);
Bruno Cardoso Lopesa39ccdb2011-09-01 18:15:06 +00006436
6437 if (!V.hasOneUse())
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006438 return false;
6439
6440 // Check the source scalar_to_vector type. 256-bit broadcasts are
6441 // supported for 32/64-bit sizes, while 128-bit ones are only supported
6442 // for 32-bit scalars.
Bruno Cardoso Lopesa39ccdb2011-09-01 18:15:06 +00006443 if (V.getOpcode() != ISD::SCALAR_TO_VECTOR)
6444 return false;
6445
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006446 unsigned ScalarSize = V.getOperand(0).getValueType().getSizeInBits();
6447 if (ScalarSize != 32 && ScalarSize != 64)
6448 return false;
6449 if (!Is256 && ScalarSize == 64)
6450 return false;
6451
6452 V = V.getOperand(0);
6453 if (!MayFoldLoad(V))
6454 return false;
6455
6456 // Return the load node
6457 Op = V;
6458 return true;
6459}
6460
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006461static
6462SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006463 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006464 const X86Subtarget *Subtarget) {
6465 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6466 EVT VT = Op.getValueType();
6467 DebugLoc dl = Op.getDebugLoc();
6468 SDValue V1 = Op.getOperand(0);
6469 SDValue V2 = Op.getOperand(1);
6470
6471 if (isZeroShuffle(SVOp))
6472 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
6473
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006474 // Handle splat operations
6475 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006476 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006477 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006478 // Special case, this is the only place now where it's allowed to return
6479 // a vector_shuffle operation without using a target specific node, because
6480 // *hopefully* it will be optimized away by the dag combiner. FIXME: should
6481 // this be moved to DAGCombine instead?
6482 if (NumElem <= 4 && CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006483 return Op;
6484
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006485 // Use vbroadcast whenever the splat comes from a foldable load
6486 if (Subtarget->hasAVX() && isVectorBroadcast(V1))
6487 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, V1);
6488
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006489 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006490 if ((Size == 128 && NumElem <= 4) ||
6491 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006492 return SDValue();
6493
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006494 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006495 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006496 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006497
6498 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6499 // do it!
6500 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6501 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6502 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006503 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006504 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
6505 // FIXME: Figure out a cleaner way to do this.
6506 // Try to make use of movq to zero out the top part.
6507 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6508 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6509 if (NewOp.getNode()) {
6510 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
6511 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
6512 DAG, Subtarget, dl);
6513 }
6514 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6515 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6516 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
6517 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
6518 DAG, Subtarget, dl);
6519 }
6520 }
6521 return SDValue();
6522}
6523
Dan Gohman475871a2008-07-27 21:46:04 +00006524SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006525X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006526 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006527 SDValue V1 = Op.getOperand(0);
6528 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006529 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006530 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006531 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006532 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006533 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
6534 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006535 bool V1IsSplat = false;
6536 bool V2IsSplat = false;
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006537 bool HasSSE2 = Subtarget->hasSSE2() || Subtarget->hasAVX();
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006538 bool HasSSE3 = Subtarget->hasSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006539 bool HasSSSE3 = Subtarget->hasSSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006540 MachineFunction &MF = DAG.getMachineFunction();
6541 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006542
Dale Johannesen0488fb62010-09-30 23:57:10 +00006543 // Shuffle operations on MMX not supported.
6544 if (isMMX)
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006545 return Op;
6546
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006547 // Vector shuffle lowering takes 3 steps:
6548 //
6549 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6550 // narrowing and commutation of operands should be handled.
6551 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6552 // shuffle nodes.
6553 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6554 // so the shuffle can be broken into other shuffles and the legalizer can
6555 // try the lowering again.
6556 //
6557 // The general ideia is that no vector_shuffle operation should be left to
6558 // be matched during isel, all of them must be converted to a target specific
6559 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006560
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006561 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6562 // narrowing and commutation of operands should be handled. The actual code
6563 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006564 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006565 if (NewOp.getNode())
6566 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006567
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006568 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6569 // unpckh_undef). Only use pshufd if speed is more important than size.
6570 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp))
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006571 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006572 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp))
Rafael Espindola23e31012011-07-22 18:56:05 +00006573 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006574
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006575 if (X86::isMOVDDUPMask(SVOp) && HasSSE3 && V2IsUndef &&
Dale Johannesen0488fb62010-09-30 23:57:10 +00006576 RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006577 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006578
Dale Johannesen0488fb62010-09-30 23:57:10 +00006579 if (X86::isMOVHLPS_v_undef_Mask(SVOp))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006580 return getMOVHighToLow(Op, dl, DAG);
6581
6582 // Use to match splats
6583 if (HasSSE2 && X86::isUNPCKHMask(SVOp) && V2IsUndef &&
6584 (VT == MVT::v2f64 || VT == MVT::v2i64))
6585 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
6586
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006587 if (X86::isPSHUFDMask(SVOp)) {
6588 // The actual implementation will match the mask in the if above and then
6589 // during isel it can match several different instructions, not only pshufd
6590 // as its name says, sad but true, emulate the behavior for now...
6591 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6592 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
6593
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006594 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
6595
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006596 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006597 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6598
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006599 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V1,
6600 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006601 }
Eric Christopherfd179292009-08-27 18:07:15 +00006602
Evan Chengf26ffe92008-05-29 08:22:04 +00006603 // Check if this can be converted into a logical shift.
6604 bool isLeft = false;
6605 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006606 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00006607 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00006608 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006609 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006610 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006611 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006612 EVT EltVT = VT.getVectorElementType();
6613 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006614 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006615 }
Eric Christopherfd179292009-08-27 18:07:15 +00006616
Nate Begeman9008ca62009-04-27 18:41:29 +00006617 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006618 if (V1IsUndef)
6619 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00006620 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006621 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Dale Johannesen0488fb62010-09-30 23:57:10 +00006622 if (!X86::isMOVLPMask(SVOp)) {
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006623 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006624 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6625
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006626 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006627 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6628 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006629 }
Eric Christopherfd179292009-08-27 18:07:15 +00006630
Nate Begeman9008ca62009-04-27 18:41:29 +00006631 // FIXME: fold these into legal mask.
Dale Johannesen0488fb62010-09-30 23:57:10 +00006632 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp))
6633 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006634
Dale Johannesen0488fb62010-09-30 23:57:10 +00006635 if (X86::isMOVHLPSMask(SVOp))
6636 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006637
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006638 if (X86::isMOVSHDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006639 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006640
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006641 if (X86::isMOVSLDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006642 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006643
Dale Johannesen0488fb62010-09-30 23:57:10 +00006644 if (X86::isMOVLPMask(SVOp))
6645 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006646
Nate Begeman9008ca62009-04-27 18:41:29 +00006647 if (ShouldXformToMOVHLPS(SVOp) ||
6648 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
6649 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006650
Evan Chengf26ffe92008-05-29 08:22:04 +00006651 if (isShift) {
6652 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006653 EVT EltVT = VT.getVectorElementType();
6654 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006655 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006656 }
Eric Christopherfd179292009-08-27 18:07:15 +00006657
Evan Cheng9eca5e82006-10-25 21:49:50 +00006658 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006659 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6660 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006661 V1IsSplat = isSplatVector(V1.getNode());
6662 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006663
Chris Lattner8a594482007-11-25 00:24:49 +00006664 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00006665 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006666 Op = CommuteVectorShuffle(SVOp, DAG);
6667 SVOp = cast<ShuffleVectorSDNode>(Op);
6668 V1 = SVOp->getOperand(0);
6669 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006670 std::swap(V1IsSplat, V2IsSplat);
6671 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006672 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006673 }
6674
Nate Begeman9008ca62009-04-27 18:41:29 +00006675 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
6676 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006677 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006678 return V1;
6679 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6680 // the instruction selector will not match, so get a canonical MOVL with
6681 // swapped operands to undo the commute.
6682 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006683 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006684
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006685 if (X86::isUNPCKLMask(SVOp))
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006686 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006687
6688 if (X86::isUNPCKHMask(SVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006689 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006690
Evan Cheng9bbbb982006-10-25 20:48:19 +00006691 if (V2IsSplat) {
6692 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006693 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00006694 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00006695 SDValue NewMask = NormalizeMask(SVOp, DAG);
6696 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
6697 if (NSVOp != SVOp) {
6698 if (X86::isUNPCKLMask(NSVOp, true)) {
6699 return NewMask;
6700 } else if (X86::isUNPCKHMask(NSVOp, true)) {
6701 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006702 }
6703 }
6704 }
6705
Evan Cheng9eca5e82006-10-25 21:49:50 +00006706 if (Commuted) {
6707 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006708 // FIXME: this seems wrong.
6709 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
6710 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006711
6712 if (X86::isUNPCKLMask(NewSVOp))
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006713 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V2, V1, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006714
6715 if (X86::isUNPCKHMask(NewSVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006716 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V2, V1, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006717 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006718
Nate Begeman9008ca62009-04-27 18:41:29 +00006719 // Normalize the node to match x86 shuffle ops if needed
Dale Johannesen0488fb62010-09-30 23:57:10 +00006720 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
Nate Begeman9008ca62009-04-27 18:41:29 +00006721 return CommuteVectorShuffle(SVOp, DAG);
6722
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006723 // The checks below are all present in isShuffleMaskLegal, but they are
6724 // inlined here right now to enable us to directly emit target specific
6725 // nodes, and remove one by one until they don't return Op anymore.
6726 SmallVector<int, 16> M;
6727 SVOp->getMask(M);
6728
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006729 if (isPALIGNRMask(M, VT, HasSSSE3))
6730 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
6731 X86::getShufflePALIGNRImmediate(SVOp),
6732 DAG);
6733
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006734 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6735 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00006736 if (VT == MVT::v2f64)
6737 return getTargetShuffleNode(X86ISD::UNPCKLPD, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006738 if (VT == MVT::v2i64)
6739 return getTargetShuffleNode(X86ISD::PUNPCKLQDQ, dl, VT, V1, V1, DAG);
6740 }
6741
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006742 if (isPSHUFHWMask(M, VT))
6743 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
6744 X86::getShufflePSHUFHWImmediate(SVOp),
6745 DAG);
6746
6747 if (isPSHUFLWMask(M, VT))
6748 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
6749 X86::getShufflePSHUFLWImmediate(SVOp),
6750 DAG);
6751
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006752 if (isSHUFPMask(M, VT))
6753 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V2,
6754 X86::getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006755
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006756 if (X86::isUNPCKL_v_undef_Mask(SVOp))
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006757 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006758 if (X86::isUNPCKH_v_undef_Mask(SVOp))
Rafael Espindola23e31012011-07-22 18:56:05 +00006759 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006760
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006761 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006762 // Generate target specific nodes for 128 or 256-bit shuffles only
6763 // supported in the AVX instruction set.
6764 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006765
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006766 // Handle VMOVDDUPY permutations
6767 if (isMOVDDUPYMask(SVOp, Subtarget))
6768 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6769
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006770 // Handle VPERMILPS* permutations
6771 if (isVPERMILPSMask(M, VT, Subtarget))
6772 return getTargetShuffleNode(getVPERMILOpcode(VT), dl, VT, V1,
6773 getShuffleVPERMILPSImmediate(SVOp), DAG);
6774
6775 // Handle VPERMILPD* permutations
6776 if (isVPERMILPDMask(M, VT, Subtarget))
6777 return getTargetShuffleNode(getVPERMILOpcode(VT), dl, VT, V1,
6778 getShuffleVPERMILPDImmediate(SVOp), DAG);
6779
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00006780 // Handle VPERM2F128 permutations
6781 if (isVPERM2F128Mask(M, VT, Subtarget))
6782 return getTargetShuffleNode(X86ISD::VPERM2F128, dl, VT, V1, V2,
6783 getShuffleVPERM2F128Immediate(SVOp), DAG);
6784
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006785 // Handle VSHUFPSY permutations
6786 if (isVSHUFPSYMask(M, VT, Subtarget))
6787 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V2,
6788 getShuffleVSHUFPSYImmediate(SVOp), DAG);
6789
6790 // Handle VSHUFPDY permutations
6791 if (isVSHUFPDYMask(M, VT, Subtarget))
6792 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V2,
6793 getShuffleVSHUFPDYImmediate(SVOp), DAG);
6794
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006795 //===--------------------------------------------------------------------===//
6796 // Since no target specific shuffle was selected for this generic one,
6797 // lower it into other known shuffles. FIXME: this isn't true yet, but
6798 // this is the plan.
6799 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006800
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006801 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6802 if (VT == MVT::v8i16) {
6803 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6804 if (NewOp.getNode())
6805 return NewOp;
6806 }
6807
6808 if (VT == MVT::v16i8) {
6809 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6810 if (NewOp.getNode())
6811 return NewOp;
6812 }
6813
6814 // Handle all 128-bit wide vectors with 4 elements, and match them with
6815 // several different shuffle types.
6816 if (NumElems == 4 && VT.getSizeInBits() == 128)
6817 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6818
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006819 // Handle general 256-bit shuffles
6820 if (VT.is256BitVector())
6821 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6822
Dan Gohman475871a2008-07-27 21:46:04 +00006823 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006824}
6825
Dan Gohman475871a2008-07-27 21:46:04 +00006826SDValue
6827X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006828 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006829 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006830 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006831
6832 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6833 return SDValue();
6834
Duncan Sands83ec4b62008-06-06 12:08:01 +00006835 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006836 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006837 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006838 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006839 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006840 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006841 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006842 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6843 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6844 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006845 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6846 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006847 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006848 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006849 Op.getOperand(0)),
6850 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006851 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006852 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006853 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006854 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006855 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00006856 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006857 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6858 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006859 // result has a single use which is a store or a bitcast to i32. And in
6860 // the case of a store, it's not worth it if the index is a constant 0,
6861 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006862 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006863 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006864 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006865 if ((User->getOpcode() != ISD::STORE ||
6866 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6867 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006868 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006869 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006870 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006871 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006872 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006873 Op.getOperand(0)),
6874 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006875 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Owen Anderson825b72b2009-08-11 20:47:22 +00006876 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006877 // ExtractPS works with constant index.
6878 if (isa<ConstantSDNode>(Op.getOperand(1)))
6879 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006880 }
Dan Gohman475871a2008-07-27 21:46:04 +00006881 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006882}
6883
6884
Dan Gohman475871a2008-07-27 21:46:04 +00006885SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006886X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6887 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006888 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006889 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006890
David Greene74a579d2011-02-10 16:57:36 +00006891 SDValue Vec = Op.getOperand(0);
6892 EVT VecVT = Vec.getValueType();
6893
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006894 // If this is a 256-bit vector result, first extract the 128-bit vector and
6895 // then extract the element from the 128-bit vector.
6896 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006897 DebugLoc dl = Op.getNode()->getDebugLoc();
6898 unsigned NumElems = VecVT.getVectorNumElements();
6899 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006900 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6901
6902 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006903 bool Upper = IdxVal >= NumElems/2;
6904 Vec = Extract128BitVector(Vec,
6905 DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32), DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006906
David Greene74a579d2011-02-10 16:57:36 +00006907 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006908 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00006909 }
6910
6911 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6912
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006913 if (Subtarget->hasSSE41() || Subtarget->hasAVX()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006914 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006915 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006916 return Res;
6917 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006918
Owen Andersone50ed302009-08-10 22:56:29 +00006919 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006920 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006921 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006922 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006923 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006924 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006925 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006926 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6927 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006928 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006929 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006930 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006931 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006932 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006933 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006934 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006935 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006936 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006937 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006938 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006939 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006940 if (Idx == 0)
6941 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006942
Evan Cheng0db9fe62006-04-25 20:13:52 +00006943 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006944 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006945 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006946 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006947 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006948 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006949 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00006950 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006951 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6952 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6953 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006954 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006955 if (Idx == 0)
6956 return Op;
6957
6958 // UNPCKHPD the element to the lowest double word, then movsd.
6959 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6960 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006961 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006962 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006963 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006964 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006965 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006966 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006967 }
6968
Dan Gohman475871a2008-07-27 21:46:04 +00006969 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006970}
6971
Dan Gohman475871a2008-07-27 21:46:04 +00006972SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006973X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6974 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006975 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006976 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006977 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006978
Dan Gohman475871a2008-07-27 21:46:04 +00006979 SDValue N0 = Op.getOperand(0);
6980 SDValue N1 = Op.getOperand(1);
6981 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006982
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006983 if (VT.getSizeInBits() == 256)
6984 return SDValue();
6985
Dan Gohman8a55ce42009-09-23 21:02:20 +00006986 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006987 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006988 unsigned Opc;
6989 if (VT == MVT::v8i16)
6990 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006991 else if (VT == MVT::v16i8)
6992 Opc = X86ISD::PINSRB;
6993 else
6994 Opc = X86ISD::PINSRB;
6995
Nate Begeman14d12ca2008-02-11 04:19:36 +00006996 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6997 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006998 if (N1.getValueType() != MVT::i32)
6999 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7000 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007001 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00007002 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00007003 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00007004 // Bits [7:6] of the constant are the source select. This will always be
7005 // zero here. The DAG Combiner may combine an extract_elt index into these
7006 // bits. For example (insert (extract, 3), 2) could be matched by putting
7007 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00007008 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00007009 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00007010 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00007011 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007012 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00007013 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00007014 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00007015 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00007016 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00007017 // PINSR* works with constant index.
7018 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00007019 }
Dan Gohman475871a2008-07-27 21:46:04 +00007020 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007021}
7022
Dan Gohman475871a2008-07-27 21:46:04 +00007023SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007024X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007025 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00007026 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007027
David Greene6b381262011-02-09 15:32:06 +00007028 DebugLoc dl = Op.getDebugLoc();
7029 SDValue N0 = Op.getOperand(0);
7030 SDValue N1 = Op.getOperand(1);
7031 SDValue N2 = Op.getOperand(2);
7032
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007033 // If this is a 256-bit vector result, first extract the 128-bit vector,
7034 // insert the element into the extracted half and then place it back.
7035 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00007036 if (!isa<ConstantSDNode>(N2))
7037 return SDValue();
7038
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007039 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00007040 unsigned NumElems = VT.getVectorNumElements();
7041 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007042 bool Upper = IdxVal >= NumElems/2;
7043 SDValue Ins128Idx = DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32);
7044 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007045
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007046 // Insert the element into the desired half.
7047 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
7048 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00007049
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007050 // Insert the changed part back to the 256-bit vector
7051 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007052 }
7053
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007054 if (Subtarget->hasSSE41() || Subtarget->hasAVX())
Nate Begeman14d12ca2008-02-11 04:19:36 +00007055 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
7056
Dan Gohman8a55ce42009-09-23 21:02:20 +00007057 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00007058 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00007059
Dan Gohman8a55ce42009-09-23 21:02:20 +00007060 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00007061 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
7062 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00007063 if (N1.getValueType() != MVT::i32)
7064 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7065 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007066 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00007067 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007068 }
Dan Gohman475871a2008-07-27 21:46:04 +00007069 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007070}
7071
Dan Gohman475871a2008-07-27 21:46:04 +00007072SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007073X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007074 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007075 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00007076 EVT OpVT = Op.getValueType();
7077
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007078 // If this is a 256-bit vector result, first insert into a 128-bit
7079 // vector and then insert into the 256-bit vector.
7080 if (OpVT.getSizeInBits() > 128) {
7081 // Insert into a 128-bit vector.
7082 EVT VT128 = EVT::getVectorVT(*Context,
7083 OpVT.getVectorElementType(),
7084 OpVT.getVectorNumElements() / 2);
7085
7086 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
7087
7088 // Insert the 128-bit vector.
7089 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
7090 DAG.getConstant(0, MVT::i32),
7091 DAG, dl);
7092 }
7093
Chris Lattnerf172ecd2010-07-04 23:07:25 +00007094 if (Op.getValueType() == MVT::v1i64 &&
7095 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00007096 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00007097
Owen Anderson825b72b2009-08-11 20:47:22 +00007098 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00007099 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
7100 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007101 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00007102 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007103}
7104
David Greene91585092011-01-26 15:38:49 +00007105// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
7106// a simple subregister reference or explicit instructions to grab
7107// upper bits of a vector.
7108SDValue
7109X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7110 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00007111 DebugLoc dl = Op.getNode()->getDebugLoc();
7112 SDValue Vec = Op.getNode()->getOperand(0);
7113 SDValue Idx = Op.getNode()->getOperand(1);
7114
7115 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
7116 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
7117 return Extract128BitVector(Vec, Idx, DAG, dl);
7118 }
David Greene91585092011-01-26 15:38:49 +00007119 }
7120 return SDValue();
7121}
7122
David Greenecfe33c42011-01-26 19:13:22 +00007123// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7124// simple superregister reference or explicit instructions to insert
7125// the upper bits of a vector.
7126SDValue
7127X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7128 if (Subtarget->hasAVX()) {
7129 DebugLoc dl = Op.getNode()->getDebugLoc();
7130 SDValue Vec = Op.getNode()->getOperand(0);
7131 SDValue SubVec = Op.getNode()->getOperand(1);
7132 SDValue Idx = Op.getNode()->getOperand(2);
7133
7134 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
7135 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00007136 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007137 }
7138 }
7139 return SDValue();
7140}
7141
Bill Wendling056292f2008-09-16 21:48:12 +00007142// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7143// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7144// one of the above mentioned nodes. It has to be wrapped because otherwise
7145// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7146// be used to form addressing mode. These wrapped nodes will be selected
7147// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007148SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007149X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007150 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007151
Chris Lattner41621a22009-06-26 19:22:52 +00007152 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7153 // global base reg.
7154 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007155 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007156 CodeModel::Model M = getTargetMachine().getCodeModel();
7157
Chris Lattner4f066492009-07-11 20:29:19 +00007158 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007159 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007160 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007161 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007162 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007163 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007164 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007165
Evan Cheng1606e8e2009-03-13 07:51:59 +00007166 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007167 CP->getAlignment(),
7168 CP->getOffset(), OpFlag);
7169 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007170 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007171 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007172 if (OpFlag) {
7173 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007174 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007175 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007176 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007177 }
7178
7179 return Result;
7180}
7181
Dan Gohmand858e902010-04-17 15:26:15 +00007182SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007183 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007184
Chris Lattner18c59872009-06-27 04:16:01 +00007185 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7186 // global base reg.
7187 unsigned char OpFlag = 0;
7188 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007189 CodeModel::Model M = getTargetMachine().getCodeModel();
7190
Chris Lattner4f066492009-07-11 20:29:19 +00007191 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007192 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007193 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007194 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007195 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007196 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007197 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007198
Chris Lattner18c59872009-06-27 04:16:01 +00007199 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7200 OpFlag);
7201 DebugLoc DL = JT->getDebugLoc();
7202 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007203
Chris Lattner18c59872009-06-27 04:16:01 +00007204 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007205 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007206 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7207 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007208 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007209 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007210
Chris Lattner18c59872009-06-27 04:16:01 +00007211 return Result;
7212}
7213
7214SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007215X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007216 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007217
Chris Lattner18c59872009-06-27 04:16:01 +00007218 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7219 // global base reg.
7220 unsigned char OpFlag = 0;
7221 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007222 CodeModel::Model M = getTargetMachine().getCodeModel();
7223
Chris Lattner4f066492009-07-11 20:29:19 +00007224 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007225 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7226 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7227 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007228 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007229 } else if (Subtarget->isPICStyleGOT()) {
7230 OpFlag = X86II::MO_GOT;
7231 } else if (Subtarget->isPICStyleStubPIC()) {
7232 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7233 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7234 OpFlag = X86II::MO_DARWIN_NONLAZY;
7235 }
Eric Christopherfd179292009-08-27 18:07:15 +00007236
Chris Lattner18c59872009-06-27 04:16:01 +00007237 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007238
Chris Lattner18c59872009-06-27 04:16:01 +00007239 DebugLoc DL = Op.getDebugLoc();
7240 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007241
7242
Chris Lattner18c59872009-06-27 04:16:01 +00007243 // With PIC, the address is actually $g + Offset.
7244 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007245 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007246 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7247 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007248 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007249 Result);
7250 }
Eric Christopherfd179292009-08-27 18:07:15 +00007251
Eli Friedman586272d2011-08-11 01:48:05 +00007252 // For symbols that require a load from a stub to get the address, emit the
7253 // load.
7254 if (isGlobalStubReference(OpFlag))
7255 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
7256 MachinePointerInfo::getGOT(), false, false, 0);
7257
Chris Lattner18c59872009-06-27 04:16:01 +00007258 return Result;
7259}
7260
Dan Gohman475871a2008-07-27 21:46:04 +00007261SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007262X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007263 // Create the TargetBlockAddressAddress node.
7264 unsigned char OpFlags =
7265 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007266 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007267 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007268 DebugLoc dl = Op.getDebugLoc();
7269 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7270 /*isTarget=*/true, OpFlags);
7271
Dan Gohmanf705adb2009-10-30 01:28:02 +00007272 if (Subtarget->isPICStyleRIPRel() &&
7273 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007274 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7275 else
7276 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007277
Dan Gohman29cbade2009-11-20 23:18:13 +00007278 // With PIC, the address is actually $g + Offset.
7279 if (isGlobalRelativeToPICBase(OpFlags)) {
7280 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7281 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7282 Result);
7283 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007284
7285 return Result;
7286}
7287
7288SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007289X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007290 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007291 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007292 // Create the TargetGlobalAddress node, folding in the constant
7293 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007294 unsigned char OpFlags =
7295 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007296 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007297 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007298 if (OpFlags == X86II::MO_NO_FLAG &&
7299 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007300 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007301 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007302 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007303 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007304 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007305 }
Eric Christopherfd179292009-08-27 18:07:15 +00007306
Chris Lattner4f066492009-07-11 20:29:19 +00007307 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007308 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007309 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7310 else
7311 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007312
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007313 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007314 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007315 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7316 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007317 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007318 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007319
Chris Lattner36c25012009-07-10 07:34:39 +00007320 // For globals that require a load from a stub to get the address, emit the
7321 // load.
7322 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007323 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00007324 MachinePointerInfo::getGOT(), false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007325
Dan Gohman6520e202008-10-18 02:06:02 +00007326 // If there was a non-zero offset that we didn't fold, create an explicit
7327 // addition for it.
7328 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007329 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007330 DAG.getConstant(Offset, getPointerTy()));
7331
Evan Cheng0db9fe62006-04-25 20:13:52 +00007332 return Result;
7333}
7334
Evan Chengda43bcf2008-09-24 00:05:32 +00007335SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007336X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007337 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007338 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007339 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007340}
7341
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007342static SDValue
7343GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007344 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007345 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007346 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007347 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007348 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007349 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007350 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007351 GA->getOffset(),
7352 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007353 if (InFlag) {
7354 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007355 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007356 } else {
7357 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007358 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007359 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007360
7361 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007362 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007363
Rafael Espindola15f1b662009-04-24 12:59:40 +00007364 SDValue Flag = Chain.getValue(1);
7365 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007366}
7367
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007368// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007369static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007370LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007371 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007372 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007373 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7374 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007375 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007376 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007377 InFlag = Chain.getValue(1);
7378
Chris Lattnerb903bed2009-06-26 21:20:29 +00007379 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007380}
7381
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007382// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007383static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007384LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007385 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007386 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7387 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007388}
7389
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007390// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7391// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007392static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007393 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00007394 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007395 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007396
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007397 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7398 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7399 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007400
Michael J. Spencerec38de22010-10-10 22:04:20 +00007401 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007402 DAG.getIntPtrConstant(0),
7403 MachinePointerInfo(Ptr), false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007404
Chris Lattnerb903bed2009-06-26 21:20:29 +00007405 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007406 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7407 // initialexec.
7408 unsigned WrapperKind = X86ISD::Wrapper;
7409 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007410 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00007411 } else if (is64Bit) {
7412 assert(model == TLSModel::InitialExec);
7413 OperandFlags = X86II::MO_GOTTPOFF;
7414 WrapperKind = X86ISD::WrapperRIP;
7415 } else {
7416 assert(model == TLSModel::InitialExec);
7417 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00007418 }
Eric Christopherfd179292009-08-27 18:07:15 +00007419
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007420 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7421 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007422 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007423 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007424 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007425 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007426
Rafael Espindola9a580232009-02-27 13:37:18 +00007427 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007428 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00007429 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007430
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007431 // The address of the thread local variable is the add of the thread
7432 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007433 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007434}
7435
Dan Gohman475871a2008-07-27 21:46:04 +00007436SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007437X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007438
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007439 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007440 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007441
Eric Christopher30ef0e52010-06-03 04:07:48 +00007442 if (Subtarget->isTargetELF()) {
7443 // TODO: implement the "local dynamic" model
7444 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00007445
Eric Christopher30ef0e52010-06-03 04:07:48 +00007446 // If GV is an alias then use the aliasee for determining
7447 // thread-localness.
7448 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7449 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007450
7451 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00007452 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007453
Eric Christopher30ef0e52010-06-03 04:07:48 +00007454 switch (model) {
7455 case TLSModel::GeneralDynamic:
7456 case TLSModel::LocalDynamic: // not implemented
7457 if (Subtarget->is64Bit())
7458 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7459 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007460
Eric Christopher30ef0e52010-06-03 04:07:48 +00007461 case TLSModel::InitialExec:
7462 case TLSModel::LocalExec:
7463 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7464 Subtarget->is64Bit());
7465 }
7466 } else if (Subtarget->isTargetDarwin()) {
7467 // Darwin only has one model of TLS. Lower to that.
7468 unsigned char OpFlag = 0;
7469 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7470 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007471
Eric Christopher30ef0e52010-06-03 04:07:48 +00007472 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7473 // global base reg.
7474 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7475 !Subtarget->is64Bit();
7476 if (PIC32)
7477 OpFlag = X86II::MO_TLVP_PIC_BASE;
7478 else
7479 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007480 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007481 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007482 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007483 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007484 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007485
Eric Christopher30ef0e52010-06-03 04:07:48 +00007486 // With PIC32, the address is actually $g + Offset.
7487 if (PIC32)
7488 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7489 DAG.getNode(X86ISD::GlobalBaseReg,
7490 DebugLoc(), getPointerTy()),
7491 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007492
Eric Christopher30ef0e52010-06-03 04:07:48 +00007493 // Lowering the machine isd will make sure everything is in the right
7494 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007495 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007496 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007497 SDValue Args[] = { Chain, Offset };
7498 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007499
Eric Christopher30ef0e52010-06-03 04:07:48 +00007500 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7501 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7502 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007503
Eric Christopher30ef0e52010-06-03 04:07:48 +00007504 // And our return value (tls address) is in the standard call return value
7505 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007506 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
7507 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007508 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007509
Eric Christopher30ef0e52010-06-03 04:07:48 +00007510 assert(false &&
7511 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00007512
Torok Edwinc23197a2009-07-14 16:55:14 +00007513 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00007514 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007515}
7516
Evan Cheng0db9fe62006-04-25 20:13:52 +00007517
Nadav Rotem43012222011-05-11 08:12:09 +00007518/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00007519/// take a 2 x i32 value to shift plus a shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +00007520SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00007521 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007522 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007523 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007524 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007525 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007526 SDValue ShOpLo = Op.getOperand(0);
7527 SDValue ShOpHi = Op.getOperand(1);
7528 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007529 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007530 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007531 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007532
Dan Gohman475871a2008-07-27 21:46:04 +00007533 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007534 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007535 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7536 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007537 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007538 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7539 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007540 }
Evan Chenge3413162006-01-09 18:33:28 +00007541
Owen Anderson825b72b2009-08-11 20:47:22 +00007542 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7543 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007544 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007545 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007546
Dan Gohman475871a2008-07-27 21:46:04 +00007547 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007548 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007549 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7550 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007551
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007552 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007553 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7554 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007555 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007556 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7557 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007558 }
7559
Dan Gohman475871a2008-07-27 21:46:04 +00007560 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007561 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007562}
Evan Chenga3195e82006-01-12 22:54:21 +00007563
Dan Gohmand858e902010-04-17 15:26:15 +00007564SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7565 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007566 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007567
Dale Johannesen0488fb62010-09-30 23:57:10 +00007568 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007569 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007570
Owen Anderson825b72b2009-08-11 20:47:22 +00007571 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007572 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007573
Eli Friedman36df4992009-05-27 00:47:34 +00007574 // These are really Legal; return the operand so the caller accepts it as
7575 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007576 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007577 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007578 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007579 Subtarget->is64Bit()) {
7580 return Op;
7581 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007582
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007583 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007584 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007585 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007586 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007587 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007588 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007589 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007590 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007591 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007592 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7593}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007594
Owen Andersone50ed302009-08-10 22:56:29 +00007595SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007596 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007597 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007598 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007599 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007600 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007601 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007602 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007603 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007604 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007605 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007606
Chris Lattner492a43e2010-09-22 01:28:21 +00007607 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007608
Stuart Hastings84be9582011-06-02 15:57:11 +00007609 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7610 MachineMemOperand *MMO;
7611 if (FI) {
7612 int SSFI = FI->getIndex();
7613 MMO =
7614 DAG.getMachineFunction()
7615 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7616 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7617 } else {
7618 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7619 StackSlot = StackSlot.getOperand(1);
7620 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007621 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007622 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7623 X86ISD::FILD, DL,
7624 Tys, Ops, array_lengthof(Ops),
7625 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007626
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007627 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007628 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007629 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007630
7631 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7632 // shouldn't be necessary except that RFP cannot be live across
7633 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007634 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007635 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7636 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007637 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007638 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007639 SDValue Ops[] = {
7640 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7641 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007642 MachineMemOperand *MMO =
7643 DAG.getMachineFunction()
7644 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007645 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007646
Chris Lattner492a43e2010-09-22 01:28:21 +00007647 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7648 Ops, array_lengthof(Ops),
7649 Op.getValueType(), MMO);
7650 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007651 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007652 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007653 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007654
Evan Cheng0db9fe62006-04-25 20:13:52 +00007655 return Result;
7656}
7657
Bill Wendling8b8a6362009-01-17 03:56:04 +00007658// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007659SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7660 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00007661 // This algorithm is not obvious. Here it is in C code, more or less:
7662 /*
7663 double uint64_to_double( uint32_t hi, uint32_t lo ) {
7664 static const __m128i exp = { 0x4330000045300000ULL, 0 };
7665 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00007666
Bill Wendling8b8a6362009-01-17 03:56:04 +00007667 // Copy ints to xmm registers.
7668 __m128i xh = _mm_cvtsi32_si128( hi );
7669 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00007670
Bill Wendling8b8a6362009-01-17 03:56:04 +00007671 // Combine into low half of a single xmm register.
7672 __m128i x = _mm_unpacklo_epi32( xh, xl );
7673 __m128d d;
7674 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00007675
Bill Wendling8b8a6362009-01-17 03:56:04 +00007676 // Merge in appropriate exponents to give the integer bits the right
7677 // magnitude.
7678 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00007679
Bill Wendling8b8a6362009-01-17 03:56:04 +00007680 // Subtract away the biases to deal with the IEEE-754 double precision
7681 // implicit 1.
7682 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00007683
Bill Wendling8b8a6362009-01-17 03:56:04 +00007684 // All conversions up to here are exact. The correctly rounded result is
7685 // calculated using the current rounding mode using the following
7686 // horizontal add.
7687 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
7688 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
7689 // store doesn't really need to be here (except
7690 // maybe to zero the other double)
7691 return sd;
7692 }
7693 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007694
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007695 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007696 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007697
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007698 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00007699 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00007700 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
7701 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
7702 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
7703 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007704 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007705 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007706
Bill Wendling8b8a6362009-01-17 03:56:04 +00007707 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00007708 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007709 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00007710 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007711 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007712 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007713 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007714
Owen Anderson825b72b2009-08-11 20:47:22 +00007715 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7716 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00007717 Op.getOperand(0),
7718 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007719 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7720 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00007721 Op.getOperand(0),
7722 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007723 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
7724 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007725 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007726 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00007727 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007728 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck2);
Owen Anderson825b72b2009-08-11 20:47:22 +00007729 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007730 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007731 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00007732 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007733
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007734 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00007735 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00007736 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
7737 DAG.getUNDEF(MVT::v2f64), ShufMask);
7738 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
7739 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007740 DAG.getIntPtrConstant(0));
7741}
7742
Bill Wendling8b8a6362009-01-17 03:56:04 +00007743// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007744SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7745 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007746 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007747 // FP constant to bias correct the final result.
7748 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007749 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007750
7751 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007752 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007753 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007754
Eli Friedmanf3704762011-08-29 21:15:46 +00007755 // Zero out the upper parts of the register.
7756 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget->hasSSE2(), DAG);
7757
Owen Anderson825b72b2009-08-11 20:47:22 +00007758 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007759 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007760 DAG.getIntPtrConstant(0));
7761
7762 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007763 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007764 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007765 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007766 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007767 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007768 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007769 MVT::v2f64, Bias)));
7770 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007771 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007772 DAG.getIntPtrConstant(0));
7773
7774 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007775 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007776
7777 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007778 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007779
Owen Anderson825b72b2009-08-11 20:47:22 +00007780 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007781 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007782 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007783 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007784 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007785 }
7786
7787 // Handle final rounding.
7788 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007789}
7790
Dan Gohmand858e902010-04-17 15:26:15 +00007791SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7792 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007793 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007794 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007795
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007796 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007797 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7798 // the optimization here.
7799 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007800 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007801
Owen Andersone50ed302009-08-10 22:56:29 +00007802 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007803 EVT DstVT = Op.getValueType();
7804 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007805 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007806 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007807 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007808
7809 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007810 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007811 if (SrcVT == MVT::i32) {
7812 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7813 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7814 getPointerTy(), StackSlot, WordOff);
7815 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007816 StackSlot, MachinePointerInfo(),
7817 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007818 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007819 OffsetSlot, MachinePointerInfo(),
7820 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007821 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7822 return Fild;
7823 }
7824
7825 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7826 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007827 StackSlot, MachinePointerInfo(),
7828 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007829 // For i64 source, we need to add the appropriate power of 2 if the input
7830 // was negative. This is the same as the optimization in
7831 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7832 // we must be careful to do the computation in x87 extended precision, not
7833 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007834 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7835 MachineMemOperand *MMO =
7836 DAG.getMachineFunction()
7837 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7838 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007839
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007840 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7841 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007842 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7843 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007844
7845 APInt FF(32, 0x5F800000ULL);
7846
7847 // Check whether the sign bit is set.
7848 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7849 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7850 ISD::SETLT);
7851
7852 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7853 SDValue FudgePtr = DAG.getConstantPool(
7854 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7855 getPointerTy());
7856
7857 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7858 SDValue Zero = DAG.getIntPtrConstant(0);
7859 SDValue Four = DAG.getIntPtrConstant(4);
7860 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7861 Zero, Four);
7862 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7863
7864 // Load the value out, extending it from f32 to f80.
7865 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007866 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007867 FudgePtr, MachinePointerInfo::getConstantPool(),
7868 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007869 // Extend everything to 80 bits to force it to be done on x87.
7870 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7871 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007872}
7873
Dan Gohman475871a2008-07-27 21:46:04 +00007874std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00007875FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00007876 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007877
Owen Andersone50ed302009-08-10 22:56:29 +00007878 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007879
7880 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007881 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7882 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007883 }
7884
Owen Anderson825b72b2009-08-11 20:47:22 +00007885 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7886 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00007887 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007888
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007889 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007890 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007891 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007892 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007893 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007894 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007895 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007896 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007897
Evan Cheng87c89352007-10-15 20:11:21 +00007898 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
7899 // stack slot.
7900 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007901 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007902 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007903 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007904
Michael J. Spencerec38de22010-10-10 22:04:20 +00007905
7906
Evan Cheng0db9fe62006-04-25 20:13:52 +00007907 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00007908 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007909 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007910 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7911 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7912 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007913 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007914
Dan Gohman475871a2008-07-27 21:46:04 +00007915 SDValue Chain = DAG.getEntryNode();
7916 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007917 EVT TheVT = Op.getOperand(0).getValueType();
7918 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007919 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007920 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007921 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007922 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007923 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007924 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007925 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007926 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007927
Chris Lattner492a43e2010-09-22 01:28:21 +00007928 MachineMemOperand *MMO =
7929 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7930 MachineMemOperand::MOLoad, MemSize, MemSize);
7931 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7932 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007933 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007934 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007935 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7936 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007937
Chris Lattner07290932010-09-22 01:05:16 +00007938 MachineMemOperand *MMO =
7939 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7940 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007941
Evan Cheng0db9fe62006-04-25 20:13:52 +00007942 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00007943 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00007944 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7945 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00007946
Chris Lattner27a6c732007-11-24 07:07:01 +00007947 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007948}
7949
Dan Gohmand858e902010-04-17 15:26:15 +00007950SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7951 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007952 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007953 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007954
Eli Friedman948e95a2009-05-23 09:59:16 +00007955 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00007956 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007957 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7958 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007959
Chris Lattner27a6c732007-11-24 07:07:01 +00007960 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007961 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Chris Lattner51abfe42010-09-21 06:02:19 +00007962 FIST, StackSlot, MachinePointerInfo(), false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00007963}
7964
Dan Gohmand858e902010-04-17 15:26:15 +00007965SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7966 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00007967 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
7968 SDValue FIST = Vals.first, StackSlot = Vals.second;
7969 assert(FIST.getNode() && "Unexpected failure");
7970
7971 // Load the result.
7972 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Chris Lattner51abfe42010-09-21 06:02:19 +00007973 FIST, StackSlot, MachinePointerInfo(), false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007974}
7975
Dan Gohmand858e902010-04-17 15:26:15 +00007976SDValue X86TargetLowering::LowerFABS(SDValue Op,
7977 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007978 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007979 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007980 EVT VT = Op.getValueType();
7981 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007982 if (VT.isVector())
7983 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007984 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007985 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007986 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00007987 CV.push_back(C);
7988 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007989 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007990 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00007991 CV.push_back(C);
7992 CV.push_back(C);
7993 CV.push_back(C);
7994 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007995 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007996 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007997 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007998 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007999 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00008000 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008001 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008002}
8003
Dan Gohmand858e902010-04-17 15:26:15 +00008004SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008005 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008006 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008007 EVT VT = Op.getValueType();
8008 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00008009 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00008010 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00008011 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008012 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008013 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00008014 CV.push_back(C);
8015 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008016 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008017 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00008018 CV.push_back(C);
8019 CV.push_back(C);
8020 CV.push_back(C);
8021 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008022 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008023 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008024 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008025 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008026 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00008027 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00008028 if (VT.isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008029 return DAG.getNode(ISD::BITCAST, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008030 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008031 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00008032 Op.getOperand(0)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008033 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00008034 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00008035 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00008036 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008037}
8038
Dan Gohmand858e902010-04-17 15:26:15 +00008039SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008040 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00008041 SDValue Op0 = Op.getOperand(0);
8042 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008043 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008044 EVT VT = Op.getValueType();
8045 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00008046
8047 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008048 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008049 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008050 SrcVT = VT;
8051 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008052 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008053 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008054 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008055 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008056 }
8057
8058 // At this point the operands and the result should have the same
8059 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00008060
Evan Cheng68c47cb2007-01-05 07:55:56 +00008061 // First get the sign bit of second operand.
8062 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008063 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008064 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
8065 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008066 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008067 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
8068 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8069 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8070 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008071 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008072 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008073 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008074 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008075 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00008076 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008077 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008078
8079 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008080 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008081 // Op0 is MVT::f32, Op1 is MVT::f64.
8082 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
8083 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
8084 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008085 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00008086 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00008087 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008088 }
8089
Evan Cheng73d6cf12007-01-05 21:37:56 +00008090 // Clear first operand sign bit.
8091 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00008092 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008093 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
8094 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008095 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008096 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
8097 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8098 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8099 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008100 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008101 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008102 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008103 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008104 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00008105 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008106 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008107
8108 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008109 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008110}
8111
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008112SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
8113 SDValue N0 = Op.getOperand(0);
8114 DebugLoc dl = Op.getDebugLoc();
8115 EVT VT = Op.getValueType();
8116
8117 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8118 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8119 DAG.getConstant(1, VT));
8120 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8121}
8122
Dan Gohman076aee32009-03-04 19:44:21 +00008123/// Emit nodes that will be selected as "test Op0,Op0", or something
8124/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008125SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008126 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008127 DebugLoc dl = Op.getDebugLoc();
8128
Dan Gohman31125812009-03-07 01:58:32 +00008129 // CF and OF aren't always set the way we want. Determine which
8130 // of these we need.
8131 bool NeedCF = false;
8132 bool NeedOF = false;
8133 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008134 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008135 case X86::COND_A: case X86::COND_AE:
8136 case X86::COND_B: case X86::COND_BE:
8137 NeedCF = true;
8138 break;
8139 case X86::COND_G: case X86::COND_GE:
8140 case X86::COND_L: case X86::COND_LE:
8141 case X86::COND_O: case X86::COND_NO:
8142 NeedOF = true;
8143 break;
Dan Gohman31125812009-03-07 01:58:32 +00008144 }
8145
Dan Gohman076aee32009-03-04 19:44:21 +00008146 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008147 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8148 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008149 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8150 // Emit a CMP with 0, which is the TEST pattern.
8151 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8152 DAG.getConstant(0, Op.getValueType()));
8153
8154 unsigned Opcode = 0;
8155 unsigned NumOperands = 0;
8156 switch (Op.getNode()->getOpcode()) {
8157 case ISD::ADD:
8158 // Due to an isel shortcoming, be conservative if this add is likely to be
8159 // selected as part of a load-modify-store instruction. When the root node
8160 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8161 // uses of other nodes in the match, such as the ADD in this case. This
8162 // leads to the ADD being left around and reselected, with the result being
8163 // two adds in the output. Alas, even if none our users are stores, that
8164 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8165 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8166 // climbing the DAG back to the root, and it doesn't seem to be worth the
8167 // effort.
8168 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman076aee32009-03-04 19:44:21 +00008169 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008170 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
8171 goto default_case;
8172
8173 if (ConstantSDNode *C =
8174 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8175 // An add of one will be selected as an INC.
8176 if (C->getAPIntValue() == 1) {
8177 Opcode = X86ISD::INC;
8178 NumOperands = 1;
8179 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008180 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008181
8182 // An add of negative one (subtract of one) will be selected as a DEC.
8183 if (C->getAPIntValue().isAllOnesValue()) {
8184 Opcode = X86ISD::DEC;
8185 NumOperands = 1;
8186 break;
8187 }
Dan Gohman076aee32009-03-04 19:44:21 +00008188 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008189
8190 // Otherwise use a regular EFLAGS-setting add.
8191 Opcode = X86ISD::ADD;
8192 NumOperands = 2;
8193 break;
8194 case ISD::AND: {
8195 // If the primary and result isn't used, don't bother using X86ISD::AND,
8196 // because a TEST instruction will be better.
8197 bool NonFlagUse = false;
8198 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8199 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8200 SDNode *User = *UI;
8201 unsigned UOpNo = UI.getOperandNo();
8202 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8203 // Look pass truncate.
8204 UOpNo = User->use_begin().getOperandNo();
8205 User = *User->use_begin();
8206 }
8207
8208 if (User->getOpcode() != ISD::BRCOND &&
8209 User->getOpcode() != ISD::SETCC &&
8210 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8211 NonFlagUse = true;
8212 break;
8213 }
Dan Gohman076aee32009-03-04 19:44:21 +00008214 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008215
8216 if (!NonFlagUse)
8217 break;
8218 }
8219 // FALL THROUGH
8220 case ISD::SUB:
8221 case ISD::OR:
8222 case ISD::XOR:
8223 // Due to the ISEL shortcoming noted above, be conservative if this op is
8224 // likely to be selected as part of a load-modify-store instruction.
8225 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8226 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8227 if (UI->getOpcode() == ISD::STORE)
8228 goto default_case;
8229
8230 // Otherwise use a regular EFLAGS-setting instruction.
8231 switch (Op.getNode()->getOpcode()) {
8232 default: llvm_unreachable("unexpected operator!");
8233 case ISD::SUB: Opcode = X86ISD::SUB; break;
8234 case ISD::OR: Opcode = X86ISD::OR; break;
8235 case ISD::XOR: Opcode = X86ISD::XOR; break;
8236 case ISD::AND: Opcode = X86ISD::AND; break;
8237 }
8238
8239 NumOperands = 2;
8240 break;
8241 case X86ISD::ADD:
8242 case X86ISD::SUB:
8243 case X86ISD::INC:
8244 case X86ISD::DEC:
8245 case X86ISD::OR:
8246 case X86ISD::XOR:
8247 case X86ISD::AND:
8248 return SDValue(Op.getNode(), 1);
8249 default:
8250 default_case:
8251 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008252 }
8253
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008254 if (Opcode == 0)
8255 // Emit a CMP with 0, which is the TEST pattern.
8256 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8257 DAG.getConstant(0, Op.getValueType()));
8258
8259 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8260 SmallVector<SDValue, 4> Ops;
8261 for (unsigned i = 0; i != NumOperands; ++i)
8262 Ops.push_back(Op.getOperand(i));
8263
8264 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8265 DAG.ReplaceAllUsesWith(Op, New);
8266 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008267}
8268
8269/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8270/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008271SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008272 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008273 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8274 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008275 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008276
8277 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008278 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008279}
8280
Evan Chengd40d03e2010-01-06 19:38:29 +00008281/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8282/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008283SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8284 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008285 SDValue Op0 = And.getOperand(0);
8286 SDValue Op1 = And.getOperand(1);
8287 if (Op0.getOpcode() == ISD::TRUNCATE)
8288 Op0 = Op0.getOperand(0);
8289 if (Op1.getOpcode() == ISD::TRUNCATE)
8290 Op1 = Op1.getOperand(0);
8291
Evan Chengd40d03e2010-01-06 19:38:29 +00008292 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008293 if (Op1.getOpcode() == ISD::SHL)
8294 std::swap(Op0, Op1);
8295 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008296 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8297 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008298 // If we looked past a truncate, check that it's only truncating away
8299 // known zeros.
8300 unsigned BitWidth = Op0.getValueSizeInBits();
8301 unsigned AndBitWidth = And.getValueSizeInBits();
8302 if (BitWidth > AndBitWidth) {
8303 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
8304 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
8305 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8306 return SDValue();
8307 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008308 LHS = Op1;
8309 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008310 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008311 } else if (Op1.getOpcode() == ISD::Constant) {
8312 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
8313 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00008314 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
8315 LHS = AndLHS.getOperand(0);
8316 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008317 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008318 }
Evan Cheng0488db92007-09-25 01:57:46 +00008319
Evan Chengd40d03e2010-01-06 19:38:29 +00008320 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008321 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008322 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008323 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008324 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008325 // Also promote i16 to i32 for performance / code size reason.
8326 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008327 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008328 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008329
Evan Chengd40d03e2010-01-06 19:38:29 +00008330 // If the operand types disagree, extend the shift amount to match. Since
8331 // BT ignores high bits (like shifts) we can use anyextend.
8332 if (LHS.getValueType() != RHS.getValueType())
8333 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008334
Evan Chengd40d03e2010-01-06 19:38:29 +00008335 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8336 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8337 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8338 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008339 }
8340
Evan Cheng54de3ea2010-01-05 06:52:31 +00008341 return SDValue();
8342}
8343
Dan Gohmand858e902010-04-17 15:26:15 +00008344SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008345
8346 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8347
Evan Cheng54de3ea2010-01-05 06:52:31 +00008348 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8349 SDValue Op0 = Op.getOperand(0);
8350 SDValue Op1 = Op.getOperand(1);
8351 DebugLoc dl = Op.getDebugLoc();
8352 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8353
8354 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008355 // Lower (X & (1 << N)) == 0 to BT(X, N).
8356 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8357 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008358 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008359 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008360 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008361 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8362 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8363 if (NewSetCC.getNode())
8364 return NewSetCC;
8365 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008366
Chris Lattner481eebc2010-12-19 21:23:48 +00008367 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8368 // these.
8369 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008370 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008371 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8372 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008373
Chris Lattner481eebc2010-12-19 21:23:48 +00008374 // If the input is a setcc, then reuse the input setcc or use a new one with
8375 // the inverted condition.
8376 if (Op0.getOpcode() == X86ISD::SETCC) {
8377 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8378 bool Invert = (CC == ISD::SETNE) ^
8379 cast<ConstantSDNode>(Op1)->isNullValue();
8380 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008381
Evan Cheng2c755ba2010-02-27 07:36:59 +00008382 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008383 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8384 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8385 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008386 }
8387
Evan Chenge5b51ac2010-04-17 06:13:15 +00008388 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008389 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008390 if (X86CC == X86::COND_INVALID)
8391 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008392
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008393 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008394 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008395 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008396}
8397
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008398// Lower256IntVETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
8399// ones, and then concatenate the result back.
8400static SDValue Lower256IntVETCC(SDValue Op, SelectionDAG &DAG) {
8401 EVT VT = Op.getValueType();
8402
Duncan Sands28b77e92011-09-06 19:07:46 +00008403 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008404 "Unsupported value type for operation");
8405
8406 int NumElems = VT.getVectorNumElements();
8407 DebugLoc dl = Op.getDebugLoc();
8408 SDValue CC = Op.getOperand(2);
8409 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
8410 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
8411
8412 // Extract the LHS vectors
8413 SDValue LHS = Op.getOperand(0);
8414 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
8415 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
8416
8417 // Extract the RHS vectors
8418 SDValue RHS = Op.getOperand(1);
8419 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
8420 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
8421
8422 // Issue the operation on the smaller types and concatenate the result back
8423 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8424 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8425 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8426 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8427 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8428}
8429
8430
Dan Gohmand858e902010-04-17 15:26:15 +00008431SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008432 SDValue Cond;
8433 SDValue Op0 = Op.getOperand(0);
8434 SDValue Op1 = Op.getOperand(1);
8435 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008436 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008437 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8438 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008439 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008440
8441 if (isFP) {
8442 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008443 EVT EltVT = Op0.getValueType().getVectorElementType();
8444 assert(EltVT == MVT::f32 || EltVT == MVT::f64);
8445
8446 unsigned Opc = EltVT == MVT::f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00008447 bool Swap = false;
8448
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008449 // SSE Condition code mapping:
8450 // 0 - EQ
8451 // 1 - LT
8452 // 2 - LE
8453 // 3 - UNORD
8454 // 4 - NEQ
8455 // 5 - NLT
8456 // 6 - NLE
8457 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008458 switch (SetCCOpcode) {
8459 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008460 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008461 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008462 case ISD::SETOGT:
8463 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008464 case ISD::SETLT:
8465 case ISD::SETOLT: SSECC = 1; break;
8466 case ISD::SETOGE:
8467 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008468 case ISD::SETLE:
8469 case ISD::SETOLE: SSECC = 2; break;
8470 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008471 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008472 case ISD::SETNE: SSECC = 4; break;
8473 case ISD::SETULE: Swap = true;
8474 case ISD::SETUGE: SSECC = 5; break;
8475 case ISD::SETULT: Swap = true;
8476 case ISD::SETUGT: SSECC = 6; break;
8477 case ISD::SETO: SSECC = 7; break;
8478 }
8479 if (Swap)
8480 std::swap(Op0, Op1);
8481
Nate Begemanfb8ead02008-07-25 19:05:58 +00008482 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008483 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008484 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008485 SDValue UNORD, EQ;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008486 UNORD = DAG.getNode(Opc, dl, VT, Op1, Op0, DAG.getConstant(3, MVT::i8));
8487 EQ = DAG.getNode(Opc, dl, VT, Op1, Op0, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008488 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008489 }
8490 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008491 SDValue ORD, NEQ;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008492 ORD = DAG.getNode(Opc, dl, VT, Op1, Op0, DAG.getConstant(7, MVT::i8));
8493 NEQ = DAG.getNode(Opc, dl, VT, Op1, Op0, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008494 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008495 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008496 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008497 }
8498 // Handle all other FP comparisons here.
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008499 return DAG.getNode(Opc, dl, VT, Op1, Op0, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008500 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008501
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008502 // Break 256-bit integer vector compare into smaller ones.
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008503 if (!isFP && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008504 return Lower256IntVETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008505
Nate Begeman30a0de92008-07-17 16:51:19 +00008506 // We are handling one of the integer comparisons here. Since SSE only has
8507 // GT and EQ comparisons for integer, swapping operands and multiple
8508 // operations may be required for some comparisons.
8509 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
8510 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008511
Owen Anderson825b72b2009-08-11 20:47:22 +00008512 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00008513 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00008514 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
Owen Anderson825b72b2009-08-11 20:47:22 +00008515 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
Owen Anderson825b72b2009-08-11 20:47:22 +00008516 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
8517 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008518 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008519
Nate Begeman30a0de92008-07-17 16:51:19 +00008520 switch (SetCCOpcode) {
8521 default: break;
8522 case ISD::SETNE: Invert = true;
8523 case ISD::SETEQ: Opc = EQOpc; break;
8524 case ISD::SETLT: Swap = true;
8525 case ISD::SETGT: Opc = GTOpc; break;
8526 case ISD::SETGE: Swap = true;
8527 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
8528 case ISD::SETULT: Swap = true;
8529 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
8530 case ISD::SETUGE: Swap = true;
8531 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
8532 }
8533 if (Swap)
8534 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008535
Nate Begeman30a0de92008-07-17 16:51:19 +00008536 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8537 // bits of the inputs before performing those operations.
8538 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008539 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008540 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8541 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008542 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008543 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8544 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008545 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8546 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008547 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008548
Dale Johannesenace16102009-02-03 19:33:06 +00008549 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008550
8551 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008552 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008553 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008554
Nate Begeman30a0de92008-07-17 16:51:19 +00008555 return Result;
8556}
Evan Cheng0488db92007-09-25 01:57:46 +00008557
Evan Cheng370e5342008-12-03 08:38:43 +00008558// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008559static bool isX86LogicalCmp(SDValue Op) {
8560 unsigned Opc = Op.getNode()->getOpcode();
8561 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8562 return true;
8563 if (Op.getResNo() == 1 &&
8564 (Opc == X86ISD::ADD ||
8565 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008566 Opc == X86ISD::ADC ||
8567 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008568 Opc == X86ISD::SMUL ||
8569 Opc == X86ISD::UMUL ||
8570 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008571 Opc == X86ISD::DEC ||
8572 Opc == X86ISD::OR ||
8573 Opc == X86ISD::XOR ||
8574 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008575 return true;
8576
Chris Lattner9637d5b2010-12-05 07:49:54 +00008577 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8578 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008579
Dan Gohman076aee32009-03-04 19:44:21 +00008580 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008581}
8582
Chris Lattnera2b56002010-12-05 01:23:24 +00008583static bool isZero(SDValue V) {
8584 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8585 return C && C->isNullValue();
8586}
8587
Chris Lattner96908b12010-12-05 02:00:51 +00008588static bool isAllOnes(SDValue V) {
8589 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8590 return C && C->isAllOnesValue();
8591}
8592
Dan Gohmand858e902010-04-17 15:26:15 +00008593SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008594 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008595 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008596 SDValue Op1 = Op.getOperand(1);
8597 SDValue Op2 = Op.getOperand(2);
8598 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008599 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008600
Dan Gohman1a492952009-10-20 16:22:37 +00008601 if (Cond.getOpcode() == ISD::SETCC) {
8602 SDValue NewCond = LowerSETCC(Cond, DAG);
8603 if (NewCond.getNode())
8604 Cond = NewCond;
8605 }
Evan Cheng734503b2006-09-11 02:19:56 +00008606
Chris Lattnera2b56002010-12-05 01:23:24 +00008607 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008608 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008609 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008610 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008611 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008612 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8613 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008614 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008615
Chris Lattnera2b56002010-12-05 01:23:24 +00008616 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008617
8618 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008619 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8620 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008621
8622 SDValue CmpOp0 = Cmp.getOperand(0);
8623 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8624 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008625
Chris Lattner96908b12010-12-05 02:00:51 +00008626 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008627 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8628 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008629
Chris Lattner96908b12010-12-05 02:00:51 +00008630 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8631 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008632
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008633 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008634 if (N2C == 0 || !N2C->isNullValue())
8635 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8636 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008637 }
8638 }
8639
Chris Lattnera2b56002010-12-05 01:23:24 +00008640 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008641 if (Cond.getOpcode() == ISD::AND &&
8642 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8643 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008644 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008645 Cond = Cond.getOperand(0);
8646 }
8647
Evan Cheng3f41d662007-10-08 22:16:29 +00008648 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8649 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00008650 if (Cond.getOpcode() == X86ISD::SETCC ||
8651 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008652 CC = Cond.getOperand(0);
8653
Dan Gohman475871a2008-07-27 21:46:04 +00008654 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008655 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008656 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008657
Evan Cheng3f41d662007-10-08 22:16:29 +00008658 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008659 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008660 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008661 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008662
Chris Lattnerd1980a52009-03-12 06:52:53 +00008663 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8664 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008665 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008666 addTest = false;
8667 }
8668 }
8669
8670 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008671 // Look pass the truncate.
8672 if (Cond.getOpcode() == ISD::TRUNCATE)
8673 Cond = Cond.getOperand(0);
8674
8675 // We know the result of AND is compared against zero. Try to match
8676 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008677 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008678 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008679 if (NewSetCC.getNode()) {
8680 CC = NewSetCC.getOperand(0);
8681 Cond = NewSetCC.getOperand(1);
8682 addTest = false;
8683 }
8684 }
8685 }
8686
8687 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008688 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008689 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008690 }
8691
Benjamin Kramere915ff32010-12-22 23:09:28 +00008692 // a < b ? -1 : 0 -> RES = ~setcc_carry
8693 // a < b ? 0 : -1 -> RES = setcc_carry
8694 // a >= b ? -1 : 0 -> RES = setcc_carry
8695 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8696 if (Cond.getOpcode() == X86ISD::CMP) {
8697 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8698
8699 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8700 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8701 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8702 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8703 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8704 return DAG.getNOT(DL, Res, Res.getValueType());
8705 return Res;
8706 }
8707 }
8708
Evan Cheng0488db92007-09-25 01:57:46 +00008709 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8710 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008711 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008712 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008713 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008714}
8715
Evan Cheng370e5342008-12-03 08:38:43 +00008716// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8717// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8718// from the AND / OR.
8719static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8720 Opc = Op.getOpcode();
8721 if (Opc != ISD::OR && Opc != ISD::AND)
8722 return false;
8723 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8724 Op.getOperand(0).hasOneUse() &&
8725 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8726 Op.getOperand(1).hasOneUse());
8727}
8728
Evan Cheng961d6d42009-02-02 08:19:07 +00008729// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8730// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008731static bool isXor1OfSetCC(SDValue Op) {
8732 if (Op.getOpcode() != ISD::XOR)
8733 return false;
8734 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8735 if (N1C && N1C->getAPIntValue() == 1) {
8736 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8737 Op.getOperand(0).hasOneUse();
8738 }
8739 return false;
8740}
8741
Dan Gohmand858e902010-04-17 15:26:15 +00008742SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008743 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008744 SDValue Chain = Op.getOperand(0);
8745 SDValue Cond = Op.getOperand(1);
8746 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008747 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008748 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00008749
Dan Gohman1a492952009-10-20 16:22:37 +00008750 if (Cond.getOpcode() == ISD::SETCC) {
8751 SDValue NewCond = LowerSETCC(Cond, DAG);
8752 if (NewCond.getNode())
8753 Cond = NewCond;
8754 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008755#if 0
8756 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008757 else if (Cond.getOpcode() == X86ISD::ADD ||
8758 Cond.getOpcode() == X86ISD::SUB ||
8759 Cond.getOpcode() == X86ISD::SMUL ||
8760 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008761 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008762#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008763
Evan Chengad9c0a32009-12-15 00:53:42 +00008764 // Look pass (and (setcc_carry (cmp ...)), 1).
8765 if (Cond.getOpcode() == ISD::AND &&
8766 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8767 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008768 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008769 Cond = Cond.getOperand(0);
8770 }
8771
Evan Cheng3f41d662007-10-08 22:16:29 +00008772 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8773 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00008774 if (Cond.getOpcode() == X86ISD::SETCC ||
8775 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008776 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008777
Dan Gohman475871a2008-07-27 21:46:04 +00008778 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008779 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008780 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008781 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008782 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008783 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008784 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008785 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008786 default: break;
8787 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008788 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008789 // These can only come from an arithmetic instruction with overflow,
8790 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008791 Cond = Cond.getNode()->getOperand(1);
8792 addTest = false;
8793 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008794 }
Evan Cheng0488db92007-09-25 01:57:46 +00008795 }
Evan Cheng370e5342008-12-03 08:38:43 +00008796 } else {
8797 unsigned CondOpc;
8798 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8799 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008800 if (CondOpc == ISD::OR) {
8801 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8802 // two branches instead of an explicit OR instruction with a
8803 // separate test.
8804 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008805 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008806 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008807 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008808 Chain, Dest, CC, Cmp);
8809 CC = Cond.getOperand(1).getOperand(0);
8810 Cond = Cmp;
8811 addTest = false;
8812 }
8813 } else { // ISD::AND
8814 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8815 // two branches instead of an explicit AND instruction with a
8816 // separate test. However, we only do this if this block doesn't
8817 // have a fall-through edge, because this requires an explicit
8818 // jmp when the condition is false.
8819 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008820 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00008821 Op.getNode()->hasOneUse()) {
8822 X86::CondCode CCode =
8823 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8824 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008825 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00008826 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00008827 // Look for an unconditional branch following this conditional branch.
8828 // We need this because we need to reverse the successors in order
8829 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00008830 if (User->getOpcode() == ISD::BR) {
8831 SDValue FalseBB = User->getOperand(1);
8832 SDNode *NewBR =
8833 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00008834 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00008835 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00008836 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00008837
Dale Johannesene4d209d2009-02-03 20:21:25 +00008838 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008839 Chain, Dest, CC, Cmp);
8840 X86::CondCode CCode =
8841 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
8842 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008843 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00008844 Cond = Cmp;
8845 addTest = false;
8846 }
8847 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008848 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00008849 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
8850 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
8851 // It should be transformed during dag combiner except when the condition
8852 // is set by a arithmetics with overflow node.
8853 X86::CondCode CCode =
8854 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8855 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008856 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00008857 Cond = Cond.getOperand(0).getOperand(1);
8858 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00008859 }
Evan Cheng0488db92007-09-25 01:57:46 +00008860 }
8861
8862 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008863 // Look pass the truncate.
8864 if (Cond.getOpcode() == ISD::TRUNCATE)
8865 Cond = Cond.getOperand(0);
8866
8867 // We know the result of AND is compared against zero. Try to match
8868 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008869 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008870 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
8871 if (NewSetCC.getNode()) {
8872 CC = NewSetCC.getOperand(0);
8873 Cond = NewSetCC.getOperand(1);
8874 addTest = false;
8875 }
8876 }
8877 }
8878
8879 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008880 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008881 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008882 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00008883 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00008884 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00008885}
8886
Anton Korobeynikove060b532007-04-17 19:34:00 +00008887
8888// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
8889// Calls to _alloca is needed to probe the stack when allocating more than 4k
8890// bytes in one go. Touching the stack at 4K increments is necessary to ensure
8891// that the guard pages used by the OS virtual memory manager are allocated in
8892// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00008893SDValue
8894X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008895 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008896 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
8897 EnableSegmentedStacks) &&
8898 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00008899 "are being used");
8900 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008901 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008902
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008903 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00008904 SDValue Chain = Op.getOperand(0);
8905 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008906 // FIXME: Ensure alignment here
8907
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008908 bool Is64Bit = Subtarget->is64Bit();
8909 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008910
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008911 if (EnableSegmentedStacks) {
8912 MachineFunction &MF = DAG.getMachineFunction();
8913 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008914
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008915 if (Is64Bit) {
8916 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00008917 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008918 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008919
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008920 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
8921 I != E; I++)
8922 if (I->hasNestAttr())
8923 report_fatal_error("Cannot use segmented stacks with functions that "
8924 "have nested arguments.");
8925 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008926
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008927 const TargetRegisterClass *AddrRegClass =
8928 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
8929 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
8930 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
8931 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
8932 DAG.getRegister(Vreg, SPTy));
8933 SDValue Ops1[2] = { Value, Chain };
8934 return DAG.getMergeValues(Ops1, 2, dl);
8935 } else {
8936 SDValue Flag;
8937 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008938
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008939 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
8940 Flag = Chain.getValue(1);
8941 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008942
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008943 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
8944 Flag = Chain.getValue(1);
8945
8946 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
8947
8948 SDValue Ops1[2] = { Chain.getValue(0), Chain };
8949 return DAG.getMergeValues(Ops1, 2, dl);
8950 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008951}
8952
Dan Gohmand858e902010-04-17 15:26:15 +00008953SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00008954 MachineFunction &MF = DAG.getMachineFunction();
8955 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
8956
Dan Gohman69de1932008-02-06 22:27:42 +00008957 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00008958 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00008959
Anton Korobeynikove7beda12010-10-03 22:52:07 +00008960 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00008961 // vastart just stores the address of the VarArgsFrameIndex slot into the
8962 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00008963 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
8964 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008965 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
8966 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008967 }
8968
8969 // __va_list_tag:
8970 // gp_offset (0 - 6 * 8)
8971 // fp_offset (48 - 48 + 8 * 16)
8972 // overflow_arg_area (point to parameters coming in memory).
8973 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00008974 SmallVector<SDValue, 8> MemOps;
8975 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00008976 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00008977 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00008978 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
8979 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008980 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008981 MemOps.push_back(Store);
8982
8983 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00008984 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008985 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008986 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00008987 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
8988 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008989 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008990 MemOps.push_back(Store);
8991
8992 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00008993 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008994 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00008995 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
8996 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008997 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
8998 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00008999 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009000 MemOps.push_back(Store);
9001
9002 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009003 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009004 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009005 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9006 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009007 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9008 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009009 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009010 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009011 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009012}
9013
Dan Gohmand858e902010-04-17 15:26:15 +00009014SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009015 assert(Subtarget->is64Bit() &&
9016 "LowerVAARG only handles 64-bit va_arg!");
9017 assert((Subtarget->isTargetLinux() ||
9018 Subtarget->isTargetDarwin()) &&
9019 "Unhandled target in LowerVAARG");
9020 assert(Op.getNode()->getNumOperands() == 4);
9021 SDValue Chain = Op.getOperand(0);
9022 SDValue SrcPtr = Op.getOperand(1);
9023 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9024 unsigned Align = Op.getConstantOperandVal(3);
9025 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009026
Dan Gohman320afb82010-10-12 18:00:49 +00009027 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009028 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009029 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9030 uint8_t ArgMode;
9031
9032 // Decide which area this value should be read from.
9033 // TODO: Implement the AMD64 ABI in its entirety. This simple
9034 // selection mechanism works only for the basic types.
9035 if (ArgVT == MVT::f80) {
9036 llvm_unreachable("va_arg for f80 not yet implemented");
9037 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9038 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9039 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9040 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9041 } else {
9042 llvm_unreachable("Unhandled argument type in LowerVAARG");
9043 }
9044
9045 if (ArgMode == 2) {
9046 // Sanity Check: Make sure using fp_offset makes sense.
Michael J. Spencer87b86652010-10-19 07:32:42 +00009047 assert(!UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009048 !(DAG.getMachineFunction()
9049 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00009050 Subtarget->hasXMM());
Dan Gohman320afb82010-10-12 18:00:49 +00009051 }
9052
9053 // Insert VAARG_64 node into the DAG
9054 // VAARG_64 returns two values: Variable Argument Address, Chain
9055 SmallVector<SDValue, 11> InstOps;
9056 InstOps.push_back(Chain);
9057 InstOps.push_back(SrcPtr);
9058 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9059 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9060 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9061 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9062 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9063 VTs, &InstOps[0], InstOps.size(),
9064 MVT::i64,
9065 MachinePointerInfo(SV),
9066 /*Align=*/0,
9067 /*Volatile=*/false,
9068 /*ReadMem=*/true,
9069 /*WriteMem=*/true);
9070 Chain = VAARG.getValue(1);
9071
9072 // Load the next argument and return it
9073 return DAG.getLoad(ArgVT, dl,
9074 Chain,
9075 VAARG,
9076 MachinePointerInfo(),
9077 false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009078}
9079
Dan Gohmand858e902010-04-17 15:26:15 +00009080SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009081 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009082 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009083 SDValue Chain = Op.getOperand(0);
9084 SDValue DstPtr = Op.getOperand(1);
9085 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009086 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9087 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009088 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009089
Chris Lattnere72f2022010-09-21 05:40:29 +00009090 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009091 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009092 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009093 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009094}
9095
Dan Gohman475871a2008-07-27 21:46:04 +00009096SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009097X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009098 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009099 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009100 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009101 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009102 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009103 case Intrinsic::x86_sse_comieq_ss:
9104 case Intrinsic::x86_sse_comilt_ss:
9105 case Intrinsic::x86_sse_comile_ss:
9106 case Intrinsic::x86_sse_comigt_ss:
9107 case Intrinsic::x86_sse_comige_ss:
9108 case Intrinsic::x86_sse_comineq_ss:
9109 case Intrinsic::x86_sse_ucomieq_ss:
9110 case Intrinsic::x86_sse_ucomilt_ss:
9111 case Intrinsic::x86_sse_ucomile_ss:
9112 case Intrinsic::x86_sse_ucomigt_ss:
9113 case Intrinsic::x86_sse_ucomige_ss:
9114 case Intrinsic::x86_sse_ucomineq_ss:
9115 case Intrinsic::x86_sse2_comieq_sd:
9116 case Intrinsic::x86_sse2_comilt_sd:
9117 case Intrinsic::x86_sse2_comile_sd:
9118 case Intrinsic::x86_sse2_comigt_sd:
9119 case Intrinsic::x86_sse2_comige_sd:
9120 case Intrinsic::x86_sse2_comineq_sd:
9121 case Intrinsic::x86_sse2_ucomieq_sd:
9122 case Intrinsic::x86_sse2_ucomilt_sd:
9123 case Intrinsic::x86_sse2_ucomile_sd:
9124 case Intrinsic::x86_sse2_ucomigt_sd:
9125 case Intrinsic::x86_sse2_ucomige_sd:
9126 case Intrinsic::x86_sse2_ucomineq_sd: {
9127 unsigned Opc = 0;
9128 ISD::CondCode CC = ISD::SETCC_INVALID;
9129 switch (IntNo) {
9130 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009131 case Intrinsic::x86_sse_comieq_ss:
9132 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009133 Opc = X86ISD::COMI;
9134 CC = ISD::SETEQ;
9135 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009136 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009137 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009138 Opc = X86ISD::COMI;
9139 CC = ISD::SETLT;
9140 break;
9141 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009142 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009143 Opc = X86ISD::COMI;
9144 CC = ISD::SETLE;
9145 break;
9146 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009147 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009148 Opc = X86ISD::COMI;
9149 CC = ISD::SETGT;
9150 break;
9151 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009152 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009153 Opc = X86ISD::COMI;
9154 CC = ISD::SETGE;
9155 break;
9156 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009157 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009158 Opc = X86ISD::COMI;
9159 CC = ISD::SETNE;
9160 break;
9161 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009162 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009163 Opc = X86ISD::UCOMI;
9164 CC = ISD::SETEQ;
9165 break;
9166 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009167 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009168 Opc = X86ISD::UCOMI;
9169 CC = ISD::SETLT;
9170 break;
9171 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009172 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009173 Opc = X86ISD::UCOMI;
9174 CC = ISD::SETLE;
9175 break;
9176 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009177 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009178 Opc = X86ISD::UCOMI;
9179 CC = ISD::SETGT;
9180 break;
9181 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009182 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009183 Opc = X86ISD::UCOMI;
9184 CC = ISD::SETGE;
9185 break;
9186 case Intrinsic::x86_sse_ucomineq_ss:
9187 case Intrinsic::x86_sse2_ucomineq_sd:
9188 Opc = X86ISD::UCOMI;
9189 CC = ISD::SETNE;
9190 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009191 }
Evan Cheng734503b2006-09-11 02:19:56 +00009192
Dan Gohman475871a2008-07-27 21:46:04 +00009193 SDValue LHS = Op.getOperand(1);
9194 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009195 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009196 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009197 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9198 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9199 DAG.getConstant(X86CC, MVT::i8), Cond);
9200 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009201 }
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009202 // ptest and testp intrinsics. The intrinsic these come from are designed to
9203 // return an integer value, not just an instruction so lower it to the ptest
9204 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009205 case Intrinsic::x86_sse41_ptestz:
9206 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009207 case Intrinsic::x86_sse41_ptestnzc:
9208 case Intrinsic::x86_avx_ptestz_256:
9209 case Intrinsic::x86_avx_ptestc_256:
9210 case Intrinsic::x86_avx_ptestnzc_256:
9211 case Intrinsic::x86_avx_vtestz_ps:
9212 case Intrinsic::x86_avx_vtestc_ps:
9213 case Intrinsic::x86_avx_vtestnzc_ps:
9214 case Intrinsic::x86_avx_vtestz_pd:
9215 case Intrinsic::x86_avx_vtestc_pd:
9216 case Intrinsic::x86_avx_vtestnzc_pd:
9217 case Intrinsic::x86_avx_vtestz_ps_256:
9218 case Intrinsic::x86_avx_vtestc_ps_256:
9219 case Intrinsic::x86_avx_vtestnzc_ps_256:
9220 case Intrinsic::x86_avx_vtestz_pd_256:
9221 case Intrinsic::x86_avx_vtestc_pd_256:
9222 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9223 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009224 unsigned X86CC = 0;
9225 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009226 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009227 case Intrinsic::x86_avx_vtestz_ps:
9228 case Intrinsic::x86_avx_vtestz_pd:
9229 case Intrinsic::x86_avx_vtestz_ps_256:
9230 case Intrinsic::x86_avx_vtestz_pd_256:
9231 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009232 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009233 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009234 // ZF = 1
9235 X86CC = X86::COND_E;
9236 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009237 case Intrinsic::x86_avx_vtestc_ps:
9238 case Intrinsic::x86_avx_vtestc_pd:
9239 case Intrinsic::x86_avx_vtestc_ps_256:
9240 case Intrinsic::x86_avx_vtestc_pd_256:
9241 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009242 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009243 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009244 // CF = 1
9245 X86CC = X86::COND_B;
9246 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009247 case Intrinsic::x86_avx_vtestnzc_ps:
9248 case Intrinsic::x86_avx_vtestnzc_pd:
9249 case Intrinsic::x86_avx_vtestnzc_ps_256:
9250 case Intrinsic::x86_avx_vtestnzc_pd_256:
9251 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009252 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009253 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009254 // ZF and CF = 0
9255 X86CC = X86::COND_A;
9256 break;
9257 }
Eric Christopherfd179292009-08-27 18:07:15 +00009258
Eric Christopher71c67532009-07-29 00:28:05 +00009259 SDValue LHS = Op.getOperand(1);
9260 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009261 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9262 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009263 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9264 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9265 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009266 }
Evan Cheng5759f972008-05-04 09:15:50 +00009267
9268 // Fix vector shift instructions where the last operand is a non-immediate
9269 // i32 value.
9270 case Intrinsic::x86_sse2_pslli_w:
9271 case Intrinsic::x86_sse2_pslli_d:
9272 case Intrinsic::x86_sse2_pslli_q:
9273 case Intrinsic::x86_sse2_psrli_w:
9274 case Intrinsic::x86_sse2_psrli_d:
9275 case Intrinsic::x86_sse2_psrli_q:
9276 case Intrinsic::x86_sse2_psrai_w:
9277 case Intrinsic::x86_sse2_psrai_d:
9278 case Intrinsic::x86_mmx_pslli_w:
9279 case Intrinsic::x86_mmx_pslli_d:
9280 case Intrinsic::x86_mmx_pslli_q:
9281 case Intrinsic::x86_mmx_psrli_w:
9282 case Intrinsic::x86_mmx_psrli_d:
9283 case Intrinsic::x86_mmx_psrli_q:
9284 case Intrinsic::x86_mmx_psrai_w:
9285 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009286 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009287 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009288 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009289
9290 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00009291 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00009292 switch (IntNo) {
9293 case Intrinsic::x86_sse2_pslli_w:
9294 NewIntNo = Intrinsic::x86_sse2_psll_w;
9295 break;
9296 case Intrinsic::x86_sse2_pslli_d:
9297 NewIntNo = Intrinsic::x86_sse2_psll_d;
9298 break;
9299 case Intrinsic::x86_sse2_pslli_q:
9300 NewIntNo = Intrinsic::x86_sse2_psll_q;
9301 break;
9302 case Intrinsic::x86_sse2_psrli_w:
9303 NewIntNo = Intrinsic::x86_sse2_psrl_w;
9304 break;
9305 case Intrinsic::x86_sse2_psrli_d:
9306 NewIntNo = Intrinsic::x86_sse2_psrl_d;
9307 break;
9308 case Intrinsic::x86_sse2_psrli_q:
9309 NewIntNo = Intrinsic::x86_sse2_psrl_q;
9310 break;
9311 case Intrinsic::x86_sse2_psrai_w:
9312 NewIntNo = Intrinsic::x86_sse2_psra_w;
9313 break;
9314 case Intrinsic::x86_sse2_psrai_d:
9315 NewIntNo = Intrinsic::x86_sse2_psra_d;
9316 break;
9317 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00009318 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00009319 switch (IntNo) {
9320 case Intrinsic::x86_mmx_pslli_w:
9321 NewIntNo = Intrinsic::x86_mmx_psll_w;
9322 break;
9323 case Intrinsic::x86_mmx_pslli_d:
9324 NewIntNo = Intrinsic::x86_mmx_psll_d;
9325 break;
9326 case Intrinsic::x86_mmx_pslli_q:
9327 NewIntNo = Intrinsic::x86_mmx_psll_q;
9328 break;
9329 case Intrinsic::x86_mmx_psrli_w:
9330 NewIntNo = Intrinsic::x86_mmx_psrl_w;
9331 break;
9332 case Intrinsic::x86_mmx_psrli_d:
9333 NewIntNo = Intrinsic::x86_mmx_psrl_d;
9334 break;
9335 case Intrinsic::x86_mmx_psrli_q:
9336 NewIntNo = Intrinsic::x86_mmx_psrl_q;
9337 break;
9338 case Intrinsic::x86_mmx_psrai_w:
9339 NewIntNo = Intrinsic::x86_mmx_psra_w;
9340 break;
9341 case Intrinsic::x86_mmx_psrai_d:
9342 NewIntNo = Intrinsic::x86_mmx_psra_d;
9343 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00009344 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009345 }
9346 break;
9347 }
9348 }
Mon P Wangefa42202009-09-03 19:56:25 +00009349
9350 // The vector shift intrinsics with scalars uses 32b shift amounts but
9351 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9352 // to be zero.
9353 SDValue ShOps[4];
9354 ShOps[0] = ShAmt;
9355 ShOps[1] = DAG.getConstant(0, MVT::i32);
9356 if (ShAmtVT == MVT::v4i32) {
9357 ShOps[2] = DAG.getUNDEF(MVT::i32);
9358 ShOps[3] = DAG.getUNDEF(MVT::i32);
9359 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
9360 } else {
9361 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
Dale Johannesen0488fb62010-09-30 23:57:10 +00009362// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009363 }
9364
Owen Andersone50ed302009-08-10 22:56:29 +00009365 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009366 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009367 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009368 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009369 Op.getOperand(1), ShAmt);
9370 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009371 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009372}
Evan Cheng72261582005-12-20 06:22:03 +00009373
Dan Gohmand858e902010-04-17 15:26:15 +00009374SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9375 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009376 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9377 MFI->setReturnAddressIsTaken(true);
9378
Bill Wendling64e87322009-01-16 19:25:27 +00009379 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009380 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009381
9382 if (Depth > 0) {
9383 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9384 SDValue Offset =
9385 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009386 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009387 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009388 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009389 FrameAddr, Offset),
Chris Lattner51abfe42010-09-21 06:02:19 +00009390 MachinePointerInfo(), false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009391 }
9392
9393 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009394 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009395 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Chris Lattner51abfe42010-09-21 06:02:19 +00009396 RetAddrFI, MachinePointerInfo(), false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009397}
9398
Dan Gohmand858e902010-04-17 15:26:15 +00009399SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009400 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9401 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009402
Owen Andersone50ed302009-08-10 22:56:29 +00009403 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009404 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009405 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9406 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009407 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009408 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009409 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9410 MachinePointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +00009411 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009412 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009413}
9414
Dan Gohman475871a2008-07-27 21:46:04 +00009415SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009416 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009417 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009418}
9419
Dan Gohmand858e902010-04-17 15:26:15 +00009420SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009421 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009422 SDValue Chain = Op.getOperand(0);
9423 SDValue Offset = Op.getOperand(1);
9424 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009425 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009426
Dan Gohmand8816272010-08-11 18:14:00 +00009427 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9428 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9429 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009430 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009431
Dan Gohmand8816272010-08-11 18:14:00 +00009432 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9433 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009434 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009435 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9436 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009437 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009438 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009439
Dale Johannesene4d209d2009-02-03 20:21:25 +00009440 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009441 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009442 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009443}
9444
Duncan Sands4a544a72011-09-06 13:37:06 +00009445SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9446 SelectionDAG &DAG) const {
9447 return Op.getOperand(0);
9448}
9449
9450SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9451 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009452 SDValue Root = Op.getOperand(0);
9453 SDValue Trmp = Op.getOperand(1); // trampoline
9454 SDValue FPtr = Op.getOperand(2); // nested function
9455 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009456 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009457
Dan Gohman69de1932008-02-06 22:27:42 +00009458 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009459
9460 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009461 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009462
9463 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009464 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9465 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009466
Evan Cheng0e6a0522011-07-18 20:57:22 +00009467 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9468 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009469
9470 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9471
9472 // Load the pointer to the nested function into R11.
9473 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009474 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009475 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009476 Addr, MachinePointerInfo(TrmpAddr),
9477 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009478
Owen Anderson825b72b2009-08-11 20:47:22 +00009479 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9480 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009481 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9482 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009483 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009484
9485 // Load the 'nest' parameter value into R10.
9486 // R10 is specified in X86CallingConv.td
9487 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009488 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9489 DAG.getConstant(10, MVT::i64));
9490 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009491 Addr, MachinePointerInfo(TrmpAddr, 10),
9492 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009493
Owen Anderson825b72b2009-08-11 20:47:22 +00009494 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9495 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009496 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9497 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009498 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009499
9500 // Jump to the nested function.
9501 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009502 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9503 DAG.getConstant(20, MVT::i64));
9504 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009505 Addr, MachinePointerInfo(TrmpAddr, 20),
9506 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009507
9508 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009509 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9510 DAG.getConstant(22, MVT::i64));
9511 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009512 MachinePointerInfo(TrmpAddr, 22),
9513 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009514
Duncan Sands4a544a72011-09-06 13:37:06 +00009515 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009516 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009517 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009518 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009519 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009520 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009521
9522 switch (CC) {
9523 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009524 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009525 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009526 case CallingConv::X86_StdCall: {
9527 // Pass 'nest' parameter in ECX.
9528 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009529 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009530
9531 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009532 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009533 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009534
Chris Lattner58d74912008-03-12 17:45:29 +00009535 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009536 unsigned InRegCount = 0;
9537 unsigned Idx = 1;
9538
9539 for (FunctionType::param_iterator I = FTy->param_begin(),
9540 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009541 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009542 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009543 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009544
9545 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009546 report_fatal_error("Nest register in use - reduce number of inreg"
9547 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009548 }
9549 }
9550 break;
9551 }
9552 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009553 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009554 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009555 // Pass 'nest' parameter in EAX.
9556 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009557 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009558 break;
9559 }
9560
Dan Gohman475871a2008-07-27 21:46:04 +00009561 SDValue OutChains[4];
9562 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009563
Owen Anderson825b72b2009-08-11 20:47:22 +00009564 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9565 DAG.getConstant(10, MVT::i32));
9566 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009567
Chris Lattnera62fe662010-02-05 19:20:30 +00009568 // This is storing the opcode for MOV32ri.
9569 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009570 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009571 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009572 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009573 Trmp, MachinePointerInfo(TrmpAddr),
9574 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009575
Owen Anderson825b72b2009-08-11 20:47:22 +00009576 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9577 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009578 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
9579 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00009580 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009581
Chris Lattnera62fe662010-02-05 19:20:30 +00009582 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00009583 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9584 DAG.getConstant(5, MVT::i32));
9585 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009586 MachinePointerInfo(TrmpAddr, 5),
9587 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009588
Owen Anderson825b72b2009-08-11 20:47:22 +00009589 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9590 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009591 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
9592 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00009593 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009594
Duncan Sands4a544a72011-09-06 13:37:06 +00009595 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009596 }
9597}
9598
Dan Gohmand858e902010-04-17 15:26:15 +00009599SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
9600 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009601 /*
9602 The rounding mode is in bits 11:10 of FPSR, and has the following
9603 settings:
9604 00 Round to nearest
9605 01 Round to -inf
9606 10 Round to +inf
9607 11 Round to 0
9608
9609 FLT_ROUNDS, on the other hand, expects the following:
9610 -1 Undefined
9611 0 Round to 0
9612 1 Round to nearest
9613 2 Round to +inf
9614 3 Round to -inf
9615
9616 To perform the conversion, we do:
9617 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
9618 */
9619
9620 MachineFunction &MF = DAG.getMachineFunction();
9621 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00009622 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009623 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00009624 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00009625 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009626
9627 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00009628 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00009629 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009630
Michael J. Spencerec38de22010-10-10 22:04:20 +00009631
Chris Lattner2156b792010-09-22 01:11:26 +00009632 MachineMemOperand *MMO =
9633 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
9634 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009635
Chris Lattner2156b792010-09-22 01:11:26 +00009636 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
9637 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
9638 DAG.getVTList(MVT::Other),
9639 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009640
9641 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00009642 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Chris Lattner51abfe42010-09-21 06:02:19 +00009643 MachinePointerInfo(), false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009644
9645 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00009646 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00009647 DAG.getNode(ISD::SRL, DL, MVT::i16,
9648 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009649 CWD, DAG.getConstant(0x800, MVT::i16)),
9650 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00009651 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00009652 DAG.getNode(ISD::SRL, DL, MVT::i16,
9653 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009654 CWD, DAG.getConstant(0x400, MVT::i16)),
9655 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009656
Dan Gohman475871a2008-07-27 21:46:04 +00009657 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00009658 DAG.getNode(ISD::AND, DL, MVT::i16,
9659 DAG.getNode(ISD::ADD, DL, MVT::i16,
9660 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00009661 DAG.getConstant(1, MVT::i16)),
9662 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009663
9664
Duncan Sands83ec4b62008-06-06 12:08:01 +00009665 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00009666 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009667}
9668
Dan Gohmand858e902010-04-17 15:26:15 +00009669SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009670 EVT VT = Op.getValueType();
9671 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009672 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009673 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009674
9675 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009676 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00009677 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00009678 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00009679 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009680 }
Evan Cheng18efe262007-12-14 02:13:44 +00009681
Evan Cheng152804e2007-12-14 08:30:15 +00009682 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009683 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009684 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009685
9686 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009687 SDValue Ops[] = {
9688 Op,
9689 DAG.getConstant(NumBits+NumBits-1, OpVT),
9690 DAG.getConstant(X86::COND_E, MVT::i8),
9691 Op.getValue(1)
9692 };
9693 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00009694
9695 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00009696 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00009697
Owen Anderson825b72b2009-08-11 20:47:22 +00009698 if (VT == MVT::i8)
9699 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009700 return Op;
9701}
9702
Dan Gohmand858e902010-04-17 15:26:15 +00009703SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009704 EVT VT = Op.getValueType();
9705 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009706 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009707 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009708
9709 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009710 if (VT == MVT::i8) {
9711 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00009712 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009713 }
Evan Cheng152804e2007-12-14 08:30:15 +00009714
9715 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009716 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009717 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009718
9719 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009720 SDValue Ops[] = {
9721 Op,
9722 DAG.getConstant(NumBits, OpVT),
9723 DAG.getConstant(X86::COND_E, MVT::i8),
9724 Op.getValue(1)
9725 };
9726 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00009727
Owen Anderson825b72b2009-08-11 20:47:22 +00009728 if (VT == MVT::i8)
9729 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009730 return Op;
9731}
9732
Craig Topper13894fa2011-08-24 06:14:18 +00009733// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
9734// ones, and then concatenate the result back.
9735static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00009736 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +00009737
9738 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
9739 "Unsupported value type for operation");
9740
9741 int NumElems = VT.getVectorNumElements();
9742 DebugLoc dl = Op.getDebugLoc();
9743 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
9744 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
9745
9746 // Extract the LHS vectors
9747 SDValue LHS = Op.getOperand(0);
9748 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
9749 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
9750
9751 // Extract the RHS vectors
9752 SDValue RHS = Op.getOperand(1);
9753 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
9754 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
9755
9756 MVT EltVT = VT.getVectorElementType().getSimpleVT();
9757 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
9758
9759 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
9760 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
9761 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
9762}
9763
9764SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
9765 assert(Op.getValueType().getSizeInBits() == 256 &&
9766 Op.getValueType().isInteger() &&
9767 "Only handle AVX 256-bit vector integer operation");
9768 return Lower256IntArith(Op, DAG);
9769}
9770
9771SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
9772 assert(Op.getValueType().getSizeInBits() == 256 &&
9773 Op.getValueType().isInteger() &&
9774 "Only handle AVX 256-bit vector integer operation");
9775 return Lower256IntArith(Op, DAG);
9776}
9777
9778SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
9779 EVT VT = Op.getValueType();
9780
9781 // Decompose 256-bit ops into smaller 128-bit ops.
9782 if (VT.getSizeInBits() == 256)
9783 return Lower256IntArith(Op, DAG);
9784
Owen Anderson825b72b2009-08-11 20:47:22 +00009785 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009786 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00009787
Mon P Wangaf9b9522008-12-18 21:42:19 +00009788 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
9789 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
9790 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
9791 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
9792 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
9793 //
9794 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
9795 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
9796 // return AloBlo + AloBhi + AhiBlo;
9797
9798 SDValue A = Op.getOperand(0);
9799 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009800
Dale Johannesene4d209d2009-02-03 20:21:25 +00009801 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009802 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
9803 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009804 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009805 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
9806 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009807 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009808 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00009809 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009810 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009811 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00009812 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009813 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009814 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00009815 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009816 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009817 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
9818 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009819 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009820 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
9821 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009822 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
9823 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00009824 return Res;
9825}
9826
Nadav Rotem43012222011-05-11 08:12:09 +00009827SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
9828
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009829 EVT VT = Op.getValueType();
9830 DebugLoc dl = Op.getDebugLoc();
9831 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +00009832 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009833 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009834
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00009835 if (!(Subtarget->hasSSE2() || Subtarget->hasAVX()))
9836 return SDValue();
9837
9838 // Decompose 256-bit shifts into smaller 128-bit shifts.
9839 if (VT.getSizeInBits() == 256) {
9840 int NumElems = VT.getVectorNumElements();
9841 MVT EltVT = VT.getVectorElementType().getSimpleVT();
9842 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
9843
9844 // Extract the two vectors
9845 SDValue V1 = Extract128BitVector(R, DAG.getConstant(0, MVT::i32), DAG, dl);
9846 SDValue V2 = Extract128BitVector(R, DAG.getConstant(NumElems/2, MVT::i32),
9847 DAG, dl);
9848
9849 // Recreate the shift amount vectors
Bruno Cardoso Lopes0dd80b02011-08-17 22:12:20 +00009850 SDValue Amt1, Amt2;
9851 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
9852 // Constant shift amount
9853 SmallVector<SDValue, 4> Amt1Csts;
9854 SmallVector<SDValue, 4> Amt2Csts;
9855 for (int i = 0; i < NumElems/2; ++i)
9856 Amt1Csts.push_back(Amt->getOperand(i));
9857 for (int i = NumElems/2; i < NumElems; ++i)
9858 Amt2Csts.push_back(Amt->getOperand(i));
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00009859
Bruno Cardoso Lopes0dd80b02011-08-17 22:12:20 +00009860 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
9861 &Amt1Csts[0], NumElems/2);
9862 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
9863 &Amt2Csts[0], NumElems/2);
9864 } else {
9865 // Variable shift amount
9866 Amt1 = Extract128BitVector(Amt, DAG.getConstant(0, MVT::i32), DAG, dl);
9867 Amt2 = Extract128BitVector(Amt, DAG.getConstant(NumElems/2, MVT::i32),
9868 DAG, dl);
9869 }
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00009870
9871 // Issue new vector shifts for the smaller types
9872 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
9873 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
9874
9875 // Concatenate the result back
9876 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
9877 }
Nate Begeman51409212010-07-28 00:21:48 +00009878
Nadav Rotem43012222011-05-11 08:12:09 +00009879 // Optimize shl/srl/sra with constant shift amount.
9880 if (isSplatVector(Amt.getNode())) {
9881 SDValue SclrAmt = Amt->getOperand(0);
9882 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
9883 uint64_t ShiftAmt = C->getZExtValue();
9884
9885 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SHL)
9886 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9887 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
9888 R, DAG.getConstant(ShiftAmt, MVT::i32));
9889
9890 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SHL)
9891 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9892 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
9893 R, DAG.getConstant(ShiftAmt, MVT::i32));
9894
9895 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SHL)
9896 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9897 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
9898 R, DAG.getConstant(ShiftAmt, MVT::i32));
9899
9900 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SRL)
9901 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9902 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
9903 R, DAG.getConstant(ShiftAmt, MVT::i32));
9904
9905 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRL)
9906 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9907 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
9908 R, DAG.getConstant(ShiftAmt, MVT::i32));
9909
9910 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRL)
9911 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9912 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
9913 R, DAG.getConstant(ShiftAmt, MVT::i32));
9914
9915 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRA)
9916 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9917 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
9918 R, DAG.getConstant(ShiftAmt, MVT::i32));
9919
9920 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRA)
9921 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9922 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
9923 R, DAG.getConstant(ShiftAmt, MVT::i32));
9924 }
9925 }
9926
9927 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +00009928 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +00009929 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9930 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
9931 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
9932
9933 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009934
Nate Begeman51409212010-07-28 00:21:48 +00009935 std::vector<Constant*> CV(4, CI);
9936 Constant *C = ConstantVector::get(CV);
9937 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
9938 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00009939 MachinePointerInfo::getConstantPool(),
Nate Begeman51409212010-07-28 00:21:48 +00009940 false, false, 16);
9941
9942 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009943 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +00009944 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
9945 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
9946 }
Nadav Rotem43012222011-05-11 08:12:09 +00009947 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +00009948 // a = a << 5;
9949 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9950 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
9951 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
9952
9953 ConstantInt *CM1 = ConstantInt::get(*Context, APInt(8, 15));
9954 ConstantInt *CM2 = ConstantInt::get(*Context, APInt(8, 63));
9955
9956 std::vector<Constant*> CVM1(16, CM1);
9957 std::vector<Constant*> CVM2(16, CM2);
9958 Constant *C = ConstantVector::get(CVM1);
9959 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
9960 SDValue M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00009961 MachinePointerInfo::getConstantPool(),
Nate Begeman51409212010-07-28 00:21:48 +00009962 false, false, 16);
9963
9964 // r = pblendv(r, psllw(r & (char16)15, 4), a);
9965 M = DAG.getNode(ISD::AND, dl, VT, R, M);
9966 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9967 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
9968 DAG.getConstant(4, MVT::i32));
Nadav Rotemfbad25e2011-09-11 15:02:23 +00009969 R = DAG.getNode(ISD::VSELECT, dl, VT, Op, R, M);
Nate Begeman51409212010-07-28 00:21:48 +00009970 // a += a
9971 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009972
Nate Begeman51409212010-07-28 00:21:48 +00009973 C = ConstantVector::get(CVM2);
9974 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
9975 M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00009976 MachinePointerInfo::getConstantPool(),
Chris Lattner51abfe42010-09-21 06:02:19 +00009977 false, false, 16);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009978
Nate Begeman51409212010-07-28 00:21:48 +00009979 // r = pblendv(r, psllw(r & (char16)63, 2), a);
9980 M = DAG.getNode(ISD::AND, dl, VT, R, M);
9981 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9982 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
9983 DAG.getConstant(2, MVT::i32));
Nadav Rotemfbad25e2011-09-11 15:02:23 +00009984 R = DAG.getNode(ISD::VSELECT, dl, VT, Op, R, M);
Nate Begeman51409212010-07-28 00:21:48 +00009985 // a += a
9986 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009987
Nate Begeman51409212010-07-28 00:21:48 +00009988 // return pblendv(r, r+r, a);
Nadav Rotemfbad25e2011-09-11 15:02:23 +00009989 R = DAG.getNode(ISD::VSELECT, dl, VT, Op,
9990 R, DAG.getNode(ISD::ADD, dl, VT, R, R));
Nate Begeman51409212010-07-28 00:21:48 +00009991 return R;
9992 }
9993 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009994}
Mon P Wangaf9b9522008-12-18 21:42:19 +00009995
Dan Gohmand858e902010-04-17 15:26:15 +00009996SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00009997 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
9998 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00009999 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10000 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010001 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010002 SDValue LHS = N->getOperand(0);
10003 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010004 unsigned BaseOp = 0;
10005 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010006 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010007 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010008 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010009 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010010 // A subtract of one will be selected as a INC. Note that INC doesn't
10011 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010012 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10013 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010014 BaseOp = X86ISD::INC;
10015 Cond = X86::COND_O;
10016 break;
10017 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010018 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010019 Cond = X86::COND_O;
10020 break;
10021 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010022 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010023 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010024 break;
10025 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010026 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10027 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010028 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10029 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010030 BaseOp = X86ISD::DEC;
10031 Cond = X86::COND_O;
10032 break;
10033 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010034 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010035 Cond = X86::COND_O;
10036 break;
10037 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010038 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010039 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010040 break;
10041 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010042 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010043 Cond = X86::COND_O;
10044 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010045 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10046 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10047 MVT::i32);
10048 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010049
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010050 SDValue SetCC =
10051 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10052 DAG.getConstant(X86::COND_O, MVT::i32),
10053 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010054
Dan Gohman6e5fda22011-07-22 18:45:15 +000010055 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010056 }
Bill Wendling74c37652008-12-09 22:08:41 +000010057 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010058
Bill Wendling61edeb52008-12-02 01:06:39 +000010059 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010060 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010061 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010062
Bill Wendling61edeb52008-12-02 01:06:39 +000010063 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010064 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10065 DAG.getConstant(Cond, MVT::i32),
10066 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010067
Dan Gohman6e5fda22011-07-22 18:45:15 +000010068 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010069}
10070
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010071SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const{
10072 DebugLoc dl = Op.getDebugLoc();
10073 SDNode* Node = Op.getNode();
10074 EVT ExtraVT = cast<VTSDNode>(Node->getOperand(1))->getVT();
10075 EVT VT = Node->getValueType(0);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010076 if (Subtarget->hasSSE2() && VT.isVector()) {
10077 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10078 ExtraVT.getScalarType().getSizeInBits();
10079 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10080
10081 unsigned SHLIntrinsicsID = 0;
10082 unsigned SRAIntrinsicsID = 0;
10083 switch (VT.getSimpleVT().SimpleTy) {
10084 default:
10085 return SDValue();
10086 case MVT::v2i64: {
10087 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_q;
10088 SRAIntrinsicsID = 0;
10089 break;
10090 }
10091 case MVT::v4i32: {
10092 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_d;
10093 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_d;
10094 break;
10095 }
10096 case MVT::v8i16: {
10097 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_w;
10098 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_w;
10099 break;
10100 }
10101 }
10102
10103 SDValue Tmp1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10104 DAG.getConstant(SHLIntrinsicsID, MVT::i32),
10105 Node->getOperand(0), ShAmt);
10106
10107 // In case of 1 bit sext, no need to shr
10108 if (ExtraVT.getScalarType().getSizeInBits() == 1) return Tmp1;
10109
10110 if (SRAIntrinsicsID) {
10111 Tmp1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10112 DAG.getConstant(SRAIntrinsicsID, MVT::i32),
10113 Tmp1, ShAmt);
10114 }
10115 return Tmp1;
10116 }
10117
10118 return SDValue();
10119}
10120
10121
Eric Christopher9a9d2752010-07-22 02:48:34 +000010122SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10123 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010124
Eric Christopher77ed1352011-07-08 00:04:56 +000010125 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10126 // There isn't any reason to disable it if the target processor supports it.
10127 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010128 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010129 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010130 SDValue Ops[] = {
10131 DAG.getRegister(X86::ESP, MVT::i32), // Base
10132 DAG.getTargetConstant(1, MVT::i8), // Scale
10133 DAG.getRegister(0, MVT::i32), // Index
10134 DAG.getTargetConstant(0, MVT::i32), // Disp
10135 DAG.getRegister(0, MVT::i32), // Segment.
10136 Zero,
10137 Chain
10138 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010139 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010140 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10141 array_lengthof(Ops));
10142 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010143 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010144
Eric Christopher9a9d2752010-07-22 02:48:34 +000010145 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010146 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010147 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010148
Chris Lattner132929a2010-08-14 17:26:09 +000010149 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10150 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10151 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10152 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010153
Chris Lattner132929a2010-08-14 17:26:09 +000010154 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10155 if (!Op1 && !Op2 && !Op3 && Op4)
10156 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010157
Chris Lattner132929a2010-08-14 17:26:09 +000010158 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10159 if (Op1 && !Op2 && !Op3 && !Op4)
10160 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010161
10162 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010163 // (MFENCE)>;
10164 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010165}
10166
Eli Friedman14648462011-07-27 22:21:52 +000010167SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10168 SelectionDAG &DAG) const {
10169 DebugLoc dl = Op.getDebugLoc();
10170 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10171 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10172 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10173 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10174
10175 // The only fence that needs an instruction is a sequentially-consistent
10176 // cross-thread fence.
10177 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10178 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10179 // no-sse2). There isn't any reason to disable it if the target processor
10180 // supports it.
10181 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
10182 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10183
10184 SDValue Chain = Op.getOperand(0);
10185 SDValue Zero = DAG.getConstant(0, MVT::i32);
10186 SDValue Ops[] = {
10187 DAG.getRegister(X86::ESP, MVT::i32), // Base
10188 DAG.getTargetConstant(1, MVT::i8), // Scale
10189 DAG.getRegister(0, MVT::i32), // Index
10190 DAG.getTargetConstant(0, MVT::i32), // Disp
10191 DAG.getRegister(0, MVT::i32), // Segment.
10192 Zero,
10193 Chain
10194 };
10195 SDNode *Res =
10196 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10197 array_lengthof(Ops));
10198 return SDValue(Res, 0);
10199 }
10200
10201 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10202 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10203}
10204
10205
Dan Gohmand858e902010-04-17 15:26:15 +000010206SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010207 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010208 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010209 unsigned Reg = 0;
10210 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010211 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +000010212 default:
10213 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010214 case MVT::i8: Reg = X86::AL; size = 1; break;
10215 case MVT::i16: Reg = X86::AX; size = 2; break;
10216 case MVT::i32: Reg = X86::EAX; size = 4; break;
10217 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010218 assert(Subtarget->is64Bit() && "Node not type legal!");
10219 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010220 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010221 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010222 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010223 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010224 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010225 Op.getOperand(1),
10226 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010227 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010228 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010229 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010230 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10231 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10232 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010233 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010234 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010235 return cpOut;
10236}
10237
Duncan Sands1607f052008-12-01 11:39:25 +000010238SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010239 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010240 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010241 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010242 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010243 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010244 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010245 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10246 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010247 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010248 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10249 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010250 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010251 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010252 rdx.getValue(1)
10253 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010254 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010255}
10256
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010257SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010258 SelectionDAG &DAG) const {
10259 EVT SrcVT = Op.getOperand(0).getValueType();
10260 EVT DstVT = Op.getValueType();
Chris Lattner2a786eb2010-12-19 20:19:20 +000010261 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
10262 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010263 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010264 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010265 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010266 // i64 <=> MMX conversions are Legal.
10267 if (SrcVT==MVT::i64 && DstVT.isVector())
10268 return Op;
10269 if (DstVT==MVT::i64 && SrcVT.isVector())
10270 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010271 // MMX <=> MMX conversions are Legal.
10272 if (SrcVT.isVector() && DstVT.isVector())
10273 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010274 // All other conversions need to be expanded.
10275 return SDValue();
10276}
Chris Lattner5b856542010-12-20 00:59:46 +000010277
Dan Gohmand858e902010-04-17 15:26:15 +000010278SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010279 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010280 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010281 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010282 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010283 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010284 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010285 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010286 Node->getOperand(0),
10287 Node->getOperand(1), negOp,
10288 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010289 cast<AtomicSDNode>(Node)->getAlignment(),
10290 cast<AtomicSDNode>(Node)->getOrdering(),
10291 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010292}
10293
Eli Friedman327236c2011-08-24 20:50:09 +000010294static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10295 SDNode *Node = Op.getNode();
10296 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010297 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010298
10299 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010300 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10301 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10302 // (The only way to get a 16-byte store is cmpxchg16b)
10303 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10304 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10305 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010306 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10307 cast<AtomicSDNode>(Node)->getMemoryVT(),
10308 Node->getOperand(0),
10309 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010310 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010311 cast<AtomicSDNode>(Node)->getOrdering(),
10312 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010313 return Swap.getValue(1);
10314 }
10315 // Other atomic stores have a simple pattern.
10316 return Op;
10317}
10318
Chris Lattner5b856542010-12-20 00:59:46 +000010319static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10320 EVT VT = Op.getNode()->getValueType(0);
10321
10322 // Let legalize expand this if it isn't a legal type yet.
10323 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10324 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010325
Chris Lattner5b856542010-12-20 00:59:46 +000010326 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010327
Chris Lattner5b856542010-12-20 00:59:46 +000010328 unsigned Opc;
10329 bool ExtraOp = false;
10330 switch (Op.getOpcode()) {
10331 default: assert(0 && "Invalid code");
10332 case ISD::ADDC: Opc = X86ISD::ADD; break;
10333 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10334 case ISD::SUBC: Opc = X86ISD::SUB; break;
10335 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10336 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010337
Chris Lattner5b856542010-12-20 00:59:46 +000010338 if (!ExtraOp)
10339 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10340 Op.getOperand(1));
10341 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10342 Op.getOperand(1), Op.getOperand(2));
10343}
10344
Evan Cheng0db9fe62006-04-25 20:13:52 +000010345/// LowerOperation - Provide custom lowering hooks for some operations.
10346///
Dan Gohmand858e902010-04-17 15:26:15 +000010347SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010348 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010349 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010350 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010351 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010352 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010353 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10354 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010355 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010356 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010357 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010358 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10359 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10360 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010361 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010362 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010363 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10364 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10365 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010366 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010367 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010368 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010369 case ISD::SHL_PARTS:
10370 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010371 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010372 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010373 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010374 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010375 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010376 case ISD::FABS: return LowerFABS(Op, DAG);
10377 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010378 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010379 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010380 case ISD::SETCC: return LowerSETCC(Op, DAG);
10381 case ISD::SELECT: return LowerSELECT(Op, DAG);
10382 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010383 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010384 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010385 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010386 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010387 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010388 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10389 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010390 case ISD::FRAME_TO_ARGS_OFFSET:
10391 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010392 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010393 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010394 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10395 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010396 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010397 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
10398 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010399 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010400 case ISD::SRA:
10401 case ISD::SRL:
10402 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010403 case ISD::SADDO:
10404 case ISD::UADDO:
10405 case ISD::SSUBO:
10406 case ISD::USUBO:
10407 case ISD::SMULO:
10408 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010409 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010410 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010411 case ISD::ADDC:
10412 case ISD::ADDE:
10413 case ISD::SUBC:
10414 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010415 case ISD::ADD: return LowerADD(Op, DAG);
10416 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010417 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010418}
10419
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010420static void ReplaceATOMIC_LOAD(SDNode *Node,
10421 SmallVectorImpl<SDValue> &Results,
10422 SelectionDAG &DAG) {
10423 DebugLoc dl = Node->getDebugLoc();
10424 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10425
10426 // Convert wide load -> cmpxchg8b/cmpxchg16b
10427 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10428 // (The only way to get a 16-byte load is cmpxchg16b)
10429 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010430 SDValue Zero = DAG.getConstant(0, VT);
10431 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010432 Node->getOperand(0),
10433 Node->getOperand(1), Zero, Zero,
10434 cast<AtomicSDNode>(Node)->getMemOperand(),
10435 cast<AtomicSDNode>(Node)->getOrdering(),
10436 cast<AtomicSDNode>(Node)->getSynchScope());
10437 Results.push_back(Swap.getValue(0));
10438 Results.push_back(Swap.getValue(1));
10439}
10440
Duncan Sands1607f052008-12-01 11:39:25 +000010441void X86TargetLowering::
10442ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010443 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010444 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010445 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +000010446 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000010447
10448 SDValue Chain = Node->getOperand(0);
10449 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010450 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010451 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000010452 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010453 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000010454 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000010455 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000010456 SDValue Result =
10457 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
10458 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000010459 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000010460 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010461 Results.push_back(Result.getValue(2));
10462}
10463
Duncan Sands126d9072008-07-04 11:47:58 +000010464/// ReplaceNodeResults - Replace a node with an illegal result type
10465/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000010466void X86TargetLowering::ReplaceNodeResults(SDNode *N,
10467 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010468 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010469 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000010470 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000010471 default:
Duncan Sands1607f052008-12-01 11:39:25 +000010472 assert(false && "Do not know how to custom type legalize this operation!");
10473 return;
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010474 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000010475 case ISD::ADDC:
10476 case ISD::ADDE:
10477 case ISD::SUBC:
10478 case ISD::SUBE:
10479 // We don't want to expand or promote these.
10480 return;
Duncan Sands1607f052008-12-01 11:39:25 +000010481 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +000010482 std::pair<SDValue,SDValue> Vals =
10483 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +000010484 SDValue FIST = Vals.first, StackSlot = Vals.second;
10485 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000010486 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000010487 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +000010488 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
10489 MachinePointerInfo(), false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +000010490 }
10491 return;
10492 }
10493 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010494 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010495 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010496 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010497 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000010498 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000010499 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010500 eax.getValue(2));
10501 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
10502 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000010503 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010504 Results.push_back(edx.getValue(1));
10505 return;
10506 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010507 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000010508 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010509 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000010510 bool Regs64bit = T == MVT::i128;
10511 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000010512 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010513 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10514 DAG.getConstant(0, HalfT));
10515 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10516 DAG.getConstant(1, HalfT));
10517 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
10518 Regs64bit ? X86::RAX : X86::EAX,
10519 cpInL, SDValue());
10520 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
10521 Regs64bit ? X86::RDX : X86::EDX,
10522 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010523 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010524 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10525 DAG.getConstant(0, HalfT));
10526 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10527 DAG.getConstant(1, HalfT));
10528 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
10529 Regs64bit ? X86::RBX : X86::EBX,
10530 swapInL, cpInH.getValue(1));
10531 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
10532 Regs64bit ? X86::RCX : X86::ECX,
10533 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010534 SDValue Ops[] = { swapInH.getValue(0),
10535 N->getOperand(1),
10536 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010537 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010538 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000010539 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
10540 X86ISD::LCMPXCHG8_DAG;
10541 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010542 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000010543 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
10544 Regs64bit ? X86::RAX : X86::EAX,
10545 HalfT, Result.getValue(1));
10546 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
10547 Regs64bit ? X86::RDX : X86::EDX,
10548 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000010549 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000010550 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010551 Results.push_back(cpOutH.getValue(1));
10552 return;
10553 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010554 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000010555 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
10556 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010557 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000010558 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
10559 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010560 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000010561 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
10562 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010563 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000010564 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
10565 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010566 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000010567 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
10568 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010569 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000010570 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
10571 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010572 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000010573 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
10574 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010575 case ISD::ATOMIC_LOAD:
10576 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000010577 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000010578}
10579
Evan Cheng72261582005-12-20 06:22:03 +000010580const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
10581 switch (Opcode) {
10582 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000010583 case X86ISD::BSF: return "X86ISD::BSF";
10584 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000010585 case X86ISD::SHLD: return "X86ISD::SHLD";
10586 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000010587 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010588 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000010589 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010590 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000010591 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000010592 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000010593 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
10594 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
10595 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000010596 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000010597 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000010598 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000010599 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000010600 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000010601 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000010602 case X86ISD::COMI: return "X86ISD::COMI";
10603 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000010604 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000010605 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000010606 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
10607 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000010608 case X86ISD::CMOV: return "X86ISD::CMOV";
10609 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000010610 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000010611 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
10612 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000010613 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000010614 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000010615 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000010616 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000010617 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000010618 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
10619 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000010620 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000010621 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000010622 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Nate Begemanb65c1752010-12-17 22:55:37 +000010623 case X86ISD::PSIGNB: return "X86ISD::PSIGNB";
10624 case X86ISD::PSIGNW: return "X86ISD::PSIGNW";
10625 case X86ISD::PSIGND: return "X86ISD::PSIGND";
Evan Cheng8ca29322006-11-10 21:43:37 +000010626 case X86ISD::FMAX: return "X86ISD::FMAX";
10627 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000010628 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
10629 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010630 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000010631 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010632 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000010633 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010634 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +000010635 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
10636 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010637 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
10638 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
10639 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
10640 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
10641 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
10642 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000010643 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
10644 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +000010645 case X86ISD::VSHL: return "X86ISD::VSHL";
10646 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +000010647 case X86ISD::CMPPD: return "X86ISD::CMPPD";
10648 case X86ISD::CMPPS: return "X86ISD::CMPPS";
10649 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
10650 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
10651 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
10652 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
10653 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
10654 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
10655 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
10656 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010657 case X86ISD::ADD: return "X86ISD::ADD";
10658 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000010659 case X86ISD::ADC: return "X86ISD::ADC";
10660 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000010661 case X86ISD::SMUL: return "X86ISD::SMUL";
10662 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000010663 case X86ISD::INC: return "X86ISD::INC";
10664 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000010665 case X86ISD::OR: return "X86ISD::OR";
10666 case X86ISD::XOR: return "X86ISD::XOR";
10667 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +000010668 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000010669 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010670 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010671 case X86ISD::PALIGN: return "X86ISD::PALIGN";
10672 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
10673 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
10674 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
10675 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
10676 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
10677 case X86ISD::SHUFPS: return "X86ISD::SHUFPS";
10678 case X86ISD::SHUFPD: return "X86ISD::SHUFPD";
10679 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010680 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000010681 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010682 case X86ISD::MOVHLPD: return "X86ISD::MOVHLPD";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000010683 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
10684 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010685 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
10686 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
10687 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
10688 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
10689 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
10690 case X86ISD::MOVSD: return "X86ISD::MOVSD";
10691 case X86ISD::MOVSS: return "X86ISD::MOVSS";
10692 case X86ISD::UNPCKLPS: return "X86ISD::UNPCKLPS";
10693 case X86ISD::UNPCKLPD: return "X86ISD::UNPCKLPD";
David Greenefbf05d32011-02-22 23:31:46 +000010694 case X86ISD::VUNPCKLPDY: return "X86ISD::VUNPCKLPDY";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010695 case X86ISD::UNPCKHPS: return "X86ISD::UNPCKHPS";
10696 case X86ISD::UNPCKHPD: return "X86ISD::UNPCKHPD";
10697 case X86ISD::PUNPCKLBW: return "X86ISD::PUNPCKLBW";
10698 case X86ISD::PUNPCKLWD: return "X86ISD::PUNPCKLWD";
10699 case X86ISD::PUNPCKLDQ: return "X86ISD::PUNPCKLDQ";
10700 case X86ISD::PUNPCKLQDQ: return "X86ISD::PUNPCKLQDQ";
10701 case X86ISD::PUNPCKHBW: return "X86ISD::PUNPCKHBW";
10702 case X86ISD::PUNPCKHWD: return "X86ISD::PUNPCKHWD";
10703 case X86ISD::PUNPCKHDQ: return "X86ISD::PUNPCKHDQ";
10704 case X86ISD::PUNPCKHQDQ: return "X86ISD::PUNPCKHQDQ";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000010705 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +000010706 case X86ISD::VPERMILPS: return "X86ISD::VPERMILPS";
10707 case X86ISD::VPERMILPSY: return "X86ISD::VPERMILPSY";
10708 case X86ISD::VPERMILPD: return "X86ISD::VPERMILPD";
10709 case X86ISD::VPERMILPDY: return "X86ISD::VPERMILPDY";
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +000010710 case X86ISD::VPERM2F128: return "X86ISD::VPERM2F128";
Dan Gohmand6708ea2009-08-15 01:38:56 +000010711 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000010712 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000010713 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000010714 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000010715 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +000010716 }
10717}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010718
Chris Lattnerc9addb72007-03-30 23:15:24 +000010719// isLegalAddressingMode - Return true if the addressing mode represented
10720// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000010721bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010722 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000010723 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010724 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000010725 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000010726
Chris Lattnerc9addb72007-03-30 23:15:24 +000010727 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010728 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000010729 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000010730
Chris Lattnerc9addb72007-03-30 23:15:24 +000010731 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000010732 unsigned GVFlags =
10733 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010734
Chris Lattnerdfed4132009-07-10 07:38:24 +000010735 // If a reference to this global requires an extra load, we can't fold it.
10736 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000010737 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010738
Chris Lattnerdfed4132009-07-10 07:38:24 +000010739 // If BaseGV requires a register for the PIC base, we cannot also have a
10740 // BaseReg specified.
10741 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000010742 return false;
Evan Cheng52787842007-08-01 23:46:47 +000010743
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010744 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000010745 if ((M != CodeModel::Small || R != Reloc::Static) &&
10746 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010747 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000010748 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010749
Chris Lattnerc9addb72007-03-30 23:15:24 +000010750 switch (AM.Scale) {
10751 case 0:
10752 case 1:
10753 case 2:
10754 case 4:
10755 case 8:
10756 // These scales always work.
10757 break;
10758 case 3:
10759 case 5:
10760 case 9:
10761 // These scales are formed with basereg+scalereg. Only accept if there is
10762 // no basereg yet.
10763 if (AM.HasBaseReg)
10764 return false;
10765 break;
10766 default: // Other stuff never works.
10767 return false;
10768 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010769
Chris Lattnerc9addb72007-03-30 23:15:24 +000010770 return true;
10771}
10772
10773
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010774bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010775 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000010776 return false;
Evan Chenge127a732007-10-29 07:57:50 +000010777 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
10778 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000010779 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000010780 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000010781 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000010782}
10783
Owen Andersone50ed302009-08-10 22:56:29 +000010784bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000010785 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000010786 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010787 unsigned NumBits1 = VT1.getSizeInBits();
10788 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000010789 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000010790 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000010791 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000010792}
Evan Cheng2bd122c2007-10-26 01:56:11 +000010793
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010794bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000010795 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010796 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000010797}
10798
Owen Andersone50ed302009-08-10 22:56:29 +000010799bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000010800 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000010801 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000010802}
10803
Owen Andersone50ed302009-08-10 22:56:29 +000010804bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000010805 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000010806 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000010807}
10808
Evan Cheng60c07e12006-07-05 22:17:51 +000010809/// isShuffleMaskLegal - Targets can use this to indicate that they only
10810/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
10811/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
10812/// are assumed to be legal.
10813bool
Eric Christopherfd179292009-08-27 18:07:15 +000010814X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000010815 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000010816 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000010817 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +000010818 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +000010819
Nate Begemana09008b2009-10-19 02:17:23 +000010820 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000010821 return (VT.getVectorNumElements() == 2 ||
10822 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
10823 isMOVLMask(M, VT) ||
10824 isSHUFPMask(M, VT) ||
10825 isPSHUFDMask(M, VT) ||
10826 isPSHUFHWMask(M, VT) ||
10827 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +000010828 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000010829 isUNPCKLMask(M, VT) ||
10830 isUNPCKHMask(M, VT) ||
10831 isUNPCKL_v_undef_Mask(M, VT) ||
10832 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +000010833}
10834
Dan Gohman7d8143f2008-04-09 20:09:42 +000010835bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000010836X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000010837 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000010838 unsigned NumElts = VT.getVectorNumElements();
10839 // FIXME: This collection of masks seems suspect.
10840 if (NumElts == 2)
10841 return true;
10842 if (NumElts == 4 && VT.getSizeInBits() == 128) {
10843 return (isMOVLMask(Mask, VT) ||
10844 isCommutedMOVLMask(Mask, VT, true) ||
10845 isSHUFPMask(Mask, VT) ||
10846 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +000010847 }
10848 return false;
10849}
10850
10851//===----------------------------------------------------------------------===//
10852// X86 Scheduler Hooks
10853//===----------------------------------------------------------------------===//
10854
Mon P Wang63307c32008-05-05 19:05:59 +000010855// private utility function
10856MachineBasicBlock *
10857X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
10858 MachineBasicBlock *MBB,
10859 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010860 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010861 unsigned LoadOpc,
10862 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010863 unsigned notOpc,
10864 unsigned EAXreg,
10865 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000010866 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000010867 // For the atomic bitwise operator, we generate
10868 // thisMBB:
10869 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000010870 // ld t1 = [bitinstr.addr]
10871 // op t2 = t1, [bitinstr.val]
10872 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000010873 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
10874 // bz newMBB
10875 // fallthrough -->nextMBB
10876 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10877 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000010878 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000010879 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000010880
Mon P Wang63307c32008-05-05 19:05:59 +000010881 /// First build the CFG
10882 MachineFunction *F = MBB->getParent();
10883 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000010884 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
10885 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
10886 F->insert(MBBIter, newMBB);
10887 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010888
Dan Gohman14152b42010-07-06 20:24:04 +000010889 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
10890 nextMBB->splice(nextMBB->begin(), thisMBB,
10891 llvm::next(MachineBasicBlock::iterator(bInstr)),
10892 thisMBB->end());
10893 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010894
Mon P Wang63307c32008-05-05 19:05:59 +000010895 // Update thisMBB to fall through to newMBB
10896 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010897
Mon P Wang63307c32008-05-05 19:05:59 +000010898 // newMBB jumps to itself and fall through to nextMBB
10899 newMBB->addSuccessor(nextMBB);
10900 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010901
Mon P Wang63307c32008-05-05 19:05:59 +000010902 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010903 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000010904 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000010905 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000010906 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010907 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000010908 int numArgs = bInstr->getNumOperands() - 1;
10909 for (int i=0; i < numArgs; ++i)
10910 argOpers[i] = &bInstr->getOperand(i+1);
10911
10912 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010913 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010914 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000010915
Dale Johannesen140be2d2008-08-19 18:47:28 +000010916 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010917 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000010918 for (int i=0; i <= lastAddrIndx; ++i)
10919 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010920
Dale Johannesen140be2d2008-08-19 18:47:28 +000010921 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010922 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010923 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010924 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010925 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010926 tt = t1;
10927
Dale Johannesen140be2d2008-08-19 18:47:28 +000010928 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000010929 assert((argOpers[valArgIndx]->isReg() ||
10930 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000010931 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000010932 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000010933 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000010934 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000010935 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010936 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +000010937 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010938
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010939 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +000010940 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000010941
Dale Johannesene4d209d2009-02-03 20:21:25 +000010942 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000010943 for (int i=0; i <= lastAddrIndx; ++i)
10944 (*MIB).addOperand(*argOpers[i]);
10945 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +000010946 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000010947 (*MIB).setMemRefs(bInstr->memoperands_begin(),
10948 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000010949
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010950 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000010951 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000010952
Mon P Wang63307c32008-05-05 19:05:59 +000010953 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000010954 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000010955
Dan Gohman14152b42010-07-06 20:24:04 +000010956 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000010957 return nextMBB;
10958}
10959
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000010960// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000010961MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010962X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
10963 MachineBasicBlock *MBB,
10964 unsigned regOpcL,
10965 unsigned regOpcH,
10966 unsigned immOpcL,
10967 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000010968 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010969 // For the atomic bitwise operator, we generate
10970 // thisMBB (instructions are in pairs, except cmpxchg8b)
10971 // ld t1,t2 = [bitinstr.addr]
10972 // newMBB:
10973 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
10974 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000010975 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010976 // mov ECX, EBX <- t5, t6
10977 // mov EAX, EDX <- t1, t2
10978 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
10979 // mov t3, t4 <- EAX, EDX
10980 // bz newMBB
10981 // result in out1, out2
10982 // fallthrough -->nextMBB
10983
10984 const TargetRegisterClass *RC = X86::GR32RegisterClass;
10985 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010986 const unsigned NotOpc = X86::NOT32r;
10987 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10988 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
10989 MachineFunction::iterator MBBIter = MBB;
10990 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000010991
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010992 /// First build the CFG
10993 MachineFunction *F = MBB->getParent();
10994 MachineBasicBlock *thisMBB = MBB;
10995 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
10996 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
10997 F->insert(MBBIter, newMBB);
10998 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010999
Dan Gohman14152b42010-07-06 20:24:04 +000011000 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11001 nextMBB->splice(nextMBB->begin(), thisMBB,
11002 llvm::next(MachineBasicBlock::iterator(bInstr)),
11003 thisMBB->end());
11004 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011005
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011006 // Update thisMBB to fall through to newMBB
11007 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011008
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011009 // newMBB jumps to itself and fall through to nextMBB
11010 newMBB->addSuccessor(nextMBB);
11011 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011012
Dale Johannesene4d209d2009-02-03 20:21:25 +000011013 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011014 // Insert instructions into newMBB based on incoming instruction
11015 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011016 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011017 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011018 MachineOperand& dest1Oper = bInstr->getOperand(0);
11019 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011020 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11021 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011022 argOpers[i] = &bInstr->getOperand(i+2);
11023
Dan Gohman71ea4e52010-05-14 21:01:44 +000011024 // We use some of the operands multiple times, so conservatively just
11025 // clear any kill flags that might be present.
11026 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11027 argOpers[i]->setIsKill(false);
11028 }
11029
Evan Chengad5b52f2010-01-08 19:14:57 +000011030 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011031 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011032
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011033 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011034 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011035 for (int i=0; i <= lastAddrIndx; ++i)
11036 (*MIB).addOperand(*argOpers[i]);
11037 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011038 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011039 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011040 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011041 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011042 MachineOperand newOp3 = *(argOpers[3]);
11043 if (newOp3.isImm())
11044 newOp3.setImm(newOp3.getImm()+4);
11045 else
11046 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011047 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011048 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011049
11050 // t3/4 are defined later, at the bottom of the loop
11051 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11052 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011053 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011054 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011055 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011056 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11057
Evan Cheng306b4ca2010-01-08 23:41:50 +000011058 // The subsequent operations should be using the destination registers of
11059 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +000011060 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011061 t1 = F->getRegInfo().createVirtualRegister(RC);
11062 t2 = F->getRegInfo().createVirtualRegister(RC);
11063 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
11064 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011065 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011066 t1 = dest1Oper.getReg();
11067 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011068 }
11069
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011070 int valArgIndx = lastAddrIndx + 1;
11071 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011072 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011073 "invalid operand");
11074 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11075 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011076 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011077 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011078 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011079 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011080 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011081 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011082 (*MIB).addOperand(*argOpers[valArgIndx]);
11083 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011084 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011085 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011086 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011087 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011088 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011089 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011090 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011091 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011092 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011093 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011094
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011095 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011096 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011097 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011098 MIB.addReg(t2);
11099
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011100 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011101 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011102 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011103 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +000011104
Dale Johannesene4d209d2009-02-03 20:21:25 +000011105 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011106 for (int i=0; i <= lastAddrIndx; ++i)
11107 (*MIB).addOperand(*argOpers[i]);
11108
11109 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011110 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11111 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011112
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011113 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011114 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011115 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011116 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011117
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011118 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011119 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011120
Dan Gohman14152b42010-07-06 20:24:04 +000011121 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011122 return nextMBB;
11123}
11124
11125// private utility function
11126MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011127X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11128 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011129 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011130 // For the atomic min/max operator, we generate
11131 // thisMBB:
11132 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011133 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011134 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011135 // cmp t1, t2
11136 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011137 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011138 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11139 // bz newMBB
11140 // fallthrough -->nextMBB
11141 //
11142 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11143 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011144 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011145 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011146
Mon P Wang63307c32008-05-05 19:05:59 +000011147 /// First build the CFG
11148 MachineFunction *F = MBB->getParent();
11149 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011150 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11151 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11152 F->insert(MBBIter, newMBB);
11153 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011154
Dan Gohman14152b42010-07-06 20:24:04 +000011155 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11156 nextMBB->splice(nextMBB->begin(), thisMBB,
11157 llvm::next(MachineBasicBlock::iterator(mInstr)),
11158 thisMBB->end());
11159 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011160
Mon P Wang63307c32008-05-05 19:05:59 +000011161 // Update thisMBB to fall through to newMBB
11162 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011163
Mon P Wang63307c32008-05-05 19:05:59 +000011164 // newMBB jumps to newMBB and fall through to nextMBB
11165 newMBB->addSuccessor(nextMBB);
11166 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011167
Dale Johannesene4d209d2009-02-03 20:21:25 +000011168 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011169 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011170 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011171 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011172 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011173 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011174 int numArgs = mInstr->getNumOperands() - 1;
11175 for (int i=0; i < numArgs; ++i)
11176 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011177
Mon P Wang63307c32008-05-05 19:05:59 +000011178 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011179 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011180 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011181
Mon P Wangab3e7472008-05-05 22:56:23 +000011182 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011183 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011184 for (int i=0; i <= lastAddrIndx; ++i)
11185 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011186
Mon P Wang63307c32008-05-05 19:05:59 +000011187 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011188 assert((argOpers[valArgIndx]->isReg() ||
11189 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011190 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011191
11192 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011193 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011194 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011195 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011196 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011197 (*MIB).addOperand(*argOpers[valArgIndx]);
11198
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011199 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011200 MIB.addReg(t1);
11201
Dale Johannesene4d209d2009-02-03 20:21:25 +000011202 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011203 MIB.addReg(t1);
11204 MIB.addReg(t2);
11205
11206 // Generate movc
11207 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011208 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011209 MIB.addReg(t2);
11210 MIB.addReg(t1);
11211
11212 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011213 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011214 for (int i=0; i <= lastAddrIndx; ++i)
11215 (*MIB).addOperand(*argOpers[i]);
11216 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011217 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011218 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11219 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011220
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011221 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011222 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011223
Mon P Wang63307c32008-05-05 19:05:59 +000011224 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011225 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011226
Dan Gohman14152b42010-07-06 20:24:04 +000011227 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011228 return nextMBB;
11229}
11230
Eric Christopherf83a5de2009-08-27 18:08:16 +000011231// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011232// or XMM0_V32I8 in AVX all of this code can be replaced with that
11233// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011234MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011235X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011236 unsigned numArgs, bool memArg) const {
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011237 assert((Subtarget->hasSSE42() || Subtarget->hasAVX()) &&
11238 "Target must have SSE4.2 or AVX features enabled");
11239
Eric Christopherb120ab42009-08-18 22:50:32 +000011240 DebugLoc dl = MI->getDebugLoc();
11241 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011242 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011243 if (!Subtarget->hasAVX()) {
11244 if (memArg)
11245 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11246 else
11247 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11248 } else {
11249 if (memArg)
11250 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11251 else
11252 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11253 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011254
Eric Christopher41c902f2010-11-30 08:20:21 +000011255 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011256 for (unsigned i = 0; i < numArgs; ++i) {
11257 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011258 if (!(Op.isReg() && Op.isImplicit()))
11259 MIB.addOperand(Op);
11260 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011261 BuildMI(*BB, MI, dl,
11262 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11263 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011264 .addReg(X86::XMM0);
11265
Dan Gohman14152b42010-07-06 20:24:04 +000011266 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011267 return BB;
11268}
11269
11270MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011271X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011272 DebugLoc dl = MI->getDebugLoc();
11273 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011274
Eric Christopher228232b2010-11-30 07:20:12 +000011275 // Address into RAX/EAX, other two args into ECX, EDX.
11276 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11277 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11278 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11279 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011280 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011281
Eric Christopher228232b2010-11-30 07:20:12 +000011282 unsigned ValOps = X86::AddrNumOperands;
11283 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11284 .addReg(MI->getOperand(ValOps).getReg());
11285 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11286 .addReg(MI->getOperand(ValOps+1).getReg());
11287
11288 // The instruction doesn't actually take any operands though.
11289 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011290
Eric Christopher228232b2010-11-30 07:20:12 +000011291 MI->eraseFromParent(); // The pseudo is gone now.
11292 return BB;
11293}
11294
11295MachineBasicBlock *
11296X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011297 DebugLoc dl = MI->getDebugLoc();
11298 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011299
Eric Christopher228232b2010-11-30 07:20:12 +000011300 // First arg in ECX, the second in EAX.
11301 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11302 .addReg(MI->getOperand(0).getReg());
11303 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11304 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011305
Eric Christopher228232b2010-11-30 07:20:12 +000011306 // The instruction doesn't actually take any operands though.
11307 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011308
Eric Christopher228232b2010-11-30 07:20:12 +000011309 MI->eraseFromParent(); // The pseudo is gone now.
11310 return BB;
11311}
11312
11313MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011314X86TargetLowering::EmitVAARG64WithCustomInserter(
11315 MachineInstr *MI,
11316 MachineBasicBlock *MBB) const {
11317 // Emit va_arg instruction on X86-64.
11318
11319 // Operands to this pseudo-instruction:
11320 // 0 ) Output : destination address (reg)
11321 // 1-5) Input : va_list address (addr, i64mem)
11322 // 6 ) ArgSize : Size (in bytes) of vararg type
11323 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11324 // 8 ) Align : Alignment of type
11325 // 9 ) EFLAGS (implicit-def)
11326
11327 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11328 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11329
11330 unsigned DestReg = MI->getOperand(0).getReg();
11331 MachineOperand &Base = MI->getOperand(1);
11332 MachineOperand &Scale = MI->getOperand(2);
11333 MachineOperand &Index = MI->getOperand(3);
11334 MachineOperand &Disp = MI->getOperand(4);
11335 MachineOperand &Segment = MI->getOperand(5);
11336 unsigned ArgSize = MI->getOperand(6).getImm();
11337 unsigned ArgMode = MI->getOperand(7).getImm();
11338 unsigned Align = MI->getOperand(8).getImm();
11339
11340 // Memory Reference
11341 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11342 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11343 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11344
11345 // Machine Information
11346 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11347 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11348 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11349 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11350 DebugLoc DL = MI->getDebugLoc();
11351
11352 // struct va_list {
11353 // i32 gp_offset
11354 // i32 fp_offset
11355 // i64 overflow_area (address)
11356 // i64 reg_save_area (address)
11357 // }
11358 // sizeof(va_list) = 24
11359 // alignment(va_list) = 8
11360
11361 unsigned TotalNumIntRegs = 6;
11362 unsigned TotalNumXMMRegs = 8;
11363 bool UseGPOffset = (ArgMode == 1);
11364 bool UseFPOffset = (ArgMode == 2);
11365 unsigned MaxOffset = TotalNumIntRegs * 8 +
11366 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11367
11368 /* Align ArgSize to a multiple of 8 */
11369 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11370 bool NeedsAlign = (Align > 8);
11371
11372 MachineBasicBlock *thisMBB = MBB;
11373 MachineBasicBlock *overflowMBB;
11374 MachineBasicBlock *offsetMBB;
11375 MachineBasicBlock *endMBB;
11376
11377 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11378 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11379 unsigned OffsetReg = 0;
11380
11381 if (!UseGPOffset && !UseFPOffset) {
11382 // If we only pull from the overflow region, we don't create a branch.
11383 // We don't need to alter control flow.
11384 OffsetDestReg = 0; // unused
11385 OverflowDestReg = DestReg;
11386
11387 offsetMBB = NULL;
11388 overflowMBB = thisMBB;
11389 endMBB = thisMBB;
11390 } else {
11391 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11392 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11393 // If not, pull from overflow_area. (branch to overflowMBB)
11394 //
11395 // thisMBB
11396 // | .
11397 // | .
11398 // offsetMBB overflowMBB
11399 // | .
11400 // | .
11401 // endMBB
11402
11403 // Registers for the PHI in endMBB
11404 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11405 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11406
11407 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11408 MachineFunction *MF = MBB->getParent();
11409 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11410 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11411 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11412
11413 MachineFunction::iterator MBBIter = MBB;
11414 ++MBBIter;
11415
11416 // Insert the new basic blocks
11417 MF->insert(MBBIter, offsetMBB);
11418 MF->insert(MBBIter, overflowMBB);
11419 MF->insert(MBBIter, endMBB);
11420
11421 // Transfer the remainder of MBB and its successor edges to endMBB.
11422 endMBB->splice(endMBB->begin(), thisMBB,
11423 llvm::next(MachineBasicBlock::iterator(MI)),
11424 thisMBB->end());
11425 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11426
11427 // Make offsetMBB and overflowMBB successors of thisMBB
11428 thisMBB->addSuccessor(offsetMBB);
11429 thisMBB->addSuccessor(overflowMBB);
11430
11431 // endMBB is a successor of both offsetMBB and overflowMBB
11432 offsetMBB->addSuccessor(endMBB);
11433 overflowMBB->addSuccessor(endMBB);
11434
11435 // Load the offset value into a register
11436 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11437 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
11438 .addOperand(Base)
11439 .addOperand(Scale)
11440 .addOperand(Index)
11441 .addDisp(Disp, UseFPOffset ? 4 : 0)
11442 .addOperand(Segment)
11443 .setMemRefs(MMOBegin, MMOEnd);
11444
11445 // Check if there is enough room left to pull this argument.
11446 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
11447 .addReg(OffsetReg)
11448 .addImm(MaxOffset + 8 - ArgSizeA8);
11449
11450 // Branch to "overflowMBB" if offset >= max
11451 // Fall through to "offsetMBB" otherwise
11452 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
11453 .addMBB(overflowMBB);
11454 }
11455
11456 // In offsetMBB, emit code to use the reg_save_area.
11457 if (offsetMBB) {
11458 assert(OffsetReg != 0);
11459
11460 // Read the reg_save_area address.
11461 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
11462 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
11463 .addOperand(Base)
11464 .addOperand(Scale)
11465 .addOperand(Index)
11466 .addDisp(Disp, 16)
11467 .addOperand(Segment)
11468 .setMemRefs(MMOBegin, MMOEnd);
11469
11470 // Zero-extend the offset
11471 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
11472 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
11473 .addImm(0)
11474 .addReg(OffsetReg)
11475 .addImm(X86::sub_32bit);
11476
11477 // Add the offset to the reg_save_area to get the final address.
11478 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
11479 .addReg(OffsetReg64)
11480 .addReg(RegSaveReg);
11481
11482 // Compute the offset for the next argument
11483 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11484 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
11485 .addReg(OffsetReg)
11486 .addImm(UseFPOffset ? 16 : 8);
11487
11488 // Store it back into the va_list.
11489 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
11490 .addOperand(Base)
11491 .addOperand(Scale)
11492 .addOperand(Index)
11493 .addDisp(Disp, UseFPOffset ? 4 : 0)
11494 .addOperand(Segment)
11495 .addReg(NextOffsetReg)
11496 .setMemRefs(MMOBegin, MMOEnd);
11497
11498 // Jump to endMBB
11499 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
11500 .addMBB(endMBB);
11501 }
11502
11503 //
11504 // Emit code to use overflow area
11505 //
11506
11507 // Load the overflow_area address into a register.
11508 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
11509 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
11510 .addOperand(Base)
11511 .addOperand(Scale)
11512 .addOperand(Index)
11513 .addDisp(Disp, 8)
11514 .addOperand(Segment)
11515 .setMemRefs(MMOBegin, MMOEnd);
11516
11517 // If we need to align it, do so. Otherwise, just copy the address
11518 // to OverflowDestReg.
11519 if (NeedsAlign) {
11520 // Align the overflow address
11521 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
11522 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
11523
11524 // aligned_addr = (addr + (align-1)) & ~(align-1)
11525 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
11526 .addReg(OverflowAddrReg)
11527 .addImm(Align-1);
11528
11529 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
11530 .addReg(TmpReg)
11531 .addImm(~(uint64_t)(Align-1));
11532 } else {
11533 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
11534 .addReg(OverflowAddrReg);
11535 }
11536
11537 // Compute the next overflow address after this argument.
11538 // (the overflow address should be kept 8-byte aligned)
11539 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
11540 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
11541 .addReg(OverflowDestReg)
11542 .addImm(ArgSizeA8);
11543
11544 // Store the new overflow address.
11545 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
11546 .addOperand(Base)
11547 .addOperand(Scale)
11548 .addOperand(Index)
11549 .addDisp(Disp, 8)
11550 .addOperand(Segment)
11551 .addReg(NextAddrReg)
11552 .setMemRefs(MMOBegin, MMOEnd);
11553
11554 // If we branched, emit the PHI to the front of endMBB.
11555 if (offsetMBB) {
11556 BuildMI(*endMBB, endMBB->begin(), DL,
11557 TII->get(X86::PHI), DestReg)
11558 .addReg(OffsetDestReg).addMBB(offsetMBB)
11559 .addReg(OverflowDestReg).addMBB(overflowMBB);
11560 }
11561
11562 // Erase the pseudo instruction
11563 MI->eraseFromParent();
11564
11565 return endMBB;
11566}
11567
11568MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000011569X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
11570 MachineInstr *MI,
11571 MachineBasicBlock *MBB) const {
11572 // Emit code to save XMM registers to the stack. The ABI says that the
11573 // number of registers to save is given in %al, so it's theoretically
11574 // possible to do an indirect jump trick to avoid saving all of them,
11575 // however this code takes a simpler approach and just executes all
11576 // of the stores if %al is non-zero. It's less code, and it's probably
11577 // easier on the hardware branch predictor, and stores aren't all that
11578 // expensive anyway.
11579
11580 // Create the new basic blocks. One block contains all the XMM stores,
11581 // and one block is the final destination regardless of whether any
11582 // stores were performed.
11583 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11584 MachineFunction *F = MBB->getParent();
11585 MachineFunction::iterator MBBIter = MBB;
11586 ++MBBIter;
11587 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
11588 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
11589 F->insert(MBBIter, XMMSaveMBB);
11590 F->insert(MBBIter, EndMBB);
11591
Dan Gohman14152b42010-07-06 20:24:04 +000011592 // Transfer the remainder of MBB and its successor edges to EndMBB.
11593 EndMBB->splice(EndMBB->begin(), MBB,
11594 llvm::next(MachineBasicBlock::iterator(MI)),
11595 MBB->end());
11596 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
11597
Dan Gohmand6708ea2009-08-15 01:38:56 +000011598 // The original block will now fall through to the XMM save block.
11599 MBB->addSuccessor(XMMSaveMBB);
11600 // The XMMSaveMBB will fall through to the end block.
11601 XMMSaveMBB->addSuccessor(EndMBB);
11602
11603 // Now add the instructions.
11604 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11605 DebugLoc DL = MI->getDebugLoc();
11606
11607 unsigned CountReg = MI->getOperand(0).getReg();
11608 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
11609 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
11610
11611 if (!Subtarget->isTargetWin64()) {
11612 // If %al is 0, branch around the XMM save block.
11613 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011614 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011615 MBB->addSuccessor(EndMBB);
11616 }
11617
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011618 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000011619 // In the XMM save block, save all the XMM argument registers.
11620 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
11621 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000011622 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000011623 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000011624 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000011625 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000011626 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011627 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000011628 .addFrameIndex(RegSaveFrameIndex)
11629 .addImm(/*Scale=*/1)
11630 .addReg(/*IndexReg=*/0)
11631 .addImm(/*Disp=*/Offset)
11632 .addReg(/*Segment=*/0)
11633 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000011634 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011635 }
11636
Dan Gohman14152b42010-07-06 20:24:04 +000011637 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011638
11639 return EndMBB;
11640}
Mon P Wang63307c32008-05-05 19:05:59 +000011641
Evan Cheng60c07e12006-07-05 22:17:51 +000011642MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000011643X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000011644 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000011645 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11646 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000011647
Chris Lattner52600972009-09-02 05:57:00 +000011648 // To "insert" a SELECT_CC instruction, we actually have to insert the
11649 // diamond control-flow pattern. The incoming instruction knows the
11650 // destination vreg to set, the condition code register to branch on, the
11651 // true/false values to select between, and a branch opcode to use.
11652 const BasicBlock *LLVM_BB = BB->getBasicBlock();
11653 MachineFunction::iterator It = BB;
11654 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000011655
Chris Lattner52600972009-09-02 05:57:00 +000011656 // thisMBB:
11657 // ...
11658 // TrueVal = ...
11659 // cmpTY ccX, r1, r2
11660 // bCC copy1MBB
11661 // fallthrough --> copy0MBB
11662 MachineBasicBlock *thisMBB = BB;
11663 MachineFunction *F = BB->getParent();
11664 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
11665 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000011666 F->insert(It, copy0MBB);
11667 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000011668
Bill Wendling730c07e2010-06-25 20:48:10 +000011669 // If the EFLAGS register isn't dead in the terminator, then claim that it's
11670 // live into the sink and copy blocks.
Jakob Stoklund Olesen4a1b9d82011-09-02 23:52:49 +000011671 if (!MI->killsRegister(X86::EFLAGS)) {
11672 copy0MBB->addLiveIn(X86::EFLAGS);
11673 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000011674 }
11675
Dan Gohman14152b42010-07-06 20:24:04 +000011676 // Transfer the remainder of BB and its successor edges to sinkMBB.
11677 sinkMBB->splice(sinkMBB->begin(), BB,
11678 llvm::next(MachineBasicBlock::iterator(MI)),
11679 BB->end());
11680 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
11681
11682 // Add the true and fallthrough blocks as its successors.
11683 BB->addSuccessor(copy0MBB);
11684 BB->addSuccessor(sinkMBB);
11685
11686 // Create the conditional branch instruction.
11687 unsigned Opc =
11688 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
11689 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
11690
Chris Lattner52600972009-09-02 05:57:00 +000011691 // copy0MBB:
11692 // %FalseValue = ...
11693 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000011694 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000011695
Chris Lattner52600972009-09-02 05:57:00 +000011696 // sinkMBB:
11697 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
11698 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000011699 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
11700 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000011701 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
11702 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
11703
Dan Gohman14152b42010-07-06 20:24:04 +000011704 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000011705 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000011706}
11707
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011708MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000011709X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
11710 bool Is64Bit) const {
11711 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11712 DebugLoc DL = MI->getDebugLoc();
11713 MachineFunction *MF = BB->getParent();
11714 const BasicBlock *LLVM_BB = BB->getBasicBlock();
11715
11716 assert(EnableSegmentedStacks);
11717
11718 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
11719 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
11720
11721 // BB:
11722 // ... [Till the alloca]
11723 // If stacklet is not large enough, jump to mallocMBB
11724 //
11725 // bumpMBB:
11726 // Allocate by subtracting from RSP
11727 // Jump to continueMBB
11728 //
11729 // mallocMBB:
11730 // Allocate by call to runtime
11731 //
11732 // continueMBB:
11733 // ...
11734 // [rest of original BB]
11735 //
11736
11737 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11738 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11739 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11740
11741 MachineRegisterInfo &MRI = MF->getRegInfo();
11742 const TargetRegisterClass *AddrRegClass =
11743 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
11744
11745 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
11746 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
11747 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
11748 sizeVReg = MI->getOperand(1).getReg(),
11749 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
11750
11751 MachineFunction::iterator MBBIter = BB;
11752 ++MBBIter;
11753
11754 MF->insert(MBBIter, bumpMBB);
11755 MF->insert(MBBIter, mallocMBB);
11756 MF->insert(MBBIter, continueMBB);
11757
11758 continueMBB->splice(continueMBB->begin(), BB, llvm::next
11759 (MachineBasicBlock::iterator(MI)), BB->end());
11760 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
11761
11762 // Add code to the main basic block to check if the stack limit has been hit,
11763 // and if so, jump to mallocMBB otherwise to bumpMBB.
11764 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
11765 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), tmpSPVReg)
11766 .addReg(tmpSPVReg).addReg(sizeVReg);
11767 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
11768 .addReg(0).addImm(0).addReg(0).addImm(TlsOffset).addReg(TlsReg)
11769 .addReg(tmpSPVReg);
11770 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
11771
11772 // bumpMBB simply decreases the stack pointer, since we know the current
11773 // stacklet has enough space.
11774 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
11775 .addReg(tmpSPVReg);
11776 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
11777 .addReg(tmpSPVReg);
11778 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
11779
11780 // Calls into a routine in libgcc to allocate more space from the heap.
11781 if (Is64Bit) {
11782 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
11783 .addReg(sizeVReg);
11784 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
11785 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI);
11786 } else {
11787 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
11788 .addImm(12);
11789 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
11790 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
11791 .addExternalSymbol("__morestack_allocate_stack_space");
11792 }
11793
11794 if (!Is64Bit)
11795 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
11796 .addImm(16);
11797
11798 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
11799 .addReg(Is64Bit ? X86::RAX : X86::EAX);
11800 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
11801
11802 // Set up the CFG correctly.
11803 BB->addSuccessor(bumpMBB);
11804 BB->addSuccessor(mallocMBB);
11805 mallocMBB->addSuccessor(continueMBB);
11806 bumpMBB->addSuccessor(continueMBB);
11807
11808 // Take care of the PHI nodes.
11809 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
11810 MI->getOperand(0).getReg())
11811 .addReg(mallocPtrVReg).addMBB(mallocMBB)
11812 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
11813
11814 // Delete the original pseudo instruction.
11815 MI->eraseFromParent();
11816
11817 // And we're done.
11818 return continueMBB;
11819}
11820
11821MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011822X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000011823 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011824 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11825 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011826
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000011827 assert(!Subtarget->isTargetEnvMacho());
11828
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011829 // The lowering is pretty easy: we're just emitting the call to _alloca. The
11830 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011831
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000011832 if (Subtarget->isTargetWin64()) {
11833 if (Subtarget->isTargetCygMing()) {
11834 // ___chkstk(Mingw64):
11835 // Clobbers R10, R11, RAX and EFLAGS.
11836 // Updates RSP.
11837 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
11838 .addExternalSymbol("___chkstk")
11839 .addReg(X86::RAX, RegState::Implicit)
11840 .addReg(X86::RSP, RegState::Implicit)
11841 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
11842 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
11843 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
11844 } else {
11845 // __chkstk(MSVCRT): does not update stack pointer.
11846 // Clobbers R10, R11 and EFLAGS.
11847 // FIXME: RAX(allocated size) might be reused and not killed.
11848 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
11849 .addExternalSymbol("__chkstk")
11850 .addReg(X86::RAX, RegState::Implicit)
11851 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
11852 // RAX has the offset to subtracted from RSP.
11853 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
11854 .addReg(X86::RSP)
11855 .addReg(X86::RAX);
11856 }
11857 } else {
11858 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011859 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
11860
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000011861 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
11862 .addExternalSymbol(StackProbeSymbol)
11863 .addReg(X86::EAX, RegState::Implicit)
11864 .addReg(X86::ESP, RegState::Implicit)
11865 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
11866 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
11867 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
11868 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011869
Dan Gohman14152b42010-07-06 20:24:04 +000011870 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011871 return BB;
11872}
Chris Lattner52600972009-09-02 05:57:00 +000011873
11874MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000011875X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
11876 MachineBasicBlock *BB) const {
11877 // This is pretty easy. We're taking the value that we received from
11878 // our load from the relocation, sticking it in either RDI (x86-64)
11879 // or EAX and doing an indirect call. The return value will then
11880 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000011881 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000011882 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000011883 DebugLoc DL = MI->getDebugLoc();
11884 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000011885
11886 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000011887 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000011888
Eric Christopher30ef0e52010-06-03 04:07:48 +000011889 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000011890 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
11891 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000011892 .addReg(X86::RIP)
11893 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000011894 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000011895 MI->getOperand(3).getTargetFlags())
11896 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000011897 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000011898 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +000011899 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000011900 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
11901 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000011902 .addReg(0)
11903 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000011904 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000011905 MI->getOperand(3).getTargetFlags())
11906 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000011907 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000011908 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000011909 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000011910 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
11911 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000011912 .addReg(TII->getGlobalBaseReg(F))
11913 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000011914 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000011915 MI->getOperand(3).getTargetFlags())
11916 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000011917 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000011918 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000011919 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000011920
Dan Gohman14152b42010-07-06 20:24:04 +000011921 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000011922 return BB;
11923}
11924
11925MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000011926X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000011927 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000011928 switch (MI->getOpcode()) {
11929 default: assert(false && "Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000011930 case X86::TAILJMPd64:
11931 case X86::TAILJMPr64:
11932 case X86::TAILJMPm64:
11933 assert(!"TAILJMP64 would not be touched here.");
11934 case X86::TCRETURNdi64:
11935 case X86::TCRETURNri64:
11936 case X86::TCRETURNmi64:
11937 // Defs of TCRETURNxx64 has Win64's callee-saved registers, as subset.
11938 // On AMD64, additional defs should be added before register allocation.
11939 if (!Subtarget->isTargetWin64()) {
11940 MI->addRegisterDefined(X86::RSI);
11941 MI->addRegisterDefined(X86::RDI);
11942 MI->addRegisterDefined(X86::XMM6);
11943 MI->addRegisterDefined(X86::XMM7);
11944 MI->addRegisterDefined(X86::XMM8);
11945 MI->addRegisterDefined(X86::XMM9);
11946 MI->addRegisterDefined(X86::XMM10);
11947 MI->addRegisterDefined(X86::XMM11);
11948 MI->addRegisterDefined(X86::XMM12);
11949 MI->addRegisterDefined(X86::XMM13);
11950 MI->addRegisterDefined(X86::XMM14);
11951 MI->addRegisterDefined(X86::XMM15);
11952 }
11953 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011954 case X86::WIN_ALLOCA:
11955 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000011956 case X86::SEG_ALLOCA_32:
11957 return EmitLoweredSegAlloca(MI, BB, false);
11958 case X86::SEG_ALLOCA_64:
11959 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000011960 case X86::TLSCall_32:
11961 case X86::TLSCall_64:
11962 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000011963 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000011964 case X86::CMOV_FR32:
11965 case X86::CMOV_FR64:
11966 case X86::CMOV_V4F32:
11967 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000011968 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000011969 case X86::CMOV_V8F32:
11970 case X86::CMOV_V4F64:
11971 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000011972 case X86::CMOV_GR16:
11973 case X86::CMOV_GR32:
11974 case X86::CMOV_RFP32:
11975 case X86::CMOV_RFP64:
11976 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000011977 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000011978
Dale Johannesen849f2142007-07-03 00:53:03 +000011979 case X86::FP32_TO_INT16_IN_MEM:
11980 case X86::FP32_TO_INT32_IN_MEM:
11981 case X86::FP32_TO_INT64_IN_MEM:
11982 case X86::FP64_TO_INT16_IN_MEM:
11983 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000011984 case X86::FP64_TO_INT64_IN_MEM:
11985 case X86::FP80_TO_INT16_IN_MEM:
11986 case X86::FP80_TO_INT32_IN_MEM:
11987 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000011988 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11989 DebugLoc DL = MI->getDebugLoc();
11990
Evan Cheng60c07e12006-07-05 22:17:51 +000011991 // Change the floating point control register to use "round towards zero"
11992 // mode when truncating to an integer value.
11993 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000011994 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000011995 addFrameReference(BuildMI(*BB, MI, DL,
11996 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000011997
11998 // Load the old value of the high byte of the control word...
11999 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000012000 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012001 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012002 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012003
12004 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012005 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012006 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012007
12008 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012009 addFrameReference(BuildMI(*BB, MI, DL,
12010 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012011
12012 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012013 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012014 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012015
12016 // Get the X86 opcode to use.
12017 unsigned Opc;
12018 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012019 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012020 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12021 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12022 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12023 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12024 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12025 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012026 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12027 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12028 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012029 }
12030
12031 X86AddressMode AM;
12032 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012033 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012034 AM.BaseType = X86AddressMode::RegBase;
12035 AM.Base.Reg = Op.getReg();
12036 } else {
12037 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012038 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012039 }
12040 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012041 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012042 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012043 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012044 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012045 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012046 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012047 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012048 AM.GV = Op.getGlobal();
12049 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012050 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012051 }
Dan Gohman14152b42010-07-06 20:24:04 +000012052 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012053 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012054
12055 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012056 addFrameReference(BuildMI(*BB, MI, DL,
12057 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012058
Dan Gohman14152b42010-07-06 20:24:04 +000012059 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012060 return BB;
12061 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012062 // String/text processing lowering.
12063 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012064 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012065 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12066 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012067 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012068 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12069 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012070 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012071 return EmitPCMP(MI, BB, 5, false /* in mem */);
12072 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012073 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012074 return EmitPCMP(MI, BB, 5, true /* in mem */);
12075
Eric Christopher228232b2010-11-30 07:20:12 +000012076 // Thread synchronization.
12077 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012078 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012079 case X86::MWAIT:
12080 return EmitMwait(MI, BB);
12081
Eric Christopherb120ab42009-08-18 22:50:32 +000012082 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012083 case X86::ATOMAND32:
12084 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012085 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012086 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012087 X86::NOT32r, X86::EAX,
12088 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012089 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012090 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12091 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012092 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012093 X86::NOT32r, X86::EAX,
12094 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012095 case X86::ATOMXOR32:
12096 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012097 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012098 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012099 X86::NOT32r, X86::EAX,
12100 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012101 case X86::ATOMNAND32:
12102 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012103 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012104 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012105 X86::NOT32r, X86::EAX,
12106 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012107 case X86::ATOMMIN32:
12108 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12109 case X86::ATOMMAX32:
12110 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12111 case X86::ATOMUMIN32:
12112 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12113 case X86::ATOMUMAX32:
12114 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012115
12116 case X86::ATOMAND16:
12117 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12118 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012119 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012120 X86::NOT16r, X86::AX,
12121 X86::GR16RegisterClass);
12122 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012123 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012124 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012125 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012126 X86::NOT16r, X86::AX,
12127 X86::GR16RegisterClass);
12128 case X86::ATOMXOR16:
12129 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12130 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012131 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012132 X86::NOT16r, X86::AX,
12133 X86::GR16RegisterClass);
12134 case X86::ATOMNAND16:
12135 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12136 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012137 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012138 X86::NOT16r, X86::AX,
12139 X86::GR16RegisterClass, true);
12140 case X86::ATOMMIN16:
12141 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12142 case X86::ATOMMAX16:
12143 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12144 case X86::ATOMUMIN16:
12145 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12146 case X86::ATOMUMAX16:
12147 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12148
12149 case X86::ATOMAND8:
12150 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12151 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012152 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012153 X86::NOT8r, X86::AL,
12154 X86::GR8RegisterClass);
12155 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012156 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012157 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012158 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012159 X86::NOT8r, X86::AL,
12160 X86::GR8RegisterClass);
12161 case X86::ATOMXOR8:
12162 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12163 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012164 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012165 X86::NOT8r, X86::AL,
12166 X86::GR8RegisterClass);
12167 case X86::ATOMNAND8:
12168 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12169 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012170 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012171 X86::NOT8r, X86::AL,
12172 X86::GR8RegisterClass, true);
12173 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012174 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012175 case X86::ATOMAND64:
12176 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012177 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012178 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012179 X86::NOT64r, X86::RAX,
12180 X86::GR64RegisterClass);
12181 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012182 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12183 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012184 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012185 X86::NOT64r, X86::RAX,
12186 X86::GR64RegisterClass);
12187 case X86::ATOMXOR64:
12188 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012189 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012190 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012191 X86::NOT64r, X86::RAX,
12192 X86::GR64RegisterClass);
12193 case X86::ATOMNAND64:
12194 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12195 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012196 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012197 X86::NOT64r, X86::RAX,
12198 X86::GR64RegisterClass, true);
12199 case X86::ATOMMIN64:
12200 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12201 case X86::ATOMMAX64:
12202 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12203 case X86::ATOMUMIN64:
12204 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12205 case X86::ATOMUMAX64:
12206 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012207
12208 // This group does 64-bit operations on a 32-bit host.
12209 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012210 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012211 X86::AND32rr, X86::AND32rr,
12212 X86::AND32ri, X86::AND32ri,
12213 false);
12214 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012215 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012216 X86::OR32rr, X86::OR32rr,
12217 X86::OR32ri, X86::OR32ri,
12218 false);
12219 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012220 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012221 X86::XOR32rr, X86::XOR32rr,
12222 X86::XOR32ri, X86::XOR32ri,
12223 false);
12224 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012225 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012226 X86::AND32rr, X86::AND32rr,
12227 X86::AND32ri, X86::AND32ri,
12228 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012229 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012230 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012231 X86::ADD32rr, X86::ADC32rr,
12232 X86::ADD32ri, X86::ADC32ri,
12233 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012234 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012235 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012236 X86::SUB32rr, X86::SBB32rr,
12237 X86::SUB32ri, X86::SBB32ri,
12238 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012239 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012240 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012241 X86::MOV32rr, X86::MOV32rr,
12242 X86::MOV32ri, X86::MOV32ri,
12243 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012244 case X86::VASTART_SAVE_XMM_REGS:
12245 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012246
12247 case X86::VAARG_64:
12248 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012249 }
12250}
12251
12252//===----------------------------------------------------------------------===//
12253// X86 Optimization Hooks
12254//===----------------------------------------------------------------------===//
12255
Dan Gohman475871a2008-07-27 21:46:04 +000012256void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000012257 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012258 APInt &KnownZero,
12259 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012260 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012261 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012262 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012263 assert((Opc >= ISD::BUILTIN_OP_END ||
12264 Opc == ISD::INTRINSIC_WO_CHAIN ||
12265 Opc == ISD::INTRINSIC_W_CHAIN ||
12266 Opc == ISD::INTRINSIC_VOID) &&
12267 "Should use MaskedValueIsZero if you don't know whether Op"
12268 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012269
Dan Gohmanf4f92f52008-02-13 23:07:24 +000012270 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012271 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012272 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012273 case X86ISD::ADD:
12274 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012275 case X86ISD::ADC:
12276 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012277 case X86ISD::SMUL:
12278 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012279 case X86ISD::INC:
12280 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012281 case X86ISD::OR:
12282 case X86ISD::XOR:
12283 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012284 // These nodes' second result is a boolean.
12285 if (Op.getResNo() == 0)
12286 break;
12287 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012288 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012289 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
12290 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012291 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012292 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012293}
Chris Lattner259e97c2006-01-31 19:43:35 +000012294
Owen Andersonbc146b02010-09-21 20:42:50 +000012295unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12296 unsigned Depth) const {
12297 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12298 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12299 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012300
Owen Andersonbc146b02010-09-21 20:42:50 +000012301 // Fallback case.
12302 return 1;
12303}
12304
Evan Cheng206ee9d2006-07-07 08:33:52 +000012305/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012306/// node is a GlobalAddress + offset.
12307bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012308 const GlobalValue* &GA,
12309 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012310 if (N->getOpcode() == X86ISD::Wrapper) {
12311 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012312 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012313 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012314 return true;
12315 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012316 }
Evan Chengad4196b2008-05-12 19:56:52 +000012317 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012318}
12319
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012320/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12321/// same as extracting the high 128-bit part of 256-bit vector and then
12322/// inserting the result into the low part of a new 256-bit vector
12323static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12324 EVT VT = SVOp->getValueType(0);
12325 int NumElems = VT.getVectorNumElements();
12326
12327 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12328 for (int i = 0, j = NumElems/2; i < NumElems/2; ++i, ++j)
12329 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12330 SVOp->getMaskElt(j) >= 0)
12331 return false;
12332
12333 return true;
12334}
12335
12336/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12337/// same as extracting the low 128-bit part of 256-bit vector and then
12338/// inserting the result into the high part of a new 256-bit vector
12339static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12340 EVT VT = SVOp->getValueType(0);
12341 int NumElems = VT.getVectorNumElements();
12342
12343 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12344 for (int i = NumElems/2, j = 0; i < NumElems; ++i, ++j)
12345 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12346 SVOp->getMaskElt(j) >= 0)
12347 return false;
12348
12349 return true;
12350}
12351
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012352/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12353static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
12354 TargetLowering::DAGCombinerInfo &DCI) {
12355 DebugLoc dl = N->getDebugLoc();
12356 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12357 SDValue V1 = SVOp->getOperand(0);
12358 SDValue V2 = SVOp->getOperand(1);
12359 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012360 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012361
12362 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12363 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12364 //
12365 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012366 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012367 // V UNDEF BUILD_VECTOR UNDEF
12368 // \ / \ /
12369 // CONCAT_VECTOR CONCAT_VECTOR
12370 // \ /
12371 // \ /
12372 // RESULT: V + zero extended
12373 //
12374 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12375 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12376 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12377 return SDValue();
12378
12379 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12380 return SDValue();
12381
12382 // To match the shuffle mask, the first half of the mask should
12383 // be exactly the first vector, and all the rest a splat with the
12384 // first element of the second one.
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012385 for (int i = 0; i < NumElems/2; ++i)
12386 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
12387 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
12388 return SDValue();
12389
12390 // Emit a zeroed vector and insert the desired subvector on its
12391 // first half.
12392 SDValue Zeros = getZeroVector(VT, true /* HasSSE2 */, DAG, dl);
12393 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
12394 DAG.getConstant(0, MVT::i32), DAG, dl);
12395 return DCI.CombineTo(N, InsV);
12396 }
12397
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012398 //===--------------------------------------------------------------------===//
12399 // Combine some shuffles into subvector extracts and inserts:
12400 //
12401
12402 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12403 if (isShuffleHigh128VectorInsertLow(SVOp)) {
12404 SDValue V = Extract128BitVector(V1, DAG.getConstant(NumElems/2, MVT::i32),
12405 DAG, dl);
12406 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12407 V, DAG.getConstant(0, MVT::i32), DAG, dl);
12408 return DCI.CombineTo(N, InsV);
12409 }
12410
12411 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12412 if (isShuffleLow128VectorInsertHigh(SVOp)) {
12413 SDValue V = Extract128BitVector(V1, DAG.getConstant(0, MVT::i32), DAG, dl);
12414 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12415 V, DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
12416 return DCI.CombineTo(N, InsV);
12417 }
12418
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012419 return SDValue();
12420}
12421
12422/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000012423static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012424 TargetLowering::DAGCombinerInfo &DCI,
12425 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000012426 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000012427 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000012428
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012429 // Don't create instructions with illegal types after legalize types has run.
12430 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12431 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
12432 return SDValue();
12433
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012434 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
12435 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
12436 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012437 return PerformShuffleCombine256(N, DAG, DCI);
12438
12439 // Only handle 128 wide vector from here on.
12440 if (VT.getSizeInBits() != 128)
12441 return SDValue();
12442
12443 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
12444 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
12445 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000012446 SmallVector<SDValue, 16> Elts;
12447 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012448 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000012449
Nate Begemanfdea31a2010-03-24 20:49:50 +000012450 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000012451}
Evan Chengd880b972008-05-09 21:53:03 +000012452
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000012453/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
12454/// generation and convert it from being a bunch of shuffles and extracts
12455/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012456static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
12457 const TargetLowering &TLI) {
12458 SDValue InputVector = N->getOperand(0);
12459
12460 // Only operate on vectors of 4 elements, where the alternative shuffling
12461 // gets to be more expensive.
12462 if (InputVector.getValueType() != MVT::v4i32)
12463 return SDValue();
12464
12465 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
12466 // single use which is a sign-extend or zero-extend, and all elements are
12467 // used.
12468 SmallVector<SDNode *, 4> Uses;
12469 unsigned ExtractedElements = 0;
12470 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
12471 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
12472 if (UI.getUse().getResNo() != InputVector.getResNo())
12473 return SDValue();
12474
12475 SDNode *Extract = *UI;
12476 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
12477 return SDValue();
12478
12479 if (Extract->getValueType(0) != MVT::i32)
12480 return SDValue();
12481 if (!Extract->hasOneUse())
12482 return SDValue();
12483 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
12484 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
12485 return SDValue();
12486 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
12487 return SDValue();
12488
12489 // Record which element was extracted.
12490 ExtractedElements |=
12491 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
12492
12493 Uses.push_back(Extract);
12494 }
12495
12496 // If not all the elements were used, this may not be worthwhile.
12497 if (ExtractedElements != 15)
12498 return SDValue();
12499
12500 // Ok, we've now decided to do the transformation.
12501 DebugLoc dl = InputVector.getDebugLoc();
12502
12503 // Store the value to a temporary stack slot.
12504 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000012505 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
12506 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012507
12508 // Replace each use (extract) with a load of the appropriate element.
12509 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
12510 UE = Uses.end(); UI != UE; ++UI) {
12511 SDNode *Extract = *UI;
12512
Nadav Rotem86694292011-05-17 08:31:57 +000012513 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012514 SDValue Idx = Extract->getOperand(1);
12515 unsigned EltSize =
12516 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
12517 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
12518 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
12519
Nadav Rotem86694292011-05-17 08:31:57 +000012520 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000012521 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012522
12523 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000012524 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000012525 ScalarAddr, MachinePointerInfo(),
12526 false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012527
12528 // Replace the exact with the load.
12529 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
12530 }
12531
12532 // The replacement was made in place; don't return anything.
12533 return SDValue();
12534}
12535
Chris Lattner83e6c992006-10-04 06:57:07 +000012536/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000012537static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +000012538 const X86Subtarget *Subtarget) {
12539 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000012540 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000012541 // Get the LHS/RHS of the select.
12542 SDValue LHS = N->getOperand(1);
12543 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +000012544
Dan Gohman670e5392009-09-21 18:03:22 +000012545 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000012546 // instructions match the semantics of the common C idiom x<y?x:y but not
12547 // x<=y?x:y, because of how they handle negative zero (which can be
12548 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +000012549 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +000012550 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +000012551 Cond.getOpcode() == ISD::SETCC) {
12552 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012553
Chris Lattner47b4ce82009-03-11 05:48:52 +000012554 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000012555 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000012556 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
12557 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000012558 switch (CC) {
12559 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000012560 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000012561 // Converting this to a min would handle NaNs incorrectly, and swapping
12562 // the operands would cause it to handle comparisons between positive
12563 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000012564 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000012565 if (!UnsafeFPMath &&
12566 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
12567 break;
12568 std::swap(LHS, RHS);
12569 }
Dan Gohman670e5392009-09-21 18:03:22 +000012570 Opcode = X86ISD::FMIN;
12571 break;
12572 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000012573 // Converting this to a min would handle comparisons between positive
12574 // and negative zero incorrectly.
12575 if (!UnsafeFPMath &&
12576 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
12577 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012578 Opcode = X86ISD::FMIN;
12579 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000012580 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000012581 // Converting this to a min would handle both negative zeros and NaNs
12582 // incorrectly, but we can swap the operands to fix both.
12583 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000012584 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012585 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000012586 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012587 Opcode = X86ISD::FMIN;
12588 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012589
Dan Gohman670e5392009-09-21 18:03:22 +000012590 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012591 // Converting this to a max would handle comparisons between positive
12592 // and negative zero incorrectly.
12593 if (!UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000012594 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000012595 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012596 Opcode = X86ISD::FMAX;
12597 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000012598 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000012599 // Converting this to a max would handle NaNs incorrectly, and swapping
12600 // the operands would cause it to handle comparisons between positive
12601 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000012602 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000012603 if (!UnsafeFPMath &&
12604 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
12605 break;
12606 std::swap(LHS, RHS);
12607 }
Dan Gohman670e5392009-09-21 18:03:22 +000012608 Opcode = X86ISD::FMAX;
12609 break;
12610 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012611 // Converting this to a max would handle both negative zeros and NaNs
12612 // incorrectly, but we can swap the operands to fix both.
12613 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000012614 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012615 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012616 case ISD::SETGE:
12617 Opcode = X86ISD::FMAX;
12618 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000012619 }
Dan Gohman670e5392009-09-21 18:03:22 +000012620 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000012621 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
12622 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000012623 switch (CC) {
12624 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000012625 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012626 // Converting this to a min would handle comparisons between positive
12627 // and negative zero incorrectly, and swapping the operands would
12628 // cause it to handle NaNs incorrectly.
12629 if (!UnsafeFPMath &&
12630 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000012631 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000012632 break;
12633 std::swap(LHS, RHS);
12634 }
Dan Gohman670e5392009-09-21 18:03:22 +000012635 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000012636 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012637 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000012638 // Converting this to a min would handle NaNs incorrectly.
12639 if (!UnsafeFPMath &&
12640 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
12641 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012642 Opcode = X86ISD::FMIN;
12643 break;
12644 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012645 // Converting this to a min would handle both negative zeros and NaNs
12646 // incorrectly, but we can swap the operands to fix both.
12647 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000012648 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012649 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012650 case ISD::SETGE:
12651 Opcode = X86ISD::FMIN;
12652 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012653
Dan Gohman670e5392009-09-21 18:03:22 +000012654 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000012655 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000012656 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000012657 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012658 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000012659 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012660 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000012661 // Converting this to a max would handle comparisons between positive
12662 // and negative zero incorrectly, and swapping the operands would
12663 // cause it to handle NaNs incorrectly.
12664 if (!UnsafeFPMath &&
12665 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000012666 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000012667 break;
12668 std::swap(LHS, RHS);
12669 }
Dan Gohman670e5392009-09-21 18:03:22 +000012670 Opcode = X86ISD::FMAX;
12671 break;
12672 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000012673 // Converting this to a max would handle both negative zeros and NaNs
12674 // incorrectly, but we can swap the operands to fix both.
12675 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000012676 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012677 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000012678 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012679 Opcode = X86ISD::FMAX;
12680 break;
12681 }
Chris Lattner83e6c992006-10-04 06:57:07 +000012682 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012683
Chris Lattner47b4ce82009-03-11 05:48:52 +000012684 if (Opcode)
12685 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000012686 }
Eric Christopherfd179292009-08-27 18:07:15 +000012687
Chris Lattnerd1980a52009-03-12 06:52:53 +000012688 // If this is a select between two integer constants, try to do some
12689 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000012690 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
12691 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000012692 // Don't do this for crazy integer types.
12693 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
12694 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000012695 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000012696 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000012697
Chris Lattnercee56e72009-03-13 05:53:31 +000012698 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000012699 // Efficiently invertible.
12700 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
12701 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
12702 isa<ConstantSDNode>(Cond.getOperand(1))))) {
12703 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000012704 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000012705 }
Eric Christopherfd179292009-08-27 18:07:15 +000012706
Chris Lattnerd1980a52009-03-12 06:52:53 +000012707 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000012708 if (FalseC->getAPIntValue() == 0 &&
12709 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000012710 if (NeedsCondInvert) // Invert the condition if needed.
12711 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
12712 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000012713
Chris Lattnerd1980a52009-03-12 06:52:53 +000012714 // Zero extend the condition if needed.
12715 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000012716
Chris Lattnercee56e72009-03-13 05:53:31 +000012717 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000012718 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000012719 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000012720 }
Eric Christopherfd179292009-08-27 18:07:15 +000012721
Chris Lattner97a29a52009-03-13 05:22:11 +000012722 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000012723 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000012724 if (NeedsCondInvert) // Invert the condition if needed.
12725 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
12726 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000012727
Chris Lattner97a29a52009-03-13 05:22:11 +000012728 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000012729 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
12730 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000012731 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000012732 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000012733 }
Eric Christopherfd179292009-08-27 18:07:15 +000012734
Chris Lattnercee56e72009-03-13 05:53:31 +000012735 // Optimize cases that will turn into an LEA instruction. This requires
12736 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000012737 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000012738 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000012739 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000012740
Chris Lattnercee56e72009-03-13 05:53:31 +000012741 bool isFastMultiplier = false;
12742 if (Diff < 10) {
12743 switch ((unsigned char)Diff) {
12744 default: break;
12745 case 1: // result = add base, cond
12746 case 2: // result = lea base( , cond*2)
12747 case 3: // result = lea base(cond, cond*2)
12748 case 4: // result = lea base( , cond*4)
12749 case 5: // result = lea base(cond, cond*4)
12750 case 8: // result = lea base( , cond*8)
12751 case 9: // result = lea base(cond, cond*8)
12752 isFastMultiplier = true;
12753 break;
12754 }
12755 }
Eric Christopherfd179292009-08-27 18:07:15 +000012756
Chris Lattnercee56e72009-03-13 05:53:31 +000012757 if (isFastMultiplier) {
12758 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
12759 if (NeedsCondInvert) // Invert the condition if needed.
12760 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
12761 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000012762
Chris Lattnercee56e72009-03-13 05:53:31 +000012763 // Zero extend the condition if needed.
12764 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
12765 Cond);
12766 // Scale the condition by the difference.
12767 if (Diff != 1)
12768 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
12769 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000012770
Chris Lattnercee56e72009-03-13 05:53:31 +000012771 // Add the base if non-zero.
12772 if (FalseC->getAPIntValue() != 0)
12773 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
12774 SDValue(FalseC, 0));
12775 return Cond;
12776 }
Eric Christopherfd179292009-08-27 18:07:15 +000012777 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000012778 }
12779 }
Eric Christopherfd179292009-08-27 18:07:15 +000012780
Dan Gohman475871a2008-07-27 21:46:04 +000012781 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000012782}
12783
Chris Lattnerd1980a52009-03-12 06:52:53 +000012784/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
12785static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
12786 TargetLowering::DAGCombinerInfo &DCI) {
12787 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000012788
Chris Lattnerd1980a52009-03-12 06:52:53 +000012789 // If the flag operand isn't dead, don't touch this CMOV.
12790 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
12791 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000012792
Evan Chengb5a55d92011-05-24 01:48:22 +000012793 SDValue FalseOp = N->getOperand(0);
12794 SDValue TrueOp = N->getOperand(1);
12795 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
12796 SDValue Cond = N->getOperand(3);
12797 if (CC == X86::COND_E || CC == X86::COND_NE) {
12798 switch (Cond.getOpcode()) {
12799 default: break;
12800 case X86ISD::BSR:
12801 case X86ISD::BSF:
12802 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
12803 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
12804 return (CC == X86::COND_E) ? FalseOp : TrueOp;
12805 }
12806 }
12807
Chris Lattnerd1980a52009-03-12 06:52:53 +000012808 // If this is a select between two integer constants, try to do some
12809 // optimizations. Note that the operands are ordered the opposite of SELECT
12810 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000012811 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
12812 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000012813 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
12814 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000012815 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
12816 CC = X86::GetOppositeBranchCondition(CC);
12817 std::swap(TrueC, FalseC);
12818 }
Eric Christopherfd179292009-08-27 18:07:15 +000012819
Chris Lattnerd1980a52009-03-12 06:52:53 +000012820 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000012821 // This is efficient for any integer data type (including i8/i16) and
12822 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000012823 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000012824 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
12825 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000012826
Chris Lattnerd1980a52009-03-12 06:52:53 +000012827 // Zero extend the condition if needed.
12828 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000012829
Chris Lattnerd1980a52009-03-12 06:52:53 +000012830 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
12831 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000012832 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000012833 if (N->getNumValues() == 2) // Dead flag value?
12834 return DCI.CombineTo(N, Cond, SDValue());
12835 return Cond;
12836 }
Eric Christopherfd179292009-08-27 18:07:15 +000012837
Chris Lattnercee56e72009-03-13 05:53:31 +000012838 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
12839 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000012840 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000012841 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
12842 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000012843
Chris Lattner97a29a52009-03-13 05:22:11 +000012844 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000012845 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
12846 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000012847 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
12848 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000012849
Chris Lattner97a29a52009-03-13 05:22:11 +000012850 if (N->getNumValues() == 2) // Dead flag value?
12851 return DCI.CombineTo(N, Cond, SDValue());
12852 return Cond;
12853 }
Eric Christopherfd179292009-08-27 18:07:15 +000012854
Chris Lattnercee56e72009-03-13 05:53:31 +000012855 // Optimize cases that will turn into an LEA instruction. This requires
12856 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000012857 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000012858 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000012859 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000012860
Chris Lattnercee56e72009-03-13 05:53:31 +000012861 bool isFastMultiplier = false;
12862 if (Diff < 10) {
12863 switch ((unsigned char)Diff) {
12864 default: break;
12865 case 1: // result = add base, cond
12866 case 2: // result = lea base( , cond*2)
12867 case 3: // result = lea base(cond, cond*2)
12868 case 4: // result = lea base( , cond*4)
12869 case 5: // result = lea base(cond, cond*4)
12870 case 8: // result = lea base( , cond*8)
12871 case 9: // result = lea base(cond, cond*8)
12872 isFastMultiplier = true;
12873 break;
12874 }
12875 }
Eric Christopherfd179292009-08-27 18:07:15 +000012876
Chris Lattnercee56e72009-03-13 05:53:31 +000012877 if (isFastMultiplier) {
12878 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000012879 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
12880 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000012881 // Zero extend the condition if needed.
12882 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
12883 Cond);
12884 // Scale the condition by the difference.
12885 if (Diff != 1)
12886 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
12887 DAG.getConstant(Diff, Cond.getValueType()));
12888
12889 // Add the base if non-zero.
12890 if (FalseC->getAPIntValue() != 0)
12891 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
12892 SDValue(FalseC, 0));
12893 if (N->getNumValues() == 2) // Dead flag value?
12894 return DCI.CombineTo(N, Cond, SDValue());
12895 return Cond;
12896 }
Eric Christopherfd179292009-08-27 18:07:15 +000012897 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000012898 }
12899 }
12900 return SDValue();
12901}
12902
12903
Evan Cheng0b0cd912009-03-28 05:57:29 +000012904/// PerformMulCombine - Optimize a single multiply with constant into two
12905/// in order to implement it with two cheaper instructions, e.g.
12906/// LEA + SHL, LEA + LEA.
12907static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
12908 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000012909 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
12910 return SDValue();
12911
Owen Andersone50ed302009-08-10 22:56:29 +000012912 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012913 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000012914 return SDValue();
12915
12916 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
12917 if (!C)
12918 return SDValue();
12919 uint64_t MulAmt = C->getZExtValue();
12920 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
12921 return SDValue();
12922
12923 uint64_t MulAmt1 = 0;
12924 uint64_t MulAmt2 = 0;
12925 if ((MulAmt % 9) == 0) {
12926 MulAmt1 = 9;
12927 MulAmt2 = MulAmt / 9;
12928 } else if ((MulAmt % 5) == 0) {
12929 MulAmt1 = 5;
12930 MulAmt2 = MulAmt / 5;
12931 } else if ((MulAmt % 3) == 0) {
12932 MulAmt1 = 3;
12933 MulAmt2 = MulAmt / 3;
12934 }
12935 if (MulAmt2 &&
12936 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
12937 DebugLoc DL = N->getDebugLoc();
12938
12939 if (isPowerOf2_64(MulAmt2) &&
12940 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
12941 // If second multiplifer is pow2, issue it first. We want the multiply by
12942 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
12943 // is an add.
12944 std::swap(MulAmt1, MulAmt2);
12945
12946 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000012947 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000012948 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000012949 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000012950 else
Evan Cheng73f24c92009-03-30 21:36:47 +000012951 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000012952 DAG.getConstant(MulAmt1, VT));
12953
Eric Christopherfd179292009-08-27 18:07:15 +000012954 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000012955 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000012956 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000012957 else
Evan Cheng73f24c92009-03-30 21:36:47 +000012958 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000012959 DAG.getConstant(MulAmt2, VT));
12960
12961 // Do not add new nodes to DAG combiner worklist.
12962 DCI.CombineTo(N, NewMul, false);
12963 }
12964 return SDValue();
12965}
12966
Evan Chengad9c0a32009-12-15 00:53:42 +000012967static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
12968 SDValue N0 = N->getOperand(0);
12969 SDValue N1 = N->getOperand(1);
12970 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
12971 EVT VT = N0.getValueType();
12972
12973 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
12974 // since the result of setcc_c is all zero's or all ones.
12975 if (N1C && N0.getOpcode() == ISD::AND &&
12976 N0.getOperand(1).getOpcode() == ISD::Constant) {
12977 SDValue N00 = N0.getOperand(0);
12978 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
12979 ((N00.getOpcode() == ISD::ANY_EXTEND ||
12980 N00.getOpcode() == ISD::ZERO_EXTEND) &&
12981 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
12982 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
12983 APInt ShAmt = N1C->getAPIntValue();
12984 Mask = Mask.shl(ShAmt);
12985 if (Mask != 0)
12986 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
12987 N00, DAG.getConstant(Mask, VT));
12988 }
12989 }
12990
12991 return SDValue();
12992}
Evan Cheng0b0cd912009-03-28 05:57:29 +000012993
Nate Begeman740ab032009-01-26 00:52:55 +000012994/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
12995/// when possible.
12996static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
12997 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000012998 EVT VT = N->getValueType(0);
12999 if (!VT.isVector() && VT.isInteger() &&
13000 N->getOpcode() == ISD::SHL)
13001 return PerformSHLCombine(N, DAG);
13002
Nate Begeman740ab032009-01-26 00:52:55 +000013003 // On X86 with SSE2 support, we can transform this to a vector shift if
13004 // all elements are shifted by the same amount. We can't do this in legalize
13005 // because the a constant vector is typically transformed to a constant pool
13006 // so we have no knowledge of the shift amount.
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000013007 if (!(Subtarget->hasSSE2() || Subtarget->hasAVX()))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013008 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013009
Owen Anderson825b72b2009-08-11 20:47:22 +000013010 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013011 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013012
Mon P Wang3becd092009-01-28 08:12:05 +000013013 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013014 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013015 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013016 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013017 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13018 unsigned NumElts = VT.getVectorNumElements();
13019 unsigned i = 0;
13020 for (; i != NumElts; ++i) {
13021 SDValue Arg = ShAmtOp.getOperand(i);
13022 if (Arg.getOpcode() == ISD::UNDEF) continue;
13023 BaseShAmt = Arg;
13024 break;
13025 }
13026 for (; i != NumElts; ++i) {
13027 SDValue Arg = ShAmtOp.getOperand(i);
13028 if (Arg.getOpcode() == ISD::UNDEF) continue;
13029 if (Arg != BaseShAmt) {
13030 return SDValue();
13031 }
13032 }
13033 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013034 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013035 SDValue InVec = ShAmtOp.getOperand(0);
13036 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13037 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13038 unsigned i = 0;
13039 for (; i != NumElts; ++i) {
13040 SDValue Arg = InVec.getOperand(i);
13041 if (Arg.getOpcode() == ISD::UNDEF) continue;
13042 BaseShAmt = Arg;
13043 break;
13044 }
13045 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13046 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000013047 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000013048 if (C->getZExtValue() == SplatIdx)
13049 BaseShAmt = InVec.getOperand(1);
13050 }
13051 }
13052 if (BaseShAmt.getNode() == 0)
13053 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
13054 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000013055 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013056 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000013057
Mon P Wangefa42202009-09-03 19:56:25 +000013058 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000013059 if (EltVT.bitsGT(MVT::i32))
13060 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
13061 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000013062 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000013063
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013064 // The shift amount is identical so we can do a vector shift.
13065 SDValue ValOp = N->getOperand(0);
13066 switch (N->getOpcode()) {
13067 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000013068 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013069 break;
13070 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000013071 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013072 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013073 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013074 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013075 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013076 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013077 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013078 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013079 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013080 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013081 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013082 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013083 break;
13084 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000013085 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013086 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013087 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013088 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013089 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013090 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013091 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013092 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013093 break;
13094 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000013095 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013096 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013097 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013098 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013099 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013100 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013101 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013102 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013103 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013104 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013105 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013106 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013107 break;
Nate Begeman740ab032009-01-26 00:52:55 +000013108 }
13109 return SDValue();
13110}
13111
Nate Begemanb65c1752010-12-17 22:55:37 +000013112
Stuart Hastings865f0932011-06-03 23:53:54 +000013113// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
13114// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
13115// and friends. Likewise for OR -> CMPNEQSS.
13116static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
13117 TargetLowering::DAGCombinerInfo &DCI,
13118 const X86Subtarget *Subtarget) {
13119 unsigned opcode;
13120
13121 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
13122 // we're requiring SSE2 for both.
13123 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
13124 SDValue N0 = N->getOperand(0);
13125 SDValue N1 = N->getOperand(1);
13126 SDValue CMP0 = N0->getOperand(1);
13127 SDValue CMP1 = N1->getOperand(1);
13128 DebugLoc DL = N->getDebugLoc();
13129
13130 // The SETCCs should both refer to the same CMP.
13131 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
13132 return SDValue();
13133
13134 SDValue CMP00 = CMP0->getOperand(0);
13135 SDValue CMP01 = CMP0->getOperand(1);
13136 EVT VT = CMP00.getValueType();
13137
13138 if (VT == MVT::f32 || VT == MVT::f64) {
13139 bool ExpectingFlags = false;
13140 // Check for any users that want flags:
13141 for (SDNode::use_iterator UI = N->use_begin(),
13142 UE = N->use_end();
13143 !ExpectingFlags && UI != UE; ++UI)
13144 switch (UI->getOpcode()) {
13145 default:
13146 case ISD::BR_CC:
13147 case ISD::BRCOND:
13148 case ISD::SELECT:
13149 ExpectingFlags = true;
13150 break;
13151 case ISD::CopyToReg:
13152 case ISD::SIGN_EXTEND:
13153 case ISD::ZERO_EXTEND:
13154 case ISD::ANY_EXTEND:
13155 break;
13156 }
13157
13158 if (!ExpectingFlags) {
13159 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
13160 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
13161
13162 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
13163 X86::CondCode tmp = cc0;
13164 cc0 = cc1;
13165 cc1 = tmp;
13166 }
13167
13168 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
13169 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
13170 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
13171 X86ISD::NodeType NTOperator = is64BitFP ?
13172 X86ISD::FSETCCsd : X86ISD::FSETCCss;
13173 // FIXME: need symbolic constants for these magic numbers.
13174 // See X86ATTInstPrinter.cpp:printSSECC().
13175 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
13176 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
13177 DAG.getConstant(x86cc, MVT::i8));
13178 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
13179 OnesOrZeroesF);
13180 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
13181 DAG.getConstant(1, MVT::i32));
13182 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
13183 return OneBitOfTruth;
13184 }
13185 }
13186 }
13187 }
13188 return SDValue();
13189}
13190
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013191/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
13192/// so it can be folded inside ANDNP.
13193static bool CanFoldXORWithAllOnes(const SDNode *N) {
13194 EVT VT = N->getValueType(0);
13195
13196 // Match direct AllOnes for 128 and 256-bit vectors
13197 if (ISD::isBuildVectorAllOnes(N))
13198 return true;
13199
13200 // Look through a bit convert.
13201 if (N->getOpcode() == ISD::BITCAST)
13202 N = N->getOperand(0).getNode();
13203
13204 // Sometimes the operand may come from a insert_subvector building a 256-bit
13205 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013206 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000013207 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
13208 SDValue V1 = N->getOperand(0);
13209 SDValue V2 = N->getOperand(1);
13210
13211 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
13212 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
13213 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
13214 ISD::isBuildVectorAllOnes(V2.getNode()))
13215 return true;
13216 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013217
13218 return false;
13219}
13220
Nate Begemanb65c1752010-12-17 22:55:37 +000013221static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
13222 TargetLowering::DAGCombinerInfo &DCI,
13223 const X86Subtarget *Subtarget) {
13224 if (DCI.isBeforeLegalizeOps())
13225 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013226
Stuart Hastings865f0932011-06-03 23:53:54 +000013227 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13228 if (R.getNode())
13229 return R;
13230
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013231 // Want to form ANDNP nodes:
13232 // 1) In the hopes of then easily combining them with OR and AND nodes
13233 // to form PBLEND/PSIGN.
13234 // 2) To match ANDN packed intrinsics
Nate Begemanb65c1752010-12-17 22:55:37 +000013235 EVT VT = N->getValueType(0);
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013236 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000013237 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013238
Nate Begemanb65c1752010-12-17 22:55:37 +000013239 SDValue N0 = N->getOperand(0);
13240 SDValue N1 = N->getOperand(1);
13241 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013242
Nate Begemanb65c1752010-12-17 22:55:37 +000013243 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013244 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013245 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
13246 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013247 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000013248
13249 // Check RHS for vnot
13250 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013251 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
13252 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013253 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013254
Nate Begemanb65c1752010-12-17 22:55:37 +000013255 return SDValue();
13256}
13257
Evan Cheng760d1942010-01-04 21:22:48 +000013258static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000013259 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000013260 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000013261 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000013262 return SDValue();
13263
Stuart Hastings865f0932011-06-03 23:53:54 +000013264 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13265 if (R.getNode())
13266 return R;
13267
Evan Cheng760d1942010-01-04 21:22:48 +000013268 EVT VT = N->getValueType(0);
Nate Begemanb65c1752010-12-17 22:55:37 +000013269 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64 && VT != MVT::v2i64)
Evan Cheng760d1942010-01-04 21:22:48 +000013270 return SDValue();
13271
Evan Cheng760d1942010-01-04 21:22:48 +000013272 SDValue N0 = N->getOperand(0);
13273 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013274
Nate Begemanb65c1752010-12-17 22:55:37 +000013275 // look for psign/blend
13276 if (Subtarget->hasSSSE3()) {
13277 if (VT == MVT::v2i64) {
13278 // Canonicalize pandn to RHS
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013279 if (N0.getOpcode() == X86ISD::ANDNP)
Nate Begemanb65c1752010-12-17 22:55:37 +000013280 std::swap(N0, N1);
13281 // or (and (m, x), (pandn m, y))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013282 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
Nate Begemanb65c1752010-12-17 22:55:37 +000013283 SDValue Mask = N1.getOperand(0);
13284 SDValue X = N1.getOperand(1);
13285 SDValue Y;
13286 if (N0.getOperand(0) == Mask)
13287 Y = N0.getOperand(1);
13288 if (N0.getOperand(1) == Mask)
13289 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013290
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013291 // Check to see if the mask appeared in both the AND and ANDNP and
Nate Begemanb65c1752010-12-17 22:55:37 +000013292 if (!Y.getNode())
13293 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013294
Nate Begemanb65c1752010-12-17 22:55:37 +000013295 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
13296 if (Mask.getOpcode() != ISD::BITCAST ||
13297 X.getOpcode() != ISD::BITCAST ||
13298 Y.getOpcode() != ISD::BITCAST)
13299 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013300
Nate Begemanb65c1752010-12-17 22:55:37 +000013301 // Look through mask bitcast.
13302 Mask = Mask.getOperand(0);
13303 EVT MaskVT = Mask.getValueType();
13304
13305 // Validate that the Mask operand is a vector sra node. The sra node
13306 // will be an intrinsic.
13307 if (Mask.getOpcode() != ISD::INTRINSIC_WO_CHAIN)
13308 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013309
Nate Begemanb65c1752010-12-17 22:55:37 +000013310 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
13311 // there is no psrai.b
13312 switch (cast<ConstantSDNode>(Mask.getOperand(0))->getZExtValue()) {
13313 case Intrinsic::x86_sse2_psrai_w:
13314 case Intrinsic::x86_sse2_psrai_d:
13315 break;
13316 default: return SDValue();
13317 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013318
Nate Begemanb65c1752010-12-17 22:55:37 +000013319 // Check that the SRA is all signbits.
13320 SDValue SraC = Mask.getOperand(2);
13321 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
13322 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
13323 if ((SraAmt + 1) != EltBits)
13324 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013325
Nate Begemanb65c1752010-12-17 22:55:37 +000013326 DebugLoc DL = N->getDebugLoc();
13327
13328 // Now we know we at least have a plendvb with the mask val. See if
13329 // we can form a psignb/w/d.
13330 // psign = x.type == y.type == mask.type && y = sub(0, x);
13331 X = X.getOperand(0);
13332 Y = Y.getOperand(0);
13333 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
13334 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
13335 X.getValueType() == MaskVT && X.getValueType() == Y.getValueType()){
13336 unsigned Opc = 0;
13337 switch (EltBits) {
13338 case 8: Opc = X86ISD::PSIGNB; break;
13339 case 16: Opc = X86ISD::PSIGNW; break;
13340 case 32: Opc = X86ISD::PSIGND; break;
13341 default: break;
13342 }
13343 if (Opc) {
13344 SDValue Sign = DAG.getNode(Opc, DL, MaskVT, X, Mask.getOperand(1));
13345 return DAG.getNode(ISD::BITCAST, DL, MVT::v2i64, Sign);
13346 }
13347 }
13348 // PBLENDVB only available on SSE 4.1
13349 if (!Subtarget->hasSSE41())
13350 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013351
Nate Begemanb65c1752010-12-17 22:55:37 +000013352 X = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, X);
13353 Y = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, Y);
13354 Mask = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, Mask);
Nadav Rotemfbad25e2011-09-11 15:02:23 +000013355 Mask = DAG.getNode(ISD::VSELECT, DL, MVT::v16i8, Mask, X, Y);
Nate Begemanb65c1752010-12-17 22:55:37 +000013356 return DAG.getNode(ISD::BITCAST, DL, MVT::v2i64, Mask);
13357 }
13358 }
13359 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013360
Nate Begemanb65c1752010-12-17 22:55:37 +000013361 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000013362 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
13363 std::swap(N0, N1);
13364 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
13365 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000013366 if (!N0.hasOneUse() || !N1.hasOneUse())
13367 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000013368
13369 SDValue ShAmt0 = N0.getOperand(1);
13370 if (ShAmt0.getValueType() != MVT::i8)
13371 return SDValue();
13372 SDValue ShAmt1 = N1.getOperand(1);
13373 if (ShAmt1.getValueType() != MVT::i8)
13374 return SDValue();
13375 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
13376 ShAmt0 = ShAmt0.getOperand(0);
13377 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
13378 ShAmt1 = ShAmt1.getOperand(0);
13379
13380 DebugLoc DL = N->getDebugLoc();
13381 unsigned Opc = X86ISD::SHLD;
13382 SDValue Op0 = N0.getOperand(0);
13383 SDValue Op1 = N1.getOperand(0);
13384 if (ShAmt0.getOpcode() == ISD::SUB) {
13385 Opc = X86ISD::SHRD;
13386 std::swap(Op0, Op1);
13387 std::swap(ShAmt0, ShAmt1);
13388 }
13389
Evan Cheng8b1190a2010-04-28 01:18:01 +000013390 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000013391 if (ShAmt1.getOpcode() == ISD::SUB) {
13392 SDValue Sum = ShAmt1.getOperand(0);
13393 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000013394 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
13395 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
13396 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
13397 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000013398 return DAG.getNode(Opc, DL, VT,
13399 Op0, Op1,
13400 DAG.getNode(ISD::TRUNCATE, DL,
13401 MVT::i8, ShAmt0));
13402 }
13403 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
13404 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
13405 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000013406 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000013407 return DAG.getNode(Opc, DL, VT,
13408 N0.getOperand(0), N1.getOperand(0),
13409 DAG.getNode(ISD::TRUNCATE, DL,
13410 MVT::i8, ShAmt0));
13411 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013412
Evan Cheng760d1942010-01-04 21:22:48 +000013413 return SDValue();
13414}
13415
Chris Lattner149a4e52008-02-22 02:09:43 +000013416/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013417static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000013418 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000013419 StoreSDNode *St = cast<StoreSDNode>(N);
13420 EVT VT = St->getValue().getValueType();
13421 EVT StVT = St->getMemoryVT();
13422 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000013423 SDValue StoredVal = St->getOperand(1);
13424 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13425
13426 // If we are saving a concatination of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000013427 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
13428 // 128-bit ones. If in the future the cost becomes only one memory access the
13429 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000013430 if (VT.getSizeInBits() == 256 &&
13431 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
13432 StoredVal.getNumOperands() == 2) {
13433
13434 SDValue Value0 = StoredVal.getOperand(0);
13435 SDValue Value1 = StoredVal.getOperand(1);
13436
13437 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
13438 SDValue Ptr0 = St->getBasePtr();
13439 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
13440
13441 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
13442 St->getPointerInfo(), St->isVolatile(),
13443 St->isNonTemporal(), St->getAlignment());
13444 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
13445 St->getPointerInfo(), St->isVolatile(),
13446 St->isNonTemporal(), St->getAlignment());
13447 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
13448 }
Nadav Rotem614061b2011-08-10 19:30:14 +000013449
13450 // Optimize trunc store (of multiple scalars) to shuffle and store.
13451 // First, pack all of the elements in one place. Next, store to memory
13452 // in fewer chunks.
13453 if (St->isTruncatingStore() && VT.isVector()) {
13454 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13455 unsigned NumElems = VT.getVectorNumElements();
13456 assert(StVT != VT && "Cannot truncate to the same type");
13457 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
13458 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
13459
13460 // From, To sizes and ElemCount must be pow of two
13461 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
13462 // We are going to use the original vector elt for storing.
13463 // accumulated smaller vector elements must be a multiple of bigger size.
13464 if (0 != (NumElems * ToSz) % FromSz) return SDValue();
13465 unsigned SizeRatio = FromSz / ToSz;
13466
13467 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
13468
13469 // Create a type on which we perform the shuffle
13470 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
13471 StVT.getScalarType(), NumElems*SizeRatio);
13472
13473 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
13474
13475 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
13476 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
13477 for (unsigned i = 0; i < NumElems; i++ ) ShuffleVec[i] = i * SizeRatio;
13478
13479 // Can't shuffle using an illegal type
13480 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
13481
13482 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
13483 DAG.getUNDEF(WideVec.getValueType()),
13484 ShuffleVec.data());
13485 // At this point all of the data is stored at the bottom of the
13486 // register. We now need to save it to mem.
13487
13488 // Find the largest store unit
13489 MVT StoreType = MVT::i8;
13490 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
13491 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
13492 MVT Tp = (MVT::SimpleValueType)tp;
13493 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
13494 StoreType = Tp;
13495 }
13496
13497 // Bitcast the original vector into a vector of store-size units
13498 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
13499 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
13500 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
13501 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
13502 SmallVector<SDValue, 8> Chains;
13503 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
13504 TLI.getPointerTy());
13505 SDValue Ptr = St->getBasePtr();
13506
13507 // Perform one or more big stores into memory.
13508 for (unsigned i = 0; i < (ToSz*NumElems)/StoreType.getSizeInBits() ; i++) {
13509 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
13510 StoreType, ShuffWide,
13511 DAG.getIntPtrConstant(i));
13512 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
13513 St->getPointerInfo(), St->isVolatile(),
13514 St->isNonTemporal(), St->getAlignment());
13515 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
13516 Chains.push_back(Ch);
13517 }
13518
13519 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
13520 Chains.size());
13521 }
13522
13523
Chris Lattner149a4e52008-02-22 02:09:43 +000013524 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
13525 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000013526 // A preferable solution to the general problem is to figure out the right
13527 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000013528
13529 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000013530 if (VT.getSizeInBits() != 64)
13531 return SDValue();
13532
Devang Patel578efa92009-06-05 21:57:13 +000013533 const Function *F = DAG.getMachineFunction().getFunction();
13534 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +000013535 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +000013536 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000013537 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000013538 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000013539 isa<LoadSDNode>(St->getValue()) &&
13540 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
13541 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000013542 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000013543 LoadSDNode *Ld = 0;
13544 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000013545 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000013546 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000013547 // Must be a store of a load. We currently handle two cases: the load
13548 // is a direct child, and it's under an intervening TokenFactor. It is
13549 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000013550 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000013551 Ld = cast<LoadSDNode>(St->getChain());
13552 else if (St->getValue().hasOneUse() &&
13553 ChainVal->getOpcode() == ISD::TokenFactor) {
13554 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000013555 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000013556 TokenFactorIndex = i;
13557 Ld = cast<LoadSDNode>(St->getValue());
13558 } else
13559 Ops.push_back(ChainVal->getOperand(i));
13560 }
13561 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000013562
Evan Cheng536e6672009-03-12 05:59:15 +000013563 if (!Ld || !ISD::isNormalLoad(Ld))
13564 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000013565
Evan Cheng536e6672009-03-12 05:59:15 +000013566 // If this is not the MMX case, i.e. we are just turning i64 load/store
13567 // into f64 load/store, avoid the transformation if there are multiple
13568 // uses of the loaded value.
13569 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
13570 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000013571
Evan Cheng536e6672009-03-12 05:59:15 +000013572 DebugLoc LdDL = Ld->getDebugLoc();
13573 DebugLoc StDL = N->getDebugLoc();
13574 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
13575 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
13576 // pair instead.
13577 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013578 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000013579 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
13580 Ld->getPointerInfo(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000013581 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000013582 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000013583 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000013584 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000013585 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000013586 Ops.size());
13587 }
Evan Cheng536e6672009-03-12 05:59:15 +000013588 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000013589 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000013590 St->isVolatile(), St->isNonTemporal(),
13591 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000013592 }
Evan Cheng536e6672009-03-12 05:59:15 +000013593
13594 // Otherwise, lower to two pairs of 32-bit loads / stores.
13595 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000013596 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
13597 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000013598
Owen Anderson825b72b2009-08-11 20:47:22 +000013599 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000013600 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000013601 Ld->isVolatile(), Ld->isNonTemporal(),
13602 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000013603 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000013604 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000013605 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000013606 MinAlign(Ld->getAlignment(), 4));
13607
13608 SDValue NewChain = LoLd.getValue(1);
13609 if (TokenFactorIndex != -1) {
13610 Ops.push_back(LoLd);
13611 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000013612 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000013613 Ops.size());
13614 }
13615
13616 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000013617 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
13618 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000013619
13620 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000013621 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000013622 St->isVolatile(), St->isNonTemporal(),
13623 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000013624 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000013625 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000013626 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000013627 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000013628 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000013629 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000013630 }
Dan Gohman475871a2008-07-27 21:46:04 +000013631 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000013632}
13633
Chris Lattner6cf73262008-01-25 06:14:17 +000013634/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
13635/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013636static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000013637 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
13638 // F[X]OR(0.0, x) -> x
13639 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000013640 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
13641 if (C->getValueAPF().isPosZero())
13642 return N->getOperand(1);
13643 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
13644 if (C->getValueAPF().isPosZero())
13645 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000013646 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000013647}
13648
13649/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013650static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000013651 // FAND(0.0, x) -> 0.0
13652 // FAND(x, 0.0) -> 0.0
13653 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
13654 if (C->getValueAPF().isPosZero())
13655 return N->getOperand(0);
13656 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
13657 if (C->getValueAPF().isPosZero())
13658 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000013659 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000013660}
13661
Dan Gohmane5af2d32009-01-29 01:59:02 +000013662static SDValue PerformBTCombine(SDNode *N,
13663 SelectionDAG &DAG,
13664 TargetLowering::DAGCombinerInfo &DCI) {
13665 // BT ignores high bits in the bit index operand.
13666 SDValue Op1 = N->getOperand(1);
13667 if (Op1.hasOneUse()) {
13668 unsigned BitWidth = Op1.getValueSizeInBits();
13669 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
13670 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000013671 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
13672 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000013673 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000013674 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
13675 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
13676 DCI.CommitTargetLoweringOpt(TLO);
13677 }
13678 return SDValue();
13679}
Chris Lattner83e6c992006-10-04 06:57:07 +000013680
Eli Friedman7a5e5552009-06-07 06:52:44 +000013681static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
13682 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000013683 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000013684 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000013685 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000013686 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000013687 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000013688 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000013689 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000013690 }
13691 return SDValue();
13692}
13693
Evan Cheng2e489c42009-12-16 00:53:11 +000013694static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
13695 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
13696 // (and (i32 x86isd::setcc_carry), 1)
13697 // This eliminates the zext. This transformation is necessary because
13698 // ISD::SETCC is always legalized to i8.
13699 DebugLoc dl = N->getDebugLoc();
13700 SDValue N0 = N->getOperand(0);
13701 EVT VT = N->getValueType(0);
13702 if (N0.getOpcode() == ISD::AND &&
13703 N0.hasOneUse() &&
13704 N0.getOperand(0).hasOneUse()) {
13705 SDValue N00 = N0.getOperand(0);
13706 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
13707 return SDValue();
13708 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
13709 if (!C || C->getZExtValue() != 1)
13710 return SDValue();
13711 return DAG.getNode(ISD::AND, dl, VT,
13712 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
13713 N00.getOperand(0), N00.getOperand(1)),
13714 DAG.getConstant(1, VT));
13715 }
13716
13717 return SDValue();
13718}
13719
Chris Lattnerc19d1c32010-12-19 22:08:31 +000013720// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
13721static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
13722 unsigned X86CC = N->getConstantOperandVal(0);
13723 SDValue EFLAG = N->getOperand(1);
13724 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013725
Chris Lattnerc19d1c32010-12-19 22:08:31 +000013726 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
13727 // a zext and produces an all-ones bit which is more useful than 0/1 in some
13728 // cases.
13729 if (X86CC == X86::COND_B)
13730 return DAG.getNode(ISD::AND, DL, MVT::i8,
13731 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
13732 DAG.getConstant(X86CC, MVT::i8), EFLAG),
13733 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013734
Chris Lattnerc19d1c32010-12-19 22:08:31 +000013735 return SDValue();
13736}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013737
Benjamin Kramer1396c402011-06-18 11:09:41 +000013738static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
13739 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000013740 SDValue Op0 = N->getOperand(0);
13741 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
13742 // a 32-bit target where SSE doesn't support i64->FP operations.
13743 if (Op0.getOpcode() == ISD::LOAD) {
13744 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
13745 EVT VT = Ld->getValueType(0);
13746 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
13747 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
13748 !XTLI->getSubtarget()->is64Bit() &&
13749 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000013750 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
13751 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000013752 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
13753 return FILDChain;
13754 }
13755 }
13756 return SDValue();
13757}
13758
Chris Lattner23a01992010-12-20 01:37:09 +000013759// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
13760static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
13761 X86TargetLowering::DAGCombinerInfo &DCI) {
13762 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
13763 // the result is either zero or one (depending on the input carry bit).
13764 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
13765 if (X86::isZeroNode(N->getOperand(0)) &&
13766 X86::isZeroNode(N->getOperand(1)) &&
13767 // We don't have a good way to replace an EFLAGS use, so only do this when
13768 // dead right now.
13769 SDValue(N, 1).use_empty()) {
13770 DebugLoc DL = N->getDebugLoc();
13771 EVT VT = N->getValueType(0);
13772 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
13773 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
13774 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
13775 DAG.getConstant(X86::COND_B,MVT::i8),
13776 N->getOperand(2)),
13777 DAG.getConstant(1, VT));
13778 return DCI.CombineTo(N, Res1, CarryOut);
13779 }
13780
13781 return SDValue();
13782}
13783
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000013784// fold (add Y, (sete X, 0)) -> adc 0, Y
13785// (add Y, (setne X, 0)) -> sbb -1, Y
13786// (sub (sete X, 0), Y) -> sbb 0, Y
13787// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000013788static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000013789 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013790
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000013791 // Look through ZExts.
13792 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
13793 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
13794 return SDValue();
13795
13796 SDValue SetCC = Ext.getOperand(0);
13797 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
13798 return SDValue();
13799
13800 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
13801 if (CC != X86::COND_E && CC != X86::COND_NE)
13802 return SDValue();
13803
13804 SDValue Cmp = SetCC.getOperand(1);
13805 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000013806 !X86::isZeroNode(Cmp.getOperand(1)) ||
13807 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000013808 return SDValue();
13809
13810 SDValue CmpOp0 = Cmp.getOperand(0);
13811 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
13812 DAG.getConstant(1, CmpOp0.getValueType()));
13813
13814 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
13815 if (CC == X86::COND_NE)
13816 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
13817 DL, OtherVal.getValueType(), OtherVal,
13818 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
13819 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
13820 DL, OtherVal.getValueType(), OtherVal,
13821 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
13822}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000013823
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000013824static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG) {
13825 SDValue Op0 = N->getOperand(0);
13826 SDValue Op1 = N->getOperand(1);
13827
13828 // X86 can't encode an immediate LHS of a sub. See if we can push the
13829 // negation into a preceding instruction.
13830 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000013831 // If the RHS of the sub is a XOR with one use and a constant, invert the
13832 // immediate. Then add one to the LHS of the sub so we can turn
13833 // X-Y -> X+~Y+1, saving one register.
13834 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
13835 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000013836 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000013837 EVT VT = Op0.getValueType();
13838 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
13839 Op1.getOperand(0),
13840 DAG.getConstant(~XorC, VT));
13841 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000013842 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000013843 }
13844 }
13845
13846 return OptimizeConditionalInDecrement(N, DAG);
13847}
13848
Dan Gohman475871a2008-07-27 21:46:04 +000013849SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000013850 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000013851 SelectionDAG &DAG = DCI.DAG;
13852 switch (N->getOpcode()) {
13853 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013854 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000013855 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +000013856 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013857 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000013858 case ISD::ADD: return OptimizeConditionalInDecrement(N, DAG);
13859 case ISD::SUB: return PerformSubCombine(N, DAG);
Chris Lattner23a01992010-12-20 01:37:09 +000013860 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000013861 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000013862 case ISD::SHL:
13863 case ISD::SRA:
13864 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000013865 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000013866 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000013867 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000013868 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Chris Lattner6cf73262008-01-25 06:14:17 +000013869 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000013870 case X86ISD::FOR: return PerformFORCombine(N, DAG);
13871 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000013872 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000013873 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000013874 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000013875 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000013876 case X86ISD::SHUFPS: // Handle all target specific shuffles
13877 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000013878 case X86ISD::PALIGN:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000013879 case X86ISD::PUNPCKHBW:
13880 case X86ISD::PUNPCKHWD:
13881 case X86ISD::PUNPCKHDQ:
13882 case X86ISD::PUNPCKHQDQ:
13883 case X86ISD::UNPCKHPS:
13884 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +000013885 case X86ISD::VUNPCKHPSY:
13886 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000013887 case X86ISD::PUNPCKLBW:
13888 case X86ISD::PUNPCKLWD:
13889 case X86ISD::PUNPCKLDQ:
13890 case X86ISD::PUNPCKLQDQ:
13891 case X86ISD::UNPCKLPS:
13892 case X86ISD::UNPCKLPD:
David Greenefbf05d32011-02-22 23:31:46 +000013893 case X86ISD::VUNPCKLPSY:
13894 case X86ISD::VUNPCKLPDY:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000013895 case X86ISD::MOVHLPS:
13896 case X86ISD::MOVLHPS:
13897 case X86ISD::PSHUFD:
13898 case X86ISD::PSHUFHW:
13899 case X86ISD::PSHUFLW:
13900 case X86ISD::MOVSS:
13901 case X86ISD::MOVSD:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +000013902 case X86ISD::VPERMILPS:
13903 case X86ISD::VPERMILPSY:
13904 case X86ISD::VPERMILPD:
13905 case X86ISD::VPERMILPDY:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +000013906 case X86ISD::VPERM2F128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000013907 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000013908 }
13909
Dan Gohman475871a2008-07-27 21:46:04 +000013910 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000013911}
13912
Evan Chenge5b51ac2010-04-17 06:13:15 +000013913/// isTypeDesirableForOp - Return true if the target has native support for
13914/// the specified value type and it is 'desirable' to use the type for the
13915/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
13916/// instruction encodings are longer and some i16 instructions are slow.
13917bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
13918 if (!isTypeLegal(VT))
13919 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000013920 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000013921 return true;
13922
13923 switch (Opc) {
13924 default:
13925 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000013926 case ISD::LOAD:
13927 case ISD::SIGN_EXTEND:
13928 case ISD::ZERO_EXTEND:
13929 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000013930 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000013931 case ISD::SRL:
13932 case ISD::SUB:
13933 case ISD::ADD:
13934 case ISD::MUL:
13935 case ISD::AND:
13936 case ISD::OR:
13937 case ISD::XOR:
13938 return false;
13939 }
13940}
13941
13942/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000013943/// beneficial for dag combiner to promote the specified node. If true, it
13944/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000013945bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000013946 EVT VT = Op.getValueType();
13947 if (VT != MVT::i16)
13948 return false;
13949
Evan Cheng4c26e932010-04-19 19:29:22 +000013950 bool Promote = false;
13951 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000013952 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000013953 default: break;
13954 case ISD::LOAD: {
13955 LoadSDNode *LD = cast<LoadSDNode>(Op);
13956 // If the non-extending load has a single use and it's not live out, then it
13957 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000013958 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
13959 Op.hasOneUse()*/) {
13960 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
13961 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
13962 // The only case where we'd want to promote LOAD (rather then it being
13963 // promoted as an operand is when it's only use is liveout.
13964 if (UI->getOpcode() != ISD::CopyToReg)
13965 return false;
13966 }
13967 }
Evan Cheng4c26e932010-04-19 19:29:22 +000013968 Promote = true;
13969 break;
13970 }
13971 case ISD::SIGN_EXTEND:
13972 case ISD::ZERO_EXTEND:
13973 case ISD::ANY_EXTEND:
13974 Promote = true;
13975 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000013976 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000013977 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000013978 SDValue N0 = Op.getOperand(0);
13979 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000013980 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000013981 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000013982 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000013983 break;
13984 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000013985 case ISD::ADD:
13986 case ISD::MUL:
13987 case ISD::AND:
13988 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000013989 case ISD::XOR:
13990 Commute = true;
13991 // fallthrough
13992 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000013993 SDValue N0 = Op.getOperand(0);
13994 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000013995 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000013996 return false;
13997 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000013998 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000013999 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000014000 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014001 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014002 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014003 }
14004 }
14005
14006 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000014007 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014008}
14009
Evan Cheng60c07e12006-07-05 22:17:51 +000014010//===----------------------------------------------------------------------===//
14011// X86 Inline Assembly Support
14012//===----------------------------------------------------------------------===//
14013
Chris Lattnerb8105652009-07-20 17:51:36 +000014014bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
14015 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000014016
14017 std::string AsmStr = IA->getAsmString();
14018
14019 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000014020 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000014021 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000014022
14023 switch (AsmPieces.size()) {
14024 default: return false;
14025 case 1:
14026 AsmStr = AsmPieces[0];
14027 AsmPieces.clear();
14028 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
14029
Chris Lattner7a2bdde2011-04-15 05:18:47 +000014030 // FIXME: this should verify that we are targeting a 486 or better. If not,
Evan Cheng55d42002011-01-08 01:24:27 +000014031 // we will turn this bswap into something that will be lowered to logical ops
14032 // instead of emitting the bswap asm. For now, we don't support 486 or lower
14033 // so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000014034 // bswap $0
14035 if (AsmPieces.size() == 2 &&
14036 (AsmPieces[0] == "bswap" ||
14037 AsmPieces[0] == "bswapq" ||
14038 AsmPieces[0] == "bswapl") &&
14039 (AsmPieces[1] == "$0" ||
14040 AsmPieces[1] == "${0:q}")) {
14041 // No need to check constraints, nothing other than the equivalent of
14042 // "=r,0" would be valid here.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014043 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000014044 if (!Ty || Ty->getBitWidth() % 16 != 0)
14045 return false;
14046 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000014047 }
14048 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000014049 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000014050 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000014051 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000014052 AsmPieces[1] == "$$8," &&
14053 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000014054 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
14055 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000014056 const std::string &ConstraintsStr = IA->getConstraintString();
14057 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000014058 std::sort(AsmPieces.begin(), AsmPieces.end());
14059 if (AsmPieces.size() == 4 &&
14060 AsmPieces[0] == "~{cc}" &&
14061 AsmPieces[1] == "~{dirflag}" &&
14062 AsmPieces[2] == "~{flags}" &&
14063 AsmPieces[3] == "~{fpsr}") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014064 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000014065 if (!Ty || Ty->getBitWidth() % 16 != 0)
14066 return false;
14067 return IntrinsicLowering::LowerToByteSwap(CI);
Dan Gohman0ef701e2010-03-04 19:58:08 +000014068 }
Chris Lattnerb8105652009-07-20 17:51:36 +000014069 }
14070 break;
14071 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000014072 if (CI->getType()->isIntegerTy(32) &&
14073 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
14074 SmallVector<StringRef, 4> Words;
14075 SplitString(AsmPieces[0], Words, " \t,");
14076 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
14077 Words[2] == "${0:w}") {
14078 Words.clear();
14079 SplitString(AsmPieces[1], Words, " \t,");
14080 if (Words.size() == 3 && Words[0] == "rorl" && Words[1] == "$$16" &&
14081 Words[2] == "$0") {
14082 Words.clear();
14083 SplitString(AsmPieces[2], Words, " \t,");
14084 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
14085 Words[2] == "${0:w}") {
14086 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000014087 const std::string &ConstraintsStr = IA->getConstraintString();
14088 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Peter Collingbourne948cf022010-11-13 19:54:30 +000014089 std::sort(AsmPieces.begin(), AsmPieces.end());
14090 if (AsmPieces.size() == 4 &&
14091 AsmPieces[0] == "~{cc}" &&
14092 AsmPieces[1] == "~{dirflag}" &&
14093 AsmPieces[2] == "~{flags}" &&
14094 AsmPieces[3] == "~{fpsr}") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014095 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000014096 if (!Ty || Ty->getBitWidth() % 16 != 0)
14097 return false;
14098 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000014099 }
14100 }
14101 }
14102 }
14103 }
Evan Cheng55d42002011-01-08 01:24:27 +000014104
14105 if (CI->getType()->isIntegerTy(64)) {
14106 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
14107 if (Constraints.size() >= 2 &&
14108 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
14109 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
14110 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
14111 SmallVector<StringRef, 4> Words;
14112 SplitString(AsmPieces[0], Words, " \t");
14113 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
Chris Lattnerb8105652009-07-20 17:51:36 +000014114 Words.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000014115 SplitString(AsmPieces[1], Words, " \t");
14116 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
14117 Words.clear();
14118 SplitString(AsmPieces[2], Words, " \t,");
14119 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
14120 Words[2] == "%edx") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014121 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000014122 if (!Ty || Ty->getBitWidth() % 16 != 0)
14123 return false;
14124 return IntrinsicLowering::LowerToByteSwap(CI);
14125 }
Chris Lattnerb8105652009-07-20 17:51:36 +000014126 }
14127 }
14128 }
14129 }
14130 break;
14131 }
14132 return false;
14133}
14134
14135
14136
Chris Lattnerf4dff842006-07-11 02:54:03 +000014137/// getConstraintType - Given a constraint letter, return the type of
14138/// constraint it is for this target.
14139X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000014140X86TargetLowering::getConstraintType(const std::string &Constraint) const {
14141 if (Constraint.size() == 1) {
14142 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000014143 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000014144 case 'q':
14145 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000014146 case 'f':
14147 case 't':
14148 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000014149 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000014150 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000014151 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000014152 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000014153 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000014154 case 'a':
14155 case 'b':
14156 case 'c':
14157 case 'd':
14158 case 'S':
14159 case 'D':
14160 case 'A':
14161 return C_Register;
14162 case 'I':
14163 case 'J':
14164 case 'K':
14165 case 'L':
14166 case 'M':
14167 case 'N':
14168 case 'G':
14169 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000014170 case 'e':
14171 case 'Z':
14172 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000014173 default:
14174 break;
14175 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000014176 }
Chris Lattner4234f572007-03-25 02:14:49 +000014177 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000014178}
14179
John Thompson44ab89e2010-10-29 17:29:13 +000014180/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000014181/// This object must already have been set up with the operand type
14182/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000014183TargetLowering::ConstraintWeight
14184 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000014185 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000014186 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000014187 Value *CallOperandVal = info.CallOperandVal;
14188 // If we don't have a value, we can't do a match,
14189 // but allow it at the lowest weight.
14190 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000014191 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014192 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000014193 // Look at the constraint type.
14194 switch (*constraint) {
14195 default:
John Thompson44ab89e2010-10-29 17:29:13 +000014196 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
14197 case 'R':
14198 case 'q':
14199 case 'Q':
14200 case 'a':
14201 case 'b':
14202 case 'c':
14203 case 'd':
14204 case 'S':
14205 case 'D':
14206 case 'A':
14207 if (CallOperandVal->getType()->isIntegerTy())
14208 weight = CW_SpecificReg;
14209 break;
14210 case 'f':
14211 case 't':
14212 case 'u':
14213 if (type->isFloatingPointTy())
14214 weight = CW_SpecificReg;
14215 break;
14216 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000014217 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000014218 weight = CW_SpecificReg;
14219 break;
14220 case 'x':
14221 case 'Y':
Nate Begeman2ea8ee72010-12-10 00:26:57 +000014222 if ((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasXMM())
John Thompson44ab89e2010-10-29 17:29:13 +000014223 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000014224 break;
14225 case 'I':
14226 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
14227 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000014228 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000014229 }
14230 break;
John Thompson44ab89e2010-10-29 17:29:13 +000014231 case 'J':
14232 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14233 if (C->getZExtValue() <= 63)
14234 weight = CW_Constant;
14235 }
14236 break;
14237 case 'K':
14238 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14239 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
14240 weight = CW_Constant;
14241 }
14242 break;
14243 case 'L':
14244 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14245 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
14246 weight = CW_Constant;
14247 }
14248 break;
14249 case 'M':
14250 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14251 if (C->getZExtValue() <= 3)
14252 weight = CW_Constant;
14253 }
14254 break;
14255 case 'N':
14256 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14257 if (C->getZExtValue() <= 0xff)
14258 weight = CW_Constant;
14259 }
14260 break;
14261 case 'G':
14262 case 'C':
14263 if (dyn_cast<ConstantFP>(CallOperandVal)) {
14264 weight = CW_Constant;
14265 }
14266 break;
14267 case 'e':
14268 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14269 if ((C->getSExtValue() >= -0x80000000LL) &&
14270 (C->getSExtValue() <= 0x7fffffffLL))
14271 weight = CW_Constant;
14272 }
14273 break;
14274 case 'Z':
14275 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14276 if (C->getZExtValue() <= 0xffffffff)
14277 weight = CW_Constant;
14278 }
14279 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000014280 }
14281 return weight;
14282}
14283
Dale Johannesenba2a0b92008-01-29 02:21:21 +000014284/// LowerXConstraint - try to replace an X constraint, which matches anything,
14285/// with another that has more specific requirements based on the type of the
14286/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000014287const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000014288LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000014289 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
14290 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000014291 if (ConstraintVT.isFloatingPoint()) {
Nate Begeman2ea8ee72010-12-10 00:26:57 +000014292 if (Subtarget->hasXMMInt())
Chris Lattner5e764232008-04-26 23:02:14 +000014293 return "Y";
Nate Begeman2ea8ee72010-12-10 00:26:57 +000014294 if (Subtarget->hasXMM())
Chris Lattner5e764232008-04-26 23:02:14 +000014295 return "x";
14296 }
Scott Michelfdc40a02009-02-17 22:15:04 +000014297
Chris Lattner5e764232008-04-26 23:02:14 +000014298 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000014299}
14300
Chris Lattner48884cd2007-08-25 00:47:38 +000014301/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
14302/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000014303void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000014304 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000014305 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000014306 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000014307 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000014308
Eric Christopher100c8332011-06-02 23:16:42 +000014309 // Only support length 1 constraints for now.
14310 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000014311
Eric Christopher100c8332011-06-02 23:16:42 +000014312 char ConstraintLetter = Constraint[0];
14313 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000014314 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000014315 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000014316 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000014317 if (C->getZExtValue() <= 31) {
14318 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000014319 break;
14320 }
Devang Patel84f7fd22007-03-17 00:13:28 +000014321 }
Chris Lattner48884cd2007-08-25 00:47:38 +000014322 return;
Evan Cheng364091e2008-09-22 23:57:37 +000014323 case 'J':
14324 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000014325 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000014326 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
14327 break;
14328 }
14329 }
14330 return;
14331 case 'K':
14332 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000014333 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000014334 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
14335 break;
14336 }
14337 }
14338 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000014339 case 'N':
14340 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000014341 if (C->getZExtValue() <= 255) {
14342 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000014343 break;
14344 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000014345 }
Chris Lattner48884cd2007-08-25 00:47:38 +000014346 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000014347 case 'e': {
14348 // 32-bit signed value
14349 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000014350 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
14351 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000014352 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000014353 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000014354 break;
14355 }
14356 // FIXME gcc accepts some relocatable values here too, but only in certain
14357 // memory models; it's complicated.
14358 }
14359 return;
14360 }
14361 case 'Z': {
14362 // 32-bit unsigned value
14363 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000014364 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
14365 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000014366 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
14367 break;
14368 }
14369 }
14370 // FIXME gcc accepts some relocatable values here too, but only in certain
14371 // memory models; it's complicated.
14372 return;
14373 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000014374 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000014375 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000014376 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000014377 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000014378 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000014379 break;
14380 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000014381
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000014382 // In any sort of PIC mode addresses need to be computed at runtime by
14383 // adding in a register or some sort of table lookup. These can't
14384 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000014385 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000014386 return;
14387
Chris Lattnerdc43a882007-05-03 16:52:29 +000014388 // If we are in non-pic codegen mode, we allow the address of a global (with
14389 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000014390 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000014391 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000014392
Chris Lattner49921962009-05-08 18:23:14 +000014393 // Match either (GA), (GA+C), (GA+C1+C2), etc.
14394 while (1) {
14395 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
14396 Offset += GA->getOffset();
14397 break;
14398 } else if (Op.getOpcode() == ISD::ADD) {
14399 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
14400 Offset += C->getZExtValue();
14401 Op = Op.getOperand(0);
14402 continue;
14403 }
14404 } else if (Op.getOpcode() == ISD::SUB) {
14405 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
14406 Offset += -C->getZExtValue();
14407 Op = Op.getOperand(0);
14408 continue;
14409 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000014410 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000014411
Chris Lattner49921962009-05-08 18:23:14 +000014412 // Otherwise, this isn't something we can handle, reject it.
14413 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000014414 }
Eric Christopherfd179292009-08-27 18:07:15 +000014415
Dan Gohman46510a72010-04-15 01:51:59 +000014416 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000014417 // If we require an extra load to get this address, as in PIC mode, we
14418 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000014419 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
14420 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000014421 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000014422
Devang Patel0d881da2010-07-06 22:08:15 +000014423 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
14424 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000014425 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000014426 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000014427 }
Scott Michelfdc40a02009-02-17 22:15:04 +000014428
Gabor Greifba36cb52008-08-28 21:40:38 +000014429 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000014430 Ops.push_back(Result);
14431 return;
14432 }
Dale Johannesen1784d162010-06-25 21:55:36 +000014433 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000014434}
14435
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000014436std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000014437X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000014438 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000014439 // First, see if this is a constraint that directly corresponds to an LLVM
14440 // register class.
14441 if (Constraint.size() == 1) {
14442 // GCC Constraint Letters
14443 switch (Constraint[0]) {
14444 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000014445 // TODO: Slight differences here in allocation order and leaving
14446 // RIP in the class. Do they matter any more here than they do
14447 // in the normal allocation?
14448 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
14449 if (Subtarget->is64Bit()) {
Nick Lewycky9bf45d02011-07-08 00:19:27 +000014450 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000014451 return std::make_pair(0U, X86::GR32RegisterClass);
14452 else if (VT == MVT::i16)
14453 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000014454 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000014455 return std::make_pair(0U, X86::GR8RegisterClass);
Nick Lewycky9bf45d02011-07-08 00:19:27 +000014456 else if (VT == MVT::i64 || VT == MVT::f64)
Eric Christopherd176af82011-06-29 17:23:50 +000014457 return std::make_pair(0U, X86::GR64RegisterClass);
14458 break;
14459 }
14460 // 32-bit fallthrough
14461 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000014462 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000014463 return std::make_pair(0U, X86::GR32_ABCDRegisterClass);
14464 else if (VT == MVT::i16)
14465 return std::make_pair(0U, X86::GR16_ABCDRegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000014466 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000014467 return std::make_pair(0U, X86::GR8_ABCD_LRegisterClass);
14468 else if (VT == MVT::i64)
14469 return std::make_pair(0U, X86::GR64_ABCDRegisterClass);
14470 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000014471 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000014472 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000014473 if (VT == MVT::i8 || VT == MVT::i1)
Chris Lattner0f65cad2007-04-09 05:49:22 +000014474 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000014475 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000014476 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000014477 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000014478 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000014479 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000014480 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000014481 if (VT == MVT::i8 || VT == MVT::i1)
Dale Johannesen5f3663e2009-10-07 22:47:20 +000014482 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
14483 if (VT == MVT::i16)
14484 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
14485 if (VT == MVT::i32 || !Subtarget->is64Bit())
14486 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
14487 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000014488 case 'f': // FP Stack registers.
14489 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
14490 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000014491 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000014492 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000014493 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000014494 return std::make_pair(0U, X86::RFP64RegisterClass);
14495 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000014496 case 'y': // MMX_REGS if MMX allowed.
14497 if (!Subtarget->hasMMX()) break;
14498 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000014499 case 'Y': // SSE_REGS if SSE2 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000014500 if (!Subtarget->hasXMMInt()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000014501 // FALL THROUGH.
14502 case 'x': // SSE_REGS if SSE1 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000014503 if (!Subtarget->hasXMM()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000014504
Owen Anderson825b72b2009-08-11 20:47:22 +000014505 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000014506 default: break;
14507 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000014508 case MVT::f32:
14509 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000014510 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000014511 case MVT::f64:
14512 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000014513 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000014514 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000014515 case MVT::v16i8:
14516 case MVT::v8i16:
14517 case MVT::v4i32:
14518 case MVT::v2i64:
14519 case MVT::v4f32:
14520 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000014521 return std::make_pair(0U, X86::VR128RegisterClass);
14522 }
Chris Lattnerad043e82007-04-09 05:11:28 +000014523 break;
14524 }
14525 }
Scott Michelfdc40a02009-02-17 22:15:04 +000014526
Chris Lattnerf76d1802006-07-31 23:26:50 +000014527 // Use the default implementation in TargetLowering to convert the register
14528 // constraint into a member of a register class.
14529 std::pair<unsigned, const TargetRegisterClass*> Res;
14530 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000014531
14532 // Not found as a standard register?
14533 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000014534 // Map st(0) -> st(7) -> ST0
14535 if (Constraint.size() == 7 && Constraint[0] == '{' &&
14536 tolower(Constraint[1]) == 's' &&
14537 tolower(Constraint[2]) == 't' &&
14538 Constraint[3] == '(' &&
14539 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
14540 Constraint[5] == ')' &&
14541 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000014542
Chris Lattner56d77c72009-09-13 22:41:48 +000014543 Res.first = X86::ST0+Constraint[4]-'0';
14544 Res.second = X86::RFP80RegisterClass;
14545 return Res;
14546 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000014547
Chris Lattner56d77c72009-09-13 22:41:48 +000014548 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000014549 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000014550 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000014551 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000014552 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000014553 }
Chris Lattner56d77c72009-09-13 22:41:48 +000014554
14555 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000014556 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000014557 Res.first = X86::EFLAGS;
14558 Res.second = X86::CCRRegisterClass;
14559 return Res;
14560 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000014561
Dale Johannesen330169f2008-11-13 21:52:36 +000014562 // 'A' means EAX + EDX.
14563 if (Constraint == "A") {
14564 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000014565 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000014566 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000014567 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000014568 return Res;
14569 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000014570
Chris Lattnerf76d1802006-07-31 23:26:50 +000014571 // Otherwise, check to see if this is a register class of the wrong value
14572 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
14573 // turn into {ax},{dx}.
14574 if (Res.second->hasType(VT))
14575 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000014576
Chris Lattnerf76d1802006-07-31 23:26:50 +000014577 // All of the single-register GCC register classes map their values onto
14578 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
14579 // really want an 8-bit or 32-bit register, map to the appropriate register
14580 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000014581 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014582 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000014583 unsigned DestReg = 0;
14584 switch (Res.first) {
14585 default: break;
14586 case X86::AX: DestReg = X86::AL; break;
14587 case X86::DX: DestReg = X86::DL; break;
14588 case X86::CX: DestReg = X86::CL; break;
14589 case X86::BX: DestReg = X86::BL; break;
14590 }
14591 if (DestReg) {
14592 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000014593 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000014594 }
Owen Anderson825b72b2009-08-11 20:47:22 +000014595 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000014596 unsigned DestReg = 0;
14597 switch (Res.first) {
14598 default: break;
14599 case X86::AX: DestReg = X86::EAX; break;
14600 case X86::DX: DestReg = X86::EDX; break;
14601 case X86::CX: DestReg = X86::ECX; break;
14602 case X86::BX: DestReg = X86::EBX; break;
14603 case X86::SI: DestReg = X86::ESI; break;
14604 case X86::DI: DestReg = X86::EDI; break;
14605 case X86::BP: DestReg = X86::EBP; break;
14606 case X86::SP: DestReg = X86::ESP; break;
14607 }
14608 if (DestReg) {
14609 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000014610 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000014611 }
Owen Anderson825b72b2009-08-11 20:47:22 +000014612 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000014613 unsigned DestReg = 0;
14614 switch (Res.first) {
14615 default: break;
14616 case X86::AX: DestReg = X86::RAX; break;
14617 case X86::DX: DestReg = X86::RDX; break;
14618 case X86::CX: DestReg = X86::RCX; break;
14619 case X86::BX: DestReg = X86::RBX; break;
14620 case X86::SI: DestReg = X86::RSI; break;
14621 case X86::DI: DestReg = X86::RDI; break;
14622 case X86::BP: DestReg = X86::RBP; break;
14623 case X86::SP: DestReg = X86::RSP; break;
14624 }
14625 if (DestReg) {
14626 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000014627 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000014628 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000014629 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000014630 } else if (Res.second == X86::FR32RegisterClass ||
14631 Res.second == X86::FR64RegisterClass ||
14632 Res.second == X86::VR128RegisterClass) {
14633 // Handle references to XMM physical registers that got mapped into the
14634 // wrong class. This can happen with constraints like {xmm0} where the
14635 // target independent register mapper will just pick the first match it can
14636 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000014637 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000014638 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000014639 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000014640 Res.second = X86::FR64RegisterClass;
14641 else if (X86::VR128RegisterClass->hasType(VT))
14642 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000014643 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000014644
Chris Lattnerf76d1802006-07-31 23:26:50 +000014645 return Res;
14646}