blob: c241eee03f9a649cdf3ad6fb39fc34e79afbca9d [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Dale Johannesen51e28e62010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach469bbdb2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Chenga8e29892007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000072def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
73
Bill Wendlingc69107c2007-11-13 09:19:02 +000074def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000075 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000076def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000077 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
79def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000080 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
81 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000082def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
84 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000085def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
87 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000088
Chris Lattner48be23c2008-01-15 22:02:54 +000089def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000090 [SDNPHasChain, SDNPOptInFlag]>;
91
92def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
93 [SDNPInFlag]>;
94def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
95 [SDNPInFlag]>;
96
97def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
98 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
99
100def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
101 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000102def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
103 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000104
Evan Cheng218977b2010-07-13 19:27:42 +0000105def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
106 [SDNPHasChain]>;
107
Evan Chenga8e29892007-01-19 07:51:42 +0000108def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
109 [SDNPOutFlag]>;
110
David Goodwinc0309b42009-06-29 15:33:01 +0000111def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling10ce7f32010-08-29 11:31:07 +0000112 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000113
Evan Chenga8e29892007-01-19 07:51:42 +0000114def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
115
116def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
117def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
118def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000119
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000120def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000121def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
122 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000123def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000124 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
125def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
126 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
127
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000128
Evan Cheng11db0682010-08-11 06:22:01 +0000129def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
130 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000131def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000132 [SDNPHasChain]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000133
Evan Chengf609bb82010-01-19 00:44:15 +0000134def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
135
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000136def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Dale Johannesen51e28e62010-06-03 21:09:53 +0000137 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
138
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000139
140def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
141
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000142//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000143// ARM Instruction Predicate Definitions.
144//
Jim Grosbach833c93c2010-11-01 16:59:54 +0000145def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000146def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
147def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000148def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
149def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
150def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000151def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000152def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000153def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000154def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
155def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
156def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
157def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
158def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
159 AssemblerPredicate;
160def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
161 AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000162def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000163def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000164def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000165def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000166def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
167def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000168def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
169def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000170
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000171// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000172def UseMovt : Predicate<"Subtarget->useMovt()">;
173def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
174def UseVMLx : Predicate<"Subtarget->useVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000175
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000176//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000177// ARM Flag Definitions.
178
179class RegConstraint<string C> {
180 string Constraints = C;
181}
182
183//===----------------------------------------------------------------------===//
184// ARM specific transformation functions and pattern fragments.
185//
186
Evan Chenga8e29892007-01-19 07:51:42 +0000187// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
188// so_imm_neg def below.
189def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000191}]>;
192
193// so_imm_not_XFORM - Return a so_imm value packed into the format described for
194// so_imm_not def below.
195def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000197}]>;
198
Evan Chenga8e29892007-01-19 07:51:42 +0000199/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
200def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000201 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000202}]>;
203
204/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
205def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000206 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000207}]>;
208
Jim Grosbach64171712010-02-16 21:07:46 +0000209def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000210 PatLeaf<(imm), [{
211 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
212 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000213
Evan Chenga2515702007-03-19 07:09:02 +0000214def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000215 PatLeaf<(imm), [{
216 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
217 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000218
219// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
220def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000221 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000222}]>;
223
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000224/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
225/// e.g., 0xf000ffff
226def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000227 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000228 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000229}] > {
Jim Grosbach3fea191052010-10-21 22:03:21 +0000230 string EncoderMethod = "getBitfieldInvertedMaskOpValue";
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000231 let PrintMethod = "printBitfieldInvMaskImmOperand";
232}
233
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000234/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000235def hi16 : SDNodeXForm<imm, [{
236 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
237}]>;
238
239def lo16AllZero : PatLeaf<(i32 imm), [{
240 // Returns true if all low 16-bits are 0.
241 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000242}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000243
Jim Grosbach64171712010-02-16 21:07:46 +0000244/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000245/// [0.65535].
246def imm0_65535 : PatLeaf<(i32 imm), [{
247 return (uint32_t)N->getZExtValue() < 65536;
248}]>;
249
Evan Cheng37f25d92008-08-28 23:39:26 +0000250class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
251class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000252
Jim Grosbach0a145f32010-02-16 20:17:57 +0000253/// adde and sube predicates - True based on whether the carry flag output
254/// will be needed or not.
255def adde_dead_carry :
256 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
257 [{return !N->hasAnyUseOfValue(1);}]>;
258def sube_dead_carry :
259 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
260 [{return !N->hasAnyUseOfValue(1);}]>;
261def adde_live_carry :
262 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
263 [{return N->hasAnyUseOfValue(1);}]>;
264def sube_live_carry :
265 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
266 [{return N->hasAnyUseOfValue(1);}]>;
267
Evan Chenga8e29892007-01-19 07:51:42 +0000268//===----------------------------------------------------------------------===//
269// Operand Definitions.
270//
271
272// Branch target.
273def brtarget : Operand<OtherVT>;
274
Evan Chenga8e29892007-01-19 07:51:42 +0000275// A list of registers separated by comma. Used by load/store multiple.
276def reglist : Operand<i32> {
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000277 string EncoderMethod = "getRegisterListOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000278 let PrintMethod = "printRegisterList";
279}
280
281// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
282def cpinst_operand : Operand<i32> {
283 let PrintMethod = "printCPInstOperand";
284}
285
286def jtblock_operand : Operand<i32> {
287 let PrintMethod = "printJTBlockOperand";
288}
Evan Cheng66ac5312009-07-25 00:33:29 +0000289def jt2block_operand : Operand<i32> {
290 let PrintMethod = "printJT2BlockOperand";
291}
Evan Chenga8e29892007-01-19 07:51:42 +0000292
293// Local PC labels.
294def pclabel : Operand<i32> {
295 let PrintMethod = "printPCLabel";
296}
297
Owen Anderson498ec202010-10-27 22:49:00 +0000298def neon_vcvt_imm32 : Operand<i32> {
Jim Grosbach0d2d2e92010-10-29 23:19:55 +0000299 string EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000300}
301
Jim Grosbachb35ad412010-10-13 19:56:10 +0000302// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
303def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
304 int32_t v = (int32_t)N->getZExtValue();
305 return v == 8 || v == 16 || v == 24; }]> {
306 string EncoderMethod = "getRotImmOpValue";
307}
308
Bob Wilson22f5dc72010-08-16 18:27:34 +0000309// shift_imm: An integer that encodes a shift amount and the type of shift
310// (currently either asr or lsl) using the same encoding used for the
311// immediates in so_reg operands.
312def shift_imm : Operand<i32> {
313 let PrintMethod = "printShiftImmOperand";
314}
315
Evan Chenga8e29892007-01-19 07:51:42 +0000316// shifter_operand operands: so_reg and so_imm.
317def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000318 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000319 [shl,srl,sra,rotr]> {
Jim Grosbachef324d72010-10-12 23:53:58 +0000320 string EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000321 let PrintMethod = "printSORegOperand";
322 let MIOperandInfo = (ops GPR, GPR, i32imm);
323}
Evan Chengf40deed2010-10-27 23:41:30 +0000324def shift_so_reg : Operand<i32>, // reg reg imm
325 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
326 [shl,srl,sra,rotr]> {
327 string EncoderMethod = "getSORegOpValue";
328 let PrintMethod = "printSORegOperand";
329 let MIOperandInfo = (ops GPR, GPR, i32imm);
330}
Evan Chenga8e29892007-01-19 07:51:42 +0000331
332// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
333// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
334// represented in the imm field in the same 12-bit form that they are encoded
335// into so_imm instructions: the 8-bit immediate is the least significant bits
336// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000337def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000338 string EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000339 let PrintMethod = "printSOImmOperand";
340}
341
Evan Chengc70d1842007-03-20 08:11:30 +0000342// Break so_imm's up into two pieces. This handles immediates with up to 16
343// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
344// get the first/second pieces.
345def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000346 PatLeaf<(imm), [{
347 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
348 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000349 let PrintMethod = "printSOImm2PartOperand";
350}
351
352def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000353 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000355}]>;
356
357def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000358 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000360}]>;
361
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000362def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
363 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
364 }]> {
365 let PrintMethod = "printSOImm2PartOperand";
366}
367
368def so_neg_imm2part_1 : SDNodeXForm<imm, [{
369 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
370 return CurDAG->getTargetConstant(V, MVT::i32);
371}]>;
372
373def so_neg_imm2part_2 : SDNodeXForm<imm, [{
374 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
375 return CurDAG->getTargetConstant(V, MVT::i32);
376}]>;
377
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000378/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
379def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
380 return (int32_t)N->getZExtValue() < 32;
381}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000382
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000383/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
384def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
385 return (int32_t)N->getZExtValue() < 32;
386}]> {
387 string EncoderMethod = "getImmMinusOneOpValue";
388}
389
Evan Chenga8e29892007-01-19 07:51:42 +0000390// Define ARM specific addressing modes.
391
Jim Grosbach3e556122010-10-26 22:37:02 +0000392
393// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000394//
Jim Grosbach3e556122010-10-26 22:37:02 +0000395def addrmode_imm12 : Operand<i32>,
396 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000397 // 12-bit immediate operand. Note that instructions using this encode
398 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
399 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000400
401 string EncoderMethod = "getAddrModeImm12OpValue";
402 let PrintMethod = "printAddrModeImm12Operand";
403 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000404}
Jim Grosbach3e556122010-10-26 22:37:02 +0000405// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000406//
Jim Grosbach3e556122010-10-26 22:37:02 +0000407def ldst_so_reg : Operand<i32>,
408 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
409 // FIXME: Simplify the printer
Jim Grosbachf31430f2010-10-27 19:55:59 +0000410 // FIXME: Add EncoderMethod for this addressing mode
Jim Grosbach82891622010-09-29 19:03:54 +0000411 let PrintMethod = "printAddrMode2Operand";
412 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
413}
414
Jim Grosbach3e556122010-10-26 22:37:02 +0000415// addrmode2 := reg +/- imm12
416// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000417//
418def addrmode2 : Operand<i32>,
419 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
420 let PrintMethod = "printAddrMode2Operand";
421 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
422}
423
424def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000425 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
426 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000427 let PrintMethod = "printAddrMode2OffsetOperand";
428 let MIOperandInfo = (ops GPR, i32imm);
429}
430
431// addrmode3 := reg +/- reg
432// addrmode3 := reg +/- imm8
433//
434def addrmode3 : Operand<i32>,
435 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
436 let PrintMethod = "printAddrMode3Operand";
437 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
438}
439
440def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000441 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
442 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000443 let PrintMethod = "printAddrMode3OffsetOperand";
444 let MIOperandInfo = (ops GPR, i32imm);
445}
446
447// addrmode4 := reg, <mode|W>
448//
449def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000450 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000451 let PrintMethod = "printAddrMode4Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000452 let MIOperandInfo = (ops GPR:$addr, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000453}
454
Chris Lattner14b93852010-10-29 00:27:31 +0000455def ARMMemMode5AsmOperand : AsmOperandClass {
456 let Name = "MemMode5";
457 let SuperClasses = [];
458}
459
Evan Chenga8e29892007-01-19 07:51:42 +0000460// addrmode5 := reg +/- imm8*4
461//
462def addrmode5 : Operand<i32>,
463 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
464 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000465 let MIOperandInfo = (ops GPR:$base, i32imm);
Chris Lattner14b93852010-10-29 00:27:31 +0000466 let ParserMatchClass = ARMMemMode5AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000467}
468
Bob Wilson8b024a52009-07-01 23:16:05 +0000469// addrmode6 := reg with optional writeback
470//
471def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000472 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000473 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000474 let MIOperandInfo = (ops GPR:$addr, i32imm);
Owen Andersond9aa7d32010-11-02 00:05:05 +0000475 string EncoderMethod = "getAddrMode6RegisterOperand";
Bob Wilson226036e2010-03-20 22:13:40 +0000476}
477
478def am6offset : Operand<i32> {
479 let PrintMethod = "printAddrMode6OffsetOperand";
480 let MIOperandInfo = (ops GPR);
Owen Andersoncf667be2010-11-02 01:24:55 +0000481 string EncoderMethod = "getAddrMode6OffsetOperand";
Bob Wilson8b024a52009-07-01 23:16:05 +0000482}
483
Evan Chenga8e29892007-01-19 07:51:42 +0000484// addrmodepc := pc + reg
485//
486def addrmodepc : Operand<i32>,
487 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
488 let PrintMethod = "printAddrModePCOperand";
489 let MIOperandInfo = (ops GPR, i32imm);
490}
491
Bob Wilson4f38b382009-08-21 21:58:55 +0000492def nohash_imm : Operand<i32> {
493 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000494}
495
Evan Chenga8e29892007-01-19 07:51:42 +0000496//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000497
Evan Cheng37f25d92008-08-28 23:39:26 +0000498include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000499
500//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000501// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000502//
503
Evan Cheng3924f782008-08-29 07:36:24 +0000504/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000505/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000506multiclass AsI1_bin_irs<bits<4> opcod, string opc,
507 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
508 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000509 // The register-immediate version is re-materializable. This is useful
510 // in particular for taking the address of a local.
511 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000512 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
513 iii, opc, "\t$Rd, $Rn, $imm",
514 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
515 bits<4> Rd;
516 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000517 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000518 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000519 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000520 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000521 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000522 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000523 }
Jim Grosbach62547262010-10-11 18:51:51 +0000524 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
525 iir, opc, "\t$Rd, $Rn, $Rm",
526 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000527 bits<4> Rd;
528 bits<4> Rn;
529 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000530 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000531 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000532 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000533 let Inst{15-12} = Rd;
534 let Inst{11-4} = 0b00000000;
535 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000536 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000537 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
538 iis, opc, "\t$Rd, $Rn, $shift",
539 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000540 bits<4> Rd;
541 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000542 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000543 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000544 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000545 let Inst{15-12} = Rd;
546 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000547 }
Evan Chenga8e29892007-01-19 07:51:42 +0000548}
549
Evan Cheng1e249e32009-06-25 20:59:23 +0000550/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000551/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000552let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000553multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
554 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
555 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000556 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
557 iii, opc, "\t$Rd, $Rn, $imm",
558 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
559 bits<4> Rd;
560 bits<4> Rn;
561 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000562 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000563 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000564 let Inst{19-16} = Rn;
565 let Inst{15-12} = Rd;
566 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000567 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000568 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
569 iir, opc, "\t$Rd, $Rn, $Rm",
570 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
571 bits<4> Rd;
572 bits<4> Rn;
573 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000574 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000575 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000576 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000577 let Inst{19-16} = Rn;
578 let Inst{15-12} = Rd;
579 let Inst{11-4} = 0b00000000;
580 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000581 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000582 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
583 iis, opc, "\t$Rd, $Rn, $shift",
584 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
585 bits<4> Rd;
586 bits<4> Rn;
587 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000588 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000589 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000590 let Inst{19-16} = Rn;
591 let Inst{15-12} = Rd;
592 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000593 }
Evan Cheng071a2792007-09-11 19:55:27 +0000594}
Evan Chengc85e8322007-07-05 07:13:32 +0000595}
596
597/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000598/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000599/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000600let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000601multiclass AI1_cmp_irs<bits<4> opcod, string opc,
602 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
603 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000604 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
605 opc, "\t$Rn, $imm",
606 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000607 bits<4> Rn;
608 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000609 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000610 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000611 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000612 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000613 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000614 }
615 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
616 opc, "\t$Rn, $Rm",
617 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000618 bits<4> Rn;
619 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000620 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000621 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000622 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000623 let Inst{19-16} = Rn;
624 let Inst{15-12} = 0b0000;
625 let Inst{11-4} = 0b00000000;
626 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000627 }
628 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
629 opc, "\t$Rn, $shift",
630 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000631 bits<4> Rn;
632 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000633 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000634 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000635 let Inst{19-16} = Rn;
636 let Inst{15-12} = 0b0000;
637 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000638 }
Evan Cheng071a2792007-09-11 19:55:27 +0000639}
Evan Chenga8e29892007-01-19 07:51:42 +0000640}
641
Evan Cheng576a3962010-09-25 00:49:35 +0000642/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000643/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000644/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000645multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000646 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
647 IIC_iEXTr, opc, "\t$Rd, $Rm",
648 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000649 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000650 bits<4> Rd;
651 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000652 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000653 let Inst{15-12} = Rd;
654 let Inst{11-10} = 0b00;
655 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000656 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000657 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
658 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
659 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000660 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000661 bits<4> Rd;
662 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000663 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000664 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000665 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000666 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000667 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000668 }
Evan Chenga8e29892007-01-19 07:51:42 +0000669}
670
Evan Cheng576a3962010-09-25 00:49:35 +0000671multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000672 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
673 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000674 [/* For disassembly only; pattern left blank */]>,
675 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000676 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000677 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000678 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000679 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
680 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000681 [/* For disassembly only; pattern left blank */]>,
682 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000683 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000684 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000685 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000686 }
687}
688
Evan Cheng576a3962010-09-25 00:49:35 +0000689/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000690/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000691multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000692 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
693 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
694 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000695 Requires<[IsARM, HasV6]> {
696 let Inst{11-10} = 0b00;
697 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000698 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
699 rot_imm:$rot),
700 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
701 [(set GPR:$Rd, (opnode GPR:$Rn,
702 (rotr GPR:$Rm, rot_imm:$rot)))]>,
703 Requires<[IsARM, HasV6]> {
704 bits<4> Rn;
705 bits<2> rot;
706 let Inst{19-16} = Rn;
707 let Inst{11-10} = rot;
708 }
Evan Chenga8e29892007-01-19 07:51:42 +0000709}
710
Johnny Chen2ec5e492010-02-22 21:50:40 +0000711// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000712multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000713 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
714 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000715 [/* For disassembly only; pattern left blank */]>,
716 Requires<[IsARM, HasV6]> {
717 let Inst{11-10} = 0b00;
718 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000719 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
720 rot_imm:$rot),
721 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000722 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000723 Requires<[IsARM, HasV6]> {
724 bits<4> Rn;
725 bits<2> rot;
726 let Inst{19-16} = Rn;
727 let Inst{11-10} = rot;
728 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000729}
730
Evan Cheng62674222009-06-25 23:34:10 +0000731/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
732let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000733multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
734 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000735 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
736 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
737 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000738 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000739 bits<4> Rd;
740 bits<4> Rn;
741 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000742 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000743 let Inst{15-12} = Rd;
744 let Inst{19-16} = Rn;
745 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000746 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000747 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
748 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
749 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000750 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000751 bits<4> Rd;
752 bits<4> Rn;
753 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000754 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000755 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000756 let isCommutable = Commutable;
757 let Inst{3-0} = Rm;
758 let Inst{15-12} = Rd;
759 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000760 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000761 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
762 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
763 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000764 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000765 bits<4> Rd;
766 bits<4> Rn;
767 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000768 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000769 let Inst{11-0} = shift;
770 let Inst{15-12} = Rd;
771 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000772 }
Jim Grosbache5165492009-11-09 00:11:35 +0000773}
774// Carry setting variants
775let Defs = [CPSR] in {
776multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
777 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000778 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
779 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
780 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000781 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000782 bits<4> Rd;
783 bits<4> Rn;
784 bits<12> imm;
785 let Inst{15-12} = Rd;
786 let Inst{19-16} = Rn;
787 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000788 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000789 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000790 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000791 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
792 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
793 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000794 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000795 bits<4> Rd;
796 bits<4> Rn;
797 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000798 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000799 let isCommutable = Commutable;
800 let Inst{3-0} = Rm;
801 let Inst{15-12} = Rd;
802 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000803 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000804 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000805 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000806 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
807 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
808 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000809 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000810 bits<4> Rd;
811 bits<4> Rn;
812 bits<12> shift;
813 let Inst{11-0} = shift;
814 let Inst{15-12} = Rd;
815 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000816 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000817 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000818 }
Evan Cheng071a2792007-09-11 19:55:27 +0000819}
Evan Chengc85e8322007-07-05 07:13:32 +0000820}
Jim Grosbache5165492009-11-09 00:11:35 +0000821}
Evan Chengc85e8322007-07-05 07:13:32 +0000822
Jim Grosbach3e556122010-10-26 22:37:02 +0000823let canFoldAsLoad = 1, isReMaterializable = 1 in {
824multiclass AI_ldr1<bit opc22, string opc, InstrItinClass iii,
825 InstrItinClass iir, PatFrag opnode> {
826 // Note: We use the complex addrmode_imm12 rather than just an input
827 // GPR and a constrained immediate so that we can use this to match
828 // frame index references and avoid matching constant pool references.
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000829 def i12 : AIldst1<0b010, opc22, 1, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000830 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
831 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
832 bits<4> Rt;
833 bits<17> addr;
834 let Inst{23} = addr{12}; // U (add = ('U' == 1))
835 let Inst{19-16} = addr{16-13}; // Rn
836 let Inst{15-12} = Rt;
837 let Inst{11-0} = addr{11-0}; // imm12
838 }
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000839 def rs : AIldst1<0b011, opc22, 1, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000840 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
841 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
842 bits<4> Rt;
843 bits<17> shift;
844 let Inst{23} = shift{12}; // U (add = ('U' == 1))
845 let Inst{19-16} = shift{16-13}; // Rn
846 let Inst{11-0} = shift{11-0};
847 }
848}
849}
850
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000851multiclass AI_str1<bit opc22, string opc, InstrItinClass iii,
852 InstrItinClass iir, PatFrag opnode> {
853 // Note: We use the complex addrmode_imm12 rather than just an input
854 // GPR and a constrained immediate so that we can use this to match
855 // frame index references and avoid matching constant pool references.
856 def i12 : AIldst1<0b010, opc22, 0, (outs),
857 (ins GPR:$Rt, addrmode_imm12:$addr),
858 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
859 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
860 bits<4> Rt;
861 bits<17> addr;
862 let Inst{23} = addr{12}; // U (add = ('U' == 1))
863 let Inst{19-16} = addr{16-13}; // Rn
864 let Inst{15-12} = Rt;
865 let Inst{11-0} = addr{11-0}; // imm12
866 }
867 def rs : AIldst1<0b011, opc22, 0, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
868 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
869 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
870 bits<4> Rt;
871 bits<17> shift;
872 let Inst{23} = shift{12}; // U (add = ('U' == 1))
873 let Inst{19-16} = shift{16-13}; // Rn
874 let Inst{11-0} = shift{11-0};
875 }
876}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000877//===----------------------------------------------------------------------===//
878// Instructions
879//===----------------------------------------------------------------------===//
880
Evan Chenga8e29892007-01-19 07:51:42 +0000881//===----------------------------------------------------------------------===//
882// Miscellaneous Instructions.
883//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000884
Evan Chenga8e29892007-01-19 07:51:42 +0000885/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
886/// the function. The first operand is the ID# for this instruction, the second
887/// is the index into the MachineConstantPool that this is, the third is the
888/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000889let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000890def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000891PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000892 i32imm:$size), NoItinerary, "", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000893
Jim Grosbach4642ad32010-02-22 23:10:38 +0000894// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
895// from removing one half of the matched pairs. That breaks PEI, which assumes
896// these will always be in pairs, and asserts if it finds otherwise. Better way?
897let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000898def ADJCALLSTACKUP :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000899PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000900 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000901
Jim Grosbach64171712010-02-16 21:07:46 +0000902def ADJCALLSTACKDOWN :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000903PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000904 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000905}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000906
Johnny Chenf4d81052010-02-12 22:53:19 +0000907def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000908 [/* For disassembly only; pattern left blank */]>,
909 Requires<[IsARM, HasV6T2]> {
910 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000911 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +0000912 let Inst{7-0} = 0b00000000;
913}
914
Johnny Chenf4d81052010-02-12 22:53:19 +0000915def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
916 [/* For disassembly only; pattern left blank */]>,
917 Requires<[IsARM, HasV6T2]> {
918 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000919 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000920 let Inst{7-0} = 0b00000001;
921}
922
923def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
924 [/* For disassembly only; pattern left blank */]>,
925 Requires<[IsARM, HasV6T2]> {
926 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000927 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000928 let Inst{7-0} = 0b00000010;
929}
930
931def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
932 [/* For disassembly only; pattern left blank */]>,
933 Requires<[IsARM, HasV6T2]> {
934 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000935 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000936 let Inst{7-0} = 0b00000011;
937}
938
Johnny Chen2ec5e492010-02-22 21:50:40 +0000939def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
940 "\t$dst, $a, $b",
941 [/* For disassembly only; pattern left blank */]>,
942 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000943 bits<4> Rd;
944 bits<4> Rn;
945 bits<4> Rm;
946 let Inst{3-0} = Rm;
947 let Inst{15-12} = Rd;
948 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000949 let Inst{27-20} = 0b01101000;
950 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000951 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000952}
953
Johnny Chenf4d81052010-02-12 22:53:19 +0000954def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
955 [/* For disassembly only; pattern left blank */]>,
956 Requires<[IsARM, HasV6T2]> {
957 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000958 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000959 let Inst{7-0} = 0b00000100;
960}
961
Johnny Chenc6f7b272010-02-11 18:12:29 +0000962// The i32imm operand $val can be used by a debugger to store more information
963// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000964def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000965 [/* For disassembly only; pattern left blank */]>,
966 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000967 bits<16> val;
968 let Inst{3-0} = val{3-0};
969 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +0000970 let Inst{27-20} = 0b00010010;
971 let Inst{7-4} = 0b0111;
972}
973
Johnny Chenb98e1602010-02-12 18:55:33 +0000974// Change Processor State is a system instruction -- for disassembly only.
975// The singleton $opt operand contains the following information:
976// opt{4-0} = mode from Inst{4-0}
977// opt{5} = changemode from Inst{17}
978// opt{8-6} = AIF from Inst{8-6}
979// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Jim Grosbach596307e2010-10-13 20:38:04 +0000980// FIXME: Integrated assembler will need these split out.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000981def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000982 [/* For disassembly only; pattern left blank */]>,
983 Requires<[IsARM]> {
984 let Inst{31-28} = 0b1111;
985 let Inst{27-20} = 0b00010000;
986 let Inst{16} = 0;
987 let Inst{5} = 0;
988}
989
Johnny Chenb92a23f2010-02-21 04:42:01 +0000990// Preload signals the memory system of possible future data/instruction access.
991// These are for disassembly only.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000992//
993// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
994// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
Johnny Chenb92a23f2010-02-21 04:42:01 +0000995multiclass APreLoad<bit data, bit read, string opc> {
996
Jim Grosbachab682a22010-10-28 18:34:10 +0000997 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, NoItinerary,
998 !strconcat(opc, "\t$addr"), []> {
999 bits<4> Rt;
1000 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001001 let Inst{31-26} = 0b111101;
1002 let Inst{25} = 0; // 0 for immediate form
1003 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001004 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Johnny Chenb92a23f2010-02-21 04:42:01 +00001005 let Inst{22} = read;
1006 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001007 let Inst{19-16} = addr{16-13}; // Rn
1008 let Inst{15-12} = Rt;
1009 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001010 }
1011
Jim Grosbachab682a22010-10-28 18:34:10 +00001012 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, NoItinerary,
1013 !strconcat(opc, "\t$shift"), []> {
1014 bits<4> Rt;
1015 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001016 let Inst{31-26} = 0b111101;
1017 let Inst{25} = 1; // 1 for register form
1018 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001019 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Johnny Chenb92a23f2010-02-21 04:42:01 +00001020 let Inst{22} = read;
1021 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001022 let Inst{19-16} = shift{16-13}; // Rn
1023 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001024 }
1025}
1026
1027defm PLD : APreLoad<1, 1, "pld">;
1028defm PLDW : APreLoad<1, 0, "pldw">;
1029defm PLI : APreLoad<0, 1, "pli">;
1030
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001031def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1032 "setend\t$end",
1033 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001034 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001035 bits<1> end;
1036 let Inst{31-10} = 0b1111000100000001000000;
1037 let Inst{9} = end;
1038 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001039}
1040
Johnny Chenf4d81052010-02-12 22:53:19 +00001041def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001042 [/* For disassembly only; pattern left blank */]>,
1043 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001044 bits<4> opt;
1045 let Inst{27-4} = 0b001100100000111100001111;
1046 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001047}
1048
Johnny Chenba6e0332010-02-11 17:14:31 +00001049// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001050let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001051def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001052 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001053 Requires<[IsARM]> {
1054 let Inst{27-25} = 0b011;
1055 let Inst{24-20} = 0b11111;
1056 let Inst{7-5} = 0b111;
1057 let Inst{4} = 0b1;
1058}
1059
Evan Cheng12c3a532008-11-06 17:48:05 +00001060// Address computation and loads and stores in PIC mode.
Jim Grosbachb4b07b92010-10-13 22:55:33 +00001061// FIXME: These PIC insn patterns are pseudos, but derive from the normal insn
1062// classes (AXI1, et.al.) and so have encoding information and such,
1063// which is suboptimal. Once the rest of the code emitter (including
1064// JIT) is MC-ized we should look at refactoring these into true
Jim Grosbachf32ecc62010-10-29 20:21:36 +00001065// pseudos. As is, the encoding information ends up being ignored,
1066// as these instructions are lowered to individual MC-insts.
Evan Chengeaa91b02007-06-19 01:26:51 +00001067let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +00001068def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001069 Pseudo, IIC_iALUr, "",
Evan Cheng44bec522007-05-15 01:29:07 +00001070 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001071
Evan Cheng325474e2008-01-07 23:56:57 +00001072let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001073def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001074 Pseudo, IIC_iLoad_r, "",
Evan Chenga8e29892007-01-19 07:51:42 +00001075 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001076
Evan Chengd87293c2008-11-06 08:47:38 +00001077def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001078 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001079 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
1080
Evan Chengd87293c2008-11-06 08:47:38 +00001081def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001082 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001083 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
1084
Evan Chengd87293c2008-11-06 08:47:38 +00001085def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001086 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001087 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
1088
Evan Chengd87293c2008-11-06 08:47:38 +00001089def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001090 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001091 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
1092}
Chris Lattner13c63102008-01-06 05:55:01 +00001093let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001094def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001095 Pseudo, IIC_iStore_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001096 [(store GPR:$src, addrmodepc:$addr)]>;
1097
Evan Chengd87293c2008-11-06 08:47:38 +00001098def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001099 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001100 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
1101
Evan Chengd87293c2008-11-06 08:47:38 +00001102def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001103 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001104 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
1105}
Evan Cheng12c3a532008-11-06 17:48:05 +00001106} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001107
Evan Chenge07715c2009-06-23 05:25:29 +00001108
1109// LEApcrel - Load a pc-relative address into a register without offending the
1110// assembler.
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001111// FIXME: These are marked as pseudos, but they're really not(?). They're just
1112// the ADR instruction. Is this the right way to handle that? They need
1113// encoding information regardless.
Evan Chengea420b22010-05-19 01:52:25 +00001114let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +00001115let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001116def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +00001117 Pseudo, IIC_iALUi,
Evan Cheng27fa7222010-05-19 07:26:50 +00001118 "adr$p\t$dst, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001119
Jim Grosbacha967d112010-06-21 21:27:27 +00001120} // neverHasSideEffects
Evan Cheng023dd3f2009-06-24 23:14:45 +00001121def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00001122 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng27fa7222010-05-19 07:26:50 +00001123 Pseudo, IIC_iALUi,
1124 "adr$p\t$dst, #${label}_${id}", []> {
Evan Chengbc8a9452009-07-07 23:40:25 +00001125 let Inst{25} = 1;
1126}
Evan Chenge07715c2009-06-23 05:25:29 +00001127
Evan Chenga8e29892007-01-19 07:51:42 +00001128//===----------------------------------------------------------------------===//
1129// Control Flow Instructions.
1130//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001131
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001132let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1133 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001134 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001135 "bx", "\tlr", [(ARMretflag)]>,
1136 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001137 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001138 }
1139
1140 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001141 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001142 "mov", "\tpc, lr", [(ARMretflag)]>,
1143 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001144 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001145 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001146}
Rafael Espindola27185192006-09-29 21:20:16 +00001147
Bob Wilson04ea6e52009-10-28 00:37:03 +00001148// Indirect branches
1149let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001150 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +00001151 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001152 [(brind GPR:$dst)]>,
1153 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001154 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001155 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001156 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001157 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001158
1159 // ARMV4 only
1160 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
1161 [(brind GPR:$dst)]>,
1162 Requires<[IsARM, NoV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001163 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001164 let Inst{31-4} = 0b1110000110100000111100000000;
Jim Grosbach62547262010-10-11 18:51:51 +00001165 let Inst{3-0} = dst;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001166 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001167}
1168
Evan Chenga8e29892007-01-19 07:51:42 +00001169// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +00001170// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001171let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00001172 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +00001173 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1174 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001175 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Bob Wilsonab346052010-03-16 17:46:45 +00001176 "ldm${addr:submode}${p}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +00001177 "$addr.addr = $wb", []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00001178
Bob Wilson54fc1242009-06-22 21:01:46 +00001179// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001180let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001181 Defs = [R0, R1, R2, R3, R12, LR,
1182 D0, D1, D2, D3, D4, D5, D6, D7,
1183 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001184 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +00001185 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001186 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001187 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001188 Requires<[IsARM, IsNotDarwin]> {
1189 let Inst{31-28} = 0b1110;
Jim Grosbach832859d2010-10-13 22:09:34 +00001190 // FIXME: Encoding info for $func. Needs fixups bits.
Johnny Cheneadeffb2009-10-27 20:45:15 +00001191 }
Evan Cheng277f0742007-06-19 21:05:09 +00001192
Evan Cheng12c3a532008-11-06 17:48:05 +00001193 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001194 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001195 [(ARMcall_pred tglobaladdr:$func)]>,
1196 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +00001197
Evan Chenga8e29892007-01-19 07:51:42 +00001198 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001199 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001200 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001201 [(ARMcall GPR:$func)]>,
1202 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001203 bits<4> func;
Jim Grosbach832859d2010-10-13 22:09:34 +00001204 let Inst{27-4} = 0b000100101111111111110011;
Jim Grosbach62547262010-10-11 18:51:51 +00001205 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001206 }
1207
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001208 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001209 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1210 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001211 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +00001212 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001213 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001214 bits<4> func;
1215 let Inst{27-4} = 0b000100101111111111110001;
1216 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001217 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001218
1219 // ARMv4
1220 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1221 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1222 [(ARMcall_nolink tGPR:$func)]>,
1223 Requires<[IsARM, NoV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001224 bits<4> func;
1225 let Inst{27-4} = 0b000110100000111100000000;
1226 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001227 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001228}
1229
1230// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001231let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001232 Defs = [R0, R1, R2, R3, R9, R12, LR,
1233 D0, D1, D2, D3, D4, D5, D6, D7,
1234 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001235 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +00001236 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001237 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001238 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1239 let Inst{31-28} = 0b1110;
Jim Grosbach832859d2010-10-13 22:09:34 +00001240 // FIXME: Encoding info for $func. Needs fixups bits.
Johnny Cheneadeffb2009-10-27 20:45:15 +00001241 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001242
1243 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001244 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001245 [(ARMcall_pred tglobaladdr:$func)]>,
1246 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001247
1248 // ARMv5T and above
1249 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001250 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001251 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001252 bits<4> func;
1253 let Inst{27-4} = 0b000100101111111111110011;
1254 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001255 }
1256
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001257 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001258 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1259 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001260 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001261 [(ARMcall_nolink tGPR:$func)]>,
1262 Requires<[IsARM, HasV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001263 bits<4> func;
1264 let Inst{27-4} = 0b000100101111111111110001;
1265 let Inst{3-0} = func;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001266 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001267
1268 // ARMv4
1269 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1270 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1271 [(ARMcall_nolink tGPR:$func)]>,
1272 Requires<[IsARM, NoV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001273 bits<4> func;
1274 let Inst{27-4} = 0b000110100000111100000000;
1275 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001276 }
Rafael Espindola35574632006-07-18 17:00:30 +00001277}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001278
Dale Johannesen51e28e62010-06-03 21:09:53 +00001279// Tail calls.
1280
Jim Grosbach832859d2010-10-13 22:09:34 +00001281// FIXME: These should probably be xformed into the non-TC versions of the
1282// instructions as part of MC lowering.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001283let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1284 // Darwin versions.
1285 let Defs = [R0, R1, R2, R3, R9, R12,
1286 D0, D1, D2, D3, D4, D5, D6, D7,
1287 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1288 D27, D28, D29, D30, D31, PC],
1289 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001290 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1291 Pseudo, IIC_Br,
1292 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001293
Evan Cheng6523d2f2010-06-19 00:11:54 +00001294 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1295 Pseudo, IIC_Br,
1296 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001297
Evan Cheng6523d2f2010-06-19 00:11:54 +00001298 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001299 IIC_Br, "b\t$dst @ TAILCALL",
1300 []>, Requires<[IsDarwin]>;
1301
1302 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001303 IIC_Br, "b.w\t$dst @ TAILCALL",
1304 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001305
Evan Cheng6523d2f2010-06-19 00:11:54 +00001306 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1307 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1308 []>, Requires<[IsDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001309 bits<4> dst;
1310 let Inst{31-4} = 0b1110000100101111111111110001;
1311 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001312 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001313 }
1314
1315 // Non-Darwin versions (the difference is R9).
1316 let Defs = [R0, R1, R2, R3, R12,
1317 D0, D1, D2, D3, D4, D5, D6, D7,
1318 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1319 D27, D28, D29, D30, D31, PC],
1320 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001321 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1322 Pseudo, IIC_Br,
1323 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001324
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001325 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001326 Pseudo, IIC_Br,
1327 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001328
Evan Cheng6523d2f2010-06-19 00:11:54 +00001329 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1330 IIC_Br, "b\t$dst @ TAILCALL",
1331 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001332
Evan Cheng6523d2f2010-06-19 00:11:54 +00001333 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1334 IIC_Br, "b.w\t$dst @ TAILCALL",
1335 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001336
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001337 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001338 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1339 []>, Requires<[IsNotDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001340 bits<4> dst;
1341 let Inst{31-4} = 0b1110000100101111111111110001;
1342 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001343 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001344 }
1345}
1346
David Goodwin1a8f36e2009-08-12 18:31:53 +00001347let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001348 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001349 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001350 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001351 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001352 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001353
Owen Anderson20ab2902007-11-12 07:39:39 +00001354 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +00001355 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001356 IIC_Br, "mov\tpc, $target$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001357 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +00001358 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001359 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001360 let Inst{20} = 0; // S Bit
1361 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001362 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +00001363 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001364 def BR_JTm : JTI<(outs),
1365 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001366 IIC_Br, "ldr\tpc, $target$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001367 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1368 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001369 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001370 let Inst{20} = 1; // L bit
1371 let Inst{21} = 0; // W bit
1372 let Inst{22} = 0; // B bit
1373 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001374 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +00001375 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001376 def BR_JTadd : JTI<(outs),
1377 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001378 IIC_Br, "add\tpc, $target, $idx$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001379 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1380 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001381 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001382 let Inst{20} = 0; // S bit
1383 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001384 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +00001385 }
1386 } // isNotDuplicable = 1, isIndirectBranch = 1
1387 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001388
Evan Chengc85e8322007-07-05 07:13:32 +00001389 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001390 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001391 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001392 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001393 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001394}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001395
Johnny Chena1e76212010-02-13 02:51:09 +00001396// Branch and Exchange Jazelle -- for disassembly only
1397def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1398 [/* For disassembly only; pattern left blank */]> {
1399 let Inst{23-20} = 0b0010;
1400 //let Inst{19-8} = 0xfff;
1401 let Inst{7-4} = 0b0010;
1402}
1403
Johnny Chen0296f3e2010-02-16 21:59:54 +00001404// Secure Monitor Call is a system instruction -- for disassembly only
1405def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1406 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001407 bits<4> opt;
1408 let Inst{23-4} = 0b01100000000000000111;
1409 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001410}
1411
Johnny Chen64dfb782010-02-16 20:04:27 +00001412// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001413let isCall = 1 in {
1414def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001415 [/* For disassembly only; pattern left blank */]> {
1416 bits<24> svc;
1417 let Inst{23-0} = svc;
1418}
Johnny Chen85d5a892010-02-10 18:02:25 +00001419}
1420
Johnny Chenfb566792010-02-17 21:39:10 +00001421// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001422let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Johnny Chen0296f3e2010-02-16 21:59:54 +00001423def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1424 NoItinerary, "srs${addr:submode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001425 [/* For disassembly only; pattern left blank */]> {
1426 let Inst{31-28} = 0b1111;
1427 let Inst{22-20} = 0b110; // W = 1
1428}
1429
1430def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1431 NoItinerary, "srs${addr:submode}\tsp, $mode",
1432 [/* For disassembly only; pattern left blank */]> {
1433 let Inst{31-28} = 0b1111;
1434 let Inst{22-20} = 0b100; // W = 0
1435}
1436
Johnny Chenfb566792010-02-17 21:39:10 +00001437// Return From Exception is a system instruction -- for disassembly only
1438def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1439 NoItinerary, "rfe${addr:submode}\t$base!",
1440 [/* For disassembly only; pattern left blank */]> {
1441 let Inst{31-28} = 0b1111;
1442 let Inst{22-20} = 0b011; // W = 1
1443}
1444
1445def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1446 NoItinerary, "rfe${addr:submode}\t$base",
1447 [/* For disassembly only; pattern left blank */]> {
1448 let Inst{31-28} = 0b1111;
1449 let Inst{22-20} = 0b001; // W = 0
1450}
Chris Lattner39ee0362010-10-31 19:10:56 +00001451} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001452
Evan Chenga8e29892007-01-19 07:51:42 +00001453//===----------------------------------------------------------------------===//
1454// Load / store Instructions.
1455//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001456
Evan Chenga8e29892007-01-19 07:51:42 +00001457// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001458
1459
Evan Cheng7e2fe912010-10-28 06:47:08 +00001460defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001461 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001462defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001463 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001464defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001465 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001466defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001467 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001468
Evan Chengfa775d02007-03-19 07:20:03 +00001469// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001470let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1471 isReMaterializable = 1 in
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001472def LDRcp : AIldst1<0b010, 0, 1, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001473 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr", []> {
1474 bits<4> Rt;
1475 bits<17> addr;
1476 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1477 let Inst{19-16} = 0b1111;
1478 let Inst{15-12} = Rt;
1479 let Inst{11-0} = addr{11-0}; // imm12
1480}
Evan Chengfa775d02007-03-19 07:20:03 +00001481
Evan Chenga8e29892007-01-19 07:51:42 +00001482// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001483def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001484 IIC_iLoad_bh_r, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001485 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001486
Evan Chenga8e29892007-01-19 07:51:42 +00001487// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001488def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001489 IIC_iLoad_bh_r, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001490 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001491
David Goodwin5d598aa2009-08-19 18:00:44 +00001492def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001493 IIC_iLoad_bh_r, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001494 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001495
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001496let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001497// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001498def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001499 IIC_iLoad_d_r, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001500 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001501
Evan Chenga8e29892007-01-19 07:51:42 +00001502// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001503def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001504 (ins addrmode2:$addr), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001505 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001506
Evan Chengd87293c2008-11-06 08:47:38 +00001507def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001508 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001509 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001510
Evan Chengd87293c2008-11-06 08:47:38 +00001511def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001512 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001513 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001514
Evan Chengd87293c2008-11-06 08:47:38 +00001515def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001516 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001517 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001518
Evan Chengd87293c2008-11-06 08:47:38 +00001519def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001520 (ins addrmode2:$addr), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001521 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001522
Evan Chengd87293c2008-11-06 08:47:38 +00001523def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001524 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001525 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001526
Evan Chengd87293c2008-11-06 08:47:38 +00001527def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001528 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001529 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001530
Evan Chengd87293c2008-11-06 08:47:38 +00001531def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001532 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001533 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001534
Evan Chengd87293c2008-11-06 08:47:38 +00001535def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001536 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001537 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001538
Evan Chengd87293c2008-11-06 08:47:38 +00001539def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001540 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001541 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001542
1543// For disassembly only
1544def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001545 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001546 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1547 Requires<[IsARM, HasV5TE]>;
1548
1549// For disassembly only
1550def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001551 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001552 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1553 Requires<[IsARM, HasV5TE]>;
1554
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001555} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001556
Johnny Chenadb561d2010-02-18 03:27:42 +00001557// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001558
1559def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001560 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001561 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1562 let Inst{21} = 1; // overwrite
1563}
1564
1565def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001566 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001567 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1568 let Inst{21} = 1; // overwrite
1569}
1570
1571def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001572 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001573 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1574 let Inst{21} = 1; // overwrite
1575}
1576
1577def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001578 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001579 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1580 let Inst{21} = 1; // overwrite
1581}
1582
1583def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001584 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001585 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001586 let Inst{21} = 1; // overwrite
1587}
1588
Evan Chenga8e29892007-01-19 07:51:42 +00001589// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001590
1591// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001592def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001593 IIC_iStore_bh_r, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001594 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1595
Evan Chenga8e29892007-01-19 07:51:42 +00001596// Store doubleword
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001597let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001598def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001599 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001600 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001601
1602// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001603def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001604 (ins GPR:$src, GPR:$base, am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001605 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001606 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001607 [(set GPR:$base_wb,
1608 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1609
Evan Chengd87293c2008-11-06 08:47:38 +00001610def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001611 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001612 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001613 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001614 [(set GPR:$base_wb,
1615 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1616
Evan Chengd87293c2008-11-06 08:47:38 +00001617def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001618 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001619 StMiscFrm, IIC_iStore_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001620 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001621 [(set GPR:$base_wb,
1622 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1623
Evan Chengd87293c2008-11-06 08:47:38 +00001624def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001625 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001626 StMiscFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001627 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001628 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1629 GPR:$base, am3offset:$offset))]>;
1630
Evan Chengd87293c2008-11-06 08:47:38 +00001631def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001632 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001633 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001634 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001635 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1636 GPR:$base, am2offset:$offset))]>;
1637
Evan Chengd87293c2008-11-06 08:47:38 +00001638def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001639 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001640 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001641 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001642 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1643 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001644
Johnny Chen39a4bb32010-02-18 22:31:18 +00001645// For disassembly only
1646def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1647 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001648 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001649 "strd", "\t$src1, $src2, [$base, $offset]!",
1650 "$base = $base_wb", []>;
1651
1652// For disassembly only
1653def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1654 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001655 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001656 "strd", "\t$src1, $src2, [$base], $offset",
1657 "$base = $base_wb", []>;
1658
Johnny Chenad4df4c2010-03-01 19:22:00 +00001659// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001660
1661def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001662 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001663 StFrm, IIC_iStore_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001664 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1665 [/* For disassembly only; pattern left blank */]> {
1666 let Inst{21} = 1; // overwrite
1667}
1668
1669def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001670 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001671 StFrm, IIC_iStore_bh_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001672 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1673 [/* For disassembly only; pattern left blank */]> {
1674 let Inst{21} = 1; // overwrite
1675}
1676
Johnny Chenad4df4c2010-03-01 19:22:00 +00001677def STRHT: AI3sthpo<(outs GPR:$base_wb),
1678 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001679 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001680 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1681 [/* For disassembly only; pattern left blank */]> {
1682 let Inst{21} = 1; // overwrite
1683}
1684
Evan Chenga8e29892007-01-19 07:51:42 +00001685//===----------------------------------------------------------------------===//
1686// Load / store multiple Instructions.
1687//
1688
Chris Lattner39ee0362010-10-31 19:10:56 +00001689let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1690 isCodeGenOnly = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001691def LDM : AXI4ld<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001692 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001693 IndexModeNone, LdStMulFrm, IIC_iLoad_m,
Bob Wilson815baeb2010-03-13 01:08:20 +00001694 "ldm${addr:submode}${p}\t$addr, $dsts", "", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001695
Bob Wilson815baeb2010-03-13 01:08:20 +00001696def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1697 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001698 IndexModeUpd, LdStMulFrm, IIC_iLoad_mu,
Bob Wilsonab346052010-03-16 17:46:45 +00001699 "ldm${addr:submode}${p}\t$addr!, $dsts",
Johnny Chene86425f2010-03-19 23:50:27 +00001700 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001701} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001702
Chris Lattner39ee0362010-10-31 19:10:56 +00001703let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1704 isCodeGenOnly = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001705def STM : AXI4st<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001706 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001707 IndexModeNone, LdStMulFrm, IIC_iStore_m,
Bob Wilson815baeb2010-03-13 01:08:20 +00001708 "stm${addr:submode}${p}\t$addr, $srcs", "", []>;
1709
1710def STM_UPD : AXI4st<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1711 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001712 IndexModeUpd, LdStMulFrm, IIC_iStore_mu,
Bob Wilsonab346052010-03-16 17:46:45 +00001713 "stm${addr:submode}${p}\t$addr!, $srcs",
Johnny Chene86425f2010-03-19 23:50:27 +00001714 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001715} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001716
1717//===----------------------------------------------------------------------===//
1718// Move Instructions.
1719//
1720
Evan Chengcd799b92009-06-12 20:46:18 +00001721let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001722def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1723 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1724 bits<4> Rd;
1725 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001726
Johnny Chen04301522009-11-07 00:54:36 +00001727 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001728 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001729 let Inst{3-0} = Rm;
1730 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001731}
1732
Dale Johannesen38d5f042010-06-15 22:24:08 +00001733// A version for the smaller set of tail call registers.
1734let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001735def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001736 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1737 bits<4> Rd;
1738 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001739
Dale Johannesen38d5f042010-06-15 22:24:08 +00001740 let Inst{11-4} = 0b00000000;
1741 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001742 let Inst{3-0} = Rm;
1743 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001744}
1745
Evan Chengf40deed2010-10-27 23:41:30 +00001746def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001747 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00001748 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
1749 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001750 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001751 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001752 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001753 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001754 let Inst{25} = 0;
1755}
Evan Chenga2515702007-03-19 07:09:02 +00001756
Evan Chengb3379fb2009-02-05 08:42:55 +00001757let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001758def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1759 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001760 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001761 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001762 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001763 let Inst{15-12} = Rd;
1764 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001765 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001766}
1767
1768let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach1de588d2010-10-14 18:54:27 +00001769def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001770 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001771 "movw", "\t$Rd, $imm",
1772 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001773 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001774 bits<4> Rd;
1775 bits<16> imm;
1776 let Inst{15-12} = Rd;
1777 let Inst{11-0} = imm{11-0};
1778 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001779 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001780 let Inst{25} = 1;
1781}
1782
Jim Grosbach1de588d2010-10-14 18:54:27 +00001783let Constraints = "$src = $Rd" in
1784def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001785 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001786 "movt", "\t$Rd, $imm",
1787 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00001788 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001789 lo16AllZero:$imm))]>, UnaryDP,
1790 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001791 bits<4> Rd;
1792 bits<16> imm;
1793 let Inst{15-12} = Rd;
1794 let Inst{11-0} = imm{11-0};
1795 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001796 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001797 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001798}
Evan Cheng13ab0202007-07-10 18:08:01 +00001799
Evan Cheng20956592009-10-21 08:15:52 +00001800def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1801 Requires<[IsARM, HasV6T2]>;
1802
David Goodwinca01a8d2009-09-01 18:32:09 +00001803let Uses = [CPSR] in
Jim Grosbach7032f922010-10-14 22:57:13 +00001804def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi, "",
1805 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
1806 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001807
1808// These aren't really mov instructions, but we have to define them this way
1809// due to flag operands.
1810
Evan Cheng071a2792007-09-11 19:55:27 +00001811let Defs = [CPSR] in {
Jim Grosbach7032f922010-10-14 22:57:13 +00001812def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1813 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
1814 Requires<[IsARM]>;
1815def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1816 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
1817 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001818}
Evan Chenga8e29892007-01-19 07:51:42 +00001819
Evan Chenga8e29892007-01-19 07:51:42 +00001820//===----------------------------------------------------------------------===//
1821// Extend Instructions.
1822//
1823
1824// Sign extenders
1825
Evan Cheng576a3962010-09-25 00:49:35 +00001826defm SXTB : AI_ext_rrot<0b01101010,
1827 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1828defm SXTH : AI_ext_rrot<0b01101011,
1829 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001830
Evan Cheng576a3962010-09-25 00:49:35 +00001831defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00001832 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001833defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00001834 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001835
Johnny Chen2ec5e492010-02-22 21:50:40 +00001836// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001837defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001838
1839// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001840defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001841
1842// Zero extenders
1843
1844let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00001845defm UXTB : AI_ext_rrot<0b01101110,
1846 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1847defm UXTH : AI_ext_rrot<0b01101111,
1848 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1849defm UXTB16 : AI_ext_rrot<0b01101100,
1850 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001851
Jim Grosbach542f6422010-07-28 23:25:44 +00001852// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1853// The transformation should probably be done as a combiner action
1854// instead so we can include a check for masking back in the upper
1855// eight bits of the source into the lower eight bits of the result.
1856//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
1857// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001858def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001859 (UXTB16r_rot GPR:$Src, 8)>;
1860
Evan Cheng576a3962010-09-25 00:49:35 +00001861defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001862 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001863defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001864 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001865}
1866
Evan Chenga8e29892007-01-19 07:51:42 +00001867// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001868// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001869defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001870
Evan Chenga8e29892007-01-19 07:51:42 +00001871
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001872def SBFX : I<(outs GPR:$Rd),
1873 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001874 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001875 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001876 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001877 bits<4> Rd;
1878 bits<4> Rn;
1879 bits<5> lsb;
1880 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001881 let Inst{27-21} = 0b0111101;
1882 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001883 let Inst{20-16} = width;
1884 let Inst{15-12} = Rd;
1885 let Inst{11-7} = lsb;
1886 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001887}
1888
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001889def UBFX : I<(outs GPR:$Rd),
1890 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001891 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001892 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001893 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001894 bits<4> Rd;
1895 bits<4> Rn;
1896 bits<5> lsb;
1897 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001898 let Inst{27-21} = 0b0111111;
1899 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001900 let Inst{20-16} = width;
1901 let Inst{15-12} = Rd;
1902 let Inst{11-7} = lsb;
1903 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001904}
1905
Evan Chenga8e29892007-01-19 07:51:42 +00001906//===----------------------------------------------------------------------===//
1907// Arithmetic Instructions.
1908//
1909
Jim Grosbach26421962008-10-14 20:36:24 +00001910defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001911 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001912 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001913defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001914 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001915 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001916
Evan Chengc85e8322007-07-05 07:13:32 +00001917// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001918defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001919 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00001920 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1921defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001922 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00001923 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001924
Evan Cheng62674222009-06-25 23:34:10 +00001925defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001926 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001927defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001928 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001929defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001930 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001931defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001932 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001933
Jim Grosbach84760882010-10-15 18:42:41 +00001934def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1935 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
1936 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
1937 bits<4> Rd;
1938 bits<4> Rn;
1939 bits<12> imm;
1940 let Inst{25} = 1;
1941 let Inst{15-12} = Rd;
1942 let Inst{19-16} = Rn;
1943 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00001944}
Evan Cheng13ab0202007-07-10 18:08:01 +00001945
Bob Wilsoncff71782010-08-05 18:23:43 +00001946// The reg/reg form is only defined for the disassembler; for codegen it is
1947// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00001948def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1949 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00001950 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00001951 bits<4> Rd;
1952 bits<4> Rn;
1953 bits<4> Rm;
1954 let Inst{11-4} = 0b00000000;
1955 let Inst{25} = 0;
1956 let Inst{3-0} = Rm;
1957 let Inst{15-12} = Rd;
1958 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00001959}
1960
Jim Grosbach84760882010-10-15 18:42:41 +00001961def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1962 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
1963 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
1964 bits<4> Rd;
1965 bits<4> Rn;
1966 bits<12> shift;
1967 let Inst{25} = 0;
1968 let Inst{11-0} = shift;
1969 let Inst{15-12} = Rd;
1970 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00001971}
Evan Chengc85e8322007-07-05 07:13:32 +00001972
1973// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001974let Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00001975def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1976 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
1977 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
1978 bits<4> Rd;
1979 bits<4> Rn;
1980 bits<12> imm;
1981 let Inst{25} = 1;
1982 let Inst{20} = 1;
1983 let Inst{15-12} = Rd;
1984 let Inst{19-16} = Rn;
1985 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00001986}
Jim Grosbach84760882010-10-15 18:42:41 +00001987def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1988 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
1989 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
1990 bits<4> Rd;
1991 bits<4> Rn;
1992 bits<12> shift;
1993 let Inst{25} = 0;
1994 let Inst{20} = 1;
1995 let Inst{11-0} = shift;
1996 let Inst{15-12} = Rd;
1997 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00001998}
Evan Cheng071a2792007-09-11 19:55:27 +00001999}
Evan Chengc85e8322007-07-05 07:13:32 +00002000
Evan Cheng62674222009-06-25 23:34:10 +00002001let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002002def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2003 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2004 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002005 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002006 bits<4> Rd;
2007 bits<4> Rn;
2008 bits<12> imm;
2009 let Inst{25} = 1;
2010 let Inst{15-12} = Rd;
2011 let Inst{19-16} = Rn;
2012 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002013}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002014// The reg/reg form is only defined for the disassembler; for codegen it is
2015// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002016def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2017 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002018 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002019 bits<4> Rd;
2020 bits<4> Rn;
2021 bits<4> Rm;
2022 let Inst{11-4} = 0b00000000;
2023 let Inst{25} = 0;
2024 let Inst{3-0} = Rm;
2025 let Inst{15-12} = Rd;
2026 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002027}
Jim Grosbach84760882010-10-15 18:42:41 +00002028def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2029 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2030 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002031 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002032 bits<4> Rd;
2033 bits<4> Rn;
2034 bits<12> shift;
2035 let Inst{25} = 0;
2036 let Inst{11-0} = shift;
2037 let Inst{15-12} = Rd;
2038 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002039}
Evan Cheng62674222009-06-25 23:34:10 +00002040}
2041
2042// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00002043let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002044def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2045 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2046 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002047 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002048 bits<4> Rd;
2049 bits<4> Rn;
2050 bits<12> imm;
2051 let Inst{25} = 1;
2052 let Inst{20} = 1;
2053 let Inst{15-12} = Rd;
2054 let Inst{19-16} = Rn;
2055 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002056}
Jim Grosbach84760882010-10-15 18:42:41 +00002057def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2058 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2059 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002060 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002061 bits<4> Rd;
2062 bits<4> Rn;
2063 bits<12> shift;
2064 let Inst{25} = 0;
2065 let Inst{20} = 1;
2066 let Inst{11-0} = shift;
2067 let Inst{15-12} = Rd;
2068 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002069}
Evan Cheng071a2792007-09-11 19:55:27 +00002070}
Evan Cheng2c614c52007-06-06 10:17:05 +00002071
Evan Chenga8e29892007-01-19 07:51:42 +00002072// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002073// The assume-no-carry-in form uses the negation of the input since add/sub
2074// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2075// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2076// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002077def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2078 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002079def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2080 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2081// The with-carry-in form matches bitwise not instead of the negation.
2082// Effectively, the inverse interpretation of the carry flag already accounts
2083// for part of the negation.
2084def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2085 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002086
2087// Note: These are implemented in C++ code, because they have to generate
2088// ADD/SUBrs instructions, which use a complex pattern that a xform function
2089// cannot produce.
2090// (mul X, 2^n+1) -> (add (X << n), X)
2091// (mul X, 2^n-1) -> (rsb X, (X << n))
2092
Johnny Chen667d1272010-02-22 18:50:54 +00002093// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002094// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002095class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Nate Begeman692433b2010-07-29 17:56:55 +00002096 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002097 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, IIC_iALUr,
2098 opc, "\t$Rd, $Rn, $Rm", pattern> {
2099 bits<4> Rd;
2100 bits<4> Rn;
2101 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002102 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002103 let Inst{11-4} = op11_4;
2104 let Inst{19-16} = Rn;
2105 let Inst{15-12} = Rd;
2106 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002107}
2108
Johnny Chen667d1272010-02-22 18:50:54 +00002109// Saturating add/subtract -- for disassembly only
2110
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002111def QADD : AAI<0b00010000, 0b00000101, "qadd",
2112 [(set GPR:$Rd, (int_arm_qadd GPR:$Rn, GPR:$Rm))]>;
2113def QSUB : AAI<0b00010010, 0b00000101, "qsub",
2114 [(set GPR:$Rd, (int_arm_qsub GPR:$Rn, GPR:$Rm))]>;
2115def QDADD : AAI<0b00010100, 0b00000101, "qdadd">;
2116def QDSUB : AAI<0b00010110, 0b00000101, "qdsub">;
2117
2118def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2119def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2120def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2121def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2122def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2123def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2124def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2125def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2126def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2127def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2128def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2129def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002130
2131// Signed/Unsigned add/subtract -- for disassembly only
2132
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002133def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2134def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2135def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2136def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2137def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2138def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2139def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2140def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2141def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2142def USAX : AAI<0b01100101, 0b11110101, "usax">;
2143def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2144def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002145
2146// Signed/Unsigned halving add/subtract -- for disassembly only
2147
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002148def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2149def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2150def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2151def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2152def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2153def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2154def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2155def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2156def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2157def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2158def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2159def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002160
Johnny Chenadc77332010-02-26 22:04:29 +00002161// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002162
Jim Grosbach70987fb2010-10-18 23:35:38 +00002163def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002164 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002165 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002166 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002167 bits<4> Rd;
2168 bits<4> Rn;
2169 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002170 let Inst{27-20} = 0b01111000;
2171 let Inst{15-12} = 0b1111;
2172 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002173 let Inst{19-16} = Rd;
2174 let Inst{11-8} = Rm;
2175 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002176}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002177def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002178 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002179 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002180 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002181 bits<4> Rd;
2182 bits<4> Rn;
2183 bits<4> Rm;
2184 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002185 let Inst{27-20} = 0b01111000;
2186 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002187 let Inst{19-16} = Rd;
2188 let Inst{15-12} = Ra;
2189 let Inst{11-8} = Rm;
2190 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002191}
2192
2193// Signed/Unsigned saturate -- for disassembly only
2194
Jim Grosbach70987fb2010-10-18 23:35:38 +00002195def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2196 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002197 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002198 bits<4> Rd;
2199 bits<5> sat_imm;
2200 bits<4> Rn;
2201 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002202 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002203 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002204 let Inst{20-16} = sat_imm;
2205 let Inst{15-12} = Rd;
2206 let Inst{11-7} = sh{7-3};
2207 let Inst{6} = sh{0};
2208 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002209}
2210
Jim Grosbach70987fb2010-10-18 23:35:38 +00002211def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2212 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002213 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002214 bits<4> Rd;
2215 bits<4> sat_imm;
2216 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002217 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002218 let Inst{11-4} = 0b11110011;
2219 let Inst{15-12} = Rd;
2220 let Inst{19-16} = sat_imm;
2221 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002222}
2223
Jim Grosbach70987fb2010-10-18 23:35:38 +00002224def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2225 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002226 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002227 bits<4> Rd;
2228 bits<5> sat_imm;
2229 bits<4> Rn;
2230 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002231 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002232 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002233 let Inst{15-12} = Rd;
2234 let Inst{11-7} = sh{7-3};
2235 let Inst{6} = sh{0};
2236 let Inst{20-16} = sat_imm;
2237 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002238}
2239
Jim Grosbach70987fb2010-10-18 23:35:38 +00002240def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2241 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002242 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002243 bits<4> Rd;
2244 bits<4> sat_imm;
2245 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002246 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002247 let Inst{11-4} = 0b11110011;
2248 let Inst{15-12} = Rd;
2249 let Inst{19-16} = sat_imm;
2250 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002251}
Evan Chenga8e29892007-01-19 07:51:42 +00002252
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002253def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2254def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002255
Evan Chenga8e29892007-01-19 07:51:42 +00002256//===----------------------------------------------------------------------===//
2257// Bitwise Instructions.
2258//
2259
Jim Grosbach26421962008-10-14 20:36:24 +00002260defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002261 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002262 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002263defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002264 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002265 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002266defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002267 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002268 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002269defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002270 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002271 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002272
Jim Grosbach3fea191052010-10-21 22:03:21 +00002273def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002274 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002275 "bfc", "\t$Rd, $imm", "$src = $Rd",
2276 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002277 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002278 bits<4> Rd;
2279 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002280 let Inst{27-21} = 0b0111110;
2281 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002282 let Inst{15-12} = Rd;
2283 let Inst{11-7} = imm{4-0}; // lsb
2284 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002285}
2286
Johnny Chenb2503c02010-02-17 06:31:48 +00002287// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002288def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002289 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002290 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2291 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002292 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002293 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002294 bits<4> Rd;
2295 bits<4> Rn;
2296 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002297 let Inst{27-21} = 0b0111110;
2298 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002299 let Inst{15-12} = Rd;
2300 let Inst{11-7} = imm{4-0}; // lsb
2301 let Inst{20-16} = imm{9-5}; // width
2302 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002303}
2304
Jim Grosbach36860462010-10-21 22:19:32 +00002305def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2306 "mvn", "\t$Rd, $Rm",
2307 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2308 bits<4> Rd;
2309 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002310 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002311 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002312 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002313 let Inst{15-12} = Rd;
2314 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002315}
Jim Grosbach36860462010-10-21 22:19:32 +00002316def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2317 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2318 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2319 bits<4> Rd;
2320 bits<4> Rm;
2321 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002322 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002323 let Inst{19-16} = 0b0000;
2324 let Inst{15-12} = Rd;
2325 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002326}
Evan Chengb3379fb2009-02-05 08:42:55 +00002327let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002328def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2329 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2330 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2331 bits<4> Rd;
2332 bits<4> Rm;
2333 bits<12> imm;
2334 let Inst{25} = 1;
2335 let Inst{19-16} = 0b0000;
2336 let Inst{15-12} = Rd;
2337 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002338}
Evan Chenga8e29892007-01-19 07:51:42 +00002339
2340def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2341 (BICri GPR:$src, so_imm_not:$imm)>;
2342
2343//===----------------------------------------------------------------------===//
2344// Multiply Instructions.
2345//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002346class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2347 string opc, string asm, list<dag> pattern>
2348 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2349 bits<4> Rd;
2350 bits<4> Rm;
2351 bits<4> Rn;
2352 let Inst{19-16} = Rd;
2353 let Inst{11-8} = Rm;
2354 let Inst{3-0} = Rn;
2355}
2356class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2357 string opc, string asm, list<dag> pattern>
2358 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2359 bits<4> RdLo;
2360 bits<4> RdHi;
2361 bits<4> Rm;
2362 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002363 let Inst{19-16} = RdHi;
2364 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002365 let Inst{11-8} = Rm;
2366 let Inst{3-0} = Rn;
2367}
Evan Chenga8e29892007-01-19 07:51:42 +00002368
Evan Cheng8de898a2009-06-26 00:19:44 +00002369let isCommutable = 1 in
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002370def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2371 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
2372 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002373
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002374def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2375 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
2376 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]> {
2377 bits<4> Ra;
2378 let Inst{15-12} = Ra;
2379}
Evan Chenga8e29892007-01-19 07:51:42 +00002380
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002381def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002382 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00002383 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002384 Requires<[IsARM, HasV6T2]> {
2385 bits<4> Rd;
2386 bits<4> Rm;
2387 bits<4> Rn;
2388 let Inst{19-16} = Rd;
2389 let Inst{11-8} = Rm;
2390 let Inst{3-0} = Rn;
2391}
Evan Chengedcbada2009-07-06 22:05:45 +00002392
Evan Chenga8e29892007-01-19 07:51:42 +00002393// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002394
Evan Chengcd799b92009-06-12 20:46:18 +00002395let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002396let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002397def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2398 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2399 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002400
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002401def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2402 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2403 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002404}
Evan Chenga8e29892007-01-19 07:51:42 +00002405
2406// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002407def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2408 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2409 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002410
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002411def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2412 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2413 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002414
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002415def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2416 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2417 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2418 Requires<[IsARM, HasV6]> {
2419 bits<4> RdLo;
2420 bits<4> RdHi;
2421 bits<4> Rm;
2422 bits<4> Rn;
2423 let Inst{19-16} = RdLo;
2424 let Inst{15-12} = RdHi;
2425 let Inst{11-8} = Rm;
2426 let Inst{3-0} = Rn;
2427}
Evan Chengcd799b92009-06-12 20:46:18 +00002428} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002429
2430// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002431def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2432 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2433 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002434 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002435 let Inst{15-12} = 0b1111;
2436}
Evan Cheng13ab0202007-07-10 18:08:01 +00002437
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002438def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2439 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002440 [/* For disassembly only; pattern left blank */]>,
2441 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002442 let Inst{15-12} = 0b1111;
2443}
2444
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002445def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2446 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2447 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2448 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2449 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002450
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002451def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2452 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2453 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002454 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002455 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002456
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002457def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2458 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2459 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2460 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2461 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002462
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002463def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2464 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2465 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002466 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002467 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002468
Raul Herbster37fb5b12007-08-30 23:25:47 +00002469multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002470 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2471 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2472 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2473 (sext_inreg GPR:$Rm, i16)))]>,
2474 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002475
Jim Grosbach3870b752010-10-22 18:35:16 +00002476 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2477 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2478 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2479 (sra GPR:$Rm, (i32 16))))]>,
2480 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002481
Jim Grosbach3870b752010-10-22 18:35:16 +00002482 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2483 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2484 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2485 (sext_inreg GPR:$Rm, i16)))]>,
2486 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002487
Jim Grosbach3870b752010-10-22 18:35:16 +00002488 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2489 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2490 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2491 (sra GPR:$Rm, (i32 16))))]>,
2492 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002493
Jim Grosbach3870b752010-10-22 18:35:16 +00002494 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2495 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2496 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2497 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2498 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002499
Jim Grosbach3870b752010-10-22 18:35:16 +00002500 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2501 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2502 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2503 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2504 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002505}
2506
Raul Herbster37fb5b12007-08-30 23:25:47 +00002507
2508multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002509 def BB : AMulxyI<0b0001000, 0b00, (outs GPR:$Rd),
2510 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2511 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2512 [(set GPR:$Rd, (add GPR:$Ra,
2513 (opnode (sext_inreg GPR:$Rn, i16),
2514 (sext_inreg GPR:$Rm, i16))))]>,
2515 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002516
Jim Grosbach3870b752010-10-22 18:35:16 +00002517 def BT : AMulxyI<0b0001000, 0b10, (outs GPR:$Rd),
2518 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2519 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2520 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2521 (sra GPR:$Rm, (i32 16)))))]>,
2522 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002523
Jim Grosbach3870b752010-10-22 18:35:16 +00002524 def TB : AMulxyI<0b0001000, 0b01, (outs GPR:$Rd),
2525 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2526 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2527 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2528 (sext_inreg GPR:$Rm, i16))))]>,
2529 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002530
Jim Grosbach3870b752010-10-22 18:35:16 +00002531 def TT : AMulxyI<0b0001000, 0b11, (outs GPR:$Rd),
2532 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2533 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2534 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2535 (sra GPR:$Rm, (i32 16)))))]>,
2536 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002537
Jim Grosbach3870b752010-10-22 18:35:16 +00002538 def WB : AMulxyI<0b0001001, 0b00, (outs GPR:$Rd),
2539 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2540 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2541 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2542 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2543 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002544
Jim Grosbach3870b752010-10-22 18:35:16 +00002545 def WT : AMulxyI<0b0001001, 0b10, (outs GPR:$Rd),
2546 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2547 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2548 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2549 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2550 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002551}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002552
Raul Herbster37fb5b12007-08-30 23:25:47 +00002553defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2554defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002555
Johnny Chen83498e52010-02-12 21:59:23 +00002556// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002557def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2558 (ins GPR:$Rn, GPR:$Rm),
2559 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002560 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002561 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002562
Jim Grosbach3870b752010-10-22 18:35:16 +00002563def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2564 (ins GPR:$Rn, GPR:$Rm),
2565 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002566 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002567 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002568
Jim Grosbach3870b752010-10-22 18:35:16 +00002569def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2570 (ins GPR:$Rn, GPR:$Rm),
2571 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002572 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002573 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002574
Jim Grosbach3870b752010-10-22 18:35:16 +00002575def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2576 (ins GPR:$Rn, GPR:$Rm),
2577 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002578 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002579 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002580
Johnny Chen667d1272010-02-22 18:50:54 +00002581// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002582class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2583 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002584 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002585 bits<4> Rn;
2586 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002587 let Inst{4} = 1;
2588 let Inst{5} = swap;
2589 let Inst{6} = sub;
2590 let Inst{7} = 0;
2591 let Inst{21-20} = 0b00;
2592 let Inst{22} = long;
2593 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002594 let Inst{11-8} = Rm;
2595 let Inst{3-0} = Rn;
2596}
2597class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2598 InstrItinClass itin, string opc, string asm>
2599 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2600 bits<4> Rd;
2601 let Inst{15-12} = 0b1111;
2602 let Inst{19-16} = Rd;
2603}
2604class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2605 InstrItinClass itin, string opc, string asm>
2606 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2607 bits<4> Ra;
2608 let Inst{15-12} = Ra;
2609}
2610class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2611 InstrItinClass itin, string opc, string asm>
2612 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2613 bits<4> RdLo;
2614 bits<4> RdHi;
2615 let Inst{19-16} = RdHi;
2616 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002617}
2618
2619multiclass AI_smld<bit sub, string opc> {
2620
Jim Grosbach385e1362010-10-22 19:15:30 +00002621 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2622 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002623
Jim Grosbach385e1362010-10-22 19:15:30 +00002624 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2625 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002626
Jim Grosbach385e1362010-10-22 19:15:30 +00002627 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2628 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2629 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002630
Jim Grosbach385e1362010-10-22 19:15:30 +00002631 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2632 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2633 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002634
2635}
2636
2637defm SMLA : AI_smld<0, "smla">;
2638defm SMLS : AI_smld<1, "smls">;
2639
Johnny Chen2ec5e492010-02-22 21:50:40 +00002640multiclass AI_sdml<bit sub, string opc> {
2641
Jim Grosbach385e1362010-10-22 19:15:30 +00002642 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2643 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2644 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2645 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002646}
2647
2648defm SMUA : AI_sdml<0, "smua">;
2649defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002650
Evan Chenga8e29892007-01-19 07:51:42 +00002651//===----------------------------------------------------------------------===//
2652// Misc. Arithmetic Instructions.
2653//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002654
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002655def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2656 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2657 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002658
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002659def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2660 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2661 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2662 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002663
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002664def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2665 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2666 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002667
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002668def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2669 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2670 [(set GPR:$Rd,
2671 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
2672 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
2673 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
2674 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
2675 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002676
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002677def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2678 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
2679 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00002680 (sext_inreg
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002681 (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
2682 (shl GPR:$Rm, (i32 8))), i16))]>,
2683 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002684
Bob Wilsonf955f292010-08-17 17:23:19 +00002685def lsl_shift_imm : SDNodeXForm<imm, [{
2686 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2687 return CurDAG->getTargetConstant(Sh, MVT::i32);
2688}]>;
2689
2690def lsl_amt : PatLeaf<(i32 imm), [{
2691 return (N->getZExtValue() < 32);
2692}], lsl_shift_imm>;
2693
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002694def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
2695 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2696 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2697 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
2698 (and (shl GPR:$Rm, lsl_amt:$sh),
2699 0xFFFF0000)))]>,
2700 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002701
Evan Chenga8e29892007-01-19 07:51:42 +00002702// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002703def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
2704 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
2705def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
2706 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002707
Bob Wilsonf955f292010-08-17 17:23:19 +00002708def asr_shift_imm : SDNodeXForm<imm, [{
2709 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2710 return CurDAG->getTargetConstant(Sh, MVT::i32);
2711}]>;
2712
2713def asr_amt : PatLeaf<(i32 imm), [{
2714 return (N->getZExtValue() <= 32);
2715}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002716
Bob Wilsondc66eda2010-08-16 22:26:55 +00002717// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2718// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002719def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
2720 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2721 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2722 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
2723 (and (sra GPR:$Rm, asr_amt:$sh),
2724 0xFFFF)))]>,
2725 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002726
Evan Chenga8e29892007-01-19 07:51:42 +00002727// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2728// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002729def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002730 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002731def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002732 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2733 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002734
Evan Chenga8e29892007-01-19 07:51:42 +00002735//===----------------------------------------------------------------------===//
2736// Comparison Instructions...
2737//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002738
Jim Grosbach26421962008-10-14 20:36:24 +00002739defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002740 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002741 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002742
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002743// FIXME: We have to be careful when using the CMN instruction and comparison
2744// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002745// results:
2746//
2747// rsbs r1, r1, 0
2748// cmp r0, r1
2749// mov r0, #0
2750// it ls
2751// mov r0, #1
2752//
2753// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002754//
Bill Wendling6165e872010-08-26 18:33:51 +00002755// cmn r0, r1
2756// mov r0, #0
2757// it ls
2758// mov r0, #1
2759//
2760// However, the CMN gives the *opposite* result when r1 is 0. This is because
2761// the carry flag is set in the CMP case but not in the CMN case. In short, the
2762// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2763// value of r0 and the carry bit (because the "carry bit" parameter to
2764// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2765// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2766// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2767// parameter to AddWithCarry is defined as 0).
2768//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002769// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002770//
2771// x = 0
2772// ~x = 0xFFFF FFFF
2773// ~x + 1 = 0x1 0000 0000
2774// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2775//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002776// Therefore, we should disable CMN when comparing against zero, until we can
2777// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2778// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002779//
2780// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2781//
2782// This is related to <rdar://problem/7569620>.
2783//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002784//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2785// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002786
Evan Chenga8e29892007-01-19 07:51:42 +00002787// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002788defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002789 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002790 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002791defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002792 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002793 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002794
David Goodwinc0309b42009-06-29 15:33:01 +00002795defm CMPz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002796 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002797 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2798defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002799 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002800 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002801
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002802//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2803// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002804
David Goodwinc0309b42009-06-29 15:33:01 +00002805def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002806 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002807
Evan Cheng218977b2010-07-13 19:27:42 +00002808// Pseudo i64 compares for some floating point compares.
2809let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2810 Defs = [CPSR] in {
2811def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002812 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002813 IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002814 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2815
2816def BCCZi64 : PseudoInst<(outs),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002817 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002818 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2819} // usesCustomInserter
2820
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002821
Evan Chenga8e29892007-01-19 07:51:42 +00002822// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002823// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002824// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002825// FIXME: These should all be pseudo-instructions that get expanded to
2826// the normal MOV instructions. That would fix the dependency on
2827// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00002828let neverHasSideEffects = 1 in {
Jim Grosbach89c898f2010-10-13 00:50:27 +00002829def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
2830 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
2831 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2832 RegConstraint<"$false = $Rd">, UnaryDP {
2833 bits<4> Rd;
2834 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00002835 let Inst{25} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00002836 let Inst{20} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00002837 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00002838 let Inst{11-4} = 0b00000000;
Jim Grosbach27e90082010-10-29 19:28:17 +00002839 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002840}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002841
Jim Grosbach27e90082010-10-29 19:28:17 +00002842def MOVCCs : AI1<0b1101, (outs GPR:$Rd),
2843 (ins GPR:$false, so_reg:$shift), DPSoRegFrm, IIC_iCMOVsr,
2844 "mov", "\t$Rd, $shift",
2845 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
2846 RegConstraint<"$false = $Rd">, UnaryDP {
2847 bits<4> Rd;
2848 bits<4> Rn;
2849 bits<12> shift;
Bob Wilson8e86b512009-10-14 19:00:24 +00002850 let Inst{25} = 0;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002851 let Inst{20} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00002852 let Inst{19-16} = Rn;
2853 let Inst{15-12} = Rd;
2854 let Inst{11-0} = shift;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002855}
2856
Jim Grosbach27e90082010-10-29 19:28:17 +00002857def MOVCCi16 : AI1<0b1000, (outs GPR:$Rd), (ins GPR:$false, i32imm:$imm),
2858 DPFrm, IIC_iMOVi,
2859 "movw", "\t$Rd, $imm",
2860 []>,
2861 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>,
2862 UnaryDP {
2863 bits<4> Rd;
2864 bits<16> imm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002865 let Inst{25} = 1;
Jim Grosbach27e90082010-10-29 19:28:17 +00002866 let Inst{20} = 0;
2867 let Inst{19-16} = imm{15-12};
2868 let Inst{15-12} = Rd;
2869 let Inst{11-0} = imm{11-0};
2870}
2871
2872def MOVCCi : AI1<0b1101, (outs GPR:$Rd),
2873 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
2874 "mov", "\t$Rd, $imm",
2875 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2876 RegConstraint<"$false = $Rd">, UnaryDP {
2877 bits<4> Rd;
2878 bits<12> imm;
2879 let Inst{25} = 1;
2880 let Inst{20} = 0;
2881 let Inst{19-16} = 0b0000;
2882 let Inst{15-12} = Rd;
2883 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002884}
Owen Andersonf523e472010-09-23 23:45:25 +00002885} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002886
Jim Grosbach3728e962009-12-10 00:11:09 +00002887//===----------------------------------------------------------------------===//
2888// Atomic operations intrinsics
2889//
2890
Bob Wilsonf74a4292010-10-30 00:54:37 +00002891def memb_opt : Operand<i32> {
2892 let PrintMethod = "printMemBOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002893}
Jim Grosbach3728e962009-12-10 00:11:09 +00002894
Bob Wilsonf74a4292010-10-30 00:54:37 +00002895// memory barriers protect the atomic sequences
2896let hasSideEffects = 1 in {
2897def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
2898 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2899 Requires<[IsARM, HasDB]> {
2900 bits<4> opt;
2901 let Inst{31-4} = 0xf57ff05;
2902 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002903}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002904
Johnny Chen7def14f2010-08-11 23:35:12 +00002905def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002906 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00002907 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002908 Requires<[IsARM, HasV6]> {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002909 // FIXME: add encoding
2910}
Jim Grosbach3728e962009-12-10 00:11:09 +00002911}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002912
Bob Wilsonf74a4292010-10-30 00:54:37 +00002913def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
2914 "dsb", "\t$opt",
2915 [/* For disassembly only; pattern left blank */]>,
2916 Requires<[IsARM, HasDB]> {
2917 bits<4> opt;
2918 let Inst{31-4} = 0xf57ff04;
2919 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002920}
2921
Johnny Chenfd6037d2010-02-18 00:19:08 +00002922// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00002923def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
2924 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00002925 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002926 let Inst{3-0} = 0b1111;
2927}
2928
Jim Grosbach66869102009-12-11 18:52:41 +00002929let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002930 let Uses = [CPSR] in {
2931 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002932 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002933 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2934 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002935 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002936 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2937 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002938 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002939 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2940 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002941 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002942 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2943 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002944 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002945 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2946 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002947 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002948 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2949 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002950 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002951 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2952 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002953 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002954 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2955 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002956 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002957 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2958 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002959 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002960 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2961 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002962 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002963 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2964 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002965 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002966 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2967 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002968 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002969 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2970 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002971 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002972 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2973 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002974 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002975 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2976 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002977 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002978 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
2979 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002980 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002981 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
2982 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002983 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002984 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
2985
2986 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002987 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002988 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
2989 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002990 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002991 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
2992 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002993 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002994 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
2995
Jim Grosbache801dc42009-12-12 01:40:06 +00002996 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002997 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002998 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
2999 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003000 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003001 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3002 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003003 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003004 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3005}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003006}
3007
3008let mayLoad = 1 in {
Jim Grosbach86875a22010-10-29 19:58:57 +00003009def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3010 "ldrexb", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003011 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003012def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3013 "ldrexh", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003014 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003015def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3016 "ldrex", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003017 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003018def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003019 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003020 "ldrexd", "\t$Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003021 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003022}
3023
Jim Grosbach86875a22010-10-29 19:58:57 +00003024let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
3025def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$src, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003026 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003027 "strexb", "\t$Rd, $src, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003028 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003029def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbach5278eb82009-12-11 01:42:04 +00003030 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003031 "strexh", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003032 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003033def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003034 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003035 "strex", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003036 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003037def STREXD : AIstrex<0b01, (outs GPR:$Rd),
3038 (ins GPR:$Rt, GPR:$Rt2, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003039 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003040 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003041 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003042}
3043
Johnny Chenb9436272010-02-17 22:37:58 +00003044// Clear-Exclusive is for disassembly only.
3045def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3046 [/* For disassembly only; pattern left blank */]>,
3047 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003048 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003049}
3050
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003051// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3052let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003053def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3054 [/* For disassembly only; pattern left blank */]>;
3055def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3056 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003057}
3058
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003059//===----------------------------------------------------------------------===//
3060// TLS Instructions
3061//
3062
3063// __aeabi_read_tp preserves the registers r1-r3.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003064// FIXME: This needs to be a pseudo of some sort so that we can get the
3065// encoding right, complete with fixup for the aeabi_read_tp function.
Evan Cheng13ab0202007-07-10 18:08:01 +00003066let isCall = 1,
3067 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003068 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00003069 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003070 [(set R0, ARMthread_pointer)]>;
3071}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00003072
Evan Chenga8e29892007-01-19 07:51:42 +00003073//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00003074// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003075// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00003076// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00003077// Since by its nature we may be coming from some other function to get
3078// here, and we're using the stack frame for the containing function to
3079// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00003080// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00003081// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00003082// except for our own input by listing the relevant registers in Defs. By
3083// doing so, we also cause the prologue/epilogue code to actively preserve
3084// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003085// A constant value is passed in $val, and we use the location as a scratch.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003086//
3087// These are pseudo-instructions and are lowered to individual MC-insts, so
3088// no encoding information is necessary.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003089let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00003090 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3091 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00003092 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00003093 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00003094 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003095 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003096 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003097 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3098 Requires<[IsARM, HasVFP2]>;
3099}
3100
3101let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00003102 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3103 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00003104 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
3105 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003106 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003107 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3108 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003109}
3110
Jim Grosbach5eb19512010-05-22 01:06:18 +00003111// FIXME: Non-Darwin version(s)
3112let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3113 Defs = [ R7, LR, SP ] in {
3114def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
3115 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003116 Pseudo, NoItinerary, "", "",
Jim Grosbach5eb19512010-05-22 01:06:18 +00003117 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3118 Requires<[IsARM, IsDarwin]>;
3119}
3120
Jim Grosbache4ad3872010-10-19 23:27:08 +00003121// eh.sjlj.dispatchsetup pseudo-instruction.
Jim Grosbache317b132010-10-29 20:21:49 +00003122// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
Jim Grosbache4ad3872010-10-19 23:27:08 +00003123// handled when the pseudo is expanded (which happens before any passes
3124// that need the instruction size).
3125let isBarrier = 1, hasSideEffects = 1 in
3126def Int_eh_sjlj_dispatchsetup :
3127 PseudoInst<(outs), (ins GPR:$src), NoItinerary, "",
3128 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3129 Requires<[IsDarwin]>;
3130
Jim Grosbach0e0da732009-05-12 23:59:14 +00003131//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003132// Non-Instruction Patterns
3133//
Rafael Espindola5aca9272006-10-07 14:03:39 +00003134
Evan Chenga8e29892007-01-19 07:51:42 +00003135// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00003136
Evan Chenga8e29892007-01-19 07:51:42 +00003137// Two piece so_imms.
Evan Cheng5be39222010-09-24 22:03:46 +00003138// FIXME: Remove this when we can do generalized remat.
Dan Gohmand45eddd2007-06-26 00:48:07 +00003139let isReMaterializable = 1 in
Jim Grosbach8e0a3eb2010-10-29 21:35:25 +00003140def MOVi2pieces : PseudoInst<(outs GPR:$dst), (ins so_imm2part:$src),
3141 IIC_iMOVix2, "",
3142 [(set GPR:$dst, (so_imm2part:$src))]>,
Evan Cheng5adb66a2009-09-28 09:14:39 +00003143 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00003144
Evan Chenga8e29892007-01-19 07:51:42 +00003145def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00003146 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3147 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003148def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00003149 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3150 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00003151def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
3152 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3153 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00003154def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
3155 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
3156 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00003157
Evan Cheng5adb66a2009-09-28 09:14:39 +00003158// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00003159// This is a single pseudo instruction, the benefit is that it can be remat'd
3160// as a single unit instead of having to handle reg inputs.
3161// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00003162let isReMaterializable = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003163def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2, "",
3164 [(set GPR:$dst, (i32 imm:$src))]>,
3165 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003166
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003167// ConstantPool, GlobalAddress, and JumpTable
3168def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3169 Requires<[IsARM, DontUseMovt]>;
3170def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3171def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3172 Requires<[IsARM, UseMovt]>;
3173def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3174 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3175
Evan Chenga8e29892007-01-19 07:51:42 +00003176// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00003177
Dale Johannesen51e28e62010-06-03 21:09:53 +00003178// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00003179def : ARMPat<(ARMtcret tcGPR:$dst),
3180 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003181
3182def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3183 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3184
3185def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3186 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3187
Dale Johannesen38d5f042010-06-15 22:24:08 +00003188def : ARMPat<(ARMtcret tcGPR:$dst),
3189 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003190
3191def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3192 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3193
3194def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3195 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00003196
Evan Chenga8e29892007-01-19 07:51:42 +00003197// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00003198def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003199 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00003200def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003201 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003202
Evan Chenga8e29892007-01-19 07:51:42 +00003203// zextload i1 -> zextload i8
Jim Grosbachc1d30212010-10-27 00:19:44 +00003204def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3205def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00003206
Evan Chenga8e29892007-01-19 07:51:42 +00003207// extload -> zextload
Jim Grosbachc1d30212010-10-27 00:19:44 +00003208def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3209def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3210def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3211def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3212
Evan Chenga8e29892007-01-19 07:51:42 +00003213def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003214
Evan Cheng83b5cf02008-11-05 23:22:34 +00003215def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3216def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3217
Evan Cheng34b12d22007-01-19 20:27:35 +00003218// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003219def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3220 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003221 (SMULBB GPR:$a, GPR:$b)>;
3222def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3223 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003224def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3225 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003226 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003227def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003228 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003229def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3230 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003231 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003232def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00003233 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003234def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3235 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003236 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003237def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003238 (SMULWB GPR:$a, GPR:$b)>;
3239
3240def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003241 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3242 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003243 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3244def : ARMV5TEPat<(add GPR:$acc,
3245 (mul sext_16_node:$a, sext_16_node:$b)),
3246 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3247def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003248 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3249 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003250 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3251def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003252 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003253 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3254def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003255 (mul (sra GPR:$a, (i32 16)),
3256 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003257 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3258def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003259 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003260 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3261def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003262 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3263 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003264 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3265def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003266 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003267 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3268
Evan Chenga8e29892007-01-19 07:51:42 +00003269//===----------------------------------------------------------------------===//
3270// Thumb Support
3271//
3272
3273include "ARMInstrThumb.td"
3274
3275//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00003276// Thumb2 Support
3277//
3278
3279include "ARMInstrThumb2.td"
3280
3281//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003282// Floating Point Support
3283//
3284
3285include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00003286
3287//===----------------------------------------------------------------------===//
3288// Advanced SIMD (NEON) Support
3289//
3290
3291include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00003292
3293//===----------------------------------------------------------------------===//
3294// Coprocessor Instructions. For disassembly only.
3295//
3296
3297def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3298 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3299 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3300 [/* For disassembly only; pattern left blank */]> {
3301 let Inst{4} = 0;
3302}
3303
3304def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3305 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3306 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3307 [/* For disassembly only; pattern left blank */]> {
3308 let Inst{31-28} = 0b1111;
3309 let Inst{4} = 0;
3310}
3311
Johnny Chen64dfb782010-02-16 20:04:27 +00003312class ACI<dag oops, dag iops, string opc, string asm>
3313 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3314 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3315 let Inst{27-25} = 0b110;
3316}
3317
3318multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3319
3320 def _OFFSET : ACI<(outs),
3321 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3322 opc, "\tp$cop, cr$CRd, $addr"> {
3323 let Inst{31-28} = op31_28;
3324 let Inst{24} = 1; // P = 1
3325 let Inst{21} = 0; // W = 0
3326 let Inst{22} = 0; // D = 0
3327 let Inst{20} = load;
3328 }
3329
3330 def _PRE : ACI<(outs),
3331 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3332 opc, "\tp$cop, cr$CRd, $addr!"> {
3333 let Inst{31-28} = op31_28;
3334 let Inst{24} = 1; // P = 1
3335 let Inst{21} = 1; // W = 1
3336 let Inst{22} = 0; // D = 0
3337 let Inst{20} = load;
3338 }
3339
3340 def _POST : ACI<(outs),
3341 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3342 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3343 let Inst{31-28} = op31_28;
3344 let Inst{24} = 0; // P = 0
3345 let Inst{21} = 1; // W = 1
3346 let Inst{22} = 0; // D = 0
3347 let Inst{20} = load;
3348 }
3349
3350 def _OPTION : ACI<(outs),
3351 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3352 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3353 let Inst{31-28} = op31_28;
3354 let Inst{24} = 0; // P = 0
3355 let Inst{23} = 1; // U = 1
3356 let Inst{21} = 0; // W = 0
3357 let Inst{22} = 0; // D = 0
3358 let Inst{20} = load;
3359 }
3360
3361 def L_OFFSET : ACI<(outs),
3362 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003363 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003364 let Inst{31-28} = op31_28;
3365 let Inst{24} = 1; // P = 1
3366 let Inst{21} = 0; // W = 0
3367 let Inst{22} = 1; // D = 1
3368 let Inst{20} = load;
3369 }
3370
3371 def L_PRE : ACI<(outs),
3372 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003373 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003374 let Inst{31-28} = op31_28;
3375 let Inst{24} = 1; // P = 1
3376 let Inst{21} = 1; // W = 1
3377 let Inst{22} = 1; // D = 1
3378 let Inst{20} = load;
3379 }
3380
3381 def L_POST : ACI<(outs),
3382 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003383 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003384 let Inst{31-28} = op31_28;
3385 let Inst{24} = 0; // P = 0
3386 let Inst{21} = 1; // W = 1
3387 let Inst{22} = 1; // D = 1
3388 let Inst{20} = load;
3389 }
3390
3391 def L_OPTION : ACI<(outs),
3392 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003393 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003394 let Inst{31-28} = op31_28;
3395 let Inst{24} = 0; // P = 0
3396 let Inst{23} = 1; // U = 1
3397 let Inst{21} = 0; // W = 0
3398 let Inst{22} = 1; // D = 1
3399 let Inst{20} = load;
3400 }
3401}
3402
3403defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3404defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3405defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3406defm STC2 : LdStCop<0b1111, 0, "stc2">;
3407
Johnny Chen906d57f2010-02-12 01:44:23 +00003408def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3409 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3410 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3411 [/* For disassembly only; pattern left blank */]> {
3412 let Inst{20} = 0;
3413 let Inst{4} = 1;
3414}
3415
3416def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3417 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3418 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3419 [/* For disassembly only; pattern left blank */]> {
3420 let Inst{31-28} = 0b1111;
3421 let Inst{20} = 0;
3422 let Inst{4} = 1;
3423}
3424
3425def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3426 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3427 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3428 [/* For disassembly only; pattern left blank */]> {
3429 let Inst{20} = 1;
3430 let Inst{4} = 1;
3431}
3432
3433def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3434 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3435 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3436 [/* For disassembly only; pattern left blank */]> {
3437 let Inst{31-28} = 0b1111;
3438 let Inst{20} = 1;
3439 let Inst{4} = 1;
3440}
3441
3442def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3443 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3444 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3445 [/* For disassembly only; pattern left blank */]> {
3446 let Inst{23-20} = 0b0100;
3447}
3448
3449def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3450 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3451 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3452 [/* For disassembly only; pattern left blank */]> {
3453 let Inst{31-28} = 0b1111;
3454 let Inst{23-20} = 0b0100;
3455}
3456
3457def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3458 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3459 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3460 [/* For disassembly only; pattern left blank */]> {
3461 let Inst{23-20} = 0b0101;
3462}
3463
3464def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3465 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3466 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3467 [/* For disassembly only; pattern left blank */]> {
3468 let Inst{31-28} = 0b1111;
3469 let Inst{23-20} = 0b0101;
3470}
3471
Johnny Chenb98e1602010-02-12 18:55:33 +00003472//===----------------------------------------------------------------------===//
3473// Move between special register and ARM core register -- for disassembly only
3474//
3475
3476def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3477 [/* For disassembly only; pattern left blank */]> {
3478 let Inst{23-20} = 0b0000;
3479 let Inst{7-4} = 0b0000;
3480}
3481
3482def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3483 [/* For disassembly only; pattern left blank */]> {
3484 let Inst{23-20} = 0b0100;
3485 let Inst{7-4} = 0b0000;
3486}
3487
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003488def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3489 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003490 [/* For disassembly only; pattern left blank */]> {
3491 let Inst{23-20} = 0b0010;
3492 let Inst{7-4} = 0b0000;
3493}
3494
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003495def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3496 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003497 [/* For disassembly only; pattern left blank */]> {
3498 let Inst{23-20} = 0b0010;
3499 let Inst{7-4} = 0b0000;
3500}
3501
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003502def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3503 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003504 [/* For disassembly only; pattern left blank */]> {
3505 let Inst{23-20} = 0b0110;
3506 let Inst{7-4} = 0b0000;
3507}
3508
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003509def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3510 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003511 [/* For disassembly only; pattern left blank */]> {
3512 let Inst{23-20} = 0b0110;
3513 let Inst{7-4} = 0b0000;
3514}