blob: 4497a92ccebce0686da4d74d9796f6218bb77e35 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Evan Cheng11db0682010-08-11 06:22:01 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 0, []>;
64def SDT_ARMSYNCBARRIER : SDTypeProfile<0, 0, []>;
65def SDT_ARMMEMBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
66def SDT_ARMSYNCBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000067
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Chenga8e29892007-01-19 07:51:42 +000073// Node definitions.
74def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000075def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
76
Bill Wendlingc69107c2007-11-13 09:19:02 +000077def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000078 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000079def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000080 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000081
82def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
84 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000085def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
87 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000088def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
90 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000091
Chris Lattner48be23c2008-01-15 22:02:54 +000092def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000093 [SDNPHasChain, SDNPOptInFlag]>;
94
95def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
96 [SDNPInFlag]>;
97def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
98 [SDNPInFlag]>;
99
100def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
101 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
102
103def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
104 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000105def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
106 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Cheng218977b2010-07-13 19:27:42 +0000108def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
109 [SDNPHasChain]>;
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
112 [SDNPOutFlag]>;
113
David Goodwinc0309b42009-06-29 15:33:01 +0000114def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling10ce7f32010-08-29 11:31:07 +0000115 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000116
Evan Chenga8e29892007-01-19 07:51:42 +0000117def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
118
119def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
120def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
121def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000122
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000123def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000124def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
125 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000126def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000127 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
128def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
129 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
130
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000131
Evan Cheng11db0682010-08-11 06:22:01 +0000132def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
134def ARMSyncBarrier : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIER,
135 [SDNPHasChain]>;
136def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERMCR,
137 [SDNPHasChain]>;
138def ARMSyncBarrierMCR : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERMCR,
139 [SDNPHasChain]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000140
Evan Chengf609bb82010-01-19 00:44:15 +0000141def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
142
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000143def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Dale Johannesen51e28e62010-06-03 21:09:53 +0000144 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
145
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000146
147def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
148
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000149//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000150// ARM Instruction Predicate Definitions.
151//
Bill Wendling10ce7f32010-08-29 11:31:07 +0000152def HasV4T : Predicate<"Subtarget->hasV4TOps()">;
153def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
154def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
155def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
156def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
157def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
158def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
159def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
160def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
161def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
162def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
163def HasNEON : Predicate<"Subtarget->hasNEON()">;
164def HasDivide : Predicate<"Subtarget->hasDivide()">;
Jim Grosbach29402132010-05-05 23:44:43 +0000165def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000166def HasDB : Predicate<"Subtarget->hasDataBarrier()">;
167def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000168def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000169def IsThumb : Predicate<"Subtarget->isThumb()">;
170def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
171def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
172def IsARM : Predicate<"!Subtarget->isThumb()">;
173def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
174def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000175
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000176// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000177def UseMovt : Predicate<"Subtarget->useMovt()">;
178def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
179def UseVMLx : Predicate<"Subtarget->useVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000180
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000181//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000182// ARM Flag Definitions.
183
184class RegConstraint<string C> {
185 string Constraints = C;
186}
187
188//===----------------------------------------------------------------------===//
189// ARM specific transformation functions and pattern fragments.
190//
191
Evan Chenga8e29892007-01-19 07:51:42 +0000192// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
193// so_imm_neg def below.
194def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000196}]>;
197
198// so_imm_not_XFORM - Return a so_imm value packed into the format described for
199// so_imm_not def below.
200def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000202}]>;
203
Evan Chenga8e29892007-01-19 07:51:42 +0000204/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
205def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000206 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000207}]>;
208
209/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
210def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000211 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000212}]>;
213
Jim Grosbach64171712010-02-16 21:07:46 +0000214def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000215 PatLeaf<(imm), [{
216 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
217 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000218
Evan Chenga2515702007-03-19 07:09:02 +0000219def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000220 PatLeaf<(imm), [{
221 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
222 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000223
224// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
225def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000226 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000227}]>;
228
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000229/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
230/// e.g., 0xf000ffff
231def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000232 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000233 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000234}] > {
Jim Grosbach3fea191052010-10-21 22:03:21 +0000235 string EncoderMethod = "getBitfieldInvertedMaskOpValue";
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000236 let PrintMethod = "printBitfieldInvMaskImmOperand";
237}
238
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000239/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000240def hi16 : SDNodeXForm<imm, [{
241 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
242}]>;
243
244def lo16AllZero : PatLeaf<(i32 imm), [{
245 // Returns true if all low 16-bits are 0.
246 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000247}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000248
Jim Grosbach64171712010-02-16 21:07:46 +0000249/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000250/// [0.65535].
251def imm0_65535 : PatLeaf<(i32 imm), [{
252 return (uint32_t)N->getZExtValue() < 65536;
253}]>;
254
Evan Cheng37f25d92008-08-28 23:39:26 +0000255class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
256class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000257
Jim Grosbach0a145f32010-02-16 20:17:57 +0000258/// adde and sube predicates - True based on whether the carry flag output
259/// will be needed or not.
260def adde_dead_carry :
261 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
262 [{return !N->hasAnyUseOfValue(1);}]>;
263def sube_dead_carry :
264 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
265 [{return !N->hasAnyUseOfValue(1);}]>;
266def adde_live_carry :
267 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
268 [{return N->hasAnyUseOfValue(1);}]>;
269def sube_live_carry :
270 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
271 [{return N->hasAnyUseOfValue(1);}]>;
272
Evan Chenga8e29892007-01-19 07:51:42 +0000273//===----------------------------------------------------------------------===//
274// Operand Definitions.
275//
276
277// Branch target.
278def brtarget : Operand<OtherVT>;
279
Evan Chenga8e29892007-01-19 07:51:42 +0000280// A list of registers separated by comma. Used by load/store multiple.
281def reglist : Operand<i32> {
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000282 string EncoderMethod = "getRegisterListOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000283 let PrintMethod = "printRegisterList";
284}
285
286// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
287def cpinst_operand : Operand<i32> {
288 let PrintMethod = "printCPInstOperand";
289}
290
291def jtblock_operand : Operand<i32> {
292 let PrintMethod = "printJTBlockOperand";
293}
Evan Cheng66ac5312009-07-25 00:33:29 +0000294def jt2block_operand : Operand<i32> {
295 let PrintMethod = "printJT2BlockOperand";
296}
Evan Chenga8e29892007-01-19 07:51:42 +0000297
298// Local PC labels.
299def pclabel : Operand<i32> {
300 let PrintMethod = "printPCLabel";
301}
302
Owen Anderson498ec202010-10-27 22:49:00 +0000303def neon_vcvt_imm32 : Operand<i32> {
Jim Grosbach0d2d2e92010-10-29 23:19:55 +0000304 string EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000305}
306
Jim Grosbachb35ad412010-10-13 19:56:10 +0000307// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
308def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
309 int32_t v = (int32_t)N->getZExtValue();
310 return v == 8 || v == 16 || v == 24; }]> {
311 string EncoderMethod = "getRotImmOpValue";
312}
313
Bob Wilson22f5dc72010-08-16 18:27:34 +0000314// shift_imm: An integer that encodes a shift amount and the type of shift
315// (currently either asr or lsl) using the same encoding used for the
316// immediates in so_reg operands.
317def shift_imm : Operand<i32> {
318 let PrintMethod = "printShiftImmOperand";
319}
320
Evan Chenga8e29892007-01-19 07:51:42 +0000321// shifter_operand operands: so_reg and so_imm.
322def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000323 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000324 [shl,srl,sra,rotr]> {
Jim Grosbachef324d72010-10-12 23:53:58 +0000325 string EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000326 let PrintMethod = "printSORegOperand";
327 let MIOperandInfo = (ops GPR, GPR, i32imm);
328}
Evan Chengf40deed2010-10-27 23:41:30 +0000329def shift_so_reg : Operand<i32>, // reg reg imm
330 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
331 [shl,srl,sra,rotr]> {
332 string EncoderMethod = "getSORegOpValue";
333 let PrintMethod = "printSORegOperand";
334 let MIOperandInfo = (ops GPR, GPR, i32imm);
335}
Evan Chenga8e29892007-01-19 07:51:42 +0000336
337// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
338// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
339// represented in the imm field in the same 12-bit form that they are encoded
340// into so_imm instructions: the 8-bit immediate is the least significant bits
341// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000342def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000343 string EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000344 let PrintMethod = "printSOImmOperand";
345}
346
Evan Chengc70d1842007-03-20 08:11:30 +0000347// Break so_imm's up into two pieces. This handles immediates with up to 16
348// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
349// get the first/second pieces.
350def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000351 PatLeaf<(imm), [{
352 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
353 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000354 let PrintMethod = "printSOImm2PartOperand";
355}
356
357def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000358 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000360}]>;
361
362def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000363 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000365}]>;
366
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000367def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
368 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
369 }]> {
370 let PrintMethod = "printSOImm2PartOperand";
371}
372
373def so_neg_imm2part_1 : SDNodeXForm<imm, [{
374 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
375 return CurDAG->getTargetConstant(V, MVT::i32);
376}]>;
377
378def so_neg_imm2part_2 : SDNodeXForm<imm, [{
379 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
380 return CurDAG->getTargetConstant(V, MVT::i32);
381}]>;
382
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000383/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
384def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
385 return (int32_t)N->getZExtValue() < 32;
386}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000387
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000388/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
389def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
390 return (int32_t)N->getZExtValue() < 32;
391}]> {
392 string EncoderMethod = "getImmMinusOneOpValue";
393}
394
Evan Chenga8e29892007-01-19 07:51:42 +0000395// Define ARM specific addressing modes.
396
Jim Grosbach3e556122010-10-26 22:37:02 +0000397
398// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000399//
Jim Grosbach3e556122010-10-26 22:37:02 +0000400def addrmode_imm12 : Operand<i32>,
401 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000402 // 12-bit immediate operand. Note that instructions using this encode
403 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
404 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000405
406 string EncoderMethod = "getAddrModeImm12OpValue";
407 let PrintMethod = "printAddrModeImm12Operand";
408 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000409}
Jim Grosbach3e556122010-10-26 22:37:02 +0000410// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000411//
Jim Grosbach3e556122010-10-26 22:37:02 +0000412def ldst_so_reg : Operand<i32>,
413 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
414 // FIXME: Simplify the printer
Jim Grosbachf31430f2010-10-27 19:55:59 +0000415 // FIXME: Add EncoderMethod for this addressing mode
Jim Grosbach82891622010-09-29 19:03:54 +0000416 let PrintMethod = "printAddrMode2Operand";
417 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
418}
419
Jim Grosbach3e556122010-10-26 22:37:02 +0000420// addrmode2 := reg +/- imm12
421// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000422//
423def addrmode2 : Operand<i32>,
424 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
425 let PrintMethod = "printAddrMode2Operand";
426 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
427}
428
429def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000430 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
431 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000432 let PrintMethod = "printAddrMode2OffsetOperand";
433 let MIOperandInfo = (ops GPR, i32imm);
434}
435
436// addrmode3 := reg +/- reg
437// addrmode3 := reg +/- imm8
438//
439def addrmode3 : Operand<i32>,
440 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
441 let PrintMethod = "printAddrMode3Operand";
442 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
443}
444
445def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000446 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
447 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000448 let PrintMethod = "printAddrMode3OffsetOperand";
449 let MIOperandInfo = (ops GPR, i32imm);
450}
451
452// addrmode4 := reg, <mode|W>
453//
454def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000455 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000456 let PrintMethod = "printAddrMode4Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000457 let MIOperandInfo = (ops GPR:$addr, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000458}
459
Chris Lattner14b93852010-10-29 00:27:31 +0000460def ARMMemMode5AsmOperand : AsmOperandClass {
461 let Name = "MemMode5";
462 let SuperClasses = [];
463}
464
Evan Chenga8e29892007-01-19 07:51:42 +0000465// addrmode5 := reg +/- imm8*4
466//
467def addrmode5 : Operand<i32>,
468 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
469 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000470 let MIOperandInfo = (ops GPR:$base, i32imm);
Chris Lattner14b93852010-10-29 00:27:31 +0000471 let ParserMatchClass = ARMMemMode5AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000472}
473
Bob Wilson8b024a52009-07-01 23:16:05 +0000474// addrmode6 := reg with optional writeback
475//
476def addrmode6 : Operand<i32>,
Bob Wilson226036e2010-03-20 22:13:40 +0000477 ComplexPattern<i32, 2, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000478 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000479 let MIOperandInfo = (ops GPR:$addr, i32imm);
480}
481
482def am6offset : Operand<i32> {
483 let PrintMethod = "printAddrMode6OffsetOperand";
484 let MIOperandInfo = (ops GPR);
Bob Wilson8b024a52009-07-01 23:16:05 +0000485}
486
Evan Chenga8e29892007-01-19 07:51:42 +0000487// addrmodepc := pc + reg
488//
489def addrmodepc : Operand<i32>,
490 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
491 let PrintMethod = "printAddrModePCOperand";
492 let MIOperandInfo = (ops GPR, i32imm);
493}
494
Bob Wilson4f38b382009-08-21 21:58:55 +0000495def nohash_imm : Operand<i32> {
496 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000497}
498
Evan Chenga8e29892007-01-19 07:51:42 +0000499//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000500
Evan Cheng37f25d92008-08-28 23:39:26 +0000501include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000502
503//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000504// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000505//
506
Evan Cheng3924f782008-08-29 07:36:24 +0000507/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000508/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000509multiclass AsI1_bin_irs<bits<4> opcod, string opc,
510 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
511 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000512 // The register-immediate version is re-materializable. This is useful
513 // in particular for taking the address of a local.
514 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000515 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
516 iii, opc, "\t$Rd, $Rn, $imm",
517 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
518 bits<4> Rd;
519 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000520 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000521 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000522 let Inst{15-12} = Rd;
523 let Inst{19-16} = Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000524 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000525 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000526 }
Jim Grosbach62547262010-10-11 18:51:51 +0000527 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
528 iir, opc, "\t$Rd, $Rn, $Rm",
529 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000530 bits<4> Rd;
531 bits<4> Rn;
532 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000533 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000534 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000535 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000536 let Inst{3-0} = Rm;
537 let Inst{15-12} = Rd;
538 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000539 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000540 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
541 iis, opc, "\t$Rd, $Rn, $shift",
542 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000543 bits<4> Rd;
544 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000545 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000546 let Inst{25} = 0;
Jim Grosbachef324d72010-10-12 23:53:58 +0000547 let Inst{11-0} = shift;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000548 let Inst{15-12} = Rd;
549 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000550 }
Evan Chenga8e29892007-01-19 07:51:42 +0000551}
552
Evan Cheng1e249e32009-06-25 20:59:23 +0000553/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000554/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000555let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000556multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
557 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
558 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000559 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
560 iii, opc, "\t$Rd, $Rn, $imm",
561 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
562 bits<4> Rd;
563 bits<4> Rn;
564 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000565 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000566 let Inst{15-12} = Rd;
567 let Inst{19-16} = Rn;
568 let Inst{11-0} = imm;
569 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000570 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000571 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
572 iir, opc, "\t$Rd, $Rn, $Rm",
573 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
574 bits<4> Rd;
575 bits<4> Rn;
576 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000577 let Inst{11-4} = 0b00000000;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000578 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000579 let isCommutable = Commutable;
580 let Inst{3-0} = Rm;
581 let Inst{15-12} = Rd;
582 let Inst{19-16} = Rn;
583 let Inst{20} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000584 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000585 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
586 iis, opc, "\t$Rd, $Rn, $shift",
587 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
588 bits<4> Rd;
589 bits<4> Rn;
590 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000591 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000592 let Inst{11-0} = shift;
593 let Inst{15-12} = Rd;
594 let Inst{19-16} = Rn;
595 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000596 }
Evan Cheng071a2792007-09-11 19:55:27 +0000597}
Evan Chengc85e8322007-07-05 07:13:32 +0000598}
599
600/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000601/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000602/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000603let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000604multiclass AI1_cmp_irs<bits<4> opcod, string opc,
605 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
606 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000607 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
608 opc, "\t$Rn, $imm",
609 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000610 bits<4> Rn;
611 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000612 let Inst{25} = 1;
Jim Grosbache822f942010-10-13 18:05:25 +0000613 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000614 let Inst{19-16} = Rn;
615 let Inst{11-0} = imm;
Bob Wilson5361cd22009-10-13 17:35:30 +0000616 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000617 let Inst{20} = 1;
618 }
619 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
620 opc, "\t$Rn, $Rm",
621 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000622 bits<4> Rn;
623 bits<4> Rm;
624 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000625 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000626 let isCommutable = Commutable;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000627 let Inst{3-0} = Rm;
Jim Grosbache822f942010-10-13 18:05:25 +0000628 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000629 let Inst{19-16} = Rn;
Bob Wilson5361cd22009-10-13 17:35:30 +0000630 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000631 }
632 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
633 opc, "\t$Rn, $shift",
634 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000635 bits<4> Rn;
636 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000637 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000638 let Inst{11-0} = shift;
Jim Grosbache822f942010-10-13 18:05:25 +0000639 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000640 let Inst{19-16} = Rn;
641 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000642 }
Evan Cheng071a2792007-09-11 19:55:27 +0000643}
Evan Chenga8e29892007-01-19 07:51:42 +0000644}
645
Evan Cheng576a3962010-09-25 00:49:35 +0000646/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000647/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000648/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000649multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000650 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
651 IIC_iEXTr, opc, "\t$Rd, $Rm",
652 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000653 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000654 bits<4> Rd;
655 bits<4> Rm;
656 let Inst{15-12} = Rd;
657 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000658 let Inst{11-10} = 0b00;
659 let Inst{19-16} = 0b1111;
660 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000661 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
662 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
663 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000664 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000665 bits<4> Rd;
666 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000667 bits<2> rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000668 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000669 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000670 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000671 let Inst{19-16} = 0b1111;
672 }
Evan Chenga8e29892007-01-19 07:51:42 +0000673}
674
Evan Cheng576a3962010-09-25 00:49:35 +0000675multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000676 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
677 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000678 [/* For disassembly only; pattern left blank */]>,
679 Requires<[IsARM, HasV6]> {
680 let Inst{11-10} = 0b00;
681 let Inst{19-16} = 0b1111;
682 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000683 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
684 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000685 [/* For disassembly only; pattern left blank */]>,
686 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000687 bits<2> rot;
688 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000689 let Inst{19-16} = 0b1111;
690 }
691}
692
Evan Cheng576a3962010-09-25 00:49:35 +0000693/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000694/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000695multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000696 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
697 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
698 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000699 Requires<[IsARM, HasV6]> {
700 let Inst{11-10} = 0b00;
701 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000702 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
703 rot_imm:$rot),
704 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
705 [(set GPR:$Rd, (opnode GPR:$Rn,
706 (rotr GPR:$Rm, rot_imm:$rot)))]>,
707 Requires<[IsARM, HasV6]> {
708 bits<4> Rn;
709 bits<2> rot;
710 let Inst{19-16} = Rn;
711 let Inst{11-10} = rot;
712 }
Evan Chenga8e29892007-01-19 07:51:42 +0000713}
714
Johnny Chen2ec5e492010-02-22 21:50:40 +0000715// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000716multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000717 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
718 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000719 [/* For disassembly only; pattern left blank */]>,
720 Requires<[IsARM, HasV6]> {
721 let Inst{11-10} = 0b00;
722 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000723 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
724 rot_imm:$rot),
725 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000726 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000727 Requires<[IsARM, HasV6]> {
728 bits<4> Rn;
729 bits<2> rot;
730 let Inst{19-16} = Rn;
731 let Inst{11-10} = rot;
732 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000733}
734
Evan Cheng62674222009-06-25 23:34:10 +0000735/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
736let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000737multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
738 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000739 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
740 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
741 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000742 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000743 bits<4> Rd;
744 bits<4> Rn;
745 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000746 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000747 let Inst{15-12} = Rd;
748 let Inst{19-16} = Rn;
749 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000750 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000751 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
752 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
753 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000754 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000755 bits<4> Rd;
756 bits<4> Rn;
757 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000758 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000759 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000760 let isCommutable = Commutable;
761 let Inst{3-0} = Rm;
762 let Inst{15-12} = Rd;
763 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000764 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000765 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
766 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
767 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000768 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000769 bits<4> Rd;
770 bits<4> Rn;
771 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000772 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000773 let Inst{11-0} = shift;
774 let Inst{15-12} = Rd;
775 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000776 }
Jim Grosbache5165492009-11-09 00:11:35 +0000777}
778// Carry setting variants
779let Defs = [CPSR] in {
780multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
781 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000782 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
783 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
784 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000785 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000786 bits<4> Rd;
787 bits<4> Rn;
788 bits<12> imm;
789 let Inst{15-12} = Rd;
790 let Inst{19-16} = Rn;
791 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000792 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000793 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000794 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000795 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
796 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
797 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000798 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000799 bits<4> Rd;
800 bits<4> Rn;
801 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000802 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000803 let isCommutable = Commutable;
804 let Inst{3-0} = Rm;
805 let Inst{15-12} = Rd;
806 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000807 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000808 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000809 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000810 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
811 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
812 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000813 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000814 bits<4> Rd;
815 bits<4> Rn;
816 bits<12> shift;
817 let Inst{11-0} = shift;
818 let Inst{15-12} = Rd;
819 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000820 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000821 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000822 }
Evan Cheng071a2792007-09-11 19:55:27 +0000823}
Evan Chengc85e8322007-07-05 07:13:32 +0000824}
Jim Grosbache5165492009-11-09 00:11:35 +0000825}
Evan Chengc85e8322007-07-05 07:13:32 +0000826
Jim Grosbach3e556122010-10-26 22:37:02 +0000827let canFoldAsLoad = 1, isReMaterializable = 1 in {
828multiclass AI_ldr1<bit opc22, string opc, InstrItinClass iii,
829 InstrItinClass iir, PatFrag opnode> {
830 // Note: We use the complex addrmode_imm12 rather than just an input
831 // GPR and a constrained immediate so that we can use this to match
832 // frame index references and avoid matching constant pool references.
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000833 def i12 : AIldst1<0b010, opc22, 1, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000834 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
835 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
836 bits<4> Rt;
837 bits<17> addr;
838 let Inst{23} = addr{12}; // U (add = ('U' == 1))
839 let Inst{19-16} = addr{16-13}; // Rn
840 let Inst{15-12} = Rt;
841 let Inst{11-0} = addr{11-0}; // imm12
842 }
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000843 def rs : AIldst1<0b011, opc22, 1, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000844 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
845 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
846 bits<4> Rt;
847 bits<17> shift;
848 let Inst{23} = shift{12}; // U (add = ('U' == 1))
849 let Inst{19-16} = shift{16-13}; // Rn
850 let Inst{11-0} = shift{11-0};
851 }
852}
853}
854
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000855multiclass AI_str1<bit opc22, string opc, InstrItinClass iii,
856 InstrItinClass iir, PatFrag opnode> {
857 // Note: We use the complex addrmode_imm12 rather than just an input
858 // GPR and a constrained immediate so that we can use this to match
859 // frame index references and avoid matching constant pool references.
860 def i12 : AIldst1<0b010, opc22, 0, (outs),
861 (ins GPR:$Rt, addrmode_imm12:$addr),
862 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
863 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
864 bits<4> Rt;
865 bits<17> addr;
866 let Inst{23} = addr{12}; // U (add = ('U' == 1))
867 let Inst{19-16} = addr{16-13}; // Rn
868 let Inst{15-12} = Rt;
869 let Inst{11-0} = addr{11-0}; // imm12
870 }
871 def rs : AIldst1<0b011, opc22, 0, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
872 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
873 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
874 bits<4> Rt;
875 bits<17> shift;
876 let Inst{23} = shift{12}; // U (add = ('U' == 1))
877 let Inst{19-16} = shift{16-13}; // Rn
878 let Inst{11-0} = shift{11-0};
879 }
880}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000881//===----------------------------------------------------------------------===//
882// Instructions
883//===----------------------------------------------------------------------===//
884
Evan Chenga8e29892007-01-19 07:51:42 +0000885//===----------------------------------------------------------------------===//
886// Miscellaneous Instructions.
887//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000888
Evan Chenga8e29892007-01-19 07:51:42 +0000889/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
890/// the function. The first operand is the ID# for this instruction, the second
891/// is the index into the MachineConstantPool that this is, the third is the
892/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000893let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000894def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000895PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000896 i32imm:$size), NoItinerary, "", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000897
Jim Grosbach4642ad32010-02-22 23:10:38 +0000898// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
899// from removing one half of the matched pairs. That breaks PEI, which assumes
900// these will always be in pairs, and asserts if it finds otherwise. Better way?
901let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000902def ADJCALLSTACKUP :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000903PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000904 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000905
Jim Grosbach64171712010-02-16 21:07:46 +0000906def ADJCALLSTACKDOWN :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000907PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000908 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000909}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000910
Johnny Chenf4d81052010-02-12 22:53:19 +0000911def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000912 [/* For disassembly only; pattern left blank */]>,
913 Requires<[IsARM, HasV6T2]> {
914 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000915 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +0000916 let Inst{7-0} = 0b00000000;
917}
918
Johnny Chenf4d81052010-02-12 22:53:19 +0000919def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
920 [/* For disassembly only; pattern left blank */]>,
921 Requires<[IsARM, HasV6T2]> {
922 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000923 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000924 let Inst{7-0} = 0b00000001;
925}
926
927def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
928 [/* For disassembly only; pattern left blank */]>,
929 Requires<[IsARM, HasV6T2]> {
930 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000931 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000932 let Inst{7-0} = 0b00000010;
933}
934
935def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
936 [/* For disassembly only; pattern left blank */]>,
937 Requires<[IsARM, HasV6T2]> {
938 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000939 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000940 let Inst{7-0} = 0b00000011;
941}
942
Johnny Chen2ec5e492010-02-22 21:50:40 +0000943def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
944 "\t$dst, $a, $b",
945 [/* For disassembly only; pattern left blank */]>,
946 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000947 bits<4> Rd;
948 bits<4> Rn;
949 bits<4> Rm;
950 let Inst{3-0} = Rm;
951 let Inst{15-12} = Rd;
952 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000953 let Inst{27-20} = 0b01101000;
954 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000955 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000956}
957
Johnny Chenf4d81052010-02-12 22:53:19 +0000958def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
959 [/* For disassembly only; pattern left blank */]>,
960 Requires<[IsARM, HasV6T2]> {
961 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000962 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000963 let Inst{7-0} = 0b00000100;
964}
965
Johnny Chenc6f7b272010-02-11 18:12:29 +0000966// The i32imm operand $val can be used by a debugger to store more information
967// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000968def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000969 [/* For disassembly only; pattern left blank */]>,
970 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000971 bits<16> val;
972 let Inst{3-0} = val{3-0};
973 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +0000974 let Inst{27-20} = 0b00010010;
975 let Inst{7-4} = 0b0111;
976}
977
Johnny Chenb98e1602010-02-12 18:55:33 +0000978// Change Processor State is a system instruction -- for disassembly only.
979// The singleton $opt operand contains the following information:
980// opt{4-0} = mode from Inst{4-0}
981// opt{5} = changemode from Inst{17}
982// opt{8-6} = AIF from Inst{8-6}
983// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Jim Grosbach596307e2010-10-13 20:38:04 +0000984// FIXME: Integrated assembler will need these split out.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000985def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000986 [/* For disassembly only; pattern left blank */]>,
987 Requires<[IsARM]> {
988 let Inst{31-28} = 0b1111;
989 let Inst{27-20} = 0b00010000;
990 let Inst{16} = 0;
991 let Inst{5} = 0;
992}
993
Johnny Chenb92a23f2010-02-21 04:42:01 +0000994// Preload signals the memory system of possible future data/instruction access.
995// These are for disassembly only.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000996//
997// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
998// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
Johnny Chenb92a23f2010-02-21 04:42:01 +0000999multiclass APreLoad<bit data, bit read, string opc> {
1000
Jim Grosbachab682a22010-10-28 18:34:10 +00001001 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, NoItinerary,
1002 !strconcat(opc, "\t$addr"), []> {
1003 bits<4> Rt;
1004 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001005 let Inst{31-26} = 0b111101;
1006 let Inst{25} = 0; // 0 for immediate form
1007 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001008 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Johnny Chenb92a23f2010-02-21 04:42:01 +00001009 let Inst{22} = read;
1010 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001011 let Inst{19-16} = addr{16-13}; // Rn
1012 let Inst{15-12} = Rt;
1013 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001014 }
1015
Jim Grosbachab682a22010-10-28 18:34:10 +00001016 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, NoItinerary,
1017 !strconcat(opc, "\t$shift"), []> {
1018 bits<4> Rt;
1019 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001020 let Inst{31-26} = 0b111101;
1021 let Inst{25} = 1; // 1 for register form
1022 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001023 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Johnny Chenb92a23f2010-02-21 04:42:01 +00001024 let Inst{22} = read;
1025 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001026 let Inst{19-16} = shift{16-13}; // Rn
1027 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001028 }
1029}
1030
1031defm PLD : APreLoad<1, 1, "pld">;
1032defm PLDW : APreLoad<1, 0, "pldw">;
1033defm PLI : APreLoad<0, 1, "pli">;
1034
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001035def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1036 "setend\t$end",
1037 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001038 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001039 bits<1> end;
1040 let Inst{31-10} = 0b1111000100000001000000;
1041 let Inst{9} = end;
1042 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001043}
1044
Johnny Chenf4d81052010-02-12 22:53:19 +00001045def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001046 [/* For disassembly only; pattern left blank */]>,
1047 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001048 bits<4> opt;
1049 let Inst{27-4} = 0b001100100000111100001111;
1050 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001051}
1052
Johnny Chenba6e0332010-02-11 17:14:31 +00001053// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001054let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001055def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001056 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001057 Requires<[IsARM]> {
1058 let Inst{27-25} = 0b011;
1059 let Inst{24-20} = 0b11111;
1060 let Inst{7-5} = 0b111;
1061 let Inst{4} = 0b1;
1062}
1063
Evan Cheng12c3a532008-11-06 17:48:05 +00001064// Address computation and loads and stores in PIC mode.
Jim Grosbachb4b07b92010-10-13 22:55:33 +00001065// FIXME: These PIC insn patterns are pseudos, but derive from the normal insn
1066// classes (AXI1, et.al.) and so have encoding information and such,
1067// which is suboptimal. Once the rest of the code emitter (including
1068// JIT) is MC-ized we should look at refactoring these into true
Jim Grosbachf32ecc62010-10-29 20:21:36 +00001069// pseudos. As is, the encoding information ends up being ignored,
1070// as these instructions are lowered to individual MC-insts.
Evan Chengeaa91b02007-06-19 01:26:51 +00001071let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +00001072def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001073 Pseudo, IIC_iALUr, "",
Evan Cheng44bec522007-05-15 01:29:07 +00001074 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001075
Evan Cheng325474e2008-01-07 23:56:57 +00001076let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001077def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001078 Pseudo, IIC_iLoad_r, "",
Evan Chenga8e29892007-01-19 07:51:42 +00001079 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001080
Evan Chengd87293c2008-11-06 08:47:38 +00001081def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001082 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001083 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
1084
Evan Chengd87293c2008-11-06 08:47:38 +00001085def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001086 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001087 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
1088
Evan Chengd87293c2008-11-06 08:47:38 +00001089def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001090 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001091 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
1092
Evan Chengd87293c2008-11-06 08:47:38 +00001093def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001094 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001095 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
1096}
Chris Lattner13c63102008-01-06 05:55:01 +00001097let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001098def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001099 Pseudo, IIC_iStore_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001100 [(store GPR:$src, addrmodepc:$addr)]>;
1101
Evan Chengd87293c2008-11-06 08:47:38 +00001102def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001103 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001104 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
1105
Evan Chengd87293c2008-11-06 08:47:38 +00001106def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001107 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001108 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
1109}
Evan Cheng12c3a532008-11-06 17:48:05 +00001110} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001111
Evan Chenge07715c2009-06-23 05:25:29 +00001112
1113// LEApcrel - Load a pc-relative address into a register without offending the
1114// assembler.
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001115// FIXME: These are marked as pseudos, but they're really not(?). They're just
1116// the ADR instruction. Is this the right way to handle that? They need
1117// encoding information regardless.
Evan Chengea420b22010-05-19 01:52:25 +00001118let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +00001119let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001120def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +00001121 Pseudo, IIC_iALUi,
Evan Cheng27fa7222010-05-19 07:26:50 +00001122 "adr$p\t$dst, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001123
Jim Grosbacha967d112010-06-21 21:27:27 +00001124} // neverHasSideEffects
Evan Cheng023dd3f2009-06-24 23:14:45 +00001125def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00001126 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng27fa7222010-05-19 07:26:50 +00001127 Pseudo, IIC_iALUi,
1128 "adr$p\t$dst, #${label}_${id}", []> {
Evan Chengbc8a9452009-07-07 23:40:25 +00001129 let Inst{25} = 1;
1130}
Evan Chenge07715c2009-06-23 05:25:29 +00001131
Evan Chenga8e29892007-01-19 07:51:42 +00001132//===----------------------------------------------------------------------===//
1133// Control Flow Instructions.
1134//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001135
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001136let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1137 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001138 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001139 "bx", "\tlr", [(ARMretflag)]>,
1140 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001141 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001142 }
1143
1144 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001145 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001146 "mov", "\tpc, lr", [(ARMretflag)]>,
1147 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001148 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001149 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001150}
Rafael Espindola27185192006-09-29 21:20:16 +00001151
Bob Wilson04ea6e52009-10-28 00:37:03 +00001152// Indirect branches
1153let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001154 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +00001155 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001156 [(brind GPR:$dst)]>,
1157 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001158 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001159 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001160 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001161 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001162
1163 // ARMV4 only
1164 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
1165 [(brind GPR:$dst)]>,
1166 Requires<[IsARM, NoV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001167 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001168 let Inst{31-4} = 0b1110000110100000111100000000;
Jim Grosbach62547262010-10-11 18:51:51 +00001169 let Inst{3-0} = dst;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001170 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001171}
1172
Evan Chenga8e29892007-01-19 07:51:42 +00001173// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +00001174// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001175let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1176 hasExtraDefRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +00001177 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1178 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001179 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Bob Wilsonab346052010-03-16 17:46:45 +00001180 "ldm${addr:submode}${p}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +00001181 "$addr.addr = $wb", []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00001182
Bob Wilson54fc1242009-06-22 21:01:46 +00001183// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001184let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001185 Defs = [R0, R1, R2, R3, R12, LR,
1186 D0, D1, D2, D3, D4, D5, D6, D7,
1187 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001188 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +00001189 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001190 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001191 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001192 Requires<[IsARM, IsNotDarwin]> {
1193 let Inst{31-28} = 0b1110;
Jim Grosbach832859d2010-10-13 22:09:34 +00001194 // FIXME: Encoding info for $func. Needs fixups bits.
Johnny Cheneadeffb2009-10-27 20:45:15 +00001195 }
Evan Cheng277f0742007-06-19 21:05:09 +00001196
Evan Cheng12c3a532008-11-06 17:48:05 +00001197 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001198 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001199 [(ARMcall_pred tglobaladdr:$func)]>,
1200 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +00001201
Evan Chenga8e29892007-01-19 07:51:42 +00001202 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001203 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001204 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001205 [(ARMcall GPR:$func)]>,
1206 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001207 bits<4> func;
Jim Grosbach832859d2010-10-13 22:09:34 +00001208 let Inst{27-4} = 0b000100101111111111110011;
Jim Grosbach62547262010-10-11 18:51:51 +00001209 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001210 }
1211
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001212 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001213 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1214 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001215 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +00001216 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001217 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001218 bits<4> func;
1219 let Inst{27-4} = 0b000100101111111111110001;
1220 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001221 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001222
1223 // ARMv4
1224 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1225 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1226 [(ARMcall_nolink tGPR:$func)]>,
1227 Requires<[IsARM, NoV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001228 bits<4> func;
1229 let Inst{27-4} = 0b000110100000111100000000;
1230 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001231 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001232}
1233
1234// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001235let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001236 Defs = [R0, R1, R2, R3, R9, R12, LR,
1237 D0, D1, D2, D3, D4, D5, D6, D7,
1238 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001239 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +00001240 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001241 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001242 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1243 let Inst{31-28} = 0b1110;
Jim Grosbach832859d2010-10-13 22:09:34 +00001244 // FIXME: Encoding info for $func. Needs fixups bits.
Johnny Cheneadeffb2009-10-27 20:45:15 +00001245 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001246
1247 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001248 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001249 [(ARMcall_pred tglobaladdr:$func)]>,
1250 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001251
1252 // ARMv5T and above
1253 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001254 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001255 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001256 bits<4> func;
1257 let Inst{27-4} = 0b000100101111111111110011;
1258 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001259 }
1260
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001261 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001262 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1263 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001264 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001265 [(ARMcall_nolink tGPR:$func)]>,
1266 Requires<[IsARM, HasV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001267 bits<4> func;
1268 let Inst{27-4} = 0b000100101111111111110001;
1269 let Inst{3-0} = func;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001270 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001271
1272 // ARMv4
1273 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1274 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1275 [(ARMcall_nolink tGPR:$func)]>,
1276 Requires<[IsARM, NoV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001277 bits<4> func;
1278 let Inst{27-4} = 0b000110100000111100000000;
1279 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001280 }
Rafael Espindola35574632006-07-18 17:00:30 +00001281}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001282
Dale Johannesen51e28e62010-06-03 21:09:53 +00001283// Tail calls.
1284
Jim Grosbach832859d2010-10-13 22:09:34 +00001285// FIXME: These should probably be xformed into the non-TC versions of the
1286// instructions as part of MC lowering.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001287let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1288 // Darwin versions.
1289 let Defs = [R0, R1, R2, R3, R9, R12,
1290 D0, D1, D2, D3, D4, D5, D6, D7,
1291 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1292 D27, D28, D29, D30, D31, PC],
1293 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001294 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1295 Pseudo, IIC_Br,
1296 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001297
Evan Cheng6523d2f2010-06-19 00:11:54 +00001298 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1299 Pseudo, IIC_Br,
1300 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001301
Evan Cheng6523d2f2010-06-19 00:11:54 +00001302 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001303 IIC_Br, "b\t$dst @ TAILCALL",
1304 []>, Requires<[IsDarwin]>;
1305
1306 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001307 IIC_Br, "b.w\t$dst @ TAILCALL",
1308 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001309
Evan Cheng6523d2f2010-06-19 00:11:54 +00001310 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1311 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1312 []>, Requires<[IsDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001313 bits<4> dst;
1314 let Inst{31-4} = 0b1110000100101111111111110001;
1315 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001316 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001317 }
1318
1319 // Non-Darwin versions (the difference is R9).
1320 let Defs = [R0, R1, R2, R3, R12,
1321 D0, D1, D2, D3, D4, D5, D6, D7,
1322 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1323 D27, D28, D29, D30, D31, PC],
1324 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001325 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1326 Pseudo, IIC_Br,
1327 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001328
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001329 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001330 Pseudo, IIC_Br,
1331 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001332
Evan Cheng6523d2f2010-06-19 00:11:54 +00001333 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1334 IIC_Br, "b\t$dst @ TAILCALL",
1335 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001336
Evan Cheng6523d2f2010-06-19 00:11:54 +00001337 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1338 IIC_Br, "b.w\t$dst @ TAILCALL",
1339 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001340
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001341 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001342 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1343 []>, Requires<[IsNotDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001344 bits<4> dst;
1345 let Inst{31-4} = 0b1110000100101111111111110001;
1346 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001347 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001348 }
1349}
1350
David Goodwin1a8f36e2009-08-12 18:31:53 +00001351let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001352 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001353 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001354 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001355 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001356 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001357
Owen Anderson20ab2902007-11-12 07:39:39 +00001358 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +00001359 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001360 IIC_Br, "mov\tpc, $target$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001361 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +00001362 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001363 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001364 let Inst{20} = 0; // S Bit
1365 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001366 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +00001367 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001368 def BR_JTm : JTI<(outs),
1369 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001370 IIC_Br, "ldr\tpc, $target$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001371 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1372 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001373 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001374 let Inst{20} = 1; // L bit
1375 let Inst{21} = 0; // W bit
1376 let Inst{22} = 0; // B bit
1377 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001378 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +00001379 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001380 def BR_JTadd : JTI<(outs),
1381 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001382 IIC_Br, "add\tpc, $target, $idx$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001383 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1384 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001385 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001386 let Inst{20} = 0; // S bit
1387 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001388 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +00001389 }
1390 } // isNotDuplicable = 1, isIndirectBranch = 1
1391 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001392
Evan Chengc85e8322007-07-05 07:13:32 +00001393 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001394 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001395 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001396 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001397 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001398}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001399
Johnny Chena1e76212010-02-13 02:51:09 +00001400// Branch and Exchange Jazelle -- for disassembly only
1401def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1402 [/* For disassembly only; pattern left blank */]> {
1403 let Inst{23-20} = 0b0010;
1404 //let Inst{19-8} = 0xfff;
1405 let Inst{7-4} = 0b0010;
1406}
1407
Johnny Chen0296f3e2010-02-16 21:59:54 +00001408// Secure Monitor Call is a system instruction -- for disassembly only
1409def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1410 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001411 bits<4> opt;
1412 let Inst{23-4} = 0b01100000000000000111;
1413 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001414}
1415
Johnny Chen64dfb782010-02-16 20:04:27 +00001416// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001417let isCall = 1 in {
1418def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001419 [/* For disassembly only; pattern left blank */]> {
1420 bits<24> svc;
1421 let Inst{23-0} = svc;
1422}
Johnny Chen85d5a892010-02-10 18:02:25 +00001423}
1424
Johnny Chenfb566792010-02-17 21:39:10 +00001425// Store Return State is a system instruction -- for disassembly only
Johnny Chen0296f3e2010-02-16 21:59:54 +00001426def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1427 NoItinerary, "srs${addr:submode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001428 [/* For disassembly only; pattern left blank */]> {
1429 let Inst{31-28} = 0b1111;
1430 let Inst{22-20} = 0b110; // W = 1
1431}
1432
1433def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1434 NoItinerary, "srs${addr:submode}\tsp, $mode",
1435 [/* For disassembly only; pattern left blank */]> {
1436 let Inst{31-28} = 0b1111;
1437 let Inst{22-20} = 0b100; // W = 0
1438}
1439
Johnny Chenfb566792010-02-17 21:39:10 +00001440// Return From Exception is a system instruction -- for disassembly only
1441def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1442 NoItinerary, "rfe${addr:submode}\t$base!",
1443 [/* For disassembly only; pattern left blank */]> {
1444 let Inst{31-28} = 0b1111;
1445 let Inst{22-20} = 0b011; // W = 1
1446}
1447
1448def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1449 NoItinerary, "rfe${addr:submode}\t$base",
1450 [/* For disassembly only; pattern left blank */]> {
1451 let Inst{31-28} = 0b1111;
1452 let Inst{22-20} = 0b001; // W = 0
1453}
1454
Evan Chenga8e29892007-01-19 07:51:42 +00001455//===----------------------------------------------------------------------===//
1456// Load / store Instructions.
1457//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001458
Evan Chenga8e29892007-01-19 07:51:42 +00001459// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001460
1461
Evan Cheng7e2fe912010-10-28 06:47:08 +00001462defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001463 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001464defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001465 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001466defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001467 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001468defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001469 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001470
Evan Chengfa775d02007-03-19 07:20:03 +00001471// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001472let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1473 isReMaterializable = 1 in
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001474def LDRcp : AIldst1<0b010, 0, 1, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001475 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr", []> {
1476 bits<4> Rt;
1477 bits<17> addr;
1478 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1479 let Inst{19-16} = 0b1111;
1480 let Inst{15-12} = Rt;
1481 let Inst{11-0} = addr{11-0}; // imm12
1482}
Evan Chengfa775d02007-03-19 07:20:03 +00001483
Evan Chenga8e29892007-01-19 07:51:42 +00001484// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001485def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001486 IIC_iLoad_bh_r, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001487 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001488
Evan Chenga8e29892007-01-19 07:51:42 +00001489// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001490def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001491 IIC_iLoad_bh_r, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001492 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001493
David Goodwin5d598aa2009-08-19 18:00:44 +00001494def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001495 IIC_iLoad_bh_r, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001496 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001497
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001498let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001499// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001500def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001501 IIC_iLoad_d_r, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001502 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001503
Evan Chenga8e29892007-01-19 07:51:42 +00001504// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001505def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001506 (ins addrmode2:$addr), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001507 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001508
Evan Chengd87293c2008-11-06 08:47:38 +00001509def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001510 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001511 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001512
Evan Chengd87293c2008-11-06 08:47:38 +00001513def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001514 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001515 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001516
Evan Chengd87293c2008-11-06 08:47:38 +00001517def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001518 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001519 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001520
Evan Chengd87293c2008-11-06 08:47:38 +00001521def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001522 (ins addrmode2:$addr), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001523 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001524
Evan Chengd87293c2008-11-06 08:47:38 +00001525def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001526 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001527 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001528
Evan Chengd87293c2008-11-06 08:47:38 +00001529def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001530 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001531 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001532
Evan Chengd87293c2008-11-06 08:47:38 +00001533def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001534 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001535 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001536
Evan Chengd87293c2008-11-06 08:47:38 +00001537def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001538 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001539 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001540
Evan Chengd87293c2008-11-06 08:47:38 +00001541def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001542 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001543 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001544
1545// For disassembly only
1546def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001547 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001548 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1549 Requires<[IsARM, HasV5TE]>;
1550
1551// For disassembly only
1552def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001553 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001554 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1555 Requires<[IsARM, HasV5TE]>;
1556
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001557} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001558
Johnny Chenadb561d2010-02-18 03:27:42 +00001559// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001560
1561def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001562 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001563 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1564 let Inst{21} = 1; // overwrite
1565}
1566
1567def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001568 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001569 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1570 let Inst{21} = 1; // overwrite
1571}
1572
1573def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001574 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001575 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1576 let Inst{21} = 1; // overwrite
1577}
1578
1579def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001580 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001581 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1582 let Inst{21} = 1; // overwrite
1583}
1584
1585def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001586 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001587 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001588 let Inst{21} = 1; // overwrite
1589}
1590
Evan Chenga8e29892007-01-19 07:51:42 +00001591// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001592
1593// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001594def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001595 IIC_iStore_bh_r, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001596 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1597
Evan Chenga8e29892007-01-19 07:51:42 +00001598// Store doubleword
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001599let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001600def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001601 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001602 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001603
1604// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001605def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001606 (ins GPR:$src, GPR:$base, am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001607 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001608 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001609 [(set GPR:$base_wb,
1610 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1611
Evan Chengd87293c2008-11-06 08:47:38 +00001612def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001613 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001614 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001615 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001616 [(set GPR:$base_wb,
1617 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1618
Evan Chengd87293c2008-11-06 08:47:38 +00001619def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001620 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001621 StMiscFrm, IIC_iStore_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001622 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001623 [(set GPR:$base_wb,
1624 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1625
Evan Chengd87293c2008-11-06 08:47:38 +00001626def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001627 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001628 StMiscFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001629 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001630 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1631 GPR:$base, am3offset:$offset))]>;
1632
Evan Chengd87293c2008-11-06 08:47:38 +00001633def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001634 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001635 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001636 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001637 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1638 GPR:$base, am2offset:$offset))]>;
1639
Evan Chengd87293c2008-11-06 08:47:38 +00001640def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001641 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001642 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001643 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001644 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1645 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001646
Johnny Chen39a4bb32010-02-18 22:31:18 +00001647// For disassembly only
1648def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1649 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001650 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001651 "strd", "\t$src1, $src2, [$base, $offset]!",
1652 "$base = $base_wb", []>;
1653
1654// For disassembly only
1655def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1656 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001657 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001658 "strd", "\t$src1, $src2, [$base], $offset",
1659 "$base = $base_wb", []>;
1660
Johnny Chenad4df4c2010-03-01 19:22:00 +00001661// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001662
1663def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001664 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001665 StFrm, IIC_iStore_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001666 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1667 [/* For disassembly only; pattern left blank */]> {
1668 let Inst{21} = 1; // overwrite
1669}
1670
1671def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001672 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001673 StFrm, IIC_iStore_bh_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001674 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1675 [/* For disassembly only; pattern left blank */]> {
1676 let Inst{21} = 1; // overwrite
1677}
1678
Johnny Chenad4df4c2010-03-01 19:22:00 +00001679def STRHT: AI3sthpo<(outs GPR:$base_wb),
1680 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001681 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001682 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1683 [/* For disassembly only; pattern left blank */]> {
1684 let Inst{21} = 1; // overwrite
1685}
1686
Evan Chenga8e29892007-01-19 07:51:42 +00001687//===----------------------------------------------------------------------===//
1688// Load / store multiple Instructions.
1689//
1690
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001691let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001692def LDM : AXI4ld<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001693 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001694 IndexModeNone, LdStMulFrm, IIC_iLoad_m,
Bob Wilson815baeb2010-03-13 01:08:20 +00001695 "ldm${addr:submode}${p}\t$addr, $dsts", "", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001696
Bob Wilson815baeb2010-03-13 01:08:20 +00001697def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1698 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001699 IndexModeUpd, LdStMulFrm, IIC_iLoad_mu,
Bob Wilsonab346052010-03-16 17:46:45 +00001700 "ldm${addr:submode}${p}\t$addr!, $dsts",
Johnny Chene86425f2010-03-19 23:50:27 +00001701 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001702} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001703
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001704let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001705def STM : AXI4st<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001706 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001707 IndexModeNone, LdStMulFrm, IIC_iStore_m,
Bob Wilson815baeb2010-03-13 01:08:20 +00001708 "stm${addr:submode}${p}\t$addr, $srcs", "", []>;
1709
1710def STM_UPD : AXI4st<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1711 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001712 IndexModeUpd, LdStMulFrm, IIC_iStore_mu,
Bob Wilsonab346052010-03-16 17:46:45 +00001713 "stm${addr:submode}${p}\t$addr!, $srcs",
Johnny Chene86425f2010-03-19 23:50:27 +00001714 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001715} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001716
1717//===----------------------------------------------------------------------===//
1718// Move Instructions.
1719//
1720
Evan Chengcd799b92009-06-12 20:46:18 +00001721let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001722def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1723 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1724 bits<4> Rd;
1725 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001726
Johnny Chen04301522009-11-07 00:54:36 +00001727 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001728 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001729 let Inst{3-0} = Rm;
1730 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001731}
1732
Dale Johannesen38d5f042010-06-15 22:24:08 +00001733// A version for the smaller set of tail call registers.
1734let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001735def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001736 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1737 bits<4> Rd;
1738 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001739
Dale Johannesen38d5f042010-06-15 22:24:08 +00001740 let Inst{11-4} = 0b00000000;
1741 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001742 let Inst{3-0} = Rm;
1743 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001744}
1745
Evan Chengf40deed2010-10-27 23:41:30 +00001746def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001747 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00001748 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
1749 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001750 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001751 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001752 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001753 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001754 let Inst{25} = 0;
1755}
Evan Chenga2515702007-03-19 07:09:02 +00001756
Evan Chengb3379fb2009-02-05 08:42:55 +00001757let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001758def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1759 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001760 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001761 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001762 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001763 let Inst{15-12} = Rd;
1764 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001765 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001766}
1767
1768let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach1de588d2010-10-14 18:54:27 +00001769def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001770 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001771 "movw", "\t$Rd, $imm",
1772 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001773 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001774 bits<4> Rd;
1775 bits<16> imm;
1776 let Inst{15-12} = Rd;
1777 let Inst{11-0} = imm{11-0};
1778 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001779 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001780 let Inst{25} = 1;
1781}
1782
Jim Grosbach1de588d2010-10-14 18:54:27 +00001783let Constraints = "$src = $Rd" in
1784def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001785 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001786 "movt", "\t$Rd, $imm",
1787 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00001788 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001789 lo16AllZero:$imm))]>, UnaryDP,
1790 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001791 bits<4> Rd;
1792 bits<16> imm;
1793 let Inst{15-12} = Rd;
1794 let Inst{11-0} = imm{11-0};
1795 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001796 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001797 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001798}
Evan Cheng13ab0202007-07-10 18:08:01 +00001799
Evan Cheng20956592009-10-21 08:15:52 +00001800def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1801 Requires<[IsARM, HasV6T2]>;
1802
David Goodwinca01a8d2009-09-01 18:32:09 +00001803let Uses = [CPSR] in
Jim Grosbach7032f922010-10-14 22:57:13 +00001804def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi, "",
1805 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
1806 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001807
1808// These aren't really mov instructions, but we have to define them this way
1809// due to flag operands.
1810
Evan Cheng071a2792007-09-11 19:55:27 +00001811let Defs = [CPSR] in {
Jim Grosbach7032f922010-10-14 22:57:13 +00001812def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1813 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
1814 Requires<[IsARM]>;
1815def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1816 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
1817 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001818}
Evan Chenga8e29892007-01-19 07:51:42 +00001819
Evan Chenga8e29892007-01-19 07:51:42 +00001820//===----------------------------------------------------------------------===//
1821// Extend Instructions.
1822//
1823
1824// Sign extenders
1825
Evan Cheng576a3962010-09-25 00:49:35 +00001826defm SXTB : AI_ext_rrot<0b01101010,
1827 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1828defm SXTH : AI_ext_rrot<0b01101011,
1829 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001830
Evan Cheng576a3962010-09-25 00:49:35 +00001831defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00001832 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001833defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00001834 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001835
Johnny Chen2ec5e492010-02-22 21:50:40 +00001836// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001837defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001838
1839// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001840defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001841
1842// Zero extenders
1843
1844let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00001845defm UXTB : AI_ext_rrot<0b01101110,
1846 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1847defm UXTH : AI_ext_rrot<0b01101111,
1848 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1849defm UXTB16 : AI_ext_rrot<0b01101100,
1850 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001851
Jim Grosbach542f6422010-07-28 23:25:44 +00001852// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1853// The transformation should probably be done as a combiner action
1854// instead so we can include a check for masking back in the upper
1855// eight bits of the source into the lower eight bits of the result.
1856//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
1857// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001858def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001859 (UXTB16r_rot GPR:$Src, 8)>;
1860
Evan Cheng576a3962010-09-25 00:49:35 +00001861defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001862 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001863defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001864 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001865}
1866
Evan Chenga8e29892007-01-19 07:51:42 +00001867// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001868// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001869defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001870
Evan Chenga8e29892007-01-19 07:51:42 +00001871
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001872def SBFX : I<(outs GPR:$Rd),
1873 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001874 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001875 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001876 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001877 bits<4> Rd;
1878 bits<4> Rn;
1879 bits<5> lsb;
1880 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001881 let Inst{27-21} = 0b0111101;
1882 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001883 let Inst{20-16} = width;
1884 let Inst{15-12} = Rd;
1885 let Inst{11-7} = lsb;
1886 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001887}
1888
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001889def UBFX : I<(outs GPR:$Rd),
1890 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001891 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001892 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001893 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001894 bits<4> Rd;
1895 bits<4> Rn;
1896 bits<5> lsb;
1897 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001898 let Inst{27-21} = 0b0111111;
1899 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001900 let Inst{20-16} = width;
1901 let Inst{15-12} = Rd;
1902 let Inst{11-7} = lsb;
1903 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001904}
1905
Evan Chenga8e29892007-01-19 07:51:42 +00001906//===----------------------------------------------------------------------===//
1907// Arithmetic Instructions.
1908//
1909
Jim Grosbach26421962008-10-14 20:36:24 +00001910defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001911 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001912 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001913defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001914 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001915 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001916
Evan Chengc85e8322007-07-05 07:13:32 +00001917// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001918defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001919 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00001920 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1921defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001922 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00001923 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001924
Evan Cheng62674222009-06-25 23:34:10 +00001925defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001926 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001927defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001928 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001929defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001930 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001931defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001932 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001933
Jim Grosbach84760882010-10-15 18:42:41 +00001934def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1935 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
1936 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
1937 bits<4> Rd;
1938 bits<4> Rn;
1939 bits<12> imm;
1940 let Inst{25} = 1;
1941 let Inst{15-12} = Rd;
1942 let Inst{19-16} = Rn;
1943 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00001944}
Evan Cheng13ab0202007-07-10 18:08:01 +00001945
Bob Wilsoncff71782010-08-05 18:23:43 +00001946// The reg/reg form is only defined for the disassembler; for codegen it is
1947// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00001948def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1949 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00001950 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00001951 bits<4> Rd;
1952 bits<4> Rn;
1953 bits<4> Rm;
1954 let Inst{11-4} = 0b00000000;
1955 let Inst{25} = 0;
1956 let Inst{3-0} = Rm;
1957 let Inst{15-12} = Rd;
1958 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00001959}
1960
Jim Grosbach84760882010-10-15 18:42:41 +00001961def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1962 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
1963 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
1964 bits<4> Rd;
1965 bits<4> Rn;
1966 bits<12> shift;
1967 let Inst{25} = 0;
1968 let Inst{11-0} = shift;
1969 let Inst{15-12} = Rd;
1970 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00001971}
Evan Chengc85e8322007-07-05 07:13:32 +00001972
1973// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001974let Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00001975def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1976 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
1977 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
1978 bits<4> Rd;
1979 bits<4> Rn;
1980 bits<12> imm;
1981 let Inst{25} = 1;
1982 let Inst{20} = 1;
1983 let Inst{15-12} = Rd;
1984 let Inst{19-16} = Rn;
1985 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00001986}
Jim Grosbach84760882010-10-15 18:42:41 +00001987def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1988 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
1989 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
1990 bits<4> Rd;
1991 bits<4> Rn;
1992 bits<12> shift;
1993 let Inst{25} = 0;
1994 let Inst{20} = 1;
1995 let Inst{11-0} = shift;
1996 let Inst{15-12} = Rd;
1997 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00001998}
Evan Cheng071a2792007-09-11 19:55:27 +00001999}
Evan Chengc85e8322007-07-05 07:13:32 +00002000
Evan Cheng62674222009-06-25 23:34:10 +00002001let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002002def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2003 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2004 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002005 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002006 bits<4> Rd;
2007 bits<4> Rn;
2008 bits<12> imm;
2009 let Inst{25} = 1;
2010 let Inst{15-12} = Rd;
2011 let Inst{19-16} = Rn;
2012 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002013}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002014// The reg/reg form is only defined for the disassembler; for codegen it is
2015// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002016def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2017 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002018 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002019 bits<4> Rd;
2020 bits<4> Rn;
2021 bits<4> Rm;
2022 let Inst{11-4} = 0b00000000;
2023 let Inst{25} = 0;
2024 let Inst{3-0} = Rm;
2025 let Inst{15-12} = Rd;
2026 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002027}
Jim Grosbach84760882010-10-15 18:42:41 +00002028def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2029 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2030 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002031 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002032 bits<4> Rd;
2033 bits<4> Rn;
2034 bits<12> shift;
2035 let Inst{25} = 0;
2036 let Inst{11-0} = shift;
2037 let Inst{15-12} = Rd;
2038 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002039}
Evan Cheng62674222009-06-25 23:34:10 +00002040}
2041
2042// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00002043let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002044def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2045 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2046 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002047 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002048 bits<4> Rd;
2049 bits<4> Rn;
2050 bits<12> imm;
2051 let Inst{25} = 1;
2052 let Inst{20} = 1;
2053 let Inst{15-12} = Rd;
2054 let Inst{19-16} = Rn;
2055 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002056}
Jim Grosbach84760882010-10-15 18:42:41 +00002057def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2058 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2059 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002060 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002061 bits<4> Rd;
2062 bits<4> Rn;
2063 bits<12> shift;
2064 let Inst{25} = 0;
2065 let Inst{20} = 1;
2066 let Inst{11-0} = shift;
2067 let Inst{15-12} = Rd;
2068 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002069}
Evan Cheng071a2792007-09-11 19:55:27 +00002070}
Evan Cheng2c614c52007-06-06 10:17:05 +00002071
Evan Chenga8e29892007-01-19 07:51:42 +00002072// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002073// The assume-no-carry-in form uses the negation of the input since add/sub
2074// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2075// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2076// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002077def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2078 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002079def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2080 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2081// The with-carry-in form matches bitwise not instead of the negation.
2082// Effectively, the inverse interpretation of the carry flag already accounts
2083// for part of the negation.
2084def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2085 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002086
2087// Note: These are implemented in C++ code, because they have to generate
2088// ADD/SUBrs instructions, which use a complex pattern that a xform function
2089// cannot produce.
2090// (mul X, 2^n+1) -> (add (X << n), X)
2091// (mul X, 2^n-1) -> (rsb X, (X << n))
2092
Johnny Chen667d1272010-02-22 18:50:54 +00002093// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002094// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002095class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Nate Begeman692433b2010-07-29 17:56:55 +00002096 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002097 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, IIC_iALUr,
2098 opc, "\t$Rd, $Rn, $Rm", pattern> {
2099 bits<4> Rd;
2100 bits<4> Rn;
2101 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002102 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002103 let Inst{11-4} = op11_4;
2104 let Inst{19-16} = Rn;
2105 let Inst{15-12} = Rd;
2106 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002107}
2108
Johnny Chen667d1272010-02-22 18:50:54 +00002109// Saturating add/subtract -- for disassembly only
2110
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002111def QADD : AAI<0b00010000, 0b00000101, "qadd",
2112 [(set GPR:$Rd, (int_arm_qadd GPR:$Rn, GPR:$Rm))]>;
2113def QSUB : AAI<0b00010010, 0b00000101, "qsub",
2114 [(set GPR:$Rd, (int_arm_qsub GPR:$Rn, GPR:$Rm))]>;
2115def QDADD : AAI<0b00010100, 0b00000101, "qdadd">;
2116def QDSUB : AAI<0b00010110, 0b00000101, "qdsub">;
2117
2118def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2119def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2120def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2121def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2122def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2123def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2124def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2125def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2126def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2127def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2128def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2129def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002130
2131// Signed/Unsigned add/subtract -- for disassembly only
2132
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002133def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2134def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2135def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2136def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2137def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2138def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2139def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2140def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2141def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2142def USAX : AAI<0b01100101, 0b11110101, "usax">;
2143def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2144def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002145
2146// Signed/Unsigned halving add/subtract -- for disassembly only
2147
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002148def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2149def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2150def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2151def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2152def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2153def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2154def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2155def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2156def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2157def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2158def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2159def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002160
Johnny Chenadc77332010-02-26 22:04:29 +00002161// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002162
Jim Grosbach70987fb2010-10-18 23:35:38 +00002163def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002164 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002165 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002166 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002167 bits<4> Rd;
2168 bits<4> Rn;
2169 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002170 let Inst{27-20} = 0b01111000;
2171 let Inst{15-12} = 0b1111;
2172 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002173 let Inst{19-16} = Rd;
2174 let Inst{11-8} = Rm;
2175 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002176}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002177def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002178 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002179 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002180 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002181 bits<4> Rd;
2182 bits<4> Rn;
2183 bits<4> Rm;
2184 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002185 let Inst{27-20} = 0b01111000;
2186 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002187 let Inst{19-16} = Rd;
2188 let Inst{15-12} = Ra;
2189 let Inst{11-8} = Rm;
2190 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002191}
2192
2193// Signed/Unsigned saturate -- for disassembly only
2194
Jim Grosbach70987fb2010-10-18 23:35:38 +00002195def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2196 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002197 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002198 bits<4> Rd;
2199 bits<5> sat_imm;
2200 bits<4> Rn;
2201 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002202 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002203 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002204 let Inst{20-16} = sat_imm;
2205 let Inst{15-12} = Rd;
2206 let Inst{11-7} = sh{7-3};
2207 let Inst{6} = sh{0};
2208 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002209}
2210
Jim Grosbach70987fb2010-10-18 23:35:38 +00002211def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2212 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002213 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002214 bits<4> Rd;
2215 bits<4> sat_imm;
2216 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002217 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002218 let Inst{11-4} = 0b11110011;
2219 let Inst{15-12} = Rd;
2220 let Inst{19-16} = sat_imm;
2221 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002222}
2223
Jim Grosbach70987fb2010-10-18 23:35:38 +00002224def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2225 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002226 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002227 bits<4> Rd;
2228 bits<5> sat_imm;
2229 bits<4> Rn;
2230 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002231 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002232 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002233 let Inst{15-12} = Rd;
2234 let Inst{11-7} = sh{7-3};
2235 let Inst{6} = sh{0};
2236 let Inst{20-16} = sat_imm;
2237 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002238}
2239
Jim Grosbach70987fb2010-10-18 23:35:38 +00002240def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2241 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002242 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002243 bits<4> Rd;
2244 bits<4> sat_imm;
2245 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002246 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002247 let Inst{11-4} = 0b11110011;
2248 let Inst{15-12} = Rd;
2249 let Inst{19-16} = sat_imm;
2250 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002251}
Evan Chenga8e29892007-01-19 07:51:42 +00002252
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002253def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2254def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002255
Evan Chenga8e29892007-01-19 07:51:42 +00002256//===----------------------------------------------------------------------===//
2257// Bitwise Instructions.
2258//
2259
Jim Grosbach26421962008-10-14 20:36:24 +00002260defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002261 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002262 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002263defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002264 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002265 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002266defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002267 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002268 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002269defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002270 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002271 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002272
Jim Grosbach3fea191052010-10-21 22:03:21 +00002273def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002274 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002275 "bfc", "\t$Rd, $imm", "$src = $Rd",
2276 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002277 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002278 bits<4> Rd;
2279 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002280 let Inst{27-21} = 0b0111110;
2281 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002282 let Inst{15-12} = Rd;
2283 let Inst{11-7} = imm{4-0}; // lsb
2284 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002285}
2286
Johnny Chenb2503c02010-02-17 06:31:48 +00002287// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002288def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002289 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002290 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2291 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002292 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002293 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002294 bits<4> Rd;
2295 bits<4> Rn;
2296 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002297 let Inst{27-21} = 0b0111110;
2298 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002299 let Inst{15-12} = Rd;
2300 let Inst{11-7} = imm{4-0}; // lsb
2301 let Inst{20-16} = imm{9-5}; // width
2302 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002303}
2304
Jim Grosbach36860462010-10-21 22:19:32 +00002305def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2306 "mvn", "\t$Rd, $Rm",
2307 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2308 bits<4> Rd;
2309 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002310 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002311 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002312 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002313 let Inst{15-12} = Rd;
2314 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002315}
Jim Grosbach36860462010-10-21 22:19:32 +00002316def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2317 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2318 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2319 bits<4> Rd;
2320 bits<4> Rm;
2321 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002322 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002323 let Inst{19-16} = 0b0000;
2324 let Inst{15-12} = Rd;
2325 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002326}
Evan Chengb3379fb2009-02-05 08:42:55 +00002327let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002328def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2329 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2330 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2331 bits<4> Rd;
2332 bits<4> Rm;
2333 bits<12> imm;
2334 let Inst{25} = 1;
2335 let Inst{19-16} = 0b0000;
2336 let Inst{15-12} = Rd;
2337 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002338}
Evan Chenga8e29892007-01-19 07:51:42 +00002339
2340def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2341 (BICri GPR:$src, so_imm_not:$imm)>;
2342
2343//===----------------------------------------------------------------------===//
2344// Multiply Instructions.
2345//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002346class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2347 string opc, string asm, list<dag> pattern>
2348 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2349 bits<4> Rd;
2350 bits<4> Rm;
2351 bits<4> Rn;
2352 let Inst{19-16} = Rd;
2353 let Inst{11-8} = Rm;
2354 let Inst{3-0} = Rn;
2355}
2356class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2357 string opc, string asm, list<dag> pattern>
2358 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2359 bits<4> RdLo;
2360 bits<4> RdHi;
2361 bits<4> Rm;
2362 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002363 let Inst{19-16} = RdHi;
2364 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002365 let Inst{11-8} = Rm;
2366 let Inst{3-0} = Rn;
2367}
Evan Chenga8e29892007-01-19 07:51:42 +00002368
Evan Cheng8de898a2009-06-26 00:19:44 +00002369let isCommutable = 1 in
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002370def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2371 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
2372 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002373
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002374def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2375 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
2376 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]> {
2377 bits<4> Ra;
2378 let Inst{15-12} = Ra;
2379}
Evan Chenga8e29892007-01-19 07:51:42 +00002380
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002381def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002382 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00002383 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002384 Requires<[IsARM, HasV6T2]> {
2385 bits<4> Rd;
2386 bits<4> Rm;
2387 bits<4> Rn;
2388 let Inst{19-16} = Rd;
2389 let Inst{11-8} = Rm;
2390 let Inst{3-0} = Rn;
2391}
Evan Chengedcbada2009-07-06 22:05:45 +00002392
Evan Chenga8e29892007-01-19 07:51:42 +00002393// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002394
Evan Chengcd799b92009-06-12 20:46:18 +00002395let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002396let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002397def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2398 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2399 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002400
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002401def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2402 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2403 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002404}
Evan Chenga8e29892007-01-19 07:51:42 +00002405
2406// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002407def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2408 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2409 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002410
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002411def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2412 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2413 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002414
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002415def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2416 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2417 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2418 Requires<[IsARM, HasV6]> {
2419 bits<4> RdLo;
2420 bits<4> RdHi;
2421 bits<4> Rm;
2422 bits<4> Rn;
2423 let Inst{19-16} = RdLo;
2424 let Inst{15-12} = RdHi;
2425 let Inst{11-8} = Rm;
2426 let Inst{3-0} = Rn;
2427}
Evan Chengcd799b92009-06-12 20:46:18 +00002428} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002429
2430// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002431def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2432 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2433 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002434 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002435 let Inst{15-12} = 0b1111;
2436}
Evan Cheng13ab0202007-07-10 18:08:01 +00002437
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002438def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2439 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002440 [/* For disassembly only; pattern left blank */]>,
2441 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002442 let Inst{15-12} = 0b1111;
2443}
2444
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002445def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2446 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2447 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2448 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2449 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002450
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002451def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2452 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2453 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002454 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002455 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002456
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002457def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2458 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2459 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2460 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2461 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002462
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002463def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2464 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2465 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002466 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002467 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002468
Raul Herbster37fb5b12007-08-30 23:25:47 +00002469multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002470 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2471 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2472 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2473 (sext_inreg GPR:$Rm, i16)))]>,
2474 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002475
Jim Grosbach3870b752010-10-22 18:35:16 +00002476 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2477 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2478 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2479 (sra GPR:$Rm, (i32 16))))]>,
2480 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002481
Jim Grosbach3870b752010-10-22 18:35:16 +00002482 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2483 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2484 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2485 (sext_inreg GPR:$Rm, i16)))]>,
2486 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002487
Jim Grosbach3870b752010-10-22 18:35:16 +00002488 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2489 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2490 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2491 (sra GPR:$Rm, (i32 16))))]>,
2492 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002493
Jim Grosbach3870b752010-10-22 18:35:16 +00002494 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2495 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2496 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2497 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2498 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002499
Jim Grosbach3870b752010-10-22 18:35:16 +00002500 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2501 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2502 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2503 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2504 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002505}
2506
Raul Herbster37fb5b12007-08-30 23:25:47 +00002507
2508multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002509 def BB : AMulxyI<0b0001000, 0b00, (outs GPR:$Rd),
2510 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2511 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2512 [(set GPR:$Rd, (add GPR:$Ra,
2513 (opnode (sext_inreg GPR:$Rn, i16),
2514 (sext_inreg GPR:$Rm, i16))))]>,
2515 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002516
Jim Grosbach3870b752010-10-22 18:35:16 +00002517 def BT : AMulxyI<0b0001000, 0b10, (outs GPR:$Rd),
2518 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2519 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2520 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2521 (sra GPR:$Rm, (i32 16)))))]>,
2522 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002523
Jim Grosbach3870b752010-10-22 18:35:16 +00002524 def TB : AMulxyI<0b0001000, 0b01, (outs GPR:$Rd),
2525 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2526 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2527 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2528 (sext_inreg GPR:$Rm, i16))))]>,
2529 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002530
Jim Grosbach3870b752010-10-22 18:35:16 +00002531 def TT : AMulxyI<0b0001000, 0b11, (outs GPR:$Rd),
2532 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2533 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2534 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2535 (sra GPR:$Rm, (i32 16)))))]>,
2536 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002537
Jim Grosbach3870b752010-10-22 18:35:16 +00002538 def WB : AMulxyI<0b0001001, 0b00, (outs GPR:$Rd),
2539 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2540 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2541 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2542 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2543 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002544
Jim Grosbach3870b752010-10-22 18:35:16 +00002545 def WT : AMulxyI<0b0001001, 0b10, (outs GPR:$Rd),
2546 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2547 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2548 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2549 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2550 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002551}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002552
Raul Herbster37fb5b12007-08-30 23:25:47 +00002553defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2554defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002555
Johnny Chen83498e52010-02-12 21:59:23 +00002556// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002557def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2558 (ins GPR:$Rn, GPR:$Rm),
2559 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002560 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002561 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002562
Jim Grosbach3870b752010-10-22 18:35:16 +00002563def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2564 (ins GPR:$Rn, GPR:$Rm),
2565 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002566 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002567 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002568
Jim Grosbach3870b752010-10-22 18:35:16 +00002569def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2570 (ins GPR:$Rn, GPR:$Rm),
2571 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002572 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002573 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002574
Jim Grosbach3870b752010-10-22 18:35:16 +00002575def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2576 (ins GPR:$Rn, GPR:$Rm),
2577 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002578 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002579 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002580
Johnny Chen667d1272010-02-22 18:50:54 +00002581// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002582class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2583 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002584 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002585 bits<4> Rn;
2586 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002587 let Inst{4} = 1;
2588 let Inst{5} = swap;
2589 let Inst{6} = sub;
2590 let Inst{7} = 0;
2591 let Inst{21-20} = 0b00;
2592 let Inst{22} = long;
2593 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002594 let Inst{11-8} = Rm;
2595 let Inst{3-0} = Rn;
2596}
2597class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2598 InstrItinClass itin, string opc, string asm>
2599 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2600 bits<4> Rd;
2601 let Inst{15-12} = 0b1111;
2602 let Inst{19-16} = Rd;
2603}
2604class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2605 InstrItinClass itin, string opc, string asm>
2606 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2607 bits<4> Ra;
2608 let Inst{15-12} = Ra;
2609}
2610class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2611 InstrItinClass itin, string opc, string asm>
2612 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2613 bits<4> RdLo;
2614 bits<4> RdHi;
2615 let Inst{19-16} = RdHi;
2616 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002617}
2618
2619multiclass AI_smld<bit sub, string opc> {
2620
Jim Grosbach385e1362010-10-22 19:15:30 +00002621 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2622 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002623
Jim Grosbach385e1362010-10-22 19:15:30 +00002624 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2625 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002626
Jim Grosbach385e1362010-10-22 19:15:30 +00002627 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2628 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2629 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002630
Jim Grosbach385e1362010-10-22 19:15:30 +00002631 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2632 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2633 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002634
2635}
2636
2637defm SMLA : AI_smld<0, "smla">;
2638defm SMLS : AI_smld<1, "smls">;
2639
Johnny Chen2ec5e492010-02-22 21:50:40 +00002640multiclass AI_sdml<bit sub, string opc> {
2641
Jim Grosbach385e1362010-10-22 19:15:30 +00002642 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2643 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2644 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2645 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002646}
2647
2648defm SMUA : AI_sdml<0, "smua">;
2649defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002650
Evan Chenga8e29892007-01-19 07:51:42 +00002651//===----------------------------------------------------------------------===//
2652// Misc. Arithmetic Instructions.
2653//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002654
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002655def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2656 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2657 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002658
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002659def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2660 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2661 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2662 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002663
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002664def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2665 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2666 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002667
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002668def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2669 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2670 [(set GPR:$Rd,
2671 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
2672 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
2673 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
2674 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
2675 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002676
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002677def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2678 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
2679 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00002680 (sext_inreg
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002681 (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
2682 (shl GPR:$Rm, (i32 8))), i16))]>,
2683 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002684
Bob Wilsonf955f292010-08-17 17:23:19 +00002685def lsl_shift_imm : SDNodeXForm<imm, [{
2686 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2687 return CurDAG->getTargetConstant(Sh, MVT::i32);
2688}]>;
2689
2690def lsl_amt : PatLeaf<(i32 imm), [{
2691 return (N->getZExtValue() < 32);
2692}], lsl_shift_imm>;
2693
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002694def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
2695 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2696 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2697 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
2698 (and (shl GPR:$Rm, lsl_amt:$sh),
2699 0xFFFF0000)))]>,
2700 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002701
Evan Chenga8e29892007-01-19 07:51:42 +00002702// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002703def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
2704 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
2705def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
2706 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002707
Bob Wilsonf955f292010-08-17 17:23:19 +00002708def asr_shift_imm : SDNodeXForm<imm, [{
2709 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2710 return CurDAG->getTargetConstant(Sh, MVT::i32);
2711}]>;
2712
2713def asr_amt : PatLeaf<(i32 imm), [{
2714 return (N->getZExtValue() <= 32);
2715}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002716
Bob Wilsondc66eda2010-08-16 22:26:55 +00002717// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2718// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002719def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
2720 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2721 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2722 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
2723 (and (sra GPR:$Rm, asr_amt:$sh),
2724 0xFFFF)))]>,
2725 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002726
Evan Chenga8e29892007-01-19 07:51:42 +00002727// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2728// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002729def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002730 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002731def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002732 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2733 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002734
Evan Chenga8e29892007-01-19 07:51:42 +00002735//===----------------------------------------------------------------------===//
2736// Comparison Instructions...
2737//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002738
Jim Grosbach26421962008-10-14 20:36:24 +00002739defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002740 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002741 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002742
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002743// FIXME: We have to be careful when using the CMN instruction and comparison
2744// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002745// results:
2746//
2747// rsbs r1, r1, 0
2748// cmp r0, r1
2749// mov r0, #0
2750// it ls
2751// mov r0, #1
2752//
2753// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002754//
Bill Wendling6165e872010-08-26 18:33:51 +00002755// cmn r0, r1
2756// mov r0, #0
2757// it ls
2758// mov r0, #1
2759//
2760// However, the CMN gives the *opposite* result when r1 is 0. This is because
2761// the carry flag is set in the CMP case but not in the CMN case. In short, the
2762// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2763// value of r0 and the carry bit (because the "carry bit" parameter to
2764// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2765// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2766// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2767// parameter to AddWithCarry is defined as 0).
2768//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002769// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002770//
2771// x = 0
2772// ~x = 0xFFFF FFFF
2773// ~x + 1 = 0x1 0000 0000
2774// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2775//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002776// Therefore, we should disable CMN when comparing against zero, until we can
2777// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2778// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002779//
2780// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2781//
2782// This is related to <rdar://problem/7569620>.
2783//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002784//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2785// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002786
Evan Chenga8e29892007-01-19 07:51:42 +00002787// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002788defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002789 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002790 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002791defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002792 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002793 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002794
David Goodwinc0309b42009-06-29 15:33:01 +00002795defm CMPz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002796 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002797 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2798defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002799 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002800 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002801
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002802//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2803// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002804
David Goodwinc0309b42009-06-29 15:33:01 +00002805def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002806 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002807
Evan Cheng218977b2010-07-13 19:27:42 +00002808// Pseudo i64 compares for some floating point compares.
2809let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2810 Defs = [CPSR] in {
2811def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002812 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002813 IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002814 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2815
2816def BCCZi64 : PseudoInst<(outs),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002817 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002818 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2819} // usesCustomInserter
2820
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002821
Evan Chenga8e29892007-01-19 07:51:42 +00002822// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002823// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002824// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002825// FIXME: These should all be pseudo-instructions that get expanded to
2826// the normal MOV instructions. That would fix the dependency on
2827// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00002828let neverHasSideEffects = 1 in {
Jim Grosbach89c898f2010-10-13 00:50:27 +00002829def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
2830 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
2831 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2832 RegConstraint<"$false = $Rd">, UnaryDP {
2833 bits<4> Rd;
2834 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00002835 let Inst{25} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00002836 let Inst{20} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00002837 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00002838 let Inst{11-4} = 0b00000000;
Jim Grosbach27e90082010-10-29 19:28:17 +00002839 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002840}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002841
Jim Grosbach27e90082010-10-29 19:28:17 +00002842def MOVCCs : AI1<0b1101, (outs GPR:$Rd),
2843 (ins GPR:$false, so_reg:$shift), DPSoRegFrm, IIC_iCMOVsr,
2844 "mov", "\t$Rd, $shift",
2845 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
2846 RegConstraint<"$false = $Rd">, UnaryDP {
2847 bits<4> Rd;
2848 bits<4> Rn;
2849 bits<12> shift;
Bob Wilson8e86b512009-10-14 19:00:24 +00002850 let Inst{25} = 0;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002851 let Inst{20} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00002852 let Inst{19-16} = Rn;
2853 let Inst{15-12} = Rd;
2854 let Inst{11-0} = shift;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002855}
2856
Jim Grosbach27e90082010-10-29 19:28:17 +00002857def MOVCCi16 : AI1<0b1000, (outs GPR:$Rd), (ins GPR:$false, i32imm:$imm),
2858 DPFrm, IIC_iMOVi,
2859 "movw", "\t$Rd, $imm",
2860 []>,
2861 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>,
2862 UnaryDP {
2863 bits<4> Rd;
2864 bits<16> imm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002865 let Inst{25} = 1;
Jim Grosbach27e90082010-10-29 19:28:17 +00002866 let Inst{20} = 0;
2867 let Inst{19-16} = imm{15-12};
2868 let Inst{15-12} = Rd;
2869 let Inst{11-0} = imm{11-0};
2870}
2871
2872def MOVCCi : AI1<0b1101, (outs GPR:$Rd),
2873 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
2874 "mov", "\t$Rd, $imm",
2875 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2876 RegConstraint<"$false = $Rd">, UnaryDP {
2877 bits<4> Rd;
2878 bits<12> imm;
2879 let Inst{25} = 1;
2880 let Inst{20} = 0;
2881 let Inst{19-16} = 0b0000;
2882 let Inst{15-12} = Rd;
2883 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002884}
Owen Andersonf523e472010-09-23 23:45:25 +00002885} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002886
Jim Grosbach3728e962009-12-10 00:11:09 +00002887//===----------------------------------------------------------------------===//
2888// Atomic operations intrinsics
2889//
2890
2891// memory barriers protect the atomic sequences
Jim Grosbachf6b28622009-12-14 18:31:20 +00002892let hasSideEffects = 1 in {
Johnny Chen7def14f2010-08-11 23:35:12 +00002893def DMBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dmb", "",
Evan Chengee349872010-08-11 06:36:31 +00002894 [(ARMMemBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002895 let Inst{31-4} = 0xf57ff05;
2896 // FIXME: add support for options other than a full system DMB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002897 // See DMB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002898 let Inst{3-0} = 0b1111;
2899}
Jim Grosbach3728e962009-12-10 00:11:09 +00002900
Johnny Chen7def14f2010-08-11 23:35:12 +00002901def DSBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dsb", "",
Evan Chengee349872010-08-11 06:36:31 +00002902 [(ARMSyncBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002903 let Inst{31-4} = 0xf57ff04;
2904 // FIXME: add support for options other than a full system DSB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002905 // See DSB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002906 let Inst{3-0} = 0b1111;
2907}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002908
Johnny Chen7def14f2010-08-11 23:35:12 +00002909def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002910 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00002911 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002912 Requires<[IsARM, HasV6]> {
2913 // FIXME: add support for options other than a full system DMB
2914 // FIXME: add encoding
2915}
2916
Johnny Chen7def14f2010-08-11 23:35:12 +00002917def DSB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach80dd1252009-12-14 21:33:32 +00002918 "mcr", "\tp15, 0, $zero, c7, c10, 4",
Evan Cheng11db0682010-08-11 06:22:01 +00002919 [(ARMSyncBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002920 Requires<[IsARM, HasV6]> {
2921 // FIXME: add support for options other than a full system DSB
2922 // FIXME: add encoding
2923}
Jim Grosbach3728e962009-12-10 00:11:09 +00002924}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002925
Johnny Chen1adc40c2010-08-12 20:46:17 +00002926// Memory Barrier Operations Variants -- for disassembly only
2927
2928def memb_opt : Operand<i32> {
2929 let PrintMethod = "printMemBOption";
Johnny Chenfd6037d2010-02-18 00:19:08 +00002930}
2931
Johnny Chen1adc40c2010-08-12 20:46:17 +00002932class AMBI<bits<4> op7_4, string opc>
2933 : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, opc, "\t$opt",
2934 [/* For disassembly only; pattern left blank */]>,
2935 Requires<[IsARM, HasDB]> {
2936 let Inst{31-8} = 0xf57ff0;
2937 let Inst{7-4} = op7_4;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002938}
2939
2940// These DMB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002941def DMBvar : AMBI<0b0101, "dmb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002942
2943// These DSB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002944def DSBvar : AMBI<0b0100, "dsb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002945
2946// ISB has only full system option -- for disassembly only
Johnny Chen1adc40c2010-08-12 20:46:17 +00002947def ISBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
2948 Requires<[IsARM, HasDB]> {
2949 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002950 let Inst{3-0} = 0b1111;
2951}
2952
Jim Grosbach66869102009-12-11 18:52:41 +00002953let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002954 let Uses = [CPSR] in {
2955 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002956 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002957 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2958 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002959 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002960 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2961 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002962 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002963 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2964 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002965 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002966 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2967 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002968 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002969 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2970 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002971 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002972 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2973 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002974 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002975 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2976 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002977 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002978 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2979 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002980 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002981 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2982 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002983 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002984 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2985 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002986 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002987 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2988 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002989 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002990 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2991 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002992 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002993 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2994 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002995 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002996 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2997 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002998 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002999 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3000 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003001 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003002 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3003 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003004 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003005 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3006 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003007 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003008 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
3009
3010 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003011 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003012 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3013 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003014 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003015 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3016 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003017 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003018 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3019
Jim Grosbache801dc42009-12-12 01:40:06 +00003020 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003021 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003022 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3023 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003024 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003025 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3026 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003027 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003028 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3029}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003030}
3031
3032let mayLoad = 1 in {
Jim Grosbach86875a22010-10-29 19:58:57 +00003033def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3034 "ldrexb", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003035 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003036def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3037 "ldrexh", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003038 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003039def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3040 "ldrex", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003041 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003042def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003043 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003044 "ldrexd", "\t$Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003045 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003046}
3047
Jim Grosbach86875a22010-10-29 19:58:57 +00003048let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
3049def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$src, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003050 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003051 "strexb", "\t$Rd, $src, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003052 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003053def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbach5278eb82009-12-11 01:42:04 +00003054 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003055 "strexh", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003056 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003057def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003058 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003059 "strex", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003060 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003061def STREXD : AIstrex<0b01, (outs GPR:$Rd),
3062 (ins GPR:$Rt, GPR:$Rt2, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003063 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003064 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003065 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003066}
3067
Johnny Chenb9436272010-02-17 22:37:58 +00003068// Clear-Exclusive is for disassembly only.
3069def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3070 [/* For disassembly only; pattern left blank */]>,
3071 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003072 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003073}
3074
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003075// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3076let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003077def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3078 [/* For disassembly only; pattern left blank */]>;
3079def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3080 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003081}
3082
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003083//===----------------------------------------------------------------------===//
3084// TLS Instructions
3085//
3086
3087// __aeabi_read_tp preserves the registers r1-r3.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003088// FIXME: This needs to be a pseudo of some sort so that we can get the
3089// encoding right, complete with fixup for the aeabi_read_tp function.
Evan Cheng13ab0202007-07-10 18:08:01 +00003090let isCall = 1,
3091 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003092 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00003093 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003094 [(set R0, ARMthread_pointer)]>;
3095}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00003096
Evan Chenga8e29892007-01-19 07:51:42 +00003097//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00003098// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003099// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00003100// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00003101// Since by its nature we may be coming from some other function to get
3102// here, and we're using the stack frame for the containing function to
3103// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00003104// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00003105// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00003106// except for our own input by listing the relevant registers in Defs. By
3107// doing so, we also cause the prologue/epilogue code to actively preserve
3108// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003109// A constant value is passed in $val, and we use the location as a scratch.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003110//
3111// These are pseudo-instructions and are lowered to individual MC-insts, so
3112// no encoding information is necessary.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003113let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00003114 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3115 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00003116 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00003117 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00003118 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003119 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003120 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003121 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3122 Requires<[IsARM, HasVFP2]>;
3123}
3124
3125let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00003126 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3127 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00003128 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
3129 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003130 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003131 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3132 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003133}
3134
Jim Grosbach5eb19512010-05-22 01:06:18 +00003135// FIXME: Non-Darwin version(s)
3136let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3137 Defs = [ R7, LR, SP ] in {
3138def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
3139 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003140 Pseudo, NoItinerary, "", "",
Jim Grosbach5eb19512010-05-22 01:06:18 +00003141 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3142 Requires<[IsARM, IsDarwin]>;
3143}
3144
Jim Grosbache4ad3872010-10-19 23:27:08 +00003145// eh.sjlj.dispatchsetup pseudo-instruction.
Jim Grosbache317b132010-10-29 20:21:49 +00003146// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
Jim Grosbache4ad3872010-10-19 23:27:08 +00003147// handled when the pseudo is expanded (which happens before any passes
3148// that need the instruction size).
3149let isBarrier = 1, hasSideEffects = 1 in
3150def Int_eh_sjlj_dispatchsetup :
3151 PseudoInst<(outs), (ins GPR:$src), NoItinerary, "",
3152 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3153 Requires<[IsDarwin]>;
3154
Jim Grosbach0e0da732009-05-12 23:59:14 +00003155//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003156// Non-Instruction Patterns
3157//
Rafael Espindola5aca9272006-10-07 14:03:39 +00003158
Evan Chenga8e29892007-01-19 07:51:42 +00003159// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00003160
Evan Chenga8e29892007-01-19 07:51:42 +00003161// Two piece so_imms.
Evan Cheng5be39222010-09-24 22:03:46 +00003162// FIXME: Remove this when we can do generalized remat.
Dan Gohmand45eddd2007-06-26 00:48:07 +00003163let isReMaterializable = 1 in
Jim Grosbach8e0a3eb2010-10-29 21:35:25 +00003164def MOVi2pieces : PseudoInst<(outs GPR:$dst), (ins so_imm2part:$src),
3165 IIC_iMOVix2, "",
3166 [(set GPR:$dst, (so_imm2part:$src))]>,
Evan Cheng5adb66a2009-09-28 09:14:39 +00003167 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00003168
Evan Chenga8e29892007-01-19 07:51:42 +00003169def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00003170 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3171 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003172def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00003173 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3174 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00003175def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
3176 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3177 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00003178def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
3179 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
3180 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00003181
Evan Cheng5adb66a2009-09-28 09:14:39 +00003182// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00003183// This is a single pseudo instruction, the benefit is that it can be remat'd
3184// as a single unit instead of having to handle reg inputs.
3185// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00003186let isReMaterializable = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003187def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2, "",
3188 [(set GPR:$dst, (i32 imm:$src))]>,
3189 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003190
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003191// ConstantPool, GlobalAddress, and JumpTable
3192def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3193 Requires<[IsARM, DontUseMovt]>;
3194def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3195def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3196 Requires<[IsARM, UseMovt]>;
3197def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3198 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3199
Evan Chenga8e29892007-01-19 07:51:42 +00003200// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00003201
Dale Johannesen51e28e62010-06-03 21:09:53 +00003202// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00003203def : ARMPat<(ARMtcret tcGPR:$dst),
3204 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003205
3206def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3207 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3208
3209def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3210 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3211
Dale Johannesen38d5f042010-06-15 22:24:08 +00003212def : ARMPat<(ARMtcret tcGPR:$dst),
3213 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003214
3215def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3216 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3217
3218def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3219 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00003220
Evan Chenga8e29892007-01-19 07:51:42 +00003221// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00003222def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003223 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00003224def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003225 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003226
Evan Chenga8e29892007-01-19 07:51:42 +00003227// zextload i1 -> zextload i8
Jim Grosbachc1d30212010-10-27 00:19:44 +00003228def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3229def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00003230
Evan Chenga8e29892007-01-19 07:51:42 +00003231// extload -> zextload
Jim Grosbachc1d30212010-10-27 00:19:44 +00003232def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3233def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3234def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3235def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3236
Evan Chenga8e29892007-01-19 07:51:42 +00003237def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003238
Evan Cheng83b5cf02008-11-05 23:22:34 +00003239def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3240def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3241
Evan Cheng34b12d22007-01-19 20:27:35 +00003242// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003243def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3244 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003245 (SMULBB GPR:$a, GPR:$b)>;
3246def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3247 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003248def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3249 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003250 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003251def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003252 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003253def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3254 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003255 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003256def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00003257 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003258def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3259 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003260 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003261def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003262 (SMULWB GPR:$a, GPR:$b)>;
3263
3264def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003265 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3266 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003267 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3268def : ARMV5TEPat<(add GPR:$acc,
3269 (mul sext_16_node:$a, sext_16_node:$b)),
3270 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3271def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003272 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3273 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003274 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3275def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003276 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003277 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3278def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003279 (mul (sra GPR:$a, (i32 16)),
3280 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003281 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3282def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003283 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003284 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3285def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003286 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3287 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003288 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3289def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003290 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003291 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3292
Evan Chenga8e29892007-01-19 07:51:42 +00003293//===----------------------------------------------------------------------===//
3294// Thumb Support
3295//
3296
3297include "ARMInstrThumb.td"
3298
3299//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00003300// Thumb2 Support
3301//
3302
3303include "ARMInstrThumb2.td"
3304
3305//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003306// Floating Point Support
3307//
3308
3309include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00003310
3311//===----------------------------------------------------------------------===//
3312// Advanced SIMD (NEON) Support
3313//
3314
3315include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00003316
3317//===----------------------------------------------------------------------===//
3318// Coprocessor Instructions. For disassembly only.
3319//
3320
3321def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3322 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3323 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3324 [/* For disassembly only; pattern left blank */]> {
3325 let Inst{4} = 0;
3326}
3327
3328def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3329 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3330 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3331 [/* For disassembly only; pattern left blank */]> {
3332 let Inst{31-28} = 0b1111;
3333 let Inst{4} = 0;
3334}
3335
Johnny Chen64dfb782010-02-16 20:04:27 +00003336class ACI<dag oops, dag iops, string opc, string asm>
3337 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3338 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3339 let Inst{27-25} = 0b110;
3340}
3341
3342multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3343
3344 def _OFFSET : ACI<(outs),
3345 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3346 opc, "\tp$cop, cr$CRd, $addr"> {
3347 let Inst{31-28} = op31_28;
3348 let Inst{24} = 1; // P = 1
3349 let Inst{21} = 0; // W = 0
3350 let Inst{22} = 0; // D = 0
3351 let Inst{20} = load;
3352 }
3353
3354 def _PRE : ACI<(outs),
3355 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3356 opc, "\tp$cop, cr$CRd, $addr!"> {
3357 let Inst{31-28} = op31_28;
3358 let Inst{24} = 1; // P = 1
3359 let Inst{21} = 1; // W = 1
3360 let Inst{22} = 0; // D = 0
3361 let Inst{20} = load;
3362 }
3363
3364 def _POST : ACI<(outs),
3365 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3366 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3367 let Inst{31-28} = op31_28;
3368 let Inst{24} = 0; // P = 0
3369 let Inst{21} = 1; // W = 1
3370 let Inst{22} = 0; // D = 0
3371 let Inst{20} = load;
3372 }
3373
3374 def _OPTION : ACI<(outs),
3375 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3376 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3377 let Inst{31-28} = op31_28;
3378 let Inst{24} = 0; // P = 0
3379 let Inst{23} = 1; // U = 1
3380 let Inst{21} = 0; // W = 0
3381 let Inst{22} = 0; // D = 0
3382 let Inst{20} = load;
3383 }
3384
3385 def L_OFFSET : ACI<(outs),
3386 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003387 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003388 let Inst{31-28} = op31_28;
3389 let Inst{24} = 1; // P = 1
3390 let Inst{21} = 0; // W = 0
3391 let Inst{22} = 1; // D = 1
3392 let Inst{20} = load;
3393 }
3394
3395 def L_PRE : ACI<(outs),
3396 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003397 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003398 let Inst{31-28} = op31_28;
3399 let Inst{24} = 1; // P = 1
3400 let Inst{21} = 1; // W = 1
3401 let Inst{22} = 1; // D = 1
3402 let Inst{20} = load;
3403 }
3404
3405 def L_POST : ACI<(outs),
3406 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003407 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003408 let Inst{31-28} = op31_28;
3409 let Inst{24} = 0; // P = 0
3410 let Inst{21} = 1; // W = 1
3411 let Inst{22} = 1; // D = 1
3412 let Inst{20} = load;
3413 }
3414
3415 def L_OPTION : ACI<(outs),
3416 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003417 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003418 let Inst{31-28} = op31_28;
3419 let Inst{24} = 0; // P = 0
3420 let Inst{23} = 1; // U = 1
3421 let Inst{21} = 0; // W = 0
3422 let Inst{22} = 1; // D = 1
3423 let Inst{20} = load;
3424 }
3425}
3426
3427defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3428defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3429defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3430defm STC2 : LdStCop<0b1111, 0, "stc2">;
3431
Johnny Chen906d57f2010-02-12 01:44:23 +00003432def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3433 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3434 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3435 [/* For disassembly only; pattern left blank */]> {
3436 let Inst{20} = 0;
3437 let Inst{4} = 1;
3438}
3439
3440def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3441 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3442 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3443 [/* For disassembly only; pattern left blank */]> {
3444 let Inst{31-28} = 0b1111;
3445 let Inst{20} = 0;
3446 let Inst{4} = 1;
3447}
3448
3449def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3450 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3451 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3452 [/* For disassembly only; pattern left blank */]> {
3453 let Inst{20} = 1;
3454 let Inst{4} = 1;
3455}
3456
3457def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3458 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3459 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3460 [/* For disassembly only; pattern left blank */]> {
3461 let Inst{31-28} = 0b1111;
3462 let Inst{20} = 1;
3463 let Inst{4} = 1;
3464}
3465
3466def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3467 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3468 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3469 [/* For disassembly only; pattern left blank */]> {
3470 let Inst{23-20} = 0b0100;
3471}
3472
3473def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3474 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3475 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3476 [/* For disassembly only; pattern left blank */]> {
3477 let Inst{31-28} = 0b1111;
3478 let Inst{23-20} = 0b0100;
3479}
3480
3481def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3482 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3483 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3484 [/* For disassembly only; pattern left blank */]> {
3485 let Inst{23-20} = 0b0101;
3486}
3487
3488def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3489 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3490 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3491 [/* For disassembly only; pattern left blank */]> {
3492 let Inst{31-28} = 0b1111;
3493 let Inst{23-20} = 0b0101;
3494}
3495
Johnny Chenb98e1602010-02-12 18:55:33 +00003496//===----------------------------------------------------------------------===//
3497// Move between special register and ARM core register -- for disassembly only
3498//
3499
3500def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3501 [/* For disassembly only; pattern left blank */]> {
3502 let Inst{23-20} = 0b0000;
3503 let Inst{7-4} = 0b0000;
3504}
3505
3506def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3507 [/* For disassembly only; pattern left blank */]> {
3508 let Inst{23-20} = 0b0100;
3509 let Inst{7-4} = 0b0000;
3510}
3511
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003512def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3513 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003514 [/* For disassembly only; pattern left blank */]> {
3515 let Inst{23-20} = 0b0010;
3516 let Inst{7-4} = 0b0000;
3517}
3518
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003519def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3520 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003521 [/* For disassembly only; pattern left blank */]> {
3522 let Inst{23-20} = 0b0010;
3523 let Inst{7-4} = 0b0000;
3524}
3525
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003526def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3527 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003528 [/* For disassembly only; pattern left blank */]> {
3529 let Inst{23-20} = 0b0110;
3530 let Inst{7-4} = 0b0000;
3531}
3532
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003533def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3534 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003535 [/* For disassembly only; pattern left blank */]> {
3536 let Inst{23-20} = 0b0110;
3537 let Inst{7-4} = 0b0000;
3538}