blob: 66a55a19264e3c11ceff1f44f0f1f6d1c4a6eec2 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Evan Cheng11db0682010-08-11 06:22:01 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 0, []>;
64def SDT_ARMSYNCBARRIER : SDTypeProfile<0, 0, []>;
65def SDT_ARMMEMBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
66def SDT_ARMSYNCBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000067
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Chenga8e29892007-01-19 07:51:42 +000073// Node definitions.
74def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000075def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
76
Bill Wendlingc69107c2007-11-13 09:19:02 +000077def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000078 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000079def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000080 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000081
82def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
84 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000085def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
87 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000088def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
90 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000091
Chris Lattner48be23c2008-01-15 22:02:54 +000092def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000093 [SDNPHasChain, SDNPOptInFlag]>;
94
95def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
96 [SDNPInFlag]>;
97def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
98 [SDNPInFlag]>;
99
100def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
101 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
102
103def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
104 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000105def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
106 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Cheng218977b2010-07-13 19:27:42 +0000108def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
109 [SDNPHasChain]>;
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
112 [SDNPOutFlag]>;
113
David Goodwinc0309b42009-06-29 15:33:01 +0000114def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling10ce7f32010-08-29 11:31:07 +0000115 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000116
Evan Chenga8e29892007-01-19 07:51:42 +0000117def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
118
119def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
120def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
121def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000122
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000123def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000124def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
125 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000126def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000127 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
128def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
129 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
130
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000131
Evan Cheng11db0682010-08-11 06:22:01 +0000132def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
134def ARMSyncBarrier : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIER,
135 [SDNPHasChain]>;
136def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERMCR,
137 [SDNPHasChain]>;
138def ARMSyncBarrierMCR : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERMCR,
139 [SDNPHasChain]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000140
Evan Chengf609bb82010-01-19 00:44:15 +0000141def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
142
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000143def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Dale Johannesen51e28e62010-06-03 21:09:53 +0000144 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
145
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000146
147def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
148
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000149//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000150// ARM Instruction Predicate Definitions.
151//
Bill Wendling10ce7f32010-08-29 11:31:07 +0000152def HasV4T : Predicate<"Subtarget->hasV4TOps()">;
153def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
154def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
155def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
156def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
157def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
158def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
159def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
160def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
161def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
162def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
163def HasNEON : Predicate<"Subtarget->hasNEON()">;
164def HasDivide : Predicate<"Subtarget->hasDivide()">;
Jim Grosbach29402132010-05-05 23:44:43 +0000165def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000166def HasDB : Predicate<"Subtarget->hasDataBarrier()">;
167def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000168def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000169def IsThumb : Predicate<"Subtarget->isThumb()">;
170def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
171def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
172def IsARM : Predicate<"!Subtarget->isThumb()">;
173def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
174def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000175
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000176// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000177def UseMovt : Predicate<"Subtarget->useMovt()">;
178def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
179def UseVMLx : Predicate<"Subtarget->useVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000180
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000181//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000182// ARM Flag Definitions.
183
184class RegConstraint<string C> {
185 string Constraints = C;
186}
187
188//===----------------------------------------------------------------------===//
189// ARM specific transformation functions and pattern fragments.
190//
191
Evan Chenga8e29892007-01-19 07:51:42 +0000192// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
193// so_imm_neg def below.
194def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000196}]>;
197
198// so_imm_not_XFORM - Return a so_imm value packed into the format described for
199// so_imm_not def below.
200def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000202}]>;
203
Evan Chenga8e29892007-01-19 07:51:42 +0000204/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
205def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000206 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000207}]>;
208
209/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
210def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000211 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000212}]>;
213
Jim Grosbach64171712010-02-16 21:07:46 +0000214def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000215 PatLeaf<(imm), [{
216 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
217 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000218
Evan Chenga2515702007-03-19 07:09:02 +0000219def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000220 PatLeaf<(imm), [{
221 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
222 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000223
224// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
225def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000226 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000227}]>;
228
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000229/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
230/// e.g., 0xf000ffff
231def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000232 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000233 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000234}] > {
Jim Grosbach3fea191052010-10-21 22:03:21 +0000235 string EncoderMethod = "getBitfieldInvertedMaskOpValue";
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000236 let PrintMethod = "printBitfieldInvMaskImmOperand";
237}
238
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000239/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000240def hi16 : SDNodeXForm<imm, [{
241 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
242}]>;
243
244def lo16AllZero : PatLeaf<(i32 imm), [{
245 // Returns true if all low 16-bits are 0.
246 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000247}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000248
Jim Grosbach64171712010-02-16 21:07:46 +0000249/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000250/// [0.65535].
251def imm0_65535 : PatLeaf<(i32 imm), [{
252 return (uint32_t)N->getZExtValue() < 65536;
253}]>;
254
Evan Cheng37f25d92008-08-28 23:39:26 +0000255class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
256class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000257
Jim Grosbach0a145f32010-02-16 20:17:57 +0000258/// adde and sube predicates - True based on whether the carry flag output
259/// will be needed or not.
260def adde_dead_carry :
261 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
262 [{return !N->hasAnyUseOfValue(1);}]>;
263def sube_dead_carry :
264 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
265 [{return !N->hasAnyUseOfValue(1);}]>;
266def adde_live_carry :
267 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
268 [{return N->hasAnyUseOfValue(1);}]>;
269def sube_live_carry :
270 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
271 [{return N->hasAnyUseOfValue(1);}]>;
272
Evan Chenga8e29892007-01-19 07:51:42 +0000273//===----------------------------------------------------------------------===//
274// Operand Definitions.
275//
276
277// Branch target.
278def brtarget : Operand<OtherVT>;
279
Evan Chenga8e29892007-01-19 07:51:42 +0000280// A list of registers separated by comma. Used by load/store multiple.
281def reglist : Operand<i32> {
282 let PrintMethod = "printRegisterList";
283}
284
285// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
286def cpinst_operand : Operand<i32> {
287 let PrintMethod = "printCPInstOperand";
288}
289
290def jtblock_operand : Operand<i32> {
291 let PrintMethod = "printJTBlockOperand";
292}
Evan Cheng66ac5312009-07-25 00:33:29 +0000293def jt2block_operand : Operand<i32> {
294 let PrintMethod = "printJT2BlockOperand";
295}
Evan Chenga8e29892007-01-19 07:51:42 +0000296
297// Local PC labels.
298def pclabel : Operand<i32> {
299 let PrintMethod = "printPCLabel";
300}
301
Owen Anderson498ec202010-10-27 22:49:00 +0000302def neon_vcvt_imm32 : Operand<i32> {
303 string EncoderMethod = "getNEONVcvtImm32";
304}
305
Jim Grosbachb35ad412010-10-13 19:56:10 +0000306// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
307def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
308 int32_t v = (int32_t)N->getZExtValue();
309 return v == 8 || v == 16 || v == 24; }]> {
310 string EncoderMethod = "getRotImmOpValue";
311}
312
Bob Wilson22f5dc72010-08-16 18:27:34 +0000313// shift_imm: An integer that encodes a shift amount and the type of shift
314// (currently either asr or lsl) using the same encoding used for the
315// immediates in so_reg operands.
316def shift_imm : Operand<i32> {
317 let PrintMethod = "printShiftImmOperand";
318}
319
Evan Chenga8e29892007-01-19 07:51:42 +0000320// shifter_operand operands: so_reg and so_imm.
321def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000322 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000323 [shl,srl,sra,rotr]> {
Jim Grosbachef324d72010-10-12 23:53:58 +0000324 string EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000325 let PrintMethod = "printSORegOperand";
326 let MIOperandInfo = (ops GPR, GPR, i32imm);
327}
Evan Chengf40deed2010-10-27 23:41:30 +0000328def shift_so_reg : Operand<i32>, // reg reg imm
329 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
330 [shl,srl,sra,rotr]> {
331 string EncoderMethod = "getSORegOpValue";
332 let PrintMethod = "printSORegOperand";
333 let MIOperandInfo = (ops GPR, GPR, i32imm);
334}
Evan Chenga8e29892007-01-19 07:51:42 +0000335
336// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
337// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
338// represented in the imm field in the same 12-bit form that they are encoded
339// into so_imm instructions: the 8-bit immediate is the least significant bits
340// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000341def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000342 string EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000343 let PrintMethod = "printSOImmOperand";
344}
345
Evan Chengc70d1842007-03-20 08:11:30 +0000346// Break so_imm's up into two pieces. This handles immediates with up to 16
347// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
348// get the first/second pieces.
349def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000350 PatLeaf<(imm), [{
351 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
352 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000353 let PrintMethod = "printSOImm2PartOperand";
354}
355
356def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000357 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000358 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000359}]>;
360
361def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000362 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000364}]>;
365
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000366def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
367 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
368 }]> {
369 let PrintMethod = "printSOImm2PartOperand";
370}
371
372def so_neg_imm2part_1 : SDNodeXForm<imm, [{
373 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
374 return CurDAG->getTargetConstant(V, MVT::i32);
375}]>;
376
377def so_neg_imm2part_2 : SDNodeXForm<imm, [{
378 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
379 return CurDAG->getTargetConstant(V, MVT::i32);
380}]>;
381
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000382/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
383def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
384 return (int32_t)N->getZExtValue() < 32;
385}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000386
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000387/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
388def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
389 return (int32_t)N->getZExtValue() < 32;
390}]> {
391 string EncoderMethod = "getImmMinusOneOpValue";
392}
393
Evan Chenga8e29892007-01-19 07:51:42 +0000394// Define ARM specific addressing modes.
395
Jim Grosbach3e556122010-10-26 22:37:02 +0000396
397// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000398//
Jim Grosbach3e556122010-10-26 22:37:02 +0000399def addrmode_imm12 : Operand<i32>,
400 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000401 // 12-bit immediate operand. Note that instructions using this encode
402 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
403 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000404
405 string EncoderMethod = "getAddrModeImm12OpValue";
406 let PrintMethod = "printAddrModeImm12Operand";
407 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000408}
Jim Grosbach3e556122010-10-26 22:37:02 +0000409// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000410//
Jim Grosbach3e556122010-10-26 22:37:02 +0000411def ldst_so_reg : Operand<i32>,
412 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
413 // FIXME: Simplify the printer
Jim Grosbachf31430f2010-10-27 19:55:59 +0000414 // FIXME: Add EncoderMethod for this addressing mode
Jim Grosbach82891622010-09-29 19:03:54 +0000415 let PrintMethod = "printAddrMode2Operand";
416 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
417}
418
Jim Grosbach3e556122010-10-26 22:37:02 +0000419// addrmode2 := reg +/- imm12
420// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000421//
422def addrmode2 : Operand<i32>,
423 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
424 let PrintMethod = "printAddrMode2Operand";
425 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
426}
427
428def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000429 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
430 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000431 let PrintMethod = "printAddrMode2OffsetOperand";
432 let MIOperandInfo = (ops GPR, i32imm);
433}
434
435// addrmode3 := reg +/- reg
436// addrmode3 := reg +/- imm8
437//
438def addrmode3 : Operand<i32>,
439 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
440 let PrintMethod = "printAddrMode3Operand";
441 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
442}
443
444def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000445 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
446 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000447 let PrintMethod = "printAddrMode3OffsetOperand";
448 let MIOperandInfo = (ops GPR, i32imm);
449}
450
451// addrmode4 := reg, <mode|W>
452//
453def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000454 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000455 let PrintMethod = "printAddrMode4Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000456 let MIOperandInfo = (ops GPR:$addr, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000457}
458
Chris Lattner14b93852010-10-29 00:27:31 +0000459def ARMMemMode5AsmOperand : AsmOperandClass {
460 let Name = "MemMode5";
461 let SuperClasses = [];
462}
463
Evan Chenga8e29892007-01-19 07:51:42 +0000464// addrmode5 := reg +/- imm8*4
465//
466def addrmode5 : Operand<i32>,
467 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
468 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000469 let MIOperandInfo = (ops GPR:$base, i32imm);
Chris Lattner14b93852010-10-29 00:27:31 +0000470 let ParserMatchClass = ARMMemMode5AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000471}
472
Bob Wilson8b024a52009-07-01 23:16:05 +0000473// addrmode6 := reg with optional writeback
474//
475def addrmode6 : Operand<i32>,
Bob Wilson226036e2010-03-20 22:13:40 +0000476 ComplexPattern<i32, 2, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000477 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000478 let MIOperandInfo = (ops GPR:$addr, i32imm);
479}
480
481def am6offset : Operand<i32> {
482 let PrintMethod = "printAddrMode6OffsetOperand";
483 let MIOperandInfo = (ops GPR);
Bob Wilson8b024a52009-07-01 23:16:05 +0000484}
485
Evan Chenga8e29892007-01-19 07:51:42 +0000486// addrmodepc := pc + reg
487//
488def addrmodepc : Operand<i32>,
489 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
490 let PrintMethod = "printAddrModePCOperand";
491 let MIOperandInfo = (ops GPR, i32imm);
492}
493
Bob Wilson4f38b382009-08-21 21:58:55 +0000494def nohash_imm : Operand<i32> {
495 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000496}
497
Evan Chenga8e29892007-01-19 07:51:42 +0000498//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000499
Evan Cheng37f25d92008-08-28 23:39:26 +0000500include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000501
502//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000503// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000504//
505
Evan Cheng3924f782008-08-29 07:36:24 +0000506/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000507/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000508multiclass AsI1_bin_irs<bits<4> opcod, string opc,
509 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
510 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000511 // The register-immediate version is re-materializable. This is useful
512 // in particular for taking the address of a local.
513 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000514 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
515 iii, opc, "\t$Rd, $Rn, $imm",
516 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
517 bits<4> Rd;
518 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000519 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000520 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000521 let Inst{15-12} = Rd;
522 let Inst{19-16} = Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000523 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000524 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000525 }
Jim Grosbach62547262010-10-11 18:51:51 +0000526 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
527 iir, opc, "\t$Rd, $Rn, $Rm",
528 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000529 bits<4> Rd;
530 bits<4> Rn;
531 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000532 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000533 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000534 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000535 let Inst{3-0} = Rm;
536 let Inst{15-12} = Rd;
537 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000538 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000539 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
540 iis, opc, "\t$Rd, $Rn, $shift",
541 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000542 bits<4> Rd;
543 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000544 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000545 let Inst{25} = 0;
Jim Grosbachef324d72010-10-12 23:53:58 +0000546 let Inst{11-0} = shift;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000547 let Inst{15-12} = Rd;
548 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000549 }
Evan Chenga8e29892007-01-19 07:51:42 +0000550}
551
Evan Cheng1e249e32009-06-25 20:59:23 +0000552/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000553/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000554let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000555multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
556 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
557 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000558 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
559 iii, opc, "\t$Rd, $Rn, $imm",
560 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
561 bits<4> Rd;
562 bits<4> Rn;
563 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000564 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000565 let Inst{15-12} = Rd;
566 let Inst{19-16} = Rn;
567 let Inst{11-0} = imm;
568 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000569 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000570 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
571 iir, opc, "\t$Rd, $Rn, $Rm",
572 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
573 bits<4> Rd;
574 bits<4> Rn;
575 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000576 let Inst{11-4} = 0b00000000;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000577 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000578 let isCommutable = Commutable;
579 let Inst{3-0} = Rm;
580 let Inst{15-12} = Rd;
581 let Inst{19-16} = Rn;
582 let Inst{20} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000583 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000584 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
585 iis, opc, "\t$Rd, $Rn, $shift",
586 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
587 bits<4> Rd;
588 bits<4> Rn;
589 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000590 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000591 let Inst{11-0} = shift;
592 let Inst{15-12} = Rd;
593 let Inst{19-16} = Rn;
594 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000595 }
Evan Cheng071a2792007-09-11 19:55:27 +0000596}
Evan Chengc85e8322007-07-05 07:13:32 +0000597}
598
599/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000600/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000601/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000602let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000603multiclass AI1_cmp_irs<bits<4> opcod, string opc,
604 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
605 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000606 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
607 opc, "\t$Rn, $imm",
608 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000609 bits<4> Rn;
610 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000611 let Inst{25} = 1;
Jim Grosbache822f942010-10-13 18:05:25 +0000612 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000613 let Inst{19-16} = Rn;
614 let Inst{11-0} = imm;
Bob Wilson5361cd22009-10-13 17:35:30 +0000615 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000616 let Inst{20} = 1;
617 }
618 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
619 opc, "\t$Rn, $Rm",
620 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000621 bits<4> Rn;
622 bits<4> Rm;
623 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000624 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000625 let isCommutable = Commutable;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000626 let Inst{3-0} = Rm;
Jim Grosbache822f942010-10-13 18:05:25 +0000627 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000628 let Inst{19-16} = Rn;
Bob Wilson5361cd22009-10-13 17:35:30 +0000629 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000630 }
631 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
632 opc, "\t$Rn, $shift",
633 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000634 bits<4> Rn;
635 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000636 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000637 let Inst{11-0} = shift;
Jim Grosbache822f942010-10-13 18:05:25 +0000638 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000639 let Inst{19-16} = Rn;
640 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000641 }
Evan Cheng071a2792007-09-11 19:55:27 +0000642}
Evan Chenga8e29892007-01-19 07:51:42 +0000643}
644
Evan Cheng576a3962010-09-25 00:49:35 +0000645/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000646/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000647/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000648multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000649 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
650 IIC_iEXTr, opc, "\t$Rd, $Rm",
651 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000652 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000653 bits<4> Rd;
654 bits<4> Rm;
655 let Inst{15-12} = Rd;
656 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000657 let Inst{11-10} = 0b00;
658 let Inst{19-16} = 0b1111;
659 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000660 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
661 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
662 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000663 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000664 bits<4> Rd;
665 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000666 bits<2> rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000667 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000668 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000669 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000670 let Inst{19-16} = 0b1111;
671 }
Evan Chenga8e29892007-01-19 07:51:42 +0000672}
673
Evan Cheng576a3962010-09-25 00:49:35 +0000674multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000675 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
676 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000677 [/* For disassembly only; pattern left blank */]>,
678 Requires<[IsARM, HasV6]> {
679 let Inst{11-10} = 0b00;
680 let Inst{19-16} = 0b1111;
681 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000682 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
683 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000684 [/* For disassembly only; pattern left blank */]>,
685 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000686 bits<2> rot;
687 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000688 let Inst{19-16} = 0b1111;
689 }
690}
691
Evan Cheng576a3962010-09-25 00:49:35 +0000692/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000693/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000694multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000695 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
696 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
697 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000698 Requires<[IsARM, HasV6]> {
699 let Inst{11-10} = 0b00;
700 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000701 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
702 rot_imm:$rot),
703 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
704 [(set GPR:$Rd, (opnode GPR:$Rn,
705 (rotr GPR:$Rm, rot_imm:$rot)))]>,
706 Requires<[IsARM, HasV6]> {
707 bits<4> Rn;
708 bits<2> rot;
709 let Inst{19-16} = Rn;
710 let Inst{11-10} = rot;
711 }
Evan Chenga8e29892007-01-19 07:51:42 +0000712}
713
Johnny Chen2ec5e492010-02-22 21:50:40 +0000714// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000715multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000716 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
717 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000718 [/* For disassembly only; pattern left blank */]>,
719 Requires<[IsARM, HasV6]> {
720 let Inst{11-10} = 0b00;
721 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000722 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
723 rot_imm:$rot),
724 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000725 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000726 Requires<[IsARM, HasV6]> {
727 bits<4> Rn;
728 bits<2> rot;
729 let Inst{19-16} = Rn;
730 let Inst{11-10} = rot;
731 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000732}
733
Evan Cheng62674222009-06-25 23:34:10 +0000734/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
735let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000736multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
737 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000738 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
739 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
740 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000741 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000742 bits<4> Rd;
743 bits<4> Rn;
744 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000745 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000746 let Inst{15-12} = Rd;
747 let Inst{19-16} = Rn;
748 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000749 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000750 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
751 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
752 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000753 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000754 bits<4> Rd;
755 bits<4> Rn;
756 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000757 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000758 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000759 let isCommutable = Commutable;
760 let Inst{3-0} = Rm;
761 let Inst{15-12} = Rd;
762 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000763 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000764 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
765 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
766 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000767 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000768 bits<4> Rd;
769 bits<4> Rn;
770 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000771 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000772 let Inst{11-0} = shift;
773 let Inst{15-12} = Rd;
774 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000775 }
Jim Grosbache5165492009-11-09 00:11:35 +0000776}
777// Carry setting variants
778let Defs = [CPSR] in {
779multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
780 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000781 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
782 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
783 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000784 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000785 bits<4> Rd;
786 bits<4> Rn;
787 bits<12> imm;
788 let Inst{15-12} = Rd;
789 let Inst{19-16} = Rn;
790 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000791 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000792 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000793 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000794 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
795 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
796 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000797 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000798 bits<4> Rd;
799 bits<4> Rn;
800 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000801 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000802 let isCommutable = Commutable;
803 let Inst{3-0} = Rm;
804 let Inst{15-12} = Rd;
805 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000806 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000807 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000808 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000809 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
810 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
811 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000812 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000813 bits<4> Rd;
814 bits<4> Rn;
815 bits<12> shift;
816 let Inst{11-0} = shift;
817 let Inst{15-12} = Rd;
818 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000819 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000820 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000821 }
Evan Cheng071a2792007-09-11 19:55:27 +0000822}
Evan Chengc85e8322007-07-05 07:13:32 +0000823}
Jim Grosbache5165492009-11-09 00:11:35 +0000824}
Evan Chengc85e8322007-07-05 07:13:32 +0000825
Jim Grosbach3e556122010-10-26 22:37:02 +0000826let canFoldAsLoad = 1, isReMaterializable = 1 in {
827multiclass AI_ldr1<bit opc22, string opc, InstrItinClass iii,
828 InstrItinClass iir, PatFrag opnode> {
829 // Note: We use the complex addrmode_imm12 rather than just an input
830 // GPR and a constrained immediate so that we can use this to match
831 // frame index references and avoid matching constant pool references.
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000832 def i12 : AIldst1<0b010, opc22, 1, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000833 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
834 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
835 bits<4> Rt;
836 bits<17> addr;
837 let Inst{23} = addr{12}; // U (add = ('U' == 1))
838 let Inst{19-16} = addr{16-13}; // Rn
839 let Inst{15-12} = Rt;
840 let Inst{11-0} = addr{11-0}; // imm12
841 }
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000842 def rs : AIldst1<0b011, opc22, 1, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000843 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
844 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
845 bits<4> Rt;
846 bits<17> shift;
847 let Inst{23} = shift{12}; // U (add = ('U' == 1))
848 let Inst{19-16} = shift{16-13}; // Rn
849 let Inst{11-0} = shift{11-0};
850 }
851}
852}
853
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000854multiclass AI_str1<bit opc22, string opc, InstrItinClass iii,
855 InstrItinClass iir, PatFrag opnode> {
856 // Note: We use the complex addrmode_imm12 rather than just an input
857 // GPR and a constrained immediate so that we can use this to match
858 // frame index references and avoid matching constant pool references.
859 def i12 : AIldst1<0b010, opc22, 0, (outs),
860 (ins GPR:$Rt, addrmode_imm12:$addr),
861 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
862 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
863 bits<4> Rt;
864 bits<17> addr;
865 let Inst{23} = addr{12}; // U (add = ('U' == 1))
866 let Inst{19-16} = addr{16-13}; // Rn
867 let Inst{15-12} = Rt;
868 let Inst{11-0} = addr{11-0}; // imm12
869 }
870 def rs : AIldst1<0b011, opc22, 0, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
871 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
872 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
873 bits<4> Rt;
874 bits<17> shift;
875 let Inst{23} = shift{12}; // U (add = ('U' == 1))
876 let Inst{19-16} = shift{16-13}; // Rn
877 let Inst{11-0} = shift{11-0};
878 }
879}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000880//===----------------------------------------------------------------------===//
881// Instructions
882//===----------------------------------------------------------------------===//
883
Evan Chenga8e29892007-01-19 07:51:42 +0000884//===----------------------------------------------------------------------===//
885// Miscellaneous Instructions.
886//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000887
Evan Chenga8e29892007-01-19 07:51:42 +0000888/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
889/// the function. The first operand is the ID# for this instruction, the second
890/// is the index into the MachineConstantPool that this is, the third is the
891/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000892let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000893def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000894PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000895 i32imm:$size), NoItinerary, "", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000896
Jim Grosbach4642ad32010-02-22 23:10:38 +0000897// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
898// from removing one half of the matched pairs. That breaks PEI, which assumes
899// these will always be in pairs, and asserts if it finds otherwise. Better way?
900let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000901def ADJCALLSTACKUP :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000902PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000903 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000904
Jim Grosbach64171712010-02-16 21:07:46 +0000905def ADJCALLSTACKDOWN :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000906PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000907 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000908}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000909
Johnny Chenf4d81052010-02-12 22:53:19 +0000910def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000911 [/* For disassembly only; pattern left blank */]>,
912 Requires<[IsARM, HasV6T2]> {
913 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000914 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +0000915 let Inst{7-0} = 0b00000000;
916}
917
Johnny Chenf4d81052010-02-12 22:53:19 +0000918def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
919 [/* For disassembly only; pattern left blank */]>,
920 Requires<[IsARM, HasV6T2]> {
921 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000922 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000923 let Inst{7-0} = 0b00000001;
924}
925
926def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
927 [/* For disassembly only; pattern left blank */]>,
928 Requires<[IsARM, HasV6T2]> {
929 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000930 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000931 let Inst{7-0} = 0b00000010;
932}
933
934def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
935 [/* For disassembly only; pattern left blank */]>,
936 Requires<[IsARM, HasV6T2]> {
937 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000938 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000939 let Inst{7-0} = 0b00000011;
940}
941
Johnny Chen2ec5e492010-02-22 21:50:40 +0000942def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
943 "\t$dst, $a, $b",
944 [/* For disassembly only; pattern left blank */]>,
945 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000946 bits<4> Rd;
947 bits<4> Rn;
948 bits<4> Rm;
949 let Inst{3-0} = Rm;
950 let Inst{15-12} = Rd;
951 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000952 let Inst{27-20} = 0b01101000;
953 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000954 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000955}
956
Johnny Chenf4d81052010-02-12 22:53:19 +0000957def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
958 [/* For disassembly only; pattern left blank */]>,
959 Requires<[IsARM, HasV6T2]> {
960 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000961 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000962 let Inst{7-0} = 0b00000100;
963}
964
Johnny Chenc6f7b272010-02-11 18:12:29 +0000965// The i32imm operand $val can be used by a debugger to store more information
966// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000967def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000968 [/* For disassembly only; pattern left blank */]>,
969 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000970 bits<16> val;
971 let Inst{3-0} = val{3-0};
972 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +0000973 let Inst{27-20} = 0b00010010;
974 let Inst{7-4} = 0b0111;
975}
976
Johnny Chenb98e1602010-02-12 18:55:33 +0000977// Change Processor State is a system instruction -- for disassembly only.
978// The singleton $opt operand contains the following information:
979// opt{4-0} = mode from Inst{4-0}
980// opt{5} = changemode from Inst{17}
981// opt{8-6} = AIF from Inst{8-6}
982// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Jim Grosbach596307e2010-10-13 20:38:04 +0000983// FIXME: Integrated assembler will need these split out.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000984def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000985 [/* For disassembly only; pattern left blank */]>,
986 Requires<[IsARM]> {
987 let Inst{31-28} = 0b1111;
988 let Inst{27-20} = 0b00010000;
989 let Inst{16} = 0;
990 let Inst{5} = 0;
991}
992
Johnny Chenb92a23f2010-02-21 04:42:01 +0000993// Preload signals the memory system of possible future data/instruction access.
994// These are for disassembly only.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000995//
996// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
997// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
Johnny Chenb92a23f2010-02-21 04:42:01 +0000998multiclass APreLoad<bit data, bit read, string opc> {
999
Jim Grosbachab682a22010-10-28 18:34:10 +00001000 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, NoItinerary,
1001 !strconcat(opc, "\t$addr"), []> {
1002 bits<4> Rt;
1003 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001004 let Inst{31-26} = 0b111101;
1005 let Inst{25} = 0; // 0 for immediate form
1006 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001007 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Johnny Chenb92a23f2010-02-21 04:42:01 +00001008 let Inst{22} = read;
1009 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001010 let Inst{19-16} = addr{16-13}; // Rn
1011 let Inst{15-12} = Rt;
1012 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001013 }
1014
Jim Grosbachab682a22010-10-28 18:34:10 +00001015 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, NoItinerary,
1016 !strconcat(opc, "\t$shift"), []> {
1017 bits<4> Rt;
1018 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001019 let Inst{31-26} = 0b111101;
1020 let Inst{25} = 1; // 1 for register form
1021 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001022 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Johnny Chenb92a23f2010-02-21 04:42:01 +00001023 let Inst{22} = read;
1024 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001025 let Inst{19-16} = shift{16-13}; // Rn
1026 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001027 }
1028}
1029
1030defm PLD : APreLoad<1, 1, "pld">;
1031defm PLDW : APreLoad<1, 0, "pldw">;
1032defm PLI : APreLoad<0, 1, "pli">;
1033
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001034def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1035 "setend\t$end",
1036 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001037 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001038 bits<1> end;
1039 let Inst{31-10} = 0b1111000100000001000000;
1040 let Inst{9} = end;
1041 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001042}
1043
Johnny Chenf4d81052010-02-12 22:53:19 +00001044def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001045 [/* For disassembly only; pattern left blank */]>,
1046 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001047 bits<4> opt;
1048 let Inst{27-4} = 0b001100100000111100001111;
1049 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001050}
1051
Johnny Chenba6e0332010-02-11 17:14:31 +00001052// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001053let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001054def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001055 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001056 Requires<[IsARM]> {
1057 let Inst{27-25} = 0b011;
1058 let Inst{24-20} = 0b11111;
1059 let Inst{7-5} = 0b111;
1060 let Inst{4} = 0b1;
1061}
1062
Evan Cheng12c3a532008-11-06 17:48:05 +00001063// Address computation and loads and stores in PIC mode.
Jim Grosbachb4b07b92010-10-13 22:55:33 +00001064// FIXME: These PIC insn patterns are pseudos, but derive from the normal insn
1065// classes (AXI1, et.al.) and so have encoding information and such,
1066// which is suboptimal. Once the rest of the code emitter (including
1067// JIT) is MC-ized we should look at refactoring these into true
Jim Grosbachf32ecc62010-10-29 20:21:36 +00001068// pseudos. As is, the encoding information ends up being ignored,
1069// as these instructions are lowered to individual MC-insts.
Evan Chengeaa91b02007-06-19 01:26:51 +00001070let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +00001071def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001072 Pseudo, IIC_iALUr, "",
Evan Cheng44bec522007-05-15 01:29:07 +00001073 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001074
Evan Cheng325474e2008-01-07 23:56:57 +00001075let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001076def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001077 Pseudo, IIC_iLoad_r, "",
Evan Chenga8e29892007-01-19 07:51:42 +00001078 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001079
Evan Chengd87293c2008-11-06 08:47:38 +00001080def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001081 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001082 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
1083
Evan Chengd87293c2008-11-06 08:47:38 +00001084def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001085 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001086 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
1087
Evan Chengd87293c2008-11-06 08:47:38 +00001088def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001089 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001090 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
1091
Evan Chengd87293c2008-11-06 08:47:38 +00001092def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001093 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001094 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
1095}
Chris Lattner13c63102008-01-06 05:55:01 +00001096let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001097def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001098 Pseudo, IIC_iStore_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001099 [(store GPR:$src, addrmodepc:$addr)]>;
1100
Evan Chengd87293c2008-11-06 08:47:38 +00001101def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001102 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001103 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
1104
Evan Chengd87293c2008-11-06 08:47:38 +00001105def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001106 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001107 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
1108}
Evan Cheng12c3a532008-11-06 17:48:05 +00001109} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001110
Evan Chenge07715c2009-06-23 05:25:29 +00001111
1112// LEApcrel - Load a pc-relative address into a register without offending the
1113// assembler.
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001114// FIXME: These are marked as pseudos, but they're really not(?). They're just
1115// the ADR instruction. Is this the right way to handle that? They need
1116// encoding information regardless.
Evan Chengea420b22010-05-19 01:52:25 +00001117let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +00001118let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001119def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +00001120 Pseudo, IIC_iALUi,
Evan Cheng27fa7222010-05-19 07:26:50 +00001121 "adr$p\t$dst, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001122
Jim Grosbacha967d112010-06-21 21:27:27 +00001123} // neverHasSideEffects
Evan Cheng023dd3f2009-06-24 23:14:45 +00001124def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00001125 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng27fa7222010-05-19 07:26:50 +00001126 Pseudo, IIC_iALUi,
1127 "adr$p\t$dst, #${label}_${id}", []> {
Evan Chengbc8a9452009-07-07 23:40:25 +00001128 let Inst{25} = 1;
1129}
Evan Chenge07715c2009-06-23 05:25:29 +00001130
Evan Chenga8e29892007-01-19 07:51:42 +00001131//===----------------------------------------------------------------------===//
1132// Control Flow Instructions.
1133//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001134
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001135let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1136 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001137 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001138 "bx", "\tlr", [(ARMretflag)]>,
1139 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001140 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001141 }
1142
1143 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001144 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001145 "mov", "\tpc, lr", [(ARMretflag)]>,
1146 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001147 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001148 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001149}
Rafael Espindola27185192006-09-29 21:20:16 +00001150
Bob Wilson04ea6e52009-10-28 00:37:03 +00001151// Indirect branches
1152let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001153 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +00001154 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001155 [(brind GPR:$dst)]>,
1156 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001157 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001158 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001159 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001160 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001161
1162 // ARMV4 only
1163 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
1164 [(brind GPR:$dst)]>,
1165 Requires<[IsARM, NoV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001166 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001167 let Inst{31-4} = 0b1110000110100000111100000000;
Jim Grosbach62547262010-10-11 18:51:51 +00001168 let Inst{3-0} = dst;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001169 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001170}
1171
Evan Chenga8e29892007-01-19 07:51:42 +00001172// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +00001173// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001174let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1175 hasExtraDefRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +00001176 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1177 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001178 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Bob Wilsonab346052010-03-16 17:46:45 +00001179 "ldm${addr:submode}${p}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +00001180 "$addr.addr = $wb", []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00001181
Bob Wilson54fc1242009-06-22 21:01:46 +00001182// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001183let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001184 Defs = [R0, R1, R2, R3, R12, LR,
1185 D0, D1, D2, D3, D4, D5, D6, D7,
1186 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001187 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +00001188 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001189 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001190 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001191 Requires<[IsARM, IsNotDarwin]> {
1192 let Inst{31-28} = 0b1110;
Jim Grosbach832859d2010-10-13 22:09:34 +00001193 // FIXME: Encoding info for $func. Needs fixups bits.
Johnny Cheneadeffb2009-10-27 20:45:15 +00001194 }
Evan Cheng277f0742007-06-19 21:05:09 +00001195
Evan Cheng12c3a532008-11-06 17:48:05 +00001196 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001197 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001198 [(ARMcall_pred tglobaladdr:$func)]>,
1199 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +00001200
Evan Chenga8e29892007-01-19 07:51:42 +00001201 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001202 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001203 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001204 [(ARMcall GPR:$func)]>,
1205 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001206 bits<4> func;
Jim Grosbach832859d2010-10-13 22:09:34 +00001207 let Inst{27-4} = 0b000100101111111111110011;
Jim Grosbach62547262010-10-11 18:51:51 +00001208 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001209 }
1210
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001211 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001212 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1213 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001214 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +00001215 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001216 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001217 bits<4> func;
1218 let Inst{27-4} = 0b000100101111111111110001;
1219 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001220 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001221
1222 // ARMv4
1223 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1224 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1225 [(ARMcall_nolink tGPR:$func)]>,
1226 Requires<[IsARM, NoV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001227 bits<4> func;
1228 let Inst{27-4} = 0b000110100000111100000000;
1229 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001230 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001231}
1232
1233// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001234let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001235 Defs = [R0, R1, R2, R3, R9, R12, LR,
1236 D0, D1, D2, D3, D4, D5, D6, D7,
1237 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001238 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +00001239 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001240 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001241 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1242 let Inst{31-28} = 0b1110;
Jim Grosbach832859d2010-10-13 22:09:34 +00001243 // FIXME: Encoding info for $func. Needs fixups bits.
Johnny Cheneadeffb2009-10-27 20:45:15 +00001244 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001245
1246 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001247 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001248 [(ARMcall_pred tglobaladdr:$func)]>,
1249 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001250
1251 // ARMv5T and above
1252 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001253 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001254 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001255 bits<4> func;
1256 let Inst{27-4} = 0b000100101111111111110011;
1257 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001258 }
1259
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001260 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001261 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1262 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001263 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001264 [(ARMcall_nolink tGPR:$func)]>,
1265 Requires<[IsARM, HasV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001266 bits<4> func;
1267 let Inst{27-4} = 0b000100101111111111110001;
1268 let Inst{3-0} = func;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001269 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001270
1271 // ARMv4
1272 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1273 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1274 [(ARMcall_nolink tGPR:$func)]>,
1275 Requires<[IsARM, NoV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001276 bits<4> func;
1277 let Inst{27-4} = 0b000110100000111100000000;
1278 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001279 }
Rafael Espindola35574632006-07-18 17:00:30 +00001280}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001281
Dale Johannesen51e28e62010-06-03 21:09:53 +00001282// Tail calls.
1283
Jim Grosbach832859d2010-10-13 22:09:34 +00001284// FIXME: These should probably be xformed into the non-TC versions of the
1285// instructions as part of MC lowering.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001286let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1287 // Darwin versions.
1288 let Defs = [R0, R1, R2, R3, R9, R12,
1289 D0, D1, D2, D3, D4, D5, D6, D7,
1290 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1291 D27, D28, D29, D30, D31, PC],
1292 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001293 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1294 Pseudo, IIC_Br,
1295 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001296
Evan Cheng6523d2f2010-06-19 00:11:54 +00001297 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1298 Pseudo, IIC_Br,
1299 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001300
Evan Cheng6523d2f2010-06-19 00:11:54 +00001301 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001302 IIC_Br, "b\t$dst @ TAILCALL",
1303 []>, Requires<[IsDarwin]>;
1304
1305 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001306 IIC_Br, "b.w\t$dst @ TAILCALL",
1307 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001308
Evan Cheng6523d2f2010-06-19 00:11:54 +00001309 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1310 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1311 []>, Requires<[IsDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001312 bits<4> dst;
1313 let Inst{31-4} = 0b1110000100101111111111110001;
1314 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001315 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001316 }
1317
1318 // Non-Darwin versions (the difference is R9).
1319 let Defs = [R0, R1, R2, R3, R12,
1320 D0, D1, D2, D3, D4, D5, D6, D7,
1321 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1322 D27, D28, D29, D30, D31, PC],
1323 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001324 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1325 Pseudo, IIC_Br,
1326 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001327
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001328 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001329 Pseudo, IIC_Br,
1330 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001331
Evan Cheng6523d2f2010-06-19 00:11:54 +00001332 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1333 IIC_Br, "b\t$dst @ TAILCALL",
1334 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001335
Evan Cheng6523d2f2010-06-19 00:11:54 +00001336 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1337 IIC_Br, "b.w\t$dst @ TAILCALL",
1338 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001339
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001340 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001341 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1342 []>, Requires<[IsNotDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001343 bits<4> dst;
1344 let Inst{31-4} = 0b1110000100101111111111110001;
1345 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001346 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001347 }
1348}
1349
David Goodwin1a8f36e2009-08-12 18:31:53 +00001350let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001351 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001352 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001353 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001354 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001355 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001356
Owen Anderson20ab2902007-11-12 07:39:39 +00001357 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +00001358 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001359 IIC_Br, "mov\tpc, $target$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001360 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +00001361 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001362 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001363 let Inst{20} = 0; // S Bit
1364 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001365 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +00001366 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001367 def BR_JTm : JTI<(outs),
1368 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001369 IIC_Br, "ldr\tpc, $target$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001370 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1371 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001372 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001373 let Inst{20} = 1; // L bit
1374 let Inst{21} = 0; // W bit
1375 let Inst{22} = 0; // B bit
1376 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001377 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +00001378 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001379 def BR_JTadd : JTI<(outs),
1380 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001381 IIC_Br, "add\tpc, $target, $idx$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001382 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1383 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001384 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001385 let Inst{20} = 0; // S bit
1386 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001387 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +00001388 }
1389 } // isNotDuplicable = 1, isIndirectBranch = 1
1390 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001391
Evan Chengc85e8322007-07-05 07:13:32 +00001392 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001393 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001394 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001395 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001396 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001397}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001398
Johnny Chena1e76212010-02-13 02:51:09 +00001399// Branch and Exchange Jazelle -- for disassembly only
1400def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1401 [/* For disassembly only; pattern left blank */]> {
1402 let Inst{23-20} = 0b0010;
1403 //let Inst{19-8} = 0xfff;
1404 let Inst{7-4} = 0b0010;
1405}
1406
Johnny Chen0296f3e2010-02-16 21:59:54 +00001407// Secure Monitor Call is a system instruction -- for disassembly only
1408def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1409 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001410 bits<4> opt;
1411 let Inst{23-4} = 0b01100000000000000111;
1412 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001413}
1414
Johnny Chen64dfb782010-02-16 20:04:27 +00001415// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001416let isCall = 1 in {
1417def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001418 [/* For disassembly only; pattern left blank */]> {
1419 bits<24> svc;
1420 let Inst{23-0} = svc;
1421}
Johnny Chen85d5a892010-02-10 18:02:25 +00001422}
1423
Johnny Chenfb566792010-02-17 21:39:10 +00001424// Store Return State is a system instruction -- for disassembly only
Johnny Chen0296f3e2010-02-16 21:59:54 +00001425def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1426 NoItinerary, "srs${addr:submode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001427 [/* For disassembly only; pattern left blank */]> {
1428 let Inst{31-28} = 0b1111;
1429 let Inst{22-20} = 0b110; // W = 1
1430}
1431
1432def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1433 NoItinerary, "srs${addr:submode}\tsp, $mode",
1434 [/* For disassembly only; pattern left blank */]> {
1435 let Inst{31-28} = 0b1111;
1436 let Inst{22-20} = 0b100; // W = 0
1437}
1438
Johnny Chenfb566792010-02-17 21:39:10 +00001439// Return From Exception is a system instruction -- for disassembly only
1440def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1441 NoItinerary, "rfe${addr:submode}\t$base!",
1442 [/* For disassembly only; pattern left blank */]> {
1443 let Inst{31-28} = 0b1111;
1444 let Inst{22-20} = 0b011; // W = 1
1445}
1446
1447def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1448 NoItinerary, "rfe${addr:submode}\t$base",
1449 [/* For disassembly only; pattern left blank */]> {
1450 let Inst{31-28} = 0b1111;
1451 let Inst{22-20} = 0b001; // W = 0
1452}
1453
Evan Chenga8e29892007-01-19 07:51:42 +00001454//===----------------------------------------------------------------------===//
1455// Load / store Instructions.
1456//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001457
Evan Chenga8e29892007-01-19 07:51:42 +00001458// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001459
1460
Evan Cheng7e2fe912010-10-28 06:47:08 +00001461defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001462 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001463defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001464 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001465defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001466 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001467defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001468 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001469
Evan Chengfa775d02007-03-19 07:20:03 +00001470// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001471let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1472 isReMaterializable = 1 in
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001473def LDRcp : AIldst1<0b010, 0, 1, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001474 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr", []> {
1475 bits<4> Rt;
1476 bits<17> addr;
1477 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1478 let Inst{19-16} = 0b1111;
1479 let Inst{15-12} = Rt;
1480 let Inst{11-0} = addr{11-0}; // imm12
1481}
Evan Chengfa775d02007-03-19 07:20:03 +00001482
Evan Chenga8e29892007-01-19 07:51:42 +00001483// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001484def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001485 IIC_iLoad_bh_r, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001486 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001487
Evan Chenga8e29892007-01-19 07:51:42 +00001488// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001489def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001490 IIC_iLoad_bh_r, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001491 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001492
David Goodwin5d598aa2009-08-19 18:00:44 +00001493def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001494 IIC_iLoad_bh_r, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001495 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001496
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001497let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001498// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001499def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001500 IIC_iLoad_d_r, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001501 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001502
Evan Chenga8e29892007-01-19 07:51:42 +00001503// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001504def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001505 (ins addrmode2:$addr), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001506 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001507
Evan Chengd87293c2008-11-06 08:47:38 +00001508def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001509 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001510 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001511
Evan Chengd87293c2008-11-06 08:47:38 +00001512def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001513 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001514 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001515
Evan Chengd87293c2008-11-06 08:47:38 +00001516def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001517 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001518 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001519
Evan Chengd87293c2008-11-06 08:47:38 +00001520def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001521 (ins addrmode2:$addr), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001522 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001523
Evan Chengd87293c2008-11-06 08:47:38 +00001524def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001525 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001526 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001527
Evan Chengd87293c2008-11-06 08:47:38 +00001528def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001529 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001530 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001531
Evan Chengd87293c2008-11-06 08:47:38 +00001532def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001533 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001534 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001535
Evan Chengd87293c2008-11-06 08:47:38 +00001536def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001537 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001538 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001539
Evan Chengd87293c2008-11-06 08:47:38 +00001540def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001541 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001542 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001543
1544// For disassembly only
1545def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001546 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001547 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1548 Requires<[IsARM, HasV5TE]>;
1549
1550// For disassembly only
1551def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001552 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001553 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1554 Requires<[IsARM, HasV5TE]>;
1555
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001556} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001557
Johnny Chenadb561d2010-02-18 03:27:42 +00001558// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001559
1560def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001561 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001562 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1563 let Inst{21} = 1; // overwrite
1564}
1565
1566def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001567 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001568 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1569 let Inst{21} = 1; // overwrite
1570}
1571
1572def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001573 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001574 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1575 let Inst{21} = 1; // overwrite
1576}
1577
1578def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001579 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001580 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1581 let Inst{21} = 1; // overwrite
1582}
1583
1584def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001585 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001586 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001587 let Inst{21} = 1; // overwrite
1588}
1589
Evan Chenga8e29892007-01-19 07:51:42 +00001590// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001591
1592// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001593def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001594 IIC_iStore_bh_r, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001595 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1596
Evan Chenga8e29892007-01-19 07:51:42 +00001597// Store doubleword
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001598let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001599def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001600 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001601 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001602
1603// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001604def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001605 (ins GPR:$src, GPR:$base, am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001606 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001607 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001608 [(set GPR:$base_wb,
1609 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1610
Evan Chengd87293c2008-11-06 08:47:38 +00001611def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001612 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001613 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001614 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001615 [(set GPR:$base_wb,
1616 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1617
Evan Chengd87293c2008-11-06 08:47:38 +00001618def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001619 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001620 StMiscFrm, IIC_iStore_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001621 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001622 [(set GPR:$base_wb,
1623 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1624
Evan Chengd87293c2008-11-06 08:47:38 +00001625def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001626 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001627 StMiscFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001628 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001629 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1630 GPR:$base, am3offset:$offset))]>;
1631
Evan Chengd87293c2008-11-06 08:47:38 +00001632def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001633 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001634 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001635 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001636 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1637 GPR:$base, am2offset:$offset))]>;
1638
Evan Chengd87293c2008-11-06 08:47:38 +00001639def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001640 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001641 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001642 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001643 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1644 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001645
Johnny Chen39a4bb32010-02-18 22:31:18 +00001646// For disassembly only
1647def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1648 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001649 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001650 "strd", "\t$src1, $src2, [$base, $offset]!",
1651 "$base = $base_wb", []>;
1652
1653// For disassembly only
1654def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1655 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001656 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001657 "strd", "\t$src1, $src2, [$base], $offset",
1658 "$base = $base_wb", []>;
1659
Johnny Chenad4df4c2010-03-01 19:22:00 +00001660// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001661
1662def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001663 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001664 StFrm, IIC_iStore_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001665 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1666 [/* For disassembly only; pattern left blank */]> {
1667 let Inst{21} = 1; // overwrite
1668}
1669
1670def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001671 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001672 StFrm, IIC_iStore_bh_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001673 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1674 [/* For disassembly only; pattern left blank */]> {
1675 let Inst{21} = 1; // overwrite
1676}
1677
Johnny Chenad4df4c2010-03-01 19:22:00 +00001678def STRHT: AI3sthpo<(outs GPR:$base_wb),
1679 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001680 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001681 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1682 [/* For disassembly only; pattern left blank */]> {
1683 let Inst{21} = 1; // overwrite
1684}
1685
Evan Chenga8e29892007-01-19 07:51:42 +00001686//===----------------------------------------------------------------------===//
1687// Load / store multiple Instructions.
1688//
1689
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001690let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001691def LDM : AXI4ld<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001692 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001693 IndexModeNone, LdStMulFrm, IIC_iLoad_m,
Bob Wilson815baeb2010-03-13 01:08:20 +00001694 "ldm${addr:submode}${p}\t$addr, $dsts", "", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001695
Bob Wilson815baeb2010-03-13 01:08:20 +00001696def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1697 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001698 IndexModeUpd, LdStMulFrm, IIC_iLoad_mu,
Bob Wilsonab346052010-03-16 17:46:45 +00001699 "ldm${addr:submode}${p}\t$addr!, $dsts",
Johnny Chene86425f2010-03-19 23:50:27 +00001700 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001701} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001702
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001703let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001704def STM : AXI4st<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001705 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001706 IndexModeNone, LdStMulFrm, IIC_iStore_m,
Bob Wilson815baeb2010-03-13 01:08:20 +00001707 "stm${addr:submode}${p}\t$addr, $srcs", "", []>;
1708
1709def STM_UPD : AXI4st<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1710 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001711 IndexModeUpd, LdStMulFrm, IIC_iStore_mu,
Bob Wilsonab346052010-03-16 17:46:45 +00001712 "stm${addr:submode}${p}\t$addr!, $srcs",
Johnny Chene86425f2010-03-19 23:50:27 +00001713 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001714} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001715
1716//===----------------------------------------------------------------------===//
1717// Move Instructions.
1718//
1719
Evan Chengcd799b92009-06-12 20:46:18 +00001720let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001721def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1722 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1723 bits<4> Rd;
1724 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001725
Johnny Chen04301522009-11-07 00:54:36 +00001726 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001727 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001728 let Inst{3-0} = Rm;
1729 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001730}
1731
Dale Johannesen38d5f042010-06-15 22:24:08 +00001732// A version for the smaller set of tail call registers.
1733let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001734def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001735 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1736 bits<4> Rd;
1737 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001738
Dale Johannesen38d5f042010-06-15 22:24:08 +00001739 let Inst{11-4} = 0b00000000;
1740 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001741 let Inst{3-0} = Rm;
1742 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001743}
1744
Evan Chengf40deed2010-10-27 23:41:30 +00001745def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001746 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00001747 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
1748 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001749 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001750 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001751 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001752 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001753 let Inst{25} = 0;
1754}
Evan Chenga2515702007-03-19 07:09:02 +00001755
Evan Chengb3379fb2009-02-05 08:42:55 +00001756let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001757def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1758 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001759 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001760 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001761 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001762 let Inst{15-12} = Rd;
1763 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001764 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001765}
1766
1767let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach1de588d2010-10-14 18:54:27 +00001768def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001769 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001770 "movw", "\t$Rd, $imm",
1771 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001772 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001773 bits<4> Rd;
1774 bits<16> imm;
1775 let Inst{15-12} = Rd;
1776 let Inst{11-0} = imm{11-0};
1777 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001778 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001779 let Inst{25} = 1;
1780}
1781
Jim Grosbach1de588d2010-10-14 18:54:27 +00001782let Constraints = "$src = $Rd" in
1783def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001784 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001785 "movt", "\t$Rd, $imm",
1786 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00001787 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001788 lo16AllZero:$imm))]>, UnaryDP,
1789 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001790 bits<4> Rd;
1791 bits<16> imm;
1792 let Inst{15-12} = Rd;
1793 let Inst{11-0} = imm{11-0};
1794 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001795 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001796 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001797}
Evan Cheng13ab0202007-07-10 18:08:01 +00001798
Evan Cheng20956592009-10-21 08:15:52 +00001799def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1800 Requires<[IsARM, HasV6T2]>;
1801
David Goodwinca01a8d2009-09-01 18:32:09 +00001802let Uses = [CPSR] in
Jim Grosbach7032f922010-10-14 22:57:13 +00001803def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi, "",
1804 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
1805 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001806
1807// These aren't really mov instructions, but we have to define them this way
1808// due to flag operands.
1809
Evan Cheng071a2792007-09-11 19:55:27 +00001810let Defs = [CPSR] in {
Jim Grosbach7032f922010-10-14 22:57:13 +00001811def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1812 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
1813 Requires<[IsARM]>;
1814def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1815 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
1816 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001817}
Evan Chenga8e29892007-01-19 07:51:42 +00001818
Evan Chenga8e29892007-01-19 07:51:42 +00001819//===----------------------------------------------------------------------===//
1820// Extend Instructions.
1821//
1822
1823// Sign extenders
1824
Evan Cheng576a3962010-09-25 00:49:35 +00001825defm SXTB : AI_ext_rrot<0b01101010,
1826 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1827defm SXTH : AI_ext_rrot<0b01101011,
1828 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001829
Evan Cheng576a3962010-09-25 00:49:35 +00001830defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00001831 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001832defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00001833 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001834
Johnny Chen2ec5e492010-02-22 21:50:40 +00001835// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001836defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001837
1838// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001839defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001840
1841// Zero extenders
1842
1843let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00001844defm UXTB : AI_ext_rrot<0b01101110,
1845 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1846defm UXTH : AI_ext_rrot<0b01101111,
1847 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1848defm UXTB16 : AI_ext_rrot<0b01101100,
1849 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001850
Jim Grosbach542f6422010-07-28 23:25:44 +00001851// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1852// The transformation should probably be done as a combiner action
1853// instead so we can include a check for masking back in the upper
1854// eight bits of the source into the lower eight bits of the result.
1855//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
1856// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001857def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001858 (UXTB16r_rot GPR:$Src, 8)>;
1859
Evan Cheng576a3962010-09-25 00:49:35 +00001860defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001861 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001862defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001863 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001864}
1865
Evan Chenga8e29892007-01-19 07:51:42 +00001866// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001867// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001868defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001869
Evan Chenga8e29892007-01-19 07:51:42 +00001870
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001871def SBFX : I<(outs GPR:$Rd),
1872 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001873 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001874 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001875 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001876 bits<4> Rd;
1877 bits<4> Rn;
1878 bits<5> lsb;
1879 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001880 let Inst{27-21} = 0b0111101;
1881 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001882 let Inst{20-16} = width;
1883 let Inst{15-12} = Rd;
1884 let Inst{11-7} = lsb;
1885 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001886}
1887
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001888def UBFX : I<(outs GPR:$Rd),
1889 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001890 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001891 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001892 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001893 bits<4> Rd;
1894 bits<4> Rn;
1895 bits<5> lsb;
1896 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001897 let Inst{27-21} = 0b0111111;
1898 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001899 let Inst{20-16} = width;
1900 let Inst{15-12} = Rd;
1901 let Inst{11-7} = lsb;
1902 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001903}
1904
Evan Chenga8e29892007-01-19 07:51:42 +00001905//===----------------------------------------------------------------------===//
1906// Arithmetic Instructions.
1907//
1908
Jim Grosbach26421962008-10-14 20:36:24 +00001909defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001910 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001911 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001912defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001913 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001914 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001915
Evan Chengc85e8322007-07-05 07:13:32 +00001916// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001917defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001918 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00001919 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1920defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001921 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00001922 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001923
Evan Cheng62674222009-06-25 23:34:10 +00001924defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001925 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001926defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001927 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001928defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001929 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001930defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001931 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001932
Jim Grosbach84760882010-10-15 18:42:41 +00001933def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1934 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
1935 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
1936 bits<4> Rd;
1937 bits<4> Rn;
1938 bits<12> imm;
1939 let Inst{25} = 1;
1940 let Inst{15-12} = Rd;
1941 let Inst{19-16} = Rn;
1942 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00001943}
Evan Cheng13ab0202007-07-10 18:08:01 +00001944
Bob Wilsoncff71782010-08-05 18:23:43 +00001945// The reg/reg form is only defined for the disassembler; for codegen it is
1946// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00001947def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1948 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00001949 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00001950 bits<4> Rd;
1951 bits<4> Rn;
1952 bits<4> Rm;
1953 let Inst{11-4} = 0b00000000;
1954 let Inst{25} = 0;
1955 let Inst{3-0} = Rm;
1956 let Inst{15-12} = Rd;
1957 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00001958}
1959
Jim Grosbach84760882010-10-15 18:42:41 +00001960def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1961 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
1962 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
1963 bits<4> Rd;
1964 bits<4> Rn;
1965 bits<12> shift;
1966 let Inst{25} = 0;
1967 let Inst{11-0} = shift;
1968 let Inst{15-12} = Rd;
1969 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00001970}
Evan Chengc85e8322007-07-05 07:13:32 +00001971
1972// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001973let Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00001974def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1975 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
1976 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
1977 bits<4> Rd;
1978 bits<4> Rn;
1979 bits<12> imm;
1980 let Inst{25} = 1;
1981 let Inst{20} = 1;
1982 let Inst{15-12} = Rd;
1983 let Inst{19-16} = Rn;
1984 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00001985}
Jim Grosbach84760882010-10-15 18:42:41 +00001986def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1987 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
1988 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
1989 bits<4> Rd;
1990 bits<4> Rn;
1991 bits<12> shift;
1992 let Inst{25} = 0;
1993 let Inst{20} = 1;
1994 let Inst{11-0} = shift;
1995 let Inst{15-12} = Rd;
1996 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00001997}
Evan Cheng071a2792007-09-11 19:55:27 +00001998}
Evan Chengc85e8322007-07-05 07:13:32 +00001999
Evan Cheng62674222009-06-25 23:34:10 +00002000let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002001def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2002 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2003 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002004 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002005 bits<4> Rd;
2006 bits<4> Rn;
2007 bits<12> imm;
2008 let Inst{25} = 1;
2009 let Inst{15-12} = Rd;
2010 let Inst{19-16} = Rn;
2011 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002012}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002013// The reg/reg form is only defined for the disassembler; for codegen it is
2014// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002015def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2016 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002017 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002018 bits<4> Rd;
2019 bits<4> Rn;
2020 bits<4> Rm;
2021 let Inst{11-4} = 0b00000000;
2022 let Inst{25} = 0;
2023 let Inst{3-0} = Rm;
2024 let Inst{15-12} = Rd;
2025 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002026}
Jim Grosbach84760882010-10-15 18:42:41 +00002027def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2028 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2029 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002030 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002031 bits<4> Rd;
2032 bits<4> Rn;
2033 bits<12> shift;
2034 let Inst{25} = 0;
2035 let Inst{11-0} = shift;
2036 let Inst{15-12} = Rd;
2037 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002038}
Evan Cheng62674222009-06-25 23:34:10 +00002039}
2040
2041// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00002042let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002043def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2044 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2045 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002046 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002047 bits<4> Rd;
2048 bits<4> Rn;
2049 bits<12> imm;
2050 let Inst{25} = 1;
2051 let Inst{20} = 1;
2052 let Inst{15-12} = Rd;
2053 let Inst{19-16} = Rn;
2054 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002055}
Jim Grosbach84760882010-10-15 18:42:41 +00002056def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2057 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2058 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002059 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002060 bits<4> Rd;
2061 bits<4> Rn;
2062 bits<12> shift;
2063 let Inst{25} = 0;
2064 let Inst{20} = 1;
2065 let Inst{11-0} = shift;
2066 let Inst{15-12} = Rd;
2067 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002068}
Evan Cheng071a2792007-09-11 19:55:27 +00002069}
Evan Cheng2c614c52007-06-06 10:17:05 +00002070
Evan Chenga8e29892007-01-19 07:51:42 +00002071// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002072// The assume-no-carry-in form uses the negation of the input since add/sub
2073// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2074// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2075// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002076def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2077 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002078def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2079 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2080// The with-carry-in form matches bitwise not instead of the negation.
2081// Effectively, the inverse interpretation of the carry flag already accounts
2082// for part of the negation.
2083def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2084 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002085
2086// Note: These are implemented in C++ code, because they have to generate
2087// ADD/SUBrs instructions, which use a complex pattern that a xform function
2088// cannot produce.
2089// (mul X, 2^n+1) -> (add (X << n), X)
2090// (mul X, 2^n-1) -> (rsb X, (X << n))
2091
Johnny Chen667d1272010-02-22 18:50:54 +00002092// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002093// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002094class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Nate Begeman692433b2010-07-29 17:56:55 +00002095 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002096 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, IIC_iALUr,
2097 opc, "\t$Rd, $Rn, $Rm", pattern> {
2098 bits<4> Rd;
2099 bits<4> Rn;
2100 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002101 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002102 let Inst{11-4} = op11_4;
2103 let Inst{19-16} = Rn;
2104 let Inst{15-12} = Rd;
2105 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002106}
2107
Johnny Chen667d1272010-02-22 18:50:54 +00002108// Saturating add/subtract -- for disassembly only
2109
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002110def QADD : AAI<0b00010000, 0b00000101, "qadd",
2111 [(set GPR:$Rd, (int_arm_qadd GPR:$Rn, GPR:$Rm))]>;
2112def QSUB : AAI<0b00010010, 0b00000101, "qsub",
2113 [(set GPR:$Rd, (int_arm_qsub GPR:$Rn, GPR:$Rm))]>;
2114def QDADD : AAI<0b00010100, 0b00000101, "qdadd">;
2115def QDSUB : AAI<0b00010110, 0b00000101, "qdsub">;
2116
2117def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2118def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2119def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2120def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2121def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2122def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2123def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2124def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2125def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2126def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2127def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2128def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002129
2130// Signed/Unsigned add/subtract -- for disassembly only
2131
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002132def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2133def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2134def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2135def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2136def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2137def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2138def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2139def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2140def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2141def USAX : AAI<0b01100101, 0b11110101, "usax">;
2142def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2143def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002144
2145// Signed/Unsigned halving add/subtract -- for disassembly only
2146
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002147def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2148def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2149def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2150def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2151def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2152def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2153def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2154def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2155def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2156def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2157def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2158def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002159
Johnny Chenadc77332010-02-26 22:04:29 +00002160// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002161
Jim Grosbach70987fb2010-10-18 23:35:38 +00002162def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002163 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002164 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002165 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002166 bits<4> Rd;
2167 bits<4> Rn;
2168 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002169 let Inst{27-20} = 0b01111000;
2170 let Inst{15-12} = 0b1111;
2171 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002172 let Inst{19-16} = Rd;
2173 let Inst{11-8} = Rm;
2174 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002175}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002176def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002177 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002178 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002179 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002180 bits<4> Rd;
2181 bits<4> Rn;
2182 bits<4> Rm;
2183 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002184 let Inst{27-20} = 0b01111000;
2185 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002186 let Inst{19-16} = Rd;
2187 let Inst{15-12} = Ra;
2188 let Inst{11-8} = Rm;
2189 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002190}
2191
2192// Signed/Unsigned saturate -- for disassembly only
2193
Jim Grosbach70987fb2010-10-18 23:35:38 +00002194def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2195 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002196 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002197 bits<4> Rd;
2198 bits<5> sat_imm;
2199 bits<4> Rn;
2200 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002201 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002202 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002203 let Inst{20-16} = sat_imm;
2204 let Inst{15-12} = Rd;
2205 let Inst{11-7} = sh{7-3};
2206 let Inst{6} = sh{0};
2207 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002208}
2209
Jim Grosbach70987fb2010-10-18 23:35:38 +00002210def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2211 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002212 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002213 bits<4> Rd;
2214 bits<4> sat_imm;
2215 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002216 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002217 let Inst{11-4} = 0b11110011;
2218 let Inst{15-12} = Rd;
2219 let Inst{19-16} = sat_imm;
2220 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002221}
2222
Jim Grosbach70987fb2010-10-18 23:35:38 +00002223def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2224 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002225 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002226 bits<4> Rd;
2227 bits<5> sat_imm;
2228 bits<4> Rn;
2229 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002230 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002231 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002232 let Inst{15-12} = Rd;
2233 let Inst{11-7} = sh{7-3};
2234 let Inst{6} = sh{0};
2235 let Inst{20-16} = sat_imm;
2236 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002237}
2238
Jim Grosbach70987fb2010-10-18 23:35:38 +00002239def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2240 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002241 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002242 bits<4> Rd;
2243 bits<4> sat_imm;
2244 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002245 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002246 let Inst{11-4} = 0b11110011;
2247 let Inst{15-12} = Rd;
2248 let Inst{19-16} = sat_imm;
2249 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002250}
Evan Chenga8e29892007-01-19 07:51:42 +00002251
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002252def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2253def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002254
Evan Chenga8e29892007-01-19 07:51:42 +00002255//===----------------------------------------------------------------------===//
2256// Bitwise Instructions.
2257//
2258
Jim Grosbach26421962008-10-14 20:36:24 +00002259defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002260 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002261 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002262defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002263 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002264 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002265defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002266 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002267 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002268defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002269 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002270 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002271
Jim Grosbach3fea191052010-10-21 22:03:21 +00002272def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002273 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002274 "bfc", "\t$Rd, $imm", "$src = $Rd",
2275 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002276 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002277 bits<4> Rd;
2278 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002279 let Inst{27-21} = 0b0111110;
2280 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002281 let Inst{15-12} = Rd;
2282 let Inst{11-7} = imm{4-0}; // lsb
2283 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002284}
2285
Johnny Chenb2503c02010-02-17 06:31:48 +00002286// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002287def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002288 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002289 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2290 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002291 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002292 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002293 bits<4> Rd;
2294 bits<4> Rn;
2295 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002296 let Inst{27-21} = 0b0111110;
2297 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002298 let Inst{15-12} = Rd;
2299 let Inst{11-7} = imm{4-0}; // lsb
2300 let Inst{20-16} = imm{9-5}; // width
2301 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002302}
2303
Jim Grosbach36860462010-10-21 22:19:32 +00002304def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2305 "mvn", "\t$Rd, $Rm",
2306 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2307 bits<4> Rd;
2308 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002309 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002310 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002311 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002312 let Inst{15-12} = Rd;
2313 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002314}
Jim Grosbach36860462010-10-21 22:19:32 +00002315def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2316 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2317 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2318 bits<4> Rd;
2319 bits<4> Rm;
2320 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002321 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002322 let Inst{19-16} = 0b0000;
2323 let Inst{15-12} = Rd;
2324 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002325}
Evan Chengb3379fb2009-02-05 08:42:55 +00002326let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002327def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2328 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2329 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2330 bits<4> Rd;
2331 bits<4> Rm;
2332 bits<12> imm;
2333 let Inst{25} = 1;
2334 let Inst{19-16} = 0b0000;
2335 let Inst{15-12} = Rd;
2336 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002337}
Evan Chenga8e29892007-01-19 07:51:42 +00002338
2339def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2340 (BICri GPR:$src, so_imm_not:$imm)>;
2341
2342//===----------------------------------------------------------------------===//
2343// Multiply Instructions.
2344//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002345class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2346 string opc, string asm, list<dag> pattern>
2347 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2348 bits<4> Rd;
2349 bits<4> Rm;
2350 bits<4> Rn;
2351 let Inst{19-16} = Rd;
2352 let Inst{11-8} = Rm;
2353 let Inst{3-0} = Rn;
2354}
2355class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2356 string opc, string asm, list<dag> pattern>
2357 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2358 bits<4> RdLo;
2359 bits<4> RdHi;
2360 bits<4> Rm;
2361 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002362 let Inst{19-16} = RdHi;
2363 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002364 let Inst{11-8} = Rm;
2365 let Inst{3-0} = Rn;
2366}
Evan Chenga8e29892007-01-19 07:51:42 +00002367
Evan Cheng8de898a2009-06-26 00:19:44 +00002368let isCommutable = 1 in
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002369def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2370 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
2371 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002372
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002373def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2374 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
2375 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]> {
2376 bits<4> Ra;
2377 let Inst{15-12} = Ra;
2378}
Evan Chenga8e29892007-01-19 07:51:42 +00002379
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002380def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002381 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00002382 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002383 Requires<[IsARM, HasV6T2]> {
2384 bits<4> Rd;
2385 bits<4> Rm;
2386 bits<4> Rn;
2387 let Inst{19-16} = Rd;
2388 let Inst{11-8} = Rm;
2389 let Inst{3-0} = Rn;
2390}
Evan Chengedcbada2009-07-06 22:05:45 +00002391
Evan Chenga8e29892007-01-19 07:51:42 +00002392// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002393
Evan Chengcd799b92009-06-12 20:46:18 +00002394let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002395let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002396def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2397 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2398 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002399
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002400def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2401 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2402 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002403}
Evan Chenga8e29892007-01-19 07:51:42 +00002404
2405// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002406def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2407 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2408 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002409
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002410def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2411 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2412 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002413
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002414def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2415 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2416 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2417 Requires<[IsARM, HasV6]> {
2418 bits<4> RdLo;
2419 bits<4> RdHi;
2420 bits<4> Rm;
2421 bits<4> Rn;
2422 let Inst{19-16} = RdLo;
2423 let Inst{15-12} = RdHi;
2424 let Inst{11-8} = Rm;
2425 let Inst{3-0} = Rn;
2426}
Evan Chengcd799b92009-06-12 20:46:18 +00002427} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002428
2429// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002430def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2431 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2432 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002433 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002434 let Inst{15-12} = 0b1111;
2435}
Evan Cheng13ab0202007-07-10 18:08:01 +00002436
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002437def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2438 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002439 [/* For disassembly only; pattern left blank */]>,
2440 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002441 let Inst{15-12} = 0b1111;
2442}
2443
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002444def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2445 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2446 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2447 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2448 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002449
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002450def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2451 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2452 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002453 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002454 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002455
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002456def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2457 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2458 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2459 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2460 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002461
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002462def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2463 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2464 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002465 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002466 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002467
Raul Herbster37fb5b12007-08-30 23:25:47 +00002468multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002469 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2470 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2471 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2472 (sext_inreg GPR:$Rm, i16)))]>,
2473 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002474
Jim Grosbach3870b752010-10-22 18:35:16 +00002475 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2476 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2477 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2478 (sra GPR:$Rm, (i32 16))))]>,
2479 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002480
Jim Grosbach3870b752010-10-22 18:35:16 +00002481 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2482 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2483 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2484 (sext_inreg GPR:$Rm, i16)))]>,
2485 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002486
Jim Grosbach3870b752010-10-22 18:35:16 +00002487 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2488 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2489 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2490 (sra GPR:$Rm, (i32 16))))]>,
2491 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002492
Jim Grosbach3870b752010-10-22 18:35:16 +00002493 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2494 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2495 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2496 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2497 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002498
Jim Grosbach3870b752010-10-22 18:35:16 +00002499 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2500 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2501 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2502 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2503 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002504}
2505
Raul Herbster37fb5b12007-08-30 23:25:47 +00002506
2507multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002508 def BB : AMulxyI<0b0001000, 0b00, (outs GPR:$Rd),
2509 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2510 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2511 [(set GPR:$Rd, (add GPR:$Ra,
2512 (opnode (sext_inreg GPR:$Rn, i16),
2513 (sext_inreg GPR:$Rm, i16))))]>,
2514 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002515
Jim Grosbach3870b752010-10-22 18:35:16 +00002516 def BT : AMulxyI<0b0001000, 0b10, (outs GPR:$Rd),
2517 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2518 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2519 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2520 (sra GPR:$Rm, (i32 16)))))]>,
2521 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002522
Jim Grosbach3870b752010-10-22 18:35:16 +00002523 def TB : AMulxyI<0b0001000, 0b01, (outs GPR:$Rd),
2524 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2525 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2526 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2527 (sext_inreg GPR:$Rm, i16))))]>,
2528 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002529
Jim Grosbach3870b752010-10-22 18:35:16 +00002530 def TT : AMulxyI<0b0001000, 0b11, (outs GPR:$Rd),
2531 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2532 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2533 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2534 (sra GPR:$Rm, (i32 16)))))]>,
2535 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002536
Jim Grosbach3870b752010-10-22 18:35:16 +00002537 def WB : AMulxyI<0b0001001, 0b00, (outs GPR:$Rd),
2538 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2539 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2540 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2541 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2542 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002543
Jim Grosbach3870b752010-10-22 18:35:16 +00002544 def WT : AMulxyI<0b0001001, 0b10, (outs GPR:$Rd),
2545 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2546 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2547 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2548 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2549 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002550}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002551
Raul Herbster37fb5b12007-08-30 23:25:47 +00002552defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2553defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002554
Johnny Chen83498e52010-02-12 21:59:23 +00002555// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002556def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2557 (ins GPR:$Rn, GPR:$Rm),
2558 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002559 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002560 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002561
Jim Grosbach3870b752010-10-22 18:35:16 +00002562def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2563 (ins GPR:$Rn, GPR:$Rm),
2564 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002565 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002566 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002567
Jim Grosbach3870b752010-10-22 18:35:16 +00002568def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2569 (ins GPR:$Rn, GPR:$Rm),
2570 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002571 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002572 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002573
Jim Grosbach3870b752010-10-22 18:35:16 +00002574def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2575 (ins GPR:$Rn, GPR:$Rm),
2576 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002577 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002578 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002579
Johnny Chen667d1272010-02-22 18:50:54 +00002580// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002581class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2582 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002583 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002584 bits<4> Rn;
2585 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002586 let Inst{4} = 1;
2587 let Inst{5} = swap;
2588 let Inst{6} = sub;
2589 let Inst{7} = 0;
2590 let Inst{21-20} = 0b00;
2591 let Inst{22} = long;
2592 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002593 let Inst{11-8} = Rm;
2594 let Inst{3-0} = Rn;
2595}
2596class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2597 InstrItinClass itin, string opc, string asm>
2598 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2599 bits<4> Rd;
2600 let Inst{15-12} = 0b1111;
2601 let Inst{19-16} = Rd;
2602}
2603class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2604 InstrItinClass itin, string opc, string asm>
2605 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2606 bits<4> Ra;
2607 let Inst{15-12} = Ra;
2608}
2609class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2610 InstrItinClass itin, string opc, string asm>
2611 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2612 bits<4> RdLo;
2613 bits<4> RdHi;
2614 let Inst{19-16} = RdHi;
2615 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002616}
2617
2618multiclass AI_smld<bit sub, string opc> {
2619
Jim Grosbach385e1362010-10-22 19:15:30 +00002620 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2621 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002622
Jim Grosbach385e1362010-10-22 19:15:30 +00002623 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2624 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002625
Jim Grosbach385e1362010-10-22 19:15:30 +00002626 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2627 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2628 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002629
Jim Grosbach385e1362010-10-22 19:15:30 +00002630 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2631 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2632 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002633
2634}
2635
2636defm SMLA : AI_smld<0, "smla">;
2637defm SMLS : AI_smld<1, "smls">;
2638
Johnny Chen2ec5e492010-02-22 21:50:40 +00002639multiclass AI_sdml<bit sub, string opc> {
2640
Jim Grosbach385e1362010-10-22 19:15:30 +00002641 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2642 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2643 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2644 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002645}
2646
2647defm SMUA : AI_sdml<0, "smua">;
2648defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002649
Evan Chenga8e29892007-01-19 07:51:42 +00002650//===----------------------------------------------------------------------===//
2651// Misc. Arithmetic Instructions.
2652//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002653
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002654def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2655 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2656 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002657
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002658def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2659 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2660 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2661 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002662
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002663def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2664 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2665 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002666
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002667def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2668 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2669 [(set GPR:$Rd,
2670 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
2671 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
2672 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
2673 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
2674 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002675
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002676def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2677 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
2678 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00002679 (sext_inreg
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002680 (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
2681 (shl GPR:$Rm, (i32 8))), i16))]>,
2682 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002683
Bob Wilsonf955f292010-08-17 17:23:19 +00002684def lsl_shift_imm : SDNodeXForm<imm, [{
2685 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2686 return CurDAG->getTargetConstant(Sh, MVT::i32);
2687}]>;
2688
2689def lsl_amt : PatLeaf<(i32 imm), [{
2690 return (N->getZExtValue() < 32);
2691}], lsl_shift_imm>;
2692
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002693def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
2694 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2695 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2696 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
2697 (and (shl GPR:$Rm, lsl_amt:$sh),
2698 0xFFFF0000)))]>,
2699 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002700
Evan Chenga8e29892007-01-19 07:51:42 +00002701// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002702def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
2703 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
2704def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
2705 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002706
Bob Wilsonf955f292010-08-17 17:23:19 +00002707def asr_shift_imm : SDNodeXForm<imm, [{
2708 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2709 return CurDAG->getTargetConstant(Sh, MVT::i32);
2710}]>;
2711
2712def asr_amt : PatLeaf<(i32 imm), [{
2713 return (N->getZExtValue() <= 32);
2714}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002715
Bob Wilsondc66eda2010-08-16 22:26:55 +00002716// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2717// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002718def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
2719 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2720 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2721 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
2722 (and (sra GPR:$Rm, asr_amt:$sh),
2723 0xFFFF)))]>,
2724 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002725
Evan Chenga8e29892007-01-19 07:51:42 +00002726// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2727// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002728def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002729 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002730def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002731 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2732 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002733
Evan Chenga8e29892007-01-19 07:51:42 +00002734//===----------------------------------------------------------------------===//
2735// Comparison Instructions...
2736//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002737
Jim Grosbach26421962008-10-14 20:36:24 +00002738defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002739 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002740 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002741
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002742// FIXME: We have to be careful when using the CMN instruction and comparison
2743// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002744// results:
2745//
2746// rsbs r1, r1, 0
2747// cmp r0, r1
2748// mov r0, #0
2749// it ls
2750// mov r0, #1
2751//
2752// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002753//
Bill Wendling6165e872010-08-26 18:33:51 +00002754// cmn r0, r1
2755// mov r0, #0
2756// it ls
2757// mov r0, #1
2758//
2759// However, the CMN gives the *opposite* result when r1 is 0. This is because
2760// the carry flag is set in the CMP case but not in the CMN case. In short, the
2761// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2762// value of r0 and the carry bit (because the "carry bit" parameter to
2763// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2764// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2765// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2766// parameter to AddWithCarry is defined as 0).
2767//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002768// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002769//
2770// x = 0
2771// ~x = 0xFFFF FFFF
2772// ~x + 1 = 0x1 0000 0000
2773// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2774//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002775// Therefore, we should disable CMN when comparing against zero, until we can
2776// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2777// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002778//
2779// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2780//
2781// This is related to <rdar://problem/7569620>.
2782//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002783//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2784// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002785
Evan Chenga8e29892007-01-19 07:51:42 +00002786// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002787defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002788 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002789 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002790defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002791 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002792 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002793
David Goodwinc0309b42009-06-29 15:33:01 +00002794defm CMPz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002795 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002796 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2797defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002798 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002799 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002800
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002801//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2802// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002803
David Goodwinc0309b42009-06-29 15:33:01 +00002804def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002805 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002806
Evan Cheng218977b2010-07-13 19:27:42 +00002807// Pseudo i64 compares for some floating point compares.
2808let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2809 Defs = [CPSR] in {
2810def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002811 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002812 IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002813 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2814
2815def BCCZi64 : PseudoInst<(outs),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002816 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002817 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2818} // usesCustomInserter
2819
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002820
Evan Chenga8e29892007-01-19 07:51:42 +00002821// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002822// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002823// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002824// FIXME: These should all be pseudo-instructions that get expanded to
2825// the normal MOV instructions. That would fix the dependency on
2826// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00002827let neverHasSideEffects = 1 in {
Jim Grosbach89c898f2010-10-13 00:50:27 +00002828def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
2829 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
2830 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2831 RegConstraint<"$false = $Rd">, UnaryDP {
2832 bits<4> Rd;
2833 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00002834 let Inst{25} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00002835 let Inst{20} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00002836 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00002837 let Inst{11-4} = 0b00000000;
Jim Grosbach27e90082010-10-29 19:28:17 +00002838 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002839}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002840
Jim Grosbach27e90082010-10-29 19:28:17 +00002841def MOVCCs : AI1<0b1101, (outs GPR:$Rd),
2842 (ins GPR:$false, so_reg:$shift), DPSoRegFrm, IIC_iCMOVsr,
2843 "mov", "\t$Rd, $shift",
2844 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
2845 RegConstraint<"$false = $Rd">, UnaryDP {
2846 bits<4> Rd;
2847 bits<4> Rn;
2848 bits<12> shift;
Bob Wilson8e86b512009-10-14 19:00:24 +00002849 let Inst{25} = 0;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002850 let Inst{20} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00002851 let Inst{19-16} = Rn;
2852 let Inst{15-12} = Rd;
2853 let Inst{11-0} = shift;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002854}
2855
Jim Grosbach27e90082010-10-29 19:28:17 +00002856def MOVCCi16 : AI1<0b1000, (outs GPR:$Rd), (ins GPR:$false, i32imm:$imm),
2857 DPFrm, IIC_iMOVi,
2858 "movw", "\t$Rd, $imm",
2859 []>,
2860 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>,
2861 UnaryDP {
2862 bits<4> Rd;
2863 bits<16> imm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002864 let Inst{25} = 1;
Jim Grosbach27e90082010-10-29 19:28:17 +00002865 let Inst{20} = 0;
2866 let Inst{19-16} = imm{15-12};
2867 let Inst{15-12} = Rd;
2868 let Inst{11-0} = imm{11-0};
2869}
2870
2871def MOVCCi : AI1<0b1101, (outs GPR:$Rd),
2872 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
2873 "mov", "\t$Rd, $imm",
2874 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2875 RegConstraint<"$false = $Rd">, UnaryDP {
2876 bits<4> Rd;
2877 bits<12> imm;
2878 let Inst{25} = 1;
2879 let Inst{20} = 0;
2880 let Inst{19-16} = 0b0000;
2881 let Inst{15-12} = Rd;
2882 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002883}
Owen Andersonf523e472010-09-23 23:45:25 +00002884} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002885
Jim Grosbach3728e962009-12-10 00:11:09 +00002886//===----------------------------------------------------------------------===//
2887// Atomic operations intrinsics
2888//
2889
2890// memory barriers protect the atomic sequences
Jim Grosbachf6b28622009-12-14 18:31:20 +00002891let hasSideEffects = 1 in {
Johnny Chen7def14f2010-08-11 23:35:12 +00002892def DMBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dmb", "",
Evan Chengee349872010-08-11 06:36:31 +00002893 [(ARMMemBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002894 let Inst{31-4} = 0xf57ff05;
2895 // FIXME: add support for options other than a full system DMB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002896 // See DMB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002897 let Inst{3-0} = 0b1111;
2898}
Jim Grosbach3728e962009-12-10 00:11:09 +00002899
Johnny Chen7def14f2010-08-11 23:35:12 +00002900def DSBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dsb", "",
Evan Chengee349872010-08-11 06:36:31 +00002901 [(ARMSyncBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002902 let Inst{31-4} = 0xf57ff04;
2903 // FIXME: add support for options other than a full system DSB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002904 // See DSB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002905 let Inst{3-0} = 0b1111;
2906}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002907
Johnny Chen7def14f2010-08-11 23:35:12 +00002908def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002909 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00002910 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002911 Requires<[IsARM, HasV6]> {
2912 // FIXME: add support for options other than a full system DMB
2913 // FIXME: add encoding
2914}
2915
Johnny Chen7def14f2010-08-11 23:35:12 +00002916def DSB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach80dd1252009-12-14 21:33:32 +00002917 "mcr", "\tp15, 0, $zero, c7, c10, 4",
Evan Cheng11db0682010-08-11 06:22:01 +00002918 [(ARMSyncBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002919 Requires<[IsARM, HasV6]> {
2920 // FIXME: add support for options other than a full system DSB
2921 // FIXME: add encoding
2922}
Jim Grosbach3728e962009-12-10 00:11:09 +00002923}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002924
Johnny Chen1adc40c2010-08-12 20:46:17 +00002925// Memory Barrier Operations Variants -- for disassembly only
2926
2927def memb_opt : Operand<i32> {
2928 let PrintMethod = "printMemBOption";
Johnny Chenfd6037d2010-02-18 00:19:08 +00002929}
2930
Johnny Chen1adc40c2010-08-12 20:46:17 +00002931class AMBI<bits<4> op7_4, string opc>
2932 : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, opc, "\t$opt",
2933 [/* For disassembly only; pattern left blank */]>,
2934 Requires<[IsARM, HasDB]> {
2935 let Inst{31-8} = 0xf57ff0;
2936 let Inst{7-4} = op7_4;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002937}
2938
2939// These DMB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002940def DMBvar : AMBI<0b0101, "dmb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002941
2942// These DSB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002943def DSBvar : AMBI<0b0100, "dsb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002944
2945// ISB has only full system option -- for disassembly only
Johnny Chen1adc40c2010-08-12 20:46:17 +00002946def ISBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
2947 Requires<[IsARM, HasDB]> {
2948 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002949 let Inst{3-0} = 0b1111;
2950}
2951
Jim Grosbach66869102009-12-11 18:52:41 +00002952let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002953 let Uses = [CPSR] in {
2954 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002955 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002956 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2957 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002958 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002959 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2960 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002961 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002962 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2963 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002964 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002965 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2966 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002967 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002968 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2969 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002970 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002971 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2972 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002973 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002974 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2975 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002976 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002977 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2978 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002979 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002980 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2981 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002982 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002983 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2984 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002985 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002986 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2987 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002988 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002989 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2990 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002991 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002992 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2993 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002994 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002995 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2996 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002997 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002998 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2999 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003000 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003001 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3002 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003003 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003004 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3005 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003006 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003007 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
3008
3009 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003010 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003011 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3012 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003013 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003014 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3015 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003016 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003017 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3018
Jim Grosbache801dc42009-12-12 01:40:06 +00003019 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003020 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003021 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3022 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003023 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003024 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3025 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003026 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003027 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3028}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003029}
3030
3031let mayLoad = 1 in {
Jim Grosbach86875a22010-10-29 19:58:57 +00003032def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3033 "ldrexb", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003034 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003035def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3036 "ldrexh", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003037 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003038def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3039 "ldrex", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003040 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003041def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003042 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003043 "ldrexd", "\t$Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003044 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003045}
3046
Jim Grosbach86875a22010-10-29 19:58:57 +00003047let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
3048def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$src, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003049 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003050 "strexb", "\t$Rd, $src, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003051 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003052def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbach5278eb82009-12-11 01:42:04 +00003053 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003054 "strexh", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003055 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003056def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003057 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003058 "strex", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003059 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003060def STREXD : AIstrex<0b01, (outs GPR:$Rd),
3061 (ins GPR:$Rt, GPR:$Rt2, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003062 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003063 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003064 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003065}
3066
Johnny Chenb9436272010-02-17 22:37:58 +00003067// Clear-Exclusive is for disassembly only.
3068def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3069 [/* For disassembly only; pattern left blank */]>,
3070 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003071 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003072}
3073
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003074// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3075let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003076def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3077 [/* For disassembly only; pattern left blank */]>;
3078def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3079 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003080}
3081
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003082//===----------------------------------------------------------------------===//
3083// TLS Instructions
3084//
3085
3086// __aeabi_read_tp preserves the registers r1-r3.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003087// FIXME: This needs to be a pseudo of some sort so that we can get the
3088// encoding right, complete with fixup for the aeabi_read_tp function.
Evan Cheng13ab0202007-07-10 18:08:01 +00003089let isCall = 1,
3090 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003091 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00003092 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003093 [(set R0, ARMthread_pointer)]>;
3094}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00003095
Evan Chenga8e29892007-01-19 07:51:42 +00003096//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00003097// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003098// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00003099// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00003100// Since by its nature we may be coming from some other function to get
3101// here, and we're using the stack frame for the containing function to
3102// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00003103// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00003104// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00003105// except for our own input by listing the relevant registers in Defs. By
3106// doing so, we also cause the prologue/epilogue code to actively preserve
3107// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003108// A constant value is passed in $val, and we use the location as a scratch.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003109//
3110// These are pseudo-instructions and are lowered to individual MC-insts, so
3111// no encoding information is necessary.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003112let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00003113 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3114 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00003115 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00003116 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00003117 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003118 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003119 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003120 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3121 Requires<[IsARM, HasVFP2]>;
3122}
3123
3124let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00003125 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3126 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00003127 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
3128 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003129 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003130 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3131 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003132}
3133
Jim Grosbach5eb19512010-05-22 01:06:18 +00003134// FIXME: Non-Darwin version(s)
3135let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3136 Defs = [ R7, LR, SP ] in {
3137def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
3138 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003139 Pseudo, NoItinerary, "", "",
Jim Grosbach5eb19512010-05-22 01:06:18 +00003140 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3141 Requires<[IsARM, IsDarwin]>;
3142}
3143
Jim Grosbache4ad3872010-10-19 23:27:08 +00003144// eh.sjlj.dispatchsetup pseudo-instruction.
Jim Grosbache317b132010-10-29 20:21:49 +00003145// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
Jim Grosbache4ad3872010-10-19 23:27:08 +00003146// handled when the pseudo is expanded (which happens before any passes
3147// that need the instruction size).
3148let isBarrier = 1, hasSideEffects = 1 in
3149def Int_eh_sjlj_dispatchsetup :
3150 PseudoInst<(outs), (ins GPR:$src), NoItinerary, "",
3151 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3152 Requires<[IsDarwin]>;
3153
Jim Grosbach0e0da732009-05-12 23:59:14 +00003154//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003155// Non-Instruction Patterns
3156//
Rafael Espindola5aca9272006-10-07 14:03:39 +00003157
Evan Chenga8e29892007-01-19 07:51:42 +00003158// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00003159
Evan Chenga8e29892007-01-19 07:51:42 +00003160// Two piece so_imms.
Evan Cheng5be39222010-09-24 22:03:46 +00003161// FIXME: Expand this in ARMExpandPseudoInsts.
3162// FIXME: Remove this when we can do generalized remat.
Dan Gohmand45eddd2007-06-26 00:48:07 +00003163let isReMaterializable = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00003164def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
Evan Cheng5be39222010-09-24 22:03:46 +00003165 Pseudo, IIC_iMOVix2,
Evan Cheng162e3092009-10-26 23:45:59 +00003166 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00003167 [(set GPR:$dst, so_imm2part:$src)]>,
3168 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00003169
Evan Chenga8e29892007-01-19 07:51:42 +00003170def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00003171 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3172 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003173def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00003174 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3175 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00003176def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
3177 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3178 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00003179def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
3180 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
3181 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00003182
Evan Cheng5adb66a2009-09-28 09:14:39 +00003183// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00003184// This is a single pseudo instruction, the benefit is that it can be remat'd
3185// as a single unit instead of having to handle reg inputs.
3186// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00003187let isReMaterializable = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003188def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2, "",
3189 [(set GPR:$dst, (i32 imm:$src))]>,
3190 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003191
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003192// ConstantPool, GlobalAddress, and JumpTable
3193def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3194 Requires<[IsARM, DontUseMovt]>;
3195def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3196def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3197 Requires<[IsARM, UseMovt]>;
3198def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3199 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3200
Evan Chenga8e29892007-01-19 07:51:42 +00003201// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00003202
Dale Johannesen51e28e62010-06-03 21:09:53 +00003203// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00003204def : ARMPat<(ARMtcret tcGPR:$dst),
3205 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003206
3207def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3208 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3209
3210def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3211 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3212
Dale Johannesen38d5f042010-06-15 22:24:08 +00003213def : ARMPat<(ARMtcret tcGPR:$dst),
3214 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003215
3216def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3217 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3218
3219def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3220 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00003221
Evan Chenga8e29892007-01-19 07:51:42 +00003222// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00003223def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003224 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00003225def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003226 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003227
Evan Chenga8e29892007-01-19 07:51:42 +00003228// zextload i1 -> zextload i8
Jim Grosbachc1d30212010-10-27 00:19:44 +00003229def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3230def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00003231
Evan Chenga8e29892007-01-19 07:51:42 +00003232// extload -> zextload
Jim Grosbachc1d30212010-10-27 00:19:44 +00003233def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3234def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3235def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3236def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3237
Evan Chenga8e29892007-01-19 07:51:42 +00003238def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003239
Evan Cheng83b5cf02008-11-05 23:22:34 +00003240def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3241def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3242
Evan Cheng34b12d22007-01-19 20:27:35 +00003243// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003244def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3245 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003246 (SMULBB GPR:$a, GPR:$b)>;
3247def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3248 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003249def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3250 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003251 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003252def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003253 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003254def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3255 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003256 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003257def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00003258 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003259def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3260 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003261 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003262def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003263 (SMULWB GPR:$a, GPR:$b)>;
3264
3265def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003266 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3267 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003268 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3269def : ARMV5TEPat<(add GPR:$acc,
3270 (mul sext_16_node:$a, sext_16_node:$b)),
3271 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3272def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003273 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3274 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003275 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3276def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003277 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003278 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3279def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003280 (mul (sra GPR:$a, (i32 16)),
3281 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003282 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3283def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003284 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003285 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3286def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003287 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3288 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003289 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3290def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003291 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003292 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3293
Evan Chenga8e29892007-01-19 07:51:42 +00003294//===----------------------------------------------------------------------===//
3295// Thumb Support
3296//
3297
3298include "ARMInstrThumb.td"
3299
3300//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00003301// Thumb2 Support
3302//
3303
3304include "ARMInstrThumb2.td"
3305
3306//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003307// Floating Point Support
3308//
3309
3310include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00003311
3312//===----------------------------------------------------------------------===//
3313// Advanced SIMD (NEON) Support
3314//
3315
3316include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00003317
3318//===----------------------------------------------------------------------===//
3319// Coprocessor Instructions. For disassembly only.
3320//
3321
3322def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3323 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3324 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3325 [/* For disassembly only; pattern left blank */]> {
3326 let Inst{4} = 0;
3327}
3328
3329def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3330 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3331 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3332 [/* For disassembly only; pattern left blank */]> {
3333 let Inst{31-28} = 0b1111;
3334 let Inst{4} = 0;
3335}
3336
Johnny Chen64dfb782010-02-16 20:04:27 +00003337class ACI<dag oops, dag iops, string opc, string asm>
3338 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3339 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3340 let Inst{27-25} = 0b110;
3341}
3342
3343multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3344
3345 def _OFFSET : ACI<(outs),
3346 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3347 opc, "\tp$cop, cr$CRd, $addr"> {
3348 let Inst{31-28} = op31_28;
3349 let Inst{24} = 1; // P = 1
3350 let Inst{21} = 0; // W = 0
3351 let Inst{22} = 0; // D = 0
3352 let Inst{20} = load;
3353 }
3354
3355 def _PRE : ACI<(outs),
3356 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3357 opc, "\tp$cop, cr$CRd, $addr!"> {
3358 let Inst{31-28} = op31_28;
3359 let Inst{24} = 1; // P = 1
3360 let Inst{21} = 1; // W = 1
3361 let Inst{22} = 0; // D = 0
3362 let Inst{20} = load;
3363 }
3364
3365 def _POST : ACI<(outs),
3366 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3367 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3368 let Inst{31-28} = op31_28;
3369 let Inst{24} = 0; // P = 0
3370 let Inst{21} = 1; // W = 1
3371 let Inst{22} = 0; // D = 0
3372 let Inst{20} = load;
3373 }
3374
3375 def _OPTION : ACI<(outs),
3376 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3377 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3378 let Inst{31-28} = op31_28;
3379 let Inst{24} = 0; // P = 0
3380 let Inst{23} = 1; // U = 1
3381 let Inst{21} = 0; // W = 0
3382 let Inst{22} = 0; // D = 0
3383 let Inst{20} = load;
3384 }
3385
3386 def L_OFFSET : ACI<(outs),
3387 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003388 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003389 let Inst{31-28} = op31_28;
3390 let Inst{24} = 1; // P = 1
3391 let Inst{21} = 0; // W = 0
3392 let Inst{22} = 1; // D = 1
3393 let Inst{20} = load;
3394 }
3395
3396 def L_PRE : ACI<(outs),
3397 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003398 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003399 let Inst{31-28} = op31_28;
3400 let Inst{24} = 1; // P = 1
3401 let Inst{21} = 1; // W = 1
3402 let Inst{22} = 1; // D = 1
3403 let Inst{20} = load;
3404 }
3405
3406 def L_POST : ACI<(outs),
3407 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003408 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003409 let Inst{31-28} = op31_28;
3410 let Inst{24} = 0; // P = 0
3411 let Inst{21} = 1; // W = 1
3412 let Inst{22} = 1; // D = 1
3413 let Inst{20} = load;
3414 }
3415
3416 def L_OPTION : ACI<(outs),
3417 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003418 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003419 let Inst{31-28} = op31_28;
3420 let Inst{24} = 0; // P = 0
3421 let Inst{23} = 1; // U = 1
3422 let Inst{21} = 0; // W = 0
3423 let Inst{22} = 1; // D = 1
3424 let Inst{20} = load;
3425 }
3426}
3427
3428defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3429defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3430defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3431defm STC2 : LdStCop<0b1111, 0, "stc2">;
3432
Johnny Chen906d57f2010-02-12 01:44:23 +00003433def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3434 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3435 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3436 [/* For disassembly only; pattern left blank */]> {
3437 let Inst{20} = 0;
3438 let Inst{4} = 1;
3439}
3440
3441def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3442 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3443 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3444 [/* For disassembly only; pattern left blank */]> {
3445 let Inst{31-28} = 0b1111;
3446 let Inst{20} = 0;
3447 let Inst{4} = 1;
3448}
3449
3450def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3451 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3452 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3453 [/* For disassembly only; pattern left blank */]> {
3454 let Inst{20} = 1;
3455 let Inst{4} = 1;
3456}
3457
3458def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3459 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3460 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3461 [/* For disassembly only; pattern left blank */]> {
3462 let Inst{31-28} = 0b1111;
3463 let Inst{20} = 1;
3464 let Inst{4} = 1;
3465}
3466
3467def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3468 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3469 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3470 [/* For disassembly only; pattern left blank */]> {
3471 let Inst{23-20} = 0b0100;
3472}
3473
3474def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3475 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3476 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3477 [/* For disassembly only; pattern left blank */]> {
3478 let Inst{31-28} = 0b1111;
3479 let Inst{23-20} = 0b0100;
3480}
3481
3482def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3483 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3484 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3485 [/* For disassembly only; pattern left blank */]> {
3486 let Inst{23-20} = 0b0101;
3487}
3488
3489def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3490 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3491 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3492 [/* For disassembly only; pattern left blank */]> {
3493 let Inst{31-28} = 0b1111;
3494 let Inst{23-20} = 0b0101;
3495}
3496
Johnny Chenb98e1602010-02-12 18:55:33 +00003497//===----------------------------------------------------------------------===//
3498// Move between special register and ARM core register -- for disassembly only
3499//
3500
3501def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3502 [/* For disassembly only; pattern left blank */]> {
3503 let Inst{23-20} = 0b0000;
3504 let Inst{7-4} = 0b0000;
3505}
3506
3507def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3508 [/* For disassembly only; pattern left blank */]> {
3509 let Inst{23-20} = 0b0100;
3510 let Inst{7-4} = 0b0000;
3511}
3512
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003513def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3514 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003515 [/* For disassembly only; pattern left blank */]> {
3516 let Inst{23-20} = 0b0010;
3517 let Inst{7-4} = 0b0000;
3518}
3519
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003520def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3521 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003522 [/* For disassembly only; pattern left blank */]> {
3523 let Inst{23-20} = 0b0010;
3524 let Inst{7-4} = 0b0000;
3525}
3526
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003527def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3528 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003529 [/* For disassembly only; pattern left blank */]> {
3530 let Inst{23-20} = 0b0110;
3531 let Inst{7-4} = 0b0000;
3532}
3533
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003534def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3535 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003536 [/* For disassembly only; pattern left blank */]> {
3537 let Inst{23-20} = 0b0110;
3538 let Inst{7-4} = 0b0000;
3539}