blob: a44d2c392c6b81817dcb15768f155853572e7ad9 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Dale Johannesen51e28e62010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach469bbdb2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Chenga8e29892007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000072def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
73
Bill Wendlingc69107c2007-11-13 09:19:02 +000074def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000075 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000076def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000077 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
79def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000080 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
81 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000082def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
84 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000085def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
87 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000088
Chris Lattner48be23c2008-01-15 22:02:54 +000089def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000090 [SDNPHasChain, SDNPOptInFlag]>;
91
92def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
93 [SDNPInFlag]>;
94def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
95 [SDNPInFlag]>;
96
97def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
98 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
99
100def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
101 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000102def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
103 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000104
Evan Cheng218977b2010-07-13 19:27:42 +0000105def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
106 [SDNPHasChain]>;
107
Evan Chenga8e29892007-01-19 07:51:42 +0000108def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
109 [SDNPOutFlag]>;
110
David Goodwinc0309b42009-06-29 15:33:01 +0000111def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling10ce7f32010-08-29 11:31:07 +0000112 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000113
Evan Chenga8e29892007-01-19 07:51:42 +0000114def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
115
116def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
117def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
118def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000119
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000120def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000121def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
122 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000123def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000124 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
125def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
126 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
127
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000128
Evan Cheng11db0682010-08-11 06:22:01 +0000129def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
130 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000131def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000132 [SDNPHasChain]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000133
Evan Chengf609bb82010-01-19 00:44:15 +0000134def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
135
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000136def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Dale Johannesen51e28e62010-06-03 21:09:53 +0000137 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
138
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000139
140def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
141
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000142//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000143// ARM Instruction Predicate Definitions.
144//
Jim Grosbach833c93c2010-11-01 16:59:54 +0000145def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000146def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
147def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000148def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
149def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
150def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000151def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000152def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000153def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000154def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
155def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
156def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
157def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
158def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
159 AssemblerPredicate;
160def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
161 AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000162def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000163def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000164def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000165def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000166def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
167def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000168def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
169def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000170
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000171// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000172def UseMovt : Predicate<"Subtarget->useMovt()">;
173def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
174def UseVMLx : Predicate<"Subtarget->useVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000175
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000176//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000177// ARM Flag Definitions.
178
179class RegConstraint<string C> {
180 string Constraints = C;
181}
182
183//===----------------------------------------------------------------------===//
184// ARM specific transformation functions and pattern fragments.
185//
186
Evan Chenga8e29892007-01-19 07:51:42 +0000187// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
188// so_imm_neg def below.
189def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000191}]>;
192
193// so_imm_not_XFORM - Return a so_imm value packed into the format described for
194// so_imm_not def below.
195def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000197}]>;
198
Evan Chenga8e29892007-01-19 07:51:42 +0000199/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
200def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000201 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000202}]>;
203
204/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
205def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000206 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000207}]>;
208
Jim Grosbach64171712010-02-16 21:07:46 +0000209def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000210 PatLeaf<(imm), [{
211 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
212 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000213
Evan Chenga2515702007-03-19 07:09:02 +0000214def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000215 PatLeaf<(imm), [{
216 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
217 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000218
219// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
220def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000221 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000222}]>;
223
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000224/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
225/// e.g., 0xf000ffff
226def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000227 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000228 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000229}] > {
Jim Grosbach3fea191052010-10-21 22:03:21 +0000230 string EncoderMethod = "getBitfieldInvertedMaskOpValue";
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000231 let PrintMethod = "printBitfieldInvMaskImmOperand";
232}
233
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000234/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000235def hi16 : SDNodeXForm<imm, [{
236 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
237}]>;
238
239def lo16AllZero : PatLeaf<(i32 imm), [{
240 // Returns true if all low 16-bits are 0.
241 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000242}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000243
Jim Grosbach64171712010-02-16 21:07:46 +0000244/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000245/// [0.65535].
246def imm0_65535 : PatLeaf<(i32 imm), [{
247 return (uint32_t)N->getZExtValue() < 65536;
248}]>;
249
Evan Cheng37f25d92008-08-28 23:39:26 +0000250class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
251class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000252
Jim Grosbach0a145f32010-02-16 20:17:57 +0000253/// adde and sube predicates - True based on whether the carry flag output
254/// will be needed or not.
255def adde_dead_carry :
256 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
257 [{return !N->hasAnyUseOfValue(1);}]>;
258def sube_dead_carry :
259 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
260 [{return !N->hasAnyUseOfValue(1);}]>;
261def adde_live_carry :
262 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
263 [{return N->hasAnyUseOfValue(1);}]>;
264def sube_live_carry :
265 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
266 [{return N->hasAnyUseOfValue(1);}]>;
267
Evan Chenga8e29892007-01-19 07:51:42 +0000268//===----------------------------------------------------------------------===//
269// Operand Definitions.
270//
271
272// Branch target.
273def brtarget : Operand<OtherVT>;
274
Evan Chenga8e29892007-01-19 07:51:42 +0000275// A list of registers separated by comma. Used by load/store multiple.
276def reglist : Operand<i32> {
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000277 string EncoderMethod = "getRegisterListOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000278 let PrintMethod = "printRegisterList";
279}
280
281// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
282def cpinst_operand : Operand<i32> {
283 let PrintMethod = "printCPInstOperand";
284}
285
286def jtblock_operand : Operand<i32> {
287 let PrintMethod = "printJTBlockOperand";
288}
Evan Cheng66ac5312009-07-25 00:33:29 +0000289def jt2block_operand : Operand<i32> {
290 let PrintMethod = "printJT2BlockOperand";
291}
Evan Chenga8e29892007-01-19 07:51:42 +0000292
293// Local PC labels.
294def pclabel : Operand<i32> {
295 let PrintMethod = "printPCLabel";
296}
297
Owen Anderson498ec202010-10-27 22:49:00 +0000298def neon_vcvt_imm32 : Operand<i32> {
Jim Grosbach0d2d2e92010-10-29 23:19:55 +0000299 string EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000300}
301
Jim Grosbachb35ad412010-10-13 19:56:10 +0000302// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
303def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
304 int32_t v = (int32_t)N->getZExtValue();
305 return v == 8 || v == 16 || v == 24; }]> {
306 string EncoderMethod = "getRotImmOpValue";
307}
308
Bob Wilson22f5dc72010-08-16 18:27:34 +0000309// shift_imm: An integer that encodes a shift amount and the type of shift
310// (currently either asr or lsl) using the same encoding used for the
311// immediates in so_reg operands.
312def shift_imm : Operand<i32> {
313 let PrintMethod = "printShiftImmOperand";
314}
315
Evan Chenga8e29892007-01-19 07:51:42 +0000316// shifter_operand operands: so_reg and so_imm.
317def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000318 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000319 [shl,srl,sra,rotr]> {
Jim Grosbachef324d72010-10-12 23:53:58 +0000320 string EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000321 let PrintMethod = "printSORegOperand";
322 let MIOperandInfo = (ops GPR, GPR, i32imm);
323}
Evan Chengf40deed2010-10-27 23:41:30 +0000324def shift_so_reg : Operand<i32>, // reg reg imm
325 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
326 [shl,srl,sra,rotr]> {
327 string EncoderMethod = "getSORegOpValue";
328 let PrintMethod = "printSORegOperand";
329 let MIOperandInfo = (ops GPR, GPR, i32imm);
330}
Evan Chenga8e29892007-01-19 07:51:42 +0000331
332// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
333// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
334// represented in the imm field in the same 12-bit form that they are encoded
335// into so_imm instructions: the 8-bit immediate is the least significant bits
336// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000337def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000338 string EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000339 let PrintMethod = "printSOImmOperand";
340}
341
Evan Chengc70d1842007-03-20 08:11:30 +0000342// Break so_imm's up into two pieces. This handles immediates with up to 16
343// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
344// get the first/second pieces.
345def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000346 PatLeaf<(imm), [{
347 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
348 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000349 let PrintMethod = "printSOImm2PartOperand";
350}
351
352def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000353 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000355}]>;
356
357def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000358 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000360}]>;
361
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000362def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
363 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
364 }]> {
365 let PrintMethod = "printSOImm2PartOperand";
366}
367
368def so_neg_imm2part_1 : SDNodeXForm<imm, [{
369 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
370 return CurDAG->getTargetConstant(V, MVT::i32);
371}]>;
372
373def so_neg_imm2part_2 : SDNodeXForm<imm, [{
374 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
375 return CurDAG->getTargetConstant(V, MVT::i32);
376}]>;
377
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000378/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
379def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
380 return (int32_t)N->getZExtValue() < 32;
381}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000382
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000383/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
384def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
385 return (int32_t)N->getZExtValue() < 32;
386}]> {
387 string EncoderMethod = "getImmMinusOneOpValue";
388}
389
Evan Chenga8e29892007-01-19 07:51:42 +0000390// Define ARM specific addressing modes.
391
Jim Grosbach3e556122010-10-26 22:37:02 +0000392
393// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000394//
Jim Grosbach3e556122010-10-26 22:37:02 +0000395def addrmode_imm12 : Operand<i32>,
396 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000397 // 12-bit immediate operand. Note that instructions using this encode
398 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
399 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000400
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000401 string EncoderMethod = "getAddrModeImmOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000402 let PrintMethod = "printAddrModeImm12Operand";
403 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000404}
Jim Grosbach3e556122010-10-26 22:37:02 +0000405// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000406//
Jim Grosbach3e556122010-10-26 22:37:02 +0000407def ldst_so_reg : Operand<i32>,
408 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
409 // FIXME: Simplify the printer
Jim Grosbachf31430f2010-10-27 19:55:59 +0000410 // FIXME: Add EncoderMethod for this addressing mode
Jim Grosbach82891622010-09-29 19:03:54 +0000411 let PrintMethod = "printAddrMode2Operand";
412 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
413}
414
Jim Grosbach3e556122010-10-26 22:37:02 +0000415// addrmode2 := reg +/- imm12
416// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000417//
418def addrmode2 : Operand<i32>,
419 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
420 let PrintMethod = "printAddrMode2Operand";
421 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
422}
423
424def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000425 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
426 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000427 let PrintMethod = "printAddrMode2OffsetOperand";
428 let MIOperandInfo = (ops GPR, i32imm);
429}
430
431// addrmode3 := reg +/- reg
432// addrmode3 := reg +/- imm8
433//
434def addrmode3 : Operand<i32>,
435 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
436 let PrintMethod = "printAddrMode3Operand";
437 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
438}
439
440def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000441 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
442 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000443 let PrintMethod = "printAddrMode3OffsetOperand";
444 let MIOperandInfo = (ops GPR, i32imm);
445}
446
Jim Grosbache6913602010-11-03 01:01:43 +0000447// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000448//
Jim Grosbache6913602010-11-03 01:01:43 +0000449def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
450 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000451}
452
Chris Lattner14b93852010-10-29 00:27:31 +0000453def ARMMemMode5AsmOperand : AsmOperandClass {
454 let Name = "MemMode5";
455 let SuperClasses = [];
456}
457
Evan Chenga8e29892007-01-19 07:51:42 +0000458// addrmode5 := reg +/- imm8*4
459//
460def addrmode5 : Operand<i32>,
461 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
462 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000463 let MIOperandInfo = (ops GPR:$base, i32imm);
Chris Lattner14b93852010-10-29 00:27:31 +0000464 let ParserMatchClass = ARMMemMode5AsmOperand;
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000465 string EncoderMethod = "getAddrModeImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000466}
467
Bob Wilson8b024a52009-07-01 23:16:05 +0000468// addrmode6 := reg with optional writeback
469//
470def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000471 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000472 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000473 let MIOperandInfo = (ops GPR:$addr, i32imm);
Owen Andersona2b50b32010-11-02 22:28:01 +0000474 string EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000475}
476
477def am6offset : Operand<i32> {
478 let PrintMethod = "printAddrMode6OffsetOperand";
479 let MIOperandInfo = (ops GPR);
Owen Andersona2b50b32010-11-02 22:28:01 +0000480 string EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000481}
482
Evan Chenga8e29892007-01-19 07:51:42 +0000483// addrmodepc := pc + reg
484//
485def addrmodepc : Operand<i32>,
486 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
487 let PrintMethod = "printAddrModePCOperand";
488 let MIOperandInfo = (ops GPR, i32imm);
489}
490
Bob Wilson4f38b382009-08-21 21:58:55 +0000491def nohash_imm : Operand<i32> {
492 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000493}
494
Evan Chenga8e29892007-01-19 07:51:42 +0000495//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000496
Evan Cheng37f25d92008-08-28 23:39:26 +0000497include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000498
499//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000500// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000501//
502
Evan Cheng3924f782008-08-29 07:36:24 +0000503/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000504/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000505multiclass AsI1_bin_irs<bits<4> opcod, string opc,
506 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
507 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000508 // The register-immediate version is re-materializable. This is useful
509 // in particular for taking the address of a local.
510 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000511 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
512 iii, opc, "\t$Rd, $Rn, $imm",
513 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
514 bits<4> Rd;
515 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000516 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000517 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000518 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000519 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000520 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000521 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000522 }
Jim Grosbach62547262010-10-11 18:51:51 +0000523 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
524 iir, opc, "\t$Rd, $Rn, $Rm",
525 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000526 bits<4> Rd;
527 bits<4> Rn;
528 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000529 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000530 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000531 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000532 let Inst{15-12} = Rd;
533 let Inst{11-4} = 0b00000000;
534 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000535 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000536 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
537 iis, opc, "\t$Rd, $Rn, $shift",
538 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000539 bits<4> Rd;
540 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000541 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000542 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000543 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000544 let Inst{15-12} = Rd;
545 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000546 }
Evan Chenga8e29892007-01-19 07:51:42 +0000547}
548
Evan Cheng1e249e32009-06-25 20:59:23 +0000549/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000550/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000551let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000552multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
553 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
554 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000555 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
556 iii, opc, "\t$Rd, $Rn, $imm",
557 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
558 bits<4> Rd;
559 bits<4> Rn;
560 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000561 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000562 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000563 let Inst{19-16} = Rn;
564 let Inst{15-12} = Rd;
565 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000566 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000567 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
568 iir, opc, "\t$Rd, $Rn, $Rm",
569 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
570 bits<4> Rd;
571 bits<4> Rn;
572 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000573 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000574 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000575 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000576 let Inst{19-16} = Rn;
577 let Inst{15-12} = Rd;
578 let Inst{11-4} = 0b00000000;
579 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000580 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000581 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
582 iis, opc, "\t$Rd, $Rn, $shift",
583 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
584 bits<4> Rd;
585 bits<4> Rn;
586 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000587 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000588 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000589 let Inst{19-16} = Rn;
590 let Inst{15-12} = Rd;
591 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000592 }
Evan Cheng071a2792007-09-11 19:55:27 +0000593}
Evan Chengc85e8322007-07-05 07:13:32 +0000594}
595
596/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000597/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000598/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000599let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000600multiclass AI1_cmp_irs<bits<4> opcod, string opc,
601 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
602 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000603 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
604 opc, "\t$Rn, $imm",
605 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000606 bits<4> Rn;
607 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000608 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000609 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000610 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000611 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000612 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000613 }
614 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
615 opc, "\t$Rn, $Rm",
616 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000617 bits<4> Rn;
618 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000619 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000620 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000621 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000622 let Inst{19-16} = Rn;
623 let Inst{15-12} = 0b0000;
624 let Inst{11-4} = 0b00000000;
625 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000626 }
627 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
628 opc, "\t$Rn, $shift",
629 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000630 bits<4> Rn;
631 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000632 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000633 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000634 let Inst{19-16} = Rn;
635 let Inst{15-12} = 0b0000;
636 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000637 }
Evan Cheng071a2792007-09-11 19:55:27 +0000638}
Evan Chenga8e29892007-01-19 07:51:42 +0000639}
640
Evan Cheng576a3962010-09-25 00:49:35 +0000641/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000642/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000643/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000644multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000645 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
646 IIC_iEXTr, opc, "\t$Rd, $Rm",
647 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000648 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000649 bits<4> Rd;
650 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000651 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000652 let Inst{15-12} = Rd;
653 let Inst{11-10} = 0b00;
654 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000655 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000656 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
657 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
658 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000659 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000660 bits<4> Rd;
661 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000662 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000663 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000664 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000665 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000666 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000667 }
Evan Chenga8e29892007-01-19 07:51:42 +0000668}
669
Evan Cheng576a3962010-09-25 00:49:35 +0000670multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000671 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
672 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000673 [/* For disassembly only; pattern left blank */]>,
674 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000675 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000676 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000677 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000678 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
679 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000680 [/* For disassembly only; pattern left blank */]>,
681 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000682 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000683 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000684 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000685 }
686}
687
Evan Cheng576a3962010-09-25 00:49:35 +0000688/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000689/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000690multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000691 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
692 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
693 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000694 Requires<[IsARM, HasV6]> {
695 let Inst{11-10} = 0b00;
696 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000697 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
698 rot_imm:$rot),
699 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
700 [(set GPR:$Rd, (opnode GPR:$Rn,
701 (rotr GPR:$Rm, rot_imm:$rot)))]>,
702 Requires<[IsARM, HasV6]> {
703 bits<4> Rn;
704 bits<2> rot;
705 let Inst{19-16} = Rn;
706 let Inst{11-10} = rot;
707 }
Evan Chenga8e29892007-01-19 07:51:42 +0000708}
709
Johnny Chen2ec5e492010-02-22 21:50:40 +0000710// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000711multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000712 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
713 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000714 [/* For disassembly only; pattern left blank */]>,
715 Requires<[IsARM, HasV6]> {
716 let Inst{11-10} = 0b00;
717 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000718 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
719 rot_imm:$rot),
720 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000721 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000722 Requires<[IsARM, HasV6]> {
723 bits<4> Rn;
724 bits<2> rot;
725 let Inst{19-16} = Rn;
726 let Inst{11-10} = rot;
727 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000728}
729
Evan Cheng62674222009-06-25 23:34:10 +0000730/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
731let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000732multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
733 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000734 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
735 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
736 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000737 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000738 bits<4> Rd;
739 bits<4> Rn;
740 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000741 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000742 let Inst{15-12} = Rd;
743 let Inst{19-16} = Rn;
744 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000745 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000746 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
747 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
748 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000749 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000750 bits<4> Rd;
751 bits<4> Rn;
752 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000753 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000754 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000755 let isCommutable = Commutable;
756 let Inst{3-0} = Rm;
757 let Inst{15-12} = Rd;
758 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000759 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000760 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
761 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
762 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000763 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000764 bits<4> Rd;
765 bits<4> Rn;
766 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000767 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000768 let Inst{11-0} = shift;
769 let Inst{15-12} = Rd;
770 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000771 }
Jim Grosbache5165492009-11-09 00:11:35 +0000772}
773// Carry setting variants
774let Defs = [CPSR] in {
775multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
776 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000777 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
778 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
779 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000780 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000781 bits<4> Rd;
782 bits<4> Rn;
783 bits<12> imm;
784 let Inst{15-12} = Rd;
785 let Inst{19-16} = Rn;
786 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000787 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000788 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000789 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000790 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
791 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
792 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000793 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000794 bits<4> Rd;
795 bits<4> Rn;
796 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000797 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000798 let isCommutable = Commutable;
799 let Inst{3-0} = Rm;
800 let Inst{15-12} = Rd;
801 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000802 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000803 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000804 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000805 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
806 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
807 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000808 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000809 bits<4> Rd;
810 bits<4> Rn;
811 bits<12> shift;
812 let Inst{11-0} = shift;
813 let Inst{15-12} = Rd;
814 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000815 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000816 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000817 }
Evan Cheng071a2792007-09-11 19:55:27 +0000818}
Evan Chengc85e8322007-07-05 07:13:32 +0000819}
Jim Grosbache5165492009-11-09 00:11:35 +0000820}
Evan Chengc85e8322007-07-05 07:13:32 +0000821
Jim Grosbach3e556122010-10-26 22:37:02 +0000822let canFoldAsLoad = 1, isReMaterializable = 1 in {
823multiclass AI_ldr1<bit opc22, string opc, InstrItinClass iii,
824 InstrItinClass iir, PatFrag opnode> {
825 // Note: We use the complex addrmode_imm12 rather than just an input
826 // GPR and a constrained immediate so that we can use this to match
827 // frame index references and avoid matching constant pool references.
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000828 def i12 : AIldst1<0b010, opc22, 1, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000829 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
830 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
831 bits<4> Rt;
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000832 bits<32> addr;
833 let Inst{23} = addr{16}; // U (add = ('U' == 1))
834 let Inst{19-16} = addr{20-17}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +0000835 let Inst{15-12} = Rt;
836 let Inst{11-0} = addr{11-0}; // imm12
837 }
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000838 def rs : AIldst1<0b011, opc22, 1, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000839 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
840 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
841 bits<4> Rt;
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000842 bits<32> shift;
843 let Inst{23} = shift{16}; // U (add = ('U' == 1))
844 let Inst{19-16} = shift{20-17}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +0000845 let Inst{11-0} = shift{11-0};
846 }
847}
848}
849
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000850multiclass AI_str1<bit opc22, string opc, InstrItinClass iii,
851 InstrItinClass iir, PatFrag opnode> {
852 // Note: We use the complex addrmode_imm12 rather than just an input
853 // GPR and a constrained immediate so that we can use this to match
854 // frame index references and avoid matching constant pool references.
855 def i12 : AIldst1<0b010, opc22, 0, (outs),
856 (ins GPR:$Rt, addrmode_imm12:$addr),
857 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
858 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
859 bits<4> Rt;
860 bits<17> addr;
861 let Inst{23} = addr{12}; // U (add = ('U' == 1))
862 let Inst{19-16} = addr{16-13}; // Rn
863 let Inst{15-12} = Rt;
864 let Inst{11-0} = addr{11-0}; // imm12
865 }
866 def rs : AIldst1<0b011, opc22, 0, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
867 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
868 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
869 bits<4> Rt;
870 bits<17> shift;
871 let Inst{23} = shift{12}; // U (add = ('U' == 1))
872 let Inst{19-16} = shift{16-13}; // Rn
873 let Inst{11-0} = shift{11-0};
874 }
875}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000876//===----------------------------------------------------------------------===//
877// Instructions
878//===----------------------------------------------------------------------===//
879
Evan Chenga8e29892007-01-19 07:51:42 +0000880//===----------------------------------------------------------------------===//
881// Miscellaneous Instructions.
882//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000883
Evan Chenga8e29892007-01-19 07:51:42 +0000884/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
885/// the function. The first operand is the ID# for this instruction, the second
886/// is the index into the MachineConstantPool that this is, the third is the
887/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000888let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000889def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000890PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000891 i32imm:$size), NoItinerary, "", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000892
Jim Grosbach4642ad32010-02-22 23:10:38 +0000893// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
894// from removing one half of the matched pairs. That breaks PEI, which assumes
895// these will always be in pairs, and asserts if it finds otherwise. Better way?
896let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000897def ADJCALLSTACKUP :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000898PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000899 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000900
Jim Grosbach64171712010-02-16 21:07:46 +0000901def ADJCALLSTACKDOWN :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000902PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000903 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000904}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000905
Johnny Chenf4d81052010-02-12 22:53:19 +0000906def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000907 [/* For disassembly only; pattern left blank */]>,
908 Requires<[IsARM, HasV6T2]> {
909 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000910 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +0000911 let Inst{7-0} = 0b00000000;
912}
913
Johnny Chenf4d81052010-02-12 22:53:19 +0000914def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
915 [/* For disassembly only; pattern left blank */]>,
916 Requires<[IsARM, HasV6T2]> {
917 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000918 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000919 let Inst{7-0} = 0b00000001;
920}
921
922def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
923 [/* For disassembly only; pattern left blank */]>,
924 Requires<[IsARM, HasV6T2]> {
925 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000926 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000927 let Inst{7-0} = 0b00000010;
928}
929
930def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
931 [/* For disassembly only; pattern left blank */]>,
932 Requires<[IsARM, HasV6T2]> {
933 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000934 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000935 let Inst{7-0} = 0b00000011;
936}
937
Johnny Chen2ec5e492010-02-22 21:50:40 +0000938def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
939 "\t$dst, $a, $b",
940 [/* For disassembly only; pattern left blank */]>,
941 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000942 bits<4> Rd;
943 bits<4> Rn;
944 bits<4> Rm;
945 let Inst{3-0} = Rm;
946 let Inst{15-12} = Rd;
947 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000948 let Inst{27-20} = 0b01101000;
949 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000950 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000951}
952
Johnny Chenf4d81052010-02-12 22:53:19 +0000953def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
954 [/* For disassembly only; pattern left blank */]>,
955 Requires<[IsARM, HasV6T2]> {
956 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000957 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000958 let Inst{7-0} = 0b00000100;
959}
960
Johnny Chenc6f7b272010-02-11 18:12:29 +0000961// The i32imm operand $val can be used by a debugger to store more information
962// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000963def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000964 [/* For disassembly only; pattern left blank */]>,
965 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000966 bits<16> val;
967 let Inst{3-0} = val{3-0};
968 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +0000969 let Inst{27-20} = 0b00010010;
970 let Inst{7-4} = 0b0111;
971}
972
Johnny Chenb98e1602010-02-12 18:55:33 +0000973// Change Processor State is a system instruction -- for disassembly only.
974// The singleton $opt operand contains the following information:
975// opt{4-0} = mode from Inst{4-0}
976// opt{5} = changemode from Inst{17}
977// opt{8-6} = AIF from Inst{8-6}
978// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Jim Grosbach596307e2010-10-13 20:38:04 +0000979// FIXME: Integrated assembler will need these split out.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000980def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000981 [/* For disassembly only; pattern left blank */]>,
982 Requires<[IsARM]> {
983 let Inst{31-28} = 0b1111;
984 let Inst{27-20} = 0b00010000;
985 let Inst{16} = 0;
986 let Inst{5} = 0;
987}
988
Johnny Chenb92a23f2010-02-21 04:42:01 +0000989// Preload signals the memory system of possible future data/instruction access.
990// These are for disassembly only.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000991//
992// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
993// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
Johnny Chenb92a23f2010-02-21 04:42:01 +0000994multiclass APreLoad<bit data, bit read, string opc> {
995
Jim Grosbachab682a22010-10-28 18:34:10 +0000996 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, NoItinerary,
997 !strconcat(opc, "\t$addr"), []> {
998 bits<4> Rt;
999 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001000 let Inst{31-26} = 0b111101;
1001 let Inst{25} = 0; // 0 for immediate form
1002 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001003 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Johnny Chenb92a23f2010-02-21 04:42:01 +00001004 let Inst{22} = read;
1005 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001006 let Inst{19-16} = addr{16-13}; // Rn
1007 let Inst{15-12} = Rt;
1008 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001009 }
1010
Jim Grosbachab682a22010-10-28 18:34:10 +00001011 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, NoItinerary,
1012 !strconcat(opc, "\t$shift"), []> {
1013 bits<4> Rt;
1014 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001015 let Inst{31-26} = 0b111101;
1016 let Inst{25} = 1; // 1 for register form
1017 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001018 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Johnny Chenb92a23f2010-02-21 04:42:01 +00001019 let Inst{22} = read;
1020 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001021 let Inst{19-16} = shift{16-13}; // Rn
1022 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001023 }
1024}
1025
1026defm PLD : APreLoad<1, 1, "pld">;
1027defm PLDW : APreLoad<1, 0, "pldw">;
1028defm PLI : APreLoad<0, 1, "pli">;
1029
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001030def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1031 "setend\t$end",
1032 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001033 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001034 bits<1> end;
1035 let Inst{31-10} = 0b1111000100000001000000;
1036 let Inst{9} = end;
1037 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001038}
1039
Johnny Chenf4d81052010-02-12 22:53:19 +00001040def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001041 [/* For disassembly only; pattern left blank */]>,
1042 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001043 bits<4> opt;
1044 let Inst{27-4} = 0b001100100000111100001111;
1045 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001046}
1047
Johnny Chenba6e0332010-02-11 17:14:31 +00001048// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001049let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001050def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001051 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001052 Requires<[IsARM]> {
1053 let Inst{27-25} = 0b011;
1054 let Inst{24-20} = 0b11111;
1055 let Inst{7-5} = 0b111;
1056 let Inst{4} = 0b1;
1057}
1058
Evan Cheng12c3a532008-11-06 17:48:05 +00001059// Address computation and loads and stores in PIC mode.
Jim Grosbachb4b07b92010-10-13 22:55:33 +00001060// FIXME: These PIC insn patterns are pseudos, but derive from the normal insn
1061// classes (AXI1, et.al.) and so have encoding information and such,
1062// which is suboptimal. Once the rest of the code emitter (including
1063// JIT) is MC-ized we should look at refactoring these into true
Jim Grosbachf32ecc62010-10-29 20:21:36 +00001064// pseudos. As is, the encoding information ends up being ignored,
1065// as these instructions are lowered to individual MC-insts.
Evan Chengeaa91b02007-06-19 01:26:51 +00001066let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +00001067def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001068 Pseudo, IIC_iALUr, "",
Evan Cheng44bec522007-05-15 01:29:07 +00001069 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001070
Evan Cheng325474e2008-01-07 23:56:57 +00001071let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001072def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001073 Pseudo, IIC_iLoad_r, "",
Evan Chenga8e29892007-01-19 07:51:42 +00001074 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001075
Evan Chengd87293c2008-11-06 08:47:38 +00001076def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001077 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001078 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
1079
Evan Chengd87293c2008-11-06 08:47:38 +00001080def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001081 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001082 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
1083
Evan Chengd87293c2008-11-06 08:47:38 +00001084def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001085 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001086 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
1087
Evan Chengd87293c2008-11-06 08:47:38 +00001088def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001089 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001090 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
1091}
Chris Lattner13c63102008-01-06 05:55:01 +00001092let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001093def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001094 Pseudo, IIC_iStore_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001095 [(store GPR:$src, addrmodepc:$addr)]>;
1096
Evan Chengd87293c2008-11-06 08:47:38 +00001097def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001098 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001099 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
1100
Evan Chengd87293c2008-11-06 08:47:38 +00001101def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001102 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001103 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
1104}
Evan Cheng12c3a532008-11-06 17:48:05 +00001105} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001106
Evan Chenge07715c2009-06-23 05:25:29 +00001107
1108// LEApcrel - Load a pc-relative address into a register without offending the
1109// assembler.
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001110// FIXME: These are marked as pseudos, but they're really not(?). They're just
1111// the ADR instruction. Is this the right way to handle that? They need
1112// encoding information regardless.
Evan Chengea420b22010-05-19 01:52:25 +00001113let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +00001114let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001115def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +00001116 Pseudo, IIC_iALUi,
Evan Cheng27fa7222010-05-19 07:26:50 +00001117 "adr$p\t$dst, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001118
Jim Grosbacha967d112010-06-21 21:27:27 +00001119} // neverHasSideEffects
Evan Cheng023dd3f2009-06-24 23:14:45 +00001120def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00001121 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng27fa7222010-05-19 07:26:50 +00001122 Pseudo, IIC_iALUi,
1123 "adr$p\t$dst, #${label}_${id}", []> {
Evan Chengbc8a9452009-07-07 23:40:25 +00001124 let Inst{25} = 1;
1125}
Evan Chenge07715c2009-06-23 05:25:29 +00001126
Evan Chenga8e29892007-01-19 07:51:42 +00001127//===----------------------------------------------------------------------===//
1128// Control Flow Instructions.
1129//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001130
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001131let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1132 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001133 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001134 "bx", "\tlr", [(ARMretflag)]>,
1135 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001136 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001137 }
1138
1139 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001140 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001141 "mov", "\tpc, lr", [(ARMretflag)]>,
1142 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001143 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001144 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001145}
Rafael Espindola27185192006-09-29 21:20:16 +00001146
Bob Wilson04ea6e52009-10-28 00:37:03 +00001147// Indirect branches
1148let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001149 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +00001150 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001151 [(brind GPR:$dst)]>,
1152 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001153 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001154 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001155 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001156 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001157
1158 // ARMV4 only
1159 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
1160 [(brind GPR:$dst)]>,
1161 Requires<[IsARM, NoV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001162 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001163 let Inst{31-4} = 0b1110000110100000111100000000;
Jim Grosbach62547262010-10-11 18:51:51 +00001164 let Inst{3-0} = dst;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001165 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001166}
1167
Evan Chenga8e29892007-01-19 07:51:42 +00001168// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +00001169// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001170let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00001171 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbache6913602010-11-03 01:01:43 +00001172 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins GPR:$Rn, ldstm_mode:$mode, pred:$p,
Bob Wilson815baeb2010-03-13 01:08:20 +00001173 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001174 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Jim Grosbache6913602010-11-03 01:01:43 +00001175 "ldm${mode}${p}\t$Rn!, $dsts",
1176 "$Rn = $wb", []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00001177
Bob Wilson54fc1242009-06-22 21:01:46 +00001178// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001179let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001180 Defs = [R0, R1, R2, R3, R12, LR,
1181 D0, D1, D2, D3, D4, D5, D6, D7,
1182 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001183 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +00001184 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001185 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001186 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001187 Requires<[IsARM, IsNotDarwin]> {
1188 let Inst{31-28} = 0b1110;
Jim Grosbach832859d2010-10-13 22:09:34 +00001189 // FIXME: Encoding info for $func. Needs fixups bits.
Johnny Cheneadeffb2009-10-27 20:45:15 +00001190 }
Evan Cheng277f0742007-06-19 21:05:09 +00001191
Evan Cheng12c3a532008-11-06 17:48:05 +00001192 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001193 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001194 [(ARMcall_pred tglobaladdr:$func)]>,
1195 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +00001196
Evan Chenga8e29892007-01-19 07:51:42 +00001197 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001198 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001199 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001200 [(ARMcall GPR:$func)]>,
1201 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001202 bits<4> func;
Jim Grosbach832859d2010-10-13 22:09:34 +00001203 let Inst{27-4} = 0b000100101111111111110011;
Jim Grosbach62547262010-10-11 18:51:51 +00001204 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001205 }
1206
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001207 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001208 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1209 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001210 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +00001211 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001212 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001213 bits<4> func;
1214 let Inst{27-4} = 0b000100101111111111110001;
1215 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001216 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001217
1218 // ARMv4
1219 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1220 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1221 [(ARMcall_nolink tGPR:$func)]>,
1222 Requires<[IsARM, NoV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001223 bits<4> func;
1224 let Inst{27-4} = 0b000110100000111100000000;
1225 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001226 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001227}
1228
1229// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001230let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001231 Defs = [R0, R1, R2, R3, R9, R12, LR,
1232 D0, D1, D2, D3, D4, D5, D6, D7,
1233 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001234 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +00001235 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001236 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001237 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1238 let Inst{31-28} = 0b1110;
Jim Grosbach832859d2010-10-13 22:09:34 +00001239 // FIXME: Encoding info for $func. Needs fixups bits.
Johnny Cheneadeffb2009-10-27 20:45:15 +00001240 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001241
1242 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001243 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001244 [(ARMcall_pred tglobaladdr:$func)]>,
1245 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001246
1247 // ARMv5T and above
1248 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001249 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001250 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001251 bits<4> func;
1252 let Inst{27-4} = 0b000100101111111111110011;
1253 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001254 }
1255
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001256 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001257 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1258 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001259 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001260 [(ARMcall_nolink tGPR:$func)]>,
1261 Requires<[IsARM, HasV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001262 bits<4> func;
1263 let Inst{27-4} = 0b000100101111111111110001;
1264 let Inst{3-0} = func;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001265 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001266
1267 // ARMv4
1268 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1269 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1270 [(ARMcall_nolink tGPR:$func)]>,
1271 Requires<[IsARM, NoV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001272 bits<4> func;
1273 let Inst{27-4} = 0b000110100000111100000000;
1274 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001275 }
Rafael Espindola35574632006-07-18 17:00:30 +00001276}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001277
Dale Johannesen51e28e62010-06-03 21:09:53 +00001278// Tail calls.
1279
Jim Grosbach832859d2010-10-13 22:09:34 +00001280// FIXME: These should probably be xformed into the non-TC versions of the
1281// instructions as part of MC lowering.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001282let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1283 // Darwin versions.
1284 let Defs = [R0, R1, R2, R3, R9, R12,
1285 D0, D1, D2, D3, D4, D5, D6, D7,
1286 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1287 D27, D28, D29, D30, D31, PC],
1288 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001289 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1290 Pseudo, IIC_Br,
1291 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001292
Evan Cheng6523d2f2010-06-19 00:11:54 +00001293 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1294 Pseudo, IIC_Br,
1295 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001296
Evan Cheng6523d2f2010-06-19 00:11:54 +00001297 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001298 IIC_Br, "b\t$dst @ TAILCALL",
1299 []>, Requires<[IsDarwin]>;
1300
1301 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001302 IIC_Br, "b.w\t$dst @ TAILCALL",
1303 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001304
Evan Cheng6523d2f2010-06-19 00:11:54 +00001305 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1306 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1307 []>, Requires<[IsDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001308 bits<4> dst;
1309 let Inst{31-4} = 0b1110000100101111111111110001;
1310 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001311 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001312 }
1313
1314 // Non-Darwin versions (the difference is R9).
1315 let Defs = [R0, R1, R2, R3, R12,
1316 D0, D1, D2, D3, D4, D5, D6, D7,
1317 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1318 D27, D28, D29, D30, D31, PC],
1319 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001320 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1321 Pseudo, IIC_Br,
1322 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001323
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001324 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001325 Pseudo, IIC_Br,
1326 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001327
Evan Cheng6523d2f2010-06-19 00:11:54 +00001328 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1329 IIC_Br, "b\t$dst @ TAILCALL",
1330 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001331
Evan Cheng6523d2f2010-06-19 00:11:54 +00001332 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1333 IIC_Br, "b.w\t$dst @ TAILCALL",
1334 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001335
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001336 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001337 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1338 []>, Requires<[IsNotDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001339 bits<4> dst;
1340 let Inst{31-4} = 0b1110000100101111111111110001;
1341 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001342 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001343 }
1344}
1345
David Goodwin1a8f36e2009-08-12 18:31:53 +00001346let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001347 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001348 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001349 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001350 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001351 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001352
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001353 let isNotDuplicable = 1, isIndirectBranch = 1,
1354 // FIXME: $imm field is not specified by asm string. Mark as cgonly.
1355 isCodeGenOnly = 1 in {
1356 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
1357 IIC_Br, "mov\tpc, $target$jt",
1358 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
1359 let Inst{11-4} = 0b00000000;
1360 let Inst{15-12} = 0b1111;
1361 let Inst{20} = 0; // S Bit
1362 let Inst{24-21} = 0b1101;
1363 let Inst{27-25} = 0b000;
1364 }
1365 def BR_JTm : JTI<(outs),
1366 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
1367 IIC_Br, "ldr\tpc, $target$jt",
1368 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1369 imm:$id)]> {
1370 let Inst{15-12} = 0b1111;
1371 let Inst{20} = 1; // L bit
1372 let Inst{21} = 0; // W bit
1373 let Inst{22} = 0; // B bit
1374 let Inst{24} = 1; // P bit
1375 let Inst{27-25} = 0b011;
1376 }
1377 def BR_JTadd : JTI<(outs),
1378 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
1379 IIC_Br, "add\tpc, $target, $idx$jt",
1380 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1381 imm:$id)]> {
1382 let Inst{15-12} = 0b1111;
1383 let Inst{20} = 0; // S bit
1384 let Inst{24-21} = 0b0100;
1385 let Inst{27-25} = 0b000;
1386 }
1387 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001388 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001389
Evan Chengc85e8322007-07-05 07:13:32 +00001390 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001391 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001392 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001393 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001394 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001395}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001396
Johnny Chena1e76212010-02-13 02:51:09 +00001397// Branch and Exchange Jazelle -- for disassembly only
1398def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1399 [/* For disassembly only; pattern left blank */]> {
1400 let Inst{23-20} = 0b0010;
1401 //let Inst{19-8} = 0xfff;
1402 let Inst{7-4} = 0b0010;
1403}
1404
Johnny Chen0296f3e2010-02-16 21:59:54 +00001405// Secure Monitor Call is a system instruction -- for disassembly only
1406def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1407 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001408 bits<4> opt;
1409 let Inst{23-4} = 0b01100000000000000111;
1410 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001411}
1412
Johnny Chen64dfb782010-02-16 20:04:27 +00001413// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001414let isCall = 1 in {
1415def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001416 [/* For disassembly only; pattern left blank */]> {
1417 bits<24> svc;
1418 let Inst{23-0} = svc;
1419}
Johnny Chen85d5a892010-02-10 18:02:25 +00001420}
1421
Johnny Chenfb566792010-02-17 21:39:10 +00001422// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001423let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001424def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1425 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001426 [/* For disassembly only; pattern left blank */]> {
1427 let Inst{31-28} = 0b1111;
1428 let Inst{22-20} = 0b110; // W = 1
1429}
1430
Jim Grosbache6913602010-11-03 01:01:43 +00001431def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1432 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001433 [/* For disassembly only; pattern left blank */]> {
1434 let Inst{31-28} = 0b1111;
1435 let Inst{22-20} = 0b100; // W = 0
1436}
1437
Johnny Chenfb566792010-02-17 21:39:10 +00001438// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001439def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1440 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001441 [/* For disassembly only; pattern left blank */]> {
1442 let Inst{31-28} = 0b1111;
1443 let Inst{22-20} = 0b011; // W = 1
1444}
1445
Jim Grosbache6913602010-11-03 01:01:43 +00001446def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1447 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001448 [/* For disassembly only; pattern left blank */]> {
1449 let Inst{31-28} = 0b1111;
1450 let Inst{22-20} = 0b001; // W = 0
1451}
Chris Lattner39ee0362010-10-31 19:10:56 +00001452} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001453
Evan Chenga8e29892007-01-19 07:51:42 +00001454//===----------------------------------------------------------------------===//
1455// Load / store Instructions.
1456//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001457
Evan Chenga8e29892007-01-19 07:51:42 +00001458// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001459
1460
Evan Cheng7e2fe912010-10-28 06:47:08 +00001461defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001462 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001463defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001464 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001465defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001466 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001467defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001468 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001469
Evan Chengfa775d02007-03-19 07:20:03 +00001470// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001471let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1472 isReMaterializable = 1 in
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001473def LDRcp : AIldst1<0b010, 0, 1, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001474 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr", []> {
1475 bits<4> Rt;
1476 bits<17> addr;
1477 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1478 let Inst{19-16} = 0b1111;
1479 let Inst{15-12} = Rt;
1480 let Inst{11-0} = addr{11-0}; // imm12
1481}
Evan Chengfa775d02007-03-19 07:20:03 +00001482
Evan Chenga8e29892007-01-19 07:51:42 +00001483// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001484def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001485 IIC_iLoad_bh_r, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001486 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001487
Evan Chenga8e29892007-01-19 07:51:42 +00001488// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001489def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001490 IIC_iLoad_bh_r, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001491 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001492
David Goodwin5d598aa2009-08-19 18:00:44 +00001493def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001494 IIC_iLoad_bh_r, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001495 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001496
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001497let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1498 isCodeGenOnly = 1 in { // $dst2 doesn't exist in asmstring?
Evan Chenga8e29892007-01-19 07:51:42 +00001499// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001500def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001501 IIC_iLoad_d_r, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001502 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001503
Evan Chenga8e29892007-01-19 07:51:42 +00001504// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001505def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001506 (ins addrmode2:$addr), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001507 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001508
Evan Chengd87293c2008-11-06 08:47:38 +00001509def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001510 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001511 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001512
Evan Chengd87293c2008-11-06 08:47:38 +00001513def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001514 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001515 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001516
Evan Chengd87293c2008-11-06 08:47:38 +00001517def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001518 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001519 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001520
Evan Chengd87293c2008-11-06 08:47:38 +00001521def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001522 (ins addrmode2:$addr), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001523 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001524
Evan Chengd87293c2008-11-06 08:47:38 +00001525def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001526 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001527 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001528
Evan Chengd87293c2008-11-06 08:47:38 +00001529def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001530 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001531 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001532
Evan Chengd87293c2008-11-06 08:47:38 +00001533def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001534 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001535 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001536
Evan Chengd87293c2008-11-06 08:47:38 +00001537def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001538 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001539 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001540
Evan Chengd87293c2008-11-06 08:47:38 +00001541def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001542 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001543 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001544
1545// For disassembly only
1546def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001547 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001548 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1549 Requires<[IsARM, HasV5TE]>;
1550
1551// For disassembly only
1552def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001553 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001554 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1555 Requires<[IsARM, HasV5TE]>;
1556
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001557} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001558
Johnny Chenadb561d2010-02-18 03:27:42 +00001559// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001560
1561def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001562 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001563 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1564 let Inst{21} = 1; // overwrite
1565}
1566
1567def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001568 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001569 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1570 let Inst{21} = 1; // overwrite
1571}
1572
1573def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001574 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001575 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1576 let Inst{21} = 1; // overwrite
1577}
1578
1579def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001580 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001581 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1582 let Inst{21} = 1; // overwrite
1583}
1584
1585def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001586 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001587 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001588 let Inst{21} = 1; // overwrite
1589}
1590
Evan Chenga8e29892007-01-19 07:51:42 +00001591// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001592
1593// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001594def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001595 IIC_iStore_bh_r, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001596 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1597
Evan Chenga8e29892007-01-19 07:51:42 +00001598// Store doubleword
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001599let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1600 isCodeGenOnly = 1 in // $src2 doesn't exist in asm string
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001601def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001602 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001603 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001604
1605// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001606def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001607 (ins GPR:$src, GPR:$base, am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001608 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001609 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001610 [(set GPR:$base_wb,
1611 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1612
Evan Chengd87293c2008-11-06 08:47:38 +00001613def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001614 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001615 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001616 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001617 [(set GPR:$base_wb,
1618 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1619
Evan Chengd87293c2008-11-06 08:47:38 +00001620def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001621 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001622 StMiscFrm, IIC_iStore_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001623 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001624 [(set GPR:$base_wb,
1625 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1626
Evan Chengd87293c2008-11-06 08:47:38 +00001627def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001628 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001629 StMiscFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001630 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001631 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1632 GPR:$base, am3offset:$offset))]>;
1633
Evan Chengd87293c2008-11-06 08:47:38 +00001634def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001635 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001636 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001637 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001638 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1639 GPR:$base, am2offset:$offset))]>;
1640
Evan Chengd87293c2008-11-06 08:47:38 +00001641def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001642 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001643 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001644 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001645 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1646 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001647
Johnny Chen39a4bb32010-02-18 22:31:18 +00001648// For disassembly only
1649def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1650 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001651 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001652 "strd", "\t$src1, $src2, [$base, $offset]!",
1653 "$base = $base_wb", []>;
1654
1655// For disassembly only
1656def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1657 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001658 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001659 "strd", "\t$src1, $src2, [$base], $offset",
1660 "$base = $base_wb", []>;
1661
Johnny Chenad4df4c2010-03-01 19:22:00 +00001662// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001663
1664def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001665 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001666 StFrm, IIC_iStore_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001667 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1668 [/* For disassembly only; pattern left blank */]> {
1669 let Inst{21} = 1; // overwrite
1670}
1671
1672def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001673 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001674 StFrm, IIC_iStore_bh_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001675 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1676 [/* For disassembly only; pattern left blank */]> {
1677 let Inst{21} = 1; // overwrite
1678}
1679
Johnny Chenad4df4c2010-03-01 19:22:00 +00001680def STRHT: AI3sthpo<(outs GPR:$base_wb),
1681 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001682 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001683 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1684 [/* For disassembly only; pattern left blank */]> {
1685 let Inst{21} = 1; // overwrite
1686}
1687
Evan Chenga8e29892007-01-19 07:51:42 +00001688//===----------------------------------------------------------------------===//
1689// Load / store multiple Instructions.
1690//
1691
Chris Lattner39ee0362010-10-31 19:10:56 +00001692let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1693 isCodeGenOnly = 1 in {
Jim Grosbache6913602010-11-03 01:01:43 +00001694def LDM : AXI4ld<(outs), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001695 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001696 IndexModeNone, LdStMulFrm, IIC_iLoad_m,
Jim Grosbache6913602010-11-03 01:01:43 +00001697 "ldm${amode}${p}\t$Rn, $dsts", "", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001698
Jim Grosbache6913602010-11-03 01:01:43 +00001699def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
Bob Wilson815baeb2010-03-13 01:08:20 +00001700 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001701 IndexModeUpd, LdStMulFrm, IIC_iLoad_mu,
Jim Grosbache6913602010-11-03 01:01:43 +00001702 "ldm${amode}${p}\t$Rn!, $dsts",
1703 "$Rn = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001704} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001705
Chris Lattner39ee0362010-10-31 19:10:56 +00001706let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1707 isCodeGenOnly = 1 in {
Jim Grosbache6913602010-11-03 01:01:43 +00001708def STM : AXI4st<(outs), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001709 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001710 IndexModeNone, LdStMulFrm, IIC_iStore_m,
Jim Grosbache6913602010-11-03 01:01:43 +00001711 "stm${amode}${p}\t$Rn, $srcs", "", []>;
Bob Wilson815baeb2010-03-13 01:08:20 +00001712
Jim Grosbache6913602010-11-03 01:01:43 +00001713def STM_UPD : AXI4st<(outs GPR:$wb), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
Bob Wilson815baeb2010-03-13 01:08:20 +00001714 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001715 IndexModeUpd, LdStMulFrm, IIC_iStore_mu,
Jim Grosbache6913602010-11-03 01:01:43 +00001716 "stm${amode}${p}\t$Rn!, $srcs",
1717 "$Rn = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001718} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001719
1720//===----------------------------------------------------------------------===//
1721// Move Instructions.
1722//
1723
Evan Chengcd799b92009-06-12 20:46:18 +00001724let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001725def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1726 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1727 bits<4> Rd;
1728 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001729
Johnny Chen04301522009-11-07 00:54:36 +00001730 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001731 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001732 let Inst{3-0} = Rm;
1733 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001734}
1735
Dale Johannesen38d5f042010-06-15 22:24:08 +00001736// A version for the smaller set of tail call registers.
1737let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001738def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001739 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1740 bits<4> Rd;
1741 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001742
Dale Johannesen38d5f042010-06-15 22:24:08 +00001743 let Inst{11-4} = 0b00000000;
1744 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001745 let Inst{3-0} = Rm;
1746 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001747}
1748
Evan Chengf40deed2010-10-27 23:41:30 +00001749def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001750 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00001751 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
1752 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001753 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001754 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001755 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001756 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001757 let Inst{25} = 0;
1758}
Evan Chenga2515702007-03-19 07:09:02 +00001759
Evan Chengb3379fb2009-02-05 08:42:55 +00001760let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001761def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1762 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001763 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001764 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001765 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001766 let Inst{15-12} = Rd;
1767 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001768 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001769}
1770
1771let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach1de588d2010-10-14 18:54:27 +00001772def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001773 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001774 "movw", "\t$Rd, $imm",
1775 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001776 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001777 bits<4> Rd;
1778 bits<16> imm;
1779 let Inst{15-12} = Rd;
1780 let Inst{11-0} = imm{11-0};
1781 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001782 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001783 let Inst{25} = 1;
1784}
1785
Jim Grosbach1de588d2010-10-14 18:54:27 +00001786let Constraints = "$src = $Rd" in
1787def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001788 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001789 "movt", "\t$Rd, $imm",
1790 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00001791 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001792 lo16AllZero:$imm))]>, UnaryDP,
1793 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001794 bits<4> Rd;
1795 bits<16> imm;
1796 let Inst{15-12} = Rd;
1797 let Inst{11-0} = imm{11-0};
1798 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001799 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001800 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001801}
Evan Cheng13ab0202007-07-10 18:08:01 +00001802
Evan Cheng20956592009-10-21 08:15:52 +00001803def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1804 Requires<[IsARM, HasV6T2]>;
1805
David Goodwinca01a8d2009-09-01 18:32:09 +00001806let Uses = [CPSR] in
Jim Grosbach7032f922010-10-14 22:57:13 +00001807def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi, "",
1808 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
1809 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001810
1811// These aren't really mov instructions, but we have to define them this way
1812// due to flag operands.
1813
Evan Cheng071a2792007-09-11 19:55:27 +00001814let Defs = [CPSR] in {
Jim Grosbach7032f922010-10-14 22:57:13 +00001815def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1816 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
1817 Requires<[IsARM]>;
1818def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1819 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
1820 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001821}
Evan Chenga8e29892007-01-19 07:51:42 +00001822
Evan Chenga8e29892007-01-19 07:51:42 +00001823//===----------------------------------------------------------------------===//
1824// Extend Instructions.
1825//
1826
1827// Sign extenders
1828
Evan Cheng576a3962010-09-25 00:49:35 +00001829defm SXTB : AI_ext_rrot<0b01101010,
1830 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1831defm SXTH : AI_ext_rrot<0b01101011,
1832 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001833
Evan Cheng576a3962010-09-25 00:49:35 +00001834defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00001835 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001836defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00001837 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001838
Johnny Chen2ec5e492010-02-22 21:50:40 +00001839// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001840defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001841
1842// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001843defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001844
1845// Zero extenders
1846
1847let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00001848defm UXTB : AI_ext_rrot<0b01101110,
1849 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1850defm UXTH : AI_ext_rrot<0b01101111,
1851 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1852defm UXTB16 : AI_ext_rrot<0b01101100,
1853 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001854
Jim Grosbach542f6422010-07-28 23:25:44 +00001855// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1856// The transformation should probably be done as a combiner action
1857// instead so we can include a check for masking back in the upper
1858// eight bits of the source into the lower eight bits of the result.
1859//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
1860// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001861def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001862 (UXTB16r_rot GPR:$Src, 8)>;
1863
Evan Cheng576a3962010-09-25 00:49:35 +00001864defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001865 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001866defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001867 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001868}
1869
Evan Chenga8e29892007-01-19 07:51:42 +00001870// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001871// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001872defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001873
Evan Chenga8e29892007-01-19 07:51:42 +00001874
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001875def SBFX : I<(outs GPR:$Rd),
1876 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001877 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001878 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001879 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001880 bits<4> Rd;
1881 bits<4> Rn;
1882 bits<5> lsb;
1883 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001884 let Inst{27-21} = 0b0111101;
1885 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001886 let Inst{20-16} = width;
1887 let Inst{15-12} = Rd;
1888 let Inst{11-7} = lsb;
1889 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001890}
1891
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001892def UBFX : I<(outs GPR:$Rd),
1893 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001894 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001895 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001896 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001897 bits<4> Rd;
1898 bits<4> Rn;
1899 bits<5> lsb;
1900 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001901 let Inst{27-21} = 0b0111111;
1902 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001903 let Inst{20-16} = width;
1904 let Inst{15-12} = Rd;
1905 let Inst{11-7} = lsb;
1906 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001907}
1908
Evan Chenga8e29892007-01-19 07:51:42 +00001909//===----------------------------------------------------------------------===//
1910// Arithmetic Instructions.
1911//
1912
Jim Grosbach26421962008-10-14 20:36:24 +00001913defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001914 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001915 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001916defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001917 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001918 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001919
Evan Chengc85e8322007-07-05 07:13:32 +00001920// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001921defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001922 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00001923 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1924defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001925 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00001926 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001927
Evan Cheng62674222009-06-25 23:34:10 +00001928defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001929 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001930defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001931 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001932defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001933 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001934defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001935 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001936
Jim Grosbach84760882010-10-15 18:42:41 +00001937def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1938 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
1939 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
1940 bits<4> Rd;
1941 bits<4> Rn;
1942 bits<12> imm;
1943 let Inst{25} = 1;
1944 let Inst{15-12} = Rd;
1945 let Inst{19-16} = Rn;
1946 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00001947}
Evan Cheng13ab0202007-07-10 18:08:01 +00001948
Bob Wilsoncff71782010-08-05 18:23:43 +00001949// The reg/reg form is only defined for the disassembler; for codegen it is
1950// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00001951def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1952 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00001953 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00001954 bits<4> Rd;
1955 bits<4> Rn;
1956 bits<4> Rm;
1957 let Inst{11-4} = 0b00000000;
1958 let Inst{25} = 0;
1959 let Inst{3-0} = Rm;
1960 let Inst{15-12} = Rd;
1961 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00001962}
1963
Jim Grosbach84760882010-10-15 18:42:41 +00001964def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1965 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
1966 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
1967 bits<4> Rd;
1968 bits<4> Rn;
1969 bits<12> shift;
1970 let Inst{25} = 0;
1971 let Inst{11-0} = shift;
1972 let Inst{15-12} = Rd;
1973 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00001974}
Evan Chengc85e8322007-07-05 07:13:32 +00001975
1976// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001977let Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00001978def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1979 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
1980 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
1981 bits<4> Rd;
1982 bits<4> Rn;
1983 bits<12> imm;
1984 let Inst{25} = 1;
1985 let Inst{20} = 1;
1986 let Inst{15-12} = Rd;
1987 let Inst{19-16} = Rn;
1988 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00001989}
Jim Grosbach84760882010-10-15 18:42:41 +00001990def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1991 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
1992 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
1993 bits<4> Rd;
1994 bits<4> Rn;
1995 bits<12> shift;
1996 let Inst{25} = 0;
1997 let Inst{20} = 1;
1998 let Inst{11-0} = shift;
1999 let Inst{15-12} = Rd;
2000 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002001}
Evan Cheng071a2792007-09-11 19:55:27 +00002002}
Evan Chengc85e8322007-07-05 07:13:32 +00002003
Evan Cheng62674222009-06-25 23:34:10 +00002004let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002005def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2006 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2007 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002008 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002009 bits<4> Rd;
2010 bits<4> Rn;
2011 bits<12> imm;
2012 let Inst{25} = 1;
2013 let Inst{15-12} = Rd;
2014 let Inst{19-16} = Rn;
2015 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002016}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002017// The reg/reg form is only defined for the disassembler; for codegen it is
2018// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002019def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2020 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002021 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002022 bits<4> Rd;
2023 bits<4> Rn;
2024 bits<4> Rm;
2025 let Inst{11-4} = 0b00000000;
2026 let Inst{25} = 0;
2027 let Inst{3-0} = Rm;
2028 let Inst{15-12} = Rd;
2029 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002030}
Jim Grosbach84760882010-10-15 18:42:41 +00002031def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2032 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2033 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002034 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002035 bits<4> Rd;
2036 bits<4> Rn;
2037 bits<12> shift;
2038 let Inst{25} = 0;
2039 let Inst{11-0} = shift;
2040 let Inst{15-12} = Rd;
2041 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002042}
Evan Cheng62674222009-06-25 23:34:10 +00002043}
2044
2045// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00002046let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002047def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2048 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2049 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002050 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002051 bits<4> Rd;
2052 bits<4> Rn;
2053 bits<12> imm;
2054 let Inst{25} = 1;
2055 let Inst{20} = 1;
2056 let Inst{15-12} = Rd;
2057 let Inst{19-16} = Rn;
2058 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002059}
Jim Grosbach84760882010-10-15 18:42:41 +00002060def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2061 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2062 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002063 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002064 bits<4> Rd;
2065 bits<4> Rn;
2066 bits<12> shift;
2067 let Inst{25} = 0;
2068 let Inst{20} = 1;
2069 let Inst{11-0} = shift;
2070 let Inst{15-12} = Rd;
2071 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002072}
Evan Cheng071a2792007-09-11 19:55:27 +00002073}
Evan Cheng2c614c52007-06-06 10:17:05 +00002074
Evan Chenga8e29892007-01-19 07:51:42 +00002075// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002076// The assume-no-carry-in form uses the negation of the input since add/sub
2077// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2078// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2079// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002080def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2081 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002082def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2083 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2084// The with-carry-in form matches bitwise not instead of the negation.
2085// Effectively, the inverse interpretation of the carry flag already accounts
2086// for part of the negation.
2087def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2088 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002089
2090// Note: These are implemented in C++ code, because they have to generate
2091// ADD/SUBrs instructions, which use a complex pattern that a xform function
2092// cannot produce.
2093// (mul X, 2^n+1) -> (add (X << n), X)
2094// (mul X, 2^n-1) -> (rsb X, (X << n))
2095
Johnny Chen667d1272010-02-22 18:50:54 +00002096// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002097// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002098class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Nate Begeman692433b2010-07-29 17:56:55 +00002099 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002100 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, IIC_iALUr,
2101 opc, "\t$Rd, $Rn, $Rm", pattern> {
2102 bits<4> Rd;
2103 bits<4> Rn;
2104 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002105 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002106 let Inst{11-4} = op11_4;
2107 let Inst{19-16} = Rn;
2108 let Inst{15-12} = Rd;
2109 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002110}
2111
Johnny Chen667d1272010-02-22 18:50:54 +00002112// Saturating add/subtract -- for disassembly only
2113
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002114def QADD : AAI<0b00010000, 0b00000101, "qadd",
2115 [(set GPR:$Rd, (int_arm_qadd GPR:$Rn, GPR:$Rm))]>;
2116def QSUB : AAI<0b00010010, 0b00000101, "qsub",
2117 [(set GPR:$Rd, (int_arm_qsub GPR:$Rn, GPR:$Rm))]>;
2118def QDADD : AAI<0b00010100, 0b00000101, "qdadd">;
2119def QDSUB : AAI<0b00010110, 0b00000101, "qdsub">;
2120
2121def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2122def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2123def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2124def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2125def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2126def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2127def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2128def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2129def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2130def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2131def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2132def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002133
2134// Signed/Unsigned add/subtract -- for disassembly only
2135
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002136def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2137def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2138def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2139def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2140def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2141def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2142def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2143def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2144def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2145def USAX : AAI<0b01100101, 0b11110101, "usax">;
2146def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2147def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002148
2149// Signed/Unsigned halving add/subtract -- for disassembly only
2150
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002151def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2152def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2153def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2154def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2155def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2156def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2157def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2158def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2159def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2160def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2161def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2162def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002163
Johnny Chenadc77332010-02-26 22:04:29 +00002164// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002165
Jim Grosbach70987fb2010-10-18 23:35:38 +00002166def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002167 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002168 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002169 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002170 bits<4> Rd;
2171 bits<4> Rn;
2172 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002173 let Inst{27-20} = 0b01111000;
2174 let Inst{15-12} = 0b1111;
2175 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002176 let Inst{19-16} = Rd;
2177 let Inst{11-8} = Rm;
2178 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002179}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002180def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002181 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002182 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002183 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002184 bits<4> Rd;
2185 bits<4> Rn;
2186 bits<4> Rm;
2187 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002188 let Inst{27-20} = 0b01111000;
2189 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002190 let Inst{19-16} = Rd;
2191 let Inst{15-12} = Ra;
2192 let Inst{11-8} = Rm;
2193 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002194}
2195
2196// Signed/Unsigned saturate -- for disassembly only
2197
Jim Grosbach70987fb2010-10-18 23:35:38 +00002198def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2199 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002200 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002201 bits<4> Rd;
2202 bits<5> sat_imm;
2203 bits<4> Rn;
2204 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002205 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002206 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002207 let Inst{20-16} = sat_imm;
2208 let Inst{15-12} = Rd;
2209 let Inst{11-7} = sh{7-3};
2210 let Inst{6} = sh{0};
2211 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002212}
2213
Jim Grosbach70987fb2010-10-18 23:35:38 +00002214def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2215 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002216 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002217 bits<4> Rd;
2218 bits<4> sat_imm;
2219 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002220 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002221 let Inst{11-4} = 0b11110011;
2222 let Inst{15-12} = Rd;
2223 let Inst{19-16} = sat_imm;
2224 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002225}
2226
Jim Grosbach70987fb2010-10-18 23:35:38 +00002227def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2228 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002229 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002230 bits<4> Rd;
2231 bits<5> sat_imm;
2232 bits<4> Rn;
2233 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002234 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002235 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002236 let Inst{15-12} = Rd;
2237 let Inst{11-7} = sh{7-3};
2238 let Inst{6} = sh{0};
2239 let Inst{20-16} = sat_imm;
2240 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002241}
2242
Jim Grosbach70987fb2010-10-18 23:35:38 +00002243def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2244 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002245 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002246 bits<4> Rd;
2247 bits<4> sat_imm;
2248 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002249 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002250 let Inst{11-4} = 0b11110011;
2251 let Inst{15-12} = Rd;
2252 let Inst{19-16} = sat_imm;
2253 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002254}
Evan Chenga8e29892007-01-19 07:51:42 +00002255
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002256def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2257def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002258
Evan Chenga8e29892007-01-19 07:51:42 +00002259//===----------------------------------------------------------------------===//
2260// Bitwise Instructions.
2261//
2262
Jim Grosbach26421962008-10-14 20:36:24 +00002263defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002264 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002265 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002266defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002267 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002268 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002269defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002270 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002271 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002272defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002273 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002274 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002275
Jim Grosbach3fea191052010-10-21 22:03:21 +00002276def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002277 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002278 "bfc", "\t$Rd, $imm", "$src = $Rd",
2279 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002280 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002281 bits<4> Rd;
2282 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002283 let Inst{27-21} = 0b0111110;
2284 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002285 let Inst{15-12} = Rd;
2286 let Inst{11-7} = imm{4-0}; // lsb
2287 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002288}
2289
Johnny Chenb2503c02010-02-17 06:31:48 +00002290// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002291def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002292 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002293 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2294 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002295 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002296 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002297 bits<4> Rd;
2298 bits<4> Rn;
2299 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002300 let Inst{27-21} = 0b0111110;
2301 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002302 let Inst{15-12} = Rd;
2303 let Inst{11-7} = imm{4-0}; // lsb
2304 let Inst{20-16} = imm{9-5}; // width
2305 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002306}
2307
Jim Grosbach36860462010-10-21 22:19:32 +00002308def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2309 "mvn", "\t$Rd, $Rm",
2310 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2311 bits<4> Rd;
2312 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002313 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002314 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002315 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002316 let Inst{15-12} = Rd;
2317 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002318}
Jim Grosbach36860462010-10-21 22:19:32 +00002319def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2320 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2321 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2322 bits<4> Rd;
2323 bits<4> Rm;
2324 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002325 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002326 let Inst{19-16} = 0b0000;
2327 let Inst{15-12} = Rd;
2328 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002329}
Evan Chengb3379fb2009-02-05 08:42:55 +00002330let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002331def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2332 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2333 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2334 bits<4> Rd;
2335 bits<4> Rm;
2336 bits<12> imm;
2337 let Inst{25} = 1;
2338 let Inst{19-16} = 0b0000;
2339 let Inst{15-12} = Rd;
2340 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002341}
Evan Chenga8e29892007-01-19 07:51:42 +00002342
2343def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2344 (BICri GPR:$src, so_imm_not:$imm)>;
2345
2346//===----------------------------------------------------------------------===//
2347// Multiply Instructions.
2348//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002349class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2350 string opc, string asm, list<dag> pattern>
2351 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2352 bits<4> Rd;
2353 bits<4> Rm;
2354 bits<4> Rn;
2355 let Inst{19-16} = Rd;
2356 let Inst{11-8} = Rm;
2357 let Inst{3-0} = Rn;
2358}
2359class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2360 string opc, string asm, list<dag> pattern>
2361 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2362 bits<4> RdLo;
2363 bits<4> RdHi;
2364 bits<4> Rm;
2365 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002366 let Inst{19-16} = RdHi;
2367 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002368 let Inst{11-8} = Rm;
2369 let Inst{3-0} = Rn;
2370}
Evan Chenga8e29892007-01-19 07:51:42 +00002371
Evan Cheng8de898a2009-06-26 00:19:44 +00002372let isCommutable = 1 in
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002373def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2374 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
2375 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002376
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002377def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2378 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
2379 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]> {
2380 bits<4> Ra;
2381 let Inst{15-12} = Ra;
2382}
Evan Chenga8e29892007-01-19 07:51:42 +00002383
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002384def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002385 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00002386 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002387 Requires<[IsARM, HasV6T2]> {
2388 bits<4> Rd;
2389 bits<4> Rm;
2390 bits<4> Rn;
2391 let Inst{19-16} = Rd;
2392 let Inst{11-8} = Rm;
2393 let Inst{3-0} = Rn;
2394}
Evan Chengedcbada2009-07-06 22:05:45 +00002395
Evan Chenga8e29892007-01-19 07:51:42 +00002396// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002397
Evan Chengcd799b92009-06-12 20:46:18 +00002398let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002399let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002400def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2401 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2402 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002403
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002404def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2405 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2406 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002407}
Evan Chenga8e29892007-01-19 07:51:42 +00002408
2409// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002410def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2411 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2412 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002413
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002414def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2415 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2416 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002417
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002418def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2419 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2420 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2421 Requires<[IsARM, HasV6]> {
2422 bits<4> RdLo;
2423 bits<4> RdHi;
2424 bits<4> Rm;
2425 bits<4> Rn;
2426 let Inst{19-16} = RdLo;
2427 let Inst{15-12} = RdHi;
2428 let Inst{11-8} = Rm;
2429 let Inst{3-0} = Rn;
2430}
Evan Chengcd799b92009-06-12 20:46:18 +00002431} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002432
2433// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002434def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2435 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2436 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002437 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002438 let Inst{15-12} = 0b1111;
2439}
Evan Cheng13ab0202007-07-10 18:08:01 +00002440
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002441def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2442 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002443 [/* For disassembly only; pattern left blank */]>,
2444 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002445 let Inst{15-12} = 0b1111;
2446}
2447
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002448def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2449 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2450 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2451 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2452 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002453
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002454def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2455 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2456 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002457 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002458 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002459
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002460def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2461 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2462 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2463 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2464 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002465
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002466def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2467 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2468 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002469 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002470 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002471
Raul Herbster37fb5b12007-08-30 23:25:47 +00002472multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002473 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2474 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2475 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2476 (sext_inreg GPR:$Rm, i16)))]>,
2477 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002478
Jim Grosbach3870b752010-10-22 18:35:16 +00002479 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2480 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2481 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2482 (sra GPR:$Rm, (i32 16))))]>,
2483 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002484
Jim Grosbach3870b752010-10-22 18:35:16 +00002485 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2486 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2487 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2488 (sext_inreg GPR:$Rm, i16)))]>,
2489 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002490
Jim Grosbach3870b752010-10-22 18:35:16 +00002491 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2492 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2493 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2494 (sra GPR:$Rm, (i32 16))))]>,
2495 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002496
Jim Grosbach3870b752010-10-22 18:35:16 +00002497 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2498 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2499 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2500 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2501 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002502
Jim Grosbach3870b752010-10-22 18:35:16 +00002503 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2504 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2505 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2506 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2507 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002508}
2509
Raul Herbster37fb5b12007-08-30 23:25:47 +00002510
2511multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002512 def BB : AMulxyI<0b0001000, 0b00, (outs GPR:$Rd),
2513 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2514 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2515 [(set GPR:$Rd, (add GPR:$Ra,
2516 (opnode (sext_inreg GPR:$Rn, i16),
2517 (sext_inreg GPR:$Rm, i16))))]>,
2518 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002519
Jim Grosbach3870b752010-10-22 18:35:16 +00002520 def BT : AMulxyI<0b0001000, 0b10, (outs GPR:$Rd),
2521 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2522 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2523 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2524 (sra GPR:$Rm, (i32 16)))))]>,
2525 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002526
Jim Grosbach3870b752010-10-22 18:35:16 +00002527 def TB : AMulxyI<0b0001000, 0b01, (outs GPR:$Rd),
2528 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2529 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2530 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2531 (sext_inreg GPR:$Rm, i16))))]>,
2532 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002533
Jim Grosbach3870b752010-10-22 18:35:16 +00002534 def TT : AMulxyI<0b0001000, 0b11, (outs GPR:$Rd),
2535 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2536 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2537 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2538 (sra GPR:$Rm, (i32 16)))))]>,
2539 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002540
Jim Grosbach3870b752010-10-22 18:35:16 +00002541 def WB : AMulxyI<0b0001001, 0b00, (outs GPR:$Rd),
2542 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2543 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2544 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2545 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2546 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002547
Jim Grosbach3870b752010-10-22 18:35:16 +00002548 def WT : AMulxyI<0b0001001, 0b10, (outs GPR:$Rd),
2549 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2550 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2551 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2552 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2553 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002554}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002555
Raul Herbster37fb5b12007-08-30 23:25:47 +00002556defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2557defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002558
Johnny Chen83498e52010-02-12 21:59:23 +00002559// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002560def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2561 (ins GPR:$Rn, GPR:$Rm),
2562 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002563 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002564 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002565
Jim Grosbach3870b752010-10-22 18:35:16 +00002566def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2567 (ins GPR:$Rn, GPR:$Rm),
2568 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002569 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002570 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002571
Jim Grosbach3870b752010-10-22 18:35:16 +00002572def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2573 (ins GPR:$Rn, GPR:$Rm),
2574 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002575 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002576 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002577
Jim Grosbach3870b752010-10-22 18:35:16 +00002578def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2579 (ins GPR:$Rn, GPR:$Rm),
2580 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002581 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002582 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002583
Johnny Chen667d1272010-02-22 18:50:54 +00002584// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002585class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2586 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002587 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002588 bits<4> Rn;
2589 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002590 let Inst{4} = 1;
2591 let Inst{5} = swap;
2592 let Inst{6} = sub;
2593 let Inst{7} = 0;
2594 let Inst{21-20} = 0b00;
2595 let Inst{22} = long;
2596 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002597 let Inst{11-8} = Rm;
2598 let Inst{3-0} = Rn;
2599}
2600class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2601 InstrItinClass itin, string opc, string asm>
2602 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2603 bits<4> Rd;
2604 let Inst{15-12} = 0b1111;
2605 let Inst{19-16} = Rd;
2606}
2607class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2608 InstrItinClass itin, string opc, string asm>
2609 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2610 bits<4> Ra;
2611 let Inst{15-12} = Ra;
2612}
2613class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2614 InstrItinClass itin, string opc, string asm>
2615 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2616 bits<4> RdLo;
2617 bits<4> RdHi;
2618 let Inst{19-16} = RdHi;
2619 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002620}
2621
2622multiclass AI_smld<bit sub, string opc> {
2623
Jim Grosbach385e1362010-10-22 19:15:30 +00002624 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2625 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002626
Jim Grosbach385e1362010-10-22 19:15:30 +00002627 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2628 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002629
Jim Grosbach385e1362010-10-22 19:15:30 +00002630 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2631 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2632 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002633
Jim Grosbach385e1362010-10-22 19:15:30 +00002634 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2635 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2636 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002637
2638}
2639
2640defm SMLA : AI_smld<0, "smla">;
2641defm SMLS : AI_smld<1, "smls">;
2642
Johnny Chen2ec5e492010-02-22 21:50:40 +00002643multiclass AI_sdml<bit sub, string opc> {
2644
Jim Grosbach385e1362010-10-22 19:15:30 +00002645 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2646 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2647 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2648 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002649}
2650
2651defm SMUA : AI_sdml<0, "smua">;
2652defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002653
Evan Chenga8e29892007-01-19 07:51:42 +00002654//===----------------------------------------------------------------------===//
2655// Misc. Arithmetic Instructions.
2656//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002657
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002658def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2659 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2660 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002661
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002662def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2663 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2664 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2665 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002666
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002667def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2668 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2669 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002670
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002671def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2672 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2673 [(set GPR:$Rd,
2674 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
2675 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
2676 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
2677 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
2678 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002679
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002680def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2681 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
2682 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00002683 (sext_inreg
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002684 (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
2685 (shl GPR:$Rm, (i32 8))), i16))]>,
2686 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002687
Bob Wilsonf955f292010-08-17 17:23:19 +00002688def lsl_shift_imm : SDNodeXForm<imm, [{
2689 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2690 return CurDAG->getTargetConstant(Sh, MVT::i32);
2691}]>;
2692
2693def lsl_amt : PatLeaf<(i32 imm), [{
2694 return (N->getZExtValue() < 32);
2695}], lsl_shift_imm>;
2696
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002697def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
2698 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2699 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2700 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
2701 (and (shl GPR:$Rm, lsl_amt:$sh),
2702 0xFFFF0000)))]>,
2703 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002704
Evan Chenga8e29892007-01-19 07:51:42 +00002705// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002706def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
2707 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
2708def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
2709 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002710
Bob Wilsonf955f292010-08-17 17:23:19 +00002711def asr_shift_imm : SDNodeXForm<imm, [{
2712 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2713 return CurDAG->getTargetConstant(Sh, MVT::i32);
2714}]>;
2715
2716def asr_amt : PatLeaf<(i32 imm), [{
2717 return (N->getZExtValue() <= 32);
2718}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002719
Bob Wilsondc66eda2010-08-16 22:26:55 +00002720// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2721// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002722def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
2723 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2724 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2725 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
2726 (and (sra GPR:$Rm, asr_amt:$sh),
2727 0xFFFF)))]>,
2728 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002729
Evan Chenga8e29892007-01-19 07:51:42 +00002730// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2731// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002732def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002733 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002734def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002735 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2736 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002737
Evan Chenga8e29892007-01-19 07:51:42 +00002738//===----------------------------------------------------------------------===//
2739// Comparison Instructions...
2740//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002741
Jim Grosbach26421962008-10-14 20:36:24 +00002742defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002743 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002744 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002745
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002746// FIXME: We have to be careful when using the CMN instruction and comparison
2747// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002748// results:
2749//
2750// rsbs r1, r1, 0
2751// cmp r0, r1
2752// mov r0, #0
2753// it ls
2754// mov r0, #1
2755//
2756// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002757//
Bill Wendling6165e872010-08-26 18:33:51 +00002758// cmn r0, r1
2759// mov r0, #0
2760// it ls
2761// mov r0, #1
2762//
2763// However, the CMN gives the *opposite* result when r1 is 0. This is because
2764// the carry flag is set in the CMP case but not in the CMN case. In short, the
2765// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2766// value of r0 and the carry bit (because the "carry bit" parameter to
2767// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2768// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2769// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2770// parameter to AddWithCarry is defined as 0).
2771//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002772// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002773//
2774// x = 0
2775// ~x = 0xFFFF FFFF
2776// ~x + 1 = 0x1 0000 0000
2777// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2778//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002779// Therefore, we should disable CMN when comparing against zero, until we can
2780// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2781// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002782//
2783// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2784//
2785// This is related to <rdar://problem/7569620>.
2786//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002787//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2788// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002789
Evan Chenga8e29892007-01-19 07:51:42 +00002790// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002791defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002792 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002793 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002794defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002795 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002796 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002797
David Goodwinc0309b42009-06-29 15:33:01 +00002798defm CMPz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002799 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002800 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2801defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002802 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002803 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002804
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002805//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2806// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002807
David Goodwinc0309b42009-06-29 15:33:01 +00002808def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002809 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002810
Evan Cheng218977b2010-07-13 19:27:42 +00002811// Pseudo i64 compares for some floating point compares.
2812let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2813 Defs = [CPSR] in {
2814def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002815 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002816 IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002817 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2818
2819def BCCZi64 : PseudoInst<(outs),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002820 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002821 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2822} // usesCustomInserter
2823
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002824
Evan Chenga8e29892007-01-19 07:51:42 +00002825// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002826// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002827// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002828// FIXME: These should all be pseudo-instructions that get expanded to
2829// the normal MOV instructions. That would fix the dependency on
2830// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00002831let neverHasSideEffects = 1 in {
Jim Grosbach89c898f2010-10-13 00:50:27 +00002832def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
2833 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
2834 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2835 RegConstraint<"$false = $Rd">, UnaryDP {
2836 bits<4> Rd;
2837 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00002838 let Inst{25} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00002839 let Inst{20} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00002840 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00002841 let Inst{11-4} = 0b00000000;
Jim Grosbach27e90082010-10-29 19:28:17 +00002842 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002843}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002844
Jim Grosbach27e90082010-10-29 19:28:17 +00002845def MOVCCs : AI1<0b1101, (outs GPR:$Rd),
2846 (ins GPR:$false, so_reg:$shift), DPSoRegFrm, IIC_iCMOVsr,
2847 "mov", "\t$Rd, $shift",
2848 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
2849 RegConstraint<"$false = $Rd">, UnaryDP {
2850 bits<4> Rd;
2851 bits<4> Rn;
2852 bits<12> shift;
Bob Wilson8e86b512009-10-14 19:00:24 +00002853 let Inst{25} = 0;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002854 let Inst{20} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00002855 let Inst{19-16} = Rn;
2856 let Inst{15-12} = Rd;
2857 let Inst{11-0} = shift;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002858}
2859
Jim Grosbach27e90082010-10-29 19:28:17 +00002860def MOVCCi16 : AI1<0b1000, (outs GPR:$Rd), (ins GPR:$false, i32imm:$imm),
2861 DPFrm, IIC_iMOVi,
2862 "movw", "\t$Rd, $imm",
2863 []>,
2864 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>,
2865 UnaryDP {
2866 bits<4> Rd;
2867 bits<16> imm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002868 let Inst{25} = 1;
Jim Grosbach27e90082010-10-29 19:28:17 +00002869 let Inst{20} = 0;
2870 let Inst{19-16} = imm{15-12};
2871 let Inst{15-12} = Rd;
2872 let Inst{11-0} = imm{11-0};
2873}
2874
2875def MOVCCi : AI1<0b1101, (outs GPR:$Rd),
2876 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
2877 "mov", "\t$Rd, $imm",
2878 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2879 RegConstraint<"$false = $Rd">, UnaryDP {
2880 bits<4> Rd;
2881 bits<12> imm;
2882 let Inst{25} = 1;
2883 let Inst{20} = 0;
2884 let Inst{19-16} = 0b0000;
2885 let Inst{15-12} = Rd;
2886 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002887}
Owen Andersonf523e472010-09-23 23:45:25 +00002888} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002889
Jim Grosbach3728e962009-12-10 00:11:09 +00002890//===----------------------------------------------------------------------===//
2891// Atomic operations intrinsics
2892//
2893
Bob Wilsonf74a4292010-10-30 00:54:37 +00002894def memb_opt : Operand<i32> {
2895 let PrintMethod = "printMemBOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002896}
Jim Grosbach3728e962009-12-10 00:11:09 +00002897
Bob Wilsonf74a4292010-10-30 00:54:37 +00002898// memory barriers protect the atomic sequences
2899let hasSideEffects = 1 in {
2900def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
2901 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2902 Requires<[IsARM, HasDB]> {
2903 bits<4> opt;
2904 let Inst{31-4} = 0xf57ff05;
2905 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002906}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002907
Johnny Chen7def14f2010-08-11 23:35:12 +00002908def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002909 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00002910 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002911 Requires<[IsARM, HasV6]> {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002912 // FIXME: add encoding
2913}
Jim Grosbach3728e962009-12-10 00:11:09 +00002914}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002915
Bob Wilsonf74a4292010-10-30 00:54:37 +00002916def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
2917 "dsb", "\t$opt",
2918 [/* For disassembly only; pattern left blank */]>,
2919 Requires<[IsARM, HasDB]> {
2920 bits<4> opt;
2921 let Inst{31-4} = 0xf57ff04;
2922 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002923}
2924
Johnny Chenfd6037d2010-02-18 00:19:08 +00002925// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00002926def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
2927 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00002928 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002929 let Inst{3-0} = 0b1111;
2930}
2931
Jim Grosbach66869102009-12-11 18:52:41 +00002932let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002933 let Uses = [CPSR] in {
2934 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002935 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002936 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2937 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002938 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002939 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2940 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002941 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002942 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2943 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002944 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002945 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2946 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002947 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002948 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2949 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002950 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002951 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2952 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002953 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002954 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2955 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002956 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002957 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2958 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002959 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002960 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2961 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002962 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002963 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2964 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002965 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002966 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2967 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002968 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002969 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2970 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002971 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002972 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2973 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002974 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002975 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2976 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002977 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002978 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2979 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002980 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002981 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
2982 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002983 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002984 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
2985 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002986 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002987 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
2988
2989 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002990 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002991 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
2992 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002993 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002994 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
2995 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002996 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002997 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
2998
Jim Grosbache801dc42009-12-12 01:40:06 +00002999 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003000 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003001 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3002 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003003 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003004 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3005 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003006 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003007 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3008}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003009}
3010
3011let mayLoad = 1 in {
Jim Grosbach86875a22010-10-29 19:58:57 +00003012def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3013 "ldrexb", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003014 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003015def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3016 "ldrexh", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003017 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003018def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3019 "ldrex", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003020 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003021def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003022 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003023 "ldrexd", "\t$Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003024 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003025}
3026
Jim Grosbach86875a22010-10-29 19:58:57 +00003027let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
3028def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$src, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003029 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003030 "strexb", "\t$Rd, $src, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003031 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003032def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbach5278eb82009-12-11 01:42:04 +00003033 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003034 "strexh", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003035 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003036def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003037 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003038 "strex", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003039 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003040def STREXD : AIstrex<0b01, (outs GPR:$Rd),
3041 (ins GPR:$Rt, GPR:$Rt2, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003042 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003043 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003044 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003045}
3046
Johnny Chenb9436272010-02-17 22:37:58 +00003047// Clear-Exclusive is for disassembly only.
3048def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3049 [/* For disassembly only; pattern left blank */]>,
3050 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003051 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003052}
3053
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003054// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3055let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003056def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3057 [/* For disassembly only; pattern left blank */]>;
3058def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3059 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003060}
3061
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003062//===----------------------------------------------------------------------===//
3063// TLS Instructions
3064//
3065
3066// __aeabi_read_tp preserves the registers r1-r3.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003067// FIXME: This needs to be a pseudo of some sort so that we can get the
3068// encoding right, complete with fixup for the aeabi_read_tp function.
Evan Cheng13ab0202007-07-10 18:08:01 +00003069let isCall = 1,
3070 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003071 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00003072 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003073 [(set R0, ARMthread_pointer)]>;
3074}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00003075
Evan Chenga8e29892007-01-19 07:51:42 +00003076//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00003077// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003078// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00003079// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00003080// Since by its nature we may be coming from some other function to get
3081// here, and we're using the stack frame for the containing function to
3082// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00003083// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00003084// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00003085// except for our own input by listing the relevant registers in Defs. By
3086// doing so, we also cause the prologue/epilogue code to actively preserve
3087// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003088// A constant value is passed in $val, and we use the location as a scratch.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003089//
3090// These are pseudo-instructions and are lowered to individual MC-insts, so
3091// no encoding information is necessary.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003092let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00003093 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3094 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00003095 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00003096 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00003097 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003098 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003099 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003100 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3101 Requires<[IsARM, HasVFP2]>;
3102}
3103
3104let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00003105 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3106 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00003107 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
3108 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003109 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003110 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3111 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003112}
3113
Jim Grosbach5eb19512010-05-22 01:06:18 +00003114// FIXME: Non-Darwin version(s)
3115let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3116 Defs = [ R7, LR, SP ] in {
3117def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
3118 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003119 Pseudo, NoItinerary, "", "",
Jim Grosbach5eb19512010-05-22 01:06:18 +00003120 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3121 Requires<[IsARM, IsDarwin]>;
3122}
3123
Jim Grosbache4ad3872010-10-19 23:27:08 +00003124// eh.sjlj.dispatchsetup pseudo-instruction.
Jim Grosbache317b132010-10-29 20:21:49 +00003125// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
Jim Grosbache4ad3872010-10-19 23:27:08 +00003126// handled when the pseudo is expanded (which happens before any passes
3127// that need the instruction size).
3128let isBarrier = 1, hasSideEffects = 1 in
3129def Int_eh_sjlj_dispatchsetup :
3130 PseudoInst<(outs), (ins GPR:$src), NoItinerary, "",
3131 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3132 Requires<[IsDarwin]>;
3133
Jim Grosbach0e0da732009-05-12 23:59:14 +00003134//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003135// Non-Instruction Patterns
3136//
Rafael Espindola5aca9272006-10-07 14:03:39 +00003137
Evan Chenga8e29892007-01-19 07:51:42 +00003138// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00003139
Evan Chenga8e29892007-01-19 07:51:42 +00003140// Two piece so_imms.
Evan Cheng5be39222010-09-24 22:03:46 +00003141// FIXME: Remove this when we can do generalized remat.
Dan Gohmand45eddd2007-06-26 00:48:07 +00003142let isReMaterializable = 1 in
Jim Grosbach8e0a3eb2010-10-29 21:35:25 +00003143def MOVi2pieces : PseudoInst<(outs GPR:$dst), (ins so_imm2part:$src),
3144 IIC_iMOVix2, "",
3145 [(set GPR:$dst, (so_imm2part:$src))]>,
Evan Cheng5adb66a2009-09-28 09:14:39 +00003146 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00003147
Evan Chenga8e29892007-01-19 07:51:42 +00003148def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00003149 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3150 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003151def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00003152 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3153 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00003154def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
3155 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3156 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00003157def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
3158 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
3159 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00003160
Evan Cheng5adb66a2009-09-28 09:14:39 +00003161// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00003162// This is a single pseudo instruction, the benefit is that it can be remat'd
3163// as a single unit instead of having to handle reg inputs.
3164// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00003165let isReMaterializable = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003166def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2, "",
3167 [(set GPR:$dst, (i32 imm:$src))]>,
3168 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003169
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003170// ConstantPool, GlobalAddress, and JumpTable
3171def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3172 Requires<[IsARM, DontUseMovt]>;
3173def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3174def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3175 Requires<[IsARM, UseMovt]>;
3176def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3177 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3178
Evan Chenga8e29892007-01-19 07:51:42 +00003179// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00003180
Dale Johannesen51e28e62010-06-03 21:09:53 +00003181// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00003182def : ARMPat<(ARMtcret tcGPR:$dst),
3183 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003184
3185def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3186 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3187
3188def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3189 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3190
Dale Johannesen38d5f042010-06-15 22:24:08 +00003191def : ARMPat<(ARMtcret tcGPR:$dst),
3192 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003193
3194def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3195 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3196
3197def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3198 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00003199
Evan Chenga8e29892007-01-19 07:51:42 +00003200// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00003201def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003202 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00003203def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003204 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003205
Evan Chenga8e29892007-01-19 07:51:42 +00003206// zextload i1 -> zextload i8
Jim Grosbachc1d30212010-10-27 00:19:44 +00003207def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3208def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00003209
Evan Chenga8e29892007-01-19 07:51:42 +00003210// extload -> zextload
Jim Grosbachc1d30212010-10-27 00:19:44 +00003211def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3212def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3213def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3214def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3215
Evan Chenga8e29892007-01-19 07:51:42 +00003216def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003217
Evan Cheng83b5cf02008-11-05 23:22:34 +00003218def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3219def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3220
Evan Cheng34b12d22007-01-19 20:27:35 +00003221// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003222def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3223 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003224 (SMULBB GPR:$a, GPR:$b)>;
3225def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3226 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003227def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3228 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003229 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003230def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003231 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003232def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3233 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003234 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003235def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00003236 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003237def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3238 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003239 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003240def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003241 (SMULWB GPR:$a, GPR:$b)>;
3242
3243def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003244 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3245 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003246 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3247def : ARMV5TEPat<(add GPR:$acc,
3248 (mul sext_16_node:$a, sext_16_node:$b)),
3249 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3250def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003251 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3252 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003253 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3254def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003255 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003256 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3257def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003258 (mul (sra GPR:$a, (i32 16)),
3259 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003260 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3261def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003262 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003263 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3264def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003265 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3266 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003267 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3268def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003269 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003270 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3271
Evan Chenga8e29892007-01-19 07:51:42 +00003272//===----------------------------------------------------------------------===//
3273// Thumb Support
3274//
3275
3276include "ARMInstrThumb.td"
3277
3278//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00003279// Thumb2 Support
3280//
3281
3282include "ARMInstrThumb2.td"
3283
3284//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003285// Floating Point Support
3286//
3287
3288include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00003289
3290//===----------------------------------------------------------------------===//
3291// Advanced SIMD (NEON) Support
3292//
3293
3294include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00003295
3296//===----------------------------------------------------------------------===//
3297// Coprocessor Instructions. For disassembly only.
3298//
3299
3300def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3301 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3302 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3303 [/* For disassembly only; pattern left blank */]> {
3304 let Inst{4} = 0;
3305}
3306
3307def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3308 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3309 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3310 [/* For disassembly only; pattern left blank */]> {
3311 let Inst{31-28} = 0b1111;
3312 let Inst{4} = 0;
3313}
3314
Johnny Chen64dfb782010-02-16 20:04:27 +00003315class ACI<dag oops, dag iops, string opc, string asm>
3316 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3317 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3318 let Inst{27-25} = 0b110;
3319}
3320
3321multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3322
3323 def _OFFSET : ACI<(outs),
3324 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3325 opc, "\tp$cop, cr$CRd, $addr"> {
3326 let Inst{31-28} = op31_28;
3327 let Inst{24} = 1; // P = 1
3328 let Inst{21} = 0; // W = 0
3329 let Inst{22} = 0; // D = 0
3330 let Inst{20} = load;
3331 }
3332
3333 def _PRE : ACI<(outs),
3334 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3335 opc, "\tp$cop, cr$CRd, $addr!"> {
3336 let Inst{31-28} = op31_28;
3337 let Inst{24} = 1; // P = 1
3338 let Inst{21} = 1; // W = 1
3339 let Inst{22} = 0; // D = 0
3340 let Inst{20} = load;
3341 }
3342
3343 def _POST : ACI<(outs),
3344 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3345 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3346 let Inst{31-28} = op31_28;
3347 let Inst{24} = 0; // P = 0
3348 let Inst{21} = 1; // W = 1
3349 let Inst{22} = 0; // D = 0
3350 let Inst{20} = load;
3351 }
3352
3353 def _OPTION : ACI<(outs),
3354 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3355 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3356 let Inst{31-28} = op31_28;
3357 let Inst{24} = 0; // P = 0
3358 let Inst{23} = 1; // U = 1
3359 let Inst{21} = 0; // W = 0
3360 let Inst{22} = 0; // D = 0
3361 let Inst{20} = load;
3362 }
3363
3364 def L_OFFSET : ACI<(outs),
3365 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003366 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003367 let Inst{31-28} = op31_28;
3368 let Inst{24} = 1; // P = 1
3369 let Inst{21} = 0; // W = 0
3370 let Inst{22} = 1; // D = 1
3371 let Inst{20} = load;
3372 }
3373
3374 def L_PRE : ACI<(outs),
3375 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003376 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003377 let Inst{31-28} = op31_28;
3378 let Inst{24} = 1; // P = 1
3379 let Inst{21} = 1; // W = 1
3380 let Inst{22} = 1; // D = 1
3381 let Inst{20} = load;
3382 }
3383
3384 def L_POST : ACI<(outs),
3385 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003386 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003387 let Inst{31-28} = op31_28;
3388 let Inst{24} = 0; // P = 0
3389 let Inst{21} = 1; // W = 1
3390 let Inst{22} = 1; // D = 1
3391 let Inst{20} = load;
3392 }
3393
3394 def L_OPTION : ACI<(outs),
3395 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003396 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003397 let Inst{31-28} = op31_28;
3398 let Inst{24} = 0; // P = 0
3399 let Inst{23} = 1; // U = 1
3400 let Inst{21} = 0; // W = 0
3401 let Inst{22} = 1; // D = 1
3402 let Inst{20} = load;
3403 }
3404}
3405
3406defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3407defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3408defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3409defm STC2 : LdStCop<0b1111, 0, "stc2">;
3410
Johnny Chen906d57f2010-02-12 01:44:23 +00003411def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3412 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3413 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3414 [/* For disassembly only; pattern left blank */]> {
3415 let Inst{20} = 0;
3416 let Inst{4} = 1;
3417}
3418
3419def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3420 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3421 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3422 [/* For disassembly only; pattern left blank */]> {
3423 let Inst{31-28} = 0b1111;
3424 let Inst{20} = 0;
3425 let Inst{4} = 1;
3426}
3427
3428def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3429 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3430 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3431 [/* For disassembly only; pattern left blank */]> {
3432 let Inst{20} = 1;
3433 let Inst{4} = 1;
3434}
3435
3436def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3437 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3438 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3439 [/* For disassembly only; pattern left blank */]> {
3440 let Inst{31-28} = 0b1111;
3441 let Inst{20} = 1;
3442 let Inst{4} = 1;
3443}
3444
3445def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3446 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3447 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3448 [/* For disassembly only; pattern left blank */]> {
3449 let Inst{23-20} = 0b0100;
3450}
3451
3452def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3453 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3454 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3455 [/* For disassembly only; pattern left blank */]> {
3456 let Inst{31-28} = 0b1111;
3457 let Inst{23-20} = 0b0100;
3458}
3459
3460def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3461 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3462 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3463 [/* For disassembly only; pattern left blank */]> {
3464 let Inst{23-20} = 0b0101;
3465}
3466
3467def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3468 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3469 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3470 [/* For disassembly only; pattern left blank */]> {
3471 let Inst{31-28} = 0b1111;
3472 let Inst{23-20} = 0b0101;
3473}
3474
Johnny Chenb98e1602010-02-12 18:55:33 +00003475//===----------------------------------------------------------------------===//
3476// Move between special register and ARM core register -- for disassembly only
3477//
3478
3479def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3480 [/* For disassembly only; pattern left blank */]> {
3481 let Inst{23-20} = 0b0000;
3482 let Inst{7-4} = 0b0000;
3483}
3484
3485def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3486 [/* For disassembly only; pattern left blank */]> {
3487 let Inst{23-20} = 0b0100;
3488 let Inst{7-4} = 0b0000;
3489}
3490
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003491def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3492 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003493 [/* For disassembly only; pattern left blank */]> {
3494 let Inst{23-20} = 0b0010;
3495 let Inst{7-4} = 0b0000;
3496}
3497
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003498def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3499 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003500 [/* For disassembly only; pattern left blank */]> {
3501 let Inst{23-20} = 0b0010;
3502 let Inst{7-4} = 0b0000;
3503}
3504
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003505def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3506 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003507 [/* For disassembly only; pattern left blank */]> {
3508 let Inst{23-20} = 0b0110;
3509 let Inst{7-4} = 0b0000;
3510}
3511
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003512def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3513 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003514 [/* For disassembly only; pattern left blank */]> {
3515 let Inst{23-20} = 0b0110;
3516 let Inst{7-4} = 0b0000;
3517}