blob: 16880cf4c65a80c26489535347fe924e493417c5 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Egbert Eiche5868a32013-02-28 04:17:12 -050040static const u32 hpd_ibx[] = {
41 [HPD_CRT] = SDE_CRT_HOTPLUG,
42 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
43 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
44 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
45 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
46};
47
48static const u32 hpd_cpt[] = {
49 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010050 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050051 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
52 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
53 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
54};
55
56static const u32 hpd_mask_i915[] = {
57 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
58 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
59 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
60 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
61 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
62 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
63};
64
Daniel Vetter704cfb82013-12-18 09:08:43 +010065static const u32 hpd_status_g4x[] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050066 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
67 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
68 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
69 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
70 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
71 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
72};
73
Egbert Eiche5868a32013-02-28 04:17:12 -050074static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
75 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
76 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
77 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
78 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
79 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
80 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
81};
82
Paulo Zanoni5c502442014-04-01 15:37:11 -030083/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -030084#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -030085 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
86 POSTING_READ(GEN8_##type##_IMR(which)); \
87 I915_WRITE(GEN8_##type##_IER(which), 0); \
88 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
89 POSTING_READ(GEN8_##type##_IIR(which)); \
90 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
91 POSTING_READ(GEN8_##type##_IIR(which)); \
92} while (0)
93
Paulo Zanonif86f3fb2014-04-01 15:37:14 -030094#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -030095 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -030096 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -030097 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -030098 I915_WRITE(type##IIR, 0xffffffff); \
99 POSTING_READ(type##IIR); \
100 I915_WRITE(type##IIR, 0xffffffff); \
101 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300102} while (0)
103
Paulo Zanoni337ba012014-04-01 15:37:16 -0300104/*
105 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
106 */
107#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
108 u32 val = I915_READ(reg); \
109 if (val) { \
110 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
111 (reg), val); \
112 I915_WRITE((reg), 0xffffffff); \
113 POSTING_READ(reg); \
114 I915_WRITE((reg), 0xffffffff); \
115 POSTING_READ(reg); \
116 } \
117} while (0)
118
Paulo Zanoni35079892014-04-01 15:37:15 -0300119#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300120 GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300121 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
122 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
123 POSTING_READ(GEN8_##type##_IER(which)); \
124} while (0)
125
126#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300127 GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300128 I915_WRITE(type##IMR, (imr_val)); \
129 I915_WRITE(type##IER, (ier_val)); \
130 POSTING_READ(type##IER); \
131} while (0)
132
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800133/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +0100134static void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300135ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800136{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200137 assert_spin_locked(&dev_priv->irq_lock);
138
Paulo Zanoni730488b2014-03-07 20:12:32 -0300139 if (WARN_ON(dev_priv->pm.irqs_disabled))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300140 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300141
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000142 if ((dev_priv->irq_mask & mask) != 0) {
143 dev_priv->irq_mask &= ~mask;
144 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000145 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800146 }
147}
148
Paulo Zanoni0ff98002013-02-22 17:05:31 -0300149static void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300150ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800151{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200152 assert_spin_locked(&dev_priv->irq_lock);
153
Paulo Zanoni730488b2014-03-07 20:12:32 -0300154 if (WARN_ON(dev_priv->pm.irqs_disabled))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300155 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300156
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000157 if ((dev_priv->irq_mask & mask) != mask) {
158 dev_priv->irq_mask |= mask;
159 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000160 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800161 }
162}
163
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300164/**
165 * ilk_update_gt_irq - update GTIMR
166 * @dev_priv: driver private
167 * @interrupt_mask: mask of interrupt bits to update
168 * @enabled_irq_mask: mask of interrupt bits to enable
169 */
170static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
171 uint32_t interrupt_mask,
172 uint32_t enabled_irq_mask)
173{
174 assert_spin_locked(&dev_priv->irq_lock);
175
Paulo Zanoni730488b2014-03-07 20:12:32 -0300176 if (WARN_ON(dev_priv->pm.irqs_disabled))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300177 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300178
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300179 dev_priv->gt_irq_mask &= ~interrupt_mask;
180 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
181 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
182 POSTING_READ(GTIMR);
183}
184
185void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
186{
187 ilk_update_gt_irq(dev_priv, mask, mask);
188}
189
190void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
191{
192 ilk_update_gt_irq(dev_priv, mask, 0);
193}
194
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300195/**
196 * snb_update_pm_irq - update GEN6_PMIMR
197 * @dev_priv: driver private
198 * @interrupt_mask: mask of interrupt bits to update
199 * @enabled_irq_mask: mask of interrupt bits to enable
200 */
201static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
202 uint32_t interrupt_mask,
203 uint32_t enabled_irq_mask)
204{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300205 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300206
207 assert_spin_locked(&dev_priv->irq_lock);
208
Paulo Zanoni730488b2014-03-07 20:12:32 -0300209 if (WARN_ON(dev_priv->pm.irqs_disabled))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300210 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300211
Paulo Zanoni605cd252013-08-06 18:57:15 -0300212 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300213 new_val &= ~interrupt_mask;
214 new_val |= (~enabled_irq_mask & interrupt_mask);
215
Paulo Zanoni605cd252013-08-06 18:57:15 -0300216 if (new_val != dev_priv->pm_irq_mask) {
217 dev_priv->pm_irq_mask = new_val;
218 I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300219 POSTING_READ(GEN6_PMIMR);
220 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300221}
222
223void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
224{
225 snb_update_pm_irq(dev_priv, mask, mask);
226}
227
228void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
229{
230 snb_update_pm_irq(dev_priv, mask, 0);
231}
232
Paulo Zanoni86642812013-04-12 17:57:57 -0300233static bool ivb_can_enable_err_int(struct drm_device *dev)
234{
235 struct drm_i915_private *dev_priv = dev->dev_private;
236 struct intel_crtc *crtc;
237 enum pipe pipe;
238
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200239 assert_spin_locked(&dev_priv->irq_lock);
240
Paulo Zanoni86642812013-04-12 17:57:57 -0300241 for_each_pipe(pipe) {
242 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
243
244 if (crtc->cpu_fifo_underrun_disabled)
245 return false;
246 }
247
248 return true;
249}
250
Ben Widawsky09610212014-05-15 20:58:08 +0300251/**
252 * bdw_update_pm_irq - update GT interrupt 2
253 * @dev_priv: driver private
254 * @interrupt_mask: mask of interrupt bits to update
255 * @enabled_irq_mask: mask of interrupt bits to enable
256 *
257 * Copied from the snb function, updated with relevant register offsets
258 */
259static void bdw_update_pm_irq(struct drm_i915_private *dev_priv,
260 uint32_t interrupt_mask,
261 uint32_t enabled_irq_mask)
262{
263 uint32_t new_val;
264
265 assert_spin_locked(&dev_priv->irq_lock);
266
267 if (WARN_ON(dev_priv->pm.irqs_disabled))
268 return;
269
270 new_val = dev_priv->pm_irq_mask;
271 new_val &= ~interrupt_mask;
272 new_val |= (~enabled_irq_mask & interrupt_mask);
273
274 if (new_val != dev_priv->pm_irq_mask) {
275 dev_priv->pm_irq_mask = new_val;
276 I915_WRITE(GEN8_GT_IMR(2), dev_priv->pm_irq_mask);
277 POSTING_READ(GEN8_GT_IMR(2));
278 }
279}
280
281void bdw_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
282{
283 bdw_update_pm_irq(dev_priv, mask, mask);
284}
285
286void bdw_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
287{
288 bdw_update_pm_irq(dev_priv, mask, 0);
289}
290
Paulo Zanoni86642812013-04-12 17:57:57 -0300291static bool cpt_can_enable_serr_int(struct drm_device *dev)
292{
293 struct drm_i915_private *dev_priv = dev->dev_private;
294 enum pipe pipe;
295 struct intel_crtc *crtc;
296
Daniel Vetterfee884e2013-07-04 23:35:21 +0200297 assert_spin_locked(&dev_priv->irq_lock);
298
Paulo Zanoni86642812013-04-12 17:57:57 -0300299 for_each_pipe(pipe) {
300 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
301
302 if (crtc->pch_fifo_underrun_disabled)
303 return false;
304 }
305
306 return true;
307}
308
Ville Syrjälä56b80e12014-05-16 19:40:22 +0300309void i9xx_check_fifo_underruns(struct drm_device *dev)
310{
311 struct drm_i915_private *dev_priv = dev->dev_private;
312 struct intel_crtc *crtc;
313 unsigned long flags;
314
315 spin_lock_irqsave(&dev_priv->irq_lock, flags);
316
317 for_each_intel_crtc(dev, crtc) {
318 u32 reg = PIPESTAT(crtc->pipe);
319 u32 pipestat;
320
321 if (crtc->cpu_fifo_underrun_disabled)
322 continue;
323
324 pipestat = I915_READ(reg) & 0xffff0000;
325 if ((pipestat & PIPE_FIFO_UNDERRUN_STATUS) == 0)
326 continue;
327
328 I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
329 POSTING_READ(reg);
330
331 DRM_ERROR("pipe %c underrun\n", pipe_name(crtc->pipe));
332 }
333
334 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
335}
336
Ville Syrjäläe69abff2014-05-16 19:40:21 +0300337static void i9xx_set_fifo_underrun_reporting(struct drm_device *dev,
338 enum pipe pipe, bool enable)
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200339{
340 struct drm_i915_private *dev_priv = dev->dev_private;
341 u32 reg = PIPESTAT(pipe);
Ville Syrjäläe69abff2014-05-16 19:40:21 +0300342 u32 pipestat = I915_READ(reg) & 0xffff0000;
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200343
344 assert_spin_locked(&dev_priv->irq_lock);
345
Ville Syrjäläe69abff2014-05-16 19:40:21 +0300346 if (enable) {
347 I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
348 POSTING_READ(reg);
349 } else {
350 if (pipestat & PIPE_FIFO_UNDERRUN_STATUS)
351 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
352 }
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200353}
354
Paulo Zanoni86642812013-04-12 17:57:57 -0300355static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
356 enum pipe pipe, bool enable)
357{
358 struct drm_i915_private *dev_priv = dev->dev_private;
359 uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
360 DE_PIPEB_FIFO_UNDERRUN;
361
362 if (enable)
363 ironlake_enable_display_irq(dev_priv, bit);
364 else
365 ironlake_disable_display_irq(dev_priv, bit);
366}
367
368static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
Daniel Vetter7336df62013-07-09 22:59:16 +0200369 enum pipe pipe, bool enable)
Paulo Zanoni86642812013-04-12 17:57:57 -0300370{
371 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni86642812013-04-12 17:57:57 -0300372 if (enable) {
Daniel Vetter7336df62013-07-09 22:59:16 +0200373 I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
374
Paulo Zanoni86642812013-04-12 17:57:57 -0300375 if (!ivb_can_enable_err_int(dev))
376 return;
377
Paulo Zanoni86642812013-04-12 17:57:57 -0300378 ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
379 } else {
380 ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
Daniel Vetter7336df62013-07-09 22:59:16 +0200381
Ville Syrjälä29c6b0c2014-05-16 19:40:24 +0300382 if (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe)) {
Ville Syrjälä823c6902014-05-16 19:40:23 +0300383 DRM_ERROR("uncleared fifo underrun on pipe %c\n",
384 pipe_name(pipe));
Daniel Vetter7336df62013-07-09 22:59:16 +0200385 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300386 }
387}
388
Daniel Vetter38d83c962013-11-07 11:05:46 +0100389static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev,
390 enum pipe pipe, bool enable)
391{
392 struct drm_i915_private *dev_priv = dev->dev_private;
393
394 assert_spin_locked(&dev_priv->irq_lock);
395
396 if (enable)
397 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN;
398 else
399 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN;
400 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
401 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
402}
403
Daniel Vetterfee884e2013-07-04 23:35:21 +0200404/**
405 * ibx_display_interrupt_update - update SDEIMR
406 * @dev_priv: driver private
407 * @interrupt_mask: mask of interrupt bits to update
408 * @enabled_irq_mask: mask of interrupt bits to enable
409 */
410static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
411 uint32_t interrupt_mask,
412 uint32_t enabled_irq_mask)
413{
414 uint32_t sdeimr = I915_READ(SDEIMR);
415 sdeimr &= ~interrupt_mask;
416 sdeimr |= (~enabled_irq_mask & interrupt_mask);
417
418 assert_spin_locked(&dev_priv->irq_lock);
419
Paulo Zanoni730488b2014-03-07 20:12:32 -0300420 if (WARN_ON(dev_priv->pm.irqs_disabled))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300421 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300422
Daniel Vetterfee884e2013-07-04 23:35:21 +0200423 I915_WRITE(SDEIMR, sdeimr);
424 POSTING_READ(SDEIMR);
425}
426#define ibx_enable_display_interrupt(dev_priv, bits) \
427 ibx_display_interrupt_update((dev_priv), (bits), (bits))
428#define ibx_disable_display_interrupt(dev_priv, bits) \
429 ibx_display_interrupt_update((dev_priv), (bits), 0)
430
Daniel Vetterde280752013-07-04 23:35:24 +0200431static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
432 enum transcoder pch_transcoder,
Paulo Zanoni86642812013-04-12 17:57:57 -0300433 bool enable)
434{
Paulo Zanoni86642812013-04-12 17:57:57 -0300435 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200436 uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
437 SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
Paulo Zanoni86642812013-04-12 17:57:57 -0300438
439 if (enable)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200440 ibx_enable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300441 else
Daniel Vetterfee884e2013-07-04 23:35:21 +0200442 ibx_disable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300443}
444
445static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
446 enum transcoder pch_transcoder,
447 bool enable)
448{
449 struct drm_i915_private *dev_priv = dev->dev_private;
450
451 if (enable) {
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200452 I915_WRITE(SERR_INT,
453 SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
454
Paulo Zanoni86642812013-04-12 17:57:57 -0300455 if (!cpt_can_enable_serr_int(dev))
456 return;
457
Daniel Vetterfee884e2013-07-04 23:35:21 +0200458 ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Paulo Zanoni86642812013-04-12 17:57:57 -0300459 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +0200460 ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200461
Ville Syrjälä29c6b0c2014-05-16 19:40:24 +0300462 if (I915_READ(SERR_INT) & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder)) {
Ville Syrjälä823c6902014-05-16 19:40:23 +0300463 DRM_ERROR("uncleared pch fifo underrun on pch transcoder %c\n",
464 transcoder_name(pch_transcoder));
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200465 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300466 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300467}
468
469/**
470 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
471 * @dev: drm device
472 * @pipe: pipe
473 * @enable: true if we want to report FIFO underrun errors, false otherwise
474 *
475 * This function makes us disable or enable CPU fifo underruns for a specific
476 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
477 * reporting for one pipe may also disable all the other CPU error interruts for
478 * the other pipes, due to the fact that there's just one interrupt mask/enable
479 * bit for all the pipes.
480 *
481 * Returns the previous state of underrun reporting.
482 */
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +0200483static bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
484 enum pipe pipe, bool enable)
Paulo Zanoni86642812013-04-12 17:57:57 -0300485{
486 struct drm_i915_private *dev_priv = dev->dev_private;
487 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
488 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni86642812013-04-12 17:57:57 -0300489 bool ret;
490
Imre Deak77961eb2014-03-05 16:20:56 +0200491 assert_spin_locked(&dev_priv->irq_lock);
492
Paulo Zanoni86642812013-04-12 17:57:57 -0300493 ret = !intel_crtc->cpu_fifo_underrun_disabled;
494
495 if (enable == ret)
496 goto done;
497
498 intel_crtc->cpu_fifo_underrun_disabled = !enable;
499
Ville Syrjäläe69abff2014-05-16 19:40:21 +0300500 if (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
501 i9xx_set_fifo_underrun_reporting(dev, pipe, enable);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200502 else if (IS_GEN5(dev) || IS_GEN6(dev))
Paulo Zanoni86642812013-04-12 17:57:57 -0300503 ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
504 else if (IS_GEN7(dev))
Daniel Vetter7336df62013-07-09 22:59:16 +0200505 ivybridge_set_fifo_underrun_reporting(dev, pipe, enable);
Daniel Vetter38d83c962013-11-07 11:05:46 +0100506 else if (IS_GEN8(dev))
507 broadwell_set_fifo_underrun_reporting(dev, pipe, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300508
509done:
Imre Deakf88d42f2014-03-04 19:23:09 +0200510 return ret;
511}
512
513bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
514 enum pipe pipe, bool enable)
515{
516 struct drm_i915_private *dev_priv = dev->dev_private;
517 unsigned long flags;
518 bool ret;
519
520 spin_lock_irqsave(&dev_priv->irq_lock, flags);
521 ret = __intel_set_cpu_fifo_underrun_reporting(dev, pipe, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300522 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Imre Deakf88d42f2014-03-04 19:23:09 +0200523
Paulo Zanoni86642812013-04-12 17:57:57 -0300524 return ret;
525}
526
Imre Deak91d181d2014-02-10 18:42:49 +0200527static bool __cpu_fifo_underrun_reporting_enabled(struct drm_device *dev,
528 enum pipe pipe)
529{
530 struct drm_i915_private *dev_priv = dev->dev_private;
531 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
532 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
533
534 return !intel_crtc->cpu_fifo_underrun_disabled;
535}
536
Paulo Zanoni86642812013-04-12 17:57:57 -0300537/**
538 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
539 * @dev: drm device
540 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
541 * @enable: true if we want to report FIFO underrun errors, false otherwise
542 *
543 * This function makes us disable or enable PCH fifo underruns for a specific
544 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
545 * underrun reporting for one transcoder may also disable all the other PCH
546 * error interruts for the other transcoders, due to the fact that there's just
547 * one interrupt mask/enable bit for all the transcoders.
548 *
549 * Returns the previous state of underrun reporting.
550 */
551bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
552 enum transcoder pch_transcoder,
553 bool enable)
554{
555 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200556 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
557 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni86642812013-04-12 17:57:57 -0300558 unsigned long flags;
559 bool ret;
560
Daniel Vetterde280752013-07-04 23:35:24 +0200561 /*
562 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
563 * has only one pch transcoder A that all pipes can use. To avoid racy
564 * pch transcoder -> pipe lookups from interrupt code simply store the
565 * underrun statistics in crtc A. Since we never expose this anywhere
566 * nor use it outside of the fifo underrun code here using the "wrong"
567 * crtc on LPT won't cause issues.
568 */
Paulo Zanoni86642812013-04-12 17:57:57 -0300569
570 spin_lock_irqsave(&dev_priv->irq_lock, flags);
571
572 ret = !intel_crtc->pch_fifo_underrun_disabled;
573
574 if (enable == ret)
575 goto done;
576
577 intel_crtc->pch_fifo_underrun_disabled = !enable;
578
579 if (HAS_PCH_IBX(dev))
Daniel Vetterde280752013-07-04 23:35:24 +0200580 ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300581 else
582 cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
583
584done:
585 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
586 return ret;
587}
588
589
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100590static void
Imre Deak755e9012014-02-10 18:42:47 +0200591__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
592 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800593{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200594 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200595 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800596
Daniel Vetterb79480b2013-06-27 17:52:10 +0200597 assert_spin_locked(&dev_priv->irq_lock);
598
Ville Syrjälä04feced2014-04-03 13:28:33 +0300599 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
600 status_mask & ~PIPESTAT_INT_STATUS_MASK,
601 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
602 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200603 return;
604
605 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200606 return;
607
Imre Deak91d181d2014-02-10 18:42:49 +0200608 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
609
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200610 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200611 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200612 I915_WRITE(reg, pipestat);
613 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800614}
615
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100616static void
Imre Deak755e9012014-02-10 18:42:47 +0200617__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
618 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800619{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200620 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200621 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800622
Daniel Vetterb79480b2013-06-27 17:52:10 +0200623 assert_spin_locked(&dev_priv->irq_lock);
624
Ville Syrjälä04feced2014-04-03 13:28:33 +0300625 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
626 status_mask & ~PIPESTAT_INT_STATUS_MASK,
627 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
628 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200629 return;
630
Imre Deak755e9012014-02-10 18:42:47 +0200631 if ((pipestat & enable_mask) == 0)
632 return;
633
Imre Deak91d181d2014-02-10 18:42:49 +0200634 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
635
Imre Deak755e9012014-02-10 18:42:47 +0200636 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200637 I915_WRITE(reg, pipestat);
638 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800639}
640
Imre Deak10c59c52014-02-10 18:42:48 +0200641static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
642{
643 u32 enable_mask = status_mask << 16;
644
645 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300646 * On pipe A we don't support the PSR interrupt yet,
647 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200648 */
649 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
650 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300651 /*
652 * On pipe B and C we don't support the PSR interrupt yet, on pipe
653 * A the same bit is for perf counters which we don't use either.
654 */
655 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
656 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200657
658 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
659 SPRITE0_FLIP_DONE_INT_EN_VLV |
660 SPRITE1_FLIP_DONE_INT_EN_VLV);
661 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
662 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
663 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
664 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
665
666 return enable_mask;
667}
668
Imre Deak755e9012014-02-10 18:42:47 +0200669void
670i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
671 u32 status_mask)
672{
673 u32 enable_mask;
674
Imre Deak10c59c52014-02-10 18:42:48 +0200675 if (IS_VALLEYVIEW(dev_priv->dev))
676 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
677 status_mask);
678 else
679 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200680 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
681}
682
683void
684i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
685 u32 status_mask)
686{
687 u32 enable_mask;
688
Imre Deak10c59c52014-02-10 18:42:48 +0200689 if (IS_VALLEYVIEW(dev_priv->dev))
690 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
691 status_mask);
692 else
693 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200694 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
695}
696
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000697/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300698 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000699 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300700static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000701{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300702 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000703 unsigned long irqflags;
704
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300705 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
706 return;
707
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000708 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000709
Imre Deak755e9012014-02-10 18:42:47 +0200710 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Jani Nikulaf8987802013-04-29 13:02:53 +0300711 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200712 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200713 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000714
715 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000716}
717
718/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700719 * i915_pipe_enabled - check if a pipe is enabled
720 * @dev: DRM device
721 * @pipe: pipe to check
722 *
723 * Reading certain registers when the pipe is disabled can hang the chip.
724 * Use this routine to make sure the PLL is running and the pipe is active
725 * before reading such registers if unsure.
726 */
727static int
728i915_pipe_enabled(struct drm_device *dev, int pipe)
729{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300730 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200731
Daniel Vettera01025a2013-05-22 00:50:23 +0200732 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
733 /* Locking is horribly broken here, but whatever. */
734 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
735 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni71f8ba62013-05-03 12:15:39 -0300736
Daniel Vettera01025a2013-05-22 00:50:23 +0200737 return intel_crtc->active;
738 } else {
739 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
740 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700741}
742
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300743static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
744{
745 /* Gen2 doesn't have a hardware frame counter */
746 return 0;
747}
748
Keith Packard42f52ef2008-10-18 19:39:29 -0700749/* Called from drm generic code, passed a 'crtc', which
750 * we use as a pipe index
751 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700752static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700753{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300754 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700755 unsigned long high_frame;
756 unsigned long low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300757 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700758
759 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800760 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800761 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700762 return 0;
763 }
764
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300765 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
766 struct intel_crtc *intel_crtc =
767 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
768 const struct drm_display_mode *mode =
769 &intel_crtc->config.adjusted_mode;
770
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300771 htotal = mode->crtc_htotal;
772 hsync_start = mode->crtc_hsync_start;
773 vbl_start = mode->crtc_vblank_start;
774 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
775 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300776 } else {
Daniel Vettera2d213d2014-02-07 16:34:05 +0100777 enum transcoder cpu_transcoder = (enum transcoder) pipe;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300778
779 htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300780 hsync_start = (I915_READ(HSYNC(cpu_transcoder)) & 0x1fff) + 1;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300781 vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300782 if ((I915_READ(PIPECONF(cpu_transcoder)) &
783 PIPECONF_INTERLACE_MASK) != PIPECONF_PROGRESSIVE)
784 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300785 }
786
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300787 /* Convert to pixel count */
788 vbl_start *= htotal;
789
790 /* Start of vblank event occurs at start of hsync */
791 vbl_start -= htotal - hsync_start;
792
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800793 high_frame = PIPEFRAME(pipe);
794 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100795
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700796 /*
797 * High & low register fields aren't synchronized, so make sure
798 * we get a low value that's stable across two reads of the high
799 * register.
800 */
801 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100802 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300803 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100804 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700805 } while (high1 != high2);
806
Chris Wilson5eddb702010-09-11 13:48:45 +0100807 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300808 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100809 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300810
811 /*
812 * The frame counter increments at beginning of active.
813 * Cook up a vblank counter by also checking the pixel
814 * counter against vblank start.
815 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200816 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700817}
818
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700819static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800820{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300821 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800822 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800823
824 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800825 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800826 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800827 return 0;
828 }
829
830 return I915_READ(reg);
831}
832
Mario Kleinerad3543e2013-10-30 05:13:08 +0100833/* raw reads, only for fast reads of display block, no need for forcewake etc. */
834#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100835
Ville Syrjäläa225f072014-04-29 13:35:45 +0300836static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
837{
838 struct drm_device *dev = crtc->base.dev;
839 struct drm_i915_private *dev_priv = dev->dev_private;
840 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
841 enum pipe pipe = crtc->pipe;
842 int vtotal = mode->crtc_vtotal;
843 int position;
844
845 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
846 vtotal /= 2;
847
848 if (IS_GEN2(dev))
849 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
850 else
851 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
852
853 /*
854 * Scanline counter increments at leading edge of hsync, and
855 * it starts counting from vtotal-1 on the first active line.
856 * That means the scanline counter value is always one less
857 * than what we would expect. Ie. just after start of vblank,
858 * which also occurs at start of hsync (on the last active line),
859 * the scanline counter will read vblank_start-1.
860 */
861 return (position + 1) % vtotal;
862}
863
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700864static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200865 unsigned int flags, int *vpos, int *hpos,
866 ktime_t *stime, ktime_t *etime)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100867{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300868 struct drm_i915_private *dev_priv = dev->dev_private;
869 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
870 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
871 const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300872 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300873 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100874 bool in_vbl = true;
875 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100876 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100877
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300878 if (!intel_crtc->active) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100879 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800880 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100881 return 0;
882 }
883
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300884 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300885 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300886 vtotal = mode->crtc_vtotal;
887 vbl_start = mode->crtc_vblank_start;
888 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100889
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200890 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
891 vbl_start = DIV_ROUND_UP(vbl_start, 2);
892 vbl_end /= 2;
893 vtotal /= 2;
894 }
895
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300896 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
897
Mario Kleinerad3543e2013-10-30 05:13:08 +0100898 /*
899 * Lock uncore.lock, as we will do multiple timing critical raw
900 * register reads, potentially with preemption disabled, so the
901 * following code must not block on uncore.lock.
902 */
903 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300904
Mario Kleinerad3543e2013-10-30 05:13:08 +0100905 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
906
907 /* Get optional system timestamp before query. */
908 if (stime)
909 *stime = ktime_get();
910
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300911 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100912 /* No obvious pixelcount register. Only query vertical
913 * scanout position from Display scan line register.
914 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300915 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100916 } else {
917 /* Have access to pixelcount since start of frame.
918 * We can split this into vertical and horizontal
919 * scanout position.
920 */
Mario Kleinerad3543e2013-10-30 05:13:08 +0100921 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100922
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300923 /* convert to pixel counts */
924 vbl_start *= htotal;
925 vbl_end *= htotal;
926 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300927
928 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300929 * In interlaced modes, the pixel counter counts all pixels,
930 * so one field will have htotal more pixels. In order to avoid
931 * the reported position from jumping backwards when the pixel
932 * counter is beyond the length of the shorter field, just
933 * clamp the position the length of the shorter field. This
934 * matches how the scanline counter based position works since
935 * the scanline counter doesn't count the two half lines.
936 */
937 if (position >= vtotal)
938 position = vtotal - 1;
939
940 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300941 * Start of vblank interrupt is triggered at start of hsync,
942 * just prior to the first active line of vblank. However we
943 * consider lines to start at the leading edge of horizontal
944 * active. So, should we get here before we've crossed into
945 * the horizontal active of the first line in vblank, we would
946 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
947 * always add htotal-hsync_start to the current pixel position.
948 */
949 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300950 }
951
Mario Kleinerad3543e2013-10-30 05:13:08 +0100952 /* Get optional system timestamp after query. */
953 if (etime)
954 *etime = ktime_get();
955
956 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
957
958 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
959
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300960 in_vbl = position >= vbl_start && position < vbl_end;
961
962 /*
963 * While in vblank, position will be negative
964 * counting up towards 0 at vbl_end. And outside
965 * vblank, position will be positive counting
966 * up since vbl_end.
967 */
968 if (position >= vbl_start)
969 position -= vbl_end;
970 else
971 position += vtotal - vbl_end;
972
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300973 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300974 *vpos = position;
975 *hpos = 0;
976 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100977 *vpos = position / htotal;
978 *hpos = position - (*vpos * htotal);
979 }
980
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100981 /* In vblank? */
982 if (in_vbl)
983 ret |= DRM_SCANOUTPOS_INVBL;
984
985 return ret;
986}
987
Ville Syrjäläa225f072014-04-29 13:35:45 +0300988int intel_get_crtc_scanline(struct intel_crtc *crtc)
989{
990 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
991 unsigned long irqflags;
992 int position;
993
994 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
995 position = __intel_get_crtc_scanline(crtc);
996 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
997
998 return position;
999}
1000
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001001static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001002 int *max_error,
1003 struct timeval *vblank_time,
1004 unsigned flags)
1005{
Chris Wilson4041b852011-01-22 10:07:56 +00001006 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001007
Ben Widawsky7eb552a2013-03-13 14:05:41 -07001008 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +00001009 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001010 return -EINVAL;
1011 }
1012
1013 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +00001014 crtc = intel_get_crtc_for_pipe(dev, pipe);
1015 if (crtc == NULL) {
1016 DRM_ERROR("Invalid crtc %d\n", pipe);
1017 return -EINVAL;
1018 }
1019
1020 if (!crtc->enabled) {
1021 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
1022 return -EBUSY;
1023 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001024
1025 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +00001026 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
1027 vblank_time, flags,
Ville Syrjälä7da903e2013-10-26 17:57:31 +03001028 crtc,
1029 &to_intel_crtc(crtc)->config.adjusted_mode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001030}
1031
Jani Nikula67c347f2013-09-17 14:26:34 +03001032static bool intel_hpd_irq_event(struct drm_device *dev,
1033 struct drm_connector *connector)
Egbert Eich321a1b32013-04-11 16:00:26 +02001034{
1035 enum drm_connector_status old_status;
1036
1037 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
1038 old_status = connector->status;
1039
1040 connector->status = connector->funcs->detect(connector, false);
Jani Nikula67c347f2013-09-17 14:26:34 +03001041 if (old_status == connector->status)
1042 return false;
1043
1044 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
Egbert Eich321a1b32013-04-11 16:00:26 +02001045 connector->base.id,
1046 drm_get_connector_name(connector),
Jani Nikula67c347f2013-09-17 14:26:34 +03001047 drm_get_connector_status_name(old_status),
1048 drm_get_connector_status_name(connector->status));
1049
1050 return true;
Egbert Eich321a1b32013-04-11 16:00:26 +02001051}
1052
Jesse Barnes5ca58282009-03-31 14:11:15 -07001053/*
1054 * Handle hotplug events outside the interrupt handler proper.
1055 */
Egbert Eichac4c16c2013-04-16 13:36:58 +02001056#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
1057
Jesse Barnes5ca58282009-03-31 14:11:15 -07001058static void i915_hotplug_work_func(struct work_struct *work)
1059{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001060 struct drm_i915_private *dev_priv =
1061 container_of(work, struct drm_i915_private, hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001062 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -07001063 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +02001064 struct intel_connector *intel_connector;
1065 struct intel_encoder *intel_encoder;
1066 struct drm_connector *connector;
1067 unsigned long irqflags;
1068 bool hpd_disabled = false;
Egbert Eich321a1b32013-04-11 16:00:26 +02001069 bool changed = false;
Egbert Eich142e2392013-04-11 15:57:57 +02001070 u32 hpd_event_bits;
Jesse Barnes5ca58282009-03-31 14:11:15 -07001071
Daniel Vetter52d7ece2012-12-01 21:03:22 +01001072 /* HPD irq before everything is fully set up. */
1073 if (!dev_priv->enable_hotplug_processing)
1074 return;
1075
Keith Packarda65e34c2011-07-25 10:04:56 -07001076 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -08001077 DRM_DEBUG_KMS("running encoder hotplug functions\n");
1078
Egbert Eichcd569ae2013-04-16 13:36:57 +02001079 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Egbert Eich142e2392013-04-11 15:57:57 +02001080
1081 hpd_event_bits = dev_priv->hpd_event_bits;
1082 dev_priv->hpd_event_bits = 0;
Egbert Eichcd569ae2013-04-16 13:36:57 +02001083 list_for_each_entry(connector, &mode_config->connector_list, head) {
1084 intel_connector = to_intel_connector(connector);
1085 intel_encoder = intel_connector->encoder;
1086 if (intel_encoder->hpd_pin > HPD_NONE &&
1087 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
1088 connector->polled == DRM_CONNECTOR_POLL_HPD) {
1089 DRM_INFO("HPD interrupt storm detected on connector %s: "
1090 "switching from hotplug detection to polling\n",
1091 drm_get_connector_name(connector));
1092 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
1093 connector->polled = DRM_CONNECTOR_POLL_CONNECT
1094 | DRM_CONNECTOR_POLL_DISCONNECT;
1095 hpd_disabled = true;
1096 }
Egbert Eich142e2392013-04-11 15:57:57 +02001097 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1098 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
1099 drm_get_connector_name(connector), intel_encoder->hpd_pin);
1100 }
Egbert Eichcd569ae2013-04-16 13:36:57 +02001101 }
1102 /* if there were no outputs to poll, poll was disabled,
1103 * therefore make sure it's enabled when disabling HPD on
1104 * some connectors */
Egbert Eichac4c16c2013-04-16 13:36:58 +02001105 if (hpd_disabled) {
Egbert Eichcd569ae2013-04-16 13:36:57 +02001106 drm_kms_helper_poll_enable(dev);
Egbert Eichac4c16c2013-04-16 13:36:58 +02001107 mod_timer(&dev_priv->hotplug_reenable_timer,
1108 jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
1109 }
Egbert Eichcd569ae2013-04-16 13:36:57 +02001110
1111 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1112
Egbert Eich321a1b32013-04-11 16:00:26 +02001113 list_for_each_entry(connector, &mode_config->connector_list, head) {
1114 intel_connector = to_intel_connector(connector);
1115 intel_encoder = intel_connector->encoder;
1116 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1117 if (intel_encoder->hot_plug)
1118 intel_encoder->hot_plug(intel_encoder);
1119 if (intel_hpd_irq_event(dev, connector))
1120 changed = true;
1121 }
1122 }
Keith Packard40ee3382011-07-28 15:31:19 -07001123 mutex_unlock(&mode_config->mutex);
1124
Egbert Eich321a1b32013-04-11 16:00:26 +02001125 if (changed)
1126 drm_kms_helper_hotplug_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001127}
1128
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02001129static void intel_hpd_irq_uninstall(struct drm_i915_private *dev_priv)
1130{
1131 del_timer_sync(&dev_priv->hotplug_reenable_timer);
1132}
1133
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001134static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001135{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001136 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001137 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +02001138 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001139
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001140 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001141
Daniel Vetter73edd18f2012-08-08 23:35:37 +02001142 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
1143
Daniel Vetter20e4d402012-08-08 23:35:39 +02001144 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001145
Jesse Barnes7648fa92010-05-20 14:28:11 -07001146 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001147 busy_up = I915_READ(RCPREVBSYTUPAVG);
1148 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001149 max_avg = I915_READ(RCBMAXAVG);
1150 min_avg = I915_READ(RCBMINAVG);
1151
1152 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001153 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001154 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
1155 new_delay = dev_priv->ips.cur_delay - 1;
1156 if (new_delay < dev_priv->ips.max_delay)
1157 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001158 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001159 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
1160 new_delay = dev_priv->ips.cur_delay + 1;
1161 if (new_delay > dev_priv->ips.min_delay)
1162 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001163 }
1164
Jesse Barnes7648fa92010-05-20 14:28:11 -07001165 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +02001166 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001167
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001168 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02001169
Jesse Barnesf97108d2010-01-29 11:27:07 -08001170 return;
1171}
1172
Chris Wilson549f7362010-10-19 11:19:32 +01001173static void notify_ring(struct drm_device *dev,
1174 struct intel_ring_buffer *ring)
1175{
Chris Wilson475553d2011-01-20 09:52:56 +00001176 if (ring->obj == NULL)
1177 return;
1178
Chris Wilson814e9b52013-09-23 17:33:19 -03001179 trace_i915_gem_request_complete(ring);
Chris Wilson9862e602011-01-04 22:22:17 +00001180
Chris Wilson549f7362010-10-19 11:19:32 +01001181 wake_up_all(&ring->irq_queue);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03001182 i915_queue_hangcheck(dev);
Chris Wilson549f7362010-10-19 11:19:32 +01001183}
1184
Ben Widawsky4912d042011-04-25 11:25:20 -07001185static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001186{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001187 struct drm_i915_private *dev_priv =
1188 container_of(work, struct drm_i915_private, rps.work);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001189 u32 pm_iir;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001190 int new_delay, adj;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001191
Daniel Vetter59cdb632013-07-04 23:35:28 +02001192 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001193 pm_iir = dev_priv->rps.pm_iir;
1194 dev_priv->rps.pm_iir = 0;
Ben Widawsky09610212014-05-15 20:58:08 +03001195 if (IS_BROADWELL(dev_priv->dev))
1196 bdw_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
1197 else {
1198 /* Make sure not to corrupt PMIMR state used by ringbuffer */
1199 snb_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
1200 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001201 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001202
Paulo Zanoni60611c12013-08-15 11:50:01 -03001203 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301204 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001205
Deepak Sa6706b42014-03-15 20:23:22 +05301206 if ((pm_iir & dev_priv->pm_rps_events) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001207 return;
1208
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001209 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001210
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001211 adj = dev_priv->rps.last_adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001212 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001213 if (adj > 0)
1214 adj *= 2;
1215 else
1216 adj = 1;
Ben Widawskyb39fb292014-03-19 18:31:11 -07001217 new_delay = dev_priv->rps.cur_freq + adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001218
1219 /*
1220 * For better performance, jump directly
1221 * to RPe if we're below it.
1222 */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001223 if (new_delay < dev_priv->rps.efficient_freq)
1224 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001225 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001226 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1227 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001228 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001229 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001230 adj = 0;
1231 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1232 if (adj < 0)
1233 adj *= 2;
1234 else
1235 adj = -1;
Ben Widawskyb39fb292014-03-19 18:31:11 -07001236 new_delay = dev_priv->rps.cur_freq + adj;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001237 } else { /* unknown event */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001238 new_delay = dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001239 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001240
Ben Widawsky79249632012-09-07 19:43:42 -07001241 /* sysfs frequency interfaces may have snuck in while servicing the
1242 * interrupt
1243 */
Ville Syrjälä1272e7b2013-11-07 19:57:49 +02001244 new_delay = clamp_t(int, new_delay,
Ben Widawskyb39fb292014-03-19 18:31:11 -07001245 dev_priv->rps.min_freq_softlimit,
1246 dev_priv->rps.max_freq_softlimit);
Deepak S27544362014-01-27 21:35:05 +05301247
Ben Widawskyb39fb292014-03-19 18:31:11 -07001248 dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001249
1250 if (IS_VALLEYVIEW(dev_priv->dev))
1251 valleyview_set_rps(dev_priv->dev, new_delay);
1252 else
1253 gen6_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001254
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001255 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001256}
1257
Ben Widawskye3689192012-05-25 16:56:22 -07001258
1259/**
1260 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1261 * occurred.
1262 * @work: workqueue struct
1263 *
1264 * Doesn't actually do anything except notify userspace. As a consequence of
1265 * this event, userspace should try to remap the bad rows since statistically
1266 * it is likely the same row is more likely to go bad again.
1267 */
1268static void ivybridge_parity_work(struct work_struct *work)
1269{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001270 struct drm_i915_private *dev_priv =
1271 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001272 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001273 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001274 uint32_t misccpctl;
1275 unsigned long flags;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001276 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001277
1278 /* We must turn off DOP level clock gating to access the L3 registers.
1279 * In order to prevent a get/put style interface, acquire struct mutex
1280 * any time we access those registers.
1281 */
1282 mutex_lock(&dev_priv->dev->struct_mutex);
1283
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001284 /* If we've screwed up tracking, just let the interrupt fire again */
1285 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1286 goto out;
1287
Ben Widawskye3689192012-05-25 16:56:22 -07001288 misccpctl = I915_READ(GEN7_MISCCPCTL);
1289 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1290 POSTING_READ(GEN7_MISCCPCTL);
1291
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001292 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1293 u32 reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001294
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001295 slice--;
1296 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1297 break;
1298
1299 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1300
1301 reg = GEN7_L3CDERRST1 + (slice * 0x200);
1302
1303 error_status = I915_READ(reg);
1304 row = GEN7_PARITY_ERROR_ROW(error_status);
1305 bank = GEN7_PARITY_ERROR_BANK(error_status);
1306 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1307
1308 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1309 POSTING_READ(reg);
1310
1311 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1312 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1313 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1314 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1315 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1316 parity_event[5] = NULL;
1317
Dave Airlie5bdebb12013-10-11 14:07:25 +10001318 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001319 KOBJ_CHANGE, parity_event);
1320
1321 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1322 slice, row, bank, subbank);
1323
1324 kfree(parity_event[4]);
1325 kfree(parity_event[3]);
1326 kfree(parity_event[2]);
1327 kfree(parity_event[1]);
1328 }
Ben Widawskye3689192012-05-25 16:56:22 -07001329
1330 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1331
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001332out:
1333 WARN_ON(dev_priv->l3_parity.which_slice);
Ben Widawskye3689192012-05-25 16:56:22 -07001334 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001335 ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Ben Widawskye3689192012-05-25 16:56:22 -07001336 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1337
1338 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001339}
1340
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001341static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001342{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001343 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -07001344
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001345 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001346 return;
1347
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001348 spin_lock(&dev_priv->irq_lock);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001349 ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001350 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001351
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001352 iir &= GT_PARITY_ERROR(dev);
1353 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1354 dev_priv->l3_parity.which_slice |= 1 << 1;
1355
1356 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1357 dev_priv->l3_parity.which_slice |= 1 << 0;
1358
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001359 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001360}
1361
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001362static void ilk_gt_irq_handler(struct drm_device *dev,
1363 struct drm_i915_private *dev_priv,
1364 u32 gt_iir)
1365{
1366 if (gt_iir &
1367 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1368 notify_ring(dev, &dev_priv->ring[RCS]);
1369 if (gt_iir & ILK_BSD_USER_INTERRUPT)
1370 notify_ring(dev, &dev_priv->ring[VCS]);
1371}
1372
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001373static void snb_gt_irq_handler(struct drm_device *dev,
1374 struct drm_i915_private *dev_priv,
1375 u32 gt_iir)
1376{
1377
Ben Widawskycc609d52013-05-28 19:22:29 -07001378 if (gt_iir &
1379 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001380 notify_ring(dev, &dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001381 if (gt_iir & GT_BSD_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001382 notify_ring(dev, &dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001383 if (gt_iir & GT_BLT_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001384 notify_ring(dev, &dev_priv->ring[BCS]);
1385
Ben Widawskycc609d52013-05-28 19:22:29 -07001386 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1387 GT_BSD_CS_ERROR_INTERRUPT |
1388 GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
Mika Kuoppala58174462014-02-25 17:11:26 +02001389 i915_handle_error(dev, false, "GT error interrupt 0x%08x",
1390 gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001391 }
Ben Widawskye3689192012-05-25 16:56:22 -07001392
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001393 if (gt_iir & GT_PARITY_ERROR(dev))
1394 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001395}
1396
Ben Widawsky09610212014-05-15 20:58:08 +03001397static void gen8_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1398{
1399 if ((pm_iir & dev_priv->pm_rps_events) == 0)
1400 return;
1401
1402 spin_lock(&dev_priv->irq_lock);
1403 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1404 bdw_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1405 spin_unlock(&dev_priv->irq_lock);
1406
1407 queue_work(dev_priv->wq, &dev_priv->rps.work);
1408}
1409
Ben Widawskyabd58f02013-11-02 21:07:09 -07001410static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1411 struct drm_i915_private *dev_priv,
1412 u32 master_ctl)
1413{
1414 u32 rcs, bcs, vcs;
1415 uint32_t tmp = 0;
1416 irqreturn_t ret = IRQ_NONE;
1417
1418 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1419 tmp = I915_READ(GEN8_GT_IIR(0));
1420 if (tmp) {
1421 ret = IRQ_HANDLED;
1422 rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
1423 bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1424 if (rcs & GT_RENDER_USER_INTERRUPT)
1425 notify_ring(dev, &dev_priv->ring[RCS]);
1426 if (bcs & GT_RENDER_USER_INTERRUPT)
1427 notify_ring(dev, &dev_priv->ring[BCS]);
1428 I915_WRITE(GEN8_GT_IIR(0), tmp);
1429 } else
1430 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1431 }
1432
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001433 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07001434 tmp = I915_READ(GEN8_GT_IIR(1));
1435 if (tmp) {
1436 ret = IRQ_HANDLED;
1437 vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
1438 if (vcs & GT_RENDER_USER_INTERRUPT)
1439 notify_ring(dev, &dev_priv->ring[VCS]);
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001440 vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
1441 if (vcs & GT_RENDER_USER_INTERRUPT)
1442 notify_ring(dev, &dev_priv->ring[VCS2]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001443 I915_WRITE(GEN8_GT_IIR(1), tmp);
1444 } else
1445 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1446 }
1447
Ben Widawsky09610212014-05-15 20:58:08 +03001448 if (master_ctl & GEN8_GT_PM_IRQ) {
1449 tmp = I915_READ(GEN8_GT_IIR(2));
1450 if (tmp & dev_priv->pm_rps_events) {
1451 ret = IRQ_HANDLED;
1452 gen8_rps_irq_handler(dev_priv, tmp);
1453 I915_WRITE(GEN8_GT_IIR(2),
1454 tmp & dev_priv->pm_rps_events);
1455 } else
1456 DRM_ERROR("The master control interrupt lied (PM)!\n");
1457 }
1458
Ben Widawskyabd58f02013-11-02 21:07:09 -07001459 if (master_ctl & GEN8_GT_VECS_IRQ) {
1460 tmp = I915_READ(GEN8_GT_IIR(3));
1461 if (tmp) {
1462 ret = IRQ_HANDLED;
1463 vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
1464 if (vcs & GT_RENDER_USER_INTERRUPT)
1465 notify_ring(dev, &dev_priv->ring[VECS]);
1466 I915_WRITE(GEN8_GT_IIR(3), tmp);
1467 } else
1468 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1469 }
1470
1471 return ret;
1472}
1473
Egbert Eichb543fb02013-04-16 13:36:54 +02001474#define HPD_STORM_DETECT_PERIOD 1000
1475#define HPD_STORM_THRESHOLD 5
1476
Daniel Vetter10a504d2013-06-27 17:52:12 +02001477static inline void intel_hpd_irq_handler(struct drm_device *dev,
Daniel Vetter22062db2013-06-27 17:52:11 +02001478 u32 hotplug_trigger,
1479 const u32 *hpd)
Egbert Eichb543fb02013-04-16 13:36:54 +02001480{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001481 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichb543fb02013-04-16 13:36:54 +02001482 int i;
Daniel Vetter10a504d2013-06-27 17:52:12 +02001483 bool storm_detected = false;
Egbert Eichb543fb02013-04-16 13:36:54 +02001484
Daniel Vetter91d131d2013-06-27 17:52:14 +02001485 if (!hotplug_trigger)
1486 return;
1487
Imre Deakcc9bd492014-01-16 19:56:54 +02001488 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
1489 hotplug_trigger);
1490
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001491 spin_lock(&dev_priv->irq_lock);
Egbert Eichb543fb02013-04-16 13:36:54 +02001492 for (i = 1; i < HPD_NUM_PINS; i++) {
Egbert Eich821450c2013-04-16 13:36:55 +02001493
Daniel Vetter3ff04a162014-04-24 12:03:17 +02001494 if (hpd[i] & hotplug_trigger &&
1495 dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
1496 /*
1497 * On GMCH platforms the interrupt mask bits only
1498 * prevent irq generation, not the setting of the
1499 * hotplug bits itself. So only WARN about unexpected
1500 * interrupts on saner platforms.
1501 */
1502 WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
1503 "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1504 hotplug_trigger, i, hpd[i]);
1505
1506 continue;
1507 }
Egbert Eichb8f102e2013-07-26 14:14:24 +02001508
Egbert Eichb543fb02013-04-16 13:36:54 +02001509 if (!(hpd[i] & hotplug_trigger) ||
1510 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1511 continue;
1512
Jani Nikulabc5ead8c2013-05-07 15:10:29 +03001513 dev_priv->hpd_event_bits |= (1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001514 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1515 dev_priv->hpd_stats[i].hpd_last_jiffies
1516 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1517 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1518 dev_priv->hpd_stats[i].hpd_cnt = 0;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001519 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001520 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1521 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
Egbert Eich142e2392013-04-11 15:57:57 +02001522 dev_priv->hpd_event_bits &= ~(1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001523 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
Daniel Vetter10a504d2013-06-27 17:52:12 +02001524 storm_detected = true;
Egbert Eichb543fb02013-04-16 13:36:54 +02001525 } else {
1526 dev_priv->hpd_stats[i].hpd_cnt++;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001527 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1528 dev_priv->hpd_stats[i].hpd_cnt);
Egbert Eichb543fb02013-04-16 13:36:54 +02001529 }
1530 }
1531
Daniel Vetter10a504d2013-06-27 17:52:12 +02001532 if (storm_detected)
1533 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001534 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter5876fa02013-06-27 17:52:13 +02001535
Daniel Vetter645416f2013-09-02 16:22:25 +02001536 /*
1537 * Our hotplug handler can grab modeset locks (by calling down into the
1538 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1539 * queue for otherwise the flush_work in the pageflip code will
1540 * deadlock.
1541 */
1542 schedule_work(&dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02001543}
1544
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001545static void gmbus_irq_handler(struct drm_device *dev)
1546{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001547 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter28c70f12012-12-01 13:53:45 +01001548
Daniel Vetter28c70f12012-12-01 13:53:45 +01001549 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001550}
1551
Daniel Vetterce99c252012-12-01 13:53:47 +01001552static void dp_aux_irq_handler(struct drm_device *dev)
1553{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001554 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001555
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001556 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001557}
1558
Shuang He8bf1e9f2013-10-15 18:55:27 +01001559#if defined(CONFIG_DEBUG_FS)
Daniel Vetter277de952013-10-18 16:37:07 +02001560static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1561 uint32_t crc0, uint32_t crc1,
1562 uint32_t crc2, uint32_t crc3,
1563 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001564{
1565 struct drm_i915_private *dev_priv = dev->dev_private;
1566 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1567 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001568 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001569
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001570 spin_lock(&pipe_crc->lock);
1571
Damien Lespiau0c912c72013-10-15 18:55:37 +01001572 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001573 spin_unlock(&pipe_crc->lock);
Damien Lespiau0c912c72013-10-15 18:55:37 +01001574 DRM_ERROR("spurious interrupt\n");
1575 return;
1576 }
1577
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001578 head = pipe_crc->head;
1579 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001580
1581 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001582 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001583 DRM_ERROR("CRC buffer overflowing\n");
1584 return;
1585 }
1586
1587 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001588
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001589 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001590 entry->crc[0] = crc0;
1591 entry->crc[1] = crc1;
1592 entry->crc[2] = crc2;
1593 entry->crc[3] = crc3;
1594 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001595
1596 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001597 pipe_crc->head = head;
1598
1599 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001600
1601 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001602}
Daniel Vetter277de952013-10-18 16:37:07 +02001603#else
1604static inline void
1605display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1606 uint32_t crc0, uint32_t crc1,
1607 uint32_t crc2, uint32_t crc3,
1608 uint32_t crc4) {}
1609#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001610
Daniel Vetter277de952013-10-18 16:37:07 +02001611
1612static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001613{
1614 struct drm_i915_private *dev_priv = dev->dev_private;
1615
Daniel Vetter277de952013-10-18 16:37:07 +02001616 display_pipe_crc_irq_handler(dev, pipe,
1617 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1618 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001619}
1620
Daniel Vetter277de952013-10-18 16:37:07 +02001621static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001622{
1623 struct drm_i915_private *dev_priv = dev->dev_private;
1624
Daniel Vetter277de952013-10-18 16:37:07 +02001625 display_pipe_crc_irq_handler(dev, pipe,
1626 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1627 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1628 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1629 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1630 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001631}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001632
Daniel Vetter277de952013-10-18 16:37:07 +02001633static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001634{
1635 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001636 uint32_t res1, res2;
1637
1638 if (INTEL_INFO(dev)->gen >= 3)
1639 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1640 else
1641 res1 = 0;
1642
1643 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1644 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1645 else
1646 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001647
Daniel Vetter277de952013-10-18 16:37:07 +02001648 display_pipe_crc_irq_handler(dev, pipe,
1649 I915_READ(PIPE_CRC_RES_RED(pipe)),
1650 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1651 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1652 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001653}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001654
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001655/* The RPS events need forcewake, so we add them to a work queue and mask their
1656 * IMR bits until the work is done. Other interrupts can be processed without
1657 * the work queue. */
1658static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001659{
Deepak Sa6706b42014-03-15 20:23:22 +05301660 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001661 spin_lock(&dev_priv->irq_lock);
Deepak Sa6706b42014-03-15 20:23:22 +05301662 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1663 snb_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Daniel Vetter59cdb632013-07-04 23:35:28 +02001664 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter2adbee62013-07-04 23:35:27 +02001665
1666 queue_work(dev_priv->wq, &dev_priv->rps.work);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001667 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001668
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001669 if (HAS_VEBOX(dev_priv->dev)) {
1670 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1671 notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001672
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001673 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02001674 i915_handle_error(dev_priv->dev, false,
1675 "VEBOX CS error interrupt 0x%08x",
1676 pm_iir);
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001677 }
Ben Widawsky12638c52013-05-28 19:22:31 -07001678 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001679}
1680
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001681static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
1682{
1683 struct intel_crtc *crtc;
1684
1685 if (!drm_handle_vblank(dev, pipe))
1686 return false;
1687
1688 crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
1689 wake_up(&crtc->vbl_wait);
1690
1691 return true;
1692}
1693
Imre Deakc1874ed2014-02-04 21:35:46 +02001694static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
1695{
1696 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak91d181d2014-02-10 18:42:49 +02001697 u32 pipe_stats[I915_MAX_PIPES] = { };
Imre Deakc1874ed2014-02-04 21:35:46 +02001698 int pipe;
1699
Imre Deak58ead0d2014-02-04 21:35:47 +02001700 spin_lock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001701 for_each_pipe(pipe) {
Imre Deak91d181d2014-02-10 18:42:49 +02001702 int reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001703 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001704
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001705 /*
1706 * PIPESTAT bits get signalled even when the interrupt is
1707 * disabled with the mask bits, and some of the status bits do
1708 * not generate interrupts at all (like the underrun bit). Hence
1709 * we need to be careful that we only handle what we want to
1710 * handle.
1711 */
1712 mask = 0;
1713 if (__cpu_fifo_underrun_reporting_enabled(dev, pipe))
1714 mask |= PIPE_FIFO_UNDERRUN_STATUS;
1715
1716 switch (pipe) {
1717 case PIPE_A:
1718 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1719 break;
1720 case PIPE_B:
1721 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1722 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001723 case PIPE_C:
1724 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1725 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001726 }
1727 if (iir & iir_bit)
1728 mask |= dev_priv->pipestat_irq_mask[pipe];
1729
1730 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001731 continue;
1732
1733 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001734 mask |= PIPESTAT_INT_ENABLE_MASK;
1735 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001736
1737 /*
1738 * Clear the PIPE*STAT regs before the IIR
1739 */
Imre Deak91d181d2014-02-10 18:42:49 +02001740 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1741 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001742 I915_WRITE(reg, pipe_stats[pipe]);
1743 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001744 spin_unlock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001745
1746 for_each_pipe(pipe) {
1747 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001748 intel_pipe_handle_vblank(dev, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001749
Imre Deak579a9b02014-02-04 21:35:48 +02001750 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
Imre Deakc1874ed2014-02-04 21:35:46 +02001751 intel_prepare_page_flip(dev, pipe);
1752 intel_finish_page_flip(dev, pipe);
1753 }
1754
1755 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1756 i9xx_pipe_crc_irq_handler(dev, pipe);
1757
1758 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
1759 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
1760 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
1761 }
1762
1763 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1764 gmbus_irq_handler(dev);
1765}
1766
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001767static void i9xx_hpd_irq_handler(struct drm_device *dev)
1768{
1769 struct drm_i915_private *dev_priv = dev->dev_private;
1770 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1771
1772 if (IS_G4X(dev)) {
1773 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
1774
1775 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_g4x);
1776 } else {
1777 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1778
1779 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
1780 }
1781
1782 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
1783 hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1784 dp_aux_irq_handler(dev);
1785
1786 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1787 /*
1788 * Make sure hotplug status is cleared before we clear IIR, or else we
1789 * may miss hotplug events.
1790 */
1791 POSTING_READ(PORT_HOTPLUG_STAT);
1792}
1793
Daniel Vetterff1f5252012-10-02 15:10:55 +02001794static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001795{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001796 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001797 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001798 u32 iir, gt_iir, pm_iir;
1799 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001800
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001801 while (true) {
1802 iir = I915_READ(VLV_IIR);
1803 gt_iir = I915_READ(GTIIR);
1804 pm_iir = I915_READ(GEN6_PMIIR);
1805
1806 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1807 goto out;
1808
1809 ret = IRQ_HANDLED;
1810
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001811 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001812
Imre Deakc1874ed2014-02-04 21:35:46 +02001813 valleyview_pipestat_irq_handler(dev, iir);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001814
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001815 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001816 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1817 i9xx_hpd_irq_handler(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001818
Paulo Zanoni60611c12013-08-15 11:50:01 -03001819 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001820 gen6_rps_irq_handler(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001821
1822 I915_WRITE(GTIIR, gt_iir);
1823 I915_WRITE(GEN6_PMIIR, pm_iir);
1824 I915_WRITE(VLV_IIR, iir);
1825 }
1826
1827out:
1828 return ret;
1829}
1830
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001831static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1832{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001833 struct drm_device *dev = arg;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001834 struct drm_i915_private *dev_priv = dev->dev_private;
1835 u32 master_ctl, iir;
1836 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001837
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001838 for (;;) {
1839 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1840 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03001841
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001842 if (master_ctl == 0 && iir == 0)
1843 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001844
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001845 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001846
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001847 gen8_gt_irq_handler(dev, dev_priv, master_ctl);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001848
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001849 valleyview_pipestat_irq_handler(dev, iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001850
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001851 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä3278f672014-04-09 13:28:49 +03001852 i9xx_hpd_irq_handler(dev);
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001853
1854 I915_WRITE(VLV_IIR, iir);
1855
1856 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
1857 POSTING_READ(GEN8_MASTER_IRQ);
1858
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001859 ret = IRQ_HANDLED;
1860 }
1861
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001862 return ret;
1863}
1864
Adam Jackson23e81d62012-06-06 15:45:44 -04001865static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001866{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001867 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001868 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001869 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08001870
Daniel Vetter91d131d2013-06-27 17:52:14 +02001871 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
1872
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001873 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1874 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1875 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001876 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001877 port_name(port));
1878 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001879
Daniel Vetterce99c252012-12-01 13:53:47 +01001880 if (pch_iir & SDE_AUX_MASK)
1881 dp_aux_irq_handler(dev);
1882
Jesse Barnes776ad802011-01-04 15:09:39 -08001883 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001884 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001885
1886 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1887 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1888
1889 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1890 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1891
1892 if (pch_iir & SDE_POISON)
1893 DRM_ERROR("PCH poison interrupt\n");
1894
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001895 if (pch_iir & SDE_FDI_MASK)
1896 for_each_pipe(pipe)
1897 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1898 pipe_name(pipe),
1899 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001900
1901 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1902 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1903
1904 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1905 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1906
Jesse Barnes776ad802011-01-04 15:09:39 -08001907 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Paulo Zanoni86642812013-04-12 17:57:57 -03001908 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1909 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001910 DRM_ERROR("PCH transcoder A FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001911
1912 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1913 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1914 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001915 DRM_ERROR("PCH transcoder B FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001916}
1917
1918static void ivb_err_int_handler(struct drm_device *dev)
1919{
1920 struct drm_i915_private *dev_priv = dev->dev_private;
1921 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001922 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03001923
Paulo Zanonide032bf2013-04-12 17:57:58 -03001924 if (err_int & ERR_INT_POISON)
1925 DRM_ERROR("Poison interrupt\n");
1926
Daniel Vetter5a69b892013-10-16 22:55:52 +02001927 for_each_pipe(pipe) {
1928 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
1929 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
1930 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001931 DRM_ERROR("Pipe %c FIFO underrun\n",
1932 pipe_name(pipe));
Daniel Vetter5a69b892013-10-16 22:55:52 +02001933 }
Paulo Zanoni86642812013-04-12 17:57:57 -03001934
Daniel Vetter5a69b892013-10-16 22:55:52 +02001935 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1936 if (IS_IVYBRIDGE(dev))
Daniel Vetter277de952013-10-18 16:37:07 +02001937 ivb_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001938 else
Daniel Vetter277de952013-10-18 16:37:07 +02001939 hsw_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001940 }
1941 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001942
Paulo Zanoni86642812013-04-12 17:57:57 -03001943 I915_WRITE(GEN7_ERR_INT, err_int);
1944}
1945
1946static void cpt_serr_int_handler(struct drm_device *dev)
1947{
1948 struct drm_i915_private *dev_priv = dev->dev_private;
1949 u32 serr_int = I915_READ(SERR_INT);
1950
Paulo Zanonide032bf2013-04-12 17:57:58 -03001951 if (serr_int & SERR_INT_POISON)
1952 DRM_ERROR("PCH poison interrupt\n");
1953
Paulo Zanoni86642812013-04-12 17:57:57 -03001954 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
1955 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1956 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001957 DRM_ERROR("PCH transcoder A FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001958
1959 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
1960 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1961 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001962 DRM_ERROR("PCH transcoder B FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001963
1964 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
1965 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
1966 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001967 DRM_ERROR("PCH transcoder C FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001968
1969 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08001970}
1971
Adam Jackson23e81d62012-06-06 15:45:44 -04001972static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
1973{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001974 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson23e81d62012-06-06 15:45:44 -04001975 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001976 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04001977
Daniel Vetter91d131d2013-06-27 17:52:14 +02001978 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
1979
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001980 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1981 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
1982 SDE_AUDIO_POWER_SHIFT_CPT);
1983 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1984 port_name(port));
1985 }
Adam Jackson23e81d62012-06-06 15:45:44 -04001986
1987 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01001988 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001989
1990 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001991 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001992
1993 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1994 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
1995
1996 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1997 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
1998
1999 if (pch_iir & SDE_FDI_MASK_CPT)
2000 for_each_pipe(pipe)
2001 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2002 pipe_name(pipe),
2003 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03002004
2005 if (pch_iir & SDE_ERROR_CPT)
2006 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002007}
2008
Paulo Zanonic008bc62013-07-12 16:35:10 -03002009static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
2010{
2011 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter40da17c2013-10-21 18:04:36 +02002012 enum pipe pipe;
Paulo Zanonic008bc62013-07-12 16:35:10 -03002013
2014 if (de_iir & DE_AUX_CHANNEL_A)
2015 dp_aux_irq_handler(dev);
2016
2017 if (de_iir & DE_GSE)
2018 intel_opregion_asle_intr(dev);
2019
Paulo Zanonic008bc62013-07-12 16:35:10 -03002020 if (de_iir & DE_POISON)
2021 DRM_ERROR("Poison interrupt\n");
2022
Daniel Vetter40da17c2013-10-21 18:04:36 +02002023 for_each_pipe(pipe) {
2024 if (de_iir & DE_PIPE_VBLANK(pipe))
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03002025 intel_pipe_handle_vblank(dev, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002026
Daniel Vetter40da17c2013-10-21 18:04:36 +02002027 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
2028 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002029 DRM_ERROR("Pipe %c FIFO underrun\n",
2030 pipe_name(pipe));
Paulo Zanonic008bc62013-07-12 16:35:10 -03002031
Daniel Vetter40da17c2013-10-21 18:04:36 +02002032 if (de_iir & DE_PIPE_CRC_DONE(pipe))
2033 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002034
Daniel Vetter40da17c2013-10-21 18:04:36 +02002035 /* plane/pipes map 1:1 on ilk+ */
2036 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
2037 intel_prepare_page_flip(dev, pipe);
2038 intel_finish_page_flip_plane(dev, pipe);
2039 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03002040 }
2041
2042 /* check event from PCH */
2043 if (de_iir & DE_PCH_EVENT) {
2044 u32 pch_iir = I915_READ(SDEIIR);
2045
2046 if (HAS_PCH_CPT(dev))
2047 cpt_irq_handler(dev, pch_iir);
2048 else
2049 ibx_irq_handler(dev, pch_iir);
2050
2051 /* should clear PCH hotplug event before clear CPU irq */
2052 I915_WRITE(SDEIIR, pch_iir);
2053 }
2054
2055 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2056 ironlake_rps_change_irq_handler(dev);
2057}
2058
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002059static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
2060{
2061 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00002062 enum pipe pipe;
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002063
2064 if (de_iir & DE_ERR_INT_IVB)
2065 ivb_err_int_handler(dev);
2066
2067 if (de_iir & DE_AUX_CHANNEL_A_IVB)
2068 dp_aux_irq_handler(dev);
2069
2070 if (de_iir & DE_GSE_IVB)
2071 intel_opregion_asle_intr(dev);
2072
Damien Lespiau07d27e22014-03-03 17:31:46 +00002073 for_each_pipe(pipe) {
2074 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03002075 intel_pipe_handle_vblank(dev, pipe);
Daniel Vetter40da17c2013-10-21 18:04:36 +02002076
2077 /* plane/pipes map 1:1 on ilk+ */
Damien Lespiau07d27e22014-03-03 17:31:46 +00002078 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
2079 intel_prepare_page_flip(dev, pipe);
2080 intel_finish_page_flip_plane(dev, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002081 }
2082 }
2083
2084 /* check event from PCH */
2085 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
2086 u32 pch_iir = I915_READ(SDEIIR);
2087
2088 cpt_irq_handler(dev, pch_iir);
2089
2090 /* clear PCH hotplug event before clear CPU irq */
2091 I915_WRITE(SDEIIR, pch_iir);
2092 }
2093}
2094
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002095static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002096{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002097 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002098 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002099 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002100 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002101
Paulo Zanoni86642812013-04-12 17:57:57 -03002102 /* We get interrupts on unclaimed registers, so check for this before we
2103 * do any I915_{READ,WRITE}. */
Chris Wilson907b28c2013-07-19 20:36:52 +01002104 intel_uncore_check_errors(dev);
Paulo Zanoni86642812013-04-12 17:57:57 -03002105
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002106 /* disable master interrupt before clearing iir */
2107 de_ier = I915_READ(DEIER);
2108 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002109 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002110
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002111 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2112 * interrupts will will be stored on its back queue, and then we'll be
2113 * able to process them after we restore SDEIER (as soon as we restore
2114 * it, we'll get an interrupt if SDEIIR still has something to process
2115 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07002116 if (!HAS_PCH_NOP(dev)) {
2117 sde_ier = I915_READ(SDEIER);
2118 I915_WRITE(SDEIER, 0);
2119 POSTING_READ(SDEIER);
2120 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002121
Chris Wilson0e434062012-05-09 21:45:44 +01002122 gt_iir = I915_READ(GTIIR);
2123 if (gt_iir) {
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002124 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002125 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002126 else
2127 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002128 I915_WRITE(GTIIR, gt_iir);
2129 ret = IRQ_HANDLED;
2130 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002131
2132 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002133 if (de_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002134 if (INTEL_INFO(dev)->gen >= 7)
2135 ivb_display_irq_handler(dev, de_iir);
2136 else
2137 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002138 I915_WRITE(DEIIR, de_iir);
2139 ret = IRQ_HANDLED;
2140 }
2141
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002142 if (INTEL_INFO(dev)->gen >= 6) {
2143 u32 pm_iir = I915_READ(GEN6_PMIIR);
2144 if (pm_iir) {
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03002145 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002146 I915_WRITE(GEN6_PMIIR, pm_iir);
2147 ret = IRQ_HANDLED;
2148 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002149 }
2150
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002151 I915_WRITE(DEIER, de_ier);
2152 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07002153 if (!HAS_PCH_NOP(dev)) {
2154 I915_WRITE(SDEIER, sde_ier);
2155 POSTING_READ(SDEIER);
2156 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002157
2158 return ret;
2159}
2160
Ben Widawskyabd58f02013-11-02 21:07:09 -07002161static irqreturn_t gen8_irq_handler(int irq, void *arg)
2162{
2163 struct drm_device *dev = arg;
2164 struct drm_i915_private *dev_priv = dev->dev_private;
2165 u32 master_ctl;
2166 irqreturn_t ret = IRQ_NONE;
2167 uint32_t tmp = 0;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002168 enum pipe pipe;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002169
Ben Widawskyabd58f02013-11-02 21:07:09 -07002170 master_ctl = I915_READ(GEN8_MASTER_IRQ);
2171 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2172 if (!master_ctl)
2173 return IRQ_NONE;
2174
2175 I915_WRITE(GEN8_MASTER_IRQ, 0);
2176 POSTING_READ(GEN8_MASTER_IRQ);
2177
2178 ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
2179
2180 if (master_ctl & GEN8_DE_MISC_IRQ) {
2181 tmp = I915_READ(GEN8_DE_MISC_IIR);
2182 if (tmp & GEN8_DE_MISC_GSE)
2183 intel_opregion_asle_intr(dev);
2184 else if (tmp)
2185 DRM_ERROR("Unexpected DE Misc interrupt\n");
2186 else
2187 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2188
2189 if (tmp) {
2190 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2191 ret = IRQ_HANDLED;
2192 }
2193 }
2194
Daniel Vetter6d766f02013-11-07 14:49:55 +01002195 if (master_ctl & GEN8_DE_PORT_IRQ) {
2196 tmp = I915_READ(GEN8_DE_PORT_IIR);
2197 if (tmp & GEN8_AUX_CHANNEL_A)
2198 dp_aux_irq_handler(dev);
2199 else if (tmp)
2200 DRM_ERROR("Unexpected DE Port interrupt\n");
2201 else
2202 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
2203
2204 if (tmp) {
2205 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
2206 ret = IRQ_HANDLED;
2207 }
2208 }
2209
Daniel Vetterc42664c2013-11-07 11:05:40 +01002210 for_each_pipe(pipe) {
2211 uint32_t pipe_iir;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002212
Daniel Vetterc42664c2013-11-07 11:05:40 +01002213 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2214 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002215
Daniel Vetterc42664c2013-11-07 11:05:40 +01002216 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2217 if (pipe_iir & GEN8_PIPE_VBLANK)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03002218 intel_pipe_handle_vblank(dev, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002219
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01002220 if (pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE) {
Daniel Vetterc42664c2013-11-07 11:05:40 +01002221 intel_prepare_page_flip(dev, pipe);
2222 intel_finish_page_flip_plane(dev, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002223 }
Daniel Vetterc42664c2013-11-07 11:05:40 +01002224
Daniel Vetter0fbe7872013-11-07 11:05:44 +01002225 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2226 hsw_pipe_crc_irq_handler(dev, pipe);
2227
Daniel Vetter38d83c962013-11-07 11:05:46 +01002228 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) {
2229 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
2230 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002231 DRM_ERROR("Pipe %c FIFO underrun\n",
2232 pipe_name(pipe));
Daniel Vetter38d83c962013-11-07 11:05:46 +01002233 }
2234
Daniel Vetter30100f22013-11-07 14:49:24 +01002235 if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) {
2236 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2237 pipe_name(pipe),
2238 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2239 }
Daniel Vetterc42664c2013-11-07 11:05:40 +01002240
2241 if (pipe_iir) {
2242 ret = IRQ_HANDLED;
2243 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2244 } else
Ben Widawskyabd58f02013-11-02 21:07:09 -07002245 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2246 }
2247
Daniel Vetter92d03a82013-11-07 11:05:43 +01002248 if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
2249 /*
2250 * FIXME(BDW): Assume for now that the new interrupt handling
2251 * scheme also closed the SDE interrupt handling race we've seen
2252 * on older pch-split platforms. But this needs testing.
2253 */
2254 u32 pch_iir = I915_READ(SDEIIR);
2255
2256 cpt_irq_handler(dev, pch_iir);
2257
2258 if (pch_iir) {
2259 I915_WRITE(SDEIIR, pch_iir);
2260 ret = IRQ_HANDLED;
2261 }
2262 }
2263
Ben Widawskyabd58f02013-11-02 21:07:09 -07002264 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2265 POSTING_READ(GEN8_MASTER_IRQ);
2266
2267 return ret;
2268}
2269
Daniel Vetter17e1df02013-09-08 21:57:13 +02002270static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2271 bool reset_completed)
2272{
2273 struct intel_ring_buffer *ring;
2274 int i;
2275
2276 /*
2277 * Notify all waiters for GPU completion events that reset state has
2278 * been changed, and that they need to restart their wait after
2279 * checking for potential errors (and bail out to drop locks if there is
2280 * a gpu reset pending so that i915_error_work_func can acquire them).
2281 */
2282
2283 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2284 for_each_ring(ring, dev_priv, i)
2285 wake_up_all(&ring->irq_queue);
2286
2287 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2288 wake_up_all(&dev_priv->pending_flip_queue);
2289
2290 /*
2291 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2292 * reset state is cleared.
2293 */
2294 if (reset_completed)
2295 wake_up_all(&dev_priv->gpu_error.reset_queue);
2296}
2297
Jesse Barnes8a905232009-07-11 16:48:03 -04002298/**
2299 * i915_error_work_func - do process context error handling work
2300 * @work: work struct
2301 *
2302 * Fire an error uevent so userspace can see that a hang or error
2303 * was detected.
2304 */
2305static void i915_error_work_func(struct work_struct *work)
2306{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002307 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
2308 work);
Jani Nikula2d1013d2014-03-31 14:27:17 +03002309 struct drm_i915_private *dev_priv =
2310 container_of(error, struct drm_i915_private, gpu_error);
Jesse Barnes8a905232009-07-11 16:48:03 -04002311 struct drm_device *dev = dev_priv->dev;
Ben Widawskycce723e2013-07-19 09:16:42 -07002312 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2313 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2314 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02002315 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04002316
Dave Airlie5bdebb12013-10-11 14:07:25 +10002317 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002318
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002319 /*
2320 * Note that there's only one work item which does gpu resets, so we
2321 * need not worry about concurrent gpu resets potentially incrementing
2322 * error->reset_counter twice. We only need to take care of another
2323 * racing irq/hangcheck declaring the gpu dead for a second time. A
2324 * quick check for that is good enough: schedule_work ensures the
2325 * correct ordering between hang detection and this work item, and since
2326 * the reset in-progress bit is only ever set by code outside of this
2327 * work we don't need to worry about any other races.
2328 */
2329 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01002330 DRM_DEBUG_DRIVER("resetting chip\n");
Dave Airlie5bdebb12013-10-11 14:07:25 +10002331 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002332 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002333
Daniel Vetter17e1df02013-09-08 21:57:13 +02002334 /*
Imre Deakf454c692014-04-23 01:09:04 +03002335 * In most cases it's guaranteed that we get here with an RPM
2336 * reference held, for example because there is a pending GPU
2337 * request that won't finish until the reset is done. This
2338 * isn't the case at least when we get here by doing a
2339 * simulated reset via debugs, so get an RPM reference.
2340 */
2341 intel_runtime_pm_get(dev_priv);
2342 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002343 * All state reset _must_ be completed before we update the
2344 * reset counter, for otherwise waiters might miss the reset
2345 * pending state and not properly drop locks, resulting in
2346 * deadlocks with the reset work.
2347 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01002348 ret = i915_reset(dev);
2349
Daniel Vetter17e1df02013-09-08 21:57:13 +02002350 intel_display_handle_reset(dev);
2351
Imre Deakf454c692014-04-23 01:09:04 +03002352 intel_runtime_pm_put(dev_priv);
2353
Daniel Vetterf69061b2012-12-06 09:01:42 +01002354 if (ret == 0) {
2355 /*
2356 * After all the gem state is reset, increment the reset
2357 * counter and wake up everyone waiting for the reset to
2358 * complete.
2359 *
2360 * Since unlock operations are a one-sided barrier only,
2361 * we need to insert a barrier here to order any seqno
2362 * updates before
2363 * the counter increment.
2364 */
2365 smp_mb__before_atomic_inc();
2366 atomic_inc(&dev_priv->gpu_error.reset_counter);
2367
Dave Airlie5bdebb12013-10-11 14:07:25 +10002368 kobject_uevent_env(&dev->primary->kdev->kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002369 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002370 } else {
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002371 atomic_set_mask(I915_WEDGED, &error->reset_counter);
Ben Gamarif316a422009-09-14 17:48:46 -04002372 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002373
Daniel Vetter17e1df02013-09-08 21:57:13 +02002374 /*
2375 * Note: The wake_up also serves as a memory barrier so that
2376 * waiters see the update value of the reset counter atomic_t.
2377 */
2378 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002379 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002380}
2381
Chris Wilson35aed2e2010-05-27 13:18:12 +01002382static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002383{
2384 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002385 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002386 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002387 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002388
Chris Wilson35aed2e2010-05-27 13:18:12 +01002389 if (!eir)
2390 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002391
Joe Perchesa70491c2012-03-18 13:00:11 -07002392 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002393
Ben Widawskybd9854f2012-08-23 15:18:09 -07002394 i915_get_extra_instdone(dev, instdone);
2395
Jesse Barnes8a905232009-07-11 16:48:03 -04002396 if (IS_G4X(dev)) {
2397 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2398 u32 ipeir = I915_READ(IPEIR_I965);
2399
Joe Perchesa70491c2012-03-18 13:00:11 -07002400 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2401 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002402 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2403 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002404 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002405 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002406 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002407 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002408 }
2409 if (eir & GM45_ERROR_PAGE_TABLE) {
2410 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002411 pr_err("page table error\n");
2412 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002413 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002414 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002415 }
2416 }
2417
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002418 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002419 if (eir & I915_ERROR_PAGE_TABLE) {
2420 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002421 pr_err("page table error\n");
2422 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002423 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002424 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002425 }
2426 }
2427
2428 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002429 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002430 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002431 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002432 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002433 /* pipestat has already been acked */
2434 }
2435 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002436 pr_err("instruction error\n");
2437 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002438 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2439 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002440 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002441 u32 ipeir = I915_READ(IPEIR);
2442
Joe Perchesa70491c2012-03-18 13:00:11 -07002443 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2444 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002445 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002446 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002447 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002448 } else {
2449 u32 ipeir = I915_READ(IPEIR_I965);
2450
Joe Perchesa70491c2012-03-18 13:00:11 -07002451 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2452 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002453 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002454 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002455 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002456 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002457 }
2458 }
2459
2460 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002461 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002462 eir = I915_READ(EIR);
2463 if (eir) {
2464 /*
2465 * some errors might have become stuck,
2466 * mask them.
2467 */
2468 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2469 I915_WRITE(EMR, I915_READ(EMR) | eir);
2470 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2471 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002472}
2473
2474/**
2475 * i915_handle_error - handle an error interrupt
2476 * @dev: drm device
2477 *
2478 * Do some basic checking of regsiter state at error interrupt time and
2479 * dump it to the syslog. Also call i915_capture_error_state() to make
2480 * sure we get a record and make it available in debugfs. Fire a uevent
2481 * so userspace knows something bad happened (should trigger collection
2482 * of a ring dump etc.).
2483 */
Mika Kuoppala58174462014-02-25 17:11:26 +02002484void i915_handle_error(struct drm_device *dev, bool wedged,
2485 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002486{
2487 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala58174462014-02-25 17:11:26 +02002488 va_list args;
2489 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002490
Mika Kuoppala58174462014-02-25 17:11:26 +02002491 va_start(args, fmt);
2492 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2493 va_end(args);
2494
2495 i915_capture_error_state(dev, wedged, error_msg);
Chris Wilson35aed2e2010-05-27 13:18:12 +01002496 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002497
Ben Gamariba1234d2009-09-14 17:48:47 -04002498 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01002499 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2500 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002501
Ben Gamari11ed50e2009-09-14 17:48:45 -04002502 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002503 * Wakeup waiting processes so that the reset work function
2504 * i915_error_work_func doesn't deadlock trying to grab various
2505 * locks. By bumping the reset counter first, the woken
2506 * processes will see a reset in progress and back off,
2507 * releasing their locks and then wait for the reset completion.
2508 * We must do this for _all_ gpu waiters that might hold locks
2509 * that the reset work needs to acquire.
2510 *
2511 * Note: The wake_up serves as the required memory barrier to
2512 * ensure that the waiters see the updated value of the reset
2513 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002514 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002515 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002516 }
2517
Daniel Vetter122f46b2013-09-04 17:36:14 +02002518 /*
2519 * Our reset work can grab modeset locks (since it needs to reset the
2520 * state of outstanding pagelips). Hence it must not be run on our own
2521 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
2522 * code will deadlock.
2523 */
2524 schedule_work(&dev_priv->gpu_error.work);
Jesse Barnes8a905232009-07-11 16:48:03 -04002525}
2526
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002527static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002528{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002529 struct drm_i915_private *dev_priv = dev->dev_private;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002530 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
2531 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00002532 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002533 struct intel_unpin_work *work;
2534 unsigned long flags;
2535 bool stall_detected;
2536
2537 /* Ignore early vblank irqs */
2538 if (intel_crtc == NULL)
2539 return;
2540
2541 spin_lock_irqsave(&dev->event_lock, flags);
2542 work = intel_crtc->unpin_work;
2543
Chris Wilsone7d841c2012-12-03 11:36:30 +00002544 if (work == NULL ||
2545 atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
2546 !work->enable_stall_check) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002547 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
2548 spin_unlock_irqrestore(&dev->event_lock, flags);
2549 return;
2550 }
2551
2552 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00002553 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002554 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002555 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07002556 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002557 i915_gem_obj_ggtt_offset(obj);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002558 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002559 int dspaddr = DSPADDR(intel_crtc->plane);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002560 stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
Matt Roperf4510a22014-04-01 15:22:40 -07002561 crtc->y * crtc->primary->fb->pitches[0] +
2562 crtc->x * crtc->primary->fb->bits_per_pixel/8);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002563 }
2564
2565 spin_unlock_irqrestore(&dev->event_lock, flags);
2566
2567 if (stall_detected) {
2568 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
2569 intel_prepare_page_flip(dev, intel_crtc->plane);
2570 }
2571}
2572
Keith Packard42f52ef2008-10-18 19:39:29 -07002573/* Called from drm generic code, passed 'crtc' which
2574 * we use as a pipe index
2575 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002576static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002577{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002578 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002579 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002580
Chris Wilson5eddb702010-09-11 13:48:45 +01002581 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002582 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002583
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002584 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002585 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002586 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002587 PIPE_START_VBLANK_INTERRUPT_STATUS);
Keith Packarde9d21d72008-10-16 11:31:38 -07002588 else
Keith Packard7c463582008-11-04 02:03:27 -08002589 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002590 PIPE_VBLANK_INTERRUPT_STATUS);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002591
2592 /* maintain vblank delivery even in deep C-states */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002593 if (INTEL_INFO(dev)->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02002594 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002595 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002596
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002597 return 0;
2598}
2599
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002600static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002601{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002602 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002603 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002604 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002605 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002606
2607 if (!i915_pipe_enabled(dev, pipe))
2608 return -EINVAL;
2609
2610 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002611 ironlake_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002612 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2613
2614 return 0;
2615}
2616
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002617static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2618{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002619 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002620 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002621
2622 if (!i915_pipe_enabled(dev, pipe))
2623 return -EINVAL;
2624
2625 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002626 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002627 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002628 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2629
2630 return 0;
2631}
2632
Ben Widawskyabd58f02013-11-02 21:07:09 -07002633static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2634{
2635 struct drm_i915_private *dev_priv = dev->dev_private;
2636 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002637
2638 if (!i915_pipe_enabled(dev, pipe))
2639 return -EINVAL;
2640
2641 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002642 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2643 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2644 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002645 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2646 return 0;
2647}
2648
Keith Packard42f52ef2008-10-18 19:39:29 -07002649/* Called from drm generic code, passed 'crtc' which
2650 * we use as a pipe index
2651 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002652static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002653{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002654 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002655 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002656
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002657 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002658 if (INTEL_INFO(dev)->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02002659 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson8692d00e2011-02-05 10:08:21 +00002660
Jesse Barnesf796cf82011-04-07 13:58:17 -07002661 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002662 PIPE_VBLANK_INTERRUPT_STATUS |
2663 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002664 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2665}
2666
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002667static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002668{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002669 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002670 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002671 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002672 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002673
2674 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002675 ironlake_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002676 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2677}
2678
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002679static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2680{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002681 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002682 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002683
2684 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002685 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002686 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002687 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2688}
2689
Ben Widawskyabd58f02013-11-02 21:07:09 -07002690static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2691{
2692 struct drm_i915_private *dev_priv = dev->dev_private;
2693 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002694
2695 if (!i915_pipe_enabled(dev, pipe))
2696 return;
2697
2698 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002699 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
2700 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2701 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002702 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2703}
2704
Chris Wilson893eead2010-10-27 14:44:35 +01002705static u32
2706ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08002707{
Chris Wilson893eead2010-10-27 14:44:35 +01002708 return list_entry(ring->request_list.prev,
2709 struct drm_i915_gem_request, list)->seqno;
2710}
2711
Chris Wilson9107e9d2013-06-10 11:20:20 +01002712static bool
2713ring_idle(struct intel_ring_buffer *ring, u32 seqno)
Chris Wilson893eead2010-10-27 14:44:35 +01002714{
Chris Wilson9107e9d2013-06-10 11:20:20 +01002715 return (list_empty(&ring->request_list) ||
2716 i915_seqno_passed(seqno, ring_last_seqno(ring)));
Ben Gamarif65d9422009-09-14 17:48:44 -04002717}
2718
Daniel Vettera028c4b2014-03-15 00:08:56 +01002719static bool
2720ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2721{
2722 if (INTEL_INFO(dev)->gen >= 8) {
2723 /*
2724 * FIXME: gen8 semaphore support - currently we don't emit
2725 * semaphores on bdw anyway, but this needs to be addressed when
2726 * we merge that code.
2727 */
2728 return false;
2729 } else {
2730 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2731 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2732 MI_SEMAPHORE_REGISTER);
2733 }
2734}
2735
Chris Wilson6274f212013-06-10 11:20:21 +01002736static struct intel_ring_buffer *
Daniel Vetter921d42e2014-03-18 10:26:04 +01002737semaphore_wait_to_signaller_ring(struct intel_ring_buffer *ring, u32 ipehr)
2738{
2739 struct drm_i915_private *dev_priv = ring->dev->dev_private;
2740 struct intel_ring_buffer *signaller;
2741 int i;
2742
2743 if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2744 /*
2745 * FIXME: gen8 semaphore support - currently we don't emit
2746 * semaphores on bdw anyway, but this needs to be addressed when
2747 * we merge that code.
2748 */
2749 return NULL;
2750 } else {
2751 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2752
2753 for_each_ring(signaller, dev_priv, i) {
2754 if(ring == signaller)
2755 continue;
2756
Ben Widawskyebc348b2014-04-29 14:52:28 -07002757 if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
Daniel Vetter921d42e2014-03-18 10:26:04 +01002758 return signaller;
2759 }
2760 }
2761
2762 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x\n",
2763 ring->id, ipehr);
2764
2765 return NULL;
2766}
2767
Chris Wilson6274f212013-06-10 11:20:21 +01002768static struct intel_ring_buffer *
2769semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02002770{
2771 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002772 u32 cmd, ipehr, head;
2773 int i;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002774
2775 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
Daniel Vettera028c4b2014-03-15 00:08:56 +01002776 if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
Chris Wilson6274f212013-06-10 11:20:21 +01002777 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002778
Daniel Vetter88fe4292014-03-15 00:08:55 +01002779 /*
2780 * HEAD is likely pointing to the dword after the actual command,
2781 * so scan backwards until we find the MBOX. But limit it to just 3
2782 * dwords. Note that we don't care about ACTHD here since that might
2783 * point at at batch, and semaphores are always emitted into the
2784 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02002785 */
Daniel Vetter88fe4292014-03-15 00:08:55 +01002786 head = I915_READ_HEAD(ring) & HEAD_ADDR;
2787
2788 for (i = 4; i; --i) {
2789 /*
2790 * Be paranoid and presume the hw has gone off into the wild -
2791 * our ring is smaller than what the hardware (and hence
2792 * HEAD_ADDR) allows. Also handles wrap-around.
2793 */
2794 head &= ring->size - 1;
2795
2796 /* This here seems to blow up */
2797 cmd = ioread32(ring->virtual_start + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002798 if (cmd == ipehr)
2799 break;
2800
Daniel Vetter88fe4292014-03-15 00:08:55 +01002801 head -= 4;
2802 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002803
Daniel Vetter88fe4292014-03-15 00:08:55 +01002804 if (!i)
2805 return NULL;
2806
2807 *seqno = ioread32(ring->virtual_start + head + 4) + 1;
Daniel Vetter921d42e2014-03-18 10:26:04 +01002808 return semaphore_wait_to_signaller_ring(ring, ipehr);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002809}
2810
Chris Wilson6274f212013-06-10 11:20:21 +01002811static int semaphore_passed(struct intel_ring_buffer *ring)
2812{
2813 struct drm_i915_private *dev_priv = ring->dev->dev_private;
2814 struct intel_ring_buffer *signaller;
2815 u32 seqno, ctl;
2816
2817 ring->hangcheck.deadlock = true;
2818
2819 signaller = semaphore_waits_for(ring, &seqno);
2820 if (signaller == NULL || signaller->hangcheck.deadlock)
2821 return -1;
2822
2823 /* cursory check for an unkickable deadlock */
2824 ctl = I915_READ_CTL(signaller);
2825 if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
2826 return -1;
2827
2828 return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
2829}
2830
2831static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2832{
2833 struct intel_ring_buffer *ring;
2834 int i;
2835
2836 for_each_ring(ring, dev_priv, i)
2837 ring->hangcheck.deadlock = false;
2838}
2839
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002840static enum intel_ring_hangcheck_action
Chris Wilson50877442014-03-21 12:41:53 +00002841ring_stuck(struct intel_ring_buffer *ring, u64 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002842{
2843 struct drm_device *dev = ring->dev;
2844 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002845 u32 tmp;
2846
Chris Wilson6274f212013-06-10 11:20:21 +01002847 if (ring->hangcheck.acthd != acthd)
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002848 return HANGCHECK_ACTIVE;
Chris Wilson6274f212013-06-10 11:20:21 +01002849
Chris Wilson9107e9d2013-06-10 11:20:20 +01002850 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002851 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002852
2853 /* Is the chip hanging on a WAIT_FOR_EVENT?
2854 * If so we can simply poke the RB_WAIT bit
2855 * and break the hang. This should work on
2856 * all but the second generation chipsets.
2857 */
2858 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002859 if (tmp & RING_WAIT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02002860 i915_handle_error(dev, false,
2861 "Kicking stuck wait on %s",
2862 ring->name);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002863 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002864 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002865 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002866
Chris Wilson6274f212013-06-10 11:20:21 +01002867 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2868 switch (semaphore_passed(ring)) {
2869 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002870 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002871 case 1:
Mika Kuoppala58174462014-02-25 17:11:26 +02002872 i915_handle_error(dev, false,
2873 "Kicking stuck semaphore on %s",
2874 ring->name);
Chris Wilson6274f212013-06-10 11:20:21 +01002875 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002876 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002877 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002878 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01002879 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002880 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002881
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002882 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002883}
2884
Ben Gamarif65d9422009-09-14 17:48:44 -04002885/**
2886 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002887 * batchbuffers in a long time. We keep track per ring seqno progress and
2888 * if there are no progress, hangcheck score for that ring is increased.
2889 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2890 * we kick the ring. If we see no progress on three subsequent calls
2891 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04002892 */
Damien Lespiaua658b5d2013-08-08 22:28:56 +01002893static void i915_hangcheck_elapsed(unsigned long data)
Ben Gamarif65d9422009-09-14 17:48:44 -04002894{
2895 struct drm_device *dev = (struct drm_device *)data;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002896 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002897 struct intel_ring_buffer *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01002898 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002899 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002900 bool stuck[I915_NUM_RINGS] = { 0 };
2901#define BUSY 1
2902#define KICK 5
2903#define HUNG 20
Chris Wilson893eead2010-10-27 14:44:35 +01002904
Jani Nikulad330a952014-01-21 11:24:25 +02002905 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002906 return;
2907
Chris Wilsonb4519512012-05-11 14:29:30 +01002908 for_each_ring(ring, dev_priv, i) {
Chris Wilson50877442014-03-21 12:41:53 +00002909 u64 acthd;
2910 u32 seqno;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002911 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002912
Chris Wilson6274f212013-06-10 11:20:21 +01002913 semaphore_clear_deadlocks(dev_priv);
2914
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002915 seqno = ring->get_seqno(ring, false);
2916 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01002917
Chris Wilson9107e9d2013-06-10 11:20:20 +01002918 if (ring->hangcheck.seqno == seqno) {
2919 if (ring_idle(ring, seqno)) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002920 ring->hangcheck.action = HANGCHECK_IDLE;
2921
Chris Wilson9107e9d2013-06-10 11:20:20 +01002922 if (waitqueue_active(&ring->irq_queue)) {
2923 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson094f9a52013-09-25 17:34:55 +01002924 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
Daniel Vetterf4adcd22013-10-28 09:24:13 +01002925 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
2926 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
2927 ring->name);
2928 else
2929 DRM_INFO("Fake missed irq on %s\n",
2930 ring->name);
Chris Wilson094f9a52013-09-25 17:34:55 +01002931 wake_up_all(&ring->irq_queue);
2932 }
2933 /* Safeguard against driver failure */
2934 ring->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002935 } else
2936 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002937 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01002938 /* We always increment the hangcheck score
2939 * if the ring is busy and still processing
2940 * the same request, so that no single request
2941 * can run indefinitely (such as a chain of
2942 * batches). The only time we do not increment
2943 * the hangcheck score on this ring, if this
2944 * ring is in a legitimate wait for another
2945 * ring. In that case the waiting ring is a
2946 * victim and we want to be sure we catch the
2947 * right culprit. Then every time we do kick
2948 * the ring, add a small increment to the
2949 * score so that we can catch a batch that is
2950 * being repeatedly kicked and so responsible
2951 * for stalling the machine.
2952 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002953 ring->hangcheck.action = ring_stuck(ring,
2954 acthd);
2955
2956 switch (ring->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002957 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002958 case HANGCHECK_WAIT:
Chris Wilson6274f212013-06-10 11:20:21 +01002959 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002960 case HANGCHECK_ACTIVE:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002961 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01002962 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002963 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002964 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002965 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002966 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002967 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002968 stuck[i] = true;
2969 break;
2970 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002971 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002972 } else {
Mika Kuoppalada661462013-09-06 16:03:28 +03002973 ring->hangcheck.action = HANGCHECK_ACTIVE;
2974
Chris Wilson9107e9d2013-06-10 11:20:20 +01002975 /* Gradually reduce the count so that we catch DoS
2976 * attempts across multiple batches.
2977 */
2978 if (ring->hangcheck.score > 0)
2979 ring->hangcheck.score--;
Chris Wilsond1e61e72012-04-10 17:00:41 +01002980 }
2981
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002982 ring->hangcheck.seqno = seqno;
2983 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002984 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01002985 }
Eric Anholtb9201c12010-01-08 14:25:16 -08002986
Mika Kuoppala92cab732013-05-24 17:16:07 +03002987 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002988 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02002989 DRM_INFO("%s on %s\n",
2990 stuck[i] ? "stuck" : "no progress",
2991 ring->name);
Chris Wilsona43adf02013-06-10 11:20:22 +01002992 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03002993 }
2994 }
2995
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002996 if (rings_hung)
Mika Kuoppala58174462014-02-25 17:11:26 +02002997 return i915_handle_error(dev, true, "Ring hung");
Ben Gamarif65d9422009-09-14 17:48:44 -04002998
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002999 if (busy_count)
3000 /* Reset timer case chip hangs without another request
3001 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003002 i915_queue_hangcheck(dev);
3003}
3004
3005void i915_queue_hangcheck(struct drm_device *dev)
3006{
3007 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulad330a952014-01-21 11:24:25 +02003008 if (!i915.enable_hangcheck)
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003009 return;
3010
3011 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
3012 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04003013}
3014
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003015static void ibx_irq_reset(struct drm_device *dev)
Paulo Zanoni91738a92013-06-05 14:21:51 -03003016{
3017 struct drm_i915_private *dev_priv = dev->dev_private;
3018
3019 if (HAS_PCH_NOP(dev))
3020 return;
3021
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003022 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03003023
3024 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3025 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003026}
Paulo Zanoni105b1222014-04-01 15:37:17 -03003027
Paulo Zanoni622364b2014-04-01 15:37:22 -03003028/*
3029 * SDEIER is also touched by the interrupt handler to work around missed PCH
3030 * interrupts. Hence we can't update it after the interrupt handler is enabled -
3031 * instead we unconditionally enable all PCH interrupt sources here, but then
3032 * only unmask them as needed with SDEIMR.
3033 *
3034 * This function needs to be called before interrupts are enabled.
3035 */
3036static void ibx_irq_pre_postinstall(struct drm_device *dev)
3037{
3038 struct drm_i915_private *dev_priv = dev->dev_private;
3039
3040 if (HAS_PCH_NOP(dev))
3041 return;
3042
3043 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03003044 I915_WRITE(SDEIER, 0xffffffff);
3045 POSTING_READ(SDEIER);
3046}
3047
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003048static void gen5_gt_irq_reset(struct drm_device *dev)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003049{
3050 struct drm_i915_private *dev_priv = dev->dev_private;
3051
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003052 GEN5_IRQ_RESET(GT);
Paulo Zanonia9d356a2014-04-01 15:37:09 -03003053 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003054 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003055}
3056
Linus Torvalds1da177e2005-04-16 15:20:36 -07003057/* drm_dma.h hooks
3058*/
Paulo Zanonibe30b292014-04-01 15:37:25 -03003059static void ironlake_irq_reset(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003060{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003061 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003062
Paulo Zanoni0c841212014-04-01 15:37:27 -03003063 I915_WRITE(HWSTAM, 0xffffffff);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01003064
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003065 GEN5_IRQ_RESET(DE);
Paulo Zanonic6d954c2014-04-01 15:37:18 -03003066 if (IS_GEN7(dev))
3067 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003068
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003069 gen5_gt_irq_reset(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00003070
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003071 ibx_irq_reset(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07003072}
3073
Paulo Zanonibe30b292014-04-01 15:37:25 -03003074static void ironlake_irq_preinstall(struct drm_device *dev)
3075{
Paulo Zanonibe30b292014-04-01 15:37:25 -03003076 ironlake_irq_reset(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07003077}
3078
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003079static void valleyview_irq_preinstall(struct drm_device *dev)
3080{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003081 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003082 int pipe;
3083
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003084 /* VLV magic */
3085 I915_WRITE(VLV_IMR, 0);
3086 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
3087 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
3088 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
3089
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003090 /* and GT */
3091 I915_WRITE(GTIIR, I915_READ(GTIIR));
3092 I915_WRITE(GTIIR, I915_READ(GTIIR));
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003093
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003094 gen5_gt_irq_reset(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003095
3096 I915_WRITE(DPINVGTT, 0xff);
3097
3098 I915_WRITE(PORT_HOTPLUG_EN, 0);
3099 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3100 for_each_pipe(pipe)
3101 I915_WRITE(PIPESTAT(pipe), 0xffff);
3102 I915_WRITE(VLV_IIR, 0xffffffff);
3103 I915_WRITE(VLV_IMR, 0xffffffff);
3104 I915_WRITE(VLV_IER, 0x0);
3105 POSTING_READ(VLV_IER);
3106}
3107
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003108static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003109{
3110 struct drm_i915_private *dev_priv = dev->dev_private;
3111 int pipe;
3112
Ben Widawskyabd58f02013-11-02 21:07:09 -07003113 I915_WRITE(GEN8_MASTER_IRQ, 0);
3114 POSTING_READ(GEN8_MASTER_IRQ);
3115
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003116 GEN8_IRQ_RESET_NDX(GT, 0);
3117 GEN8_IRQ_RESET_NDX(GT, 1);
3118 GEN8_IRQ_RESET_NDX(GT, 2);
3119 GEN8_IRQ_RESET_NDX(GT, 3);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003120
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003121 for_each_pipe(pipe)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003122 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003123
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003124 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3125 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3126 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003127
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003128 ibx_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003129}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003130
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003131static void gen8_irq_preinstall(struct drm_device *dev)
3132{
3133 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003134}
3135
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003136static void cherryview_irq_preinstall(struct drm_device *dev)
3137{
3138 struct drm_i915_private *dev_priv = dev->dev_private;
3139 int pipe;
3140
3141 I915_WRITE(GEN8_MASTER_IRQ, 0);
3142 POSTING_READ(GEN8_MASTER_IRQ);
3143
3144 GEN8_IRQ_RESET_NDX(GT, 0);
3145 GEN8_IRQ_RESET_NDX(GT, 1);
3146 GEN8_IRQ_RESET_NDX(GT, 2);
3147 GEN8_IRQ_RESET_NDX(GT, 3);
3148
3149 GEN5_IRQ_RESET(GEN8_PCU_);
3150
3151 POSTING_READ(GEN8_PCU_IIR);
3152
3153 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3154
3155 I915_WRITE(PORT_HOTPLUG_EN, 0);
3156 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3157
3158 for_each_pipe(pipe)
3159 I915_WRITE(PIPESTAT(pipe), 0xffff);
3160
3161 I915_WRITE(VLV_IMR, 0xffffffff);
3162 I915_WRITE(VLV_IER, 0x0);
3163 I915_WRITE(VLV_IIR, 0xffffffff);
3164 POSTING_READ(VLV_IIR);
3165}
3166
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003167static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07003168{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003169 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003170 struct drm_mode_config *mode_config = &dev->mode_config;
3171 struct intel_encoder *intel_encoder;
Daniel Vetterfee884e2013-07-04 23:35:21 +02003172 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
Keith Packard7fe0b972011-09-19 13:31:02 -07003173
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003174 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003175 hotplug_irqs = SDE_HOTPLUG_MASK;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003176 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003177 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003178 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003179 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003180 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003181 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003182 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003183 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003184 }
3185
Daniel Vetterfee884e2013-07-04 23:35:21 +02003186 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003187
3188 /*
3189 * Enable digital hotplug on the PCH, and configure the DP short pulse
3190 * duration to 2ms (which is the minimum in the Display Port spec)
3191 *
3192 * This register is the same on all known PCH chips.
3193 */
Keith Packard7fe0b972011-09-19 13:31:02 -07003194 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3195 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3196 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3197 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3198 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3199 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3200}
3201
Paulo Zanonid46da432013-02-08 17:35:15 -02003202static void ibx_irq_postinstall(struct drm_device *dev)
3203{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003204 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003205 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003206
Daniel Vetter692a04c2013-05-29 21:43:05 +02003207 if (HAS_PCH_NOP(dev))
3208 return;
3209
Paulo Zanoni105b1222014-04-01 15:37:17 -03003210 if (HAS_PCH_IBX(dev))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003211 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003212 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003213 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003214
Paulo Zanoni337ba012014-04-01 15:37:16 -03003215 GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003216 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02003217}
3218
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003219static void gen5_gt_irq_postinstall(struct drm_device *dev)
3220{
3221 struct drm_i915_private *dev_priv = dev->dev_private;
3222 u32 pm_irqs, gt_irqs;
3223
3224 pm_irqs = gt_irqs = 0;
3225
3226 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003227 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003228 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003229 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3230 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003231 }
3232
3233 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3234 if (IS_GEN5(dev)) {
3235 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3236 ILK_BSD_USER_INTERRUPT;
3237 } else {
3238 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3239 }
3240
Paulo Zanoni35079892014-04-01 15:37:15 -03003241 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003242
3243 if (INTEL_INFO(dev)->gen >= 6) {
Deepak Sa6706b42014-03-15 20:23:22 +05303244 pm_irqs |= dev_priv->pm_rps_events;
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003245
3246 if (HAS_VEBOX(dev))
3247 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3248
Paulo Zanoni605cd252013-08-06 18:57:15 -03003249 dev_priv->pm_irq_mask = 0xffffffff;
Paulo Zanoni35079892014-04-01 15:37:15 -03003250 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003251 }
3252}
3253
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003254static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003255{
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003256 unsigned long irqflags;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003257 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003258 u32 display_mask, extra_mask;
3259
3260 if (INTEL_INFO(dev)->gen >= 7) {
3261 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3262 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3263 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003264 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003265 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003266 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003267 } else {
3268 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3269 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003270 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003271 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3272 DE_POISON);
Daniel Vetter5c673b62014-03-07 20:34:46 +01003273 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3274 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003275 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003276
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003277 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003278
Paulo Zanoni0c841212014-04-01 15:37:27 -03003279 I915_WRITE(HWSTAM, 0xeffe);
3280
Paulo Zanoni622364b2014-04-01 15:37:22 -03003281 ibx_irq_pre_postinstall(dev);
3282
Paulo Zanoni35079892014-04-01 15:37:15 -03003283 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003284
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003285 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003286
Paulo Zanonid46da432013-02-08 17:35:15 -02003287 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003288
Jesse Barnesf97108d2010-01-29 11:27:07 -08003289 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003290 /* Enable PCU event interrupts
3291 *
3292 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003293 * setup is guaranteed to run in single-threaded context. But we
3294 * need it to make the assert_spin_locked happy. */
3295 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003296 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003297 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003298 }
3299
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003300 return 0;
3301}
3302
Imre Deakf8b79e52014-03-04 19:23:07 +02003303static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3304{
3305 u32 pipestat_mask;
3306 u32 iir_mask;
3307
3308 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3309 PIPE_FIFO_UNDERRUN_STATUS;
3310
3311 I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3312 I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3313 POSTING_READ(PIPESTAT(PIPE_A));
3314
3315 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3316 PIPE_CRC_DONE_INTERRUPT_STATUS;
3317
3318 i915_enable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3319 PIPE_GMBUS_INTERRUPT_STATUS);
3320 i915_enable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3321
3322 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3323 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3324 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3325 dev_priv->irq_mask &= ~iir_mask;
3326
3327 I915_WRITE(VLV_IIR, iir_mask);
3328 I915_WRITE(VLV_IIR, iir_mask);
3329 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3330 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3331 POSTING_READ(VLV_IER);
3332}
3333
3334static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3335{
3336 u32 pipestat_mask;
3337 u32 iir_mask;
3338
3339 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3340 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Imre Deak6c7fba02014-03-10 19:44:48 +02003341 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003342
3343 dev_priv->irq_mask |= iir_mask;
3344 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3345 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3346 I915_WRITE(VLV_IIR, iir_mask);
3347 I915_WRITE(VLV_IIR, iir_mask);
3348 POSTING_READ(VLV_IIR);
3349
3350 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3351 PIPE_CRC_DONE_INTERRUPT_STATUS;
3352
3353 i915_disable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3354 PIPE_GMBUS_INTERRUPT_STATUS);
3355 i915_disable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3356
3357 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3358 PIPE_FIFO_UNDERRUN_STATUS;
3359 I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3360 I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3361 POSTING_READ(PIPESTAT(PIPE_A));
3362}
3363
3364void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3365{
3366 assert_spin_locked(&dev_priv->irq_lock);
3367
3368 if (dev_priv->display_irqs_enabled)
3369 return;
3370
3371 dev_priv->display_irqs_enabled = true;
3372
3373 if (dev_priv->dev->irq_enabled)
3374 valleyview_display_irqs_install(dev_priv);
3375}
3376
3377void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3378{
3379 assert_spin_locked(&dev_priv->irq_lock);
3380
3381 if (!dev_priv->display_irqs_enabled)
3382 return;
3383
3384 dev_priv->display_irqs_enabled = false;
3385
3386 if (dev_priv->dev->irq_enabled)
3387 valleyview_display_irqs_uninstall(dev_priv);
3388}
3389
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003390static int valleyview_irq_postinstall(struct drm_device *dev)
3391{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003392 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb79480b2013-06-27 17:52:10 +02003393 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003394
Imre Deakf8b79e52014-03-04 19:23:07 +02003395 dev_priv->irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003396
Daniel Vetter20afbda2012-12-11 14:05:07 +01003397 I915_WRITE(PORT_HOTPLUG_EN, 0);
3398 POSTING_READ(PORT_HOTPLUG_EN);
3399
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003400 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003401 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003402 I915_WRITE(VLV_IIR, 0xffffffff);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003403 POSTING_READ(VLV_IER);
3404
Daniel Vetterb79480b2013-06-27 17:52:10 +02003405 /* Interrupt setup is already guaranteed to be single-threaded, this is
3406 * just to make the assert_spin_locked check happy. */
3407 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deakf8b79e52014-03-04 19:23:07 +02003408 if (dev_priv->display_irqs_enabled)
3409 valleyview_display_irqs_install(dev_priv);
Daniel Vetterb79480b2013-06-27 17:52:10 +02003410 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07003411
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003412 I915_WRITE(VLV_IIR, 0xffffffff);
3413 I915_WRITE(VLV_IIR, 0xffffffff);
3414
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003415 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003416
3417 /* ack & enable invalid PTE error interrupts */
3418#if 0 /* FIXME: add support to irq handler for checking these bits */
3419 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3420 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3421#endif
3422
3423 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003424
3425 return 0;
3426}
3427
Ben Widawskyabd58f02013-11-02 21:07:09 -07003428static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3429{
3430 int i;
3431
3432 /* These are interrupts we'll toggle with the ring mask register */
3433 uint32_t gt_interrupts[] = {
3434 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3435 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
3436 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3437 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3438 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3439 0,
3440 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3441 };
3442
Paulo Zanoni337ba012014-04-01 15:37:16 -03003443 for (i = 0; i < ARRAY_SIZE(gt_interrupts); i++)
Paulo Zanoni35079892014-04-01 15:37:15 -03003444 GEN8_IRQ_INIT_NDX(GT, i, ~gt_interrupts[i], gt_interrupts[i]);
Ben Widawsky09610212014-05-15 20:58:08 +03003445
3446 dev_priv->pm_irq_mask = 0xffffffff;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003447}
3448
3449static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3450{
3451 struct drm_device *dev = dev_priv->dev;
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01003452 uint32_t de_pipe_masked = GEN8_PIPE_PRIMARY_FLIP_DONE |
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003453 GEN8_PIPE_CDCLK_CRC_DONE |
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003454 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
Daniel Vetter5c673b62014-03-07 20:34:46 +01003455 uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3456 GEN8_PIPE_FIFO_UNDERRUN;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003457 int pipe;
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003458 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3459 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3460 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003461
Paulo Zanoni337ba012014-04-01 15:37:16 -03003462 for_each_pipe(pipe)
Paulo Zanoni35079892014-04-01 15:37:15 -03003463 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, dev_priv->de_irq_mask[pipe],
3464 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003465
Paulo Zanoni35079892014-04-01 15:37:15 -03003466 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~GEN8_AUX_CHANNEL_A, GEN8_AUX_CHANNEL_A);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003467}
3468
3469static int gen8_irq_postinstall(struct drm_device *dev)
3470{
3471 struct drm_i915_private *dev_priv = dev->dev_private;
3472
Paulo Zanoni622364b2014-04-01 15:37:22 -03003473 ibx_irq_pre_postinstall(dev);
3474
Ben Widawskyabd58f02013-11-02 21:07:09 -07003475 gen8_gt_irq_postinstall(dev_priv);
3476 gen8_de_irq_postinstall(dev_priv);
3477
3478 ibx_irq_postinstall(dev);
3479
3480 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3481 POSTING_READ(GEN8_MASTER_IRQ);
3482
3483 return 0;
3484}
3485
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003486static int cherryview_irq_postinstall(struct drm_device *dev)
3487{
3488 struct drm_i915_private *dev_priv = dev->dev_private;
3489 u32 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
3490 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003491 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Ville Syrjälä3278f672014-04-09 13:28:49 +03003492 I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3493 u32 pipestat_enable = PLANE_FLIP_DONE_INT_STATUS_VLV |
3494 PIPE_CRC_DONE_INTERRUPT_STATUS;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003495 unsigned long irqflags;
3496 int pipe;
3497
3498 /*
3499 * Leave vblank interrupts masked initially. enable/disable will
3500 * toggle them based on usage.
3501 */
Ville Syrjälä3278f672014-04-09 13:28:49 +03003502 dev_priv->irq_mask = ~enable_mask;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003503
3504 for_each_pipe(pipe)
3505 I915_WRITE(PIPESTAT(pipe), 0xffff);
3506
3507 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä3278f672014-04-09 13:28:49 +03003508 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003509 for_each_pipe(pipe)
3510 i915_enable_pipestat(dev_priv, pipe, pipestat_enable);
3511 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3512
3513 I915_WRITE(VLV_IIR, 0xffffffff);
3514 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3515 I915_WRITE(VLV_IER, enable_mask);
3516
3517 gen8_gt_irq_postinstall(dev_priv);
3518
3519 I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
3520 POSTING_READ(GEN8_MASTER_IRQ);
3521
3522 return 0;
3523}
3524
Ben Widawskyabd58f02013-11-02 21:07:09 -07003525static void gen8_irq_uninstall(struct drm_device *dev)
3526{
3527 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003528
3529 if (!dev_priv)
3530 return;
3531
Paulo Zanonid4eb6b12014-04-01 15:37:24 -03003532 intel_hpd_irq_uninstall(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003533
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003534 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003535}
3536
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003537static void valleyview_irq_uninstall(struct drm_device *dev)
3538{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003539 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakf8b79e52014-03-04 19:23:07 +02003540 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003541 int pipe;
3542
3543 if (!dev_priv)
3544 return;
3545
Imre Deak843d0e72014-04-14 20:24:23 +03003546 I915_WRITE(VLV_MASTER_IER, 0);
3547
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02003548 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003549
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003550 for_each_pipe(pipe)
3551 I915_WRITE(PIPESTAT(pipe), 0xffff);
3552
3553 I915_WRITE(HWSTAM, 0xffffffff);
3554 I915_WRITE(PORT_HOTPLUG_EN, 0);
3555 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Imre Deakf8b79e52014-03-04 19:23:07 +02003556
3557 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3558 if (dev_priv->display_irqs_enabled)
3559 valleyview_display_irqs_uninstall(dev_priv);
3560 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3561
3562 dev_priv->irq_mask = 0;
3563
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003564 I915_WRITE(VLV_IIR, 0xffffffff);
3565 I915_WRITE(VLV_IMR, 0xffffffff);
3566 I915_WRITE(VLV_IER, 0x0);
3567 POSTING_READ(VLV_IER);
3568}
3569
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003570static void cherryview_irq_uninstall(struct drm_device *dev)
3571{
3572 struct drm_i915_private *dev_priv = dev->dev_private;
3573 int pipe;
3574
3575 if (!dev_priv)
3576 return;
3577
3578 I915_WRITE(GEN8_MASTER_IRQ, 0);
3579 POSTING_READ(GEN8_MASTER_IRQ);
3580
3581#define GEN8_IRQ_FINI_NDX(type, which) \
3582do { \
3583 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
3584 I915_WRITE(GEN8_##type##_IER(which), 0); \
3585 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
3586 POSTING_READ(GEN8_##type##_IIR(which)); \
3587 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
3588} while (0)
3589
3590#define GEN8_IRQ_FINI(type) \
3591do { \
3592 I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \
3593 I915_WRITE(GEN8_##type##_IER, 0); \
3594 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
3595 POSTING_READ(GEN8_##type##_IIR); \
3596 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
3597} while (0)
3598
3599 GEN8_IRQ_FINI_NDX(GT, 0);
3600 GEN8_IRQ_FINI_NDX(GT, 1);
3601 GEN8_IRQ_FINI_NDX(GT, 2);
3602 GEN8_IRQ_FINI_NDX(GT, 3);
3603
3604 GEN8_IRQ_FINI(PCU);
3605
3606#undef GEN8_IRQ_FINI
3607#undef GEN8_IRQ_FINI_NDX
3608
3609 I915_WRITE(PORT_HOTPLUG_EN, 0);
3610 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3611
3612 for_each_pipe(pipe)
3613 I915_WRITE(PIPESTAT(pipe), 0xffff);
3614
3615 I915_WRITE(VLV_IMR, 0xffffffff);
3616 I915_WRITE(VLV_IER, 0x0);
3617 I915_WRITE(VLV_IIR, 0xffffffff);
3618 POSTING_READ(VLV_IIR);
3619}
3620
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003621static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003622{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003623 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07003624
3625 if (!dev_priv)
3626 return;
3627
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02003628 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003629
Paulo Zanonibe30b292014-04-01 15:37:25 -03003630 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003631}
3632
Chris Wilsonc2798b12012-04-22 21:13:57 +01003633static void i8xx_irq_preinstall(struct drm_device * dev)
3634{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003635 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003636 int pipe;
3637
Chris Wilsonc2798b12012-04-22 21:13:57 +01003638 for_each_pipe(pipe)
3639 I915_WRITE(PIPESTAT(pipe), 0);
3640 I915_WRITE16(IMR, 0xffff);
3641 I915_WRITE16(IER, 0x0);
3642 POSTING_READ16(IER);
3643}
3644
3645static int i8xx_irq_postinstall(struct drm_device *dev)
3646{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003647 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter379ef822013-10-16 22:55:56 +02003648 unsigned long irqflags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003649
Chris Wilsonc2798b12012-04-22 21:13:57 +01003650 I915_WRITE16(EMR,
3651 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3652
3653 /* Unmask the interrupts that we always want on. */
3654 dev_priv->irq_mask =
3655 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3656 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3657 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3658 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3659 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3660 I915_WRITE16(IMR, dev_priv->irq_mask);
3661
3662 I915_WRITE16(IER,
3663 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3664 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3665 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3666 I915_USER_INTERRUPT);
3667 POSTING_READ16(IER);
3668
Daniel Vetter379ef822013-10-16 22:55:56 +02003669 /* Interrupt setup is already guaranteed to be single-threaded, this is
3670 * just to make the assert_spin_locked check happy. */
3671 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02003672 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3673 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetter379ef822013-10-16 22:55:56 +02003674 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3675
Chris Wilsonc2798b12012-04-22 21:13:57 +01003676 return 0;
3677}
3678
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003679/*
3680 * Returns true when a page flip has completed.
3681 */
3682static bool i8xx_handle_vblank(struct drm_device *dev,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003683 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003684{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003685 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003686 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003687
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003688 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003689 return false;
3690
3691 if ((iir & flip_pending) == 0)
3692 return false;
3693
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003694 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003695
3696 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3697 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3698 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3699 * the flip is completed (no longer pending). Since this doesn't raise
3700 * an interrupt per se, we watch for the change at vblank.
3701 */
3702 if (I915_READ16(ISR) & flip_pending)
3703 return false;
3704
3705 intel_finish_page_flip(dev, pipe);
3706
3707 return true;
3708}
3709
Daniel Vetterff1f5252012-10-02 15:10:55 +02003710static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003711{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003712 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003713 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003714 u16 iir, new_iir;
3715 u32 pipe_stats[2];
3716 unsigned long irqflags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003717 int pipe;
3718 u16 flip_mask =
3719 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3720 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3721
Chris Wilsonc2798b12012-04-22 21:13:57 +01003722 iir = I915_READ16(IIR);
3723 if (iir == 0)
3724 return IRQ_NONE;
3725
3726 while (iir & ~flip_mask) {
3727 /* Can't rely on pipestat interrupt bit in iir as it might
3728 * have been cleared after the pipestat interrupt was received.
3729 * It doesn't set the bit in iir again, but it still produces
3730 * interrupts (for non-MSI).
3731 */
3732 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3733 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02003734 i915_handle_error(dev, false,
3735 "Command parser error, iir 0x%08x",
3736 iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003737
3738 for_each_pipe(pipe) {
3739 int reg = PIPESTAT(pipe);
3740 pipe_stats[pipe] = I915_READ(reg);
3741
3742 /*
3743 * Clear the PIPE*STAT regs before the IIR
3744 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003745 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003746 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003747 }
3748 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3749
3750 I915_WRITE16(IIR, iir & ~flip_mask);
3751 new_iir = I915_READ16(IIR); /* Flush posted writes */
3752
Daniel Vetterd05c6172012-04-26 23:28:09 +02003753 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003754
3755 if (iir & I915_USER_INTERRUPT)
3756 notify_ring(dev, &dev_priv->ring[RCS]);
3757
Daniel Vetter4356d582013-10-16 22:55:55 +02003758 for_each_pipe(pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003759 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003760 if (HAS_FBC(dev))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003761 plane = !plane;
3762
Daniel Vetter4356d582013-10-16 22:55:55 +02003763 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003764 i8xx_handle_vblank(dev, plane, pipe, iir))
3765 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003766
Daniel Vetter4356d582013-10-16 22:55:55 +02003767 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003768 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003769
3770 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
3771 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02003772 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Daniel Vetter4356d582013-10-16 22:55:55 +02003773 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003774
3775 iir = new_iir;
3776 }
3777
3778 return IRQ_HANDLED;
3779}
3780
3781static void i8xx_irq_uninstall(struct drm_device * dev)
3782{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003783 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003784 int pipe;
3785
Chris Wilsonc2798b12012-04-22 21:13:57 +01003786 for_each_pipe(pipe) {
3787 /* Clear enable bits; then clear status bits */
3788 I915_WRITE(PIPESTAT(pipe), 0);
3789 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3790 }
3791 I915_WRITE16(IMR, 0xffff);
3792 I915_WRITE16(IER, 0x0);
3793 I915_WRITE16(IIR, I915_READ16(IIR));
3794}
3795
Chris Wilsona266c7d2012-04-24 22:59:44 +01003796static void i915_irq_preinstall(struct drm_device * dev)
3797{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003798 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003799 int pipe;
3800
Chris Wilsona266c7d2012-04-24 22:59:44 +01003801 if (I915_HAS_HOTPLUG(dev)) {
3802 I915_WRITE(PORT_HOTPLUG_EN, 0);
3803 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3804 }
3805
Chris Wilson00d98eb2012-04-24 22:59:48 +01003806 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003807 for_each_pipe(pipe)
3808 I915_WRITE(PIPESTAT(pipe), 0);
3809 I915_WRITE(IMR, 0xffffffff);
3810 I915_WRITE(IER, 0x0);
3811 POSTING_READ(IER);
3812}
3813
3814static int i915_irq_postinstall(struct drm_device *dev)
3815{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003816 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01003817 u32 enable_mask;
Daniel Vetter379ef822013-10-16 22:55:56 +02003818 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003819
Chris Wilson38bde182012-04-24 22:59:50 +01003820 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3821
3822 /* Unmask the interrupts that we always want on. */
3823 dev_priv->irq_mask =
3824 ~(I915_ASLE_INTERRUPT |
3825 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3826 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3827 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3828 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3829 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3830
3831 enable_mask =
3832 I915_ASLE_INTERRUPT |
3833 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3834 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3835 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3836 I915_USER_INTERRUPT;
3837
Chris Wilsona266c7d2012-04-24 22:59:44 +01003838 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01003839 I915_WRITE(PORT_HOTPLUG_EN, 0);
3840 POSTING_READ(PORT_HOTPLUG_EN);
3841
Chris Wilsona266c7d2012-04-24 22:59:44 +01003842 /* Enable in IER... */
3843 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3844 /* and unmask in IMR */
3845 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3846 }
3847
Chris Wilsona266c7d2012-04-24 22:59:44 +01003848 I915_WRITE(IMR, dev_priv->irq_mask);
3849 I915_WRITE(IER, enable_mask);
3850 POSTING_READ(IER);
3851
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003852 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003853
Daniel Vetter379ef822013-10-16 22:55:56 +02003854 /* Interrupt setup is already guaranteed to be single-threaded, this is
3855 * just to make the assert_spin_locked check happy. */
3856 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02003857 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3858 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetter379ef822013-10-16 22:55:56 +02003859 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3860
Daniel Vetter20afbda2012-12-11 14:05:07 +01003861 return 0;
3862}
3863
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003864/*
3865 * Returns true when a page flip has completed.
3866 */
3867static bool i915_handle_vblank(struct drm_device *dev,
3868 int plane, int pipe, u32 iir)
3869{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003870 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003871 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3872
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003873 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003874 return false;
3875
3876 if ((iir & flip_pending) == 0)
3877 return false;
3878
3879 intel_prepare_page_flip(dev, plane);
3880
3881 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3882 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3883 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3884 * the flip is completed (no longer pending). Since this doesn't raise
3885 * an interrupt per se, we watch for the change at vblank.
3886 */
3887 if (I915_READ(ISR) & flip_pending)
3888 return false;
3889
3890 intel_finish_page_flip(dev, pipe);
3891
3892 return true;
3893}
3894
Daniel Vetterff1f5252012-10-02 15:10:55 +02003895static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003896{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003897 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003898 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01003899 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01003900 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01003901 u32 flip_mask =
3902 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3903 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01003904 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003905
Chris Wilsona266c7d2012-04-24 22:59:44 +01003906 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003907 do {
3908 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003909 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003910
3911 /* Can't rely on pipestat interrupt bit in iir as it might
3912 * have been cleared after the pipestat interrupt was received.
3913 * It doesn't set the bit in iir again, but it still produces
3914 * interrupts (for non-MSI).
3915 */
3916 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3917 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02003918 i915_handle_error(dev, false,
3919 "Command parser error, iir 0x%08x",
3920 iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003921
3922 for_each_pipe(pipe) {
3923 int reg = PIPESTAT(pipe);
3924 pipe_stats[pipe] = I915_READ(reg);
3925
Chris Wilson38bde182012-04-24 22:59:50 +01003926 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003927 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003928 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003929 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003930 }
3931 }
3932 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3933
3934 if (!irq_received)
3935 break;
3936
Chris Wilsona266c7d2012-04-24 22:59:44 +01003937 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03003938 if (I915_HAS_HOTPLUG(dev) &&
3939 iir & I915_DISPLAY_PORT_INTERRUPT)
3940 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003941
Chris Wilson38bde182012-04-24 22:59:50 +01003942 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003943 new_iir = I915_READ(IIR); /* Flush posted writes */
3944
Chris Wilsona266c7d2012-04-24 22:59:44 +01003945 if (iir & I915_USER_INTERRUPT)
3946 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003947
Chris Wilsona266c7d2012-04-24 22:59:44 +01003948 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01003949 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003950 if (HAS_FBC(dev))
Chris Wilson38bde182012-04-24 22:59:50 +01003951 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02003952
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003953 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3954 i915_handle_vblank(dev, plane, pipe, iir))
3955 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003956
3957 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3958 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02003959
3960 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003961 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003962
3963 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
3964 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02003965 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003966 }
3967
Chris Wilsona266c7d2012-04-24 22:59:44 +01003968 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3969 intel_opregion_asle_intr(dev);
3970
3971 /* With MSI, interrupts are only generated when iir
3972 * transitions from zero to nonzero. If another bit got
3973 * set while we were handling the existing iir bits, then
3974 * we would never get another interrupt.
3975 *
3976 * This is fine on non-MSI as well, as if we hit this path
3977 * we avoid exiting the interrupt handler only to generate
3978 * another one.
3979 *
3980 * Note that for MSI this could cause a stray interrupt report
3981 * if an interrupt landed in the time between writing IIR and
3982 * the posting read. This should be rare enough to never
3983 * trigger the 99% of 100,000 interrupts test for disabling
3984 * stray interrupts.
3985 */
Chris Wilson38bde182012-04-24 22:59:50 +01003986 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003987 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01003988 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003989
Daniel Vetterd05c6172012-04-26 23:28:09 +02003990 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01003991
Chris Wilsona266c7d2012-04-24 22:59:44 +01003992 return ret;
3993}
3994
3995static void i915_irq_uninstall(struct drm_device * dev)
3996{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003997 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003998 int pipe;
3999
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02004000 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004001
Chris Wilsona266c7d2012-04-24 22:59:44 +01004002 if (I915_HAS_HOTPLUG(dev)) {
4003 I915_WRITE(PORT_HOTPLUG_EN, 0);
4004 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4005 }
4006
Chris Wilson00d98eb2012-04-24 22:59:48 +01004007 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01004008 for_each_pipe(pipe) {
4009 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004010 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01004011 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4012 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004013 I915_WRITE(IMR, 0xffffffff);
4014 I915_WRITE(IER, 0x0);
4015
Chris Wilsona266c7d2012-04-24 22:59:44 +01004016 I915_WRITE(IIR, I915_READ(IIR));
4017}
4018
4019static void i965_irq_preinstall(struct drm_device * dev)
4020{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004021 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004022 int pipe;
4023
Chris Wilsonadca4732012-05-11 18:01:31 +01004024 I915_WRITE(PORT_HOTPLUG_EN, 0);
4025 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004026
4027 I915_WRITE(HWSTAM, 0xeffe);
4028 for_each_pipe(pipe)
4029 I915_WRITE(PIPESTAT(pipe), 0);
4030 I915_WRITE(IMR, 0xffffffff);
4031 I915_WRITE(IER, 0x0);
4032 POSTING_READ(IER);
4033}
4034
4035static int i965_irq_postinstall(struct drm_device *dev)
4036{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004037 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004038 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004039 u32 error_mask;
Daniel Vetterb79480b2013-06-27 17:52:10 +02004040 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004041
Chris Wilsona266c7d2012-04-24 22:59:44 +01004042 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004043 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01004044 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004045 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4046 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4047 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4048 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4049 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4050
4051 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004052 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4053 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004054 enable_mask |= I915_USER_INTERRUPT;
4055
4056 if (IS_G4X(dev))
4057 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004058
Daniel Vetterb79480b2013-06-27 17:52:10 +02004059 /* Interrupt setup is already guaranteed to be single-threaded, this is
4060 * just to make the assert_spin_locked check happy. */
4061 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02004062 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4063 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4064 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterb79480b2013-06-27 17:52:10 +02004065 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004066
Chris Wilsona266c7d2012-04-24 22:59:44 +01004067 /*
4068 * Enable some error detection, note the instruction error mask
4069 * bit is reserved, so we leave it masked.
4070 */
4071 if (IS_G4X(dev)) {
4072 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4073 GM45_ERROR_MEM_PRIV |
4074 GM45_ERROR_CP_PRIV |
4075 I915_ERROR_MEMORY_REFRESH);
4076 } else {
4077 error_mask = ~(I915_ERROR_PAGE_TABLE |
4078 I915_ERROR_MEMORY_REFRESH);
4079 }
4080 I915_WRITE(EMR, error_mask);
4081
4082 I915_WRITE(IMR, dev_priv->irq_mask);
4083 I915_WRITE(IER, enable_mask);
4084 POSTING_READ(IER);
4085
Daniel Vetter20afbda2012-12-11 14:05:07 +01004086 I915_WRITE(PORT_HOTPLUG_EN, 0);
4087 POSTING_READ(PORT_HOTPLUG_EN);
4088
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004089 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004090
4091 return 0;
4092}
4093
Egbert Eichbac56d52013-02-25 12:06:51 -05004094static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004095{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004096 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eiche5868a32013-02-28 04:17:12 -05004097 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +02004098 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004099 u32 hotplug_en;
4100
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004101 assert_spin_locked(&dev_priv->irq_lock);
4102
Egbert Eichbac56d52013-02-25 12:06:51 -05004103 if (I915_HAS_HOTPLUG(dev)) {
4104 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
4105 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
4106 /* Note HDMI and DP share hotplug bits */
Egbert Eiche5868a32013-02-28 04:17:12 -05004107 /* enable bits are the same for all generations */
Egbert Eichcd569ae2013-04-16 13:36:57 +02004108 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
4109 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
4110 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
Egbert Eichbac56d52013-02-25 12:06:51 -05004111 /* Programming the CRT detection parameters tends
4112 to generate a spurious hotplug event about three
4113 seconds later. So just do it once.
4114 */
4115 if (IS_G4X(dev))
4116 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Daniel Vetter85fc95b2013-03-27 15:47:11 +01004117 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
Egbert Eichbac56d52013-02-25 12:06:51 -05004118 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004119
Egbert Eichbac56d52013-02-25 12:06:51 -05004120 /* Ignore TV since it's buggy */
4121 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
4122 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004123}
4124
Daniel Vetterff1f5252012-10-02 15:10:55 +02004125static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004126{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004127 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004128 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004129 u32 iir, new_iir;
4130 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004131 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004132 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004133 u32 flip_mask =
4134 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4135 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004136
Chris Wilsona266c7d2012-04-24 22:59:44 +01004137 iir = I915_READ(IIR);
4138
Chris Wilsona266c7d2012-04-24 22:59:44 +01004139 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004140 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004141 bool blc_event = false;
4142
Chris Wilsona266c7d2012-04-24 22:59:44 +01004143 /* Can't rely on pipestat interrupt bit in iir as it might
4144 * have been cleared after the pipestat interrupt was received.
4145 * It doesn't set the bit in iir again, but it still produces
4146 * interrupts (for non-MSI).
4147 */
4148 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4149 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02004150 i915_handle_error(dev, false,
4151 "Command parser error, iir 0x%08x",
4152 iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004153
4154 for_each_pipe(pipe) {
4155 int reg = PIPESTAT(pipe);
4156 pipe_stats[pipe] = I915_READ(reg);
4157
4158 /*
4159 * Clear the PIPE*STAT regs before the IIR
4160 */
4161 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004162 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004163 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004164 }
4165 }
4166 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4167
4168 if (!irq_received)
4169 break;
4170
4171 ret = IRQ_HANDLED;
4172
4173 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004174 if (iir & I915_DISPLAY_PORT_INTERRUPT)
4175 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004176
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004177 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004178 new_iir = I915_READ(IIR); /* Flush posted writes */
4179
Chris Wilsona266c7d2012-04-24 22:59:44 +01004180 if (iir & I915_USER_INTERRUPT)
4181 notify_ring(dev, &dev_priv->ring[RCS]);
4182 if (iir & I915_BSD_USER_INTERRUPT)
4183 notify_ring(dev, &dev_priv->ring[VCS]);
4184
Chris Wilsona266c7d2012-04-24 22:59:44 +01004185 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01004186 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004187 i915_handle_vblank(dev, pipe, pipe, iir))
4188 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004189
4190 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4191 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004192
4193 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004194 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004195
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004196 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
4197 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02004198 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004199 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004200
4201 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4202 intel_opregion_asle_intr(dev);
4203
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004204 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4205 gmbus_irq_handler(dev);
4206
Chris Wilsona266c7d2012-04-24 22:59:44 +01004207 /* With MSI, interrupts are only generated when iir
4208 * transitions from zero to nonzero. If another bit got
4209 * set while we were handling the existing iir bits, then
4210 * we would never get another interrupt.
4211 *
4212 * This is fine on non-MSI as well, as if we hit this path
4213 * we avoid exiting the interrupt handler only to generate
4214 * another one.
4215 *
4216 * Note that for MSI this could cause a stray interrupt report
4217 * if an interrupt landed in the time between writing IIR and
4218 * the posting read. This should be rare enough to never
4219 * trigger the 99% of 100,000 interrupts test for disabling
4220 * stray interrupts.
4221 */
4222 iir = new_iir;
4223 }
4224
Daniel Vetterd05c6172012-04-26 23:28:09 +02004225 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01004226
Chris Wilsona266c7d2012-04-24 22:59:44 +01004227 return ret;
4228}
4229
4230static void i965_irq_uninstall(struct drm_device * dev)
4231{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004232 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004233 int pipe;
4234
4235 if (!dev_priv)
4236 return;
4237
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02004238 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004239
Chris Wilsonadca4732012-05-11 18:01:31 +01004240 I915_WRITE(PORT_HOTPLUG_EN, 0);
4241 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004242
4243 I915_WRITE(HWSTAM, 0xffffffff);
4244 for_each_pipe(pipe)
4245 I915_WRITE(PIPESTAT(pipe), 0);
4246 I915_WRITE(IMR, 0xffffffff);
4247 I915_WRITE(IER, 0x0);
4248
4249 for_each_pipe(pipe)
4250 I915_WRITE(PIPESTAT(pipe),
4251 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4252 I915_WRITE(IIR, I915_READ(IIR));
4253}
4254
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02004255static void intel_hpd_irq_reenable(unsigned long data)
Egbert Eichac4c16c2013-04-16 13:36:58 +02004256{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004257 struct drm_i915_private *dev_priv = (struct drm_i915_private *)data;
Egbert Eichac4c16c2013-04-16 13:36:58 +02004258 struct drm_device *dev = dev_priv->dev;
4259 struct drm_mode_config *mode_config = &dev->mode_config;
4260 unsigned long irqflags;
4261 int i;
4262
4263 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4264 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
4265 struct drm_connector *connector;
4266
4267 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
4268 continue;
4269
4270 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4271
4272 list_for_each_entry(connector, &mode_config->connector_list, head) {
4273 struct intel_connector *intel_connector = to_intel_connector(connector);
4274
4275 if (intel_connector->encoder->hpd_pin == i) {
4276 if (connector->polled != intel_connector->polled)
4277 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
4278 drm_get_connector_name(connector));
4279 connector->polled = intel_connector->polled;
4280 if (!connector->polled)
4281 connector->polled = DRM_CONNECTOR_POLL_HPD;
4282 }
4283 }
4284 }
4285 if (dev_priv->display.hpd_irq_setup)
4286 dev_priv->display.hpd_irq_setup(dev);
4287 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4288}
4289
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004290void intel_irq_init(struct drm_device *dev)
4291{
Chris Wilson8b2e3262012-04-24 22:59:41 +01004292 struct drm_i915_private *dev_priv = dev->dev_private;
4293
4294 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Daniel Vetter99584db2012-11-14 17:14:04 +01004295 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004296 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004297 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004298
Deepak Sa6706b42014-03-15 20:23:22 +05304299 /* Let's track the enabled rps events */
4300 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4301
Daniel Vetter99584db2012-11-14 17:14:04 +01004302 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
4303 i915_hangcheck_elapsed,
Daniel Vetter61bac782012-12-01 21:03:21 +01004304 (unsigned long) dev);
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02004305 setup_timer(&dev_priv->hotplug_reenable_timer, intel_hpd_irq_reenable,
Egbert Eichac4c16c2013-04-16 13:36:58 +02004306 (unsigned long) dev_priv);
Daniel Vetter61bac782012-12-01 21:03:21 +01004307
Tomas Janousek97a19a22012-12-08 13:48:13 +01004308 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01004309
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004310 if (IS_GEN2(dev)) {
4311 dev->max_vblank_count = 0;
4312 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4313 } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004314 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4315 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004316 } else {
4317 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4318 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004319 }
4320
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03004321 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Keith Packardc3613de2011-08-12 17:05:54 -07004322 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03004323 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4324 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004325
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004326 if (IS_CHERRYVIEW(dev)) {
4327 dev->driver->irq_handler = cherryview_irq_handler;
4328 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4329 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4330 dev->driver->irq_uninstall = cherryview_irq_uninstall;
4331 dev->driver->enable_vblank = valleyview_enable_vblank;
4332 dev->driver->disable_vblank = valleyview_disable_vblank;
4333 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4334 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004335 dev->driver->irq_handler = valleyview_irq_handler;
4336 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4337 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4338 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4339 dev->driver->enable_vblank = valleyview_enable_vblank;
4340 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004341 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004342 } else if (IS_GEN8(dev)) {
4343 dev->driver->irq_handler = gen8_irq_handler;
4344 dev->driver->irq_preinstall = gen8_irq_preinstall;
4345 dev->driver->irq_postinstall = gen8_irq_postinstall;
4346 dev->driver->irq_uninstall = gen8_irq_uninstall;
4347 dev->driver->enable_vblank = gen8_enable_vblank;
4348 dev->driver->disable_vblank = gen8_disable_vblank;
4349 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004350 } else if (HAS_PCH_SPLIT(dev)) {
4351 dev->driver->irq_handler = ironlake_irq_handler;
4352 dev->driver->irq_preinstall = ironlake_irq_preinstall;
4353 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4354 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4355 dev->driver->enable_vblank = ironlake_enable_vblank;
4356 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01004357 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004358 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004359 if (INTEL_INFO(dev)->gen == 2) {
4360 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4361 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4362 dev->driver->irq_handler = i8xx_irq_handler;
4363 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004364 } else if (INTEL_INFO(dev)->gen == 3) {
4365 dev->driver->irq_preinstall = i915_irq_preinstall;
4366 dev->driver->irq_postinstall = i915_irq_postinstall;
4367 dev->driver->irq_uninstall = i915_irq_uninstall;
4368 dev->driver->irq_handler = i915_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004369 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004370 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004371 dev->driver->irq_preinstall = i965_irq_preinstall;
4372 dev->driver->irq_postinstall = i965_irq_postinstall;
4373 dev->driver->irq_uninstall = i965_irq_uninstall;
4374 dev->driver->irq_handler = i965_irq_handler;
Egbert Eichbac56d52013-02-25 12:06:51 -05004375 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004376 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004377 dev->driver->enable_vblank = i915_enable_vblank;
4378 dev->driver->disable_vblank = i915_disable_vblank;
4379 }
4380}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004381
4382void intel_hpd_init(struct drm_device *dev)
4383{
4384 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eich821450c2013-04-16 13:36:55 +02004385 struct drm_mode_config *mode_config = &dev->mode_config;
4386 struct drm_connector *connector;
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004387 unsigned long irqflags;
Egbert Eich821450c2013-04-16 13:36:55 +02004388 int i;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004389
Egbert Eich821450c2013-04-16 13:36:55 +02004390 for (i = 1; i < HPD_NUM_PINS; i++) {
4391 dev_priv->hpd_stats[i].hpd_cnt = 0;
4392 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4393 }
4394 list_for_each_entry(connector, &mode_config->connector_list, head) {
4395 struct intel_connector *intel_connector = to_intel_connector(connector);
4396 connector->polled = intel_connector->polled;
4397 if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
4398 connector->polled = DRM_CONNECTOR_POLL_HPD;
4399 }
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004400
4401 /* Interrupt setup is already guaranteed to be single-threaded, this is
4402 * just to make the assert_spin_locked checks happy. */
4403 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004404 if (dev_priv->display.hpd_irq_setup)
4405 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004406 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004407}
Paulo Zanonic67a4702013-08-19 13:18:09 -03004408
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004409/* Disable interrupts so we can allow runtime PM. */
Paulo Zanoni730488b2014-03-07 20:12:32 -03004410void intel_runtime_pm_disable_interrupts(struct drm_device *dev)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004411{
4412 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004413
Paulo Zanoni730488b2014-03-07 20:12:32 -03004414 dev->driver->irq_uninstall(dev);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004415 dev_priv->pm.irqs_disabled = true;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004416}
4417
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004418/* Restore interrupts so we can recover from runtime PM. */
Paulo Zanoni730488b2014-03-07 20:12:32 -03004419void intel_runtime_pm_restore_interrupts(struct drm_device *dev)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004420{
4421 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004422
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004423 dev_priv->pm.irqs_disabled = false;
Paulo Zanoni730488b2014-03-07 20:12:32 -03004424 dev->driver->irq_preinstall(dev);
4425 dev->driver->irq_postinstall(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004426}