blob: 1d6f2980633749f2f11c8eb17f0d62c3beff8130 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
34
Jesse Barnes585fb112008-07-29 11:54:06 -070035#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080037#include "intel_ringbuffer.h"
Oscar Mateob20385f2014-07-24 17:04:10 +010038#include "intel_lrc.h"
Ben Widawsky0260c422014-03-22 22:47:21 -070039#include "i915_gem_gtt.h"
Oscar Mateo564ddb22014-08-21 11:40:54 +010040#include "i915_gem_render_state.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070041#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070042#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010043#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020044#include <drm/intel-gtt.h>
Daniel Vetterba8286f2014-09-11 07:43:25 +020045#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
Daniel Vetterd9fc9412014-09-23 15:46:53 +020046#include <drm/drm_gem.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020047#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010048#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070049#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020050#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010051#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070052
Linus Torvalds1da177e2005-04-16 15:20:36 -070053/* General customization:
54 */
55
Linus Torvalds1da177e2005-04-16 15:20:36 -070056#define DRIVER_NAME "i915"
57#define DRIVER_DESC "Intel Graphics"
Daniel Vetterb7277352014-10-03 17:38:34 +020058#define DRIVER_DATE "20141003"
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Jesse Barnes317c35d2008-08-25 15:11:06 -070060enum pipe {
Jesse Barnes752aa882013-10-31 18:55:49 +020061 INVALID_PIPE = -1,
Jesse Barnes317c35d2008-08-25 15:11:06 -070062 PIPE_A = 0,
63 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080064 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020065 _PIPE_EDP,
66 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -070067};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080068#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070069
Paulo Zanonia5c961d2012-10-24 15:59:34 -020070enum transcoder {
71 TRANSCODER_A = 0,
72 TRANSCODER_B,
73 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020074 TRANSCODER_EDP,
75 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -020076};
77#define transcoder_name(t) ((t) + 'A')
78
Damien Lespiau84139d12014-03-28 00:18:32 +053079/*
80 * This is the maximum (across all platforms) number of planes (primary +
81 * sprites) that can be active at the same time on one pipe.
82 *
83 * This value doesn't count the cursor plane.
84 */
85#define I915_MAX_PLANES 3
86
Jesse Barnes80824002009-09-10 15:28:06 -070087enum plane {
88 PLANE_A = 0,
89 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080090 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070091};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080092#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080093
Damien Lespiaud615a162014-03-03 17:31:48 +000094#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +030095
Eugeni Dodonov2b139522012-03-29 12:32:22 -030096enum port {
97 PORT_A = 0,
98 PORT_B,
99 PORT_C,
100 PORT_D,
101 PORT_E,
102 I915_MAX_PORTS
103};
104#define port_name(p) ((p) + 'A')
105
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300106#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800107
108enum dpio_channel {
109 DPIO_CH0,
110 DPIO_CH1
111};
112
113enum dpio_phy {
114 DPIO_PHY0,
115 DPIO_PHY1
116};
117
Paulo Zanonib97186f2013-05-03 12:15:36 -0300118enum intel_display_power_domain {
119 POWER_DOMAIN_PIPE_A,
120 POWER_DOMAIN_PIPE_B,
121 POWER_DOMAIN_PIPE_C,
122 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
123 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
124 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
125 POWER_DOMAIN_TRANSCODER_A,
126 POWER_DOMAIN_TRANSCODER_B,
127 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300128 POWER_DOMAIN_TRANSCODER_EDP,
Imre Deak319be8a2014-03-04 19:22:57 +0200129 POWER_DOMAIN_PORT_DDI_A_2_LANES,
130 POWER_DOMAIN_PORT_DDI_A_4_LANES,
131 POWER_DOMAIN_PORT_DDI_B_2_LANES,
132 POWER_DOMAIN_PORT_DDI_B_4_LANES,
133 POWER_DOMAIN_PORT_DDI_C_2_LANES,
134 POWER_DOMAIN_PORT_DDI_C_4_LANES,
135 POWER_DOMAIN_PORT_DDI_D_2_LANES,
136 POWER_DOMAIN_PORT_DDI_D_4_LANES,
137 POWER_DOMAIN_PORT_DSI,
138 POWER_DOMAIN_PORT_CRT,
139 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300140 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200141 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300142 POWER_DOMAIN_PLLS,
Imre Deakbaa70702013-10-25 17:36:48 +0300143 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300144
145 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300146};
147
148#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
149#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
150 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300151#define POWER_DOMAIN_TRANSCODER(tran) \
152 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
153 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300154
Egbert Eich1d843f92013-02-25 12:06:49 -0500155enum hpd_pin {
156 HPD_NONE = 0,
157 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
158 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
159 HPD_CRT,
160 HPD_SDVO_B,
161 HPD_SDVO_C,
162 HPD_PORT_B,
163 HPD_PORT_C,
164 HPD_PORT_D,
165 HPD_NUM_PINS
166};
167
Chris Wilson2a2d5482012-12-03 11:49:06 +0000168#define I915_GEM_GPU_DOMAINS \
169 (I915_GEM_DOMAIN_RENDER | \
170 I915_GEM_DOMAIN_SAMPLER | \
171 I915_GEM_DOMAIN_COMMAND | \
172 I915_GEM_DOMAIN_INSTRUCTION | \
173 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700174
Damien Lespiau055e3932014-08-18 13:49:10 +0100175#define for_each_pipe(__dev_priv, __p) \
176 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Damien Lespiau2d025a52014-09-04 12:27:43 +0100177#define for_each_plane(pipe, p) \
178 for ((p) = 0; (p) < INTEL_INFO(dev)->num_sprites[(pipe)] + 1; (p)++)
Damien Lespiaud615a162014-03-03 17:31:48 +0000179#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800180
Damien Lespiaud79b8142014-05-13 23:32:23 +0100181#define for_each_crtc(dev, crtc) \
182 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
183
Damien Lespiaud063ae42014-05-13 23:32:21 +0100184#define for_each_intel_crtc(dev, intel_crtc) \
185 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
186
Damien Lespiaub2784e12014-08-05 11:29:37 +0100187#define for_each_intel_encoder(dev, intel_encoder) \
188 list_for_each_entry(intel_encoder, \
189 &(dev)->mode_config.encoder_list, \
190 base.head)
191
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200192#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
193 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
194 if ((intel_encoder)->base.crtc == (__crtc))
195
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800196#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
197 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
198 if ((intel_connector)->base.encoder == (__encoder))
199
Borun Fub04c5bd2014-07-12 10:02:27 +0530200#define for_each_power_domain(domain, mask) \
201 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
202 if ((1 << (domain)) & (mask))
203
Daniel Vettere7b903d2013-06-05 13:34:14 +0200204struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100205struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100206struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200207
Daniel Vettere2b78262013-06-07 23:10:03 +0200208enum intel_dpll_id {
209 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
210 /* real shared dpll ids must be >= 0 */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300211 DPLL_ID_PCH_PLL_A = 0,
212 DPLL_ID_PCH_PLL_B = 1,
213 DPLL_ID_WRPLL1 = 0,
214 DPLL_ID_WRPLL2 = 1,
Daniel Vettere2b78262013-06-07 23:10:03 +0200215};
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100216#define I915_NUM_PLLS 2
217
Daniel Vetter53589012013-06-05 13:34:16 +0200218struct intel_dpll_hw_state {
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100219 /* i9xx, pch plls */
Daniel Vetter66e985c2013-06-05 13:34:20 +0200220 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200221 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200222 uint32_t fp0;
223 uint32_t fp1;
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100224
225 /* hsw, bdw */
Daniel Vetterd452c5b2014-07-04 11:27:39 -0300226 uint32_t wrpll;
Daniel Vetter53589012013-06-05 13:34:16 +0200227};
228
Daniel Vetter46edb022013-06-05 13:34:12 +0200229struct intel_shared_dpll {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230 int refcount; /* count of number of CRTCs sharing this PLL */
231 int active; /* count of number of active CRTCs (i.e. DPMS on) */
232 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200233 const char *name;
234 /* should match the index in the dev_priv->shared_dplls array */
235 enum intel_dpll_id id;
Daniel Vetter53589012013-06-05 13:34:16 +0200236 struct intel_dpll_hw_state hw_state;
Daniel Vetter96f61282014-06-25 22:01:58 +0300237 /* The mode_set hook is optional and should be used together with the
238 * intel_prepare_shared_dpll function. */
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200239 void (*mode_set)(struct drm_i915_private *dev_priv,
240 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200241 void (*enable)(struct drm_i915_private *dev_priv,
242 struct intel_shared_dpll *pll);
243 void (*disable)(struct drm_i915_private *dev_priv,
244 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200245 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
246 struct intel_shared_dpll *pll,
247 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100250/* Used by dp and fdi links */
251struct intel_link_m_n {
252 uint32_t tu;
253 uint32_t gmch_m;
254 uint32_t gmch_n;
255 uint32_t link_m;
256 uint32_t link_n;
257};
258
259void intel_link_compute_m_n(int bpp, int nlanes,
260 int pixel_clock, int link_clock,
261 struct intel_link_m_n *m_n);
262
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263/* Interface history:
264 *
265 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100266 * 1.2: Add Power Management
267 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100268 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000269 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000270 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
271 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 */
273#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000274#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275#define DRIVER_PATCHLEVEL 0
276
Chris Wilson23bc5982010-09-29 16:10:57 +0100277#define WATCH_LISTS 0
Chris Wilson42d6ab42012-07-26 11:49:32 +0100278#define WATCH_GTT 0
Eric Anholt673a3942008-07-30 12:06:12 -0700279
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700280struct opregion_header;
281struct opregion_acpi;
282struct opregion_swsci;
283struct opregion_asle;
284
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100285struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700286 struct opregion_header __iomem *header;
287 struct opregion_acpi __iomem *acpi;
288 struct opregion_swsci __iomem *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300289 u32 swsci_gbda_sub_functions;
290 u32 swsci_sbcb_sub_functions;
Ben Widawsky5bc44182012-04-16 14:07:42 -0700291 struct opregion_asle __iomem *asle;
292 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000293 u32 __iomem *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200294 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100295};
Chris Wilson44834a62010-08-19 16:09:23 +0100296#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100297
Chris Wilson6ef3d422010-08-04 20:26:07 +0100298struct intel_overlay;
299struct intel_overlay_error_state;
300
Daniel Vetterba8286f2014-09-11 07:43:25 +0200301struct drm_local_map;
302
Dave Airlie7c1c2872008-11-28 14:22:24 +1000303struct drm_i915_master_private {
Daniel Vetterba8286f2014-09-11 07:43:25 +0200304 struct drm_local_map *sarea;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000305 struct _drm_i915_sarea *sarea_priv;
306};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800307#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300308#define I915_MAX_NUM_FENCES 32
309/* 32 fences + sign bit for FENCE_REG_NONE */
310#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800311
312struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200313 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000314 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100315 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800316};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000317
yakui_zhao9b9d1722009-05-31 17:17:17 +0800318struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100319 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800320 u8 dvo_port;
321 u8 slave_addr;
322 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100323 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400324 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800325};
326
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000327struct intel_display_error_state;
328
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700329struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200330 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800331 struct timeval time;
332
Mika Kuoppalacb383002014-02-25 17:11:25 +0200333 char error_msg[128];
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200334 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200335 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200336
Ben Widawsky585b0282014-01-30 00:19:37 -0800337 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700338 u32 eir;
339 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700340 u32 ier;
Rodrigo Vivi885ea5a2014-08-05 10:07:13 -0700341 u32 gtier[4];
Ben Widawskyb9a39062012-06-04 14:42:52 -0700342 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000343 u32 derrmr;
344 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800345 u32 error; /* gen6+ */
346 u32 err_int; /* gen7 */
347 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800348 u32 gac_eco;
349 u32 gam_ecochk;
350 u32 gab_ctl;
351 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800352 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Ben Widawsky585b0282014-01-30 00:19:37 -0800353 u64 fence[I915_MAX_NUM_FENCES];
354 struct intel_overlay_error_state *overlay;
355 struct intel_display_error_state *display;
Ben Widawsky0ca36d72014-06-30 09:53:41 -0700356 struct drm_i915_error_object *semaphore_obj;
Ben Widawsky585b0282014-01-30 00:19:37 -0800357
Chris Wilson52d39a22012-02-15 11:25:37 +0000358 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000359 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800360 /* Software tracked state */
361 bool waiting;
362 int hangcheck_score;
363 enum intel_ring_hangcheck_action hangcheck_action;
364 int num_requests;
365
366 /* our own tracking of ring head and tail */
367 u32 cpu_ring_head;
368 u32 cpu_ring_tail;
369
370 u32 semaphore_seqno[I915_NUM_RINGS - 1];
371
372 /* Register state */
373 u32 tail;
374 u32 head;
375 u32 ctl;
376 u32 hws;
377 u32 ipeir;
378 u32 ipehr;
379 u32 instdone;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800380 u32 bbstate;
381 u32 instpm;
382 u32 instps;
383 u32 seqno;
384 u64 bbaddr;
Chris Wilson50877442014-03-21 12:41:53 +0000385 u64 acthd;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800386 u32 fault_reg;
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700387 u64 faddr;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800388 u32 rc_psmi; /* sleep state */
389 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
390
Chris Wilson52d39a22012-02-15 11:25:37 +0000391 struct drm_i915_error_object {
392 int page_count;
393 u32 gtt_offset;
394 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200395 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800396
Chris Wilson52d39a22012-02-15 11:25:37 +0000397 struct drm_i915_error_request {
398 long jiffies;
399 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000400 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000401 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800402
403 struct {
404 u32 gfx_mode;
405 union {
406 u64 pdp[4];
407 u32 pp_dir_base;
408 };
409 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200410
411 pid_t pid;
412 char comm[TASK_COMM_LEN];
Chris Wilson52d39a22012-02-15 11:25:37 +0000413 } ring[I915_NUM_RINGS];
Chris Wilson3a448732014-08-12 20:05:47 +0100414
Chris Wilson9df30792010-02-18 10:24:56 +0000415 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000416 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000417 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100418 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000419 u32 gtt_offset;
420 u32 read_domains;
421 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200422 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000423 s32 pinned:2;
424 u32 tiling:2;
425 u32 dirty:1;
426 u32 purgeable:1;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100427 u32 userptr:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100428 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100429 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700430 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800431
Ben Widawsky95f53012013-07-31 17:00:15 -0700432 u32 *active_bo_count, *pinned_bo_count;
Chris Wilson3a448732014-08-12 20:05:47 +0100433 u32 vm_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700434};
435
Jani Nikula7bd688c2013-11-08 16:48:56 +0200436struct intel_connector;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100437struct intel_crtc_config;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800438struct intel_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100439struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200440struct intel_limit;
441struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100442
Jesse Barnese70236a2009-09-21 10:42:27 -0700443struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400444 bool (*fbc_enabled)(struct drm_device *dev);
Ville Syrjälä993495a2013-12-12 17:27:40 +0200445 void (*enable_fbc)(struct drm_crtc *crtc);
Jesse Barnese70236a2009-09-21 10:42:27 -0700446 void (*disable_fbc)(struct drm_device *dev);
447 int (*get_display_clock_speed)(struct drm_device *dev);
448 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200449 /**
450 * find_dpll() - Find the best values for the PLL
451 * @limit: limits for the PLL
452 * @crtc: current CRTC
453 * @target: target frequency in kHz
454 * @refclk: reference clock frequency in kHz
455 * @match_clock: if provided, @best_clock P divider must
456 * match the P divider from @match_clock
457 * used for LVDS downclocking
458 * @best_clock: best PLL values found
459 *
460 * Returns true on success, false on failure.
461 */
462 bool (*find_dpll)(const struct intel_limit *limit,
463 struct drm_crtc *crtc,
464 int target, int refclk,
465 struct dpll *match_clock,
466 struct dpll *best_clock);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300467 void (*update_wm)(struct drm_crtc *crtc);
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300468 void (*update_sprite_wm)(struct drm_plane *plane,
469 struct drm_crtc *crtc,
Damien Lespiaued57cb82014-07-15 09:21:24 +0200470 uint32_t sprite_width, uint32_t sprite_height,
471 int pixel_size, bool enable, bool scaled);
Daniel Vetter47fab732012-10-26 10:58:18 +0200472 void (*modeset_global_resources)(struct drm_device *dev);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100473 /* Returns the active state of the crtc, and if the crtc is active,
474 * fills out the pipe-config with the hw state. */
475 bool (*get_pipe_config)(struct intel_crtc *,
476 struct intel_crtc_config *);
Jesse Barnes46f297f2014-03-07 08:57:48 -0800477 void (*get_plane_config)(struct intel_crtc *,
478 struct intel_plane_config *);
Eric Anholtf564048e2011-03-30 13:01:02 -0700479 int (*crtc_mode_set)(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -0700480 int x, int y,
481 struct drm_framebuffer *old_fb);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200482 void (*crtc_enable)(struct drm_crtc *crtc);
483 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100484 void (*off)(struct drm_crtc *crtc);
Wu Fengguange0dac652011-09-05 14:25:34 +0800485 void (*write_eld)(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +0300486 struct drm_crtc *crtc,
487 struct drm_display_mode *mode);
Jesse Barnes674cf962011-04-28 14:27:04 -0700488 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700489 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700490 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
491 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700492 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100493 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -0700494 uint32_t flags);
Daniel Vetter29b9bde2014-04-24 23:55:01 +0200495 void (*update_primary_plane)(struct drm_crtc *crtc,
496 struct drm_framebuffer *fb,
497 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100498 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700499 /* clock updates for mode set */
500 /* cursor updates */
501 /* render clock increase/decrease */
502 /* display clock increase/decrease */
503 /* pll clock increase/decrease */
Jani Nikula7bd688c2013-11-08 16:48:56 +0200504
505 int (*setup_backlight)(struct intel_connector *connector);
Jani Nikula7bd688c2013-11-08 16:48:56 +0200506 uint32_t (*get_backlight)(struct intel_connector *connector);
507 void (*set_backlight)(struct intel_connector *connector,
508 uint32_t level);
509 void (*disable_backlight)(struct intel_connector *connector);
510 void (*enable_backlight)(struct intel_connector *connector);
Jesse Barnese70236a2009-09-21 10:42:27 -0700511};
512
Chris Wilson907b28c2013-07-19 20:36:52 +0100513struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530514 void (*force_wake_get)(struct drm_i915_private *dev_priv,
515 int fw_engine);
516 void (*force_wake_put)(struct drm_i915_private *dev_priv,
517 int fw_engine);
Ben Widawsky0b274482013-10-04 21:22:51 -0700518
519 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
520 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
521 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
522 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
523
524 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
525 uint8_t val, bool trace);
526 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
527 uint16_t val, bool trace);
528 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
529 uint32_t val, bool trace);
530 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
531 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300532};
533
Chris Wilson907b28c2013-07-19 20:36:52 +0100534struct intel_uncore {
535 spinlock_t lock; /** lock is also taken in irq contexts. */
536
537 struct intel_uncore_funcs funcs;
538
539 unsigned fifo_count;
540 unsigned forcewake_count;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100541
Deepak S940aece2013-11-23 14:55:43 +0530542 unsigned fw_rendercount;
543 unsigned fw_mediacount;
544
Chris Wilson82326442014-03-05 12:00:39 +0000545 struct timer_list force_wake_timer;
Chris Wilson907b28c2013-07-19 20:36:52 +0100546};
547
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100548#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
549 func(is_mobile) sep \
550 func(is_i85x) sep \
551 func(is_i915g) sep \
552 func(is_i945gm) sep \
553 func(is_g33) sep \
554 func(need_gfx_hws) sep \
555 func(is_g4x) sep \
556 func(is_pineview) sep \
557 func(is_broadwater) sep \
558 func(is_crestline) sep \
559 func(is_ivybridge) sep \
560 func(is_valleyview) sep \
561 func(is_haswell) sep \
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +0530562 func(is_skylake) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700563 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100564 func(has_fbc) sep \
565 func(has_pipe_cxsr) sep \
566 func(has_hotplug) sep \
567 func(cursor_needs_physical) sep \
568 func(has_overlay) sep \
569 func(overlay_needs_physical) sep \
570 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100571 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100572 func(has_ddi) sep \
573 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200574
Damien Lespiaua587f772013-04-22 18:40:38 +0100575#define DEFINE_FLAG(name) u8 name:1
576#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200577
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500578struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200579 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100580 u16 device_id;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700581 u8 num_pipes:3;
Damien Lespiaud615a162014-03-03 17:31:48 +0000582 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000583 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700584 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100585 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200586 /* Register offsets for the various display pipes and transcoders */
587 int pipe_offsets[I915_MAX_TRANSCODERS];
588 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200589 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300590 int cursor_offsets[I915_MAX_PIPES];
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500591};
592
Damien Lespiaua587f772013-04-22 18:40:38 +0100593#undef DEFINE_FLAG
594#undef SEP_SEMICOLON
595
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800596enum i915_cache_level {
597 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100598 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
599 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
600 caches, eg sampler/render caches, and the
601 large Last-Level-Cache. LLC is coherent with
602 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100603 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800604};
605
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300606struct i915_ctx_hang_stats {
607 /* This context had batch pending when hang was declared */
608 unsigned batch_pending;
609
610 /* This context had batch active when hang was declared */
611 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300612
613 /* Time when this context was last blamed for a GPU reset */
614 unsigned long guilty_ts;
615
616 /* This context is banned to submit more work */
617 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300618};
Ben Widawsky40521052012-06-04 14:42:43 -0700619
620/* This must match up with the value previously used for execbuf2.rsvd1. */
Oscar Mateo821d66d2014-07-03 16:28:00 +0100621#define DEFAULT_CONTEXT_HANDLE 0
Oscar Mateo31b7a882014-07-03 16:28:01 +0100622/**
623 * struct intel_context - as the name implies, represents a context.
624 * @ref: reference count.
625 * @user_handle: userspace tracking identity for this context.
626 * @remap_slice: l3 row remapping information.
627 * @file_priv: filp associated with this context (NULL for global default
628 * context).
629 * @hang_stats: information about the role of this context in possible GPU
630 * hangs.
631 * @vm: virtual memory space used by this context.
632 * @legacy_hw_ctx: render context backing object and whether it is correctly
633 * initialized (legacy ring submission mechanism only).
634 * @link: link in the global list of contexts.
635 *
636 * Contexts are memory images used by the hardware to store copies of their
637 * internal state.
638 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100639struct intel_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300640 struct kref ref;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100641 int user_handle;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700642 uint8_t remap_slice;
Ben Widawsky40521052012-06-04 14:42:43 -0700643 struct drm_i915_file_private *file_priv;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300644 struct i915_ctx_hang_stats hang_stats;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200645 struct i915_hw_ppgtt *ppgtt;
Ben Widawskya33afea2013-09-17 21:12:45 -0700646
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100647 /* Legacy ring buffer submission */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100648 struct {
649 struct drm_i915_gem_object *rcs_state;
650 bool initialized;
651 } legacy_hw_ctx;
652
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100653 /* Execlists */
Oscar Mateo564ddb22014-08-21 11:40:54 +0100654 bool rcs_initialized;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100655 struct {
656 struct drm_i915_gem_object *state;
Oscar Mateo84c23772014-07-24 17:04:15 +0100657 struct intel_ringbuffer *ringbuf;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100658 } engine[I915_NUM_RINGS];
659
Ben Widawskya33afea2013-09-17 21:12:45 -0700660 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700661};
662
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700663struct i915_fbc {
664 unsigned long size;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700665 unsigned threshold;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700666 unsigned int fb_id;
667 enum plane plane;
668 int y;
669
Ben Widawskyc4213882014-06-19 12:06:10 -0700670 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700671 struct drm_mm_node *compressed_llb;
672
Rodrigo Vivida46f932014-08-01 02:04:45 -0700673 bool false_color;
674
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300675 /* Tracks whether the HW is actually enabled, not whether the feature is
676 * possible. */
677 bool enabled;
678
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -0400679 /* On gen8 some rings cannont perform fbc clean operation so for now
680 * we are doing this on SW with mmio.
681 * This variable works in the opposite information direction
682 * of ring->fbc_dirty telling software on frontbuffer tracking
683 * to perform the cache clean on sw side.
684 */
685 bool need_sw_cache_clean;
686
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700687 struct intel_fbc_work {
688 struct delayed_work work;
689 struct drm_crtc *crtc;
690 struct drm_framebuffer *fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700691 } *fbc_work;
692
Chris Wilson29ebf902013-07-27 17:23:55 +0100693 enum no_fbc_reason {
694 FBC_OK, /* FBC is enabled */
695 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700696 FBC_NO_OUTPUT, /* no outputs enabled to compress */
697 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
698 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
699 FBC_MODE_TOO_LARGE, /* mode too large for compression */
700 FBC_BAD_PLANE, /* fbc not supported on plane */
701 FBC_NOT_TILED, /* buffer not tiled */
702 FBC_MULTIPLE_PIPES, /* more than one pipe active */
703 FBC_MODULE_PARAM,
704 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
705 } no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800706};
707
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530708struct i915_drrs {
709 struct intel_connector *connector;
710};
711
Daniel Vetter2807cf62014-07-11 10:30:11 -0700712struct intel_dp;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300713struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -0700714 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300715 bool sink_support;
716 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -0700717 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700718 bool active;
719 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -0700720 unsigned busy_frontbuffer_bits;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300721};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700722
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800723enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300724 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800725 PCH_IBX, /* Ibexpeak PCH */
726 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300727 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530728 PCH_SPT, /* Sunrisepoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700729 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800730};
731
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200732enum intel_sbi_destination {
733 SBI_ICLK,
734 SBI_MPHY,
735};
736
Jesse Barnesb690e962010-07-19 13:53:12 -0700737#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700738#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100739#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +0000740#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +0300741#define QUIRK_PIPEB_FORCE (1<<4)
Jesse Barnesb690e962010-07-19 13:53:12 -0700742
Dave Airlie8be48d92010-03-30 05:34:14 +0000743struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100744struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000745
Daniel Vetterc2b91522012-02-14 22:37:19 +0100746struct intel_gmbus {
747 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000748 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100749 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100750 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100751 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100752 struct drm_i915_private *dev_priv;
753};
754
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100755struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000756 u8 saveLBB;
757 u32 saveDSPACNTR;
758 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000759 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000760 u32 savePIPEACONF;
761 u32 savePIPEBCONF;
762 u32 savePIPEASRC;
763 u32 savePIPEBSRC;
764 u32 saveFPA0;
765 u32 saveFPA1;
766 u32 saveDPLL_A;
767 u32 saveDPLL_A_MD;
768 u32 saveHTOTAL_A;
769 u32 saveHBLANK_A;
770 u32 saveHSYNC_A;
771 u32 saveVTOTAL_A;
772 u32 saveVBLANK_A;
773 u32 saveVSYNC_A;
774 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000775 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800776 u32 saveTRANS_HTOTAL_A;
777 u32 saveTRANS_HBLANK_A;
778 u32 saveTRANS_HSYNC_A;
779 u32 saveTRANS_VTOTAL_A;
780 u32 saveTRANS_VBLANK_A;
781 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000782 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000783 u32 saveDSPASTRIDE;
784 u32 saveDSPASIZE;
785 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700786 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000787 u32 saveDSPASURF;
788 u32 saveDSPATILEOFF;
789 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700790 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000791 u32 saveBLC_PWM_CTL;
792 u32 saveBLC_PWM_CTL2;
Jesse Barnes07bf1392013-10-31 18:55:50 +0200793 u32 saveBLC_HIST_CTL_B;
Zhenyu Wang42048782009-10-21 15:27:01 +0800794 u32 saveBLC_CPU_PWM_CTL;
795 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000796 u32 saveFPB0;
797 u32 saveFPB1;
798 u32 saveDPLL_B;
799 u32 saveDPLL_B_MD;
800 u32 saveHTOTAL_B;
801 u32 saveHBLANK_B;
802 u32 saveHSYNC_B;
803 u32 saveVTOTAL_B;
804 u32 saveVBLANK_B;
805 u32 saveVSYNC_B;
806 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000807 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800808 u32 saveTRANS_HTOTAL_B;
809 u32 saveTRANS_HBLANK_B;
810 u32 saveTRANS_HSYNC_B;
811 u32 saveTRANS_VTOTAL_B;
812 u32 saveTRANS_VBLANK_B;
813 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000814 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000815 u32 saveDSPBSTRIDE;
816 u32 saveDSPBSIZE;
817 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700818 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000819 u32 saveDSPBSURF;
820 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700821 u32 saveVGA0;
822 u32 saveVGA1;
823 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000824 u32 saveVGACNTRL;
825 u32 saveADPA;
826 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700827 u32 savePP_ON_DELAYS;
828 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000829 u32 saveDVOA;
830 u32 saveDVOB;
831 u32 saveDVOC;
832 u32 savePP_ON;
833 u32 savePP_OFF;
834 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700835 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000836 u32 savePFIT_CONTROL;
837 u32 save_palette_a[256];
838 u32 save_palette_b[256];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000839 u32 saveFBC_CONTROL;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000840 u32 saveIER;
841 u32 saveIIR;
842 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800843 u32 saveDEIER;
844 u32 saveDEIMR;
845 u32 saveGTIER;
846 u32 saveGTIMR;
847 u32 saveFDI_RXA_IMR;
848 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800849 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800850 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000851 u32 saveSWF0[16];
852 u32 saveSWF1[16];
853 u32 saveSWF2[3];
854 u8 saveMSR;
855 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800856 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000857 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000858 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000859 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000860 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200861 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000862 u32 saveCURACNTR;
863 u32 saveCURAPOS;
864 u32 saveCURABASE;
865 u32 saveCURBCNTR;
866 u32 saveCURBPOS;
867 u32 saveCURBBASE;
868 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700869 u32 saveDP_B;
870 u32 saveDP_C;
871 u32 saveDP_D;
872 u32 savePIPEA_GMCH_DATA_M;
873 u32 savePIPEB_GMCH_DATA_M;
874 u32 savePIPEA_GMCH_DATA_N;
875 u32 savePIPEB_GMCH_DATA_N;
876 u32 savePIPEA_DP_LINK_M;
877 u32 savePIPEB_DP_LINK_M;
878 u32 savePIPEA_DP_LINK_N;
879 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800880 u32 saveFDI_RXA_CTL;
881 u32 saveFDI_TXA_CTL;
882 u32 saveFDI_RXB_CTL;
883 u32 saveFDI_TXB_CTL;
884 u32 savePFA_CTL_1;
885 u32 savePFB_CTL_1;
886 u32 savePFA_WIN_SZ;
887 u32 savePFB_WIN_SZ;
888 u32 savePFA_WIN_POS;
889 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000890 u32 savePCH_DREF_CONTROL;
891 u32 saveDISP_ARB_CTL;
892 u32 savePIPEA_DATA_M1;
893 u32 savePIPEA_DATA_N1;
894 u32 savePIPEA_LINK_M1;
895 u32 savePIPEA_LINK_N1;
896 u32 savePIPEB_DATA_M1;
897 u32 savePIPEB_DATA_N1;
898 u32 savePIPEB_LINK_M1;
899 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000900 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400901 u32 savePCH_PORT_HOTPLUG;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100902};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100903
Imre Deakddeea5b2014-05-05 15:19:56 +0300904struct vlv_s0ix_state {
905 /* GAM */
906 u32 wr_watermark;
907 u32 gfx_prio_ctrl;
908 u32 arb_mode;
909 u32 gfx_pend_tlb0;
910 u32 gfx_pend_tlb1;
911 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
912 u32 media_max_req_count;
913 u32 gfx_max_req_count;
914 u32 render_hwsp;
915 u32 ecochk;
916 u32 bsd_hwsp;
917 u32 blt_hwsp;
918 u32 tlb_rd_addr;
919
920 /* MBC */
921 u32 g3dctl;
922 u32 gsckgctl;
923 u32 mbctl;
924
925 /* GCP */
926 u32 ucgctl1;
927 u32 ucgctl3;
928 u32 rcgctl1;
929 u32 rcgctl2;
930 u32 rstctl;
931 u32 misccpctl;
932
933 /* GPM */
934 u32 gfxpause;
935 u32 rpdeuhwtc;
936 u32 rpdeuc;
937 u32 ecobus;
938 u32 pwrdwnupctl;
939 u32 rp_down_timeout;
940 u32 rp_deucsw;
941 u32 rcubmabdtmr;
942 u32 rcedata;
943 u32 spare2gh;
944
945 /* Display 1 CZ domain */
946 u32 gt_imr;
947 u32 gt_ier;
948 u32 pm_imr;
949 u32 pm_ier;
950 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
951
952 /* GT SA CZ domain */
953 u32 tilectl;
954 u32 gt_fifoctl;
955 u32 gtlc_wake_ctrl;
956 u32 gtlc_survive;
957 u32 pmwgicz;
958
959 /* Display 2 CZ domain */
960 u32 gu_ctl0;
961 u32 gu_ctl1;
962 u32 clock_gate_dis2;
963};
964
Chris Wilsonbf225f22014-07-10 20:31:18 +0100965struct intel_rps_ei {
966 u32 cz_clock;
967 u32 render_c0;
968 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -0400969};
970
Daniel Vetterc85aa882012-11-02 19:55:03 +0100971struct intel_gen6_power_mgmt {
Daniel Vetter59cdb632013-07-04 23:35:28 +0200972 /* work and pm_iir are protected by dev_priv->irq_lock */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100973 struct work_struct work;
974 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +0200975
Ben Widawskyb39fb292014-03-19 18:31:11 -0700976 /* Frequencies are stored in potentially platform dependent multiples.
977 * In other words, *_freq needs to be multiplied by X to be interesting.
978 * Soft limits are those which are used for the dynamic reclocking done
979 * by the driver (raise frequencies under heavy loads, and lower for
980 * lighter loads). Hard limits are those imposed by the hardware.
981 *
982 * A distinction is made for overclocking, which is never enabled by
983 * default, and is considered to be above the hard limit if it's
984 * possible at all.
985 */
986 u8 cur_freq; /* Current frequency (cached, may not == HW) */
987 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
988 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
989 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
990 u8 min_freq; /* AKA RPn. Minimum frequency */
991 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
992 u8 rp1_freq; /* "less than" RP0 power/freqency */
993 u8 rp0_freq; /* Non-overclocked max frequency. */
Deepak S67c3bf62014-07-10 13:16:24 +0530994 u32 cz_freq;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700995
Deepak S31685c22014-07-03 17:33:01 -0400996 u32 ei_interrupt_count;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700997
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100998 int last_adj;
999 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1000
Chris Wilsonc0951f02013-10-10 21:58:50 +01001001 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001002 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001003
Chris Wilsonbf225f22014-07-10 20:31:18 +01001004 /* manual wa residency calculations */
1005 struct intel_rps_ei up_ei, down_ei;
1006
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001007 /*
1008 * Protects RPS/RC6 register access and PCU communication.
1009 * Must be taken after struct_mutex if nested.
1010 */
1011 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001012};
1013
Daniel Vetter1a240d42012-11-29 22:18:51 +01001014/* defined intel_pm.c */
1015extern spinlock_t mchdev_lock;
1016
Daniel Vetterc85aa882012-11-02 19:55:03 +01001017struct intel_ilk_power_mgmt {
1018 u8 cur_delay;
1019 u8 min_delay;
1020 u8 max_delay;
1021 u8 fmax;
1022 u8 fstart;
1023
1024 u64 last_count1;
1025 unsigned long last_time1;
1026 unsigned long chipset_power;
1027 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001028 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001029 unsigned long gfx_power;
1030 u8 corr;
1031
1032 int c_m;
1033 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +01001034
1035 struct drm_i915_gem_object *pwrctx;
1036 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001037};
1038
Imre Deakc6cb5822014-03-04 19:22:55 +02001039struct drm_i915_private;
1040struct i915_power_well;
1041
1042struct i915_power_well_ops {
1043 /*
1044 * Synchronize the well's hw state to match the current sw state, for
1045 * example enable/disable it based on the current refcount. Called
1046 * during driver init and resume time, possibly after first calling
1047 * the enable/disable handlers.
1048 */
1049 void (*sync_hw)(struct drm_i915_private *dev_priv,
1050 struct i915_power_well *power_well);
1051 /*
1052 * Enable the well and resources that depend on it (for example
1053 * interrupts located on the well). Called after the 0->1 refcount
1054 * transition.
1055 */
1056 void (*enable)(struct drm_i915_private *dev_priv,
1057 struct i915_power_well *power_well);
1058 /*
1059 * Disable the well and resources that depend on it. Called after
1060 * the 1->0 refcount transition.
1061 */
1062 void (*disable)(struct drm_i915_private *dev_priv,
1063 struct i915_power_well *power_well);
1064 /* Returns the hw enabled state. */
1065 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1066 struct i915_power_well *power_well);
1067};
1068
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001069/* Power well structure for haswell */
1070struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001071 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001072 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001073 /* power well enable/disable usage count */
1074 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001075 /* cached hw enabled state */
1076 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001077 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +02001078 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001079 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001080};
1081
Imre Deak83c00f552013-10-25 17:36:47 +03001082struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001083 /*
1084 * Power wells needed for initialization at driver init and suspend
1085 * time are on. They are kept on until after the first modeset.
1086 */
1087 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001088 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001089 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001090
Imre Deak83c00f552013-10-25 17:36:47 +03001091 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001092 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001093 struct i915_power_well *power_wells;
Imre Deak83c00f552013-10-25 17:36:47 +03001094};
1095
Daniel Vetter231f42a2012-11-02 19:55:05 +01001096struct i915_dri1_state {
1097 unsigned allow_batchbuffer : 1;
1098 u32 __iomem *gfx_hws_cpu_addr;
1099
1100 unsigned int cpp;
1101 int back_offset;
1102 int front_offset;
1103 int current_page;
1104 int page_flipping;
1105
1106 uint32_t counter;
1107};
1108
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001109struct i915_ums_state {
1110 /**
1111 * Flag if the X Server, and thus DRM, is not currently in
1112 * control of the device.
1113 *
1114 * This is set between LeaveVT and EnterVT. It needs to be
1115 * replaced with a semaphore. It also needs to be
1116 * transitioned away from for kernel modesetting.
1117 */
1118 int mm_suspended;
1119};
1120
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001121#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001122struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001123 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001124 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001125 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001126};
1127
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001128struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001129 /** Memory allocator for GTT stolen memory */
1130 struct drm_mm stolen;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001131 /** List of all objects in gtt_space. Used to restore gtt
1132 * mappings on resume */
1133 struct list_head bound_list;
1134 /**
1135 * List of objects which are not bound to the GTT (thus
1136 * are idle and not used by the GPU) but still have
1137 * (presumably uncached) pages still attached.
1138 */
1139 struct list_head unbound_list;
1140
1141 /** Usable portion of the GTT for GEM */
1142 unsigned long stolen_base; /* limited to low memory (32-bit) */
1143
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001144 /** PPGTT used for aliasing the PPGTT with the GTT */
1145 struct i915_hw_ppgtt *aliasing_ppgtt;
1146
Chris Wilson2cfcd322014-05-20 08:28:43 +01001147 struct notifier_block oom_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001148 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001149 bool shrinker_no_lock_stealing;
1150
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001151 /** LRU list of objects with fence regs on them. */
1152 struct list_head fence_list;
1153
1154 /**
1155 * We leave the user IRQ off as much as possible,
1156 * but this means that requests will finish and never
1157 * be retired once the system goes idle. Set a timer to
1158 * fire periodically while the ring is running. When it
1159 * fires, go retire requests.
1160 */
1161 struct delayed_work retire_work;
1162
1163 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001164 * When we detect an idle GPU, we want to turn on
1165 * powersaving features. So once we see that there
1166 * are no more requests outstanding and no more
1167 * arrive within a small period of time, we fire
1168 * off the idle_work.
1169 */
1170 struct delayed_work idle_work;
1171
1172 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001173 * Are we in a non-interruptible section of code like
1174 * modesetting?
1175 */
1176 bool interruptible;
1177
Chris Wilsonf62a0072014-02-21 17:55:39 +00001178 /**
1179 * Is the GPU currently considered idle, or busy executing userspace
1180 * requests? Whilst idle, we attempt to power down the hardware and
1181 * display clocks. In order to reduce the effect on performance, there
1182 * is a slight delay before we do so.
1183 */
1184 bool busy;
1185
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001186 /* the indicator for dispatch video commands on two BSD rings */
1187 int bsd_ring_dispatch_index;
1188
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001189 /** Bit 6 swizzling required for X tiling */
1190 uint32_t bit_6_swizzle_x;
1191 /** Bit 6 swizzling required for Y tiling */
1192 uint32_t bit_6_swizzle_y;
1193
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001194 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001195 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001196 size_t object_memory;
1197 u32 object_count;
1198};
1199
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001200struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001201 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001202 unsigned bytes;
1203 unsigned size;
1204 int err;
1205 u8 *buf;
1206 loff_t start;
1207 loff_t pos;
1208};
1209
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001210struct i915_error_state_file_priv {
1211 struct drm_device *dev;
1212 struct drm_i915_error_state *error;
1213};
1214
Daniel Vetter99584db2012-11-14 17:14:04 +01001215struct i915_gpu_error {
1216 /* For hangcheck timer */
1217#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1218#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001219 /* Hang gpu twice in this window and your context gets banned */
1220#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1221
Daniel Vetter99584db2012-11-14 17:14:04 +01001222 struct timer_list hangcheck_timer;
Daniel Vetter99584db2012-11-14 17:14:04 +01001223
1224 /* For reset and error_state handling. */
1225 spinlock_t lock;
1226 /* Protected by the above dev->gpu_error.lock. */
1227 struct drm_i915_error_state *first_error;
1228 struct work_struct work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001229
Chris Wilson094f9a52013-09-25 17:34:55 +01001230
1231 unsigned long missed_irq_rings;
1232
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001233 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001234 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001235 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001236 * This is a counter which gets incremented when reset is triggered,
1237 * and again when reset has been handled. So odd values (lowest bit set)
1238 * means that reset is in progress and even values that
1239 * (reset_counter >> 1):th reset was successfully completed.
1240 *
1241 * If reset is not completed succesfully, the I915_WEDGE bit is
1242 * set meaning that hardware is terminally sour and there is no
1243 * recovery. All waiters on the reset_queue will be woken when
1244 * that happens.
1245 *
1246 * This counter is used by the wait_seqno code to notice that reset
1247 * event happened and it needs to restart the entire ioctl (since most
1248 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001249 *
1250 * This is important for lock-free wait paths, where no contended lock
1251 * naturally enforces the correct ordering between the bail-out of the
1252 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001253 */
1254 atomic_t reset_counter;
1255
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001256#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001257#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001258
1259 /**
1260 * Waitqueue to signal when the reset has completed. Used by clients
1261 * that wait for dev_priv->mm.wedged to settle.
1262 */
1263 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001264
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02001265 /* Userspace knobs for gpu hang simulation;
1266 * combines both a ring mask, and extra flags
1267 */
1268 u32 stop_rings;
1269#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1270#define I915_STOP_RING_ALLOW_WARN (1 << 30)
Chris Wilson094f9a52013-09-25 17:34:55 +01001271
1272 /* For missed irq/seqno simulation. */
1273 unsigned int test_irq_rings;
McAulay, Alistair6689c162014-08-15 18:51:35 +01001274
1275 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1276 bool reload_in_reset;
Daniel Vetter99584db2012-11-14 17:14:04 +01001277};
1278
Zhang Ruib8efb172013-02-05 15:41:53 +08001279enum modeset_restore {
1280 MODESET_ON_LID_OPEN,
1281 MODESET_DONE,
1282 MODESET_SUSPENDED,
1283};
1284
Paulo Zanoni6acab152013-09-12 17:06:24 -03001285struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001286 /*
1287 * This is an index in the HDMI/DVI DDI buffer translation table.
1288 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1289 * populate this field.
1290 */
1291#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001292 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001293
1294 uint8_t supports_dvi:1;
1295 uint8_t supports_hdmi:1;
1296 uint8_t supports_dp:1;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001297};
1298
Pradeep Bhat83a72802014-03-28 10:14:57 +05301299enum drrs_support_type {
1300 DRRS_NOT_SUPPORTED = 0,
1301 STATIC_DRRS_SUPPORT = 1,
1302 SEAMLESS_DRRS_SUPPORT = 2
1303};
1304
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001305struct intel_vbt_data {
1306 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1307 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1308
1309 /* Feature bits */
1310 unsigned int int_tv_support:1;
1311 unsigned int lvds_dither:1;
1312 unsigned int lvds_vbt:1;
1313 unsigned int int_crt_support:1;
1314 unsigned int lvds_use_ssc:1;
1315 unsigned int display_clock_mode:1;
1316 unsigned int fdi_rx_polarity_inverted:1;
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301317 unsigned int has_mipi:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001318 int lvds_ssc_freq;
1319 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1320
Pradeep Bhat83a72802014-03-28 10:14:57 +05301321 enum drrs_support_type drrs_type;
1322
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001323 /* eDP */
1324 int edp_rate;
1325 int edp_lanes;
1326 int edp_preemphasis;
1327 int edp_vswing;
1328 bool edp_initialized;
1329 bool edp_support;
1330 int edp_bpp;
1331 struct edp_power_seq edp_pps;
1332
Jani Nikulaf00076d2013-12-14 20:38:29 -02001333 struct {
1334 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001335 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001336 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001337 u8 min_brightness; /* min_brightness/255 of max */
Jani Nikulaf00076d2013-12-14 20:38:29 -02001338 } backlight;
1339
Shobhit Kumard17c5442013-08-27 15:12:25 +03001340 /* MIPI DSI */
1341 struct {
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301342 u16 port;
Shobhit Kumard17c5442013-08-27 15:12:25 +03001343 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301344 struct mipi_config *config;
1345 struct mipi_pps_data *pps;
1346 u8 seq_version;
1347 u32 size;
1348 u8 *data;
1349 u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001350 } dsi;
1351
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001352 int crt_ddc_pin;
1353
1354 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001355 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001356
1357 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001358};
1359
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001360enum intel_ddb_partitioning {
1361 INTEL_DDB_PART_1_2,
1362 INTEL_DDB_PART_5_6, /* IVB+ */
1363};
1364
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001365struct intel_wm_level {
1366 bool enable;
1367 uint32_t pri_val;
1368 uint32_t spr_val;
1369 uint32_t cur_val;
1370 uint32_t fbc_val;
1371};
1372
Imre Deak820c1982013-12-17 14:46:36 +02001373struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001374 uint32_t wm_pipe[3];
1375 uint32_t wm_lp[3];
1376 uint32_t wm_lp_spr[3];
1377 uint32_t wm_linetime[3];
1378 bool enable_fbc_wm;
1379 enum intel_ddb_partitioning partitioning;
1380};
1381
Paulo Zanonic67a4702013-08-19 13:18:09 -03001382/*
Paulo Zanoni765dab62014-03-07 20:08:18 -03001383 * This struct helps tracking the state needed for runtime PM, which puts the
1384 * device in PCI D3 state. Notice that when this happens, nothing on the
1385 * graphics device works, even register access, so we don't get interrupts nor
1386 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001387 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001388 * Every piece of our code that needs to actually touch the hardware needs to
1389 * either call intel_runtime_pm_get or call intel_display_power_get with the
1390 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001391 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001392 * Our driver uses the autosuspend delay feature, which means we'll only really
1393 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001394 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab62014-03-07 20:08:18 -03001395 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001396 *
1397 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1398 * goes back to false exactly before we reenable the IRQs. We use this variable
1399 * to check if someone is trying to enable/disable IRQs while they're supposed
1400 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001401 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001402 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001403 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001404 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001405struct i915_runtime_pm {
1406 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001407 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001408};
1409
Daniel Vetter926321d2013-10-16 13:30:34 +02001410enum intel_pipe_crc_source {
1411 INTEL_PIPE_CRC_SOURCE_NONE,
1412 INTEL_PIPE_CRC_SOURCE_PLANE1,
1413 INTEL_PIPE_CRC_SOURCE_PLANE2,
1414 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001415 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001416 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1417 INTEL_PIPE_CRC_SOURCE_TV,
1418 INTEL_PIPE_CRC_SOURCE_DP_B,
1419 INTEL_PIPE_CRC_SOURCE_DP_C,
1420 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001421 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001422 INTEL_PIPE_CRC_SOURCE_MAX,
1423};
1424
Shuang He8bf1e9f2013-10-15 18:55:27 +01001425struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001426 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001427 uint32_t crc[5];
1428};
1429
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001430#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001431struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001432 spinlock_t lock;
1433 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001434 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001435 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001436 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001437 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001438};
1439
Daniel Vetterf99d7062014-06-19 16:01:59 +02001440struct i915_frontbuffer_tracking {
1441 struct mutex lock;
1442
1443 /*
1444 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1445 * scheduled flips.
1446 */
1447 unsigned busy_bits;
1448 unsigned flip_bits;
1449};
1450
Jani Nikula77fec552014-03-31 14:27:22 +03001451struct drm_i915_private {
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001452 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +00001453 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001454
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001455 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001456
1457 int relative_constants_mode;
1458
1459 void __iomem *regs;
1460
Chris Wilson907b28c2013-07-19 20:36:52 +01001461 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001462
1463 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1464
Daniel Vetter28c70f12012-12-01 13:53:45 +01001465
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001466 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1467 * controller on different i2c buses. */
1468 struct mutex gmbus_mutex;
1469
1470 /**
1471 * Base address of the gmbus and gpio block.
1472 */
1473 uint32_t gpio_mmio_base;
1474
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301475 /* MMIO base address for MIPI regs */
1476 uint32_t mipi_mmio_base;
1477
Daniel Vetter28c70f12012-12-01 13:53:45 +01001478 wait_queue_head_t gmbus_wait_queue;
1479
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001480 struct pci_dev *bridge_dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001481 struct intel_engine_cs ring[I915_NUM_RINGS];
Ben Widawsky3e789982014-06-30 09:53:37 -07001482 struct drm_i915_gem_object *semaphore_obj;
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001483 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001484
Daniel Vetterba8286f2014-09-11 07:43:25 +02001485 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001486 struct resource mch_res;
1487
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001488 /* protects the irq masks */
1489 spinlock_t irq_lock;
1490
Sourab Gupta84c33a62014-06-02 16:47:17 +05301491 /* protects the mmio flip data */
1492 spinlock_t mmio_flip_lock;
1493
Imre Deakf8b79e52014-03-04 19:23:07 +02001494 bool display_irqs_enabled;
1495
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001496 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1497 struct pm_qos_request pm_qos;
1498
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001499 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +01001500 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001501
1502 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001503 union {
1504 u32 irq_mask;
1505 u32 de_irq_mask[I915_MAX_PIPES];
1506 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001507 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001508 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301509 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001510 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001511
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001512 struct work_struct hotplug_work;
Egbert Eichb543fb02013-04-16 13:36:54 +02001513 struct {
1514 unsigned long hpd_last_jiffies;
1515 int hpd_cnt;
1516 enum {
1517 HPD_ENABLED = 0,
1518 HPD_DISABLED = 1,
1519 HPD_MARK_DISABLED = 2
1520 } hpd_mark;
1521 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +02001522 u32 hpd_event_bits;
Imre Deak63237512014-08-18 15:37:02 +03001523 struct delayed_work hotplug_reenable_work;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001524
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001525 struct i915_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301526 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001527 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001528 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001529
1530 /* overlay */
1531 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001532
Jani Nikula58c68772013-11-08 16:48:54 +02001533 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001534 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001535
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001536 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001537 bool no_aux_handshake;
1538
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001539 /* protects panel power sequencer state */
1540 struct mutex pps_mutex;
1541
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001542 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1543 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1544 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1545
1546 unsigned int fsb_freq, mem_freq, is_ddr3;
Imre Deakd60c4472014-03-27 17:45:10 +02001547 unsigned int vlv_cdclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001548
Daniel Vetter645416f2013-09-02 16:22:25 +02001549 /**
1550 * wq - Driver workqueue for GEM.
1551 *
1552 * NOTE: Work items scheduled here are not allowed to grab any modeset
1553 * locks, for otherwise the flushing done in the pageflip code will
1554 * result in deadlocks.
1555 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001556 struct workqueue_struct *wq;
1557
1558 /* Display functions */
1559 struct drm_i915_display_funcs display;
1560
1561 /* PCH chipset type */
1562 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001563 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001564
1565 unsigned long quirks;
1566
Zhang Ruib8efb172013-02-05 15:41:53 +08001567 enum modeset_restore modeset_restore;
1568 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001569
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001570 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky0260c422014-03-22 22:47:21 -07001571 struct i915_gtt gtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001572
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001573 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001574 DECLARE_HASHTABLE(mm_structs, 7);
1575 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001576
Daniel Vetter87813422012-05-02 11:49:32 +02001577 /* Kernel Modesetting */
1578
yakui_zhao9b9d1722009-05-31 17:17:17 +08001579 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001580
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001581 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1582 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001583 wait_queue_head_t pending_flip_queue;
1584
Daniel Vetterc4597872013-10-21 21:04:07 +02001585#ifdef CONFIG_DEBUG_FS
1586 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1587#endif
1588
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001589 int num_shared_dpll;
1590 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001591 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001592
Arun Siluvery888b5992014-08-26 14:44:51 +01001593 /*
1594 * workarounds are currently applied at different places and
1595 * changes are being done to consolidate them so exact count is
1596 * not clear at this point, use a max value for now.
1597 */
1598#define I915_MAX_WA_REGS 16
1599 struct {
1600 u32 addr;
1601 u32 value;
1602 /* bitmask representing WA bits */
1603 u32 mask;
1604 } intel_wa_regs[I915_MAX_WA_REGS];
1605 u32 num_wa_regs;
1606
Jesse Barnes652c3932009-08-17 13:31:43 -07001607 /* Reclocking support */
1608 bool render_reclock_avail;
1609 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001610 /* indicates the reduced downclock for LVDS*/
1611 int lvds_downclock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001612
1613 struct i915_frontbuffer_tracking fb_tracking;
1614
Jesse Barnes652c3932009-08-17 13:31:43 -07001615 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001616
Zhenyu Wangc48044112009-12-17 14:48:43 +08001617 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001618
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001619 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001620
Ben Widawsky59124502013-07-04 11:02:05 -07001621 /* Cannot be determined by PCIID. You must always read a register. */
1622 size_t ellc_size;
1623
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001624 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001625 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001626
Daniel Vetter20e4d402012-08-08 23:35:39 +02001627 /* ilk-only ips/rps state. Everything in here is protected by the global
1628 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001629 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001630
Imre Deak83c00f552013-10-25 17:36:47 +03001631 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001632
Rodrigo Vivia031d702013-10-03 16:15:06 -03001633 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001634
Daniel Vetter99584db2012-11-14 17:14:04 +01001635 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001636
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001637 struct drm_i915_gem_object *vlv_pctx;
1638
Daniel Vetter4520f532013-10-09 09:18:51 +02001639#ifdef CONFIG_DRM_I915_FBDEV
Dave Airlie8be48d92010-03-30 05:34:14 +00001640 /* list of fbdev register on this device */
1641 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001642 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02001643#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001644
1645 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001646 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001647
Ben Widawsky254f9652012-06-04 14:42:42 -07001648 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001649 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001650
Damien Lespiau3e683202012-12-11 18:48:29 +00001651 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001652
Daniel Vetter842f1c82014-03-10 10:01:44 +01001653 u32 suspend_count;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001654 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001655 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001656
Ville Syrjälä53615a52013-08-01 16:18:50 +03001657 struct {
1658 /*
1659 * Raw watermark latency values:
1660 * in 0.1us units for WM0,
1661 * in 0.5us units for WM1+.
1662 */
1663 /* primary */
1664 uint16_t pri_latency[5];
1665 /* sprite */
1666 uint16_t spr_latency[5];
1667 /* cursor */
1668 uint16_t cur_latency[5];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001669
1670 /* current hardware state */
Imre Deak820c1982013-12-17 14:46:36 +02001671 struct ilk_wm_values hw;
Ville Syrjälä53615a52013-08-01 16:18:50 +03001672 } wm;
1673
Paulo Zanoni8a187452013-12-06 20:32:13 -02001674 struct i915_runtime_pm pm;
1675
Dave Airlie13cf5502014-06-18 11:29:35 +10001676 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1677 u32 long_hpd_port_mask;
1678 u32 short_hpd_port_mask;
1679 struct work_struct dig_port_work;
1680
Dave Airlie0e32b392014-05-02 14:02:48 +10001681 /*
1682 * if we get a HPD irq from DP and a HPD irq from non-DP
1683 * the non-DP HPD could block the workqueue on a mode config
1684 * mutex getting, that userspace may have taken. However
1685 * userspace is waiting on the DP workqueue to run which is
1686 * blocked behind the non-DP one.
1687 */
1688 struct workqueue_struct *dp_wq;
1689
Ville Syrjälä69769f92014-08-15 01:22:08 +03001690 uint32_t bios_vgacntr;
1691
Daniel Vetter231f42a2012-11-02 19:55:05 +01001692 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1693 * here! */
1694 struct i915_dri1_state dri1;
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001695 /* Old ums support infrastructure, same warning applies. */
1696 struct i915_ums_state ums;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001697
Oscar Mateoa83014d2014-07-24 17:04:21 +01001698 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1699 struct {
1700 int (*do_execbuf)(struct drm_device *dev, struct drm_file *file,
1701 struct intel_engine_cs *ring,
1702 struct intel_context *ctx,
1703 struct drm_i915_gem_execbuffer2 *args,
1704 struct list_head *vmas,
1705 struct drm_i915_gem_object *batch_obj,
1706 u64 exec_start, u32 flags);
1707 int (*init_rings)(struct drm_device *dev);
1708 void (*cleanup_ring)(struct intel_engine_cs *ring);
1709 void (*stop_ring)(struct intel_engine_cs *ring);
1710 } gt;
1711
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001712 /*
1713 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1714 * will be rejected. Instead look for a better place.
1715 */
Jani Nikula77fec552014-03-31 14:27:22 +03001716};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001717
Chris Wilson2c1792a2013-08-01 18:39:55 +01001718static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1719{
1720 return dev->dev_private;
1721}
1722
Chris Wilsonb4519512012-05-11 14:29:30 +01001723/* Iterate over initialised rings */
1724#define for_each_ring(ring__, dev_priv__, i__) \
1725 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1726 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1727
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001728enum hdmi_force_audio {
1729 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1730 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1731 HDMI_AUDIO_AUTO, /* trust EDID */
1732 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1733};
1734
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001735#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001736
Chris Wilson37e680a2012-06-07 15:38:42 +01001737struct drm_i915_gem_object_ops {
1738 /* Interface between the GEM object and its backing storage.
1739 * get_pages() is called once prior to the use of the associated set
1740 * of pages before to binding them into the GTT, and put_pages() is
1741 * called after we no longer need them. As we expect there to be
1742 * associated cost with migrating pages between the backing storage
1743 * and making them available for the GPU (e.g. clflush), we may hold
1744 * onto the pages after they are no longer referenced by the GPU
1745 * in case they may be used again shortly (for example migrating the
1746 * pages to a different memory domain within the GTT). put_pages()
1747 * will therefore most likely be called when the object itself is
1748 * being released or under memory pressure (where we attempt to
1749 * reap pages for the shrinker).
1750 */
1751 int (*get_pages)(struct drm_i915_gem_object *);
1752 void (*put_pages)(struct drm_i915_gem_object *);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001753 int (*dmabuf_export)(struct drm_i915_gem_object *);
1754 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01001755};
1756
Daniel Vettera071fa02014-06-18 23:28:09 +02001757/*
1758 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1759 * considered to be the frontbuffer for the given plane interface-vise. This
1760 * doesn't mean that the hw necessarily already scans it out, but that any
1761 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1762 *
1763 * We have one bit per pipe and per scanout plane type.
1764 */
1765#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1766#define INTEL_FRONTBUFFER_BITS \
1767 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1768#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1769 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1770#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1771 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1772#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1773 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1774#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1775 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02001776#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1777 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02001778
Eric Anholt673a3942008-07-30 12:06:12 -07001779struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001780 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001781
Chris Wilson37e680a2012-06-07 15:38:42 +01001782 const struct drm_i915_gem_object_ops *ops;
1783
Ben Widawsky2f633152013-07-17 12:19:03 -07001784 /** List of VMAs backed by this object */
1785 struct list_head vma_list;
1786
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001787 /** Stolen memory for this object, instead of being backed by shmem. */
1788 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07001789 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001790
Chris Wilson69dc4982010-10-19 10:36:51 +01001791 struct list_head ring_list;
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02001792 /** Used in execbuf to temporarily hold a ref */
1793 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07001794
1795 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001796 * This is set if the object is on the active lists (has pending
1797 * rendering and so a non-zero seqno), and is not set if it i s on
1798 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001799 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001800 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001801
1802 /**
1803 * This is set if the object has been written to since last bound
1804 * to the GTT
1805 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001806 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001807
1808 /**
1809 * Fence register bits (if any) for this object. Will be set
1810 * as needed when mapped into the GTT.
1811 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001812 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001813 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001814
1815 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001816 * Advice: are the backing pages purgeable?
1817 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001818 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001819
1820 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001821 * Current tiling mode for the object.
1822 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001823 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001824 /**
1825 * Whether the tiling parameters for the currently associated fence
1826 * register have changed. Note that for the purposes of tracking
1827 * tiling changes we also treat the unfenced register, the register
1828 * slot that the object occupies whilst it executes a fenced
1829 * command (such as BLT on gen2/3), as a "fence".
1830 */
1831 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001832
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001833 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001834 * Is the object at the current location in the gtt mappable and
1835 * fenceable? Used to avoid costly recalculations.
1836 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001837 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001838
1839 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001840 * Whether the current gtt mapping needs to be mappable (and isn't just
1841 * mappable by accident). Track pin and fault separate for a more
1842 * accurate mappable working set.
1843 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001844 unsigned int fault_mappable:1;
1845 unsigned int pin_mappable:1;
Chris Wilsoncc98b412013-08-09 12:25:09 +01001846 unsigned int pin_display:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001847
Chris Wilsoncaea7472010-11-12 13:53:37 +00001848 /*
Akash Goel24f3a8c2014-06-17 10:59:42 +05301849 * Is the object to be mapped as read-only to the GPU
1850 * Only honoured if hardware has relevant pte bit
1851 */
1852 unsigned long gt_ro:1;
Chris Wilson651d7942013-08-08 14:41:10 +01001853 unsigned int cache_level:3;
Chris Wilson93dfb402011-03-29 16:59:50 -07001854
Daniel Vetter7bddb012012-02-09 17:15:47 +01001855 unsigned int has_aliasing_ppgtt_mapping:1;
Daniel Vetter74898d72012-02-15 23:50:22 +01001856 unsigned int has_global_gtt_mapping:1;
Chris Wilson9da3da62012-06-01 15:20:22 +01001857 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001858
Daniel Vettera071fa02014-06-18 23:28:09 +02001859 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1860
Chris Wilson9da3da62012-06-01 15:20:22 +01001861 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001862 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001863
Daniel Vetter1286ff72012-05-10 15:25:09 +02001864 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001865 void *dma_buf_vmapping;
1866 int vmapping_count;
1867
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001868 struct intel_engine_cs *ring;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001869
Chris Wilson1c293ea2012-04-17 15:31:27 +01001870 /** Breadcrumb of last rendering to the buffer. */
Chris Wilson0201f1e2012-07-20 12:41:01 +01001871 uint32_t last_read_seqno;
1872 uint32_t last_write_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001873 /** Breadcrumb of last fenced GPU access to the buffer. */
1874 uint32_t last_fenced_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001875
Daniel Vetter778c3542010-05-13 11:49:44 +02001876 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001877 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07001878
Daniel Vetter80075d42013-10-09 21:23:52 +02001879 /** References from framebuffers, locks out tiling changes. */
1880 unsigned long framebuffer_references;
1881
Eric Anholt280b7132009-03-12 16:56:27 -07001882 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01001883 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07001884
Jesse Barnes79e53942008-11-07 14:24:08 -08001885 /** User space pin count and filp owning the pin */
Daniel Vetteraa5f8022013-10-10 14:46:37 +02001886 unsigned long user_pin_count;
Jesse Barnes79e53942008-11-07 14:24:08 -08001887 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +10001888
1889 /** for phy allocated objects */
Daniel Vetterba8286f2014-09-11 07:43:25 +02001890 struct drm_dma_handle *phys_handle;
Eric Anholt673a3942008-07-30 12:06:12 -07001891
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001892 union {
1893 struct i915_gem_userptr {
1894 uintptr_t ptr;
1895 unsigned read_only :1;
1896 unsigned workers :4;
1897#define I915_GEM_USERPTR_MAX_WORKERS 15
1898
Chris Wilsonad46cb52014-08-07 14:20:40 +01001899 struct i915_mm_struct *mm;
1900 struct i915_mmu_object *mmu_object;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001901 struct work_struct *work;
1902 } userptr;
1903 };
1904};
Daniel Vetter62b8b212010-04-09 19:05:08 +00001905#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01001906
Daniel Vettera071fa02014-06-18 23:28:09 +02001907void i915_gem_track_fb(struct drm_i915_gem_object *old,
1908 struct drm_i915_gem_object *new,
1909 unsigned frontbuffer_bits);
1910
Eric Anholt673a3942008-07-30 12:06:12 -07001911/**
1912 * Request queue structure.
1913 *
1914 * The request queue allows us to note sequence numbers that have been emitted
1915 * and may be associated with active buffers to be retired.
1916 *
1917 * By keeping this list, we can avoid having to do questionable
1918 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1919 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1920 */
1921struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +08001922 /** On Which ring this request was generated */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001923 struct intel_engine_cs *ring;
Zou Nan hai852835f2010-05-21 09:08:56 +08001924
Eric Anholt673a3942008-07-30 12:06:12 -07001925 /** GEM sequence number associated with this request. */
1926 uint32_t seqno;
1927
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001928 /** Position in the ringbuffer of the start of the request */
1929 u32 head;
1930
1931 /** Position in the ringbuffer of the end of the request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00001932 u32 tail;
1933
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001934 /** Context related to this request */
Oscar Mateo273497e2014-05-22 14:13:37 +01001935 struct intel_context *ctx;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001936
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001937 /** Batch buffer related to this request if any */
1938 struct drm_i915_gem_object *batch_obj;
1939
Eric Anholt673a3942008-07-30 12:06:12 -07001940 /** Time at which this request was emitted, in jiffies. */
1941 unsigned long emitted_jiffies;
1942
Eric Anholtb9624422009-06-03 07:27:35 +00001943 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07001944 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00001945
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001946 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001947 /** file_priv list entry for this request */
1948 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001949};
1950
1951struct drm_i915_file_private {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001952 struct drm_i915_private *dev_priv;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02001953 struct drm_file *file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001954
Eric Anholt673a3942008-07-30 12:06:12 -07001955 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08001956 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00001957 struct list_head request_list;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001958 struct delayed_work idle_work;
Eric Anholt673a3942008-07-30 12:06:12 -07001959 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07001960 struct idr context_idr;
Mika Kuoppalae59ec132013-06-12 12:35:28 +03001961
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001962 atomic_t rps_wait_boost;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001963 struct intel_engine_cs *bsd_ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001964};
1965
Brad Volkin351e3db2014-02-18 10:15:46 -08001966/*
1967 * A command that requires special handling by the command parser.
1968 */
1969struct drm_i915_cmd_descriptor {
1970 /*
1971 * Flags describing how the command parser processes the command.
1972 *
1973 * CMD_DESC_FIXED: The command has a fixed length if this is set,
1974 * a length mask if not set
1975 * CMD_DESC_SKIP: The command is allowed but does not follow the
1976 * standard length encoding for the opcode range in
1977 * which it falls
1978 * CMD_DESC_REJECT: The command is never allowed
1979 * CMD_DESC_REGISTER: The command should be checked against the
1980 * register whitelist for the appropriate ring
1981 * CMD_DESC_MASTER: The command is allowed if the submitting process
1982 * is the DRM master
1983 */
1984 u32 flags;
1985#define CMD_DESC_FIXED (1<<0)
1986#define CMD_DESC_SKIP (1<<1)
1987#define CMD_DESC_REJECT (1<<2)
1988#define CMD_DESC_REGISTER (1<<3)
1989#define CMD_DESC_BITMASK (1<<4)
1990#define CMD_DESC_MASTER (1<<5)
1991
1992 /*
1993 * The command's unique identification bits and the bitmask to get them.
1994 * This isn't strictly the opcode field as defined in the spec and may
1995 * also include type, subtype, and/or subop fields.
1996 */
1997 struct {
1998 u32 value;
1999 u32 mask;
2000 } cmd;
2001
2002 /*
2003 * The command's length. The command is either fixed length (i.e. does
2004 * not include a length field) or has a length field mask. The flag
2005 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2006 * a length mask. All command entries in a command table must include
2007 * length information.
2008 */
2009 union {
2010 u32 fixed;
2011 u32 mask;
2012 } length;
2013
2014 /*
2015 * Describes where to find a register address in the command to check
2016 * against the ring's register whitelist. Only valid if flags has the
2017 * CMD_DESC_REGISTER bit set.
2018 */
2019 struct {
2020 u32 offset;
2021 u32 mask;
2022 } reg;
2023
2024#define MAX_CMD_DESC_BITMASKS 3
2025 /*
2026 * Describes command checks where a particular dword is masked and
2027 * compared against an expected value. If the command does not match
2028 * the expected value, the parser rejects it. Only valid if flags has
2029 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2030 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08002031 *
2032 * If the check specifies a non-zero condition_mask then the parser
2033 * only performs the check when the bits specified by condition_mask
2034 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08002035 */
2036 struct {
2037 u32 offset;
2038 u32 mask;
2039 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08002040 u32 condition_offset;
2041 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08002042 } bits[MAX_CMD_DESC_BITMASKS];
2043};
2044
2045/*
2046 * A table of commands requiring special handling by the command parser.
2047 *
2048 * Each ring has an array of tables. Each table consists of an array of command
2049 * descriptors, which must be sorted with command opcodes in ascending order.
2050 */
2051struct drm_i915_cmd_table {
2052 const struct drm_i915_cmd_descriptor *table;
2053 int count;
2054};
2055
Chris Wilsondbbe9122014-08-09 19:18:43 +01002056/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
Chris Wilson7312e2d2014-08-13 12:14:12 +01002057#define __I915__(p) ({ \
2058 struct drm_i915_private *__p; \
2059 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2060 __p = (struct drm_i915_private *)p; \
2061 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2062 __p = to_i915((struct drm_device *)p); \
2063 else \
2064 BUILD_BUG(); \
2065 __p; \
2066})
Chris Wilsondbbe9122014-08-09 19:18:43 +01002067#define INTEL_INFO(p) (&__I915__(p)->info)
Chris Wilson87f1f462014-08-09 19:18:42 +01002068#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08002069
Chris Wilson87f1f462014-08-09 19:18:42 +01002070#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2071#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08002072#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002073#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08002074#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Chris Wilson87f1f462014-08-09 19:18:42 +01002075#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2076#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08002077#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2078#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2079#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Chris Wilson87f1f462014-08-09 19:18:42 +01002080#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08002081#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002082#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2083#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08002084#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2085#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Chris Wilson87f1f462014-08-09 19:18:42 +01002086#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07002087#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Chris Wilson87f1f462014-08-09 19:18:42 +01002088#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2089 INTEL_DEVID(dev) == 0x0152 || \
2090 INTEL_DEVID(dev) == 0x015a)
2091#define IS_SNB_GT1(dev) (INTEL_DEVID(dev) == 0x0102 || \
2092 INTEL_DEVID(dev) == 0x0106 || \
2093 INTEL_DEVID(dev) == 0x010A)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07002094#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Ville Syrjälä6df40272014-04-09 13:28:00 +03002095#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03002096#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Ville Syrjälä8179f1f2014-04-09 13:27:59 +03002097#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +05302098#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
Zou Nan haicae58522010-11-09 17:17:32 +08002099#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03002100#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002101 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002102#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002103 ((INTEL_DEVID(dev) & 0xf) == 0x2 || \
2104 (INTEL_DEVID(dev) & 0xf) == 0x6 || \
2105 (INTEL_DEVID(dev) & 0xf) == 0xe))
Rodrigo Vivia0fcbd92014-09-19 20:16:26 -04002106#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2107 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002108#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002109 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
Rodrigo Vivi94353732013-08-28 16:45:46 -03002110#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002111 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002112/* ULX machines are also considered ULT. */
Chris Wilson87f1f462014-08-09 19:18:42 +01002113#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2114 INTEL_DEVID(dev) == 0x0A1E)
Ben Widawskyb833d682013-08-23 16:00:07 -07002115#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08002116
Jesse Barnes85436692011-04-06 12:11:14 -07002117/*
2118 * The genX designation typically refers to the render engine, so render
2119 * capability related checks should use IS_GEN, while display and other checks
2120 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2121 * chips, etc.).
2122 */
Zou Nan haicae58522010-11-09 17:17:32 +08002123#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2124#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2125#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2126#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2127#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07002128#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07002129#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Damien Lespiaub71252d2013-02-13 15:27:24 +00002130#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
Zou Nan haicae58522010-11-09 17:17:32 +08002131
Ben Widawsky73ae4782013-10-15 10:02:57 -07002132#define RENDER_RING (1<<RCS)
2133#define BSD_RING (1<<VCS)
2134#define BLT_RING (1<<BCS)
2135#define VEBOX_RING (1<<VECS)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002136#define BSD2_RING (1<<VCS2)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002137#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002138#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002139#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2140#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2141#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2142#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002143 __I915__(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08002144#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2145
Ben Widawsky254f9652012-06-04 14:42:42 -07002146#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Oscar Mateod7f621e2014-07-24 17:04:49 +01002147#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
Jesse Barnes692ef702014-08-05 07:51:18 -07002148#define USES_PPGTT(dev) (i915.enable_ppgtt)
2149#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002150
Chris Wilson05394f32010-11-08 19:18:58 +00002151#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08002152#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2153
Daniel Vetterb45305f2012-12-17 16:21:27 +01002154/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2155#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002156/*
2157 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2158 * even when in MSI mode. This results in spurious interrupt warnings if the
2159 * legacy irq no. is shared with another device. The kernel then disables that
2160 * interrupt source and so prevents the other device from working properly.
2161 */
2162#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2163#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002164
Zou Nan haicae58522010-11-09 17:17:32 +08002165/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2166 * rows, which changed the alignment requirements and fence programming.
2167 */
2168#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2169 IS_I915GM(dev)))
2170#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2171#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2172#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08002173#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2174#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002175
2176#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2177#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002178#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002179
Damien Lespiaudbf77862014-10-01 20:04:14 +01002180#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002181
Damien Lespiaudd93be52013-04-22 18:40:39 +01002182#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002183#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Ben Widawskyed8546a2013-11-04 22:45:05 -08002184#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03002185#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
Imre Deakfd7f8cc2014-04-14 20:41:30 +03002186 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07002187#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2188#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002189
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002190#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2191#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2192#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2193#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2194#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2195#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302196#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2197#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002198
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002199#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302200#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03002201#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08002202#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2203#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07002204#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03002205#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002206
Sonika Jindal5fafe292014-07-21 15:23:38 +05302207#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2208
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002209/* DPF == dynamic parity feature */
2210#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2211#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002212
Ben Widawskyc8735b02012-09-07 19:43:39 -07002213#define GT_FREQUENCY_MULTIPLIER 50
2214
Chris Wilson05394f32010-11-08 19:18:58 +00002215#include "i915_trace.h"
2216
Rob Clarkbaa70942013-08-02 13:27:49 -04002217extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10002218extern int i915_max_ioctl;
2219
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10002220extern int i915_suspend(struct drm_device *dev, pm_message_t state);
2221extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002222extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2223extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2224
Jani Nikulad330a952014-01-21 11:24:25 +02002225/* i915_params.c */
2226struct i915_params {
2227 int modeset;
2228 int panel_ignore_lid;
2229 unsigned int powersave;
2230 int semaphores;
2231 unsigned int lvds_downclock;
2232 int lvds_channel_mode;
2233 int panel_use_ssc;
2234 int vbt_sdvo_panel_type;
2235 int enable_rc6;
2236 int enable_fbc;
Jani Nikulad330a952014-01-21 11:24:25 +02002237 int enable_ppgtt;
Oscar Mateo127f1002014-07-24 17:04:11 +01002238 int enable_execlists;
Jani Nikulad330a952014-01-21 11:24:25 +02002239 int enable_psr;
2240 unsigned int preliminary_hw_support;
2241 int disable_power_well;
2242 int enable_ips;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002243 int invert_brightness;
Brad Volkin351e3db2014-02-18 10:15:46 -08002244 int enable_cmd_parser;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002245 /* leave bools at the end to not create holes */
2246 bool enable_hangcheck;
2247 bool fastboot;
Jani Nikulad330a952014-01-21 11:24:25 +02002248 bool prefault_disable;
2249 bool reset;
Damien Lespiaua0bae572014-02-10 17:20:55 +00002250 bool disable_display;
Daniel Vetter7a10dfa2014-04-01 09:33:47 +02002251 bool disable_vtd_wa;
Sourab Gupta84c33a62014-06-02 16:47:17 +05302252 int use_mmio_flip;
Paulo Zanoni59781182014-07-16 17:49:29 -03002253 bool mmio_debug;
Jani Nikulad330a952014-01-21 11:24:25 +02002254};
2255extern struct i915_params i915 __read_mostly;
2256
Linus Torvalds1da177e2005-04-16 15:20:36 -07002257 /* i915_dma.c */
Daniel Vetterd05c6172012-04-26 23:28:09 +02002258void i915_update_dri1_breadcrumb(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002259extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11002260extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002261extern int i915_driver_unload(struct drm_device *);
John Harrison2885f6a2014-06-26 18:23:52 +01002262extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002263extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10002264extern void i915_driver_preclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002265 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002266extern void i915_driver_postclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002267 struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002268extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002269#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002270extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2271 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002272#endif
Eric Anholt673a3942008-07-30 12:06:12 -07002273extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00002274 struct drm_clip_rect *box,
2275 int DR1, int DR4);
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07002276extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02002277extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002278extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2279extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2280extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2281extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002282int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Imre Deak1d0d3432014-08-18 14:42:44 +03002283void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002284
Linus Torvalds1da177e2005-04-16 15:20:36 -07002285/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002286void i915_queue_hangcheck(struct drm_device *dev);
Mika Kuoppala58174462014-02-25 17:11:26 +02002287__printf(3, 4)
2288void i915_handle_error(struct drm_device *dev, bool wedged,
2289 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002290
Deepak S76c3552f2014-01-30 23:08:16 +05302291void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
2292 int new_delay);
Daniel Vetterb9632912014-09-30 10:56:44 +02002293extern void intel_irq_init(struct drm_i915_private *dev_priv);
2294extern void intel_hpd_init(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02002295int intel_irq_install(struct drm_i915_private *dev_priv);
2296void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01002297
2298extern void intel_uncore_sanitize(struct drm_device *dev);
Imre Deak10018602014-06-06 12:59:39 +03002299extern void intel_uncore_early_sanitize(struct drm_device *dev,
2300 bool restore_forcewake);
Chris Wilson907b28c2013-07-19 20:36:52 +01002301extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002302extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01002303extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07002304extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002305
Keith Packard7c463582008-11-04 02:03:27 -08002306void
Jani Nikula50227e12014-03-31 14:27:21 +03002307i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002308 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002309
2310void
Jani Nikula50227e12014-03-31 14:27:21 +03002311i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002312 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002313
Imre Deakf8b79e52014-03-04 19:23:07 +02002314void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2315void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Daniel Vetter47339cd2014-09-30 10:56:46 +02002316void
2317ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2318void
2319ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2320void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2321 uint32_t interrupt_mask,
2322 uint32_t enabled_irq_mask);
2323#define ibx_enable_display_interrupt(dev_priv, bits) \
2324 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2325#define ibx_disable_display_interrupt(dev_priv, bits) \
2326 ibx_display_interrupt_update((dev_priv), (bits), 0)
Imre Deakf8b79e52014-03-04 19:23:07 +02002327
Eric Anholt673a3942008-07-30 12:06:12 -07002328/* i915_gem.c */
2329int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2330 struct drm_file *file_priv);
2331int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2332 struct drm_file *file_priv);
2333int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2334 struct drm_file *file_priv);
2335int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2336 struct drm_file *file_priv);
2337int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2338 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002339int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2340 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002341int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2342 struct drm_file *file_priv);
2343int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2344 struct drm_file *file_priv);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01002345void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2346 struct intel_engine_cs *ring);
2347void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2348 struct drm_file *file,
2349 struct intel_engine_cs *ring,
2350 struct drm_i915_gem_object *obj);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002351int i915_gem_ringbuffer_submission(struct drm_device *dev,
2352 struct drm_file *file,
2353 struct intel_engine_cs *ring,
2354 struct intel_context *ctx,
2355 struct drm_i915_gem_execbuffer2 *args,
2356 struct list_head *vmas,
2357 struct drm_i915_gem_object *batch_obj,
2358 u64 exec_start, u32 flags);
Eric Anholt673a3942008-07-30 12:06:12 -07002359int i915_gem_execbuffer(struct drm_device *dev, void *data,
2360 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002361int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2362 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002363int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2364 struct drm_file *file_priv);
2365int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2366 struct drm_file *file_priv);
2367int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2368 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002369int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2370 struct drm_file *file);
2371int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2372 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002373int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2374 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002375int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2376 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002377int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2378 struct drm_file *file_priv);
2379int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2380 struct drm_file *file_priv);
2381int i915_gem_set_tiling(struct drm_device *dev, void *data,
2382 struct drm_file *file_priv);
2383int i915_gem_get_tiling(struct drm_device *dev, void *data,
2384 struct drm_file *file_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002385int i915_gem_init_userptr(struct drm_device *dev);
2386int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2387 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002388int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2389 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002390int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2391 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002392void i915_gem_load(struct drm_device *dev);
Chris Wilson21ab4e72014-09-09 11:16:08 +01002393unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
2394 long target,
2395 unsigned flags);
2396#define I915_SHRINK_PURGEABLE 0x1
2397#define I915_SHRINK_UNBOUND 0x2
2398#define I915_SHRINK_BOUND 0x4
Chris Wilson42dcedd2012-11-15 11:32:30 +00002399void *i915_gem_object_alloc(struct drm_device *dev);
2400void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002401void i915_gem_object_init(struct drm_i915_gem_object *obj,
2402 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002403struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2404 size_t size);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002405void i915_init_vm(struct drm_i915_private *dev_priv,
2406 struct i915_address_space *vm);
Eric Anholt673a3942008-07-30 12:06:12 -07002407void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002408void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002409
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002410#define PIN_MAPPABLE 0x1
2411#define PIN_NONBLOCK 0x2
Daniel Vetterbf3d1492014-02-14 14:01:12 +01002412#define PIN_GLOBAL 0x4
Chris Wilsond23db882014-05-23 08:48:08 +02002413#define PIN_OFFSET_BIAS 0x8
2414#define PIN_OFFSET_MASK (~4095)
Chris Wilson20217462010-11-23 15:26:33 +00002415int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07002416 struct i915_address_space *vm,
Chris Wilson20217462010-11-23 15:26:33 +00002417 uint32_t alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02002418 uint64_t flags);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002419int __must_check i915_vma_unbind(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00002420int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002421void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002422void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002423void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002424
Brad Volkin4c914c02014-02-18 10:15:45 -08002425int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2426 int *needs_clflush);
2427
Chris Wilson37e680a2012-06-07 15:38:42 +01002428int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01002429static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2430{
Imre Deak67d5a502013-02-18 19:28:02 +02002431 struct sg_page_iter sg_iter;
Chris Wilson1cf83782012-10-10 12:11:52 +01002432
Imre Deak67d5a502013-02-18 19:28:02 +02002433 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
Imre Deak2db76d72013-03-26 15:14:18 +02002434 return sg_page_iter_page(&sg_iter);
Imre Deak67d5a502013-02-18 19:28:02 +02002435
2436 return NULL;
Chris Wilson9da3da62012-06-01 15:20:22 +01002437}
Chris Wilsona5570172012-09-04 21:02:54 +01002438static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2439{
2440 BUG_ON(obj->pages == NULL);
2441 obj->pages_pin_count++;
2442}
2443static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2444{
2445 BUG_ON(obj->pages_pin_count == 0);
2446 obj->pages_pin_count--;
2447}
2448
Chris Wilson54cf91d2010-11-25 18:00:26 +00002449int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002450int i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002451 struct intel_engine_cs *to);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002452void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002453 struct intel_engine_cs *ring);
Dave Airlieff72145b2011-02-07 12:16:14 +10002454int i915_gem_dumb_create(struct drm_file *file_priv,
2455 struct drm_device *dev,
2456 struct drm_mode_create_dumb *args);
2457int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2458 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002459/**
2460 * Returns true if seq1 is later than seq2.
2461 */
2462static inline bool
2463i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2464{
2465 return (int32_t)(seq1 - seq2) >= 0;
2466}
2467
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002468int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2469int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01002470int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002471int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00002472
Daniel Vetterd8ffa602014-05-13 12:11:26 +02002473bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2474void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002475
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002476struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002477i915_gem_find_active_request(struct intel_engine_cs *ring);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002478
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002479bool i915_gem_retire_requests(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002480void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01002481int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002482 bool interruptible);
Sourab Gupta84c33a62014-06-02 16:47:17 +05302483int __must_check i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno);
2484
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002485static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2486{
2487 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002488 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002489}
2490
2491static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2492{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002493 return atomic_read(&error->reset_counter) & I915_WEDGED;
2494}
2495
2496static inline u32 i915_reset_count(struct i915_gpu_error *error)
2497{
2498 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002499}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002500
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002501static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2502{
2503 return dev_priv->gpu_error.stop_rings == 0 ||
2504 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2505}
2506
2507static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2508{
2509 return dev_priv->gpu_error.stop_rings == 0 ||
2510 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2511}
2512
Chris Wilson069efc12010-09-30 16:53:18 +01002513void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01002514bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002515int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01002516int __must_check i915_gem_init(struct drm_device *dev);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002517int i915_gem_init_rings(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002518int __must_check i915_gem_init_hw(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002519int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002520void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002521void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002522int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01002523int __must_check i915_gem_suspend(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002524int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002525 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002526 struct drm_i915_gem_object *batch_obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002527 u32 *seqno);
2528#define i915_add_request(ring, seqno) \
Dan Carpenter854c94a2013-06-18 10:29:58 +03002529 __i915_add_request(ring, NULL, NULL, seqno)
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002530int __must_check i915_wait_seqno(struct intel_engine_cs *ring,
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002531 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002532int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00002533int __must_check
2534i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2535 bool write);
2536int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02002537i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2538int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002539i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2540 u32 alignment,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002541 struct intel_engine_cs *pipelined);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002542void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
Chris Wilson00731152014-05-21 12:42:56 +01002543int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01002544 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002545int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00002546void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002547
Chris Wilson467cffb2011-03-07 10:42:03 +00002548uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02002549i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2550uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02002551i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2552 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00002553
Chris Wilsone4ffd172011-04-04 09:44:39 +01002554int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2555 enum i915_cache_level cache_level);
2556
Daniel Vetter1286ff72012-05-10 15:25:09 +02002557struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2558 struct dma_buf *dma_buf);
2559
2560struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2561 struct drm_gem_object *gem_obj, int flags);
2562
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002563void i915_gem_restore_fences(struct drm_device *dev);
2564
Ben Widawskya70a3142013-07-31 16:59:56 -07002565unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2566 struct i915_address_space *vm);
2567bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2568bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2569 struct i915_address_space *vm);
2570unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2571 struct i915_address_space *vm);
2572struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2573 struct i915_address_space *vm);
Ben Widawskyaccfef22013-08-14 11:38:35 +02002574struct i915_vma *
2575i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2576 struct i915_address_space *vm);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002577
2578struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002579static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2580 struct i915_vma *vma;
2581 list_for_each_entry(vma, &obj->vma_list, vma_link)
2582 if (vma->pin_count > 0)
2583 return true;
2584 return false;
2585}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002586
Ben Widawskya70a3142013-07-31 16:59:56 -07002587/* Some GGTT VM helpers */
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002588#define i915_obj_to_ggtt(obj) \
Ben Widawskya70a3142013-07-31 16:59:56 -07002589 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2590static inline bool i915_is_ggtt(struct i915_address_space *vm)
2591{
2592 struct i915_address_space *ggtt =
2593 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2594 return vm == ggtt;
2595}
2596
Daniel Vetter841cd772014-08-06 15:04:48 +02002597static inline struct i915_hw_ppgtt *
2598i915_vm_to_ppgtt(struct i915_address_space *vm)
2599{
2600 WARN_ON(i915_is_ggtt(vm));
2601
2602 return container_of(vm, struct i915_hw_ppgtt, base);
2603}
2604
2605
Ben Widawskya70a3142013-07-31 16:59:56 -07002606static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2607{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002608 return i915_gem_obj_bound(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002609}
2610
2611static inline unsigned long
2612i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2613{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002614 return i915_gem_obj_offset(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002615}
2616
2617static inline unsigned long
2618i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2619{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002620 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002621}
Ben Widawskyc37e2202013-07-31 16:59:58 -07002622
2623static inline int __must_check
2624i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2625 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002626 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07002627{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002628 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2629 alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07002630}
Ben Widawskya70a3142013-07-31 16:59:56 -07002631
Daniel Vetterb2871102014-02-14 14:01:19 +01002632static inline int
2633i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2634{
2635 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2636}
2637
2638void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2639
Ben Widawsky254f9652012-06-04 14:42:42 -07002640/* i915_gem_context.c */
Ben Widawsky8245be32013-11-06 13:56:29 -02002641int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07002642void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002643void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08002644int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08002645int i915_gem_context_enable(struct drm_i915_private *dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -07002646void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002647int i915_switch_context(struct intel_engine_cs *ring,
Oscar Mateo273497e2014-05-22 14:13:37 +01002648 struct intel_context *to);
2649struct intel_context *
Ben Widawsky41bde552013-12-06 14:11:21 -08002650i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002651void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002652struct drm_i915_gem_object *
2653i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
Oscar Mateo273497e2014-05-22 14:13:37 +01002654static inline void i915_gem_context_reference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002655{
Chris Wilson691e6412014-04-09 09:07:36 +01002656 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002657}
2658
Oscar Mateo273497e2014-05-22 14:13:37 +01002659static inline void i915_gem_context_unreference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002660{
Chris Wilson691e6412014-04-09 09:07:36 +01002661 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002662}
2663
Oscar Mateo273497e2014-05-22 14:13:37 +01002664static inline bool i915_gem_context_is_default(const struct intel_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002665{
Oscar Mateo821d66d2014-07-03 16:28:00 +01002666 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002667}
2668
Ben Widawsky84624812012-06-04 14:42:54 -07002669int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2670 struct drm_file *file);
2671int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2672 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002673
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002674/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07002675int __must_check i915_gem_evict_something(struct drm_device *dev,
2676 struct i915_address_space *vm,
2677 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002678 unsigned alignment,
2679 unsigned cache_level,
Chris Wilsond23db882014-05-23 08:48:08 +02002680 unsigned long start,
2681 unsigned long end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002682 unsigned flags);
Ben Widawsky68c8c172013-09-11 14:57:50 -07002683int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilson6c085a72012-08-20 11:40:46 +02002684int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002685
Ben Widawsky0260c422014-03-22 22:47:21 -07002686/* belongs in i915_gem_gtt.h */
Eric Anholt673a3942008-07-30 12:06:12 -07002687static inline void i915_gem_chipset_flush(struct drm_device *dev)
2688{
Chris Wilson05394f32010-11-08 19:18:58 +00002689 if (INTEL_INFO(dev)->gen < 6)
2690 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01002691}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08002692
Chris Wilson9797fbf2012-04-24 15:47:39 +01002693/* i915_gem_stolen.c */
2694int i915_gem_init_stolen(struct drm_device *dev);
Ben Widawsky5e59f712014-06-30 10:41:24 -07002695int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
Chris Wilson11be49e2012-11-15 11:32:20 +00002696void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002697void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002698struct drm_i915_gem_object *
2699i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08002700struct drm_i915_gem_object *
2701i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2702 u32 stolen_offset,
2703 u32 gtt_offset,
2704 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002705
Eric Anholt673a3942008-07-30 12:06:12 -07002706/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01002707static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00002708{
Jani Nikula50227e12014-03-31 14:27:21 +03002709 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsone9b73c62012-12-03 21:03:14 +00002710
2711 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2712 obj->tiling_mode != I915_TILING_NONE;
2713}
2714
Eric Anholt673a3942008-07-30 12:06:12 -07002715void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Eric Anholt280b7132009-03-12 16:56:27 -07002716void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2717void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002718
2719/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01002720#if WATCH_LISTS
2721int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002722#else
Chris Wilson23bc5982010-09-29 16:10:57 +01002723#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07002724#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002725
Ben Gamari20172632009-02-17 20:08:50 -05002726/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04002727int i915_debugfs_init(struct drm_minor *minor);
2728void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002729#ifdef CONFIG_DEBUG_FS
Damien Lespiau07144422013-10-15 18:55:40 +01002730void intel_display_crc_init(struct drm_device *dev);
2731#else
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002732static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01002733#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03002734
2735/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002736__printf(2, 3)
2737void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03002738int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2739 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03002740int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01002741 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03002742 size_t count, loff_t pos);
2743static inline void i915_error_state_buf_release(
2744 struct drm_i915_error_state_buf *eb)
2745{
2746 kfree(eb->buf);
2747}
Mika Kuoppala58174462014-02-25 17:11:26 +02002748void i915_capture_error_state(struct drm_device *dev, bool wedge,
2749 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03002750void i915_error_state_get(struct drm_device *dev,
2751 struct i915_error_state_file_priv *error_priv);
2752void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2753void i915_destroy_error_state(struct drm_device *dev);
2754
2755void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01002756const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05002757
Brad Volkin351e3db2014-02-18 10:15:46 -08002758/* i915_cmd_parser.c */
Brad Volkind728c8e2014-02-18 10:15:56 -08002759int i915_cmd_parser_get_version(void);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002760int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
2761void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
2762bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
2763int i915_parse_cmds(struct intel_engine_cs *ring,
Brad Volkin351e3db2014-02-18 10:15:46 -08002764 struct drm_i915_gem_object *batch_obj,
2765 u32 batch_start_offset,
2766 bool is_master);
2767
Jesse Barnes317c35d2008-08-25 15:11:06 -07002768/* i915_suspend.c */
2769extern int i915_save_state(struct drm_device *dev);
2770extern int i915_restore_state(struct drm_device *dev);
2771
Daniel Vetterd8157a32013-01-25 17:53:20 +01002772/* i915_ums.c */
2773void i915_save_display_reg(struct drm_device *dev);
2774void i915_restore_display_reg(struct drm_device *dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002775
Ben Widawsky0136db582012-04-10 21:17:01 -07002776/* i915_sysfs.c */
2777void i915_setup_sysfs(struct drm_device *dev_priv);
2778void i915_teardown_sysfs(struct drm_device *dev_priv);
2779
Chris Wilsonf899fc62010-07-20 15:44:45 -07002780/* intel_i2c.c */
2781extern int intel_setup_gmbus(struct drm_device *dev);
2782extern void intel_teardown_gmbus(struct drm_device *dev);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002783static inline bool intel_gmbus_is_port_valid(unsigned port)
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002784{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08002785 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002786}
2787
2788extern struct i2c_adapter *intel_gmbus_get_adapter(
2789 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01002790extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2791extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002792static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01002793{
2794 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2795}
Chris Wilsonf899fc62010-07-20 15:44:45 -07002796extern void intel_i2c_reset(struct drm_device *dev);
2797
Chris Wilson3b617962010-08-24 09:02:58 +01002798/* intel_opregion.c */
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002799struct intel_encoder;
Chris Wilson44834a62010-08-19 16:09:23 +01002800#ifdef CONFIG_ACPI
Lv Zheng27d50c82013-12-06 16:52:05 +08002801extern int intel_opregion_setup(struct drm_device *dev);
Chris Wilson44834a62010-08-19 16:09:23 +01002802extern void intel_opregion_init(struct drm_device *dev);
2803extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01002804extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002805extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2806 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002807extern int intel_opregion_notify_adapter(struct drm_device *dev,
2808 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04002809#else
Lv Zheng27d50c82013-12-06 16:52:05 +08002810static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
Chris Wilson44834a62010-08-19 16:09:23 +01002811static inline void intel_opregion_init(struct drm_device *dev) { return; }
2812static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01002813static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002814static inline int
2815intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2816{
2817 return 0;
2818}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002819static inline int
2820intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2821{
2822 return 0;
2823}
Len Brown65e082c2008-10-24 17:18:10 -04002824#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01002825
Jesse Barnes723bfd72010-10-07 16:01:13 -07002826/* intel_acpi.c */
2827#ifdef CONFIG_ACPI
2828extern void intel_register_dsm_handler(void);
2829extern void intel_unregister_dsm_handler(void);
2830#else
2831static inline void intel_register_dsm_handler(void) { return; }
2832static inline void intel_unregister_dsm_handler(void) { return; }
2833#endif /* CONFIG_ACPI */
2834
Jesse Barnes79e53942008-11-07 14:24:08 -08002835/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02002836extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002837extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01002838extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002839extern void intel_modeset_cleanup(struct drm_device *dev);
Imre Deak4932e2c2014-02-11 17:12:48 +02002840extern void intel_connector_unregister(struct intel_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10002841extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01002842extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2843 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01002844extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02002845extern void i915_redisable_vga_power_on(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04002846extern bool intel_fbc_enabled(struct drm_device *dev);
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -04002847extern void bdw_fbc_sw_flush(struct drm_device *dev, u32 value);
Chris Wilson43a95392011-07-08 12:22:36 +01002848extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002849extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02002850extern void intel_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002851extern void gen6_set_rps(struct drm_device *dev, u8 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002852extern void valleyview_set_rps(struct drm_device *dev, u8 val);
Imre Deak5209b1f2014-07-01 12:36:17 +03002853extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
2854 bool enable);
Akshay Joshi0206e352011-08-16 15:34:10 -04002855extern void intel_detect_pch(struct drm_device *dev);
2856extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07002857extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08002858
Ben Widawsky2911a352012-04-05 14:47:36 -07002859extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07002860int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2861 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02002862int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2863 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07002864
Sourab Gupta84c33a62014-06-02 16:47:17 +05302865void intel_notify_mmio_flip(struct intel_engine_cs *ring);
2866
Chris Wilson6ef3d422010-08-04 20:26:07 +01002867/* overlay */
2868extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002869extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2870 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002871
2872extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002873extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002874 struct drm_device *dev,
2875 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01002876
Ben Widawskyb7287d82011-04-25 11:22:22 -07002877/* On SNB platform, before reading ring registers forcewake bit
2878 * must be set to prevent GT core from power down and stale values being
2879 * returned.
2880 */
Deepak Sc8d9a592013-11-23 14:55:42 +05302881void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2882void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
Paulo Zanonie998c402014-02-21 13:52:26 -03002883void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07002884
Ben Widawsky42c05262012-09-26 10:34:00 -07002885int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2886int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002887
2888/* intel_sideband.c */
Jani Nikula64936252013-05-22 15:36:20 +03002889u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2890void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2891u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002892u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2893void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2894u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2895void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2896u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2897void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08002898u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2899void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002900u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2901void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002902u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2903void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002904u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2905 enum intel_sbi_destination destination);
2906void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2907 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05302908u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2909void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002910
Ville Syrjälä2ec38152013-11-05 22:42:29 +02002911int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2912int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
Ben Widawsky42c05262012-09-26 10:34:00 -07002913
Deepak Sc8d9a592013-11-23 14:55:42 +05302914#define FORCEWAKE_RENDER (1 << 0)
2915#define FORCEWAKE_MEDIA (1 << 1)
2916#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2917
2918
Ben Widawsky0b274482013-10-04 21:22:51 -07002919#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2920#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00002921
Ben Widawsky0b274482013-10-04 21:22:51 -07002922#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2923#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2924#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2925#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002926
Ben Widawsky0b274482013-10-04 21:22:51 -07002927#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2928#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2929#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2930#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002931
Chris Wilson698b3132014-03-21 13:16:43 +00002932/* Be very careful with read/write 64-bit values. On 32-bit machines, they
2933 * will be implemented using 2 32-bit writes in an arbitrary order with
2934 * an arbitrary delay between them. This can cause the hardware to
2935 * act upon the intermediate value, possibly leading to corruption and
2936 * machine death. You have been warned.
2937 */
Ben Widawsky0b274482013-10-04 21:22:51 -07002938#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2939#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08002940
Chris Wilson50877442014-03-21 12:41:53 +00002941#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
2942 u32 upper = I915_READ(upper_reg); \
2943 u32 lower = I915_READ(lower_reg); \
2944 u32 tmp = I915_READ(upper_reg); \
2945 if (upper != tmp) { \
2946 upper = tmp; \
2947 lower = I915_READ(lower_reg); \
2948 WARN_ON(I915_READ(upper_reg) != upper); \
2949 } \
2950 (u64)upper << 32 | lower; })
2951
Zou Nan haicae58522010-11-09 17:17:32 +08002952#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2953#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2954
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002955/* "Broadcast RGB" property */
2956#define INTEL_BROADCAST_RGB_AUTO 0
2957#define INTEL_BROADCAST_RGB_FULL 1
2958#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08002959
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002960static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2961{
Sonika Jindal92e23b92014-07-21 15:23:40 +05302962 if (IS_VALLEYVIEW(dev))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002963 return VLV_VGACNTRL;
Sonika Jindal92e23b92014-07-21 15:23:40 +05302964 else if (INTEL_INFO(dev)->gen >= 5)
2965 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002966 else
2967 return VGACNTRL;
2968}
2969
Ville Syrjälä2bb46292013-02-22 16:12:51 +02002970static inline void __user *to_user_ptr(u64 address)
2971{
2972 return (void __user *)(uintptr_t)address;
2973}
2974
Imre Deakdf977292013-05-21 20:03:17 +03002975static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2976{
2977 unsigned long j = msecs_to_jiffies(m);
2978
2979 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2980}
2981
2982static inline unsigned long
2983timespec_to_jiffies_timeout(const struct timespec *value)
2984{
2985 unsigned long j = timespec_to_jiffies(value);
2986
2987 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2988}
2989
Paulo Zanonidce56b32013-12-19 14:29:40 -02002990/*
2991 * If you need to wait X milliseconds between events A and B, but event B
2992 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2993 * when event A happened, then just before event B you call this function and
2994 * pass the timestamp as the first argument, and X as the second argument.
2995 */
2996static inline void
2997wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
2998{
Imre Deakec5e0cf2014-01-29 13:25:40 +02002999 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003000
3001 /*
3002 * Don't re-read the value of "jiffies" every time since it may change
3003 * behind our back and break the math.
3004 */
3005 tmp_jiffies = jiffies;
3006 target_jiffies = timestamp_jiffies +
3007 msecs_to_jiffies_timeout(to_wait_ms);
3008
3009 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003010 remaining_jiffies = target_jiffies - tmp_jiffies;
3011 while (remaining_jiffies)
3012 remaining_jiffies =
3013 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003014 }
3015}
3016
Linus Torvalds1da177e2005-04-16 15:20:36 -07003017#endif