blob: d2b9b1f45b19ef50ae3537b5a39d0164433437cb [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Simon Pilgrimb13961d2016-06-11 14:34:10 +000034 ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1",
35 "v" # NumElts # "i1"));
36
Adam Nemet5ed17da2014-08-21 19:50:07 +000037 // The GPR register class that can hold the write mask. Use GR8 for fewer
38 // than 8 elements. Use shift-right and equal to work around the lack of
39 // !lt in tablegen.
40 RegisterClass MRC =
41 !cast<RegisterClass>("GR" #
42 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
43
44 // Suffix used in the instruction mnemonic.
45 string Suffix = suffix;
46
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000047 // VTName is a string name for vector VT. For vector types it will be
48 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
49 // It is a little bit complex for scalar types, where NumElts = 1.
50 // In this case we build v4f32 or v2f64
51 string VTName = "v" # !if (!eq (NumElts, 1),
52 !if (!eq (EltVT.Size, 32), 4,
53 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000054
Adam Nemet5ed17da2014-08-21 19:50:07 +000055 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 string EltTypeName = !cast<string>(EltVT);
59 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
61 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000062
63 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000065
66 // Size of RC in bits, e.g. 512 for VR512.
67 int Size = VT.Size;
68
69 // The corresponding memory operand, e.g. i512mem for VR512.
70 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000071 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
72
73 // Load patterns
74 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
75 // due to load promotion during legalization
76 PatFrag LdFrag = !cast<PatFrag>("load" #
77 !if (!eq (TypeVariantName, "i"),
78 !if (!eq (Size, 128), "v2i64",
79 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000080 !if (!eq (Size, 512), "v8i64",
81 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000082
83 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000084 !if (!eq (TypeVariantName, "i"),
85 !if (!eq (Size, 128), "v2i64",
86 !if (!eq (Size, 256), "v4i64",
87 !if (!eq (Size, 512), "v8i64",
88 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000089
Robert Khasanov2ea081d2014-08-25 14:49:34 +000090 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000091
92 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000093 // Note: For EltSize < 32, FloatVT is illegal and TableGen
94 // fails to compile, so we choose FloatVT = VT
95 ValueType FloatVT = !cast<ValueType>(
96 !if (!eq (!srl(EltSize,5),0),
97 VTName,
98 !if (!eq(TypeVariantName, "i"),
99 "v" # NumElts # "f" # EltSize,
100 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000101
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000102 ValueType IntVT = !cast<ValueType>(
103 !if (!eq (!srl(EltSize,5),0),
104 VTName,
105 !if (!eq(TypeVariantName, "f"),
106 "v" # NumElts # "i" # EltSize,
107 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000108 // The string to specify embedded broadcast in assembly.
109 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000110
Adam Nemet449b3f02014-10-15 23:42:09 +0000111 // 8-bit compressed displacement tuple/subvector format. This is only
112 // defined for NumElts <= 8.
113 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
114 !cast<CD8VForm>("CD8VT" # NumElts), ?);
115
Adam Nemet55536c62014-09-25 23:48:45 +0000116 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
117 !if (!eq (Size, 256), sub_ymm, ?));
118
119 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
120 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
121 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000122
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000123 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
124
Craig Topperabe80cc2016-08-28 06:06:28 +0000125 // A vector tye of the same width with element type i64. This is used to
126 // create patterns for logic ops.
127 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
128
Adam Nemet09377232014-10-08 23:25:31 +0000129 // A vector type of the same width with element type i32. This is used to
130 // create the canonical constant zero node ImmAllZerosV.
131 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
132 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000133
134 string ZSuffix = !if (!eq (Size, 128), "Z128",
135 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000136}
137
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000138def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
139def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000140def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
141def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000142def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
143def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000144
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000145// "x" in v32i8x_info means RC = VR256X
146def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
147def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
148def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
149def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000150def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
151def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000152
153def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
154def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
155def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
156def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000157def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
158def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000159
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000160// We map scalar types to the smallest (128-bit) vector type
161// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000162def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
163def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000164def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
165def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
166
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000167class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
168 X86VectorVTInfo i128> {
169 X86VectorVTInfo info512 = i512;
170 X86VectorVTInfo info256 = i256;
171 X86VectorVTInfo info128 = i128;
172}
173
174def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
175 v16i8x_info>;
176def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
177 v8i16x_info>;
178def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
179 v4i32x_info>;
180def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
181 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000182def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
183 v4f32x_info>;
184def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
185 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000186
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000187// This multiclass generates the masking variants from the non-masking
188// variant. It only provides the assembly pieces for the masking variants.
189// It assumes custom ISel patterns for masking which can be provided as
190// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000191multiclass AVX512_maskable_custom<bits<8> O, Format F,
192 dag Outs,
193 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
194 string OpcodeStr,
195 string AttSrcAsm, string IntelSrcAsm,
196 list<dag> Pattern,
197 list<dag> MaskingPattern,
198 list<dag> ZeroMaskingPattern,
199 string MaskingConstraint = "",
200 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000201 bit IsCommutable = 0,
202 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000203 let isCommutable = IsCommutable in
204 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000205 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000206 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000207 Pattern, itin>;
208
209 // Prefer over VMOV*rrk Pat<>
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000210 let AddedComplexity = 20, isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000211 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000212 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
213 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000214 MaskingPattern, itin>,
215 EVEX_K {
216 // In case of the 3src subclass this is overridden with a let.
217 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000218 }
219
220 // Zero mask does not add any restrictions to commute operands transformation.
221 // So, it is Ok to use IsCommutable instead of IsKCommutable.
222 let AddedComplexity = 30, isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000223 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000224 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
225 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000226 ZeroMaskingPattern,
227 itin>,
228 EVEX_KZ;
229}
230
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000231
Adam Nemet34801422014-10-08 23:25:39 +0000232// Common base class of AVX512_maskable and AVX512_maskable_3src.
233multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
234 dag Outs,
235 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
236 string OpcodeStr,
237 string AttSrcAsm, string IntelSrcAsm,
238 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000239 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000240 string MaskingConstraint = "",
241 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000242 bit IsCommutable = 0,
243 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000244 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
245 AttSrcAsm, IntelSrcAsm,
246 [(set _.RC:$dst, RHS)],
247 [(set _.RC:$dst, MaskingRHS)],
248 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000249 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000250 MaskingConstraint, NoItinerary, IsCommutable,
251 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000252
Adam Nemet2e91ee52014-08-14 17:13:19 +0000253// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000254// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000255// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000256multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
257 dag Outs, dag Ins, string OpcodeStr,
258 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000259 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000260 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000261 bit IsCommutable = 0, bit IsKCommutable = 0,
262 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000263 AVX512_maskable_common<O, F, _, Outs, Ins,
264 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
265 !con((ins _.KRCWM:$mask), Ins),
266 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000267 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000268 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000269
270// This multiclass generates the unconditional/non-masking, the masking and
271// the zero-masking variant of the scalar instruction.
272multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
273 dag Outs, dag Ins, string OpcodeStr,
274 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000275 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000276 InstrItinClass itin = NoItinerary,
277 bit IsCommutable = 0> :
278 AVX512_maskable_common<O, F, _, Outs, Ins,
279 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
280 !con((ins _.KRCWM:$mask), Ins),
281 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000282 (X86selects _.KRCWM:$mask, RHS, _.RC:$src0),
283 X86selects, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000284
Adam Nemet34801422014-10-08 23:25:39 +0000285// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000286// ($src1) is already tied to $dst so we just use that for the preserved
287// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
288// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000289multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
290 dag Outs, dag NonTiedIns, string OpcodeStr,
291 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim916485c2016-08-18 11:22:22 +0000292 dag RHS, bit IsCommutable = 0,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000293 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000294 AVX512_maskable_common<O, F, _, Outs,
295 !con((ins _.RC:$src1), NonTiedIns),
296 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
297 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
298 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000299 (vselect _.KRCWM:$mask, RHS, _.RC:$src1),
300 vselect, "", NoItinerary, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000301
Igor Breger15820b02015-07-01 13:24:28 +0000302multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
303 dag Outs, dag NonTiedIns, string OpcodeStr,
304 string AttSrcAsm, string IntelSrcAsm,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000305 dag RHS, bit IsCommutable = 0,
306 bit IsKCommutable = 0> :
Igor Breger15820b02015-07-01 13:24:28 +0000307 AVX512_maskable_common<O, F, _, Outs,
308 !con((ins _.RC:$src1), NonTiedIns),
309 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
310 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
311 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000312 (X86selects _.KRCWM:$mask, RHS, _.RC:$src1),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000313 X86selects, "", NoItinerary, IsCommutable,
314 IsKCommutable>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000315
Adam Nemet34801422014-10-08 23:25:39 +0000316multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
317 dag Outs, dag Ins,
318 string OpcodeStr,
319 string AttSrcAsm, string IntelSrcAsm,
320 list<dag> Pattern> :
321 AVX512_maskable_custom<O, F, Outs, Ins,
322 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
323 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000324 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000325 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000326
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000327
328// Instruction with mask that puts result in mask register,
329// like "compare" and "vptest"
330multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
331 dag Outs,
332 dag Ins, dag MaskingIns,
333 string OpcodeStr,
334 string AttSrcAsm, string IntelSrcAsm,
335 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000336 list<dag> MaskingPattern,
337 bit IsCommutable = 0> {
338 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000339 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000340 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
341 "$dst, "#IntelSrcAsm#"}",
342 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000343
344 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000345 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
346 "$dst {${mask}}, "#IntelSrcAsm#"}",
347 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000348}
349
350multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
351 dag Outs,
352 dag Ins, dag MaskingIns,
353 string OpcodeStr,
354 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000355 dag RHS, dag MaskingRHS,
356 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000357 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
358 AttSrcAsm, IntelSrcAsm,
359 [(set _.KRC:$dst, RHS)],
Craig Topper225da2c2016-08-27 05:22:15 +0000360 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000361
362multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
363 dag Outs, dag Ins, string OpcodeStr,
364 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000365 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000366 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
367 !con((ins _.KRCWM:$mask), Ins),
368 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper225da2c2016-08-27 05:22:15 +0000369 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000370
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000371multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
372 dag Outs, dag Ins, string OpcodeStr,
373 string AttSrcAsm, string IntelSrcAsm> :
374 AVX512_maskable_custom_cmp<O, F, Outs,
375 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000376 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000377
Craig Topperabe80cc2016-08-28 06:06:28 +0000378// This multiclass generates the unconditional/non-masking, the masking and
379// the zero-masking variant of the vector instruction. In the masking case, the
380// perserved vector elements come from a new dummy input operand tied to $dst.
381multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
382 dag Outs, dag Ins, string OpcodeStr,
383 string AttSrcAsm, string IntelSrcAsm,
384 dag RHS, dag MaskedRHS,
385 InstrItinClass itin = NoItinerary,
386 bit IsCommutable = 0, SDNode Select = vselect> :
387 AVX512_maskable_custom<O, F, Outs, Ins,
388 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
389 !con((ins _.KRCWM:$mask), Ins),
390 OpcodeStr, AttSrcAsm, IntelSrcAsm,
391 [(set _.RC:$dst, RHS)],
392 [(set _.RC:$dst,
393 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
394 [(set _.RC:$dst,
395 (Select _.KRCWM:$mask, MaskedRHS,
396 _.ImmAllZerosV))],
397 "$src0 = $dst", itin, IsCommutable>;
398
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000399// Bitcasts between 512-bit vector types. Return the original type since
Craig Topper2388b462016-06-03 04:15:27 +0000400// no instruction is needed for the conversion.
401def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
402def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
403def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
404def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
405def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
406def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
407def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
408def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
409def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
410def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
411def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
412def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
413def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
414def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
415def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
416def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
417def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
418def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
419def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
420def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
421def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
422def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
423def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
424def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
425def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
426def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
427def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
428def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
429def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
430def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
431def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000432
Craig Topper9d9251b2016-05-08 20:10:20 +0000433// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
434// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
435// swizzled by ExecutionDepsFix to pxor.
436// We set canFoldAsLoad because this can be converted to a constant-pool
437// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000438let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000439 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000440def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000441 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000442def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
443 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000444}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000445
Craig Topper6393afc2017-01-09 02:44:34 +0000446// Alias instructions that allow VPTERNLOG to be used with a mask to create
447// a mix of all ones and all zeros elements. This is done this way to force
448// the same register to be used as input for all three sources.
449let isPseudo = 1, Predicates = [HasAVX512] in {
450def AVX512_512_SEXT_MASK_32 : I<0, Pseudo, (outs VR512:$dst),
451 (ins VK16WM:$mask), "",
452 [(set VR512:$dst, (vselect (v16i1 VK16WM:$mask),
453 (v16i32 immAllOnesV),
454 (v16i32 immAllZerosV)))]>;
455def AVX512_512_SEXT_MASK_64 : I<0, Pseudo, (outs VR512:$dst),
456 (ins VK8WM:$mask), "",
457 [(set VR512:$dst, (vselect (v8i1 VK8WM:$mask),
458 (bc_v8i64 (v16i32 immAllOnesV)),
459 (bc_v8i64 (v16i32 immAllZerosV))))]>;
460}
461
Craig Toppere5ce84a2016-05-08 21:33:53 +0000462let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000463 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000464def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
465 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
466def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
467 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
468}
469
Craig Topperadd9cc62016-12-18 06:23:14 +0000470// Alias instructions that map fld0 to xorps for sse or vxorps for avx.
471// This is expanded by ExpandPostRAPseudos.
472let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000473 isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasAVX512] in {
Craig Topperadd9cc62016-12-18 06:23:14 +0000474 def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "",
475 [(set FR32X:$dst, fp32imm0)]>;
476 def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "",
477 [(set FR64X:$dst, fpimm0)]>;
478}
479
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000480//===----------------------------------------------------------------------===//
481// AVX-512 - VECTOR INSERT
482//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000483multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
484 PatFrag vinsert_insert> {
Craig Toppere1cac152016-06-07 07:27:54 +0000485 let ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000486 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
487 (ins To.RC:$src1, From.RC:$src2, i32u8imm:$src3),
488 "vinsert" # From.EltTypeName # "x" # From.NumElts,
489 "$src3, $src2, $src1", "$src1, $src2, $src3",
490 (vinsert_insert:$src3 (To.VT To.RC:$src1),
491 (From.VT From.RC:$src2),
492 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000493
Igor Breger0ede3cb2015-09-20 06:52:42 +0000494 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
495 (ins To.RC:$src1, From.MemOp:$src2, i32u8imm:$src3),
496 "vinsert" # From.EltTypeName # "x" # From.NumElts,
497 "$src3, $src2, $src1", "$src1, $src2, $src3",
498 (vinsert_insert:$src3 (To.VT To.RC:$src1),
499 (From.VT (bitconvert (From.LdFrag addr:$src2))),
500 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
501 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000502 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000503}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000504
Igor Breger0ede3cb2015-09-20 06:52:42 +0000505multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
506 X86VectorVTInfo To, PatFrag vinsert_insert,
507 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
508 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000509 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000510 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
511 (To.VT (!cast<Instruction>(InstrStr#"rr")
512 To.RC:$src1, From.RC:$src2,
513 (INSERT_get_vinsert_imm To.RC:$ins)))>;
514
515 def : Pat<(vinsert_insert:$ins
516 (To.VT To.RC:$src1),
517 (From.VT (bitconvert (From.LdFrag addr:$src2))),
518 (iPTR imm)),
519 (To.VT (!cast<Instruction>(InstrStr#"rm")
520 To.RC:$src1, addr:$src2,
521 (INSERT_get_vinsert_imm To.RC:$ins)))>;
522 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000523}
524
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000525multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
526 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000527
528 let Predicates = [HasVLX] in
529 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
530 X86VectorVTInfo< 4, EltVT32, VR128X>,
531 X86VectorVTInfo< 8, EltVT32, VR256X>,
532 vinsert128_insert>, EVEX_V256;
533
534 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000535 X86VectorVTInfo< 4, EltVT32, VR128X>,
536 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000537 vinsert128_insert>, EVEX_V512;
538
539 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000540 X86VectorVTInfo< 4, EltVT64, VR256X>,
541 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000542 vinsert256_insert>, VEX_W, EVEX_V512;
543
544 let Predicates = [HasVLX, HasDQI] in
545 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
546 X86VectorVTInfo< 2, EltVT64, VR128X>,
547 X86VectorVTInfo< 4, EltVT64, VR256X>,
548 vinsert128_insert>, VEX_W, EVEX_V256;
549
550 let Predicates = [HasDQI] in {
551 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
552 X86VectorVTInfo< 2, EltVT64, VR128X>,
553 X86VectorVTInfo< 8, EltVT64, VR512>,
554 vinsert128_insert>, VEX_W, EVEX_V512;
555
556 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
557 X86VectorVTInfo< 8, EltVT32, VR256X>,
558 X86VectorVTInfo<16, EltVT32, VR512>,
559 vinsert256_insert>, EVEX_V512;
560 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000561}
562
Adam Nemet4e2ef472014-10-02 23:18:28 +0000563defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
564defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000565
Igor Breger0ede3cb2015-09-20 06:52:42 +0000566// Codegen pattern with the alternative types,
567// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
568defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
569 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
570defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
571 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
572
573defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
574 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
575defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
576 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
577
578defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
579 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
580defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
581 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
582
583// Codegen pattern with the alternative types insert VEC128 into VEC256
584defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
585 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
586defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
587 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
588// Codegen pattern with the alternative types insert VEC128 into VEC512
589defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
590 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
591defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
592 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
593// Codegen pattern with the alternative types insert VEC256 into VEC512
594defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
595 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
596defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
597 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
598
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000599// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000600let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000601def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000602 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000603 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000604 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000605 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000606def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000607 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000608 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000609 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000610 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
611 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper43973152016-10-09 06:41:47 +0000612}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000613
614//===----------------------------------------------------------------------===//
615// AVX-512 VECTOR EXTRACT
616//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000617
Igor Breger7f69a992015-09-10 12:54:54 +0000618multiclass vextract_for_size<int Opcode,
Craig Topperd4e58072016-10-31 05:55:57 +0000619 X86VectorVTInfo From, X86VectorVTInfo To,
620 PatFrag vextract_extract,
621 SDNodeXForm EXTRACT_get_vextract_imm> {
Igor Breger7f69a992015-09-10 12:54:54 +0000622
623 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
624 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
625 // vextract_extract), we interesting only in patterns without mask,
626 // intrinsics pattern match generated bellow.
627 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
628 (ins From.RC:$src1, i32u8imm:$idx),
629 "vextract" # To.EltTypeName # "x" # To.NumElts,
630 "$idx, $src1", "$src1, $idx",
631 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
632 (iPTR imm)))]>,
633 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000634 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
635 (ins To.MemOp:$dst, From.RC:$src1, i32u8imm:$idx),
636 "vextract" # To.EltTypeName # "x" # To.NumElts #
637 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
638 [(store (To.VT (vextract_extract:$idx
639 (From.VT From.RC:$src1), (iPTR imm))),
640 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000641
Craig Toppere1cac152016-06-07 07:27:54 +0000642 let mayStore = 1, hasSideEffects = 0 in
643 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
644 (ins To.MemOp:$dst, To.KRCWM:$mask,
645 From.RC:$src1, i32u8imm:$idx),
646 "vextract" # To.EltTypeName # "x" # To.NumElts #
647 "\t{$idx, $src1, $dst {${mask}}|"
648 "$dst {${mask}}, $src1, $idx}",
649 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000650 }
Renato Golindb7ea862015-09-09 19:44:40 +0000651
Craig Topperd4e58072016-10-31 05:55:57 +0000652 def : Pat<(To.VT (vselect To.KRCWM:$mask,
653 (vextract_extract:$ext (From.VT From.RC:$src1),
654 (iPTR imm)),
655 To.RC:$src0)),
656 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
657 From.ZSuffix # "rrk")
658 To.RC:$src0, To.KRCWM:$mask, From.RC:$src1,
659 (EXTRACT_get_vextract_imm To.RC:$ext))>;
660
661 def : Pat<(To.VT (vselect To.KRCWM:$mask,
662 (vextract_extract:$ext (From.VT From.RC:$src1),
663 (iPTR imm)),
664 To.ImmAllZerosV)),
665 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
666 From.ZSuffix # "rrkz")
667 To.KRCWM:$mask, From.RC:$src1,
668 (EXTRACT_get_vextract_imm To.RC:$ext))>;
Igor Bregerac29a822015-09-09 14:35:09 +0000669}
670
Igor Bregerdefab3c2015-10-08 12:55:01 +0000671// Codegen pattern for the alternative types
672multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
673 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000674 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000675 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000676 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
677 (To.VT (!cast<Instruction>(InstrStr#"rr")
678 From.RC:$src1,
679 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000680 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
681 (iPTR imm))), addr:$dst),
682 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
683 (EXTRACT_get_vextract_imm To.RC:$ext))>;
684 }
Igor Breger7f69a992015-09-10 12:54:54 +0000685}
686
687multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Craig Topperd4e58072016-10-31 05:55:57 +0000688 ValueType EltVT64, int Opcode256> {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000689 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000690 X86VectorVTInfo<16, EltVT32, VR512>,
691 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000692 vextract128_extract,
693 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000694 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000695 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000696 X86VectorVTInfo< 8, EltVT64, VR512>,
697 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000698 vextract256_extract,
699 EXTRACT_get_vextract256_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000700 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
701 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000702 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000703 X86VectorVTInfo< 8, EltVT32, VR256X>,
704 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000705 vextract128_extract,
706 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000707 EVEX_V256, EVEX_CD8<32, CD8VT4>;
708 let Predicates = [HasVLX, HasDQI] in
709 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
710 X86VectorVTInfo< 4, EltVT64, VR256X>,
711 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000712 vextract128_extract,
713 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000714 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
715 let Predicates = [HasDQI] in {
716 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
717 X86VectorVTInfo< 8, EltVT64, VR512>,
718 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000719 vextract128_extract,
720 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000721 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
722 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
723 X86VectorVTInfo<16, EltVT32, VR512>,
724 X86VectorVTInfo< 8, EltVT32, VR256X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000725 vextract256_extract,
726 EXTRACT_get_vextract256_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000727 EVEX_V512, EVEX_CD8<32, CD8VT8>;
728 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000729}
730
Adam Nemet55536c62014-09-25 23:48:45 +0000731defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
732defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000733
Igor Bregerdefab3c2015-10-08 12:55:01 +0000734// extract_subvector codegen patterns with the alternative types.
735// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
736defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
737 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
738defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
739 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
740
741defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000742 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000743defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
744 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
745
746defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
747 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
748defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
749 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
750
Craig Topper08a68572016-05-21 22:50:04 +0000751// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000752defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
753 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
754defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
755 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
756
757// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000758defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
759 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
760defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
761 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
762// Codegen pattern with the alternative types extract VEC256 from VEC512
763defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
764 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
765defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
766 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
767
Craig Topper5f3fef82016-05-22 07:40:58 +0000768// A 128-bit subvector extract from the first 256-bit vector position
769// is a subregister copy that needs no instruction.
770def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
771 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
772def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
773 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
774def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
775 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
776def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
777 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
778def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
779 (v8i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_xmm))>;
780def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
781 (v16i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_xmm))>;
782
783// A 256-bit subvector extract from the first 256-bit vector position
784// is a subregister copy that needs no instruction.
785def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
786 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
787def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
788 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
789def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
790 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
791def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
792 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
793def : Pat<(v16i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
794 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm))>;
795def : Pat<(v32i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
796 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm))>;
797
798let AddedComplexity = 25 in { // to give priority over vinsertf128rm
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000799// A 128-bit subvector insert to the first 512-bit vector position
800// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000801def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
802 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
803def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
804 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
805def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
806 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
807def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
808 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
809def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
810 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
811def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
812 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000813
Craig Topper5f3fef82016-05-22 07:40:58 +0000814// A 256-bit subvector insert to the first 512-bit vector position
815// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000816def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000817 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000818def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000819 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000820def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000821 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000822def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000823 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000824def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000825 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000826def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000827 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Craig Toppera1041ff2016-05-22 07:40:40 +0000828}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000829
830// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +0000831def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000832 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000833 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000834 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
835 EVEX;
836
Craig Topper03b849e2016-05-21 22:50:11 +0000837def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000838 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000839 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000840 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000841 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000842
843//===---------------------------------------------------------------------===//
844// AVX-512 BROADCAST
845//---
Igor Breger131008f2016-05-01 08:40:00 +0000846// broadcast with a scalar argument.
847multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
848 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000849
Igor Breger131008f2016-05-01 08:40:00 +0000850 let isCodeGenOnly = 1 in {
851 def r_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
852 (ins SrcInfo.FRC:$src), OpcodeStr#"\t{$src, $dst|$dst, $src}",
853 [(set DestInfo.RC:$dst, (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)))]>,
854 Requires<[HasAVX512]>, T8PD, EVEX;
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000855
Igor Breger131008f2016-05-01 08:40:00 +0000856 let Constraints = "$src0 = $dst" in
857 def rk_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
858 (ins DestInfo.RC:$src0, DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
859 OpcodeStr#"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000860 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000861 (vselect DestInfo.KRCWM:$mask,
862 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
863 DestInfo.RC:$src0))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000864 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_K;
Igor Breger131008f2016-05-01 08:40:00 +0000865
866 def rkz_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
867 (ins DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
868 OpcodeStr#"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000869 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000870 (vselect DestInfo.KRCWM:$mask,
871 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
872 DestInfo.ImmAllZerosV))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000873 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_KZ;
Igor Breger131008f2016-05-01 08:40:00 +0000874 } // let isCodeGenOnly = 1 in
875}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000876
Igor Breger21296d22015-10-20 11:56:42 +0000877multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
878 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topper80934372016-07-16 03:42:59 +0000879 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger21296d22015-10-20 11:56:42 +0000880 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
881 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
882 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
883 T8PD, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000884 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +0000885 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere1cac152016-06-07 07:27:54 +0000886 (DestInfo.VT (X86VBroadcast
887 (SrcInfo.ScalarLdFrag addr:$src)))>,
888 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +0000889 }
Craig Toppere1cac152016-06-07 07:27:54 +0000890
Craig Topper80934372016-07-16 03:42:59 +0000891 def : Pat<(DestInfo.VT (X86VBroadcast
892 (SrcInfo.VT (scalar_to_vector
893 (SrcInfo.ScalarLdFrag addr:$src))))),
894 (!cast<Instruction>(NAME#DestInfo.ZSuffix#m) addr:$src)>;
895 let AddedComplexity = 20 in
896 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
897 (X86VBroadcast
898 (SrcInfo.VT (scalar_to_vector
899 (SrcInfo.ScalarLdFrag addr:$src)))),
900 DestInfo.RC:$src0)),
901 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
902 DestInfo.RC:$src0, DestInfo.KRCWM:$mask, addr:$src)>;
903 let AddedComplexity = 30 in
904 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
905 (X86VBroadcast
906 (SrcInfo.VT (scalar_to_vector
907 (SrcInfo.ScalarLdFrag addr:$src)))),
908 DestInfo.ImmAllZerosV)),
909 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mkz)
910 DestInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000911}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000912
Craig Topper80934372016-07-16 03:42:59 +0000913multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +0000914 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +0000915 let Predicates = [HasAVX512] in
916 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
917 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
918 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000919
920 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000921 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000922 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +0000923 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000924 }
925}
926
Craig Topper80934372016-07-16 03:42:59 +0000927multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
928 AVX512VLVectorVTInfo _> {
929 let Predicates = [HasAVX512] in
930 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
931 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
932 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000933
Craig Topper80934372016-07-16 03:42:59 +0000934 let Predicates = [HasVLX] in {
935 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
936 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
937 EVEX_V256;
938 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
939 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
940 EVEX_V128;
941 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000942}
Craig Topper80934372016-07-16 03:42:59 +0000943defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
944 avx512vl_f32_info>;
945defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
946 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000947
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000948def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000949 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000950def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000951 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000952
Robert Khasanovcbc57032014-12-09 16:38:41 +0000953multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
954 RegisterClass SrcRC> {
Igor Breger0aeda372016-02-07 08:30:50 +0000955 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000956 (ins SrcRC:$src),
957 "vpbroadcast"##_.Suffix, "$src", "$src",
Igor Breger0aeda372016-02-07 08:30:50 +0000958 (_.VT (X86VBroadcast SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000959}
960
Robert Khasanovcbc57032014-12-09 16:38:41 +0000961multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
962 RegisterClass SrcRC, Predicate prd> {
963 let Predicates = [prd] in
964 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
965 let Predicates = [prd, HasVLX] in {
966 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
967 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
968 }
969}
970
Igor Breger0aeda372016-02-07 08:30:50 +0000971let isCodeGenOnly = 1 in {
972defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR8,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000973 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000974defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR16,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000975 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000976}
977let isAsmParserOnly = 1 in {
978 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
979 GR32, HasBWI>;
980 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000981 GR32, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000982}
Robert Khasanovcbc57032014-12-09 16:38:41 +0000983defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
984 HasAVX512>;
985defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
986 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000987
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000988def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000989 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000990def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000991 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000992
Igor Breger21296d22015-10-20 11:56:42 +0000993// Provide aliases for broadcast from the same register class that
994// automatically does the extract.
995multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
996 X86VectorVTInfo SrcInfo> {
997 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
998 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
999 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
1000}
1001
1002multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
1003 AVX512VLVectorVTInfo _, Predicate prd> {
1004 let Predicates = [prd] in {
1005 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1006 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
1007 EVEX_V512;
1008 // Defined separately to avoid redefinition.
1009 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
1010 }
1011 let Predicates = [prd, HasVLX] in {
1012 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1013 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
1014 EVEX_V256;
1015 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1016 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001017 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001018}
1019
Igor Breger21296d22015-10-20 11:56:42 +00001020defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1021 avx512vl_i8_info, HasBWI>;
1022defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1023 avx512vl_i16_info, HasBWI>;
1024defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1025 avx512vl_i32_info, HasAVX512>;
1026defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1027 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001028
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001029multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1030 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001031 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001032 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1033 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001034 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001035 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001036}
1037
Craig Topperbe351ee2016-10-01 06:01:23 +00001038let Predicates = [HasVLX, HasBWI] in {
1039 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1040 // This means we'll encounter truncated i32 loads; match that here.
1041 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1042 (VPBROADCASTWZ128m addr:$src)>;
1043 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1044 (VPBROADCASTWZ256m addr:$src)>;
1045 def : Pat<(v8i16 (X86VBroadcast
1046 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1047 (VPBROADCASTWZ128m addr:$src)>;
1048 def : Pat<(v16i16 (X86VBroadcast
1049 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1050 (VPBROADCASTWZ256m addr:$src)>;
1051}
1052
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001053//===----------------------------------------------------------------------===//
1054// AVX-512 BROADCAST SUBVECTORS
1055//
1056
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001057defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1058 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001059 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001060defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1061 v16f32_info, v4f32x_info>,
1062 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1063defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1064 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001065 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001066defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1067 v8f64_info, v4f64x_info>, VEX_W,
1068 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1069
Craig Topper715ad7f2016-10-16 23:29:51 +00001070let Predicates = [HasAVX512] in {
1071def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1072 (VBROADCASTI64X4rm addr:$src)>;
1073def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1074 (VBROADCASTI64X4rm addr:$src)>;
1075
1076// Provide fallback in case the load node that is used in the patterns above
1077// is used by additional users, which prevents the pattern selection.
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001078def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))),
1079 (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001080 (v4f64 VR256X:$src), 1)>;
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001081def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))),
1082 (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001083 (v4i64 VR256X:$src), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001084def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1085 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1086 (v16i16 VR256X:$src), 1)>;
1087def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1088 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1089 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001090
1091def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1092 (VBROADCASTI32X4rm addr:$src)>;
1093def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1094 (VBROADCASTI32X4rm addr:$src)>;
1095
1096// Provide fallback in case the load node that is used in the patterns above
1097// is used by additional users, which prevents the pattern selection.
1098def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1099 (VINSERTF64x4Zrr
1100 (VINSERTF32x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
1101 VR128X:$src, sub_xmm),
1102 VR128X:$src, 1),
1103 (EXTRACT_SUBREG
1104 (v8f64 (VINSERTF32x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
1105 VR128X:$src, sub_xmm),
1106 VR128X:$src, 1)), sub_ymm), 1)>;
1107def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1108 (VINSERTI64x4Zrr
1109 (VINSERTI32x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
1110 VR128X:$src, sub_xmm),
1111 VR128X:$src, 1),
1112 (EXTRACT_SUBREG
1113 (v8i64 (VINSERTI32x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
1114 VR128X:$src, sub_xmm),
1115 VR128X:$src, 1)), sub_ymm), 1)>;
1116
1117def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
1118 (VINSERTI64x4Zrr
1119 (VINSERTI32x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)),
1120 VR128X:$src, sub_xmm),
1121 VR128X:$src, 1),
1122 (EXTRACT_SUBREG
1123 (v32i16 (VINSERTI32x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)),
1124 VR128X:$src, sub_xmm),
1125 VR128X:$src, 1)), sub_ymm), 1)>;
1126def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
1127 (VINSERTI64x4Zrr
1128 (VINSERTI32x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)),
1129 VR128X:$src, sub_xmm),
1130 VR128X:$src, 1),
1131 (EXTRACT_SUBREG
1132 (v64i8 (VINSERTI32x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)),
1133 VR128X:$src, sub_xmm),
1134 VR128X:$src, 1)), sub_ymm), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001135}
1136
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001137let Predicates = [HasVLX] in {
1138defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1139 v8i32x_info, v4i32x_info>,
1140 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1141defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1142 v8f32x_info, v4f32x_info>,
1143 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001144
1145def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1146 (VBROADCASTI32X4Z256rm addr:$src)>;
1147def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1148 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001149
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001150// Provide fallback in case the load node that is used in the patterns above
1151// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001152def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001153 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001154 (v4f32 VR128X:$src), 1)>;
1155def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001156 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001157 (v4i32 VR128X:$src), 1)>;
1158def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001159 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001160 (v8i16 VR128X:$src), 1)>;
1161def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001162 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001163 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001164}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001165
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001166let Predicates = [HasVLX, HasDQI] in {
1167defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1168 v4i64x_info, v2i64x_info>, VEX_W,
1169 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1170defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1171 v4f64x_info, v2f64x_info>, VEX_W,
1172 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperf18b9202016-10-16 04:54:26 +00001173
1174// Provide fallback in case the load node that is used in the patterns above
1175// is used by additional users, which prevents the pattern selection.
1176def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1177 (VINSERTF64x2Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1178 (v2f64 VR128X:$src), 1)>;
1179def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1180 (VINSERTI64x2Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1181 (v2i64 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001182}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001183
1184let Predicates = [HasVLX, NoDQI] in {
1185def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1186 (VBROADCASTF32X4Z256rm addr:$src)>;
1187def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1188 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001189
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001190// Provide fallback in case the load node that is used in the patterns above
1191// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001192def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001193 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001194 (v2f64 VR128X:$src), 1)>;
1195def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001196 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1197 (v2i64 VR128X:$src), 1)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001198}
1199
Craig Topper715ad7f2016-10-16 23:29:51 +00001200let Predicates = [HasAVX512, NoDQI] in {
Craig Toppera4dc3402016-10-19 04:44:17 +00001201def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1202 (VBROADCASTF32X4rm addr:$src)>;
1203def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1204 (VBROADCASTI32X4rm addr:$src)>;
1205
1206def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
1207 (VINSERTF64x4Zrr
1208 (VINSERTF32x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
1209 VR128X:$src, sub_xmm),
1210 VR128X:$src, 1),
1211 (EXTRACT_SUBREG
1212 (v16f32 (VINSERTF32x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
1213 VR128X:$src, sub_xmm),
1214 VR128X:$src, 1)), sub_ymm), 1)>;
1215def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
1216 (VINSERTI64x4Zrr
1217 (VINSERTI32x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
1218 VR128X:$src, sub_xmm),
1219 VR128X:$src, 1),
1220 (EXTRACT_SUBREG
1221 (v16i32 (VINSERTI32x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
1222 VR128X:$src, sub_xmm),
1223 VR128X:$src, 1)), sub_ymm), 1)>;
1224
Craig Topper715ad7f2016-10-16 23:29:51 +00001225def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1226 (VBROADCASTF64X4rm addr:$src)>;
1227def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1228 (VBROADCASTI64X4rm addr:$src)>;
1229
1230// Provide fallback in case the load node that is used in the patterns above
1231// is used by additional users, which prevents the pattern selection.
1232def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1233 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1234 (v8f32 VR256X:$src), 1)>;
1235def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1236 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1237 (v8i32 VR256X:$src), 1)>;
1238}
1239
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001240let Predicates = [HasDQI] in {
1241defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1242 v8i64_info, v2i64x_info>, VEX_W,
1243 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1244defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1245 v16i32_info, v8i32x_info>,
1246 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1247defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1248 v8f64_info, v2f64x_info>, VEX_W,
1249 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1250defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1251 v16f32_info, v8f32x_info>,
1252 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001253
1254// Provide fallback in case the load node that is used in the patterns above
1255// is used by additional users, which prevents the pattern selection.
1256def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1257 (VINSERTF32x8Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1258 (v8f32 VR256X:$src), 1)>;
1259def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1260 (VINSERTI32x8Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1261 (v8i32 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001262
1263def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
1264 (VINSERTF32x8Zrr
1265 (VINSERTF32x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
1266 VR128X:$src, sub_xmm),
1267 VR128X:$src, 1),
1268 (EXTRACT_SUBREG
1269 (v16f32 (VINSERTF32x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
1270 VR128X:$src, sub_xmm),
1271 VR128X:$src, 1)), sub_ymm), 1)>;
1272def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
1273 (VINSERTI32x8Zrr
1274 (VINSERTI32x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
1275 VR128X:$src, sub_xmm),
1276 VR128X:$src, 1),
1277 (EXTRACT_SUBREG
1278 (v16i32 (VINSERTI32x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
1279 VR128X:$src, sub_xmm),
1280 VR128X:$src, 1)), sub_ymm), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001281}
Adam Nemet73f72e12014-06-27 00:43:38 +00001282
Igor Bregerfa798a92015-11-02 07:39:36 +00001283multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001284 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001285 let Predicates = [HasDQI] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001286 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info512, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001287 EVEX_V512;
1288 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001289 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info256, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001290 EVEX_V256;
1291}
1292
1293multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001294 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1295 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001296
1297 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001298 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info128, _Src.info128>,
1299 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001300}
1301
Craig Topper51e052f2016-10-15 16:26:02 +00001302defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1303 avx512vl_i32_info, avx512vl_i64_info>;
1304defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1305 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001306
Craig Topper52317e82017-01-15 05:47:45 +00001307let Predicates = [HasVLX] in {
1308def : Pat<(v8f32 (X86VBroadcast (v8f32 VR256X:$src))),
1309 (VBROADCASTSSZ256r (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1310def : Pat<(v4f64 (X86VBroadcast (v4f64 VR256X:$src))),
1311 (VBROADCASTSDZ256r (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
1312}
1313
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001314def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001315 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001316def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1317 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1318
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001319def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001320 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001321def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1322 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001323
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001324//===----------------------------------------------------------------------===//
1325// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1326//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001327multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1328 X86VectorVTInfo _, RegisterClass KRC> {
1329 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001330 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001331 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001332}
1333
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001334multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001335 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1336 let Predicates = [HasCDI] in
1337 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1338 let Predicates = [HasCDI, HasVLX] in {
1339 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1340 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1341 }
1342}
1343
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001344defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001345 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001346defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001347 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001348
1349//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001350// -- VPERMI2 - 3 source operands form --
Craig Topper4fa3b502016-09-06 06:56:59 +00001351multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001352let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001353 // The index operand in the pattern should really be an integer type. However,
1354 // if we do that and it happens to come from a bitcast, then it becomes
1355 // difficult to find the bitcast needed to convert the index to the
1356 // destination type for the passthru since it will be folded with the bitcast
1357 // of the index operand.
1358 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001359 (ins _.RC:$src2, _.RC:$src3),
1360 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001361 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3)), 1>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001362 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001363
Craig Topper4fa3b502016-09-06 06:56:59 +00001364 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001365 (ins _.RC:$src2, _.MemOp:$src3),
1366 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001367 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001368 (_.VT (bitconvert (_.LdFrag addr:$src3))))), 1>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001369 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001370 }
1371}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001372multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001373 X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001374 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Craig Topper4fa3b502016-09-06 06:56:59 +00001375 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001376 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1377 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1378 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001379 (_.VT (X86VPermi2X _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001380 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1381 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001382}
1383
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001384multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001385 AVX512VLVectorVTInfo VTInfo> {
1386 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>,
1387 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001388 let Predicates = [HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001389 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>,
1390 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1391 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>,
1392 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001393 }
1394}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001395
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001396multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001397 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001398 Predicate Prd> {
1399 let Predicates = [Prd] in
Craig Topper4fa3b502016-09-06 06:56:59 +00001400 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001401 let Predicates = [Prd, HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001402 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1403 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001404 }
1405}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001406
Craig Topperaad5f112015-11-30 00:13:24 +00001407defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
Craig Topper4fa3b502016-09-06 06:56:59 +00001408 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001409defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
Craig Topper4fa3b502016-09-06 06:56:59 +00001410 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001411defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
Craig Topper4fa3b502016-09-06 06:56:59 +00001412 avx512vl_i16_info, HasBWI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001413 VEX_W, EVEX_CD8<16, CD8VF>;
1414defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
Craig Topper4fa3b502016-09-06 06:56:59 +00001415 avx512vl_i8_info, HasVBMI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001416 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001417defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
Craig Topper4fa3b502016-09-06 06:56:59 +00001418 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001419defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
Craig Topper4fa3b502016-09-06 06:56:59 +00001420 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001421
Craig Topperaad5f112015-11-30 00:13:24 +00001422// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001423multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001424 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001425let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001426 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1427 (ins IdxVT.RC:$src2, _.RC:$src3),
1428 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001429 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)), 1>,
1430 EVEX_4V, AVX5128IBase;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001431
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001432 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1433 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1434 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001435 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001436 (bitconvert (_.LdFrag addr:$src3)))), 1>,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001437 EVEX_4V, AVX5128IBase;
1438 }
1439}
1440multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001441 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001442 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001443 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1444 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1445 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1446 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001447 (_.VT (X86VPermt2 _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001448 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1449 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001450}
1451
1452multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001453 AVX512VLVectorVTInfo VTInfo,
1454 AVX512VLVectorVTInfo ShuffleMask> {
1455 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001456 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001457 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001458 ShuffleMask.info512>, EVEX_V512;
1459 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001460 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001461 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001462 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001463 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001464 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001465 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001466 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1467 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001468 }
1469}
1470
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001471multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001472 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001473 AVX512VLVectorVTInfo Idx,
1474 Predicate Prd> {
1475 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001476 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1477 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001478 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001479 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1480 Idx.info128>, EVEX_V128;
1481 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1482 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001483 }
1484}
1485
Craig Toppera47576f2015-11-26 20:21:29 +00001486defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001487 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001488defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001489 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001490defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1491 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1492 VEX_W, EVEX_CD8<16, CD8VF>;
1493defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1494 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1495 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001496defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001497 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001498defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001499 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001500
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001501//===----------------------------------------------------------------------===//
1502// AVX-512 - BLEND using mask
1503//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001504multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Toppera74e3082017-01-07 22:20:34 +00001505 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001506 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1507 (ins _.RC:$src1, _.RC:$src2),
1508 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001509 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001510 []>, EVEX_4V;
1511 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1512 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001513 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001514 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001515 []>, EVEX_4V, EVEX_K;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001516 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1517 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1518 !strconcat(OpcodeStr,
1519 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1520 []>, EVEX_4V, EVEX_KZ;
Craig Toppera74e3082017-01-07 22:20:34 +00001521 let mayLoad = 1 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001522 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1523 (ins _.RC:$src1, _.MemOp:$src2),
1524 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001525 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001526 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1527 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1528 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001529 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001530 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001531 []>, EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001532 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1533 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1534 !strconcat(OpcodeStr,
1535 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1536 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1537 }
Craig Toppera74e3082017-01-07 22:20:34 +00001538 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001539}
1540multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1541
Craig Topper81f20aa2017-01-07 22:20:26 +00001542 let mayLoad = 1, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001543 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1544 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1545 !strconcat(OpcodeStr,
1546 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1547 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Craig Topper81f20aa2017-01-07 22:20:26 +00001548 []>, EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001549
1550 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1551 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1552 !strconcat(OpcodeStr,
1553 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1554 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001555 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper81f20aa2017-01-07 22:20:26 +00001556 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001557}
1558
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001559multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1560 AVX512VLVectorVTInfo VTInfo> {
1561 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1562 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001563
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001564 let Predicates = [HasVLX] in {
1565 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1566 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1567 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1568 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1569 }
1570}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001571
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001572multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1573 AVX512VLVectorVTInfo VTInfo> {
1574 let Predicates = [HasBWI] in
1575 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001576
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001577 let Predicates = [HasBWI, HasVLX] in {
1578 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1579 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1580 }
1581}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001582
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001583
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001584defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1585defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1586defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1587defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1588defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1589defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001590
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001591
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001592//===----------------------------------------------------------------------===//
1593// Compare Instructions
1594//===----------------------------------------------------------------------===//
1595
1596// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001597
1598multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1599
1600 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1601 (outs _.KRC:$dst),
1602 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1603 "vcmp${cc}"#_.Suffix,
1604 "$src2, $src1", "$src1, $src2",
1605 (OpNode (_.VT _.RC:$src1),
1606 (_.VT _.RC:$src2),
1607 imm:$cc)>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001608 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1609 (outs _.KRC:$dst),
1610 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1611 "vcmp${cc}"#_.Suffix,
1612 "$src2, $src1", "$src1, $src2",
1613 (OpNode (_.VT _.RC:$src1),
1614 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
1615 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001616
1617 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1618 (outs _.KRC:$dst),
1619 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1620 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001621 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001622 (OpNodeRnd (_.VT _.RC:$src1),
1623 (_.VT _.RC:$src2),
1624 imm:$cc,
1625 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1626 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001627 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001628 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1629 (outs VK1:$dst),
1630 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1631 "vcmp"#_.Suffix,
1632 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1633 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1634 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001635 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001636 "vcmp"#_.Suffix,
1637 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1638 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1639
1640 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1641 (outs _.KRC:$dst),
1642 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1643 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001644 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001645 EVEX_4V, EVEX_B;
1646 }// let isAsmParserOnly = 1, hasSideEffects = 0
1647
1648 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001649 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001650 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1651 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1652 !strconcat("vcmp${cc}", _.Suffix,
1653 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1654 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1655 _.FRC:$src2,
1656 imm:$cc))],
1657 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001658 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1659 (outs _.KRC:$dst),
1660 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1661 !strconcat("vcmp${cc}", _.Suffix,
1662 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1663 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1664 (_.ScalarLdFrag addr:$src2),
1665 imm:$cc))],
1666 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001667 }
1668}
1669
1670let Predicates = [HasAVX512] in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001671 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1672 AVX512XSIi8Base;
1673 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1674 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001675}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001676
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001677multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001678 X86VectorVTInfo _, bit IsCommutable> {
1679 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001680 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001681 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1682 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1683 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001684 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1685 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001686 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1687 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1688 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1689 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001690 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001691 def rrk : AVX512BI<opc, MRMSrcReg,
1692 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1693 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1694 "$dst {${mask}}, $src1, $src2}"),
1695 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1696 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1697 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001698 def rmk : AVX512BI<opc, MRMSrcMem,
1699 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1700 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1701 "$dst {${mask}}, $src1, $src2}"),
1702 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1703 (OpNode (_.VT _.RC:$src1),
1704 (_.VT (bitconvert
1705 (_.LdFrag addr:$src2))))))],
1706 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001707}
1708
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001709multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001710 X86VectorVTInfo _, bit IsCommutable> :
1711 avx512_icmp_packed<opc, OpcodeStr, OpNode, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001712 def rmb : AVX512BI<opc, MRMSrcMem,
1713 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1714 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1715 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1716 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1717 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1718 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1719 def rmbk : AVX512BI<opc, MRMSrcMem,
1720 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1721 _.ScalarMemOp:$src2),
1722 !strconcat(OpcodeStr,
1723 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1724 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1725 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1726 (OpNode (_.VT _.RC:$src1),
1727 (X86VBroadcast
1728 (_.ScalarLdFrag addr:$src2)))))],
1729 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001730}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001731
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001732multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001733 AVX512VLVectorVTInfo VTInfo, Predicate prd,
1734 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001735 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001736 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512,
1737 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001738
1739 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001740 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256,
1741 IsCommutable>, EVEX_V256;
1742 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128,
1743 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001744 }
1745}
1746
1747multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1748 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
Craig Topper392cd032016-09-03 16:28:03 +00001749 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001750 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001751 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
1752 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001753
1754 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001755 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
1756 IsCommutable>, EVEX_V256;
1757 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
1758 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001759 }
1760}
1761
1762defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001763 avx512vl_i8_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001764 EVEX_CD8<8, CD8VF>;
1765
1766defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001767 avx512vl_i16_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001768 EVEX_CD8<16, CD8VF>;
1769
Robert Khasanovf70f7982014-09-18 14:06:55 +00001770defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001771 avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001772 EVEX_CD8<32, CD8VF>;
1773
Robert Khasanovf70f7982014-09-18 14:06:55 +00001774defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001775 avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001776 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1777
1778defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1779 avx512vl_i8_info, HasBWI>,
1780 EVEX_CD8<8, CD8VF>;
1781
1782defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1783 avx512vl_i16_info, HasBWI>,
1784 EVEX_CD8<16, CD8VF>;
1785
Robert Khasanovf70f7982014-09-18 14:06:55 +00001786defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001787 avx512vl_i32_info, HasAVX512>,
1788 EVEX_CD8<32, CD8VF>;
1789
Robert Khasanovf70f7982014-09-18 14:06:55 +00001790defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001791 avx512vl_i64_info, HasAVX512>,
1792 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001793
Craig Topper8b9e6712016-09-02 04:25:30 +00001794let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001795def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001796 (COPY_TO_REGCLASS (VPCMPGTDZrr
Craig Topper61403202016-09-19 02:53:43 +00001797 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1798 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001799
1800def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001801 (COPY_TO_REGCLASS (VPCMPEQDZrr
Craig Topper61403202016-09-19 02:53:43 +00001802 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1803 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Craig Topper8b9e6712016-09-02 04:25:30 +00001804}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001805
Robert Khasanov29e3b962014-08-27 09:34:37 +00001806multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1807 X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00001808 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001809 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001810 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001811 !strconcat("vpcmp${cc}", Suffix,
1812 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001813 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1814 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001815 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1816 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001817 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001818 !strconcat("vpcmp${cc}", Suffix,
1819 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001820 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1821 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001822 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001823 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1824 def rrik : AVX512AIi8<opc, MRMSrcReg,
1825 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001826 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001827 !strconcat("vpcmp${cc}", Suffix,
1828 "\t{$src2, $src1, $dst {${mask}}|",
1829 "$dst {${mask}}, $src1, $src2}"),
1830 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1831 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001832 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001833 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001834 def rmik : AVX512AIi8<opc, MRMSrcMem,
1835 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001836 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001837 !strconcat("vpcmp${cc}", Suffix,
1838 "\t{$src2, $src1, $dst {${mask}}|",
1839 "$dst {${mask}}, $src1, $src2}"),
1840 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1841 (OpNode (_.VT _.RC:$src1),
1842 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001843 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001844 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1845
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001846 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001847 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001848 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001849 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001850 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1851 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001852 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001853 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001854 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001855 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001856 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1857 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001858 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001859 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1860 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001861 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001862 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001863 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1864 "$dst {${mask}}, $src1, $src2, $cc}"),
1865 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001866 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001867 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1868 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001869 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001870 !strconcat("vpcmp", Suffix,
1871 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1872 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001873 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001874 }
1875}
1876
Robert Khasanov29e3b962014-08-27 09:34:37 +00001877multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001878 X86VectorVTInfo _> :
1879 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001880 def rmib : AVX512AIi8<opc, MRMSrcMem,
1881 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001882 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001883 !strconcat("vpcmp${cc}", Suffix,
1884 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1885 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1886 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1887 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001888 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001889 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1890 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1891 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001892 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001893 !strconcat("vpcmp${cc}", Suffix,
1894 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1895 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1896 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1897 (OpNode (_.VT _.RC:$src1),
1898 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001899 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001900 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001901
Robert Khasanov29e3b962014-08-27 09:34:37 +00001902 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001903 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001904 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1905 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001906 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001907 !strconcat("vpcmp", Suffix,
1908 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1909 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1910 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1911 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1912 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001913 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001914 !strconcat("vpcmp", Suffix,
1915 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1916 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1917 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1918 }
1919}
1920
1921multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1922 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1923 let Predicates = [prd] in
1924 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1925
1926 let Predicates = [prd, HasVLX] in {
1927 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1928 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1929 }
1930}
1931
1932multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1933 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1934 let Predicates = [prd] in
1935 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1936 EVEX_V512;
1937
1938 let Predicates = [prd, HasVLX] in {
1939 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1940 EVEX_V256;
1941 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1942 EVEX_V128;
1943 }
1944}
1945
1946defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1947 HasBWI>, EVEX_CD8<8, CD8VF>;
1948defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1949 HasBWI>, EVEX_CD8<8, CD8VF>;
1950
1951defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1952 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1953defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1954 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1955
Robert Khasanovf70f7982014-09-18 14:06:55 +00001956defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001957 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001958defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001959 HasAVX512>, EVEX_CD8<32, CD8VF>;
1960
Robert Khasanovf70f7982014-09-18 14:06:55 +00001961defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001962 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001963defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001964 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001965
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001966multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001967
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001968 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1969 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1970 "vcmp${cc}"#_.Suffix,
1971 "$src2, $src1", "$src1, $src2",
1972 (X86cmpm (_.VT _.RC:$src1),
1973 (_.VT _.RC:$src2),
Craig Topper225da2c2016-08-27 05:22:15 +00001974 imm:$cc), 1>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001975
Craig Toppere1cac152016-06-07 07:27:54 +00001976 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1977 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1978 "vcmp${cc}"#_.Suffix,
1979 "$src2, $src1", "$src1, $src2",
1980 (X86cmpm (_.VT _.RC:$src1),
1981 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1982 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001983
Craig Toppere1cac152016-06-07 07:27:54 +00001984 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1985 (outs _.KRC:$dst),
1986 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1987 "vcmp${cc}"#_.Suffix,
1988 "${src2}"##_.BroadcastStr##", $src1",
1989 "$src1, ${src2}"##_.BroadcastStr,
1990 (X86cmpm (_.VT _.RC:$src1),
1991 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1992 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001993 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001994 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001995 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1996 (outs _.KRC:$dst),
1997 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1998 "vcmp"#_.Suffix,
1999 "$cc, $src2, $src1", "$src1, $src2, $cc">;
2000
2001 let mayLoad = 1 in {
2002 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2003 (outs _.KRC:$dst),
2004 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
2005 "vcmp"#_.Suffix,
2006 "$cc, $src2, $src1", "$src1, $src2, $cc">;
2007
2008 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2009 (outs _.KRC:$dst),
2010 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
2011 "vcmp"#_.Suffix,
2012 "$cc, ${src2}"##_.BroadcastStr##", $src1",
2013 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
2014 }
2015 }
2016}
2017
2018multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
2019 // comparison code form (VCMP[EQ/LT/LE/...]
2020 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2021 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2022 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002023 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002024 (X86cmpmRnd (_.VT _.RC:$src1),
2025 (_.VT _.RC:$src2),
2026 imm:$cc,
2027 (i32 FROUND_NO_EXC))>, EVEX_B;
2028
2029 let isAsmParserOnly = 1, hasSideEffects = 0 in {
2030 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2031 (outs _.KRC:$dst),
2032 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2033 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002034 "$cc, {sae}, $src2, $src1",
2035 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002036 }
2037}
2038
2039multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
2040 let Predicates = [HasAVX512] in {
2041 defm Z : avx512_vcmp_common<_.info512>,
2042 avx512_vcmp_sae<_.info512>, EVEX_V512;
2043
2044 }
2045 let Predicates = [HasAVX512,HasVLX] in {
2046 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
2047 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002048 }
2049}
2050
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002051defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
2052 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
2053defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
2054 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002055
2056def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
2057 (COPY_TO_REGCLASS (VCMPPSZrri
Craig Topper61403202016-09-19 02:53:43 +00002058 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2059 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002060 imm:$cc), VK8)>;
2061def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
2062 (COPY_TO_REGCLASS (VPCMPDZrri
Craig Topper61403202016-09-19 02:53:43 +00002063 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2064 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002065 imm:$cc), VK8)>;
2066def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
2067 (COPY_TO_REGCLASS (VPCMPUDZrri
Craig Topper61403202016-09-19 02:53:43 +00002068 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2069 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002070 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002071
Asaf Badouh572bbce2015-09-20 08:46:07 +00002072// ----------------------------------------------------------------
2073// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00002074//handle fpclass instruction mask = op(reg_scalar,imm)
2075// op(mem_scalar,imm)
2076multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2077 X86VectorVTInfo _, Predicate prd> {
2078 let Predicates = [prd] in {
2079 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
2080 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002081 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002082 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2083 (i32 imm:$src2)))], NoItinerary>;
2084 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2085 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2086 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002087 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002088 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002089 (OpNode (_.VT _.RC:$src1),
2090 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002091 let AddedComplexity = 20 in {
Asaf Badouh696e8e02015-10-18 11:04:38 +00002092 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2093 (ins _.MemOp:$src1, i32u8imm:$src2),
2094 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00002095 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002096 [(set _.KRC:$dst,
2097 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
2098 (i32 imm:$src2)))], NoItinerary>;
2099 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2100 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2101 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00002102 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002103 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002104 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
2105 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2106 }
2107 }
2108}
2109
Asaf Badouh572bbce2015-09-20 08:46:07 +00002110//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2111// fpclass(reg_vec, mem_vec, imm)
2112// fpclass(reg_vec, broadcast(eltVt), imm)
2113multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2114 X86VectorVTInfo _, string mem, string broadcast>{
2115 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2116 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002117 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002118 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2119 (i32 imm:$src2)))], NoItinerary>;
2120 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2121 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2122 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002123 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002124 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002125 (OpNode (_.VT _.RC:$src1),
2126 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002127 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2128 (ins _.MemOp:$src1, i32u8imm:$src2),
2129 OpcodeStr##_.Suffix##mem#
2130 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002131 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002132 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2133 (i32 imm:$src2)))], NoItinerary>;
2134 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2135 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2136 OpcodeStr##_.Suffix##mem#
2137 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002138 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002139 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2140 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2141 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2142 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2143 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2144 _.BroadcastStr##", $dst|$dst, ${src1}"
2145 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002146 [(set _.KRC:$dst,(OpNode
2147 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002148 (_.ScalarLdFrag addr:$src1))),
2149 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
2150 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2151 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2152 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2153 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2154 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002155 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
2156 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002157 (_.ScalarLdFrag addr:$src1))),
2158 (i32 imm:$src2))))], NoItinerary>,
2159 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002160}
2161
Asaf Badouh572bbce2015-09-20 08:46:07 +00002162multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002163 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002164 string broadcast>{
2165 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002166 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002167 broadcast>, EVEX_V512;
2168 }
2169 let Predicates = [prd, HasVLX] in {
2170 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
2171 broadcast>, EVEX_V128;
2172 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
2173 broadcast>, EVEX_V256;
2174 }
2175}
2176
2177multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002178 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002179 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002180 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002181 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002182 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2183 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2184 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2185 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2186 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002187}
2188
Asaf Badouh696e8e02015-10-18 11:04:38 +00002189defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2190 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002191
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002192//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002193// Mask register copy, including
2194// - copy between mask registers
2195// - load/store mask registers
2196// - copy from GPR to mask register and vice versa
2197//
2198multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2199 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002200 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00002201 let hasSideEffects = 0 in
2202 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2203 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2204 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2205 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2206 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2207 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2208 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2209 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002210}
2211
2212multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2213 string OpcodeStr,
2214 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002215 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002216 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002217 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002218 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002219 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002220 }
2221}
2222
Robert Khasanov74acbb72014-07-23 14:49:42 +00002223let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002224 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002225 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2226 VEX, PD;
2227
2228let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002229 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002230 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002231 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002232
2233let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002234 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2235 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002236 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2237 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002238 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2239 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002240 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2241 VEX, XD, VEX_W;
2242}
2243
2244// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002245def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2246 (COPY_TO_REGCLASS GR16:$src, VK16)>;
2247def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2248 (COPY_TO_REGCLASS VK16:$src, GR16)>;
2249
2250def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2251 (COPY_TO_REGCLASS GR8:$src, VK8)>;
2252def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2253 (COPY_TO_REGCLASS VK8:$src, GR8)>;
2254
2255def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002256 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002257def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper61403202016-09-19 02:53:43 +00002258 (i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002259 (i16 (COPY_TO_REGCLASS VK16:$src, GR16)), sub_16bit))>;
2260
2261def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002262 (MOVZX32rr8 (COPY_TO_REGCLASS VK8:$src, GR8))>, Requires<[NoDQI]>;
2263def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2264 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002265def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper61403202016-09-19 02:53:43 +00002266 (i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002267 (i8 (COPY_TO_REGCLASS VK8:$src, GR8)), sub_8bit))>;
2268
2269def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2270 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2271def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2272 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2273def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2274 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2275def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2276 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002277
Robert Khasanov74acbb72014-07-23 14:49:42 +00002278// Load/store kreg
2279let Predicates = [HasDQI] in {
2280 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2281 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002282 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2283 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002284
2285 def : Pat<(store VK4:$src, addr:$dst),
2286 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2287 def : Pat<(store VK2:$src, addr:$dst),
2288 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002289 def : Pat<(store VK1:$src, addr:$dst),
2290 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002291
2292 def : Pat<(v2i1 (load addr:$src)),
2293 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2294 def : Pat<(v4i1 (load addr:$src)),
2295 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002296}
2297let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002298 def : Pat<(store VK1:$src, addr:$dst),
2299 (MOV8mr addr:$dst,
2300 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2301 sub_8bit))>;
2302 def : Pat<(store VK2:$src, addr:$dst),
2303 (MOV8mr addr:$dst,
2304 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)),
2305 sub_8bit))>;
2306 def : Pat<(store VK4:$src, addr:$dst),
2307 (MOV8mr addr:$dst,
2308 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002309 sub_8bit))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002310 def : Pat<(store VK8:$src, addr:$dst),
2311 (MOV8mr addr:$dst,
2312 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2313 sub_8bit))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002314
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002315 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002316 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002317 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002318 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002319 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002320 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002321}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002322
Robert Khasanov74acbb72014-07-23 14:49:42 +00002323let Predicates = [HasAVX512] in {
2324 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002325 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002326 def : Pat<(i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002327 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002328 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2329 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002330}
2331let Predicates = [HasBWI] in {
2332 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2333 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002334 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2335 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002336 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2337 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002338 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2339 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002340}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002341
Robert Khasanov74acbb72014-07-23 14:49:42 +00002342let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002343 def : Pat<(i1 (trunc (i64 GR64:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002344 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 (EXTRACT_SUBREG $src, sub_32bit),
2345 (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002346
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002347 def : Pat<(i1 (trunc (i32 GR32:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002348 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 $src, (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002349
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002350 def : Pat<(i1 (trunc (i32 (assertzext_i1 GR32:$src)))),
2351 (COPY_TO_REGCLASS GR32:$src, VK1)>;
2352
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002353 def : Pat<(i1 (trunc (i8 GR8:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002354 (COPY_TO_REGCLASS
Craig Topper61403202016-09-19 02:53:43 +00002355 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2356 GR8:$src, sub_8bit), (i32 1))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002357 VK1)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002358
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002359 def : Pat<(i1 (trunc (i16 GR16:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002360 (COPY_TO_REGCLASS
Craig Topper61403202016-09-19 02:53:43 +00002361 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2362 GR16:$src, sub_16bit), (i32 1))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002363 VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002364
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002365 def : Pat<(i32 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002366 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002367
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002368 def : Pat<(i32 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002369 (COPY_TO_REGCLASS VK1:$src, GR32)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002370
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002371 def : Pat<(i8 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002372 (EXTRACT_SUBREG
2373 (AND32ri8 (KMOVWrk
2374 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002375
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002376 def : Pat<(i8 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002377 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002378
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002379 def : Pat<(i64 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002380 (AND64ri8 (SUBREG_TO_REG (i64 0),
2381 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002382
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002383 def : Pat<(i64 (anyext VK1:$src)),
Craig Topper61403202016-09-19 02:53:43 +00002384 (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002385 (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_32bit)>;
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002386
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002387 def : Pat<(i16 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002388 (EXTRACT_SUBREG
2389 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
2390 sub_16bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002391
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002392 def : Pat<(i16 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002393 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002394}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002395def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2396 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2397def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2398 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2399def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2400 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2401def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2402 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2403def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2404 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2405def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2406 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002407
Igor Bregerd6c187b2016-01-27 08:43:25 +00002408def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2409def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2410def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2411
Igor Bregera77b14d2016-08-11 12:13:46 +00002412def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))), (COPY_TO_REGCLASS VK64:$src, VK1)>;
2413def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))), (COPY_TO_REGCLASS VK32:$src, VK1)>;
2414def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))), (COPY_TO_REGCLASS VK16:$src, VK1)>;
2415def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))), (COPY_TO_REGCLASS VK8:$src, VK1)>;
2416def : Pat<(i1 (X86Vextract VK4:$src, (iPTR 0))), (COPY_TO_REGCLASS VK4:$src, VK1)>;
2417def : Pat<(i1 (X86Vextract VK2:$src, (iPTR 0))), (COPY_TO_REGCLASS VK2:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002418
2419// Mask unary operation
2420// - KNOT
2421multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002422 RegisterClass KRC, SDPatternOperator OpNode,
2423 Predicate prd> {
2424 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002425 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002426 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002427 [(set KRC:$dst, (OpNode KRC:$src))]>;
2428}
2429
Robert Khasanov74acbb72014-07-23 14:49:42 +00002430multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2431 SDPatternOperator OpNode> {
2432 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2433 HasDQI>, VEX, PD;
2434 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2435 HasAVX512>, VEX, PS;
2436 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2437 HasBWI>, VEX, PD, VEX_W;
2438 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2439 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002440}
2441
Craig Topper7b9cc142016-11-03 06:04:28 +00002442defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002443
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002444multiclass avx512_mask_unop_int<string IntName, string InstName> {
2445 let Predicates = [HasAVX512] in
2446 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2447 (i16 GR16:$src)),
2448 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2449 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2450}
2451defm : avx512_mask_unop_int<"knot", "KNOT">;
2452
Robert Khasanov74acbb72014-07-23 14:49:42 +00002453// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00002454let Predicates = [HasAVX512, NoDQI] in
2455def : Pat<(vnot VK8:$src),
2456 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
2457
2458def : Pat<(vnot VK4:$src),
2459 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
2460def : Pat<(vnot VK2:$src),
2461 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002462
2463// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002464// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002465multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002466 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002467 Predicate prd, bit IsCommutable> {
2468 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002469 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2470 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002471 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002472 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2473}
2474
Robert Khasanov595683d2014-07-28 13:46:45 +00002475multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002476 SDPatternOperator OpNode, bit IsCommutable,
2477 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002478 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002479 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002480 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002481 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002482 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002483 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002484 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002485 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002486}
2487
2488def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2489def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002490// These nodes use 'vnot' instead of 'not' to support vectors.
2491def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
2492def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002493
Craig Topper7b9cc142016-11-03 06:04:28 +00002494defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2495defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2496defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, 1>;
2497defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2498defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, 0>;
2499defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002500
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002501multiclass avx512_mask_binop_int<string IntName, string InstName> {
2502 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002503 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2504 (i16 GR16:$src1), (i16 GR16:$src2)),
2505 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2506 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2507 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002508}
2509
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002510defm : avx512_mask_binop_int<"kand", "KAND">;
2511defm : avx512_mask_binop_int<"kandn", "KANDN">;
2512defm : avx512_mask_binop_int<"kor", "KOR">;
2513defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2514defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002515
Craig Topper7b9cc142016-11-03 06:04:28 +00002516multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
2517 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002518 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2519 // for the DQI set, this type is legal and KxxxB instruction is used
2520 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00002521 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002522 (COPY_TO_REGCLASS
2523 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2524 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2525
2526 // All types smaller than 8 bits require conversion anyway
2527 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2528 (COPY_TO_REGCLASS (Inst
2529 (COPY_TO_REGCLASS VK1:$src1, VK16),
2530 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002531 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002532 (COPY_TO_REGCLASS (Inst
2533 (COPY_TO_REGCLASS VK2:$src1, VK16),
2534 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002535 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002536 (COPY_TO_REGCLASS (Inst
2537 (COPY_TO_REGCLASS VK4:$src1, VK16),
2538 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002539}
2540
Craig Topper7b9cc142016-11-03 06:04:28 +00002541defm : avx512_binop_pat<and, and, KANDWrr>;
2542defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
2543defm : avx512_binop_pat<or, or, KORWrr>;
2544defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
2545defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002546
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002547// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002548multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2549 RegisterClass KRCSrc, Predicate prd> {
2550 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002551 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002552 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2553 (ins KRC:$src1, KRC:$src2),
2554 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2555 VEX_4V, VEX_L;
2556
2557 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2558 (!cast<Instruction>(NAME##rr)
2559 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2560 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2561 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002562}
2563
Igor Bregera54a1a82015-09-08 13:10:00 +00002564defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2565defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2566defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002567
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002568// Mask bit testing
2569multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002570 SDNode OpNode, Predicate prd> {
2571 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002572 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002573 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002574 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2575}
2576
Igor Breger5ea0a6812015-08-31 13:30:19 +00002577multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2578 Predicate prdW = HasAVX512> {
2579 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2580 VEX, PD;
2581 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2582 VEX, PS;
2583 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2584 VEX, PS, VEX_W;
2585 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2586 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002587}
2588
2589defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002590defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002591
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002592// Mask shift
2593multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2594 SDNode OpNode> {
2595 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002596 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002597 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002598 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002599 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2600}
2601
2602multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2603 SDNode OpNode> {
2604 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002605 VEX, TAPD, VEX_W;
2606 let Predicates = [HasDQI] in
2607 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2608 VEX, TAPD;
2609 let Predicates = [HasBWI] in {
2610 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2611 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002612 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2613 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002614 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002615}
2616
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002617defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2618defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002619
2620// Mask setting all 0s or 1s
2621multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2622 let Predicates = [HasAVX512] in
2623 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2624 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2625 [(set KRC:$dst, (VT Val))]>;
2626}
2627
2628multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002629 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002630 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002631 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2632 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002633}
2634
2635defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2636defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2637
2638// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2639let Predicates = [HasAVX512] in {
2640 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00002641 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
2642 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002643 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002644 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2645 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002646 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002647 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2648 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002649}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002650
2651// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2652multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2653 RegisterClass RC, ValueType VT> {
2654 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2655 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002656
Igor Bregerf1bd7612016-03-06 07:46:03 +00002657 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002658 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002659}
2660
2661defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2662defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2663defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2664defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2665defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2666
2667defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2668defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2669defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2670defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2671
2672defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2673defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2674defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2675
2676defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2677defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2678
2679defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002680
Igor Breger999ac752016-03-08 15:21:25 +00002681def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002682 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002683 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2684 VK2))>;
2685def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002686 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002687 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2688 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002689def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2690 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002691def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2692 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002693def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2694 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2695
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002696
Igor Breger86724082016-08-14 05:25:07 +00002697// Patterns for kmask shift
2698multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
2699 def : Pat<(VT (X86vshli RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002700 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002701 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002702 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002703 RC))>;
2704 def : Pat<(VT (X86vsrli RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002705 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002706 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002707 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002708 RC))>;
2709}
2710
2711defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
2712defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
2713defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002714//===----------------------------------------------------------------------===//
2715// AVX-512 - Aligned and unaligned load and store
2716//
2717
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002718
2719multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002720 PatFrag ld_frag, PatFrag mload,
Craig Topperc9293492016-02-26 06:50:29 +00002721 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002722 let hasSideEffects = 0 in {
2723 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002724 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002725 _.ExeDomain>, EVEX;
2726 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2727 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002728 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002729 "${dst} {${mask}} {z}, $src}"),
Craig Topper5c46c752017-01-08 05:46:21 +00002730 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Igor Breger7a000f52016-01-21 14:18:11 +00002731 (_.VT _.RC:$src),
2732 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002733 EVEX, EVEX_KZ;
2734
Craig Topper4e7b8882016-10-03 02:00:29 +00002735 let canFoldAsLoad = 1, isReMaterializable = 1,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002736 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002737 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002738 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002739 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2740 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002741
Craig Topper63e2cd62017-01-14 07:50:52 +00002742 let Constraints = "$src0 = $dst", isConvertibleToThreeAddress = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002743 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2744 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2745 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2746 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002747 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002748 (_.VT _.RC:$src1),
2749 (_.VT _.RC:$src0))))], _.ExeDomain>,
2750 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002751 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002752 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2753 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002754 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2755 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002756 [(set _.RC:$dst, (_.VT
2757 (vselect _.KRCWM:$mask,
2758 (_.VT (bitconvert (ld_frag addr:$src1))),
2759 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002760 }
Craig Toppere1cac152016-06-07 07:27:54 +00002761 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002762 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2763 (ins _.KRCWM:$mask, _.MemOp:$src),
2764 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2765 "${dst} {${mask}} {z}, $src}",
2766 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2767 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2768 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002769 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002770 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2771 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2772
2773 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2774 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2775
2776 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2777 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2778 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002779}
2780
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002781multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2782 AVX512VLVectorVTInfo _,
Craig Topper4e7b8882016-10-03 02:00:29 +00002783 Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002784 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002785 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002786 masked_load_aligned512>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002787
2788 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002789 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002790 masked_load_aligned256>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002791 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002792 masked_load_aligned128>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002793 }
2794}
2795
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002796multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2797 AVX512VLVectorVTInfo _,
2798 Predicate prd,
Craig Topperc9293492016-02-26 06:50:29 +00002799 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002800 let Predicates = [prd] in
2801 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002802 masked_load_unaligned, SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002803
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002804 let Predicates = [prd, HasVLX] in {
2805 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002806 masked_load_unaligned, SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002807 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002808 masked_load_unaligned, SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002809 }
2810}
2811
2812multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002813 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002814
Craig Topper99f6b622016-05-01 01:03:56 +00002815 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00002816 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2817 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2818 [], _.ExeDomain>, EVEX;
2819 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2820 (ins _.KRCWM:$mask, _.RC:$src),
2821 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2822 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002823 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002824 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002825 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002826 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002827 "${dst} {${mask}} {z}, $src}",
2828 [], _.ExeDomain>, EVEX, EVEX_KZ;
Craig Topper99f6b622016-05-01 01:03:56 +00002829 }
Igor Breger81b79de2015-11-19 07:43:43 +00002830
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002831 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002832 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002833 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002834 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002835 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2836 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2837 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002838
2839 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2840 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2841 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002842}
2843
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002844
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002845multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2846 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002847 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002848 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2849 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002850
2851 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002852 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2853 masked_store_unaligned>, EVEX_V256;
2854 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2855 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002856 }
2857}
2858
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002859multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2860 AVX512VLVectorVTInfo _, Predicate prd> {
2861 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002862 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2863 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002864
2865 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002866 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2867 masked_store_aligned256>, EVEX_V256;
2868 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2869 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002870 }
2871}
2872
2873defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2874 HasAVX512>,
2875 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2876 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2877
2878defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2879 HasAVX512>,
2880 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2881 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2882
Craig Topperc9293492016-02-26 06:50:29 +00002883defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002884 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002885 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002886 PS, EVEX_CD8<32, CD8VF>;
2887
Craig Topper4e7b8882016-10-03 02:00:29 +00002888defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Topperc9293492016-02-26 06:50:29 +00002889 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002890 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2891 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002892
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002893defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2894 HasAVX512>,
2895 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2896 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002897
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002898defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2899 HasAVX512>,
2900 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2901 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002902
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002903defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2904 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002905 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2906
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002907defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2908 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002909 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2910
Craig Topperc9293492016-02-26 06:50:29 +00002911defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002912 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002913 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002914 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2915
Craig Topperc9293492016-02-26 06:50:29 +00002916defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002917 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002918 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002919 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002920
Craig Topperd875d6b2016-09-29 06:07:09 +00002921// Special instructions to help with spilling when we don't have VLX. We need
2922// to load or store from a ZMM register instead. These are converted in
2923// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00002924let isReMaterializable = 1, canFoldAsLoad = 1,
Craig Topperd875d6b2016-09-29 06:07:09 +00002925 isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in {
2926def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2927 "", []>;
2928def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2929 "", []>;
2930def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2931 "", []>;
2932def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2933 "", []>;
2934}
2935
2936let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00002937def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002938 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002939def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002940 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002941def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002942 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002943def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002944 "", []>;
2945}
2946
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002947def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002948 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002949 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002950 VK8), VR512:$src)>;
2951
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002952def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002953 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002954 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002955
Craig Topper33c550c2016-05-22 00:39:30 +00002956// These patterns exist to prevent the above patterns from introducing a second
2957// mask inversion when one already exists.
2958def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
2959 (bc_v8i64 (v16i32 immAllZerosV)),
2960 (v8i64 VR512:$src))),
2961 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
2962def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
2963 (v16i32 immAllZerosV),
2964 (v16i32 VR512:$src))),
2965 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
2966
Craig Topper96ab6fd2017-01-09 04:19:34 +00002967// Patterns for handling v8i1 selects of 256-bit vectors when VLX isn't
2968// available. Use a 512-bit operation and extract.
2969let Predicates = [HasAVX512, NoVLX] in {
2970def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
2971 (v8f32 VR256X:$src0))),
2972 (EXTRACT_SUBREG
2973 (v16f32
2974 (VMOVAPSZrrk
2975 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
2976 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
2977 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
2978 sub_ymm)>;
2979
2980def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
2981 (v8i32 VR256X:$src0))),
2982 (EXTRACT_SUBREG
2983 (v16i32
2984 (VMOVDQA32Zrrk
2985 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
2986 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
2987 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
2988 sub_ymm)>;
2989}
2990
Craig Topper14aa2662016-08-11 06:04:04 +00002991let Predicates = [HasVLX, NoBWI] in {
2992 // 128-bit load/store without BWI.
Craig Topper5ef13ba2016-12-26 07:26:07 +00002993 def : Pat<(alignedstore (v8i16 VR128X:$src), addr:$dst),
2994 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
2995 def : Pat<(alignedstore (v16i8 VR128X:$src), addr:$dst),
2996 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
2997 def : Pat<(store (v8i16 VR128X:$src), addr:$dst),
2998 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
2999 def : Pat<(store (v16i8 VR128X:$src), addr:$dst),
3000 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00003001
3002 // 256-bit load/store without BWI.
Craig Topper5ef13ba2016-12-26 07:26:07 +00003003 def : Pat<(alignedstore256 (v16i16 VR256X:$src), addr:$dst),
3004 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
3005 def : Pat<(alignedstore256 (v32i8 VR256X:$src), addr:$dst),
3006 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
3007 def : Pat<(store (v16i16 VR256X:$src), addr:$dst),
3008 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
3009 def : Pat<(store (v32i8 VR256X:$src), addr:$dst),
3010 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00003011}
3012
Craig Topper95bdabd2016-05-22 23:44:33 +00003013let Predicates = [HasVLX] in {
3014 // Special patterns for storing subvector extracts of lower 128-bits of 256.
3015 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
3016 def : Pat<(alignedstore (v2f64 (extract_subvector
3017 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
3018 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3019 def : Pat<(alignedstore (v4f32 (extract_subvector
3020 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
3021 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3022 def : Pat<(alignedstore (v2i64 (extract_subvector
3023 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
3024 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3025 def : Pat<(alignedstore (v4i32 (extract_subvector
3026 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
3027 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3028 def : Pat<(alignedstore (v8i16 (extract_subvector
3029 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
3030 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3031 def : Pat<(alignedstore (v16i8 (extract_subvector
3032 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
3033 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3034
3035 def : Pat<(store (v2f64 (extract_subvector
3036 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
3037 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3038 def : Pat<(store (v4f32 (extract_subvector
3039 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
3040 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3041 def : Pat<(store (v2i64 (extract_subvector
3042 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
3043 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3044 def : Pat<(store (v4i32 (extract_subvector
3045 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
3046 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3047 def : Pat<(store (v8i16 (extract_subvector
3048 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
3049 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3050 def : Pat<(store (v16i8 (extract_subvector
3051 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
3052 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3053
3054 // Special patterns for storing subvector extracts of lower 128-bits of 512.
3055 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
3056 def : Pat<(alignedstore (v2f64 (extract_subvector
3057 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3058 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3059 def : Pat<(alignedstore (v4f32 (extract_subvector
3060 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3061 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3062 def : Pat<(alignedstore (v2i64 (extract_subvector
3063 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3064 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3065 def : Pat<(alignedstore (v4i32 (extract_subvector
3066 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3067 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3068 def : Pat<(alignedstore (v8i16 (extract_subvector
3069 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3070 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3071 def : Pat<(alignedstore (v16i8 (extract_subvector
3072 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3073 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3074
3075 def : Pat<(store (v2f64 (extract_subvector
3076 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3077 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3078 def : Pat<(store (v4f32 (extract_subvector
3079 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3080 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3081 def : Pat<(store (v2i64 (extract_subvector
3082 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3083 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3084 def : Pat<(store (v4i32 (extract_subvector
3085 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3086 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3087 def : Pat<(store (v8i16 (extract_subvector
3088 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3089 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3090 def : Pat<(store (v16i8 (extract_subvector
3091 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3092 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3093
3094 // Special patterns for storing subvector extracts of lower 256-bits of 512.
3095 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
Craig Topper28e3dfc2016-11-09 05:31:57 +00003096 def : Pat<(alignedstore256 (v4f64 (extract_subvector
3097 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003098 (VMOVAPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3099 def : Pat<(alignedstore (v8f32 (extract_subvector
3100 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3101 (VMOVAPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003102 def : Pat<(alignedstore256 (v4i64 (extract_subvector
3103 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003104 (VMOVDQA64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003105 def : Pat<(alignedstore256 (v8i32 (extract_subvector
3106 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003107 (VMOVDQA32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003108 def : Pat<(alignedstore256 (v16i16 (extract_subvector
3109 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003110 (VMOVDQA32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003111 def : Pat<(alignedstore256 (v32i8 (extract_subvector
3112 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003113 (VMOVDQA32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3114
3115 def : Pat<(store (v4f64 (extract_subvector
3116 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3117 (VMOVUPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3118 def : Pat<(store (v8f32 (extract_subvector
3119 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3120 (VMOVUPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3121 def : Pat<(store (v4i64 (extract_subvector
3122 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3123 (VMOVDQU64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3124 def : Pat<(store (v8i32 (extract_subvector
3125 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3126 (VMOVDQU32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3127 def : Pat<(store (v16i16 (extract_subvector
3128 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3129 (VMOVDQU32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3130 def : Pat<(store (v32i8 (extract_subvector
3131 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3132 (VMOVDQU32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3133}
3134
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003135
3136// Move Int Doubleword to Packed Double Int
3137//
3138let ExeDomain = SSEPackedInt in {
3139def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
3140 "vmovd\t{$src, $dst|$dst, $src}",
3141 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003142 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003143 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003144def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003145 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003146 [(set VR128X:$dst,
3147 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00003148 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003149def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003150 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003151 [(set VR128X:$dst,
3152 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003153 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00003154let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3155def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3156 (ins i64mem:$src),
3157 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00003158 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003159let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003160def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003161 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003162 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003163 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003164def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003165 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003166 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003167 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003168def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003169 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003170 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003171 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
3172 EVEX_CD8<64, CD8VT1>;
3173}
3174} // ExeDomain = SSEPackedInt
3175
3176// Move Int Doubleword to Single Scalar
3177//
3178let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3179def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
3180 "vmovd\t{$src, $dst|$dst, $src}",
3181 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003182 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003183
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003184def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003185 "vmovd\t{$src, $dst|$dst, $src}",
3186 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
3187 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3188} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3189
3190// Move doubleword from xmm register to r/m32
3191//
3192let ExeDomain = SSEPackedInt in {
3193def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
3194 "vmovd\t{$src, $dst|$dst, $src}",
3195 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003196 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00003197 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003198def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003199 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003200 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003201 [(store (i32 (extractelt (v4i32 VR128X:$src),
3202 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
3203 EVEX, EVEX_CD8<32, CD8VT1>;
3204} // ExeDomain = SSEPackedInt
3205
3206// Move quadword from xmm1 register to r/m64
3207//
3208let ExeDomain = SSEPackedInt in {
3209def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
3210 "vmovq\t{$src, $dst|$dst, $src}",
3211 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003212 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00003213 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003214 Requires<[HasAVX512, In64BitMode]>;
3215
Craig Topperc648c9b2015-12-28 06:11:42 +00003216let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3217def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3218 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00003219 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00003220 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003221
Craig Topperc648c9b2015-12-28 06:11:42 +00003222def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3223 (ins i64mem:$dst, VR128X:$src),
3224 "vmovq\t{$src, $dst|$dst, $src}",
3225 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3226 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003227 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003228 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3229
3230let hasSideEffects = 0 in
3231def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003232 (ins VR128X:$src),
3233 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
3234 EVEX, VEX_W;
3235} // ExeDomain = SSEPackedInt
3236
3237// Move Scalar Single to Double Int
3238//
3239let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3240def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
3241 (ins FR32X:$src),
3242 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003243 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003244 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003245def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003246 (ins i32mem:$dst, FR32X:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003247 "vmovd\t{$src, $dst|$dst, $src}",
3248 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
3249 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3250} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3251
3252// Move Quadword Int to Packed Quadword Int
3253//
3254let ExeDomain = SSEPackedInt in {
3255def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3256 (ins i64mem:$src),
3257 "vmovq\t{$src, $dst|$dst, $src}",
3258 [(set VR128X:$dst,
3259 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
3260 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
3261} // ExeDomain = SSEPackedInt
3262
3263//===----------------------------------------------------------------------===//
3264// AVX-512 MOVSS, MOVSD
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003265//===----------------------------------------------------------------------===//
3266
Craig Topperc7de3a12016-07-29 02:49:08 +00003267multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003268 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003269 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3270 (ins _.RC:$src1, _.FRC:$src2),
3271 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3272 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
3273 (scalar_to_vector _.FRC:$src2))))],
3274 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3275 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3276 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3277 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3278 "$dst {${mask}} {z}, $src1, $src2}"),
3279 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3280 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3281 _.ImmAllZerosV)))],
3282 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
3283 let Constraints = "$src0 = $dst" in
3284 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3285 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3286 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3287 "$dst {${mask}}, $src1, $src2}"),
3288 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3289 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3290 (_.VT _.RC:$src0))))],
3291 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00003292 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003293 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3294 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3295 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3296 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3297 let mayLoad = 1, hasSideEffects = 0 in {
3298 let Constraints = "$src0 = $dst" in
3299 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3300 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3301 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3302 "$dst {${mask}}, $src}"),
3303 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
3304 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3305 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3306 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3307 "$dst {${mask}} {z}, $src}"),
3308 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003309 }
Craig Toppere1cac152016-06-07 07:27:54 +00003310 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3311 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3312 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3313 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00003314 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003315 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3316 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3317 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3318 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003319}
3320
Asaf Badouh41ecf462015-12-06 13:26:56 +00003321defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3322 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003323
Asaf Badouh41ecf462015-12-06 13:26:56 +00003324defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3325 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003326
Ayman Musa46af8f92016-11-13 14:29:32 +00003327
3328multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode,
3329 PatLeaf ZeroFP, X86VectorVTInfo _> {
3330
3331def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003332 (_.VT (scalar_to_vector
Ayman Musa46af8f92016-11-13 14:29:32 +00003333 (_.EltVT (X86selects (i1 (trunc GR32:$mask)),
3334 (_.EltVT _.FRC:$src1),
3335 (_.EltVT _.FRC:$src2))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003336 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrk)
Ayman Musa46af8f92016-11-13 14:29:32 +00003337 (COPY_TO_REGCLASS _.FRC:$src2, _.RC),
3338 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
3339 (_.VT _.RC:$src0),
3340 (COPY_TO_REGCLASS _.FRC:$src1, _.RC)),
3341 _.RC)>;
3342
3343def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003344 (_.VT (scalar_to_vector
Ayman Musa46af8f92016-11-13 14:29:32 +00003345 (_.EltVT (X86selects (i1 (trunc GR32:$mask)),
3346 (_.EltVT _.FRC:$src1),
3347 (_.EltVT ZeroFP))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003348 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrkz)
Ayman Musa46af8f92016-11-13 14:29:32 +00003349 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
3350 (_.VT _.RC:$src0),
3351 (COPY_TO_REGCLASS _.FRC:$src1, _.RC)),
3352 _.RC)>;
3353
3354}
3355
3356multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3357 dag Mask, RegisterClass MaskRC> {
3358
3359def : Pat<(masked_store addr:$dst, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003360 (_.info512.VT (insert_subvector undef,
Ayman Musa46af8f92016-11-13 14:29:32 +00003361 (_.info256.VT (insert_subvector undef,
3362 (_.info128.VT _.info128.RC:$src),
3363 (i64 0))),
3364 (i64 0)))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003365 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Ayman Musa46af8f92016-11-13 14:29:32 +00003366 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003367 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003368
3369}
3370
3371multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3372 dag Mask, RegisterClass MaskRC> {
3373
3374def : Pat<(_.info128.VT (extract_subvector
3375 (_.info512.VT (masked_load addr:$srcAddr, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003376 (_.info512.VT (bitconvert
Ayman Musa46af8f92016-11-13 14:29:32 +00003377 (v16i32 immAllZerosV))))),
3378 (i64 0))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003379 (!cast<Instruction>(InstrStr#rmkz)
Ayman Musa46af8f92016-11-13 14:29:32 +00003380 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
3381 addr:$srcAddr)>;
3382
3383def : Pat<(_.info128.VT (extract_subvector
3384 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3385 (_.info512.VT (insert_subvector undef,
3386 (_.info256.VT (insert_subvector undef,
3387 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
3388 (i64 0))),
3389 (i64 0))))),
3390 (i64 0))),
3391 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
3392 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
3393 addr:$srcAddr)>;
3394
3395}
3396
3397defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>;
3398defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>;
3399
3400defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3401 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
3402defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3403 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16>;
3404defm : avx512_store_scalar_lowering<"VMOVSDZ", avx512vl_f64_info,
3405 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8>;
3406
3407defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3408 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
3409defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3410 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16>;
3411defm : avx512_load_scalar_lowering<"VMOVSDZ", avx512vl_f64_info,
3412 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8>;
3413
Craig Topper74ed0872016-05-18 06:55:59 +00003414def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003415 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003416 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003417
Craig Topper74ed0872016-05-18 06:55:59 +00003418def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003419 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003420 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003421
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003422def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
3423 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
3424 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3425
Craig Topper99f6b622016-05-01 01:03:56 +00003426let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003427defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
3428 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3429 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
3430 XS, EVEX_4V, VEX_LIG;
3431
Craig Topper99f6b622016-05-01 01:03:56 +00003432let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003433defm VMOVSSDrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
3434 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3435 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
3436 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003437
3438let Predicates = [HasAVX512] in {
3439 let AddedComplexity = 15 in {
3440 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
3441 // MOVS{S,D} to the lower bits.
3442 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003443 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), FR32X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003444 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003445 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003446 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003447 (VMOVSSZrr (v4i32 (AVX512_128_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003448 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003449 (VMOVSDZrr (v2f64 (AVX512_128_SET0)), FR64X:$src)>;
Craig Topper3f8126e2016-08-13 05:43:20 +00003450 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003451
3452 // Move low f32 and clear high bits.
3453 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3454 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003455 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003456 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3457 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3458 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003459 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003460 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003461 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
3462 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003463 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003464 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
3465 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
3466 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003467 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003468 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003469
3470 let AddedComplexity = 20 in {
3471 // MOVSSrm zeros the high parts of the register; represent this
3472 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3473 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3474 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3475 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3476 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3477 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3478 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003479 def : Pat<(v4f32 (X86vzload addr:$src)),
3480 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003481
3482 // MOVSDrm zeros the high parts of the register; represent this
3483 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3484 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3485 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3486 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3487 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3488 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3489 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3490 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3491 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3492 def : Pat<(v2f64 (X86vzload addr:$src)),
3493 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3494
3495 // Represent the same patterns above but in the form they appear for
3496 // 256-bit types
3497 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3498 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003499 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003500 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3501 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3502 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003503 def : Pat<(v8f32 (X86vzload addr:$src)),
3504 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003505 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3506 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3507 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003508 def : Pat<(v4f64 (X86vzload addr:$src)),
3509 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003510
3511 // Represent the same patterns above but in the form they appear for
3512 // 512-bit types
3513 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3514 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3515 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3516 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3517 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3518 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003519 def : Pat<(v16f32 (X86vzload addr:$src)),
3520 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003521 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3522 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3523 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003524 def : Pat<(v8f64 (X86vzload addr:$src)),
3525 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003526 }
3527 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3528 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003529 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003530 FR32X:$src)), sub_xmm)>;
3531 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3532 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003533 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003534 FR64X:$src)), sub_xmm)>;
3535 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3536 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003537 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003538
3539 // Move low f64 and clear high bits.
3540 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3541 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003542 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003543 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003544 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
3545 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003546 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003547 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003548
3549 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003550 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003551 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003552 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003553 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003554 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003555
3556 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003557 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003558 addr:$dst),
3559 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003560
3561 // Shuffle with VMOVSS
3562 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3563 (VMOVSSZrr (v4i32 VR128X:$src1),
3564 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3565 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3566 (VMOVSSZrr (v4f32 VR128X:$src1),
3567 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3568
3569 // 256-bit variants
3570 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3571 (SUBREG_TO_REG (i32 0),
3572 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3573 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3574 sub_xmm)>;
3575 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3576 (SUBREG_TO_REG (i32 0),
3577 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3578 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3579 sub_xmm)>;
3580
3581 // Shuffle with VMOVSD
3582 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3583 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3584 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3585 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3586 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3587 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3588 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3589 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3590
3591 // 256-bit variants
3592 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3593 (SUBREG_TO_REG (i32 0),
3594 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3595 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3596 sub_xmm)>;
3597 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3598 (SUBREG_TO_REG (i32 0),
3599 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3600 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3601 sub_xmm)>;
3602
3603 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3604 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3605 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3606 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3607 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3608 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3609 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3610 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3611}
3612
3613let AddedComplexity = 15 in
3614def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3615 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003616 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003617 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003618 (v2i64 VR128X:$src))))],
3619 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3620
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003621let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00003622 let AddedComplexity = 15 in {
3623 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3624 (VMOVDI2PDIZrr GR32:$src)>;
3625
3626 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3627 (VMOV64toPQIZrr GR64:$src)>;
3628
3629 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3630 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3631 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003632
3633 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
3634 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3635 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00003636 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003637 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3638 let AddedComplexity = 20 in {
3639 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3640 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003641 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3642 (VMOVDI2PDIZrm addr:$src)>;
3643 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3644 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003645 def : Pat<(v4i32 (X86vzload addr:$src)),
3646 (VMOVDI2PDIZrm addr:$src)>;
3647 def : Pat<(v8i32 (X86vzload addr:$src)),
3648 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003649 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003650 (VMOVQI2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003651 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003652 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003653 def : Pat<(v2i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003654 (VMOVQI2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00003655 def : Pat<(v4i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003656 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003657 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003658
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003659 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3660 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3661 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3662 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003663 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3664 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3665 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3666
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003667 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003668 def : Pat<(v16i32 (X86vzload addr:$src)),
3669 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003670 def : Pat<(v8i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003671 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003672}
3673
3674def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
3675 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3676
3677def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
3678 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3679
3680def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
3681 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3682
3683def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
3684 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3685
3686//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003687// AVX-512 - Non-temporals
3688//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003689let SchedRW = [WriteLoad] in {
3690 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3691 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3692 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3693 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3694 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003695
Craig Topper2f90c1f2016-06-07 07:27:57 +00003696 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00003697 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003698 (ins i256mem:$src),
3699 "vmovntdqa\t{$src, $dst|$dst, $src}",
3700 [(set VR256X:$dst, (int_x86_avx2_movntdqa addr:$src))],
3701 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3702 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003703
Robert Khasanoved882972014-08-13 10:46:00 +00003704 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003705 (ins i128mem:$src),
3706 "vmovntdqa\t{$src, $dst|$dst, $src}",
3707 [(set VR128X:$dst, (int_x86_sse41_movntdqa addr:$src))],
3708 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3709 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003710 }
Adam Nemetefd07852014-06-18 16:51:10 +00003711}
3712
Igor Bregerd3341f52016-01-20 13:11:47 +00003713multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3714 PatFrag st_frag = alignednontemporalstore,
3715 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00003716 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003717 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003718 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003719 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3720 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003721}
3722
Igor Bregerd3341f52016-01-20 13:11:47 +00003723multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3724 AVX512VLVectorVTInfo VTInfo> {
3725 let Predicates = [HasAVX512] in
3726 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003727
Igor Bregerd3341f52016-01-20 13:11:47 +00003728 let Predicates = [HasAVX512, HasVLX] in {
3729 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3730 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003731 }
3732}
3733
Igor Bregerd3341f52016-01-20 13:11:47 +00003734defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3735defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3736defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003737
Craig Topper707c89c2016-05-08 23:43:17 +00003738let Predicates = [HasAVX512], AddedComplexity = 400 in {
3739 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
3740 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3741 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
3742 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3743 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
3744 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003745
3746 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
3747 (VMOVNTDQAZrm addr:$src)>;
3748 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
3749 (VMOVNTDQAZrm addr:$src)>;
3750 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
3751 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003752 def : Pat<(v16i32 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003753 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003754 def : Pat<(v32i16 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003755 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003756 def : Pat<(v64i8 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003757 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00003758}
3759
Craig Topperc41320d2016-05-08 23:08:45 +00003760let Predicates = [HasVLX], AddedComplexity = 400 in {
3761 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
3762 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3763 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
3764 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3765 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
3766 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3767
Simon Pilgrim9a896232016-06-07 13:34:24 +00003768 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
3769 (VMOVNTDQAZ256rm addr:$src)>;
3770 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
3771 (VMOVNTDQAZ256rm addr:$src)>;
3772 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
3773 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003774 def : Pat<(v8i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003775 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003776 def : Pat<(v16i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003777 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003778 def : Pat<(v32i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003779 (VMOVNTDQAZ256rm addr:$src)>;
3780
Craig Topperc41320d2016-05-08 23:08:45 +00003781 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
3782 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3783 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
3784 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3785 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
3786 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003787
3788 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
3789 (VMOVNTDQAZ128rm addr:$src)>;
3790 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
3791 (VMOVNTDQAZ128rm addr:$src)>;
3792 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
3793 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003794 def : Pat<(v4i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003795 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003796 def : Pat<(v8i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003797 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003798 def : Pat<(v16i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003799 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00003800}
3801
Adam Nemet7f62b232014-06-10 16:39:53 +00003802//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003803// AVX-512 - Integer arithmetic
3804//
3805multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003806 X86VectorVTInfo _, OpndItins itins,
3807 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003808 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003809 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003810 "$src2, $src1", "$src1, $src2",
3811 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003812 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003813 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003814
Craig Toppere1cac152016-06-07 07:27:54 +00003815 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3816 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3817 "$src2, $src1", "$src1, $src2",
3818 (_.VT (OpNode _.RC:$src1,
3819 (bitconvert (_.LdFrag addr:$src2)))),
3820 itins.rm>,
3821 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003822}
3823
3824multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3825 X86VectorVTInfo _, OpndItins itins,
3826 bit IsCommutable = 0> :
3827 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00003828 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3829 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3830 "${src2}"##_.BroadcastStr##", $src1",
3831 "$src1, ${src2}"##_.BroadcastStr,
3832 (_.VT (OpNode _.RC:$src1,
3833 (X86VBroadcast
3834 (_.ScalarLdFrag addr:$src2)))),
3835 itins.rm>,
3836 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003837}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003838
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003839multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3840 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3841 Predicate prd, bit IsCommutable = 0> {
3842 let Predicates = [prd] in
3843 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3844 IsCommutable>, EVEX_V512;
3845
3846 let Predicates = [prd, HasVLX] in {
3847 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3848 IsCommutable>, EVEX_V256;
3849 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3850 IsCommutable>, EVEX_V128;
3851 }
3852}
3853
Robert Khasanov545d1b72014-10-14 14:36:19 +00003854multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3855 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3856 Predicate prd, bit IsCommutable = 0> {
3857 let Predicates = [prd] in
3858 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3859 IsCommutable>, EVEX_V512;
3860
3861 let Predicates = [prd, HasVLX] in {
3862 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3863 IsCommutable>, EVEX_V256;
3864 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3865 IsCommutable>, EVEX_V128;
3866 }
3867}
3868
3869multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3870 OpndItins itins, Predicate prd,
3871 bit IsCommutable = 0> {
3872 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3873 itins, prd, IsCommutable>,
3874 VEX_W, EVEX_CD8<64, CD8VF>;
3875}
3876
3877multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3878 OpndItins itins, Predicate prd,
3879 bit IsCommutable = 0> {
3880 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3881 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3882}
3883
3884multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3885 OpndItins itins, Predicate prd,
3886 bit IsCommutable = 0> {
3887 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3888 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3889}
3890
3891multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3892 OpndItins itins, Predicate prd,
3893 bit IsCommutable = 0> {
3894 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3895 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3896}
3897
3898multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3899 SDNode OpNode, OpndItins itins, Predicate prd,
3900 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003901 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003902 IsCommutable>;
3903
Igor Bregerf2460112015-07-26 14:41:44 +00003904 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003905 IsCommutable>;
3906}
3907
3908multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3909 SDNode OpNode, OpndItins itins, Predicate prd,
3910 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003911 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003912 IsCommutable>;
3913
Igor Bregerf2460112015-07-26 14:41:44 +00003914 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003915 IsCommutable>;
3916}
3917
3918multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3919 bits<8> opc_d, bits<8> opc_q,
3920 string OpcodeStr, SDNode OpNode,
3921 OpndItins itins, bit IsCommutable = 0> {
3922 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3923 itins, HasAVX512, IsCommutable>,
3924 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3925 itins, HasBWI, IsCommutable>;
3926}
3927
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003928multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003929 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003930 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3931 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003932 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003933 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003934 "$src2, $src1","$src1, $src2",
3935 (_Dst.VT (OpNode
3936 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003937 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003938 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003939 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003940 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3941 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3942 "$src2, $src1", "$src1, $src2",
3943 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3944 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003945 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00003946 AVX512BIBase, EVEX_4V;
3947
3948 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Coby Tayree99a66392016-11-20 17:19:55 +00003949 (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2),
Craig Toppere1cac152016-06-07 07:27:54 +00003950 OpcodeStr,
3951 "${src2}"##_Brdct.BroadcastStr##", $src1",
Coby Tayree99a66392016-11-20 17:19:55 +00003952 "$src1, ${src2}"##_Brdct.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00003953 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3954 (_Brdct.VT (X86VBroadcast
3955 (_Brdct.ScalarLdFrag addr:$src2)))))),
3956 itins.rm>,
3957 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003958}
3959
Robert Khasanov545d1b72014-10-14 14:36:19 +00003960defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3961 SSE_INTALU_ITINS_P, 1>;
3962defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3963 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003964defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3965 SSE_INTALU_ITINS_P, HasBWI, 1>;
3966defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3967 SSE_INTALU_ITINS_P, HasBWI, 0>;
3968defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003969 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003970defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003971 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003972defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003973 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003974defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003975 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003976defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003977 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003978defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003979 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003980defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003981 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003982defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003983 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003984defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003985 SSE_INTALU_ITINS_P, HasBWI, 1>;
3986
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003987multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003988 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
3989 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
3990 let Predicates = [prd] in
3991 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3992 _SrcVTInfo.info512, _DstVTInfo.info512,
3993 v8i64_info, IsCommutable>,
3994 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3995 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003996 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003997 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003998 v4i64x_info, IsCommutable>,
3999 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004000 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004001 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004002 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004003 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
4004 }
Michael Liao66233b72015-08-06 09:06:20 +00004005}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004006
4007defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004008 avx512vl_i32_info, avx512vl_i64_info,
4009 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004010defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004011 avx512vl_i32_info, avx512vl_i64_info,
4012 X86pmuludq, HasAVX512, 1>;
4013defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
4014 avx512vl_i8_info, avx512vl_i8_info,
4015 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004016
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004017multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4018 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00004019 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4020 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
4021 OpcodeStr,
4022 "${src2}"##_Src.BroadcastStr##", $src1",
4023 "$src1, ${src2}"##_Src.BroadcastStr,
4024 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4025 (_Src.VT (X86VBroadcast
4026 (_Src.ScalarLdFrag addr:$src2))))))>,
4027 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004028}
4029
Michael Liao66233b72015-08-06 09:06:20 +00004030multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
4031 SDNode OpNode,X86VectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004032 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004033 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004034 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004035 "$src2, $src1","$src1, $src2",
4036 (_Dst.VT (OpNode
4037 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00004038 (_Src.VT _Src.RC:$src2))),
4039 NoItinerary, IsCommutable>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004040 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004041 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4042 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4043 "$src2, $src1", "$src1, $src2",
4044 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
4045 (bitconvert (_Src.LdFrag addr:$src2))))>,
4046 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004047}
4048
4049multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
4050 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004051 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004052 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
4053 v32i16_info>,
4054 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
4055 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004056 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004057 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
4058 v16i16x_info>,
4059 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
4060 v16i16x_info>, EVEX_V256;
4061 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
4062 v8i16x_info>,
4063 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
4064 v8i16x_info>, EVEX_V128;
4065 }
4066}
4067multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
4068 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004069 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004070 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
4071 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004072 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004073 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
4074 v32i8x_info>, EVEX_V256;
4075 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
4076 v16i8x_info>, EVEX_V128;
4077 }
4078}
Igor Bregerf7fd5472015-07-21 07:11:28 +00004079
4080multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
4081 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004082 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004083 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00004084 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Craig Topper37e8c542016-08-14 17:57:22 +00004085 _Dst.info512, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004086 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00004087 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Craig Topper37e8c542016-08-14 17:57:22 +00004088 _Dst.info256, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004089 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Craig Topper37e8c542016-08-14 17:57:22 +00004090 _Dst.info128, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004091 }
4092}
4093
Craig Topperb6da6542016-05-01 17:38:32 +00004094defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
4095defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
4096defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
4097defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004098
Craig Topper5acb5a12016-05-01 06:24:57 +00004099defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
4100 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
4101defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Topper37e8c542016-08-14 17:57:22 +00004102 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004103
Igor Bregerf2460112015-07-26 14:41:44 +00004104defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004105 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004106defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004107 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004108defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004109 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004110
Igor Bregerf2460112015-07-26 14:41:44 +00004111defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004112 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004113defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004114 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004115defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004116 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004117
Igor Bregerf2460112015-07-26 14:41:44 +00004118defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004119 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004120defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004121 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004122defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004123 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004124
Igor Bregerf2460112015-07-26 14:41:44 +00004125defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004126 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004127defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004128 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004129defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004130 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00004131
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00004132// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4133let Predicates = [HasDQI, NoVLX] in {
4134 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4135 (EXTRACT_SUBREG
4136 (VPMULLQZrr
4137 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4138 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4139 sub_ymm)>;
4140
4141 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4142 (EXTRACT_SUBREG
4143 (VPMULLQZrr
4144 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4145 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4146 sub_xmm)>;
4147}
4148
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004149//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004150// AVX-512 Logical Instructions
4151//===----------------------------------------------------------------------===//
4152
Craig Topperabe80cc2016-08-28 06:06:28 +00004153multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4154 X86VectorVTInfo _, OpndItins itins,
4155 bit IsCommutable = 0> {
4156 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
4157 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4158 "$src2, $src1", "$src1, $src2",
4159 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4160 (bitconvert (_.VT _.RC:$src2)))),
4161 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4162 _.RC:$src2)))),
4163 itins.rr, IsCommutable>,
4164 AVX512BIBase, EVEX_4V;
4165
4166 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4167 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4168 "$src2, $src1", "$src1, $src2",
4169 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4170 (bitconvert (_.LdFrag addr:$src2)))),
4171 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4172 (bitconvert (_.LdFrag addr:$src2)))))),
4173 itins.rm>,
4174 AVX512BIBase, EVEX_4V;
4175}
4176
4177multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4178 X86VectorVTInfo _, OpndItins itins,
4179 bit IsCommutable = 0> :
4180 avx512_logic_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
4181 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4182 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4183 "${src2}"##_.BroadcastStr##", $src1",
4184 "$src1, ${src2}"##_.BroadcastStr,
4185 (_.i64VT (OpNode _.RC:$src1,
4186 (bitconvert
4187 (_.VT (X86VBroadcast
4188 (_.ScalarLdFrag addr:$src2)))))),
4189 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4190 (bitconvert
4191 (_.VT (X86VBroadcast
4192 (_.ScalarLdFrag addr:$src2)))))))),
4193 itins.rm>,
4194 AVX512BIBase, EVEX_4V, EVEX_B;
4195}
4196
4197multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
4198 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
4199 Predicate prd, bit IsCommutable = 0> {
4200 let Predicates = [prd] in
4201 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
4202 IsCommutable>, EVEX_V512;
4203
4204 let Predicates = [prd, HasVLX] in {
4205 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
4206 IsCommutable>, EVEX_V256;
4207 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
4208 IsCommutable>, EVEX_V128;
4209 }
4210}
4211
4212multiclass avx512_logic_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
4213 OpndItins itins, Predicate prd,
4214 bit IsCommutable = 0> {
4215 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
4216 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
4217}
4218
4219multiclass avx512_logic_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
4220 OpndItins itins, Predicate prd,
4221 bit IsCommutable = 0> {
4222 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
4223 itins, prd, IsCommutable>,
4224 VEX_W, EVEX_CD8<64, CD8VF>;
4225}
4226
4227multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
4228 SDNode OpNode, OpndItins itins, Predicate prd,
4229 bit IsCommutable = 0> {
4230 defm Q : avx512_logic_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
4231 IsCommutable>;
4232
4233 defm D : avx512_logic_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
4234 IsCommutable>;
4235}
4236
4237defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004238 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004239defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004240 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004241defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004242 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004243defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00004244 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004245
4246//===----------------------------------------------------------------------===//
4247// AVX-512 FP arithmetic
4248//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004249multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4250 SDNode OpNode, SDNode VecNode, OpndItins itins,
4251 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004252 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004253 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4254 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4255 "$src2, $src1", "$src1, $src2",
4256 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4257 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00004258 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004259
4260 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00004261 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004262 "$src2, $src1", "$src1, $src2",
4263 (VecNode (_.VT _.RC:$src1),
4264 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4265 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00004266 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00004267 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004268 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004269 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004270 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4271 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004272 itins.rr> {
4273 let isCommutable = IsCommutable;
4274 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004275 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004276 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004277 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4278 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004279 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004280 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004281 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004282}
4283
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004284multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004285 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004286 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004287 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4288 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4289 "$rc, $src2, $src1", "$src1, $src2, $rc",
4290 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004291 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004292 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004293}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004294multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4295 SDNode VecNode, OpndItins itins, bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004296 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004297 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4298 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004299 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004300 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004301 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004302}
4303
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004304multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4305 SDNode VecNode,
4306 SizeItins itins, bit IsCommutable> {
4307 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4308 itins.s, IsCommutable>,
4309 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
4310 itins.s, IsCommutable>,
4311 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4312 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4313 itins.d, IsCommutable>,
4314 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
4315 itins.d, IsCommutable>,
4316 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4317}
4318
4319multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
4320 SDNode VecNode,
4321 SizeItins itins, bit IsCommutable> {
4322 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4323 itins.s, IsCommutable>,
4324 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
4325 itins.s, IsCommutable>,
4326 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4327 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4328 itins.d, IsCommutable>,
4329 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
4330 itins.d, IsCommutable>,
4331 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4332}
4333defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
Craig Topper55353582016-08-02 06:16:51 +00004334defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_MUL_ITINS_S, 1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004335defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
Craig Topper55353582016-08-02 06:16:51 +00004336defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_DIV_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004337defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 0>;
4338defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 0>;
4339
4340// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
4341// X86fminc and X86fmaxc instead of X86fmin and X86fmax
4342multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
4343 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper79011a62016-07-26 08:06:18 +00004344 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004345 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4346 (ins _.FRC:$src1, _.FRC:$src2),
4347 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4348 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004349 itins.rr> {
4350 let isCommutable = 1;
4351 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004352 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4353 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4354 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4355 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4356 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4357 }
4358}
4359defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
4360 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4361 EVEX_CD8<32, CD8VT1>;
4362
4363defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
4364 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4365 EVEX_CD8<64, CD8VT1>;
4366
4367defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
4368 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4369 EVEX_CD8<32, CD8VT1>;
4370
4371defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
4372 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4373 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004374
Craig Topper375aa902016-12-19 00:42:28 +00004375multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004376 X86VectorVTInfo _, OpndItins itins,
4377 bit IsCommutable> {
Craig Topper375aa902016-12-19 00:42:28 +00004378 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004379 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4380 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4381 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004382 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
4383 IsCommutable>, EVEX_4V;
Craig Topper375aa902016-12-19 00:42:28 +00004384 let mayLoad = 1 in {
4385 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4386 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4387 "$src2, $src1", "$src1, $src2",
4388 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
4389 EVEX_4V;
4390 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4391 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4392 "${src2}"##_.BroadcastStr##", $src1",
4393 "$src1, ${src2}"##_.BroadcastStr,
4394 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4395 (_.ScalarLdFrag addr:$src2)))),
4396 itins.rm>, EVEX_4V, EVEX_B;
4397 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004398 }
Robert Khasanov595e5982014-10-29 15:43:02 +00004399}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004400
Craig Topper375aa902016-12-19 00:42:28 +00004401multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004402 X86VectorVTInfo _> {
4403 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004404 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4405 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
4406 "$rc, $src2, $src1", "$src1, $src2, $rc",
4407 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
4408 EVEX_4V, EVEX_B, EVEX_RC;
4409}
4410
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004411
Craig Topper375aa902016-12-19 00:42:28 +00004412multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004413 X86VectorVTInfo _> {
4414 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004415 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4416 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4417 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
4418 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
4419 EVEX_4V, EVEX_B;
4420}
4421
Craig Topper375aa902016-12-19 00:42:28 +00004422multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004423 Predicate prd, SizeItins itins,
4424 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00004425 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004426 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00004427 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004428 EVEX_CD8<32, CD8VF>;
4429 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00004430 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004431 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00004432 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004433
Robert Khasanov595e5982014-10-29 15:43:02 +00004434 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00004435 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004436 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004437 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004438 EVEX_CD8<32, CD8VF>;
4439 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004440 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004441 EVEX_CD8<32, CD8VF>;
4442 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004443 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004444 EVEX_CD8<64, CD8VF>;
4445 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004446 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004447 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004448 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004449}
4450
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004451multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004452 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004453 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004454 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004455 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4456}
4457
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004458multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004459 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004460 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004461 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004462 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4463}
4464
Craig Topper9433f972016-08-02 06:16:53 +00004465defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
4466 SSE_ALU_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004467 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004468defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
4469 SSE_MUL_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004470 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004471defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004472 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004473defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004474 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004475defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
4476 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004477 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004478defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
4479 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004480 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00004481let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00004482 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
4483 SSE_ALU_ITINS_P, 1>;
4484 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
4485 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00004486}
Craig Topper375aa902016-12-19 00:42:28 +00004487defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004488 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004489defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004490 SSE_ALU_ITINS_P, 0>;
Craig Topper375aa902016-12-19 00:42:28 +00004491defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004492 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004493defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004494 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004495
Craig Topper8f6827c2016-08-31 05:37:52 +00004496// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00004497multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
4498 X86VectorVTInfo _, Predicate prd> {
4499let Predicates = [prd] in {
4500 // Masked register-register logical operations.
4501 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4502 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4503 _.RC:$src0)),
4504 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
4505 _.RC:$src1, _.RC:$src2)>;
4506 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4507 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4508 _.ImmAllZerosV)),
4509 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
4510 _.RC:$src2)>;
4511 // Masked register-memory logical operations.
4512 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4513 (bitconvert (_.i64VT (OpNode _.RC:$src1,
4514 (load addr:$src2)))),
4515 _.RC:$src0)),
4516 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
4517 _.RC:$src1, addr:$src2)>;
4518 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4519 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
4520 _.ImmAllZerosV)),
4521 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
4522 addr:$src2)>;
4523 // Register-broadcast logical operations.
4524 def : Pat<(_.i64VT (OpNode _.RC:$src1,
4525 (bitconvert (_.VT (X86VBroadcast
4526 (_.ScalarLdFrag addr:$src2)))))),
4527 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
4528 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4529 (bitconvert
4530 (_.i64VT (OpNode _.RC:$src1,
4531 (bitconvert (_.VT
4532 (X86VBroadcast
4533 (_.ScalarLdFrag addr:$src2))))))),
4534 _.RC:$src0)),
4535 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
4536 _.RC:$src1, addr:$src2)>;
4537 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4538 (bitconvert
4539 (_.i64VT (OpNode _.RC:$src1,
4540 (bitconvert (_.VT
4541 (X86VBroadcast
4542 (_.ScalarLdFrag addr:$src2))))))),
4543 _.ImmAllZerosV)),
4544 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
4545 _.RC:$src1, addr:$src2)>;
4546}
Craig Topper8f6827c2016-08-31 05:37:52 +00004547}
4548
Craig Topper45d65032016-09-02 05:29:13 +00004549multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
4550 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
4551 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
4552 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
4553 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
4554 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
4555 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00004556}
4557
Craig Topper45d65032016-09-02 05:29:13 +00004558defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
4559defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
4560defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
4561defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
4562
Craig Topper2baef8f2016-12-18 04:17:00 +00004563let Predicates = [HasVLX,HasDQI] in {
Craig Topperd3295c62016-12-17 19:26:00 +00004564 // Use packed logical operations for scalar ops.
4565 def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)),
4566 (COPY_TO_REGCLASS (VANDPDZ128rr
4567 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4568 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4569 def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)),
4570 (COPY_TO_REGCLASS (VORPDZ128rr
4571 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4572 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4573 def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)),
4574 (COPY_TO_REGCLASS (VXORPDZ128rr
4575 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4576 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4577 def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)),
4578 (COPY_TO_REGCLASS (VANDNPDZ128rr
4579 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4580 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4581
4582 def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)),
4583 (COPY_TO_REGCLASS (VANDPSZ128rr
4584 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4585 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4586 def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)),
4587 (COPY_TO_REGCLASS (VORPSZ128rr
4588 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4589 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4590 def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)),
4591 (COPY_TO_REGCLASS (VXORPSZ128rr
4592 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4593 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4594 def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)),
4595 (COPY_TO_REGCLASS (VANDNPSZ128rr
4596 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4597 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4598}
4599
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004600multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
4601 X86VectorVTInfo _> {
4602 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4603 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4604 "$src2, $src1", "$src1, $src2",
4605 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004606 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4607 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4608 "$src2, $src1", "$src1, $src2",
4609 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
4610 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4611 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4612 "${src2}"##_.BroadcastStr##", $src1",
4613 "$src1, ${src2}"##_.BroadcastStr,
4614 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4615 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
4616 EVEX_4V, EVEX_B;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004617}
4618
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004619multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
4620 X86VectorVTInfo _> {
4621 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4622 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4623 "$src2, $src1", "$src1, $src2",
4624 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00004625 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4626 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4627 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00004628 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00004629 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4630 (i32 FROUND_CURRENT))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004631}
4632
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004633multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00004634 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004635 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
4636 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00004637 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004638 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
4639 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004640 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
4641 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004642 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004643 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
4644 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004645 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
4646
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004647 // Define only if AVX512VL feature is present.
4648 let Predicates = [HasVLX] in {
4649 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
4650 EVEX_V128, EVEX_CD8<32, CD8VF>;
4651 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
4652 EVEX_V256, EVEX_CD8<32, CD8VF>;
4653 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
4654 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4655 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
4656 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4657 }
4658}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004659defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004660
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004661//===----------------------------------------------------------------------===//
4662// AVX-512 VPTESTM instructions
4663//===----------------------------------------------------------------------===//
4664
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004665multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
4666 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00004667 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004668 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
4669 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4670 "$src2, $src1", "$src1, $src2",
4671 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
4672 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004673 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4674 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4675 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00004676 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004677 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
4678 EVEX_4V,
4679 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004680}
4681
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004682multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4683 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004684 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4685 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4686 "${src2}"##_.BroadcastStr##", $src1",
4687 "$src1, ${src2}"##_.BroadcastStr,
4688 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
4689 (_.ScalarLdFrag addr:$src2))))>,
4690 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004691}
Igor Bregerfca0a342016-01-28 13:19:25 +00004692
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004693// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00004694multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
4695 X86VectorVTInfo _, string Suffix> {
4696 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
4697 (_.KVT (COPY_TO_REGCLASS
4698 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004699 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004700 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004701 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004702 _.RC:$src2, _.SubRegIdx)),
4703 _.KRC))>;
4704}
4705
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004706multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004707 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004708 let Predicates = [HasAVX512] in
4709 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
4710 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4711
4712 let Predicates = [HasAVX512, HasVLX] in {
4713 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
4714 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4715 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
4716 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4717 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004718 let Predicates = [HasAVX512, NoVLX] in {
4719 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
4720 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004721 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004722}
4723
4724multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4725 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004726 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004727 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004728 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004729}
4730
4731multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
4732 SDNode OpNode> {
4733 let Predicates = [HasBWI] in {
4734 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
4735 EVEX_V512, VEX_W;
4736 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
4737 EVEX_V512;
4738 }
4739 let Predicates = [HasVLX, HasBWI] in {
4740
4741 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
4742 EVEX_V256, VEX_W;
4743 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
4744 EVEX_V128, VEX_W;
4745 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
4746 EVEX_V256;
4747 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
4748 EVEX_V128;
4749 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004750
Igor Bregerfca0a342016-01-28 13:19:25 +00004751 let Predicates = [HasAVX512, NoVLX] in {
4752 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
4753 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
4754 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
4755 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004756 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004757
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004758}
4759
4760multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
4761 SDNode OpNode> :
4762 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
4763 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
4764
4765defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
4766defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004767
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004768
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004769//===----------------------------------------------------------------------===//
4770// AVX-512 Shift instructions
4771//===----------------------------------------------------------------------===//
4772multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00004773 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004774 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00004775 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004776 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004777 "$src2, $src1", "$src1, $src2",
4778 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004779 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00004780 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004781 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004782 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004783 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
4784 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004785 SSE_INTSHIFT_ITINS_P.rm>;
Craig Topper05948fb2016-08-02 05:11:15 +00004786 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004787}
4788
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004789multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
4790 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004791 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004792 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
4793 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
4794 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
4795 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004796 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004797}
4798
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004799multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004800 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004801 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00004802 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004803 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4804 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
4805 "$src2, $src1", "$src1, $src2",
4806 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004807 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004808 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4809 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
4810 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00004811 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004812 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004813 EVEX_4V;
Craig Topper05948fb2016-08-02 05:11:15 +00004814 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004815}
4816
Cameron McInally5fb084e2014-12-11 17:13:05 +00004817multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004818 ValueType SrcVT, PatFrag bc_frag,
4819 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
4820 let Predicates = [prd] in
4821 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4822 VTInfo.info512>, EVEX_V512,
4823 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
4824 let Predicates = [prd, HasVLX] in {
4825 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4826 VTInfo.info256>, EVEX_V256,
4827 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4828 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4829 VTInfo.info128>, EVEX_V128,
4830 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4831 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004832}
4833
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004834multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4835 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004836 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004837 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004838 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004839 avx512vl_i64_info, HasAVX512>, VEX_W;
4840 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4841 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004842}
4843
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004844multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4845 string OpcodeStr, SDNode OpNode,
4846 AVX512VLVectorVTInfo VTInfo> {
4847 let Predicates = [HasAVX512] in
4848 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4849 VTInfo.info512>,
4850 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4851 VTInfo.info512>, EVEX_V512;
4852 let Predicates = [HasAVX512, HasVLX] in {
4853 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4854 VTInfo.info256>,
4855 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4856 VTInfo.info256>, EVEX_V256;
4857 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4858 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004859 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004860 VTInfo.info128>, EVEX_V128;
4861 }
4862}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004863
Michael Liao66233b72015-08-06 09:06:20 +00004864multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004865 Format ImmFormR, Format ImmFormM,
4866 string OpcodeStr, SDNode OpNode> {
4867 let Predicates = [HasBWI] in
4868 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4869 v32i16_info>, EVEX_V512;
4870 let Predicates = [HasVLX, HasBWI] in {
4871 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4872 v16i16x_info>, EVEX_V256;
4873 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4874 v8i16x_info>, EVEX_V128;
4875 }
4876}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004877
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004878multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4879 Format ImmFormR, Format ImmFormM,
4880 string OpcodeStr, SDNode OpNode> {
4881 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4882 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4883 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4884 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4885}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004886
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004887defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004888 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004889
4890defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004891 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004892
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004893defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004894 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004895
Michael Zuckerman298a6802016-01-13 12:39:33 +00004896defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004897defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004898
4899defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4900defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4901defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004902
4903//===-------------------------------------------------------------------===//
4904// Variable Bit Shifts
4905//===-------------------------------------------------------------------===//
4906multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004907 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004908 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004909 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4910 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4911 "$src2, $src1", "$src1, $src2",
4912 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004913 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004914 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4915 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4916 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004917 (_.VT (OpNode _.RC:$src1,
4918 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004919 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004920 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper05948fb2016-08-02 05:11:15 +00004921 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004922}
4923
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004924multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4925 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004926 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004927 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4928 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4929 "${src2}"##_.BroadcastStr##", $src1",
4930 "$src1, ${src2}"##_.BroadcastStr,
4931 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4932 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004933 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004934 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4935}
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004936
Cameron McInally5fb084e2014-12-11 17:13:05 +00004937multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4938 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004939 let Predicates = [HasAVX512] in
4940 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4941 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4942
4943 let Predicates = [HasAVX512, HasVLX] in {
4944 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4945 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4946 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4947 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4948 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004949}
4950
4951multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4952 SDNode OpNode> {
4953 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004954 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004955 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004956 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004957}
4958
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004959// Use 512bit version to implement 128/256 bit in case NoVLX.
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004960multiclass avx512_var_shift_lowering<AVX512VLVectorVTInfo _, string OpcodeStr,
4961 SDNode OpNode, list<Predicate> p> {
4962 let Predicates = p in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004963 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004964 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004965 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004966 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00004967 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4968 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4969 sub_ymm)>;
4970
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004971 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004972 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004973 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004974 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00004975 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4976 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4977 sub_xmm)>;
4978 }
4979}
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004980multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4981 SDNode OpNode> {
4982 let Predicates = [HasBWI] in
4983 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4984 EVEX_V512, VEX_W;
4985 let Predicates = [HasVLX, HasBWI] in {
4986
4987 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4988 EVEX_V256, VEX_W;
4989 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4990 EVEX_V128, VEX_W;
4991 }
4992}
4993
4994defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004995 avx512_var_shift_w<0x12, "vpsllvw", shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00004996
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004997defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004998 avx512_var_shift_w<0x11, "vpsravw", sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00004999
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005000defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005001 avx512_var_shift_w<0x10, "vpsrlvw", srl>;
5002
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005003defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
5004defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005005
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005006defm : avx512_var_shift_lowering<avx512vl_i64_info, "VPSRAVQ", sra, [HasAVX512, NoVLX]>;
5007defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSLLVW", shl, [HasBWI, NoVLX]>;
5008defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRAVW", sra, [HasBWI, NoVLX]>;
5009defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRLVW", srl, [HasBWI, NoVLX]>;
5010
Craig Topper05629d02016-07-24 07:32:45 +00005011// Special handing for handling VPSRAV intrinsics.
5012multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
5013 list<Predicate> p> {
5014 let Predicates = p in {
5015 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
5016 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
5017 _.RC:$src2)>;
5018 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
5019 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
5020 _.RC:$src1, addr:$src2)>;
5021 let AddedComplexity = 20 in {
5022 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5023 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
5024 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
5025 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
5026 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5027 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5028 _.RC:$src0)),
5029 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
5030 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
5031 }
5032 let AddedComplexity = 30 in {
5033 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5034 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
5035 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
5036 _.RC:$src1, _.RC:$src2)>;
5037 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5038 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5039 _.ImmAllZerosV)),
5040 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
5041 _.RC:$src1, addr:$src2)>;
5042 }
5043 }
5044}
5045
5046multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
5047 list<Predicate> p> :
5048 avx512_var_shift_int_lowering<InstrStr, _, p> {
5049 let Predicates = p in {
5050 def : Pat<(_.VT (X86vsrav _.RC:$src1,
5051 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
5052 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
5053 _.RC:$src1, addr:$src2)>;
5054 let AddedComplexity = 20 in
5055 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5056 (X86vsrav _.RC:$src1,
5057 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5058 _.RC:$src0)),
5059 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
5060 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
5061 let AddedComplexity = 30 in
5062 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5063 (X86vsrav _.RC:$src1,
5064 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5065 _.ImmAllZerosV)),
5066 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
5067 _.RC:$src1, addr:$src2)>;
5068 }
5069}
5070
5071defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
5072defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
5073defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
5074defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
5075defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
5076defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
5077defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
5078defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
5079defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
5080
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005081//===-------------------------------------------------------------------===//
5082// 1-src variable permutation VPERMW/D/Q
5083//===-------------------------------------------------------------------===//
5084multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
5085 AVX512VLVectorVTInfo _> {
5086 let Predicates = [HasAVX512] in
5087 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5088 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
5089
5090 let Predicates = [HasAVX512, HasVLX] in
5091 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5092 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5093}
5094
5095multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
5096 string OpcodeStr, SDNode OpNode,
5097 AVX512VLVectorVTInfo VTInfo> {
5098 let Predicates = [HasAVX512] in
5099 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5100 VTInfo.info512>,
5101 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5102 VTInfo.info512>, EVEX_V512;
5103 let Predicates = [HasAVX512, HasVLX] in
5104 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5105 VTInfo.info256>,
5106 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5107 VTInfo.info256>, EVEX_V256;
5108}
5109
Michael Zuckermand9cac592016-01-19 17:07:43 +00005110multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
5111 Predicate prd, SDNode OpNode,
5112 AVX512VLVectorVTInfo _> {
5113 let Predicates = [prd] in
5114 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5115 EVEX_V512 ;
5116 let Predicates = [HasVLX, prd] in {
5117 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5118 EVEX_V256 ;
5119 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
5120 EVEX_V128 ;
5121 }
5122}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005123
Michael Zuckermand9cac592016-01-19 17:07:43 +00005124defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
5125 avx512vl_i16_info>, VEX_W;
5126defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
5127 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005128
5129defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
5130 avx512vl_i32_info>;
5131defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
5132 avx512vl_i64_info>, VEX_W;
5133defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
5134 avx512vl_f32_info>;
5135defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
5136 avx512vl_f64_info>, VEX_W;
5137
5138defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
5139 X86VPermi, avx512vl_i64_info>,
5140 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
5141defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
5142 X86VPermi, avx512vl_f64_info>,
5143 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00005144//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005145// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00005146//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005147
Igor Breger78741a12015-10-04 07:20:41 +00005148multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
5149 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
5150 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
5151 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
5152 "$src2, $src1", "$src1, $src2",
5153 (_.VT (OpNode _.RC:$src1,
5154 (Ctrl.VT Ctrl.RC:$src2)))>,
5155 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00005156 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5157 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
5158 "$src2, $src1", "$src1, $src2",
5159 (_.VT (OpNode
5160 _.RC:$src1,
5161 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
5162 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
5163 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5164 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5165 "${src2}"##_.BroadcastStr##", $src1",
5166 "$src1, ${src2}"##_.BroadcastStr,
5167 (_.VT (OpNode
5168 _.RC:$src1,
5169 (Ctrl.VT (X86VBroadcast
5170 (Ctrl.ScalarLdFrag addr:$src2)))))>,
5171 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005172}
5173
5174multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
5175 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5176 let Predicates = [HasAVX512] in {
5177 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
5178 Ctrl.info512>, EVEX_V512;
5179 }
5180 let Predicates = [HasAVX512, HasVLX] in {
5181 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
5182 Ctrl.info128>, EVEX_V128;
5183 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
5184 Ctrl.info256>, EVEX_V256;
5185 }
5186}
5187
5188multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
5189 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5190
5191 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
5192 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
5193 X86VPermilpi, _>,
5194 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005195}
5196
Craig Topper05948fb2016-08-02 05:11:15 +00005197let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00005198defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
5199 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00005200let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00005201defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
5202 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005203//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005204// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
5205//===----------------------------------------------------------------------===//
5206
5207defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00005208 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005209 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
5210defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005211 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005212defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005213 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00005214
Elena Demikhovsky55a99742015-06-22 13:00:42 +00005215multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5216 let Predicates = [HasBWI] in
5217 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
5218
5219 let Predicates = [HasVLX, HasBWI] in {
5220 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
5221 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
5222 }
5223}
5224
5225defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
5226
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005227//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00005228// Move Low to High and High to Low packed FP Instructions
5229//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005230def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
5231 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005232 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005233 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
5234 IIC_SSE_MOV_LH>, EVEX_4V;
5235def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
5236 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005237 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005238 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
5239 IIC_SSE_MOV_LH>, EVEX_4V;
5240
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005241let Predicates = [HasAVX512] in {
5242 // MOVLHPS patterns
5243 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5244 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
5245 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5246 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005247
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005248 // MOVHLPS patterns
5249 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
5250 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
5251}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005252
5253//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00005254// VMOVHPS/PD VMOVLPS Instructions
5255// All patterns was taken from SSS implementation.
5256//===----------------------------------------------------------------------===//
5257multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
5258 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00005259 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
5260 (ins _.RC:$src1, f64mem:$src2),
5261 !strconcat(OpcodeStr,
5262 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5263 [(set _.RC:$dst,
5264 (OpNode _.RC:$src1,
5265 (_.VT (bitconvert
5266 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
5267 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005268}
5269
5270defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
5271 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5272defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
5273 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5274defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
5275 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5276defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
5277 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5278
5279let Predicates = [HasAVX512] in {
5280 // VMOVHPS patterns
5281 def : Pat<(X86Movlhps VR128X:$src1,
5282 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
5283 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5284 def : Pat<(X86Movlhps VR128X:$src1,
5285 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
5286 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5287 // VMOVHPD patterns
5288 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5289 (scalar_to_vector (loadf64 addr:$src2)))),
5290 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5291 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5292 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
5293 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5294 // VMOVLPS patterns
5295 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5296 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5297 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5298 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5299 // VMOVLPD patterns
5300 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5301 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5302 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5303 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5304 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
5305 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
5306 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5307}
5308
Igor Bregerb6b27af2015-11-10 07:09:07 +00005309def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
5310 (ins f64mem:$dst, VR128X:$src),
5311 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005312 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005313 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
5314 (bc_v2f64 (v4f32 VR128X:$src))),
5315 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5316 EVEX, EVEX_CD8<32, CD8VT2>;
5317def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
5318 (ins f64mem:$dst, VR128X:$src),
5319 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005320 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005321 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
5322 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5323 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
5324def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
5325 (ins f64mem:$dst, VR128X:$src),
5326 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005327 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005328 (iPTR 0))), addr:$dst)],
5329 IIC_SSE_MOV_LH>,
5330 EVEX, EVEX_CD8<32, CD8VT2>;
5331def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
5332 (ins f64mem:$dst, VR128X:$src),
5333 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005334 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005335 (iPTR 0))), addr:$dst)],
5336 IIC_SSE_MOV_LH>,
5337 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00005338
Igor Bregerb6b27af2015-11-10 07:09:07 +00005339let Predicates = [HasAVX512] in {
5340 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00005341 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005342 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
5343 (iPTR 0))), addr:$dst),
5344 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
5345 // VMOVLPS patterns
5346 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
5347 addr:$src1),
5348 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5349 def : Pat<(store (v4i32 (X86Movlps
5350 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
5351 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5352 // VMOVLPD patterns
5353 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5354 addr:$src1),
5355 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5356 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5357 addr:$src1),
5358 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5359}
5360//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005361// FMA - Fused Multiply Operations
5362//
Adam Nemet26371ce2014-10-24 00:02:55 +00005363
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005364multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005365 X86VectorVTInfo _, string Suff> {
5366 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +00005367 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005368 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00005369 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005370 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00005371 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005372
Craig Toppere1cac152016-06-07 07:27:54 +00005373 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5374 (ins _.RC:$src2, _.MemOp:$src3),
5375 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005376 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005377 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005378
Craig Toppere1cac152016-06-07 07:27:54 +00005379 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5380 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5381 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5382 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00005383 (OpNode _.RC:$src2,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005384 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005385 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005386 }
Craig Topper318e40b2016-07-25 07:20:31 +00005387
5388 // Additional pattern for folding broadcast nodes in other orders.
5389 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5390 (OpNode _.RC:$src1, _.RC:$src2,
5391 (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
5392 _.RC:$src1)),
5393 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5394 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005395}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005396
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005397multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005398 X86VectorVTInfo _, string Suff> {
5399 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005400 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005401 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5402 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005403 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005404 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005405}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005406
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005407multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005408 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5409 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005410 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005411 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5412 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5413 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005414 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005415 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005416 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005417 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005418 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005419 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005420 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005421}
5422
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005423multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005424 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005425 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005426 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005427 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005428 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005429}
5430
5431defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
5432defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
5433defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
5434defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
5435defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
5436defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
5437
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005438
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005439multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005440 X86VectorVTInfo _, string Suff> {
5441 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005442 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5443 (ins _.RC:$src2, _.RC:$src3),
5444 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005445 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005446 AVX512FMA3Base;
5447
Craig Toppere1cac152016-06-07 07:27:54 +00005448 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5449 (ins _.RC:$src2, _.MemOp:$src3),
5450 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005451 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005452 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005453
Craig Toppere1cac152016-06-07 07:27:54 +00005454 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5455 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5456 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5457 "$src2, ${src3}"##_.BroadcastStr,
5458 (_.VT (OpNode _.RC:$src2,
5459 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005460 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005461 }
Craig Topper318e40b2016-07-25 07:20:31 +00005462
5463 // Additional patterns for folding broadcast nodes in other orders.
5464 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5465 _.RC:$src2, _.RC:$src1)),
5466 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mb) _.RC:$src1,
5467 _.RC:$src2, addr:$src3)>;
5468 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5469 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5470 _.RC:$src2, _.RC:$src1),
5471 _.RC:$src1)),
5472 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5473 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
5474 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5475 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5476 _.RC:$src2, _.RC:$src1),
5477 _.ImmAllZerosV)),
5478 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbkz) _.RC:$src1,
5479 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005480}
5481
5482multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005483 X86VectorVTInfo _, string Suff> {
5484 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005485 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5486 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5487 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005488 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005489 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005490}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005491
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005492multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005493 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5494 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005495 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005496 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5497 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5498 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005499 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005500 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005501 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005502 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005503 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005504 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005505 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005506}
5507
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005508multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005509 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005510 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005511 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005512 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005513 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005514}
5515
5516defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
5517defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
5518defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
5519defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
5520defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
5521defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
5522
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005523multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005524 X86VectorVTInfo _, string Suff> {
5525 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005526 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005527 (ins _.RC:$src2, _.RC:$src3),
5528 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005529 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005530 AVX512FMA3Base;
5531
Craig Toppere1cac152016-06-07 07:27:54 +00005532 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005533 (ins _.RC:$src2, _.MemOp:$src3),
5534 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005535 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src3), _.RC:$src2)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005536 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005537
Craig Toppere1cac152016-06-07 07:27:54 +00005538 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005539 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5540 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5541 "$src2, ${src3}"##_.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00005542 (_.VT (OpNode _.RC:$src1,
Craig Topper6bcbf532016-07-25 07:20:28 +00005543 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper5f2441d2016-08-13 06:48:39 +00005544 _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005545 }
Craig Topper318e40b2016-07-25 07:20:31 +00005546
5547 // Additional patterns for folding broadcast nodes in other orders.
5548 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5549 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5550 _.RC:$src1, _.RC:$src2),
5551 _.RC:$src1)),
5552 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5553 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005554}
5555
5556multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005557 X86VectorVTInfo _, string Suff> {
5558 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005559 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005560 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5561 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Toppereafdbec2016-08-13 06:48:41 +00005562 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005563 AVX512FMA3Base, EVEX_B, EVEX_RC;
5564}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005565
5566multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005567 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5568 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005569 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005570 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5571 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5572 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005573 }
5574 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005575 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005576 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005577 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005578 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5579 }
5580}
5581
5582multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005583 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005584 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005585 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005586 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005587 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005588}
5589
5590defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
5591defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
5592defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
5593defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
5594defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
5595defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005596
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005597// Scalar FMA
5598let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00005599multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5600 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
5601 dag RHS_r, dag RHS_m > {
5602 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5603 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005604 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005605
Craig Toppere1cac152016-06-07 07:27:54 +00005606 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5607 (ins _.RC:$src2, _.ScalarMemOp:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005608 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00005609
5610 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5611 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Toppereafdbec2016-08-13 06:48:41 +00005612 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
Igor Breger15820b02015-07-01 13:24:28 +00005613 AVX512FMA3Base, EVEX_B, EVEX_RC;
5614
Craig Toppereafdbec2016-08-13 06:48:41 +00005615 let isCodeGenOnly = 1, isCommutable = 1 in {
Igor Breger15820b02015-07-01 13:24:28 +00005616 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
5617 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
5618 !strconcat(OpcodeStr,
5619 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5620 [RHS_r]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005621 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
5622 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
5623 !strconcat(OpcodeStr,
5624 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5625 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00005626 }// isCodeGenOnly = 1
5627}
5628}// Constraints = "$src1 = $dst"
5629
5630multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00005631 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
5632 SDNode OpNodeRnds3, X86VectorVTInfo _ , string SUFF> {
Igor Breger15820b02015-07-01 13:24:28 +00005633
Craig Topper2dca3b22016-07-24 08:26:38 +00005634 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005635 // Operands for intrinsic are in 123 order to preserve passthu
5636 // semantics.
5637 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 FROUND_CURRENT))),
5638 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005639 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005640 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
Igor Breger15820b02015-07-01 13:24:28 +00005641 (i32 imm:$rc))),
5642 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5643 _.FRC:$src3))),
5644 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5645 (_.ScalarLdFrag addr:$src3))))>;
5646
Craig Topper2dca3b22016-07-24 08:26:38 +00005647 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005648 (_.VT (OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
5649 (_.VT (OpNodeRnds3 _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00005650 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005651 _.RC:$src1, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005652 (_.VT ( OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005653 (i32 imm:$rc))),
5654 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
5655 _.FRC:$src1))),
5656 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
5657 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
5658
Craig Topper2dca3b22016-07-24 08:26:38 +00005659 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005660 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
5661 (_.VT (OpNodeRnds1 _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005662 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005663 _.RC:$src2, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005664 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00005665 (i32 imm:$rc))),
5666 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
5667 _.FRC:$src2))),
5668 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
5669 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
5670}
5671
5672multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00005673 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
5674 SDNode OpNodeRnds3> {
Igor Breger15820b02015-07-01 13:24:28 +00005675 let Predicates = [HasAVX512] in {
5676 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00005677 OpNodeRnds1, OpNodeRnds3, f32x_info, "SS">,
5678 EVEX_CD8<32, CD8VT1>, VEX_LIG;
Igor Breger15820b02015-07-01 13:24:28 +00005679 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00005680 OpNodeRnds1, OpNodeRnds3, f64x_info, "SD">,
5681 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
Igor Breger15820b02015-07-01 13:24:28 +00005682 }
5683}
5684
Craig Toppera55b4832016-12-09 06:42:28 +00005685defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnds1,
5686 X86FmaddRnds3>;
5687defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnds1,
5688 X86FmsubRnds3>;
5689defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd,
5690 X86FnmaddRnds1, X86FnmaddRnds3>;
5691defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub,
5692 X86FnmsubRnds1, X86FnmsubRnds3>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005693
5694//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00005695// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
5696//===----------------------------------------------------------------------===//
5697let Constraints = "$src1 = $dst" in {
5698multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
5699 X86VectorVTInfo _> {
5700 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5701 (ins _.RC:$src2, _.RC:$src3),
5702 OpcodeStr, "$src3, $src2", "$src2, $src3",
5703 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
5704 AVX512FMA3Base;
5705
Craig Toppere1cac152016-06-07 07:27:54 +00005706 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5707 (ins _.RC:$src2, _.MemOp:$src3),
5708 OpcodeStr, "$src3, $src2", "$src2, $src3",
5709 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
5710 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00005711
Craig Toppere1cac152016-06-07 07:27:54 +00005712 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5713 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5714 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5715 !strconcat("$src2, ${src3}", _.BroadcastStr ),
5716 (OpNode _.RC:$src1,
5717 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
5718 AVX512FMA3Base, EVEX_B;
Asaf Badouh655822a2016-01-25 11:14:24 +00005719}
5720} // Constraints = "$src1 = $dst"
5721
5722multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
5723 AVX512VLVectorVTInfo _> {
5724 let Predicates = [HasIFMA] in {
5725 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
5726 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
5727 }
5728 let Predicates = [HasVLX, HasIFMA] in {
5729 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
5730 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
5731 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
5732 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5733 }
5734}
5735
5736defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
5737 avx512vl_i64_info>, VEX_W;
5738defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
5739 avx512vl_i64_info>, VEX_W;
5740
5741//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005742// AVX-512 Scalar convert from sign integer to float/double
5743//===----------------------------------------------------------------------===//
5744
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005745multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
5746 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5747 PatFrag ld_frag, string asm> {
5748 let hasSideEffects = 0 in {
5749 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
5750 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005751 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005752 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005753 let mayLoad = 1 in
5754 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
5755 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005756 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005757 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005758 } // hasSideEffects = 0
5759 let isCodeGenOnly = 1 in {
5760 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5761 (ins DstVT.RC:$src1, SrcRC:$src2),
5762 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5763 [(set DstVT.RC:$dst,
5764 (OpNode (DstVT.VT DstVT.RC:$src1),
5765 SrcRC:$src2,
5766 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5767
5768 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
5769 (ins DstVT.RC:$src1, x86memop:$src2),
5770 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5771 [(set DstVT.RC:$dst,
5772 (OpNode (DstVT.VT DstVT.RC:$src1),
5773 (ld_frag addr:$src2),
5774 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5775 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005776}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00005777
Igor Bregerabe4a792015-06-14 12:44:55 +00005778multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005779 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00005780 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5781 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005782 !strconcat(asm,
5783 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00005784 [(set DstVT.RC:$dst,
5785 (OpNode (DstVT.VT DstVT.RC:$src1),
5786 SrcRC:$src2,
5787 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
5788}
5789
5790multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005791 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5792 PatFrag ld_frag, string asm> {
5793 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
5794 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
5795 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00005796}
5797
Andrew Trick15a47742013-10-09 05:11:10 +00005798let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00005799defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005800 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
5801 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005802defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005803 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
5804 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005805defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005806 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
5807 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005808defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005809 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
5810 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005811
Craig Topper8f85ad12016-11-14 02:46:58 +00005812def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
5813 (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5814def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
5815 (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5816
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005817def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
5818 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5819def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005820 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005821def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
5822 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5823def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005824 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005825
5826def : Pat<(f32 (sint_to_fp GR32:$src)),
5827 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5828def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005829 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005830def : Pat<(f64 (sint_to_fp GR32:$src)),
5831 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5832def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005833 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
5834
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005835defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005836 v4f32x_info, i32mem, loadi32,
5837 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005838defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005839 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
5840 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005841defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005842 i32mem, loadi32, "cvtusi2sd{l}">,
5843 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005844defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005845 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
5846 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005847
Craig Topper8f85ad12016-11-14 02:46:58 +00005848def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
5849 (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5850def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
5851 (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5852
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005853def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
5854 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5855def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
5856 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5857def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
5858 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5859def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
5860 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5861
5862def : Pat<(f32 (uint_to_fp GR32:$src)),
5863 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5864def : Pat<(f32 (uint_to_fp GR64:$src)),
5865 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
5866def : Pat<(f64 (uint_to_fp GR32:$src)),
5867 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5868def : Pat<(f64 (uint_to_fp GR64:$src)),
5869 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00005870}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005871
5872//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005873// AVX-512 Scalar convert from float/double to integer
5874//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005875multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
5876 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00005877 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005878 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005879 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005880 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
5881 EVEX, VEX_LIG;
5882 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
5883 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005884 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005885 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005886 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.ScalarMemOp:$src),
5887 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005888 [(set DstVT.RC:$dst, (OpNode
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005889 (SrcVT.VT (scalar_to_vector (SrcVT.ScalarLdFrag addr:$src))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005890 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005891 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005892 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005893}
Asaf Badouh2744d212015-09-20 14:31:19 +00005894
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005895// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005896defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005897 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005898 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005899defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005900 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005901 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005902defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005903 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005904 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005905defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005906 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005907 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005908defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005909 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005910 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005911defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005912 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005913 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005914defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005915 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005916 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005917defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005918 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005919 EVEX_CD8<64, CD8VT1>;
5920
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005921// The SSE version of these instructions are disabled for AVX512.
5922// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
5923let Predicates = [HasAVX512] in {
5924 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005925 (VCVTSS2SIZrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005926 def : Pat<(i32 (int_x86_sse_cvtss2si (sse_load_f32 addr:$src))),
5927 (VCVTSS2SIZrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005928 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005929 (VCVTSS2SI64Zrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005930 def : Pat<(i64 (int_x86_sse_cvtss2si64 (sse_load_f32 addr:$src))),
5931 (VCVTSS2SI64Zrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005932 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005933 (VCVTSD2SIZrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005934 def : Pat<(i32 (int_x86_sse2_cvtsd2si (sse_load_f64 addr:$src))),
5935 (VCVTSD2SIZrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005936 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005937 (VCVTSD2SI64Zrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005938 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (sse_load_f64 addr:$src))),
5939 (VCVTSD2SI64Zrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005940} // HasAVX512
5941
Craig Topperac941b92016-09-25 16:33:53 +00005942let Predicates = [HasAVX512] in {
5943 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, GR32:$src2),
5944 (VCVTSI2SSZrr_Int VR128X:$src1, GR32:$src2)>;
5945 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, (loadi32 addr:$src2)),
5946 (VCVTSI2SSZrm_Int VR128X:$src1, addr:$src2)>;
5947 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, GR64:$src2),
5948 (VCVTSI642SSZrr_Int VR128X:$src1, GR64:$src2)>;
5949 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, (loadi64 addr:$src2)),
5950 (VCVTSI642SSZrm_Int VR128X:$src1, addr:$src2)>;
5951 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, GR32:$src2),
5952 (VCVTSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5953 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, (loadi32 addr:$src2)),
5954 (VCVTSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5955 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, GR64:$src2),
5956 (VCVTSI642SDZrr_Int VR128X:$src1, GR64:$src2)>;
5957 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, (loadi64 addr:$src2)),
5958 (VCVTSI642SDZrm_Int VR128X:$src1, addr:$src2)>;
5959 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2),
5960 (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5961 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)),
5962 (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5963} // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005964
Elad Cohen0c260102017-01-11 09:11:48 +00005965// Patterns used for matching vcvtsi2s{s,d} intrinsic sequences from clang
5966// which produce unnecessary vmovs{s,d} instructions
5967let Predicates = [HasAVX512] in {
5968def : Pat<(v4f32 (X86Movss
5969 (v4f32 VR128X:$dst),
5970 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR64:$src)))))),
5971 (VCVTSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
5972
5973def : Pat<(v4f32 (X86Movss
5974 (v4f32 VR128X:$dst),
5975 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR32:$src)))))),
5976 (VCVTSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
5977
5978def : Pat<(v2f64 (X86Movsd
5979 (v2f64 VR128X:$dst),
5980 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR64:$src)))))),
5981 (VCVTSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
5982
5983def : Pat<(v2f64 (X86Movsd
5984 (v2f64 VR128X:$dst),
5985 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR32:$src)))))),
5986 (VCVTSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
5987} // Predicates = [HasAVX512]
5988
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005989// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005990multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
5991 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00005992 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00005993let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005994 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005995 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5996 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Craig Topper0e473952016-09-07 04:46:15 +00005997 let hasSideEffects = 0 in
Igor Bregerc59b3a22016-08-03 10:58:05 +00005998 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005999 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
6000 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006001 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006002 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006003 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006004 EVEX;
Simon Pilgrim916485c2016-08-18 11:22:22 +00006005
Igor Bregerc59b3a22016-08-03 10:58:05 +00006006 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
6007 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
6008 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
6009 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
6010 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00006011 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
6012 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006013
Craig Toppere1cac152016-06-07 07:27:54 +00006014 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00006015 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
6016 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6017 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
6018 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
6019 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
6020 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
6021 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
6022 (i32 FROUND_NO_EXC)))]>,
6023 EVEX,VEX_LIG , EVEX_B;
6024 let mayLoad = 1, hasSideEffects = 0 in
6025 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
6026 (ins _SrcRC.MemOp:$src),
6027 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6028 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00006029
Craig Toppere1cac152016-06-07 07:27:54 +00006030 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00006031} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006032}
6033
Asaf Badouh2744d212015-09-20 14:31:19 +00006034
Igor Bregerc59b3a22016-08-03 10:58:05 +00006035defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
6036 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006037 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006038defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
6039 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006040 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006041defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
6042 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006043 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006044defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
6045 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006046 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
6047
Igor Bregerc59b3a22016-08-03 10:58:05 +00006048defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
6049 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006050 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006051defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
6052 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006053 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006054defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
6055 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006056 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006057defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
6058 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006059 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
6060let Predicates = [HasAVX512] in {
6061 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006062 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00006063 def : Pat<(i32 (int_x86_sse_cvttss2si (sse_load_f32 addr:$src))),
6064 (VCVTTSS2SIZrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006065 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006066 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00006067 def : Pat<(i64 (int_x86_sse_cvttss2si64 (sse_load_f32 addr:$src))),
6068 (VCVTTSS2SI64Zrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006069 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006070 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00006071 def : Pat<(i32 (int_x86_sse2_cvttsd2si (sse_load_f64 addr:$src))),
6072 (VCVTTSD2SIZrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006073 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006074 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00006075 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (sse_load_f64 addr:$src))),
6076 (VCVTTSD2SI64Zrm_Int addr:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00006077} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006078//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006079// AVX-512 Convert form float to double and back
6080//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00006081multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6082 X86VectorVTInfo _Src, SDNode OpNode> {
6083 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006084 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006085 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006086 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00006087 (_Src.VT _Src.RC:$src2),
6088 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006089 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
6090 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006091 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006092 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006093 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006094 (_Src.VT (scalar_to_vector
Craig Toppera02e3942016-09-23 06:24:43 +00006095 (_Src.ScalarLdFrag addr:$src2))),
6096 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006097 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006098}
6099
Asaf Badouh2744d212015-09-20 14:31:19 +00006100// Scalar Coversion with SAE - suppress all exceptions
6101multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6102 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6103 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006104 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006105 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00006106 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006107 (_Src.VT _Src.RC:$src2),
6108 (i32 FROUND_NO_EXC)))>,
6109 EVEX_4V, VEX_LIG, EVEX_B;
6110}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006111
Asaf Badouh2744d212015-09-20 14:31:19 +00006112// Scalar Conversion with rounding control (RC)
6113multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6114 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6115 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006116 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006117 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00006118 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006119 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
6120 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
6121 EVEX_B, EVEX_RC;
6122}
Craig Toppera02e3942016-09-23 06:24:43 +00006123multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006124 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006125 X86VectorVTInfo _dst> {
6126 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006127 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006128 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006129 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>, XD;
Asaf Badouh2744d212015-09-20 14:31:19 +00006130 }
6131}
6132
Craig Toppera02e3942016-09-23 06:24:43 +00006133multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006134 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006135 X86VectorVTInfo _dst> {
6136 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006137 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006138 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006139 EVEX_CD8<32, CD8VT1>, XS;
Asaf Badouh2744d212015-09-20 14:31:19 +00006140 }
6141}
Craig Toppera02e3942016-09-23 06:24:43 +00006142defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Asaf Badouh2744d212015-09-20 14:31:19 +00006143 X86froundRnd, f64x_info, f32x_info>;
Craig Toppera02e3942016-09-23 06:24:43 +00006144defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Asaf Badouh2744d212015-09-20 14:31:19 +00006145 X86fpextRnd,f32x_info, f64x_info >;
6146
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006147def : Pat<(f64 (fpextend FR32X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006148 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00006149 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
6150 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006151def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Asaf Badouh2744d212015-09-20 14:31:19 +00006152 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
6153 Requires<[HasAVX512]>;
6154
6155def : Pat<(f64 (extloadf32 addr:$src)),
6156 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006157 Requires<[HasAVX512, OptForSize]>;
6158
Asaf Badouh2744d212015-09-20 14:31:19 +00006159def : Pat<(f64 (extloadf32 addr:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006160 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
Asaf Badouh2744d212015-09-20 14:31:19 +00006161 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
6162 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006163
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006164def : Pat<(f32 (fpround FR64X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006165 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00006166 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006167 Requires<[HasAVX512]>;
Elad Cohen0c260102017-01-11 09:11:48 +00006168
6169def : Pat<(v4f32 (X86Movss
6170 (v4f32 VR128X:$dst),
6171 (v4f32 (scalar_to_vector
6172 (f32 (fpround (f64 (extractelt VR128X:$src, (iPTR 0))))))))),
6173 (VCVTSD2SSZrr VR128X:$dst, VR128X:$src)>,
6174 Requires<[HasAVX512]>;
6175
6176def : Pat<(v2f64 (X86Movsd
6177 (v2f64 VR128X:$dst),
6178 (v2f64 (scalar_to_vector
6179 (f64 (fpextend (f32 (extractelt VR128X:$src, (iPTR 0))))))))),
6180 (VCVTSS2SDZrr VR128X:$dst, VR128X:$src)>,
6181 Requires<[HasAVX512]>;
6182
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006183//===----------------------------------------------------------------------===//
6184// AVX-512 Vector convert from signed/unsigned integer to float/double
6185// and from float/double to signed/unsigned integer
6186//===----------------------------------------------------------------------===//
6187
6188multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6189 X86VectorVTInfo _Src, SDNode OpNode,
6190 string Broadcast = _.BroadcastStr,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006191 string Alias = "", X86MemOperand MemOp = _Src.MemOp> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006192
6193 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6194 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
6195 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
6196
6197 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Coby Tayree97e9cf62016-11-20 17:09:56 +00006198 (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src",
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006199 (_.VT (OpNode (_Src.VT
6200 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
6201
6202 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006203 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006204 "${src}"##Broadcast, "${src}"##Broadcast,
6205 (_.VT (OpNode (_Src.VT
6206 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
6207 ))>, EVEX, EVEX_B;
6208}
6209// Coversion with SAE - suppress all exceptions
6210multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6211 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6212 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6213 (ins _Src.RC:$src), OpcodeStr,
6214 "{sae}, $src", "$src, {sae}",
6215 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
6216 (i32 FROUND_NO_EXC)))>,
6217 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006218}
6219
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006220// Conversion with rounding control (RC)
6221multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6222 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6223 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6224 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
6225 "$rc, $src", "$src, $rc",
6226 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
6227 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006228}
6229
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006230// Extend Float to Double
6231multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
6232 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006233 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006234 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
6235 X86vfpextRnd>, EVEX_V512;
6236 }
6237 let Predicates = [HasVLX] in {
6238 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006239 X86vfpext, "{1to2}", "", f64mem>, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006240 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006241 EVEX_V256;
6242 }
6243}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006244
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006245// Truncate Double to Float
6246multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
6247 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006248 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006249 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
6250 X86vfproundRnd>, EVEX_V512;
6251 }
6252 let Predicates = [HasVLX] in {
6253 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
6254 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006255 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006256 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006257
6258 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6259 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6260 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6261 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6262 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6263 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6264 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6265 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006266 }
6267}
6268
6269defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
6270 VEX_W, PD, EVEX_CD8<64, CD8VF>;
6271defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
6272 PS, EVEX_CD8<32, CD8VH>;
6273
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006274def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6275 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006276
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006277let Predicates = [HasVLX] in {
Craig Topper731bf9c2016-11-09 07:31:32 +00006278 let AddedComplexity = 15 in
6279 def : Pat<(X86vzmovl (v2f64 (bitconvert
6280 (v4f32 (X86vfpround (v2f64 VR128X:$src)))))),
6281 (VCVTPD2PSZ128rr VR128X:$src)>;
Craig Topper5471fc22016-11-06 04:12:52 +00006282 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
6283 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006284 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
6285 (VCVTPS2PDZ256rm addr:$src)>;
6286}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00006287
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006288// Convert Signed/Unsigned Doubleword to Double
6289multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
6290 SDNode OpNode128> {
6291 // No rounding in this op
6292 let Predicates = [HasAVX512] in
6293 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
6294 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006295
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006296 let Predicates = [HasVLX] in {
6297 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006298 OpNode128, "{1to2}", "", i64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006299 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
6300 EVEX_V256;
6301 }
6302}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006303
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006304// Convert Signed/Unsigned Doubleword to Float
6305multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6306 SDNode OpNodeRnd> {
6307 let Predicates = [HasAVX512] in
6308 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
6309 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
6310 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006311
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006312 let Predicates = [HasVLX] in {
6313 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
6314 EVEX_V128;
6315 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
6316 EVEX_V256;
6317 }
6318}
6319
6320// Convert Float to Signed/Unsigned Doubleword with truncation
6321multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
6322 SDNode OpNode, SDNode OpNodeRnd> {
6323 let Predicates = [HasAVX512] in {
6324 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6325 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
6326 OpNodeRnd>, EVEX_V512;
6327 }
6328 let Predicates = [HasVLX] in {
6329 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6330 EVEX_V128;
6331 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6332 EVEX_V256;
6333 }
6334}
6335
6336// Convert Float to Signed/Unsigned Doubleword
6337multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
6338 SDNode OpNode, SDNode OpNodeRnd> {
6339 let Predicates = [HasAVX512] in {
6340 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6341 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
6342 OpNodeRnd>, EVEX_V512;
6343 }
6344 let Predicates = [HasVLX] in {
6345 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6346 EVEX_V128;
6347 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6348 EVEX_V256;
6349 }
6350}
6351
6352// Convert Double to Signed/Unsigned Doubleword with truncation
Craig Topper731bf9c2016-11-09 07:31:32 +00006353multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6354 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006355 let Predicates = [HasAVX512] in {
6356 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6357 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
6358 OpNodeRnd>, EVEX_V512;
6359 }
6360 let Predicates = [HasVLX] in {
6361 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
Craig Topper731bf9c2016-11-09 07:31:32 +00006362 // memory forms of these instructions in Asm Parser. They have the same
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006363 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6364 // due to the same reason.
Craig Topper731bf9c2016-11-09 07:31:32 +00006365 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info,
6366 OpNode128, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006367 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6368 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006369
6370 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6371 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6372 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6373 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6374 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6375 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6376 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6377 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006378 }
6379}
6380
6381// Convert Double to Signed/Unsigned Doubleword
6382multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
6383 SDNode OpNode, SDNode OpNodeRnd> {
6384 let Predicates = [HasAVX512] in {
6385 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6386 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
6387 OpNodeRnd>, EVEX_V512;
6388 }
6389 let Predicates = [HasVLX] in {
6390 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6391 // memory forms of these instructions in Asm Parcer. They have the same
6392 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6393 // due to the same reason.
6394 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
6395 "{1to2}", "{x}">, EVEX_V128;
6396 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6397 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006398
6399 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6400 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6401 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6402 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6403 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6404 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6405 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6406 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006407 }
6408}
6409
6410// Convert Double to Signed/Unsigned Quardword
6411multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
6412 SDNode OpNode, SDNode OpNodeRnd> {
6413 let Predicates = [HasDQI] in {
6414 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6415 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
6416 OpNodeRnd>, EVEX_V512;
6417 }
6418 let Predicates = [HasDQI, HasVLX] in {
6419 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6420 EVEX_V128;
6421 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6422 EVEX_V256;
6423 }
6424}
6425
6426// Convert Double to Signed/Unsigned Quardword with truncation
6427multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
6428 SDNode OpNode, SDNode OpNodeRnd> {
6429 let Predicates = [HasDQI] in {
6430 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6431 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
6432 OpNodeRnd>, EVEX_V512;
6433 }
6434 let Predicates = [HasDQI, HasVLX] in {
6435 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6436 EVEX_V128;
6437 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6438 EVEX_V256;
6439 }
6440}
6441
6442// Convert Signed/Unsigned Quardword to Double
6443multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
6444 SDNode OpNode, SDNode OpNodeRnd> {
6445 let Predicates = [HasDQI] in {
6446 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
6447 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
6448 OpNodeRnd>, EVEX_V512;
6449 }
6450 let Predicates = [HasDQI, HasVLX] in {
6451 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
6452 EVEX_V128;
6453 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
6454 EVEX_V256;
6455 }
6456}
6457
6458// Convert Float to Signed/Unsigned Quardword
6459multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
6460 SDNode OpNode, SDNode OpNodeRnd> {
6461 let Predicates = [HasDQI] in {
6462 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6463 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
6464 OpNodeRnd>, EVEX_V512;
6465 }
6466 let Predicates = [HasDQI, HasVLX] in {
6467 // Explicitly specified broadcast string, since we take only 2 elements
6468 // from v4f32x_info source
6469 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006470 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006471 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6472 EVEX_V256;
6473 }
6474}
6475
6476// Convert Float to Signed/Unsigned Quardword with truncation
Craig Toppera39b6502016-12-10 06:02:48 +00006477multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6478 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006479 let Predicates = [HasDQI] in {
6480 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6481 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
6482 OpNodeRnd>, EVEX_V512;
6483 }
6484 let Predicates = [HasDQI, HasVLX] in {
6485 // Explicitly specified broadcast string, since we take only 2 elements
6486 // from v4f32x_info source
Craig Toppera39b6502016-12-10 06:02:48 +00006487 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode128,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006488 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006489 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6490 EVEX_V256;
6491 }
6492}
6493
6494// Convert Signed/Unsigned Quardword to Float
Simon Pilgrima3af7962016-11-24 12:13:46 +00006495multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6496 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006497 let Predicates = [HasDQI] in {
6498 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
6499 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
6500 OpNodeRnd>, EVEX_V512;
6501 }
6502 let Predicates = [HasDQI, HasVLX] in {
6503 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6504 // memory forms of these instructions in Asm Parcer. They have the same
6505 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6506 // due to the same reason.
Simon Pilgrima3af7962016-11-24 12:13:46 +00006507 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006508 "{1to2}", "{x}">, EVEX_V128;
6509 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
6510 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006511
6512 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6513 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6514 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6515 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6516 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6517 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6518 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6519 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006520 }
6521}
6522
Simon Pilgrima3af7962016-11-24 12:13:46 +00006523defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP>,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006524 XS, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006525
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006526defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
6527 X86VSintToFpRnd>,
6528 PS, EVEX_CD8<32, CD8VF>;
6529
6530defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006531 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006532 XS, EVEX_CD8<32, CD8VF>;
6533
Simon Pilgrima3af7962016-11-24 12:13:46 +00006534defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00006535 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006536 PD, VEX_W, EVEX_CD8<64, CD8VF>;
6537
6538defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006539 X86cvttp2uiRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006540 EVEX_CD8<32, CD8VF>;
6541
Craig Topperf334ac192016-11-09 07:48:51 +00006542defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
Simon Pilgrima3af7962016-11-24 12:13:46 +00006543 X86cvttp2ui, X86cvttp2uiRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006544 EVEX_CD8<64, CD8VF>;
6545
Simon Pilgrima3af7962016-11-24 12:13:46 +00006546defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86VUintToFP>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006547 XS, EVEX_CD8<32, CD8VH>;
6548
6549defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
6550 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006551 EVEX_CD8<32, CD8VF>;
6552
Craig Topper19e04b62016-05-19 06:13:58 +00006553defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
6554 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006555
Craig Topper19e04b62016-05-19 06:13:58 +00006556defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
6557 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006558 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006559
Craig Topper19e04b62016-05-19 06:13:58 +00006560defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
6561 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006562 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00006563defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
6564 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006565 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006566
Craig Topper19e04b62016-05-19 06:13:58 +00006567defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
6568 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006569 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006570
Craig Topper19e04b62016-05-19 06:13:58 +00006571defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
6572 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006573
Craig Topper19e04b62016-05-19 06:13:58 +00006574defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
6575 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006576 PD, EVEX_CD8<64, CD8VF>;
6577
Craig Topper19e04b62016-05-19 06:13:58 +00006578defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
6579 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006580
6581defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006582 X86cvttp2siRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006583 PD, EVEX_CD8<64, CD8VF>;
6584
Craig Toppera39b6502016-12-10 06:02:48 +00006585defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00006586 X86cvttp2siRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006587
6588defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006589 X86cvttp2uiRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006590 PD, EVEX_CD8<64, CD8VF>;
6591
Craig Toppera39b6502016-12-10 06:02:48 +00006592defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint, X86cvttp2ui,
Craig Topper3174b6e2016-09-23 06:24:39 +00006593 X86cvttp2uiRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006594
6595defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006596 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006597
6598defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006599 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006600
Simon Pilgrima3af7962016-11-24 12:13:46 +00006601defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00006602 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006603
Simon Pilgrima3af7962016-11-24 12:13:46 +00006604defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00006605 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006606
Craig Toppere38c57a2015-11-27 05:44:02 +00006607let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006608def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00006609 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006610 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6611 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006612
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006613def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
6614 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006615 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6616 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006617
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006618def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
6619 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006620 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6621 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006622
Simon Pilgrima3af7962016-11-24 12:13:46 +00006623def : Pat<(v4i32 (X86cvttp2ui (v2f64 VR128X:$src))),
Craig Topperf334ac192016-11-09 07:48:51 +00006624 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
6625 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6626 VR128X:$src, sub_xmm)))), sub_xmm)>;
6627
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006628def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
6629 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006630 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6631 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006632
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006633def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
6634 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006635 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6636 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006637
Cameron McInallyf10a7c92014-06-18 14:04:37 +00006638def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
6639 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00006640 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6641 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Simon Pilgrim096b6d42016-11-20 14:03:23 +00006642
Simon Pilgrima3af7962016-11-24 12:13:46 +00006643def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))),
Simon Pilgrim096b6d42016-11-20 14:03:23 +00006644 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
6645 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6646 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006647}
6648
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00006649let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006650 let AddedComplexity = 15 in {
6651 def : Pat<(X86vzmovl (v2i64 (bitconvert
6652 (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006653 (VCVTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006654 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
6655 (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006656 (VCVTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006657 def : Pat<(X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00006658 (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006659 (VCVTTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006660 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00006661 (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006662 (VCVTTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006663 }
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00006664}
6665
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006666let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006667 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006668 (VCVTPD2PSZrm addr:$src)>;
6669 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6670 (VCVTPS2PDZrm addr:$src)>;
6671}
6672
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006673let Predicates = [HasDQI, HasVLX] in {
6674 let AddedComplexity = 15 in {
6675 def : Pat<(X86vzmovl (v2f64 (bitconvert
6676 (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006677 (VCVTQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006678 def : Pat<(X86vzmovl (v2f64 (bitconvert
6679 (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006680 (VCVTUQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006681 }
6682}
6683
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006684let Predicates = [HasDQI, NoVLX] in {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006685def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))),
6686 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
6687 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6688 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6689
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006690def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))),
6691 (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr
6692 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
6693 VR128X:$src1, sub_xmm)))), sub_ymm)>;
6694
6695def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))),
6696 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
6697 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6698 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6699
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006700def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))),
6701 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
6702 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6703 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6704
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006705def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))),
6706 (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr
6707 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
6708 VR128X:$src1, sub_xmm)))), sub_ymm)>;
6709
6710def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))),
6711 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
6712 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6713 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6714
6715def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))),
6716 (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr
6717 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6718 VR256X:$src1, sub_ymm)))), sub_xmm)>;
6719
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006720def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))),
6721 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
6722 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6723 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6724
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006725def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))),
6726 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
6727 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6728 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6729
6730def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))),
6731 (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr
6732 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6733 VR256X:$src1, sub_ymm)))), sub_xmm)>;
6734
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006735def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))),
6736 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
6737 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6738 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6739
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006740def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))),
6741 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
6742 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6743 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6744}
6745
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006746//===----------------------------------------------------------------------===//
6747// Half precision conversion instructions
6748//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006749multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00006750 X86MemOperand x86memop, PatFrag ld_frag> {
6751 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6752 "vcvtph2ps", "$src", "$src",
6753 (X86cvtph2ps (_src.VT _src.RC:$src),
6754 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006755 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
6756 "vcvtph2ps", "$src", "$src",
6757 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
6758 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00006759}
6760
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006761multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00006762 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6763 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
6764 (X86cvtph2ps (_src.VT _src.RC:$src),
6765 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
6766
6767}
6768
6769let Predicates = [HasAVX512] in {
6770 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006771 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00006772 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6773 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006774 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00006775 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6776 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
6777 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6778 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006779}
6780
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006781multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006782 X86MemOperand x86memop> {
6783 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006784 (ins _src.RC:$src1, i32u8imm:$src2),
6785 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006786 (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006787 (i32 imm:$src2)),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006788 NoItinerary, 0, 0, X86select>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00006789 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
6790 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
6791 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
6792 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006793 (i32 imm:$src2))),
Craig Toppere1cac152016-06-07 07:27:54 +00006794 addr:$dst)]>;
6795 let hasSideEffects = 0, mayStore = 1 in
6796 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
6797 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
6798 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
6799 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006800}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006801multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Craig Topperd8688702016-09-21 03:58:44 +00006802 let hasSideEffects = 0 in
6803 defm rb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
6804 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006805 (ins _src.RC:$src1, i32u8imm:$src2),
6806 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Craig Topperd8688702016-09-21 03:58:44 +00006807 []>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006808}
6809let Predicates = [HasAVX512] in {
6810 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
6811 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
6812 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6813 let Predicates = [HasVLX] in {
6814 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
6815 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6816 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f128mem>,
6817 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6818 }
6819}
Asaf Badouh2489f352015-12-02 08:17:51 +00006820
Craig Topper9820e342016-09-20 05:44:47 +00006821// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00006822let Predicates = [HasVLX] in {
6823 // Use MXCSR.RC for rounding instead of explicitly specifying the default
6824 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
6825 // configurations we support (the default). However, falling back to MXCSR is
6826 // more consistent with other instructions, which are always controlled by it.
6827 // It's encoded as 0b100.
6828 def : Pat<(fp_to_f16 FR32X:$src),
6829 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
6830 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
6831
6832 def : Pat<(f16_to_fp GR16:$src),
6833 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6834 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
6835
6836 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6837 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6838 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
6839}
6840
Craig Topper9820e342016-09-20 05:44:47 +00006841// Patterns for matching float to half-float conversion when AVX512 is supported
6842// but F16C isn't. In that case we have to use 512-bit vectors.
6843let Predicates = [HasAVX512, NoVLX, NoF16C] in {
6844 def : Pat<(fp_to_f16 FR32X:$src),
6845 (i16 (EXTRACT_SUBREG
6846 (VMOVPDI2DIZrr
6847 (v8i16 (EXTRACT_SUBREG
6848 (VCVTPS2PHZrr
6849 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6850 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6851 sub_xmm), 4), sub_xmm))), sub_16bit))>;
6852
6853 def : Pat<(f16_to_fp GR16:$src),
6854 (f32 (COPY_TO_REGCLASS
6855 (v4f32 (EXTRACT_SUBREG
6856 (VCVTPH2PSZrr
6857 (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)),
6858 (v8i16 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)),
6859 sub_xmm)), sub_xmm)), FR32X))>;
6860
6861 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6862 (f32 (COPY_TO_REGCLASS
6863 (v4f32 (EXTRACT_SUBREG
6864 (VCVTPH2PSZrr
6865 (VCVTPS2PHZrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6866 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6867 sub_xmm), 4)), sub_xmm)), FR32X))>;
6868}
6869
Asaf Badouh2489f352015-12-02 08:17:51 +00006870// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00006871multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Asaf Badouh2489f352015-12-02 08:17:51 +00006872 string OpcodeStr> {
6873 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
6874 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Craig Topper7e664da2016-09-24 21:42:43 +00006875 [], IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
Asaf Badouh2489f352015-12-02 08:17:51 +00006876 Sched<[WriteFAdd]>;
6877}
6878
6879let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Craig Topper7e664da2016-09-24 21:42:43 +00006880 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006881 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006882 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006883 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006884 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006885 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006886 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006887 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
6888}
6889
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006890let Defs = [EFLAGS], Predicates = [HasAVX512] in {
6891 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006892 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006893 EVEX_CD8<32, CD8VT1>;
6894 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006895 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006896 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6897 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006898 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006899 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006900 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006901 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006902 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006903 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6904 }
Craig Topper9dd48c82014-01-02 17:28:14 +00006905 let isCodeGenOnly = 1 in {
Ayman Musa02f95332017-01-04 08:21:54 +00006906 defm Int_VUCOMISSZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v4f32, ssmem,
6907 sse_load_f32, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006908 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00006909 defm Int_VUCOMISDZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v2f64, sdmem,
6910 sse_load_f64, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006911 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006912
Ayman Musa02f95332017-01-04 08:21:54 +00006913 defm Int_VCOMISSZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v4f32, ssmem,
6914 sse_load_f32, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006915 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00006916 defm Int_VCOMISDZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v2f64, sdmem,
6917 sse_load_f64, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006918 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6919 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006920}
Michael Liao5bf95782014-12-04 05:20:33 +00006921
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006922/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00006923multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
6924 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00006925 let AddedComplexity = 20 , Predicates = [HasAVX512] in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00006926 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6927 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6928 "$src2, $src1", "$src1, $src2",
6929 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00006930 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006931 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00006932 "$src2, $src1", "$src1, $src2",
6933 (OpNode (_.VT _.RC:$src1),
6934 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006935}
6936}
6937
Asaf Badouheaf2da12015-09-21 10:23:53 +00006938defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
6939 EVEX_CD8<32, CD8VT1>, T8PD;
6940defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
6941 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
6942defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
6943 EVEX_CD8<32, CD8VT1>, T8PD;
6944defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
6945 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006946
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006947/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
6948multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00006949 X86VectorVTInfo _> {
6950 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6951 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6952 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006953 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6954 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6955 (OpNode (_.FloatVT
6956 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
6957 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6958 (ins _.ScalarMemOp:$src), OpcodeStr,
6959 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6960 (OpNode (_.FloatVT
6961 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6962 EVEX, T8PD, EVEX_B;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006963}
Robert Khasanov3e534c92014-10-28 16:37:13 +00006964
6965multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6966 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
6967 EVEX_V512, EVEX_CD8<32, CD8VF>;
6968 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
6969 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
6970
6971 // Define only if AVX512VL feature is present.
6972 let Predicates = [HasVLX] in {
6973 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6974 OpNode, v4f32x_info>,
6975 EVEX_V128, EVEX_CD8<32, CD8VF>;
6976 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6977 OpNode, v8f32x_info>,
6978 EVEX_V256, EVEX_CD8<32, CD8VF>;
6979 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6980 OpNode, v2f64x_info>,
6981 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
6982 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6983 OpNode, v4f64x_info>,
6984 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
6985 }
6986}
6987
6988defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
6989defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006990
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006991/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006992multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6993 SDNode OpNode> {
6994
6995 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6996 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6997 "$src2, $src1", "$src1, $src2",
6998 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
6999 (i32 FROUND_CURRENT))>;
7000
7001 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7002 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007003 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007004 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007005 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007006
7007 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007008 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007009 "$src2, $src1", "$src1, $src2",
7010 (OpNode (_.VT _.RC:$src1),
7011 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
7012 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007013}
7014
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007015multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7016 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
7017 EVEX_CD8<32, CD8VT1>;
7018 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
7019 EVEX_CD8<64, CD8VT1>, VEX_W;
7020}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007021
Craig Toppere1cac152016-06-07 07:27:54 +00007022let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007023 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
7024 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
7025}
Igor Breger8352a0d2015-07-28 06:53:28 +00007026
7027defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007028/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007029
7030multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7031 SDNode OpNode> {
7032
7033 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7034 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7035 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
7036
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007037 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7038 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7039 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007040 (bitconvert (_.LdFrag addr:$src))),
7041 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007042
7043 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007044 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007045 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007046 (OpNode (_.FloatVT
7047 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
7048 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007049}
Asaf Badouh402ebb32015-06-03 13:41:48 +00007050multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7051 SDNode OpNode> {
7052 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7053 (ins _.RC:$src), OpcodeStr,
7054 "{sae}, $src", "$src, {sae}",
7055 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
7056}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007057
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007058multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7059 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007060 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
7061 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007062 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007063 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
7064 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007065}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007066
Asaf Badouh402ebb32015-06-03 13:41:48 +00007067multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
7068 SDNode OpNode> {
7069 // Define only if AVX512VL feature is present.
7070 let Predicates = [HasVLX] in {
7071 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
7072 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
7073 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
7074 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
7075 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
7076 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7077 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
7078 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7079 }
7080}
Craig Toppere1cac152016-06-07 07:27:54 +00007081let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00007082
Asaf Badouh402ebb32015-06-03 13:41:48 +00007083 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
7084 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
7085 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
7086}
7087defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
7088 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
7089
7090multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
7091 SDNode OpNodeRnd, X86VectorVTInfo _>{
7092 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7093 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
7094 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
7095 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007096}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007097
Robert Khasanoveb126392014-10-28 18:15:20 +00007098multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
7099 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00007100 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00007101 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7102 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00007103 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7104 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7105 (OpNode (_.FloatVT
7106 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007107
Craig Toppere1cac152016-06-07 07:27:54 +00007108 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7109 (ins _.ScalarMemOp:$src), OpcodeStr,
7110 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
7111 (OpNode (_.FloatVT
7112 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
7113 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007114}
7115
Robert Khasanoveb126392014-10-28 18:15:20 +00007116multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
7117 SDNode OpNode> {
7118 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
7119 v16f32_info>,
7120 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7121 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
7122 v8f64_info>,
7123 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7124 // Define only if AVX512VL feature is present.
7125 let Predicates = [HasVLX] in {
7126 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7127 OpNode, v4f32x_info>,
7128 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
7129 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7130 OpNode, v8f32x_info>,
7131 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
7132 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7133 OpNode, v2f64x_info>,
7134 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7135 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7136 OpNode, v4f64x_info>,
7137 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7138 }
7139}
7140
Asaf Badouh402ebb32015-06-03 13:41:48 +00007141multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
7142 SDNode OpNodeRnd> {
7143 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
7144 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7145 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
7146 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7147}
7148
Igor Breger4c4cd782015-09-20 09:13:41 +00007149multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
7150 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
7151
7152 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7153 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7154 "$src2, $src1", "$src1, $src2",
7155 (OpNodeRnd (_.VT _.RC:$src1),
7156 (_.VT _.RC:$src2),
7157 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007158 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7159 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
7160 "$src2, $src1", "$src1, $src2",
7161 (OpNodeRnd (_.VT _.RC:$src1),
7162 (_.VT (scalar_to_vector
7163 (_.ScalarLdFrag addr:$src2))),
7164 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007165
7166 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7167 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
7168 "$rc, $src2, $src1", "$src1, $src2, $rc",
7169 (OpNodeRnd (_.VT _.RC:$src1),
7170 (_.VT _.RC:$src2),
7171 (i32 imm:$rc))>,
7172 EVEX_B, EVEX_RC;
7173
Craig Toppere1cac152016-06-07 07:27:54 +00007174 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007175 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007176 (ins _.FRC:$src1, _.FRC:$src2),
7177 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7178
7179 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007180 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007181 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
7182 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7183 }
7184
7185 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
7186 (!cast<Instruction>(NAME#SUFF#Zr)
7187 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
7188
7189 def : Pat<(_.EltVT (OpNode (load addr:$src))),
7190 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00007191 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007192}
7193
7194multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
7195 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
7196 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
7197 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
7198 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
7199}
7200
Asaf Badouh402ebb32015-06-03 13:41:48 +00007201defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
7202 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007203
Igor Breger4c4cd782015-09-20 09:13:41 +00007204defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007205
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007206let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007207 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007208 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007209 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007210 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007211 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007212 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007213 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007214 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007215 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007216 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007217}
7218
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007219multiclass
7220avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007221
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007222 let ExeDomain = _.ExeDomain in {
7223 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7224 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
7225 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007226 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007227 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7228
7229 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7230 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007231 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
7232 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007233 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007234
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007235 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007236 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
7237 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007238 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007239 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007240 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
7241 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7242 }
7243 let Predicates = [HasAVX512] in {
7244 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
7245 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7246 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
7247 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
7248 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7249 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
7250 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
7251 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7252 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
7253 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
7254 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7255 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
7256 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
7257 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7258 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
7259
7260 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7261 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7262 addr:$src, (i32 0x1))), _.FRC)>;
7263 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7264 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7265 addr:$src, (i32 0x2))), _.FRC)>;
7266 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7267 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7268 addr:$src, (i32 0x3))), _.FRC)>;
7269 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7270 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7271 addr:$src, (i32 0x4))), _.FRC)>;
7272 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7273 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7274 addr:$src, (i32 0xc))), _.FRC)>;
7275 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007276}
7277
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007278defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
7279 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007280
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007281defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
7282 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00007283
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007284//-------------------------------------------------
7285// Integer truncate and extend operations
7286//-------------------------------------------------
7287
Igor Breger074a64e2015-07-24 17:24:15 +00007288multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7289 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
7290 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00007291 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00007292 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
7293 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
7294 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
7295 EVEX, T8XS;
7296
7297 // for intrinsic patter match
7298 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7299 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7300 undef)),
7301 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
7302 SrcInfo.RC:$src1)>;
7303
7304 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7305 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7306 DestInfo.ImmAllZerosV)),
7307 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
7308 SrcInfo.RC:$src1)>;
7309
7310 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7311 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7312 DestInfo.RC:$src0)),
7313 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
7314 DestInfo.KRCWM:$mask ,
7315 SrcInfo.RC:$src1)>;
7316
Craig Topper52e2e832016-07-22 05:46:44 +00007317 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
7318 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00007319 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
7320 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007321 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007322 []>, EVEX;
7323
Igor Breger074a64e2015-07-24 17:24:15 +00007324 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
7325 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007326 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007327 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00007328 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007329}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007330
Igor Breger074a64e2015-07-24 17:24:15 +00007331multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
7332 X86VectorVTInfo DestInfo,
7333 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007334
Igor Breger074a64e2015-07-24 17:24:15 +00007335 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
7336 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
7337 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007338
Igor Breger074a64e2015-07-24 17:24:15 +00007339 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
7340 (SrcInfo.VT SrcInfo.RC:$src)),
7341 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
7342 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
7343}
7344
Igor Breger074a64e2015-07-24 17:24:15 +00007345multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
7346 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
7347 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
7348 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
7349 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
7350 Predicate prd = HasAVX512>{
7351
7352 let Predicates = [HasVLX, prd] in {
7353 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
7354 DestInfoZ128, x86memopZ128>,
7355 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
7356 truncFrag, mtruncFrag>, EVEX_V128;
7357
7358 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
7359 DestInfoZ256, x86memopZ256>,
7360 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
7361 truncFrag, mtruncFrag>, EVEX_V256;
7362 }
7363 let Predicates = [prd] in
7364 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
7365 DestInfoZ, x86memopZ>,
7366 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
7367 truncFrag, mtruncFrag>, EVEX_V512;
7368}
7369
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007370multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7371 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007372 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7373 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007374 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VO>;
Igor Breger074a64e2015-07-24 17:24:15 +00007375}
7376
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007377multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7378 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007379 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7380 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007381 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00007382}
7383
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007384multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode,
7385 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007386 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7387 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007388 StoreNode, MaskedStoreNode>, EVEX_CD8<32, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007389}
7390
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007391multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode,
7392 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007393 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7394 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007395 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00007396}
7397
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007398multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7399 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007400 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7401 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007402 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007403}
7404
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007405multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7406 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007407 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
7408 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007409 StoreNode, MaskedStoreNode, HasBWI>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007410}
7411
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007412defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc,
7413 truncstorevi8, masked_truncstorevi8>;
7414defm VPMOVSQB : avx512_trunc_qb<0x22, "vpmovsqb", X86vtruncs,
7415 truncstore_s_vi8, masked_truncstore_s_vi8>;
7416defm VPMOVUSQB : avx512_trunc_qb<0x12, "vpmovusqb", X86vtruncus,
7417 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00007418
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007419defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc,
7420 truncstorevi16, masked_truncstorevi16>;
7421defm VPMOVSQW : avx512_trunc_qw<0x24, "vpmovsqw", X86vtruncs,
7422 truncstore_s_vi16, masked_truncstore_s_vi16>;
7423defm VPMOVUSQW : avx512_trunc_qw<0x14, "vpmovusqw", X86vtruncus,
7424 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00007425
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007426defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc,
7427 truncstorevi32, masked_truncstorevi32>;
7428defm VPMOVSQD : avx512_trunc_qd<0x25, "vpmovsqd", X86vtruncs,
7429 truncstore_s_vi32, masked_truncstore_s_vi32>;
7430defm VPMOVUSQD : avx512_trunc_qd<0x15, "vpmovusqd", X86vtruncus,
7431 truncstore_us_vi32, masked_truncstore_us_vi32>;
Igor Breger074a64e2015-07-24 17:24:15 +00007432
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007433defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc,
7434 truncstorevi8, masked_truncstorevi8>;
7435defm VPMOVSDB : avx512_trunc_db<0x21, "vpmovsdb", X86vtruncs,
7436 truncstore_s_vi8, masked_truncstore_s_vi8>;
7437defm VPMOVUSDB : avx512_trunc_db<0x11, "vpmovusdb", X86vtruncus,
7438 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00007439
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007440defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc,
7441 truncstorevi16, masked_truncstorevi16>;
7442defm VPMOVSDW : avx512_trunc_dw<0x23, "vpmovsdw", X86vtruncs,
7443 truncstore_s_vi16, masked_truncstore_s_vi16>;
7444defm VPMOVUSDW : avx512_trunc_dw<0x13, "vpmovusdw", X86vtruncus,
7445 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00007446
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007447defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc,
7448 truncstorevi8, masked_truncstorevi8>;
7449defm VPMOVSWB : avx512_trunc_wb<0x20, "vpmovswb", X86vtruncs,
7450 truncstore_s_vi8, masked_truncstore_s_vi8>;
7451defm VPMOVUSWB : avx512_trunc_wb<0x10, "vpmovuswb", X86vtruncus,
7452 truncstore_us_vi8, masked_truncstore_us_vi8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007453
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007454let Predicates = [HasAVX512, NoVLX] in {
7455def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
7456 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007457 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007458 VR256X:$src, sub_ymm)))), sub_xmm))>;
7459def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
7460 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007461 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007462 VR256X:$src, sub_ymm)))), sub_xmm))>;
7463}
7464
7465let Predicates = [HasBWI, NoVLX] in {
7466def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00007467 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007468 VR256X:$src, sub_ymm))), sub_xmm))>;
7469}
7470
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007471multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00007472 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00007473 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00007474 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007475 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7476 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
7477 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
7478 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007479
Craig Toppere1cac152016-06-07 07:27:54 +00007480 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7481 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
7482 (DestInfo.VT (LdFrag addr:$src))>,
7483 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00007484 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007485}
7486
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007487multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007488 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007489 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7490 let Predicates = [HasVLX, HasBWI] in {
7491 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007492 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007493 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007494
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007495 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007496 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007497 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
7498 }
7499 let Predicates = [HasBWI] in {
7500 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00007501 v32i8x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007502 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
7503 }
7504}
7505
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007506multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007507 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007508 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7509 let Predicates = [HasVLX, HasAVX512] in {
7510 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007511 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007512 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
7513
7514 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007515 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007516 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
7517 }
7518 let Predicates = [HasAVX512] in {
7519 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007520 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007521 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
7522 }
7523}
7524
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007525multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007526 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007527 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7528 let Predicates = [HasVLX, HasAVX512] in {
7529 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007530 v16i8x_info, i16mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007531 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
7532
7533 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007534 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007535 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
7536 }
7537 let Predicates = [HasAVX512] in {
7538 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007539 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007540 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
7541 }
7542}
7543
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007544multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007545 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007546 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7547 let Predicates = [HasVLX, HasAVX512] in {
7548 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007549 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007550 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
7551
7552 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007553 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007554 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
7555 }
7556 let Predicates = [HasAVX512] in {
7557 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007558 v16i16x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007559 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
7560 }
7561}
7562
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007563multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007564 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007565 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7566 let Predicates = [HasVLX, HasAVX512] in {
7567 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007568 v8i16x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007569 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
7570
7571 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007572 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007573 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
7574 }
7575 let Predicates = [HasAVX512] in {
7576 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007577 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007578 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
7579 }
7580}
7581
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007582multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007583 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007584 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
7585
7586 let Predicates = [HasVLX, HasAVX512] in {
7587 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007588 v4i32x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007589 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
7590
7591 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007592 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007593 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
7594 }
7595 let Predicates = [HasAVX512] in {
7596 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007597 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007598 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
7599 }
7600}
7601
Craig Topper6840f112016-07-14 06:41:34 +00007602defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
7603defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
7604defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
7605defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
7606defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
7607defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007608
Craig Topper6840f112016-07-14 06:41:34 +00007609defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
7610defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
7611defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
7612defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
7613defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
7614defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007615
Igor Breger2ba64ab2016-05-22 10:21:04 +00007616// EXTLOAD patterns, implemented using vpmovz
Craig Topper6840f112016-07-14 06:41:34 +00007617multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To,
7618 X86VectorVTInfo From, PatFrag LdFrag> {
7619 def : Pat<(To.VT (LdFrag addr:$src)),
7620 (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>;
7621 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)),
7622 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0,
7623 To.KRC:$mask, addr:$src)>;
7624 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src),
7625 To.ImmAllZerosV)),
7626 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask,
7627 addr:$src)>;
7628}
7629
7630let Predicates = [HasVLX, HasBWI] in {
7631 defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>;
7632 defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>;
7633}
7634let Predicates = [HasBWI] in {
7635 defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>;
7636}
7637let Predicates = [HasVLX, HasAVX512] in {
7638 defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>;
7639 defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>;
7640 defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>;
7641 defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>;
7642 defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>;
7643 defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>;
7644 defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>;
7645 defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>;
7646 defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>;
7647 defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>;
7648}
7649let Predicates = [HasAVX512] in {
7650 defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>;
7651 defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>;
7652 defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>;
7653 defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>;
7654 defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>;
7655}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007656
Craig Topper64378f42016-10-09 23:08:39 +00007657multiclass AVX512_pmovx_patterns<string OpcPrefix, string ExtTy,
7658 SDNode ExtOp, PatFrag ExtLoad16> {
7659 // 128-bit patterns
7660 let Predicates = [HasVLX, HasBWI] in {
7661 def : Pat<(v8i16 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7662 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7663 def : Pat<(v8i16 (ExtOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7664 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7665 def : Pat<(v8i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7666 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7667 def : Pat<(v8i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7668 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7669 def : Pat<(v8i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7670 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7671 }
7672 let Predicates = [HasVLX] in {
7673 def : Pat<(v4i32 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7674 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7675 def : Pat<(v4i32 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7676 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7677 def : Pat<(v4i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7678 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7679 def : Pat<(v4i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7680 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7681
7682 def : Pat<(v2i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (ExtLoad16 addr:$src)))))),
7683 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7684 def : Pat<(v2i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7685 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7686 def : Pat<(v2i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7687 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7688 def : Pat<(v2i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7689 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7690
7691 def : Pat<(v4i32 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7692 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7693 def : Pat<(v4i32 (ExtOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7694 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7695 def : Pat<(v4i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7696 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7697 def : Pat<(v4i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7698 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7699 def : Pat<(v4i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7700 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7701
7702 def : Pat<(v2i64 (ExtOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7703 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7704 def : Pat<(v2i64 (ExtOp (v8i16 (vzmovl_v4i32 addr:$src)))),
7705 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7706 def : Pat<(v2i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7707 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7708 def : Pat<(v2i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7709 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7710
7711 def : Pat<(v2i64 (ExtOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7712 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7713 def : Pat<(v2i64 (ExtOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7714 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7715 def : Pat<(v2i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
7716 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7717 def : Pat<(v2i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
7718 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7719 def : Pat<(v2i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
7720 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7721 }
7722 // 256-bit patterns
7723 let Predicates = [HasVLX, HasBWI] in {
7724 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7725 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7726 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7727 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7728 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7729 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7730 }
7731 let Predicates = [HasVLX] in {
7732 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7733 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7734 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7735 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7736 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7737 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7738 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7739 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7740
7741 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7742 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7743 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7744 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7745 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7746 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7747 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7748 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7749
7750 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7751 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7752 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7753 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7754 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7755 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7756
7757 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7758 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7759 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7760 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7761 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7762 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7763 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7764 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7765
7766 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
7767 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7768 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
7769 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7770 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
7771 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7772 }
7773 // 512-bit patterns
7774 let Predicates = [HasBWI] in {
7775 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
7776 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
7777 }
7778 let Predicates = [HasAVX512] in {
7779 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7780 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
7781
7782 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7783 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00007784 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7785 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00007786
7787 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
7788 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
7789
7790 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7791 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
7792
7793 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
7794 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
7795 }
7796}
7797
7798defm : AVX512_pmovx_patterns<"VPMOVSX", "s", X86vsext, extloadi32i16>;
7799defm : AVX512_pmovx_patterns<"VPMOVZX", "z", X86vzext, loadi16_anyext>;
7800
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007801//===----------------------------------------------------------------------===//
7802// GATHER - SCATTER Operations
7803
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007804multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7805 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007806 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
7807 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007808 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
7809 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007810 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00007811 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007812 [(set _.RC:$dst, _.KRCWM:$mask_wb,
7813 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
7814 vectoraddr:$src2))]>, EVEX, EVEX_K,
7815 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007816}
Cameron McInally45325962014-03-26 13:50:50 +00007817
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007818multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
7819 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7820 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007821 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007822 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007823 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007824let Predicates = [HasVLX] in {
7825 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007826 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007827 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007828 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007829 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007830 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007831 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007832 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007833}
Cameron McInally45325962014-03-26 13:50:50 +00007834}
7835
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007836multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
7837 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007838 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007839 mgatherv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00007840 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007841 mgatherv8i64>, EVEX_V512;
7842let Predicates = [HasVLX] in {
7843 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007844 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007845 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007846 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007847 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007848 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007849 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
7850 vx64xmem, mgatherv2i64>, EVEX_V128;
7851}
Cameron McInally45325962014-03-26 13:50:50 +00007852}
Michael Liao5bf95782014-12-04 05:20:33 +00007853
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007854
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007855defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
7856 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
7857
7858defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
7859 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007860
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007861multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7862 X86MemOperand memop, PatFrag ScatterNode> {
7863
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007864let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007865
7866 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
7867 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007868 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007869 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
7870 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
7871 _.KRCWM:$mask, vectoraddr:$dst))]>,
7872 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007873}
7874
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007875multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
7876 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7877 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007878 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007879 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007880 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007881let Predicates = [HasVLX] in {
7882 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007883 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007884 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007885 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007886 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007887 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007888 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007889 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007890}
Cameron McInally45325962014-03-26 13:50:50 +00007891}
7892
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007893multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
7894 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007895 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007896 mscatterv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00007897 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007898 mscatterv8i64>, EVEX_V512;
7899let Predicates = [HasVLX] in {
7900 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007901 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007902 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007903 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007904 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007905 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007906 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
7907 vx64xmem, mscatterv2i64>, EVEX_V128;
7908}
Cameron McInally45325962014-03-26 13:50:50 +00007909}
7910
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007911defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
7912 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007913
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007914defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
7915 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007916
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007917// prefetch
7918multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
7919 RegisterClass KRC, X86MemOperand memop> {
7920 let Predicates = [HasPFI], hasSideEffects = 1 in
7921 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007922 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007923 []>, EVEX, EVEX_K;
7924}
7925
7926defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007927 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007928
7929defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007930 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007931
7932defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007933 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007934
7935defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007936 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007937
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007938defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007939 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007940
7941defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007942 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007943
7944defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007945 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007946
7947defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007948 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007949
7950defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007951 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007952
7953defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007954 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007955
7956defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007957 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007958
7959defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007960 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007961
7962defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007963 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007964
7965defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007966 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007967
7968defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007969 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007970
7971defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007972 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007973
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007974// Helper fragments to match sext vXi1 to vXiY.
Craig Topper850feaf2016-08-28 22:20:51 +00007975def v64i1sextv64i8 : PatLeaf<(v64i8
7976 (X86vsext
7977 (v64i1 (X86pcmpgtm
7978 (bc_v64i8 (v16i32 immAllZerosV)),
7979 VR512:$src))))>;
7980def v32i1sextv32i16 : PatLeaf<(v32i16 (X86vsrai VR512:$src, (i8 15)))>;
7981def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
7982def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007983
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007984multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007985def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007986 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007987 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
7988}
Michael Liao5bf95782014-12-04 05:20:33 +00007989
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007990multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
7991 string OpcodeStr, Predicate prd> {
7992let Predicates = [prd] in
7993 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7994
7995 let Predicates = [prd, HasVLX] in {
7996 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7997 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7998 }
7999}
8000
8001multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
8002 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
8003 HasBWI>;
8004 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
8005 HasBWI>, VEX_W;
8006 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
8007 HasDQI>;
8008 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
8009 HasDQI>, VEX_W;
8010}
Michael Liao5bf95782014-12-04 05:20:33 +00008011
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008012defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008013
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008014multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00008015 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
8016 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
8017 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
8018}
8019
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008020// Use 512bit version to implement 128/256 bit in case NoVLX.
8021multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00008022 X86VectorVTInfo _> {
8023
8024 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
8025 (_.KVT (COPY_TO_REGCLASS
8026 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008027 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00008028 _.RC:$src, _.SubRegIdx)),
8029 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008030}
8031
8032multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00008033 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8034 let Predicates = [prd] in
8035 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
8036 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008037
8038 let Predicates = [prd, HasVLX] in {
8039 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008040 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008041 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008042 EVEX_V128;
8043 }
8044 let Predicates = [prd, NoVLX] in {
8045 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
8046 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008047 }
8048}
8049
8050defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
8051 avx512vl_i8_info, HasBWI>;
8052defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
8053 avx512vl_i16_info, HasBWI>, VEX_W;
8054defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
8055 avx512vl_i32_info, HasDQI>;
8056defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
8057 avx512vl_i64_info, HasDQI>, VEX_W;
8058
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008059//===----------------------------------------------------------------------===//
8060// AVX-512 - COMPRESS and EXPAND
8061//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008062
Ayman Musad7a5ed42016-09-26 06:22:08 +00008063multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008064 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008065 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008066 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008067 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008068
Craig Toppere1cac152016-06-07 07:27:54 +00008069 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008070 def mr : AVX5128I<opc, MRMDestMem, (outs),
8071 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008072 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008073 []>, EVEX_CD8<_.EltSize, CD8VT1>;
8074
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008075 def mrk : AVX5128I<opc, MRMDestMem, (outs),
8076 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008077 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00008078 []>,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008079 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008080}
8081
Ayman Musad7a5ed42016-09-26 06:22:08 +00008082multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > {
8083
8084 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
8085 (_.VT _.RC:$src)),
8086 (!cast<Instruction>(NAME#_.ZSuffix##mrk)
8087 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
8088}
8089
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008090multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
8091 AVX512VLVectorVTInfo VTInfo> {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008092 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr>,
8093 compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008094
8095 let Predicates = [HasVLX] in {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008096 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr>,
8097 compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8098 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr>,
8099 compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008100 }
8101}
8102
8103defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
8104 EVEX;
8105defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
8106 EVEX, VEX_W;
8107defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
8108 EVEX;
8109defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
8110 EVEX, VEX_W;
8111
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008112// expand
8113multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
8114 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008115 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008116 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008117 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00008118
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008119 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8120 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
8121 (_.VT (X86expand (_.VT (bitconvert
8122 (_.LdFrag addr:$src1)))))>,
8123 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008124}
8125
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008126multiclass expand_by_vec_width_lowering<X86VectorVTInfo _ > {
8127
8128 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
8129 (!cast<Instruction>(NAME#_.ZSuffix##rmkz)
8130 _.KRCWM:$mask, addr:$src)>;
8131
8132 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
8133 (_.VT _.RC:$src0))),
8134 (!cast<Instruction>(NAME#_.ZSuffix##rmk)
8135 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
8136}
8137
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008138multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
8139 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008140 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>,
8141 expand_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008142
8143 let Predicates = [HasVLX] in {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008144 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>,
8145 expand_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8146 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>,
8147 expand_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008148 }
8149}
8150
8151defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
8152 EVEX;
8153defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
8154 EVEX, VEX_W;
8155defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
8156 EVEX;
8157defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
8158 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008159
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008160//handle instruction reg_vec1 = op(reg_vec,imm)
8161// op(mem_vec,imm)
8162// op(broadcast(eltVt),imm)
8163//all instruction created with FROUND_CURRENT
8164multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008165 X86VectorVTInfo _>{
8166 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008167 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8168 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00008169 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008170 (OpNode (_.VT _.RC:$src1),
8171 (i32 imm:$src2),
8172 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008173 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8174 (ins _.MemOp:$src1, i32u8imm:$src2),
8175 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
8176 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
8177 (i32 imm:$src2),
8178 (i32 FROUND_CURRENT))>;
8179 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8180 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
8181 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
8182 "${src1}"##_.BroadcastStr##", $src2",
8183 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
8184 (i32 imm:$src2),
8185 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008186 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008187}
8188
8189//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8190multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8191 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008192 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008193 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8194 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008195 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008196 "$src1, {sae}, $src2",
8197 (OpNode (_.VT _.RC:$src1),
8198 (i32 imm:$src2),
8199 (i32 FROUND_NO_EXC))>, EVEX_B;
8200}
8201
8202multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
8203 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8204 let Predicates = [prd] in {
8205 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8206 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8207 EVEX_V512;
8208 }
8209 let Predicates = [prd, HasVLX] in {
8210 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
8211 EVEX_V128;
8212 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
8213 EVEX_V256;
8214 }
8215}
8216
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008217//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8218// op(reg_vec2,mem_vec,imm)
8219// op(reg_vec2,broadcast(eltVt),imm)
8220//all instruction created with FROUND_CURRENT
8221multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008222 X86VectorVTInfo _>{
8223 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008224 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008225 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008226 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8227 (OpNode (_.VT _.RC:$src1),
8228 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008229 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008230 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008231 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8232 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
8233 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8234 (OpNode (_.VT _.RC:$src1),
8235 (_.VT (bitconvert (_.LdFrag addr:$src2))),
8236 (i32 imm:$src3),
8237 (i32 FROUND_CURRENT))>;
8238 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8239 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
8240 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8241 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8242 (OpNode (_.VT _.RC:$src1),
8243 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8244 (i32 imm:$src3),
8245 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008246 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008247}
8248
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008249//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8250// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00008251multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
8252 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00008253 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00008254 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
8255 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
8256 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8257 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8258 (SrcInfo.VT SrcInfo.RC:$src2),
8259 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008260 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
8261 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
8262 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8263 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8264 (SrcInfo.VT (bitconvert
8265 (SrcInfo.LdFrag addr:$src2))),
8266 (i8 imm:$src3)))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008267 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00008268}
8269
8270//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8271// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008272// op(reg_vec2,broadcast(eltVt),imm)
8273multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008274 X86VectorVTInfo _>:
8275 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
8276
Craig Topper05948fb2016-08-02 05:11:15 +00008277 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00008278 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8279 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8280 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8281 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8282 (OpNode (_.VT _.RC:$src1),
8283 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8284 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008285}
8286
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008287//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8288// op(reg_vec2,mem_scalar,imm)
8289//all instruction created with FROUND_CURRENT
8290multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008291 X86VectorVTInfo _> {
8292 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008293 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008294 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008295 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8296 (OpNode (_.VT _.RC:$src1),
8297 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008298 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008299 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008300 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00008301 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00008302 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8303 (OpNode (_.VT _.RC:$src1),
8304 (_.VT (scalar_to_vector
8305 (_.ScalarLdFrag addr:$src2))),
8306 (i32 imm:$src3),
8307 (i32 FROUND_CURRENT))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008308 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008309}
8310
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008311//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8312multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8313 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008314 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008315 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008316 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008317 OpcodeStr, "$src3, {sae}, $src2, $src1",
8318 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008319 (OpNode (_.VT _.RC:$src1),
8320 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008321 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008322 (i32 FROUND_NO_EXC))>, EVEX_B;
8323}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008324//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8325multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
8326 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008327 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8328 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008329 OpcodeStr, "$src3, {sae}, $src2, $src1",
8330 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008331 (OpNode (_.VT _.RC:$src1),
8332 (_.VT _.RC:$src2),
8333 (i32 imm:$src3),
8334 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008335}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008336
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008337multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
8338 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008339 let Predicates = [prd] in {
8340 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00008341 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008342 EVEX_V512;
8343
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008344 }
8345 let Predicates = [prd, HasVLX] in {
8346 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008347 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008348 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008349 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008350 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008351}
8352
Igor Breger2ae0fe32015-08-31 11:14:02 +00008353multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
8354 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
8355 let Predicates = [HasBWI] in {
8356 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
8357 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
8358 }
8359 let Predicates = [HasBWI, HasVLX] in {
8360 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
8361 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
8362 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
8363 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
8364 }
8365}
8366
Igor Breger00d9f842015-06-08 14:03:17 +00008367multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
8368 bits<8> opc, SDNode OpNode>{
8369 let Predicates = [HasAVX512] in {
8370 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8371 }
8372 let Predicates = [HasAVX512, HasVLX] in {
8373 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
8374 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8375 }
8376}
8377
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008378multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
8379 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8380 let Predicates = [prd] in {
8381 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
8382 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008383 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008384}
8385
Igor Breger1e58e8a2015-09-02 11:18:55 +00008386multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
8387 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
8388 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
8389 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
8390 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
8391 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008392}
8393
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008394
Igor Breger1e58e8a2015-09-02 11:18:55 +00008395defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
8396 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
8397defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
8398 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
8399defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
8400 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
8401
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008402
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008403defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
8404 0x50, X86VRange, HasDQI>,
8405 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8406defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
8407 0x50, X86VRange, HasDQI>,
8408 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8409
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00008410defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
8411 0x51, X86VRange, HasDQI>,
8412 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8413defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
8414 0x51, X86VRange, HasDQI>,
8415 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8416
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008417defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
8418 0x57, X86Reduces, HasDQI>,
8419 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8420defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
8421 0x57, X86Reduces, HasDQI>,
8422 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008423
Igor Breger1e58e8a2015-09-02 11:18:55 +00008424defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
8425 0x27, X86GetMants, HasAVX512>,
8426 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8427defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
8428 0x27, X86GetMants, HasAVX512>,
8429 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8430
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008431multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
8432 bits<8> opc, SDNode OpNode = X86Shuf128>{
8433 let Predicates = [HasAVX512] in {
8434 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8435
8436 }
8437 let Predicates = [HasAVX512, HasVLX] in {
8438 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8439 }
8440}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008441let Predicates = [HasAVX512] in {
8442def : Pat<(v16f32 (ffloor VR512:$src)),
8443 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
8444def : Pat<(v16f32 (fnearbyint VR512:$src)),
8445 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
8446def : Pat<(v16f32 (fceil VR512:$src)),
8447 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
8448def : Pat<(v16f32 (frint VR512:$src)),
8449 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
8450def : Pat<(v16f32 (ftrunc VR512:$src)),
8451 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
8452
8453def : Pat<(v8f64 (ffloor VR512:$src)),
8454 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
8455def : Pat<(v8f64 (fnearbyint VR512:$src)),
8456 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
8457def : Pat<(v8f64 (fceil VR512:$src)),
8458 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
8459def : Pat<(v8f64 (frint VR512:$src)),
8460 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
8461def : Pat<(v8f64 (ftrunc VR512:$src)),
8462 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
8463}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008464
8465defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
8466 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8467defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
8468 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8469defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
8470 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8471defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
8472 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00008473
Craig Topperc48fa892015-12-27 19:45:21 +00008474multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00008475 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
8476 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00008477}
8478
Craig Topperc48fa892015-12-27 19:45:21 +00008479defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008480 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00008481defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008482 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008483
Craig Topper7a299302016-06-09 07:06:38 +00008484multiclass avx512_vpalignr_lowering<X86VectorVTInfo _ , list<Predicate> p>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00008485 let Predicates = p in
8486 def NAME#_.VTName#rri:
8487 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
8488 (!cast<Instruction>(NAME#_.ZSuffix#rri)
8489 _.RC:$src1, _.RC:$src2, imm:$imm)>;
8490}
8491
Craig Topper7a299302016-06-09 07:06:38 +00008492multiclass avx512_vpalignr_lowering_common<AVX512VLVectorVTInfo _>:
8493 avx512_vpalignr_lowering<_.info512, [HasBWI]>,
8494 avx512_vpalignr_lowering<_.info128, [HasBWI, HasVLX]>,
8495 avx512_vpalignr_lowering<_.info256, [HasBWI, HasVLX]>;
Igor Breger2ae0fe32015-08-31 11:14:02 +00008496
Craig Topper7a299302016-06-09 07:06:38 +00008497defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008498 avx512vl_i8_info, avx512vl_i8_info>,
Craig Topper7a299302016-06-09 07:06:38 +00008499 avx512_vpalignr_lowering_common<avx512vl_i16_info>,
8500 avx512_vpalignr_lowering_common<avx512vl_i32_info>,
8501 avx512_vpalignr_lowering_common<avx512vl_f32_info>,
8502 avx512_vpalignr_lowering_common<avx512vl_i64_info>,
8503 avx512_vpalignr_lowering_common<avx512vl_f64_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008504 EVEX_CD8<8, CD8VF>;
8505
Igor Bregerf3ded812015-08-31 13:09:30 +00008506defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
8507 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
8508
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008509multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
8510 X86VectorVTInfo _> {
8511 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00008512 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008513 "$src1", "$src1",
8514 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
8515
Craig Toppere1cac152016-06-07 07:27:54 +00008516 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8517 (ins _.MemOp:$src1), OpcodeStr,
8518 "$src1", "$src1",
8519 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
8520 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008521}
8522
8523multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
8524 X86VectorVTInfo _> :
8525 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008526 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8527 (ins _.ScalarMemOp:$src1), OpcodeStr,
8528 "${src1}"##_.BroadcastStr,
8529 "${src1}"##_.BroadcastStr,
8530 (_.VT (OpNode (X86VBroadcast
8531 (_.ScalarLdFrag addr:$src1))))>,
8532 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008533}
8534
8535multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8536 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8537 let Predicates = [prd] in
8538 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8539
8540 let Predicates = [prd, HasVLX] in {
8541 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8542 EVEX_V256;
8543 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
8544 EVEX_V128;
8545 }
8546}
8547
8548multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8549 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8550 let Predicates = [prd] in
8551 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
8552 EVEX_V512;
8553
8554 let Predicates = [prd, HasVLX] in {
8555 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
8556 EVEX_V256;
8557 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
8558 EVEX_V128;
8559 }
8560}
8561
8562multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
8563 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008564 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008565 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00008566 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
8567 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008568}
8569
8570multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
8571 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008572 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
8573 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008574}
8575
8576multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
8577 bits<8> opc_d, bits<8> opc_q,
8578 string OpcodeStr, SDNode OpNode> {
8579 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
8580 HasAVX512>,
8581 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
8582 HasBWI>;
8583}
8584
8585defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
8586
Craig Topper5ef13ba2016-12-26 07:26:07 +00008587def avx512_v16i1sextv16i8 : PatLeaf<(v16i8 (X86pcmpgt (bc_v16i8 (v4i32 immAllZerosV)),
8588 VR128X:$src))>;
8589def avx512_v8i1sextv8i16 : PatLeaf<(v8i16 (X86vsrai VR128X:$src, (i8 15)))>;
8590def avx512_v4i1sextv4i32 : PatLeaf<(v4i32 (X86vsrai VR128X:$src, (i8 31)))>;
8591def avx512_v32i1sextv32i8 : PatLeaf<(v32i8 (X86pcmpgt (bc_v32i8 (v8i32 immAllZerosV)),
8592 VR256X:$src))>;
8593def avx512_v16i1sextv16i16: PatLeaf<(v16i16 (X86vsrai VR256X:$src, (i8 15)))>;
8594def avx512_v8i1sextv8i32 : PatLeaf<(v8i32 (X86vsrai VR256X:$src, (i8 31)))>;
8595
Craig Topper056c9062016-08-28 22:20:48 +00008596let Predicates = [HasBWI, HasVLX] in {
8597 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008598 (bc_v2i64 (avx512_v16i1sextv16i8)),
8599 (bc_v2i64 (add (v16i8 VR128X:$src), (avx512_v16i1sextv16i8)))),
8600 (VPABSBZ128rr VR128X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008601 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008602 (bc_v2i64 (avx512_v8i1sextv8i16)),
8603 (bc_v2i64 (add (v8i16 VR128X:$src), (avx512_v8i1sextv8i16)))),
8604 (VPABSWZ128rr VR128X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008605 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008606 (bc_v4i64 (avx512_v32i1sextv32i8)),
8607 (bc_v4i64 (add (v32i8 VR256X:$src), (avx512_v32i1sextv32i8)))),
8608 (VPABSBZ256rr VR256X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008609 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008610 (bc_v4i64 (avx512_v16i1sextv16i16)),
8611 (bc_v4i64 (add (v16i16 VR256X:$src), (avx512_v16i1sextv16i16)))),
8612 (VPABSWZ256rr VR256X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008613}
8614let Predicates = [HasAVX512, HasVLX] in {
8615 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008616 (bc_v2i64 (avx512_v4i1sextv4i32)),
8617 (bc_v2i64 (add (v4i32 VR128X:$src), (avx512_v4i1sextv4i32)))),
8618 (VPABSDZ128rr VR128X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008619 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008620 (bc_v4i64 (avx512_v8i1sextv8i32)),
8621 (bc_v4i64 (add (v8i32 VR256X:$src), (avx512_v8i1sextv8i32)))),
8622 (VPABSDZ256rr VR256X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008623}
8624
8625let Predicates = [HasAVX512] in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008626def : Pat<(xor
Craig Topperabe80cc2016-08-28 06:06:28 +00008627 (bc_v8i64 (v16i1sextv16i32)),
8628 (bc_v8i64 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008629 (VPABSDZrr VR512:$src)>;
8630def : Pat<(xor
8631 (bc_v8i64 (v8i1sextv8i64)),
8632 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
8633 (VPABSQZrr VR512:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008634}
Craig Topper850feaf2016-08-28 22:20:51 +00008635let Predicates = [HasBWI] in {
8636def : Pat<(xor
8637 (bc_v8i64 (v64i1sextv64i8)),
8638 (bc_v8i64 (add (v64i8 VR512:$src), (v64i1sextv64i8)))),
8639 (VPABSBZrr VR512:$src)>;
8640def : Pat<(xor
8641 (bc_v8i64 (v32i1sextv32i16)),
8642 (bc_v8i64 (add (v32i16 VR512:$src), (v32i1sextv32i16)))),
8643 (VPABSWZrr VR512:$src)>;
8644}
Igor Bregerf2460112015-07-26 14:41:44 +00008645
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008646multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
8647
8648 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008649}
8650
8651defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
8652defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
8653
Igor Breger24cab0f2015-11-16 07:22:00 +00008654//===---------------------------------------------------------------------===//
8655// Replicate Single FP - MOVSHDUP and MOVSLDUP
8656//===---------------------------------------------------------------------===//
8657multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8658 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
8659 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00008660}
8661
8662defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
8663defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00008664
8665//===----------------------------------------------------------------------===//
8666// AVX-512 - MOVDDUP
8667//===----------------------------------------------------------------------===//
8668
8669multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
8670 X86VectorVTInfo _> {
8671 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8672 (ins _.RC:$src), OpcodeStr, "$src", "$src",
8673 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00008674 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8675 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
8676 (_.VT (OpNode (_.VT (scalar_to_vector
8677 (_.ScalarLdFrag addr:$src)))))>,
8678 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Igor Breger1f782962015-11-19 08:26:56 +00008679}
8680
8681multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
8682 AVX512VLVectorVTInfo VTInfo> {
8683
8684 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8685
8686 let Predicates = [HasAVX512, HasVLX] in {
8687 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8688 EVEX_V256;
8689 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
8690 EVEX_V128;
8691 }
8692}
8693
8694multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8695 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
8696 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00008697}
8698
8699defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
8700
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008701let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +00008702def : Pat<(X86Movddup (loadv2f64 addr:$src)),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008703 (VMOVDDUPZ128rm addr:$src)>;
Igor Breger1f782962015-11-19 08:26:56 +00008704def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008705 (VMOVDDUPZ128rm addr:$src)>;
8706def : Pat<(v2f64 (X86VBroadcast f64:$src)),
8707 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topperda84ff32017-01-07 22:20:23 +00008708
8709def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
8710 (v2f64 VR128X:$src0)),
8711 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
8712def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
8713 (bitconvert (v4i32 immAllZerosV))),
8714 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
8715
8716def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
8717 (v2f64 VR128X:$src0)),
8718 (VMOVDDUPZ128rrk VR128X:$src0, VK2WM:$mask,
8719 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
8720def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
8721 (bitconvert (v4i32 immAllZerosV))),
8722 (VMOVDDUPZ128rrkz VK2WM:$mask, (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
8723
8724def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
8725 (v2f64 VR128X:$src0)),
8726 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
8727def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
8728 (bitconvert (v4i32 immAllZerosV))),
8729 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008730}
Igor Breger1f782962015-11-19 08:26:56 +00008731
Igor Bregerf2460112015-07-26 14:41:44 +00008732//===----------------------------------------------------------------------===//
8733// AVX-512 - Unpack Instructions
8734//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00008735defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
8736 SSE_ALU_ITINS_S>;
8737defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
8738 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00008739
8740defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
8741 SSE_INTALU_ITINS_P, HasBWI>;
8742defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
8743 SSE_INTALU_ITINS_P, HasBWI>;
8744defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
8745 SSE_INTALU_ITINS_P, HasBWI>;
8746defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
8747 SSE_INTALU_ITINS_P, HasBWI>;
8748
8749defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
8750 SSE_INTALU_ITINS_P, HasAVX512>;
8751defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
8752 SSE_INTALU_ITINS_P, HasAVX512>;
8753defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
8754 SSE_INTALU_ITINS_P, HasAVX512>;
8755defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
8756 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008757
8758//===----------------------------------------------------------------------===//
8759// AVX-512 - Extract & Insert Integer Instructions
8760//===----------------------------------------------------------------------===//
8761
8762multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8763 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008764 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
8765 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8766 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8767 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
8768 imm:$src2)))),
8769 addr:$dst)]>,
8770 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008771}
8772
8773multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
8774 let Predicates = [HasBWI] in {
8775 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
8776 (ins _.RC:$src1, u8imm:$src2),
8777 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8778 [(set GR32orGR64:$dst,
8779 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
8780 EVEX, TAPD;
8781
8782 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
8783 }
8784}
8785
8786multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
8787 let Predicates = [HasBWI] in {
8788 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
8789 (ins _.RC:$src1, u8imm:$src2),
8790 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8791 [(set GR32orGR64:$dst,
8792 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
8793 EVEX, PD;
8794
Craig Topper99f6b622016-05-01 01:03:56 +00008795 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00008796 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
8797 (ins _.RC:$src1, u8imm:$src2),
8798 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
8799 EVEX, TAPD;
8800
Igor Bregerdefab3c2015-10-08 12:55:01 +00008801 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
8802 }
8803}
8804
8805multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
8806 RegisterClass GRC> {
8807 let Predicates = [HasDQI] in {
8808 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
8809 (ins _.RC:$src1, u8imm:$src2),
8810 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8811 [(set GRC:$dst,
8812 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
8813 EVEX, TAPD;
8814
Craig Toppere1cac152016-06-07 07:27:54 +00008815 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
8816 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8817 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8818 [(store (extractelt (_.VT _.RC:$src1),
8819 imm:$src2),addr:$dst)]>,
8820 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008821 }
8822}
8823
8824defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
8825defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
8826defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
8827defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
8828
8829multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8830 X86VectorVTInfo _, PatFrag LdFrag> {
8831 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
8832 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8833 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8834 [(set _.RC:$dst,
8835 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
8836 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
8837}
8838
8839multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
8840 X86VectorVTInfo _, PatFrag LdFrag> {
8841 let Predicates = [HasBWI] in {
8842 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8843 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
8844 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8845 [(set _.RC:$dst,
8846 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
8847
8848 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
8849 }
8850}
8851
8852multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
8853 X86VectorVTInfo _, RegisterClass GRC> {
8854 let Predicates = [HasDQI] in {
8855 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8856 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
8857 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8858 [(set _.RC:$dst,
8859 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
8860 EVEX_4V, TAPD;
8861
8862 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
8863 _.ScalarLdFrag>, TAPD;
8864 }
8865}
8866
8867defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
8868 extloadi8>, TAPD;
8869defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
8870 extloadi16>, PD;
8871defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
8872defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00008873//===----------------------------------------------------------------------===//
8874// VSHUFPS - VSHUFPD Operations
8875//===----------------------------------------------------------------------===//
8876multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
8877 AVX512VLVectorVTInfo VTInfo_FP>{
8878 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
8879 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
8880 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00008881}
8882
8883defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
8884defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008885//===----------------------------------------------------------------------===//
8886// AVX-512 - Byte shift Left/Right
8887//===----------------------------------------------------------------------===//
8888
8889multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
8890 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
8891 def rr : AVX512<opc, MRMr,
8892 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
8893 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8894 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008895 def rm : AVX512<opc, MRMm,
8896 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
8897 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8898 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008899 (_.VT (bitconvert (_.LdFrag addr:$src1))),
8900 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008901}
8902
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008903multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008904 Format MRMm, string OpcodeStr, Predicate prd>{
8905 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008906 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008907 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008908 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008909 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008910 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008911 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008912 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008913 }
8914}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008915defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008916 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008917defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008918 HasBWI>, AVX512PDIi8Base, EVEX_4V;
8919
8920
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008921multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00008922 string OpcodeStr, X86VectorVTInfo _dst,
8923 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00008924 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00008925 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00008926 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00008927 [(set _dst.RC:$dst,(_dst.VT
8928 (OpNode (_src.VT _src.RC:$src1),
8929 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008930 def rm : AVX512BI<opc, MRMSrcMem,
8931 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
8932 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8933 [(set _dst.RC:$dst,(_dst.VT
8934 (OpNode (_src.VT _src.RC:$src1),
8935 (_src.VT (bitconvert
8936 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008937}
8938
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008939multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008940 string OpcodeStr, Predicate prd> {
8941 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00008942 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
8943 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008944 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00008945 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
8946 v32i8x_info>, EVEX_V256;
8947 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
8948 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008949 }
8950}
8951
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008952defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008953 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008954
8955multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008956 X86VectorVTInfo _>{
8957 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +00008958 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8959 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00008960 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00008961 (OpNode (_.VT _.RC:$src1),
8962 (_.VT _.RC:$src2),
8963 (_.VT _.RC:$src3),
Craig Topper202b4532016-09-22 03:00:50 +00008964 (i8 imm:$src4)), 1, 1>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00008965 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8966 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
8967 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
8968 (OpNode (_.VT _.RC:$src1),
8969 (_.VT _.RC:$src2),
8970 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00008971 (i8 imm:$src4)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00008972 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
8973 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8974 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
8975 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8976 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8977 (OpNode (_.VT _.RC:$src1),
8978 (_.VT _.RC:$src2),
8979 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00008980 (i8 imm:$src4)), 1, 0>, EVEX_B,
Craig Toppere1cac152016-06-07 07:27:54 +00008981 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008982 }// Constraints = "$src1 = $dst"
8983}
8984
8985multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
8986 let Predicates = [HasAVX512] in
8987 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
8988 let Predicates = [HasAVX512, HasVLX] in {
8989 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
8990 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
8991 }
8992}
8993
8994defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
8995defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
8996
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008997//===----------------------------------------------------------------------===//
8998// AVX-512 - FixupImm
8999//===----------------------------------------------------------------------===//
9000
9001multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009002 X86VectorVTInfo _>{
9003 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009004 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9005 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9006 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9007 (OpNode (_.VT _.RC:$src1),
9008 (_.VT _.RC:$src2),
9009 (_.IntVT _.RC:$src3),
9010 (i32 imm:$src4),
9011 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00009012 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9013 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
9014 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9015 (OpNode (_.VT _.RC:$src1),
9016 (_.VT _.RC:$src2),
9017 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
9018 (i32 imm:$src4),
9019 (i32 FROUND_CURRENT))>;
9020 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9021 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
9022 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
9023 "$src2, ${src3}"##_.BroadcastStr##", $src4",
9024 (OpNode (_.VT _.RC:$src1),
9025 (_.VT _.RC:$src2),
9026 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
9027 (i32 imm:$src4),
9028 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009029 } // Constraints = "$src1 = $dst"
9030}
9031
9032multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +00009033 SDNode OpNode, X86VectorVTInfo _>{
9034let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009035 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9036 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009037 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009038 "$src2, $src3, {sae}, $src4",
9039 (OpNode (_.VT _.RC:$src1),
9040 (_.VT _.RC:$src2),
9041 (_.IntVT _.RC:$src3),
9042 (i32 imm:$src4),
9043 (i32 FROUND_NO_EXC))>, EVEX_B;
9044 }
9045}
9046
9047multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
9048 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +00009049 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
9050 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009051 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9052 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9053 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9054 (OpNode (_.VT _.RC:$src1),
9055 (_.VT _.RC:$src2),
9056 (_src3VT.VT _src3VT.RC:$src3),
9057 (i32 imm:$src4),
9058 (i32 FROUND_CURRENT))>;
9059
9060 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9061 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9062 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
9063 "$src2, $src3, {sae}, $src4",
9064 (OpNode (_.VT _.RC:$src1),
9065 (_.VT _.RC:$src2),
9066 (_src3VT.VT _src3VT.RC:$src3),
9067 (i32 imm:$src4),
9068 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +00009069 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
9070 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
9071 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9072 (OpNode (_.VT _.RC:$src1),
9073 (_.VT _.RC:$src2),
9074 (_src3VT.VT (scalar_to_vector
9075 (_src3VT.ScalarLdFrag addr:$src3))),
9076 (i32 imm:$src4),
9077 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009078 }
9079}
9080
9081multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
9082 let Predicates = [HasAVX512] in
9083 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9084 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9085 AVX512AIi8Base, EVEX_4V, EVEX_V512;
9086 let Predicates = [HasAVX512, HasVLX] in {
9087 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
9088 AVX512AIi8Base, EVEX_4V, EVEX_V128;
9089 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
9090 AVX512AIi8Base, EVEX_4V, EVEX_V256;
9091 }
9092}
9093
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009094defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9095 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009096 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009097defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9098 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009099 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009100defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009101 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009102defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009103 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +00009104
9105
9106
9107// Patterns used to select SSE scalar fp arithmetic instructions from
9108// either:
9109//
9110// (1) a scalar fp operation followed by a blend
9111//
9112// The effect is that the backend no longer emits unnecessary vector
9113// insert instructions immediately after SSE scalar fp instructions
9114// like addss or mulss.
9115//
9116// For example, given the following code:
9117// __m128 foo(__m128 A, __m128 B) {
9118// A[0] += B[0];
9119// return A;
9120// }
9121//
9122// Previously we generated:
9123// addss %xmm0, %xmm1
9124// movss %xmm1, %xmm0
9125//
9126// We now generate:
9127// addss %xmm1, %xmm0
9128//
9129// (2) a vector packed single/double fp operation followed by a vector insert
9130//
9131// The effect is that the backend converts the packed fp instruction
9132// followed by a vector insert into a single SSE scalar fp instruction.
9133//
9134// For example, given the following code:
9135// __m128 foo(__m128 A, __m128 B) {
9136// __m128 C = A + B;
9137// return (__m128) {c[0], a[1], a[2], a[3]};
9138// }
9139//
9140// Previously we generated:
9141// addps %xmm0, %xmm1
9142// movss %xmm1, %xmm0
9143//
9144// We now generate:
9145// addss %xmm1, %xmm0
9146
9147// TODO: Some canonicalization in lowering would simplify the number of
9148// patterns we have to try to match.
9149multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
9150 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009151 // extracted scalar math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +00009152 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
9153 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
9154 FR32X:$src))))),
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009155 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009156 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009157
Craig Topper5625d242016-07-29 06:06:00 +00009158 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009159 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
9160 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
9161 FR32X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009162 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009163 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009164
9165 // vector math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +00009166 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst),
9167 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +00009168 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
9169
9170 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009171 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst),
9172 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009173 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +00009174
9175 // extracted masked scalar math op with insert via movss
9176 def : Pat<(X86Movss (v4f32 VR128X:$src1),
9177 (scalar_to_vector
9178 (X86selects VK1WM:$mask,
9179 (Op (f32 (extractelt (v4f32 VR128X:$src1), (iPTR 0))),
9180 FR32X:$src2),
9181 FR32X:$src0))),
9182 (!cast<I>("V"#OpcPrefix#SSZrr_Intk) (COPY_TO_REGCLASS FR32X:$src0, VR128X),
9183 VK1WM:$mask, v4f32:$src1,
9184 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009185 }
9186}
9187
9188defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
9189defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
9190defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
9191defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
9192
9193multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
9194 let Predicates = [HasAVX512] in {
9195 // extracted scalar math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +00009196 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
9197 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
9198 FR64X:$src))))),
Craig Topper5625d242016-07-29 06:06:00 +00009199 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009200 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009201
9202 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009203 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
9204 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
9205 FR64X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009206 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009207 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009208
9209 // vector math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +00009210 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst),
9211 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +00009212 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
9213
9214 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009215 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst),
9216 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009217 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +00009218
9219 // extracted masked scalar math op with insert via movss
9220 def : Pat<(X86Movsd (v2f64 VR128X:$src1),
9221 (scalar_to_vector
9222 (X86selects VK1WM:$mask,
9223 (Op (f64 (extractelt (v2f64 VR128X:$src1), (iPTR 0))),
9224 FR64X:$src2),
9225 FR64X:$src0))),
9226 (!cast<I>("V"#OpcPrefix#SDZrr_Intk) (COPY_TO_REGCLASS FR64X:$src0, VR128X),
9227 VK1WM:$mask, v2f64:$src1,
9228 (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009229 }
9230}
9231
9232defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
9233defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
9234defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
9235defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;