blob: 61d9246b2597a7509fb02a69bc2d227883a9cc9b [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000043#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000044#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000045#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000046#include "llvm/ADT/VectorExtras.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000047#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000048#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000049#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000050#include "llvm/Support/ErrorHandling.h"
51#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000052#include "llvm/Support/raw_ostream.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000053#include "llvm/Target/TargetOptions.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000055using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000056
Evan Chengb1712452010-01-27 06:25:16 +000057STATISTIC(NumTailCalls, "Number of tail calls");
58
Evan Cheng10e86422008-04-25 19:11:04 +000059// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000060static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000061 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000062
David Greenea5f26012011-02-07 19:36:54 +000063static SDValue Insert128BitVector(SDValue Result,
64 SDValue Vec,
65 SDValue Idx,
66 SelectionDAG &DAG,
67 DebugLoc dl);
David Greenef125a292011-02-08 19:04:41 +000068
David Greenea5f26012011-02-07 19:36:54 +000069static SDValue Extract128BitVector(SDValue Vec,
70 SDValue Idx,
71 SelectionDAG &DAG,
72 DebugLoc dl);
73
74/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
75/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000076/// simple subregister reference. Idx is an index in the 128 bits we
77/// want. It need not be aligned to a 128-bit bounday. That makes
78/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000079static SDValue Extract128BitVector(SDValue Vec,
80 SDValue Idx,
81 SelectionDAG &DAG,
82 DebugLoc dl) {
83 EVT VT = Vec.getValueType();
84 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000085 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000086 int Factor = VT.getSizeInBits()/128;
87 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
88 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000089
90 // Extract from UNDEF is UNDEF.
91 if (Vec.getOpcode() == ISD::UNDEF)
92 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
93
94 if (isa<ConstantSDNode>(Idx)) {
95 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
96
97 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
98 // we can match to VEXTRACTF128.
99 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
100
101 // This is the index of the first element of the 128-bit chunk
102 // we want.
103 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
104 * ElemsPerChunk);
105
106 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000107 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
108 VecIdx);
109
110 return Result;
111 }
112
113 return SDValue();
114}
115
116/// Generate a DAG to put 128-bits into a vector > 128 bits. This
117/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000118/// simple superregister reference. Idx is an index in the 128 bits
119/// we want. It need not be aligned to a 128-bit bounday. That makes
120/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000121static SDValue Insert128BitVector(SDValue Result,
122 SDValue Vec,
123 SDValue Idx,
124 SelectionDAG &DAG,
125 DebugLoc dl) {
126 if (isa<ConstantSDNode>(Idx)) {
127 EVT VT = Vec.getValueType();
128 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
129
130 EVT ElVT = VT.getVectorElementType();
David Greenea5f26012011-02-07 19:36:54 +0000131 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greenea5f26012011-02-07 19:36:54 +0000132 EVT ResultVT = Result.getValueType();
133
134 // Insert the relevant 128 bits.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000135 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000136
137 // This is the index of the first element of the 128-bit chunk
138 // we want.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000139 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
David Greenea5f26012011-02-07 19:36:54 +0000140 * ElemsPerChunk);
141
142 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000143 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
144 VecIdx);
145 return Result;
146 }
147
148 return SDValue();
149}
150
Chris Lattnerf0144122009-07-28 03:13:23 +0000151static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000152 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
153 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000154
Evan Cheng2bffee22011-02-01 01:14:13 +0000155 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000156 if (is64Bit)
157 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000158 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000159 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000160
Evan Cheng203576a2011-07-20 19:50:42 +0000161 if (Subtarget->isTargetELF())
162 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000163 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000164 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000165 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000166}
167
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000168X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000169 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000170 Subtarget = &TM.getSubtarget<X86Subtarget>();
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000171 X86ScalarSSEf64 = Subtarget->hasXMMInt();
172 X86ScalarSSEf32 = Subtarget->hasXMM();
Evan Cheng25ab6902006-09-08 06:48:29 +0000173 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000174
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000175 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000176 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000177
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000178 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000179 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000180
181 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000182 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000183 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
184 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000185
Eric Christopherde5e1012011-03-11 01:05:58 +0000186 // For 64-bit since we have so many registers use the ILP scheduler, for
187 // 32-bit code use the register pressure specific scheduling.
188 if (Subtarget->is64Bit())
189 setSchedulingPreference(Sched::ILP);
190 else
191 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000192 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000193
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000194 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000195 // Setup Windows compiler runtime calls.
196 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000197 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000198 setLibcallName(RTLIB::SREM_I64, "_allrem");
199 setLibcallName(RTLIB::UREM_I64, "_aullrem");
200 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000201 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000202 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000203 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000204 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000205 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
206 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
207 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000208 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
209 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000210 }
211
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000212 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000213 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000214 setUseUnderscoreSetJmp(false);
215 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000216 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000217 // MS runtime is weird: it exports _setjmp, but longjmp!
218 setUseUnderscoreSetJmp(true);
219 setUseUnderscoreLongJmp(false);
220 } else {
221 setUseUnderscoreSetJmp(true);
222 setUseUnderscoreLongJmp(true);
223 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000224
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000225 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000227 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000229 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000231
Owen Anderson825b72b2009-08-11 20:47:22 +0000232 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000233
Scott Michelfdc40a02009-02-17 22:15:04 +0000234 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000236 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000238 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000239 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
240 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000241
242 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000243 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
244 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
245 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
246 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
247 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
248 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000249
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000250 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
251 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000252 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
253 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
254 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000255
Evan Cheng25ab6902006-09-08 06:48:29 +0000256 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000257 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
258 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000259 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000260 // We have an algorithm for SSE2->double, and we turn this into a
261 // 64-bit FILD followed by conditional FADD for other targets.
262 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000263 // We have an algorithm for SSE2, and we turn this into a 64-bit
264 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000265 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000266 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000267
268 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
269 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
271 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000272
Devang Patel6a784892009-06-05 18:48:29 +0000273 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000274 // SSE has no i16 to fp conversion, only i32
275 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000277 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000279 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
281 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000282 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000283 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
285 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000286 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000287
Dale Johannesen73328d12007-09-19 23:55:34 +0000288 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
289 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000290 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
291 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000292
Evan Cheng02568ff2006-01-30 22:13:22 +0000293 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
294 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
296 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000297
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000298 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000300 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000302 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
304 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000305 }
306
307 // Handle FP_TO_UINT by promoting the destination to a larger signed
308 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
310 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
311 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000312
Evan Cheng25ab6902006-09-08 06:48:29 +0000313 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
315 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000316 } else if (!UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000317 // Since AVX is a superset of SSE3, only check for SSE here.
318 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000319 // Expand FP_TO_UINT into a select.
320 // FIXME: We would like to use a Custom expander here eventually to do
321 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000323 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000324 // With SSE3 we can use fisttpll to convert to a signed i64; without
325 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000327 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000328
Chris Lattner399610a2006-12-05 18:22:22 +0000329 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000330 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000331 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
332 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000333 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000334 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000335 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000336 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000337 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000338 }
Chris Lattner21f66852005-12-23 05:15:23 +0000339
Dan Gohmanb00ee212008-02-18 19:34:53 +0000340 // Scalar integer divide and remainder are lowered to use operations that
341 // produce two results, to match the available instructions. This exposes
342 // the two-result form to trivial CSE, which is able to combine x/y and x%y
343 // into a single instruction.
344 //
345 // Scalar integer multiply-high is also lowered to use two-result
346 // operations, to match the available instructions. However, plain multiply
347 // (low) operations are left as Legal, as there are single-result
348 // instructions for this in x86. Using the two-result multiply instructions
349 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000350 for (unsigned i = 0, e = 4; i != e; ++i) {
351 MVT VT = IntVTs[i];
352 setOperationAction(ISD::MULHS, VT, Expand);
353 setOperationAction(ISD::MULHU, VT, Expand);
354 setOperationAction(ISD::SDIV, VT, Expand);
355 setOperationAction(ISD::UDIV, VT, Expand);
356 setOperationAction(ISD::SREM, VT, Expand);
357 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000358
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000359 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000360 setOperationAction(ISD::ADDC, VT, Custom);
361 setOperationAction(ISD::ADDE, VT, Custom);
362 setOperationAction(ISD::SUBC, VT, Custom);
363 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000364 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000365
Owen Anderson825b72b2009-08-11 20:47:22 +0000366 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
367 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
368 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
369 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000370 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
372 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
373 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
374 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
375 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
376 setOperationAction(ISD::FREM , MVT::f32 , Expand);
377 setOperationAction(ISD::FREM , MVT::f64 , Expand);
378 setOperationAction(ISD::FREM , MVT::f80 , Expand);
379 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000380
Craig Topper909652f2011-10-14 03:21:46 +0000381 if (Subtarget->hasBMI()) {
382 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
383 } else {
384 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
385 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
386 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
387 if (Subtarget->is64Bit())
388 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
389 }
Craig Topper37f21672011-10-11 06:44:02 +0000390
391 if (Subtarget->hasLZCNT()) {
392 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
393 } else {
394 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
395 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
396 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
397 if (Subtarget->is64Bit())
398 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000399 }
400
Benjamin Kramer1292c222010-12-04 20:32:23 +0000401 if (Subtarget->hasPOPCNT()) {
402 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
403 } else {
404 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
405 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
406 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
407 if (Subtarget->is64Bit())
408 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
409 }
410
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
412 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000413
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000414 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000415 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000416 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000417 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000418 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
420 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
421 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
422 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
423 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000424 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
426 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
427 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
428 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000429 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000431 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000432 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000434
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000435 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
437 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
438 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
439 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000440 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
442 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000443 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000444 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000445 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
446 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
447 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
448 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000449 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000450 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000451 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
453 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
454 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000455 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
457 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
458 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000459 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000460
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000461 if (Subtarget->hasXMM())
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000463
Eric Christopher9a9d2752010-07-22 02:48:34 +0000464 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000465 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000466
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000467 // On X86 and X86-64, atomic operations are lowered to locked instructions.
468 // Locked instructions, in turn, have implicit fence semantics (all memory
469 // operations are flushed before issuing the locked instruction, and they
470 // are not buffered), so we can fold away the common pattern of
471 // fence-atomic-fence.
472 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000473
Mon P Wang63307c32008-05-05 19:05:59 +0000474 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000475 for (unsigned i = 0, e = 4; i != e; ++i) {
476 MVT VT = IntVTs[i];
477 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
478 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000479 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000480 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000481
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000482 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000483 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000484 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
485 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
486 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
487 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
488 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
489 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
490 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000491 }
492
Eli Friedman43f51ae2011-08-26 21:21:21 +0000493 if (Subtarget->hasCmpxchg16b()) {
494 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
495 }
496
Evan Cheng3c992d22006-03-07 02:02:57 +0000497 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000498 if (!Subtarget->isTargetDarwin() &&
499 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000500 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000501 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000502 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000503
Owen Anderson825b72b2009-08-11 20:47:22 +0000504 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
505 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
506 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
507 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000508 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000509 setExceptionPointerRegister(X86::RAX);
510 setExceptionSelectorRegister(X86::RDX);
511 } else {
512 setExceptionPointerRegister(X86::EAX);
513 setExceptionSelectorRegister(X86::EDX);
514 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000515 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
516 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000517
Duncan Sands4a544a72011-09-06 13:37:06 +0000518 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
519 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000520
Owen Anderson825b72b2009-08-11 20:47:22 +0000521 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000522
Nate Begemanacc398c2006-01-25 18:21:52 +0000523 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000524 setOperationAction(ISD::VASTART , MVT::Other, Custom);
525 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000526 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000527 setOperationAction(ISD::VAARG , MVT::Other, Custom);
528 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000529 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000530 setOperationAction(ISD::VAARG , MVT::Other, Expand);
531 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000532 }
Evan Chengae642192007-03-02 23:16:35 +0000533
Owen Anderson825b72b2009-08-11 20:47:22 +0000534 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
535 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000536
537 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
538 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
539 MVT::i64 : MVT::i32, Custom);
540 else if (EnableSegmentedStacks)
541 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
542 MVT::i64 : MVT::i32, Custom);
543 else
544 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
545 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000546
Evan Chengc7ce29b2009-02-13 22:36:38 +0000547 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000548 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000549 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
551 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000552
Evan Cheng223547a2006-01-31 22:28:30 +0000553 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000554 setOperationAction(ISD::FABS , MVT::f64, Custom);
555 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000556
557 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000558 setOperationAction(ISD::FNEG , MVT::f64, Custom);
559 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000560
Evan Cheng68c47cb2007-01-05 07:55:56 +0000561 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000562 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
563 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000564
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000565 // Lower this to FGETSIGNx86 plus an AND.
566 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
567 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
568
Evan Chengd25e9e82006-02-02 00:28:23 +0000569 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000570 setOperationAction(ISD::FSIN , MVT::f64, Expand);
571 setOperationAction(ISD::FCOS , MVT::f64, Expand);
572 setOperationAction(ISD::FSIN , MVT::f32, Expand);
573 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000574
Chris Lattnera54aa942006-01-29 06:26:08 +0000575 // Expand FP immediates into loads from the stack, except for the special
576 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000577 addLegalFPImmediate(APFloat(+0.0)); // xorpd
578 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000579 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000580 // Use SSE for f32, x87 for f64.
581 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000582 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
583 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000584
585 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000586 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000587
588 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000589 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000590
Owen Anderson825b72b2009-08-11 20:47:22 +0000591 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000592
593 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000594 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
595 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000596
597 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000598 setOperationAction(ISD::FSIN , MVT::f32, Expand);
599 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000600
Nate Begemane1795842008-02-14 08:57:00 +0000601 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000602 addLegalFPImmediate(APFloat(+0.0f)); // xorps
603 addLegalFPImmediate(APFloat(+0.0)); // FLD0
604 addLegalFPImmediate(APFloat(+1.0)); // FLD1
605 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
606 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
607
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000608 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000609 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
610 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000611 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000612 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000613 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000614 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000615 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
616 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000617
Owen Anderson825b72b2009-08-11 20:47:22 +0000618 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
619 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
620 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
621 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000622
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000623 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000624 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
625 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000626 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000627 addLegalFPImmediate(APFloat(+0.0)); // FLD0
628 addLegalFPImmediate(APFloat(+1.0)); // FLD1
629 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
630 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000631 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
632 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
633 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
634 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000635 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000636
Cameron Zwarich33390842011-07-08 21:39:21 +0000637 // We don't support FMA.
638 setOperationAction(ISD::FMA, MVT::f64, Expand);
639 setOperationAction(ISD::FMA, MVT::f32, Expand);
640
Dale Johannesen59a58732007-08-05 18:49:15 +0000641 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000642 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000643 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
644 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
645 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000646 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000647 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000648 addLegalFPImmediate(TmpFlt); // FLD0
649 TmpFlt.changeSign();
650 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000651
652 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000653 APFloat TmpFlt2(+1.0);
654 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
655 &ignored);
656 addLegalFPImmediate(TmpFlt2); // FLD1
657 TmpFlt2.changeSign();
658 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
659 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000660
Evan Chengc7ce29b2009-02-13 22:36:38 +0000661 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000662 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
663 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000664 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000665
666 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000667 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000668
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000669 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000670 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
671 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
672 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000673
Owen Anderson825b72b2009-08-11 20:47:22 +0000674 setOperationAction(ISD::FLOG, MVT::f80, Expand);
675 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
676 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
677 setOperationAction(ISD::FEXP, MVT::f80, Expand);
678 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000679
Mon P Wangf007a8b2008-11-06 05:31:54 +0000680 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000681 // (for widening) or expand (for scalarization). Then we will selectively
682 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000683 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
684 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
685 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
686 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
687 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
688 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
689 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
690 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
691 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
692 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
693 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
694 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
695 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
696 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
697 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
698 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
699 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000701 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
702 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000703 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
704 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
705 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
706 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
707 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
708 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
709 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
710 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
711 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000724 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000725 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
726 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
727 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
728 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000734 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000735 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000739 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000740 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
741 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
742 setTruncStoreAction((MVT::SimpleValueType)VT,
743 (MVT::SimpleValueType)InnerVT, Expand);
744 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
745 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
746 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000747 }
748
Evan Chengc7ce29b2009-02-13 22:36:38 +0000749 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
750 // with -msoft-float, disable use of MMX as well.
Chris Lattner2a786eb2010-12-19 20:19:20 +0000751 if (!UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000752 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000753 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000754 }
755
Dale Johannesen0488fb62010-09-30 23:57:10 +0000756 // MMX-sized vectors (other than x86mmx) are expected to be expanded
757 // into smaller operations.
758 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
759 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
760 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
761 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
762 setOperationAction(ISD::AND, MVT::v8i8, Expand);
763 setOperationAction(ISD::AND, MVT::v4i16, Expand);
764 setOperationAction(ISD::AND, MVT::v2i32, Expand);
765 setOperationAction(ISD::AND, MVT::v1i64, Expand);
766 setOperationAction(ISD::OR, MVT::v8i8, Expand);
767 setOperationAction(ISD::OR, MVT::v4i16, Expand);
768 setOperationAction(ISD::OR, MVT::v2i32, Expand);
769 setOperationAction(ISD::OR, MVT::v1i64, Expand);
770 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
771 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
772 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
773 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
774 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
775 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
776 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
777 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
778 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
779 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
780 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
781 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
782 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000783 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
784 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
785 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
786 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000787
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000788 if (!UseSoftFloat && Subtarget->hasXMM()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000789 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000790
Owen Anderson825b72b2009-08-11 20:47:22 +0000791 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
792 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
793 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
794 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
795 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
796 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
797 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
798 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
799 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
800 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
801 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000802 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000803 }
804
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000805 if (!UseSoftFloat && Subtarget->hasXMMInt()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000806 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000807
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000808 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
809 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
811 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
812 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
813 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000814
Owen Anderson825b72b2009-08-11 20:47:22 +0000815 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
816 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
817 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
818 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
819 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
820 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
821 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
822 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
823 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
824 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
825 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
826 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
827 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
828 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
829 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
830 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000831
Nadav Rotem354efd82011-09-18 14:57:03 +0000832 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000833 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
834 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
835 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000836
Owen Anderson825b72b2009-08-11 20:47:22 +0000837 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
838 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
839 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
840 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
841 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000842
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000843 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
844 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
845 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
846 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
847 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
848
Evan Cheng2c3ae372006-04-12 21:21:57 +0000849 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000850 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
851 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000852 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000853 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000854 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000855 // Do not attempt to custom lower non-128-bit vectors
856 if (!VT.is128BitVector())
857 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000858 setOperationAction(ISD::BUILD_VECTOR,
859 VT.getSimpleVT().SimpleTy, Custom);
860 setOperationAction(ISD::VECTOR_SHUFFLE,
861 VT.getSimpleVT().SimpleTy, Custom);
862 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
863 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000864 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000865
Owen Anderson825b72b2009-08-11 20:47:22 +0000866 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
867 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
868 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
869 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
870 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
871 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000872
Nate Begemancdd1eec2008-02-12 22:51:28 +0000873 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000874 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
875 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000876 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000877
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000878 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000879 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
880 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000881 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000882
883 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000884 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000885 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000886
Owen Andersond6662ad2009-08-10 20:46:15 +0000887 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000888 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000889 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000890 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000891 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000892 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000893 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000894 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000895 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000896 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000897 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000898
Owen Anderson825b72b2009-08-11 20:47:22 +0000899 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000900
Evan Cheng2c3ae372006-04-12 21:21:57 +0000901 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000902 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
903 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
904 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
905 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000906
Owen Anderson825b72b2009-08-11 20:47:22 +0000907 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
908 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000909 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000910
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000911 if (Subtarget->hasSSE41() || Subtarget->hasAVX()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000912 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
913 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
914 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
915 setOperationAction(ISD::FRINT, MVT::f32, Legal);
916 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
917 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
918 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
919 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
920 setOperationAction(ISD::FRINT, MVT::f64, Legal);
921 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
922
Nate Begeman14d12ca2008-02-11 04:19:36 +0000923 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000924 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000925
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000926 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
927 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
928 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
929 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
930 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000931
Nate Begeman14d12ca2008-02-11 04:19:36 +0000932 // i8 and i16 vectors are custom , because the source register and source
933 // source memory operand types are not the same width. f32 vectors are
934 // custom since the immediate controlling the insert encodes additional
935 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000936 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
937 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
938 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
939 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000940
Owen Anderson825b72b2009-08-11 20:47:22 +0000941 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
942 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
943 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
944 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000945
Pete Coopera77214a2011-11-14 19:38:42 +0000946 // FIXME: these should be Legal but thats only for the case where
947 // the index is constant. For now custom expand to deal with that
Nate Begeman14d12ca2008-02-11 04:19:36 +0000948 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000949 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
950 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000951 }
952 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000953
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000954 if (Subtarget->hasXMMInt()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000955 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000956 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000957
Nadav Rotem43012222011-05-11 08:12:09 +0000958 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000959 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000960
Nadav Rotem43012222011-05-11 08:12:09 +0000961 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000962 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000963
964 if (Subtarget->hasAVX2()) {
965 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
966 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
967
968 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
969 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
970
971 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
972 } else {
973 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
974 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
975
976 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
977 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
978
979 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
980 }
Nadav Rotem43012222011-05-11 08:12:09 +0000981 }
982
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000983 if (Subtarget->hasSSE42() || Subtarget->hasAVX())
Duncan Sands28b77e92011-09-06 19:07:46 +0000984 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000985
David Greene9b9838d2009-06-29 16:47:10 +0000986 if (!UseSoftFloat && Subtarget->hasAVX()) {
Bruno Cardoso Lopesdbd4fe22011-07-21 02:24:08 +0000987 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
988 addRegisterClass(MVT::v16i16, X86::VR256RegisterClass);
989 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
990 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
991 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
992 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000993
Owen Anderson825b72b2009-08-11 20:47:22 +0000994 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000995 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
996 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +0000997
Owen Anderson825b72b2009-08-11 20:47:22 +0000998 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
999 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1000 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1001 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1002 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1003 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001004
Owen Anderson825b72b2009-08-11 20:47:22 +00001005 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1006 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1007 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1008 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1009 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1010 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001011
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001012 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1013 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001014 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001015
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001016 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1017 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1018 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1019 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1020 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1021 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1022
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001023 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1024 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1025
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001026 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1027 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1028
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001029 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001030 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001031
Duncan Sands28b77e92011-09-06 19:07:46 +00001032 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1033 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1034 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1035 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001036
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001037 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1038 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1039 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1040
Craig Topperaaa643c2011-11-09 07:28:55 +00001041 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1042 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1043 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1044 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001045
Craig Topperaaa643c2011-11-09 07:28:55 +00001046 if (Subtarget->hasAVX2()) {
1047 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1048 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1049 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1050 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001051
Craig Topperaaa643c2011-11-09 07:28:55 +00001052 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1053 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1054 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1055 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001056
Craig Topperaaa643c2011-11-09 07:28:55 +00001057 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1058 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1059 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001060 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001061
1062 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001063
1064 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1065 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1066
1067 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1068 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1069
1070 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001071 } else {
1072 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1073 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1074 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1075 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1076
1077 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1078 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1079 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1080 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1081
1082 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1083 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1084 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1085 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001086
1087 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1088 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1089
1090 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1091 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1092
1093 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001094 }
Craig Topper13894fa2011-08-24 06:14:18 +00001095
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001096 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +00001097 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001098 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1099 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1100 EVT VT = SVT;
1101
1102 // Extract subvector is special because the value type
1103 // (result) is 128-bit but the source is 256-bit wide.
1104 if (VT.is128BitVector())
1105 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1106
1107 // Do not attempt to custom lower other non-256-bit vectors
1108 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001109 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001110
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001111 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1112 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1113 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1114 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001115 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001116 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001117 }
1118
David Greene54d8eba2011-01-27 22:38:56 +00001119 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001120 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1121 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1122 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001123
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001124 // Do not attempt to promote non-256-bit vectors
1125 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001126 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001127
1128 setOperationAction(ISD::AND, SVT, Promote);
1129 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1130 setOperationAction(ISD::OR, SVT, Promote);
1131 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1132 setOperationAction(ISD::XOR, SVT, Promote);
1133 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1134 setOperationAction(ISD::LOAD, SVT, Promote);
1135 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1136 setOperationAction(ISD::SELECT, SVT, Promote);
1137 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001138 }
David Greene9b9838d2009-06-29 16:47:10 +00001139 }
1140
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001141 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1142 // of this type with custom code.
1143 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1144 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
1145 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT, Custom);
1146 }
1147
Evan Cheng6be2c582006-04-05 23:38:46 +00001148 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001149 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001150
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001151
Eli Friedman962f5492010-06-02 19:35:46 +00001152 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1153 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001154 //
Eli Friedman962f5492010-06-02 19:35:46 +00001155 // FIXME: We really should do custom legalization for addition and
1156 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1157 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001158 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1159 // Add/Sub/Mul with overflow operations are custom lowered.
1160 MVT VT = IntVTs[i];
1161 setOperationAction(ISD::SADDO, VT, Custom);
1162 setOperationAction(ISD::UADDO, VT, Custom);
1163 setOperationAction(ISD::SSUBO, VT, Custom);
1164 setOperationAction(ISD::USUBO, VT, Custom);
1165 setOperationAction(ISD::SMULO, VT, Custom);
1166 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001167 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001168
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001169 // There are no 8-bit 3-address imul/mul instructions
1170 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1171 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001172
Evan Chengd54f2d52009-03-31 19:38:51 +00001173 if (!Subtarget->is64Bit()) {
1174 // These libcalls are not available in 32-bit.
1175 setLibcallName(RTLIB::SHL_I128, 0);
1176 setLibcallName(RTLIB::SRL_I128, 0);
1177 setLibcallName(RTLIB::SRA_I128, 0);
1178 }
1179
Evan Cheng206ee9d2006-07-07 08:33:52 +00001180 // We have target-specific dag combine patterns for the following nodes:
1181 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001182 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001183 setTargetDAGCombine(ISD::BUILD_VECTOR);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001184 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001185 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001186 setTargetDAGCombine(ISD::SHL);
1187 setTargetDAGCombine(ISD::SRA);
1188 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001189 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001190 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001191 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001192 setTargetDAGCombine(ISD::FADD);
1193 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001194 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001195 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001196 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001197 setTargetDAGCombine(ISD::ZERO_EXTEND);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001198 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001199 if (Subtarget->is64Bit())
1200 setTargetDAGCombine(ISD::MUL);
Craig Topperb4c94572011-10-21 06:55:01 +00001201 if (Subtarget->hasBMI())
1202 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001203
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001204 computeRegisterProperties();
1205
Evan Cheng05219282011-01-06 06:52:41 +00001206 // On Darwin, -Os means optimize for size without hurting performance,
1207 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001208 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001209 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001210 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001211 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1212 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1213 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Evan Chengfb8075d2008-02-28 00:43:03 +00001214 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001215 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001216
1217 setPrefFunctionAlignment(4);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001218}
1219
Scott Michel5b8f82e2008-03-10 15:42:14 +00001220
Duncan Sands28b77e92011-09-06 19:07:46 +00001221EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1222 if (!VT.isVector()) return MVT::i8;
1223 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001224}
1225
1226
Evan Cheng29286502008-01-23 23:17:41 +00001227/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1228/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001229static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001230 if (MaxAlign == 16)
1231 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001232 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001233 if (VTy->getBitWidth() == 128)
1234 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001235 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001236 unsigned EltAlign = 0;
1237 getMaxByValAlign(ATy->getElementType(), EltAlign);
1238 if (EltAlign > MaxAlign)
1239 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001240 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001241 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1242 unsigned EltAlign = 0;
1243 getMaxByValAlign(STy->getElementType(i), EltAlign);
1244 if (EltAlign > MaxAlign)
1245 MaxAlign = EltAlign;
1246 if (MaxAlign == 16)
1247 break;
1248 }
1249 }
1250 return;
1251}
1252
1253/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1254/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001255/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1256/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001257unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001258 if (Subtarget->is64Bit()) {
1259 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001260 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001261 if (TyAlign > 8)
1262 return TyAlign;
1263 return 8;
1264 }
1265
Evan Cheng29286502008-01-23 23:17:41 +00001266 unsigned Align = 4;
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001267 if (Subtarget->hasXMM())
Dale Johannesen0c191872008-02-08 19:48:20 +00001268 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001269 return Align;
1270}
Chris Lattner2b02a442007-02-25 08:29:00 +00001271
Evan Chengf0df0312008-05-15 08:39:06 +00001272/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001273/// and store operations as a result of memset, memcpy, and memmove
1274/// lowering. If DstAlign is zero that means it's safe to destination
1275/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1276/// means there isn't a need to check it against alignment requirement,
1277/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001278/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001279/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1280/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1281/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001282/// It returns EVT::Other if the type should be determined using generic
1283/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001284EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001285X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1286 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001287 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001288 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001289 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001290 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1291 // linux. This is because the stack realignment code can't handle certain
1292 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001293 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001294 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001295 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001296 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001297 (Subtarget->isUnalignedMemAccessFast() ||
1298 ((DstAlign == 0 || DstAlign >= 16) &&
1299 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001300 Subtarget->getStackAlignment() >= 16) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00001301 if (Subtarget->hasAVX() &&
1302 Subtarget->getStackAlignment() >= 32)
1303 return MVT::v8f32;
1304 if (Subtarget->hasXMMInt())
Evan Cheng255f20f2010-04-01 06:04:33 +00001305 return MVT::v4i32;
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00001306 if (Subtarget->hasXMM())
Evan Cheng255f20f2010-04-01 06:04:33 +00001307 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001308 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001309 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001310 Subtarget->getStackAlignment() >= 8 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001311 Subtarget->hasXMMInt()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001312 // Do not use f64 to lower memcpy if source is string constant. It's
1313 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001314 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001315 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001316 }
Evan Chengf0df0312008-05-15 08:39:06 +00001317 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001318 return MVT::i64;
1319 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001320}
1321
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001322/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1323/// current function. The returned value is a member of the
1324/// MachineJumpTableInfo::JTEntryKind enum.
1325unsigned X86TargetLowering::getJumpTableEncoding() const {
1326 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1327 // symbol.
1328 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1329 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001330 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001331
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001332 // Otherwise, use the normal jump table encoding heuristics.
1333 return TargetLowering::getJumpTableEncoding();
1334}
1335
Chris Lattnerc64daab2010-01-26 05:02:42 +00001336const MCExpr *
1337X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1338 const MachineBasicBlock *MBB,
1339 unsigned uid,MCContext &Ctx) const{
1340 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1341 Subtarget->isPICStyleGOT());
1342 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1343 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001344 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1345 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001346}
1347
Evan Chengcc415862007-11-09 01:32:10 +00001348/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1349/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001350SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001351 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001352 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001353 // This doesn't have DebugLoc associated with it, but is not really the
1354 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001355 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001356 return Table;
1357}
1358
Chris Lattner589c6f62010-01-26 06:28:43 +00001359/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1360/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1361/// MCExpr.
1362const MCExpr *X86TargetLowering::
1363getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1364 MCContext &Ctx) const {
1365 // X86-64 uses RIP relative addressing based on the jump table label.
1366 if (Subtarget->isPICStyleRIPRel())
1367 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1368
1369 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001370 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001371}
1372
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001373// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001374std::pair<const TargetRegisterClass*, uint8_t>
1375X86TargetLowering::findRepresentativeClass(EVT VT) const{
1376 const TargetRegisterClass *RRC = 0;
1377 uint8_t Cost = 1;
1378 switch (VT.getSimpleVT().SimpleTy) {
1379 default:
1380 return TargetLowering::findRepresentativeClass(VT);
1381 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1382 RRC = (Subtarget->is64Bit()
1383 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1384 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001385 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001386 RRC = X86::VR64RegisterClass;
1387 break;
1388 case MVT::f32: case MVT::f64:
1389 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1390 case MVT::v4f32: case MVT::v2f64:
1391 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1392 case MVT::v4f64:
1393 RRC = X86::VR128RegisterClass;
1394 break;
1395 }
1396 return std::make_pair(RRC, Cost);
1397}
1398
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001399bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1400 unsigned &Offset) const {
1401 if (!Subtarget->isTargetLinux())
1402 return false;
1403
1404 if (Subtarget->is64Bit()) {
1405 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1406 Offset = 0x28;
1407 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1408 AddressSpace = 256;
1409 else
1410 AddressSpace = 257;
1411 } else {
1412 // %gs:0x14 on i386
1413 Offset = 0x14;
1414 AddressSpace = 256;
1415 }
1416 return true;
1417}
1418
1419
Chris Lattner2b02a442007-02-25 08:29:00 +00001420//===----------------------------------------------------------------------===//
1421// Return Value Calling Convention Implementation
1422//===----------------------------------------------------------------------===//
1423
Chris Lattner59ed56b2007-02-28 04:55:35 +00001424#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001425
Michael J. Spencerec38de22010-10-10 22:04:20 +00001426bool
Eric Christopher471e4222011-06-08 23:55:35 +00001427X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1428 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001429 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001430 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001431 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001432 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001433 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001434 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001435}
1436
Dan Gohman98ca4f22009-08-05 01:29:28 +00001437SDValue
1438X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001439 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001440 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001441 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001442 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001443 MachineFunction &MF = DAG.getMachineFunction();
1444 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001445
Chris Lattner9774c912007-02-27 05:28:59 +00001446 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001447 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001448 RVLocs, *DAG.getContext());
1449 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001450
Evan Chengdcea1632010-02-04 02:40:39 +00001451 // Add the regs to the liveout set for the function.
1452 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1453 for (unsigned i = 0; i != RVLocs.size(); ++i)
1454 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1455 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001456
Dan Gohman475871a2008-07-27 21:46:04 +00001457 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001458
Dan Gohman475871a2008-07-27 21:46:04 +00001459 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001460 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1461 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001462 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1463 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001464
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001465 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001466 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1467 CCValAssign &VA = RVLocs[i];
1468 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001469 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001470 EVT ValVT = ValToCopy.getValueType();
1471
Dale Johannesenc4510512010-09-24 19:05:48 +00001472 // If this is x86-64, and we disabled SSE, we can't return FP values,
1473 // or SSE or MMX vectors.
1474 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1475 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001476 (Subtarget->is64Bit() && !Subtarget->hasXMM())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001477 report_fatal_error("SSE register return with SSE disabled");
1478 }
1479 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1480 // llvm-gcc has never done it right and no one has noticed, so this
1481 // should be OK for now.
1482 if (ValVT == MVT::f64 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001483 (Subtarget->is64Bit() && !Subtarget->hasXMMInt()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001484 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001485
Chris Lattner447ff682008-03-11 03:23:40 +00001486 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1487 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001488 if (VA.getLocReg() == X86::ST0 ||
1489 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001490 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1491 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001492 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001493 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001494 RetOps.push_back(ValToCopy);
1495 // Don't emit a copytoreg.
1496 continue;
1497 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001498
Evan Cheng242b38b2009-02-23 09:03:22 +00001499 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1500 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001501 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001502 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001503 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001504 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001505 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1506 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001507 // If we don't have SSE2 available, convert to v4f32 so the generated
1508 // register is legal.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00001509 if (!Subtarget->hasXMMInt())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001510 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001511 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001512 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001513 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001514
Dale Johannesendd64c412009-02-04 00:33:20 +00001515 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001516 Flag = Chain.getValue(1);
1517 }
Dan Gohman61a92132008-04-21 23:59:07 +00001518
1519 // The x86-64 ABI for returning structs by value requires that we copy
1520 // the sret argument into %rax for the return. We saved the argument into
1521 // a virtual register in the entry block, so now we copy the value out
1522 // and into %rax.
1523 if (Subtarget->is64Bit() &&
1524 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1525 MachineFunction &MF = DAG.getMachineFunction();
1526 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1527 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001528 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001529 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001530 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001531
Dale Johannesendd64c412009-02-04 00:33:20 +00001532 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001533 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001534
1535 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001536 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001537 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001538
Chris Lattner447ff682008-03-11 03:23:40 +00001539 RetOps[0] = Chain; // Update chain.
1540
1541 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001542 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001543 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001544
1545 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001546 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001547}
1548
Evan Cheng3d2125c2010-11-30 23:55:39 +00001549bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1550 if (N->getNumValues() != 1)
1551 return false;
1552 if (!N->hasNUsesOfValue(1, 0))
1553 return false;
1554
1555 SDNode *Copy = *N->use_begin();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001556 if (Copy->getOpcode() != ISD::CopyToReg &&
1557 Copy->getOpcode() != ISD::FP_EXTEND)
Evan Cheng3d2125c2010-11-30 23:55:39 +00001558 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001559
1560 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001561 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001562 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001563 if (UI->getOpcode() != X86ISD::RET_FLAG)
1564 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001565 HasRet = true;
1566 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001567
Evan Cheng1bf891a2010-12-01 22:59:46 +00001568 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001569}
1570
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001571EVT
1572X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001573 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001574 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001575 // TODO: Is this also valid on 32-bit?
1576 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001577 ReturnMVT = MVT::i8;
1578 else
1579 ReturnMVT = MVT::i32;
1580
1581 EVT MinVT = getRegisterType(Context, ReturnMVT);
1582 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001583}
1584
Dan Gohman98ca4f22009-08-05 01:29:28 +00001585/// LowerCallResult - Lower the result values of a call into the
1586/// appropriate copies out of appropriate physical registers.
1587///
1588SDValue
1589X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001590 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001591 const SmallVectorImpl<ISD::InputArg> &Ins,
1592 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001593 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001594
Chris Lattnere32bbf62007-02-28 07:09:55 +00001595 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001596 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001597 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001598 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1599 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001600 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001601
Chris Lattner3085e152007-02-25 08:59:22 +00001602 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001603 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001604 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001605 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001606
Torok Edwin3f142c32009-02-01 18:15:56 +00001607 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001608 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001609 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasXMM())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001610 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001611 }
1612
Evan Cheng79fb3b42009-02-20 20:43:02 +00001613 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001614
1615 // If this is a call to a function that returns an fp value on the floating
1616 // point stack, we must guarantee the the value is popped from the stack, so
1617 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001618 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001619 // instead.
1620 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1621 // If we prefer to use the value in xmm registers, copy it out as f80 and
1622 // use a truncate to move it from fp stack reg to xmm reg.
1623 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001624 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001625 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1626 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001627 Val = Chain.getValue(0);
1628
1629 // Round the f80 to the right size, which also moves it to the appropriate
1630 // xmm register.
1631 if (CopyVT != VA.getValVT())
1632 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1633 // This truncation won't change the value.
1634 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001635 } else {
1636 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1637 CopyVT, InFlag).getValue(1);
1638 Val = Chain.getValue(0);
1639 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001640 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001641 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001642 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001643
Dan Gohman98ca4f22009-08-05 01:29:28 +00001644 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001645}
1646
1647
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001648//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001649// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001650//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001651// StdCall calling convention seems to be standard for many Windows' API
1652// routines and around. It differs from C calling convention just a little:
1653// callee should clean up the stack, not caller. Symbols should be also
1654// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001655// For info on fast calling convention see Fast Calling Convention (tail call)
1656// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001657
Dan Gohman98ca4f22009-08-05 01:29:28 +00001658/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001659/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001660static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1661 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001662 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001663
Dan Gohman98ca4f22009-08-05 01:29:28 +00001664 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001665}
1666
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001667/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001668/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001669static bool
1670ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1671 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001672 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001673
Dan Gohman98ca4f22009-08-05 01:29:28 +00001674 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001675}
1676
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001677/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1678/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001679/// the specific parameter attribute. The copy will be passed as a byval
1680/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001681static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001682CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001683 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1684 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001685 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001686
Dale Johannesendd64c412009-02-04 00:33:20 +00001687 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001688 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001689 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001690}
1691
Chris Lattner29689432010-03-11 00:22:57 +00001692/// IsTailCallConvention - Return true if the calling convention is one that
1693/// supports tail call optimization.
1694static bool IsTailCallConvention(CallingConv::ID CC) {
1695 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1696}
1697
Evan Cheng485fafc2011-03-21 01:19:09 +00001698bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
1699 if (!CI->isTailCall())
1700 return false;
1701
1702 CallSite CS(CI);
1703 CallingConv::ID CalleeCC = CS.getCallingConv();
1704 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1705 return false;
1706
1707 return true;
1708}
1709
Evan Cheng0c439eb2010-01-27 00:07:07 +00001710/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1711/// a tailcall target by changing its ABI.
1712static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001713 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001714}
1715
Dan Gohman98ca4f22009-08-05 01:29:28 +00001716SDValue
1717X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001718 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001719 const SmallVectorImpl<ISD::InputArg> &Ins,
1720 DebugLoc dl, SelectionDAG &DAG,
1721 const CCValAssign &VA,
1722 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001723 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001724 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001725 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001726 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001727 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001728 EVT ValVT;
1729
1730 // If value is passed by pointer we have address passed instead of the value
1731 // itself.
1732 if (VA.getLocInfo() == CCValAssign::Indirect)
1733 ValVT = VA.getLocVT();
1734 else
1735 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001736
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001737 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001738 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001739 // In case of tail call optimization mark all arguments mutable. Since they
1740 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001741 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001742 unsigned Bytes = Flags.getByValSize();
1743 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1744 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001745 return DAG.getFrameIndex(FI, getPointerTy());
1746 } else {
1747 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001748 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001749 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1750 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001751 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001752 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001753 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001754}
1755
Dan Gohman475871a2008-07-27 21:46:04 +00001756SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001757X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001758 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001759 bool isVarArg,
1760 const SmallVectorImpl<ISD::InputArg> &Ins,
1761 DebugLoc dl,
1762 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001763 SmallVectorImpl<SDValue> &InVals)
1764 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001765 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001766 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001767
Gordon Henriksen86737662008-01-05 16:56:59 +00001768 const Function* Fn = MF.getFunction();
1769 if (Fn->hasExternalLinkage() &&
1770 Subtarget->isTargetCygMing() &&
1771 Fn->getName() == "main")
1772 FuncInfo->setForceFramePointer(true);
1773
Evan Cheng1bc78042006-04-26 01:20:17 +00001774 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001775 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001776 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001777
Chris Lattner29689432010-03-11 00:22:57 +00001778 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1779 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001780
Chris Lattner638402b2007-02-28 07:00:42 +00001781 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001782 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001783 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001784 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001785
1786 // Allocate shadow area for Win64
1787 if (IsWin64) {
1788 CCInfo.AllocateStack(32, 8);
1789 }
1790
Duncan Sands45907662010-10-31 13:21:44 +00001791 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001792
Chris Lattnerf39f7712007-02-28 05:46:49 +00001793 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001794 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001795 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1796 CCValAssign &VA = ArgLocs[i];
1797 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1798 // places.
1799 assert(VA.getValNo() != LastVal &&
1800 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001801 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001802 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001803
Chris Lattnerf39f7712007-02-28 05:46:49 +00001804 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001805 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001806 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001807 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001808 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001809 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001810 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001811 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001812 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001813 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001814 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001815 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1816 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001817 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001818 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001819 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001820 RC = X86::VR64RegisterClass;
1821 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001822 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001823
Devang Patel68e6bee2011-02-21 23:21:26 +00001824 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001825 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001826
Chris Lattnerf39f7712007-02-28 05:46:49 +00001827 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1828 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1829 // right size.
1830 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001831 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001832 DAG.getValueType(VA.getValVT()));
1833 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001834 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001835 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001836 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001837 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001838
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001839 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001840 // Handle MMX values passed in XMM regs.
1841 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001842 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1843 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001844 } else
1845 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001846 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001847 } else {
1848 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001849 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001850 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001851
1852 // If value is passed via pointer - do a load.
1853 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001854 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001855 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001856
Dan Gohman98ca4f22009-08-05 01:29:28 +00001857 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001858 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001859
Dan Gohman61a92132008-04-21 23:59:07 +00001860 // The x86-64 ABI for returning structs by value requires that we copy
1861 // the sret argument into %rax for the return. Save the argument into
1862 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001863 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001864 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1865 unsigned Reg = FuncInfo->getSRetReturnReg();
1866 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001867 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001868 FuncInfo->setSRetReturnReg(Reg);
1869 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001870 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001871 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001872 }
1873
Chris Lattnerf39f7712007-02-28 05:46:49 +00001874 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001875 // Align stack specially for tail calls.
1876 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001877 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001878
Evan Cheng1bc78042006-04-26 01:20:17 +00001879 // If the function takes variable number of arguments, make a frame index for
1880 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001881 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001882 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1883 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001884 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001885 }
1886 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001887 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1888
1889 // FIXME: We should really autogenerate these arrays
1890 static const unsigned GPR64ArgRegsWin64[] = {
1891 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001892 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001893 static const unsigned GPR64ArgRegs64Bit[] = {
1894 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1895 };
1896 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001897 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1898 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1899 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001900 const unsigned *GPR64ArgRegs;
1901 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001902
1903 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001904 // The XMM registers which might contain var arg parameters are shadowed
1905 // in their paired GPR. So we only need to save the GPR to their home
1906 // slots.
1907 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001908 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001909 } else {
1910 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1911 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001912
1913 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit, TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001914 }
1915 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1916 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001917
Devang Patel578efa92009-06-05 21:57:13 +00001918 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001919 assert(!(NumXMMRegs && !Subtarget->hasXMM()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001920 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001921 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001922 "SSE register cannot be used when SSE is disabled!");
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001923 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasXMM())
Torok Edwin3f142c32009-02-01 18:15:56 +00001924 // Kernel mode asks for SSE to be disabled, so don't push them
1925 // on the stack.
1926 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001927
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001928 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001929 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001930 // Get to the caller-allocated home save location. Add 8 to account
1931 // for the return address.
1932 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001933 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001934 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001935 // Fixup to set vararg frame on shadow area (4 x i64).
1936 if (NumIntRegs < 4)
1937 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001938 } else {
1939 // For X86-64, if there are vararg parameters that are passed via
1940 // registers, then we must store them to their spots on the stack so they
1941 // may be loaded by deferencing the result of va_next.
1942 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1943 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1944 FuncInfo->setRegSaveFrameIndex(
1945 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001946 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001947 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001948
Gordon Henriksen86737662008-01-05 16:56:59 +00001949 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001950 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001951 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1952 getPointerTy());
1953 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001954 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001955 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1956 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001957 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001958 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001959 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001960 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001961 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001962 MachinePointerInfo::getFixedStack(
1963 FuncInfo->getRegSaveFrameIndex(), Offset),
1964 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001965 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001966 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001967 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001968
Dan Gohmanface41a2009-08-16 21:24:25 +00001969 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1970 // Now store the XMM (fp + vector) parameter registers.
1971 SmallVector<SDValue, 11> SaveXMMOps;
1972 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001973
Devang Patel68e6bee2011-02-21 23:21:26 +00001974 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00001975 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1976 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001977
Dan Gohman1e93df62010-04-17 14:41:14 +00001978 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1979 FuncInfo->getRegSaveFrameIndex()));
1980 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1981 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001982
Dan Gohmanface41a2009-08-16 21:24:25 +00001983 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001984 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001985 X86::VR128RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00001986 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1987 SaveXMMOps.push_back(Val);
1988 }
1989 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1990 MVT::Other,
1991 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001992 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001993
1994 if (!MemOps.empty())
1995 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1996 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001997 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001998 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001999
Gordon Henriksen86737662008-01-05 16:56:59 +00002000 // Some CCs need callee pop.
Evan Chengef41ff62011-06-23 17:54:54 +00002001 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg, GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002002 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002003 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002004 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002005 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00002006 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002007 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002008 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002009
Gordon Henriksen86737662008-01-05 16:56:59 +00002010 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002011 // RegSaveFrameIndex is X86-64 only.
2012 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002013 if (CallConv == CallingConv::X86_FastCall ||
2014 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002015 // fastcc functions can't have varargs.
2016 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002017 }
Evan Cheng25caf632006-05-23 21:06:34 +00002018
Rafael Espindola76927d752011-08-30 19:39:58 +00002019 FuncInfo->setArgumentStackSize(StackSize);
2020
Dan Gohman98ca4f22009-08-05 01:29:28 +00002021 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002022}
2023
Dan Gohman475871a2008-07-27 21:46:04 +00002024SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002025X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2026 SDValue StackPtr, SDValue Arg,
2027 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002028 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002029 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002030 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002031 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002032 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002033 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002034 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002035
2036 return DAG.getStore(Chain, dl, Arg, PtrOff,
2037 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002038 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002039}
2040
Bill Wendling64e87322009-01-16 19:25:27 +00002041/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002042/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002043SDValue
2044X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002045 SDValue &OutRetAddr, SDValue Chain,
2046 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002047 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002048 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002049 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002050 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002051
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002052 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002053 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002054 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002055 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002056}
2057
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002058/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002059/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002060static SDValue
2061EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002062 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002063 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002064 // Store the return address to the appropriate stack slot.
2065 if (!FPDiff) return Chain;
2066 // Calculate the new stack slot for the return address.
2067 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002068 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002069 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002070 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002071 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002072 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002073 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002074 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002075 return Chain;
2076}
2077
Dan Gohman98ca4f22009-08-05 01:29:28 +00002078SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002079X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002080 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002081 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002082 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002083 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002084 const SmallVectorImpl<ISD::InputArg> &Ins,
2085 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002086 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002087 MachineFunction &MF = DAG.getMachineFunction();
2088 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002089 bool IsWin64 = Subtarget->isTargetWin64();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002090 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002091 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002092
Evan Cheng5f941932010-02-05 02:21:12 +00002093 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002094 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002095 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2096 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002097 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002098
2099 // Sibcalls are automatically detected tailcalls which do not require
2100 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00002101 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002102 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002103
2104 if (isTailCall)
2105 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002106 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002107
Chris Lattner29689432010-03-11 00:22:57 +00002108 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2109 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002110
Chris Lattner638402b2007-02-28 07:00:42 +00002111 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002112 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002113 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002114 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002115
2116 // Allocate shadow area for Win64
2117 if (IsWin64) {
2118 CCInfo.AllocateStack(32, 8);
2119 }
2120
Duncan Sands45907662010-10-31 13:21:44 +00002121 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002122
Chris Lattner423c5f42007-02-28 05:31:48 +00002123 // Get a count of how many bytes are to be pushed on the stack.
2124 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002125 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002126 // This is a sibcall. The memory operands are available in caller's
2127 // own caller's stack.
2128 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00002129 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002130 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002131
Gordon Henriksen86737662008-01-05 16:56:59 +00002132 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002133 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002134 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002135 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002136 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2137 FPDiff = NumBytesCallerPushed - NumBytes;
2138
2139 // Set the delta of movement of the returnaddr stackslot.
2140 // But only set if delta is greater than previous delta.
2141 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2142 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2143 }
2144
Evan Chengf22f9b32010-02-06 03:28:46 +00002145 if (!IsSibcall)
2146 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002147
Dan Gohman475871a2008-07-27 21:46:04 +00002148 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002149 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002150 if (isTailCall && FPDiff)
2151 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2152 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002153
Dan Gohman475871a2008-07-27 21:46:04 +00002154 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2155 SmallVector<SDValue, 8> MemOpChains;
2156 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002157
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002158 // Walk the register/memloc assignments, inserting copies/loads. In the case
2159 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002160 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2161 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002162 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002163 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002164 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002165 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002166
Chris Lattner423c5f42007-02-28 05:31:48 +00002167 // Promote the value if needed.
2168 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002169 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002170 case CCValAssign::Full: break;
2171 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002172 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002173 break;
2174 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002175 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002176 break;
2177 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002178 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2179 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002180 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002181 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2182 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002183 } else
2184 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2185 break;
2186 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002187 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002188 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002189 case CCValAssign::Indirect: {
2190 // Store the argument.
2191 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002192 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002193 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002194 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002195 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002196 Arg = SpillSlot;
2197 break;
2198 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002199 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002200
Chris Lattner423c5f42007-02-28 05:31:48 +00002201 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002202 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2203 if (isVarArg && IsWin64) {
2204 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2205 // shadow reg if callee is a varargs function.
2206 unsigned ShadowReg = 0;
2207 switch (VA.getLocReg()) {
2208 case X86::XMM0: ShadowReg = X86::RCX; break;
2209 case X86::XMM1: ShadowReg = X86::RDX; break;
2210 case X86::XMM2: ShadowReg = X86::R8; break;
2211 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002212 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002213 if (ShadowReg)
2214 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002215 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002216 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002217 assert(VA.isMemLoc());
2218 if (StackPtr.getNode() == 0)
2219 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2220 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2221 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002222 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002223 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002224
Evan Cheng32fe1032006-05-25 00:59:30 +00002225 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002226 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002227 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002228
Evan Cheng347d5f72006-04-28 21:29:37 +00002229 // Build a sequence of copy-to-reg nodes chained together with token chain
2230 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002231 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002232 // Tail call byval lowering might overwrite argument registers so in case of
2233 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002234 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002235 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002236 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002237 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002238 InFlag = Chain.getValue(1);
2239 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002240
Chris Lattner88e1fd52009-07-09 04:24:46 +00002241 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002242 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2243 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002244 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002245 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2246 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002247 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002248 InFlag);
2249 InFlag = Chain.getValue(1);
2250 } else {
2251 // If we are tail calling and generating PIC/GOT style code load the
2252 // address of the callee into ECX. The value in ecx is used as target of
2253 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2254 // for tail calls on PIC/GOT architectures. Normally we would just put the
2255 // address of GOT into ebx and then call target@PLT. But for tail calls
2256 // ebx would be restored (since ebx is callee saved) before jumping to the
2257 // target@PLT.
2258
2259 // Note: The actual moving to ECX is done further down.
2260 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2261 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2262 !G->getGlobal()->hasProtectedVisibility())
2263 Callee = LowerGlobalAddress(Callee, DAG);
2264 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002265 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002266 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002267 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002268
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002269 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002270 // From AMD64 ABI document:
2271 // For calls that may call functions that use varargs or stdargs
2272 // (prototype-less calls or calls to functions containing ellipsis (...) in
2273 // the declaration) %al is used as hidden argument to specify the number
2274 // of SSE registers used. The contents of %al do not need to match exactly
2275 // the number of registers, but must be an ubound on the number of SSE
2276 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002277
Gordon Henriksen86737662008-01-05 16:56:59 +00002278 // Count the number of XMM registers allocated.
2279 static const unsigned XMMArgRegs[] = {
2280 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2281 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2282 };
2283 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00002284 assert((Subtarget->hasXMM() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002285 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002286
Dale Johannesendd64c412009-02-04 00:33:20 +00002287 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002288 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002289 InFlag = Chain.getValue(1);
2290 }
2291
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002292
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002293 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002294 if (isTailCall) {
2295 // Force all the incoming stack arguments to be loaded from the stack
2296 // before any new outgoing arguments are stored to the stack, because the
2297 // outgoing stack slots may alias the incoming argument stack slots, and
2298 // the alias isn't otherwise explicit. This is slightly more conservative
2299 // than necessary, because it means that each store effectively depends
2300 // on every argument instead of just those arguments it would clobber.
2301 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2302
Dan Gohman475871a2008-07-27 21:46:04 +00002303 SmallVector<SDValue, 8> MemOpChains2;
2304 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002305 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002306 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002307 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002308 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002309 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2310 CCValAssign &VA = ArgLocs[i];
2311 if (VA.isRegLoc())
2312 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002313 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002314 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002315 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002316 // Create frame index.
2317 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002318 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002319 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002320 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002321
Duncan Sands276dcbd2008-03-21 09:14:45 +00002322 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002323 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002324 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002325 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002326 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002327 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002328 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002329
Dan Gohman98ca4f22009-08-05 01:29:28 +00002330 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2331 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002332 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002333 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002334 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002335 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002336 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002337 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002338 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002339 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002340 }
2341 }
2342
2343 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002344 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002345 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002346
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002347 // Copy arguments to their registers.
2348 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002349 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002350 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002351 InFlag = Chain.getValue(1);
2352 }
Dan Gohman475871a2008-07-27 21:46:04 +00002353 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002354
Gordon Henriksen86737662008-01-05 16:56:59 +00002355 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002356 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002357 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002358 }
2359
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002360 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2361 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2362 // In the 64-bit large code model, we have to make all calls
2363 // through a register, since the call instruction's 32-bit
2364 // pc-relative offset may not be large enough to hold the whole
2365 // address.
2366 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002367 // If the callee is a GlobalAddress node (quite common, every direct call
2368 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2369 // it.
2370
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002371 // We should use extra load for direct calls to dllimported functions in
2372 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002373 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002374 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002375 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002376 bool ExtraLoad = false;
2377 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002378
Chris Lattner48a7d022009-07-09 05:02:21 +00002379 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2380 // external symbols most go through the PLT in PIC mode. If the symbol
2381 // has hidden or protected visibility, or if it is static or local, then
2382 // we don't need to use the PLT - we can directly call it.
2383 if (Subtarget->isTargetELF() &&
2384 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002385 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002386 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002387 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002388 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002389 (!Subtarget->getTargetTriple().isMacOSX() ||
2390 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002391 // PC-relative references to external symbols should go through $stub,
2392 // unless we're building with the leopard linker or later, which
2393 // automatically synthesizes these stubs.
2394 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002395 } else if (Subtarget->isPICStyleRIPRel() &&
2396 isa<Function>(GV) &&
2397 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2398 // If the function is marked as non-lazy, generate an indirect call
2399 // which loads from the GOT directly. This avoids runtime overhead
2400 // at the cost of eager binding (and one extra byte of encoding).
2401 OpFlags = X86II::MO_GOTPCREL;
2402 WrapperKind = X86ISD::WrapperRIP;
2403 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002404 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002405
Devang Patel0d881da2010-07-06 22:08:15 +00002406 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002407 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002408
2409 // Add a wrapper if needed.
2410 if (WrapperKind != ISD::DELETED_NODE)
2411 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2412 // Add extra indirection if needed.
2413 if (ExtraLoad)
2414 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2415 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002416 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002417 }
Bill Wendling056292f2008-09-16 21:48:12 +00002418 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002419 unsigned char OpFlags = 0;
2420
Evan Cheng1bf891a2010-12-01 22:59:46 +00002421 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2422 // external symbols should go through the PLT.
2423 if (Subtarget->isTargetELF() &&
2424 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2425 OpFlags = X86II::MO_PLT;
2426 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002427 (!Subtarget->getTargetTriple().isMacOSX() ||
2428 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002429 // PC-relative references to external symbols should go through $stub,
2430 // unless we're building with the leopard linker or later, which
2431 // automatically synthesizes these stubs.
2432 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002433 }
Eric Christopherfd179292009-08-27 18:07:15 +00002434
Chris Lattner48a7d022009-07-09 05:02:21 +00002435 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2436 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002437 }
2438
Chris Lattnerd96d0722007-02-25 06:40:16 +00002439 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002440 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002441 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002442
Evan Chengf22f9b32010-02-06 03:28:46 +00002443 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002444 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2445 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002446 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002447 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002448
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002449 Ops.push_back(Chain);
2450 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002451
Dan Gohman98ca4f22009-08-05 01:29:28 +00002452 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002453 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002454
Gordon Henriksen86737662008-01-05 16:56:59 +00002455 // Add argument registers to the end of the list so that they are known live
2456 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002457 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2458 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2459 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002460
Evan Cheng586ccac2008-03-18 23:36:35 +00002461 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002462 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002463 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2464
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002465 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002466 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002467 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002468
Gabor Greifba36cb52008-08-28 21:40:38 +00002469 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002470 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002471
Dan Gohman98ca4f22009-08-05 01:29:28 +00002472 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002473 // We used to do:
2474 //// If this is the first return lowered for this function, add the regs
2475 //// to the liveout set for the function.
2476 // This isn't right, although it's probably harmless on x86; liveouts
2477 // should be computed from returns not tail calls. Consider a void
2478 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002479 return DAG.getNode(X86ISD::TC_RETURN, dl,
2480 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002481 }
2482
Dale Johannesenace16102009-02-03 19:33:06 +00002483 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002484 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002485
Chris Lattner2d297092006-05-23 18:50:38 +00002486 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002487 unsigned NumBytesForCalleeToPush;
Evan Chengef41ff62011-06-23 17:54:54 +00002488 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg, GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002489 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002490 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002491 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002492 // pops the hidden struct pointer, so we have to push it back.
2493 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002494 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002495 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002496 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002497
Gordon Henriksenae636f82008-01-03 16:47:34 +00002498 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002499 if (!IsSibcall) {
2500 Chain = DAG.getCALLSEQ_END(Chain,
2501 DAG.getIntPtrConstant(NumBytes, true),
2502 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2503 true),
2504 InFlag);
2505 InFlag = Chain.getValue(1);
2506 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002507
Chris Lattner3085e152007-02-25 08:59:22 +00002508 // Handle result values, copying them out of physregs into vregs that we
2509 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002510 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2511 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002512}
2513
Evan Cheng25ab6902006-09-08 06:48:29 +00002514
2515//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002516// Fast Calling Convention (tail call) implementation
2517//===----------------------------------------------------------------------===//
2518
2519// Like std call, callee cleans arguments, convention except that ECX is
2520// reserved for storing the tail called function address. Only 2 registers are
2521// free for argument passing (inreg). Tail call optimization is performed
2522// provided:
2523// * tailcallopt is enabled
2524// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002525// On X86_64 architecture with GOT-style position independent code only local
2526// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002527// To keep the stack aligned according to platform abi the function
2528// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2529// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002530// If a tail called function callee has more arguments than the caller the
2531// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002532// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002533// original REtADDR, but before the saved framepointer or the spilled registers
2534// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2535// stack layout:
2536// arg1
2537// arg2
2538// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002539// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002540// move area ]
2541// (possible EBP)
2542// ESI
2543// EDI
2544// local1 ..
2545
2546/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2547/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002548unsigned
2549X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2550 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002551 MachineFunction &MF = DAG.getMachineFunction();
2552 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002553 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002554 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002555 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002556 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002557 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002558 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2559 // Number smaller than 12 so just add the difference.
2560 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2561 } else {
2562 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002563 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002564 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002565 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002566 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002567}
2568
Evan Cheng5f941932010-02-05 02:21:12 +00002569/// MatchingStackOffset - Return true if the given stack call argument is
2570/// already available in the same position (relatively) of the caller's
2571/// incoming argument stack.
2572static
2573bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2574 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2575 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002576 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2577 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002578 if (Arg.getOpcode() == ISD::CopyFromReg) {
2579 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002580 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002581 return false;
2582 MachineInstr *Def = MRI->getVRegDef(VR);
2583 if (!Def)
2584 return false;
2585 if (!Flags.isByVal()) {
2586 if (!TII->isLoadFromStackSlot(Def, FI))
2587 return false;
2588 } else {
2589 unsigned Opcode = Def->getOpcode();
2590 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2591 Def->getOperand(1).isFI()) {
2592 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002593 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002594 } else
2595 return false;
2596 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002597 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2598 if (Flags.isByVal())
2599 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002600 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002601 // define @foo(%struct.X* %A) {
2602 // tail call @bar(%struct.X* byval %A)
2603 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002604 return false;
2605 SDValue Ptr = Ld->getBasePtr();
2606 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2607 if (!FINode)
2608 return false;
2609 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002610 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002611 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002612 FI = FINode->getIndex();
2613 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002614 } else
2615 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002616
Evan Cheng4cae1332010-03-05 08:38:04 +00002617 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002618 if (!MFI->isFixedObjectIndex(FI))
2619 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002620 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002621}
2622
Dan Gohman98ca4f22009-08-05 01:29:28 +00002623/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2624/// for tail call optimization. Targets which want to do tail call
2625/// optimization should implement this function.
2626bool
2627X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002628 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002629 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002630 bool isCalleeStructRet,
2631 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002632 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002633 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002634 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002635 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002636 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002637 CalleeCC != CallingConv::C)
2638 return false;
2639
Evan Cheng7096ae42010-01-29 06:45:59 +00002640 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002641 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002642 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002643 CallingConv::ID CallerCC = CallerF->getCallingConv();
2644 bool CCMatch = CallerCC == CalleeCC;
2645
Dan Gohman1797ed52010-02-08 20:27:50 +00002646 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002647 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002648 return true;
2649 return false;
2650 }
2651
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002652 // Look for obvious safe cases to perform tail call optimization that do not
2653 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002654
Evan Cheng2c12cb42010-03-26 16:26:03 +00002655 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2656 // emit a special epilogue.
2657 if (RegInfo->needsStackRealignment(MF))
2658 return false;
2659
Evan Chenga375d472010-03-15 18:54:48 +00002660 // Also avoid sibcall optimization if either caller or callee uses struct
2661 // return semantics.
2662 if (isCalleeStructRet || isCallerStructRet)
2663 return false;
2664
Chad Rosier2416da32011-06-24 21:15:36 +00002665 // An stdcall caller is expected to clean up its arguments; the callee
2666 // isn't going to do that.
2667 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2668 return false;
2669
Chad Rosier871f6642011-05-18 19:59:50 +00002670 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002671 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002672 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002673
2674 // Optimizing for varargs on Win64 is unlikely to be safe without
2675 // additional testing.
2676 if (Subtarget->isTargetWin64())
2677 return false;
2678
Chad Rosier871f6642011-05-18 19:59:50 +00002679 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002680 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2681 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002682
Chad Rosier871f6642011-05-18 19:59:50 +00002683 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2684 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2685 if (!ArgLocs[i].isRegLoc())
2686 return false;
2687 }
2688
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002689 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2690 // Therefore if it's not used by the call it is not safe to optimize this into
2691 // a sibcall.
2692 bool Unused = false;
2693 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2694 if (!Ins[i].Used) {
2695 Unused = true;
2696 break;
2697 }
2698 }
2699 if (Unused) {
2700 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002701 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2702 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002703 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002704 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002705 CCValAssign &VA = RVLocs[i];
2706 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2707 return false;
2708 }
2709 }
2710
Evan Cheng13617962010-04-30 01:12:32 +00002711 // If the calling conventions do not match, then we'd better make sure the
2712 // results are returned in the same way as what the caller expects.
2713 if (!CCMatch) {
2714 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002715 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2716 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002717 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2718
2719 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002720 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2721 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002722 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2723
2724 if (RVLocs1.size() != RVLocs2.size())
2725 return false;
2726 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2727 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2728 return false;
2729 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2730 return false;
2731 if (RVLocs1[i].isRegLoc()) {
2732 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2733 return false;
2734 } else {
2735 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2736 return false;
2737 }
2738 }
2739 }
2740
Evan Chenga6bff982010-01-30 01:22:00 +00002741 // If the callee takes no arguments then go on to check the results of the
2742 // call.
2743 if (!Outs.empty()) {
2744 // Check if stack adjustment is needed. For now, do not do this if any
2745 // argument is passed on the stack.
2746 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002747 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2748 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002749
2750 // Allocate shadow area for Win64
2751 if (Subtarget->isTargetWin64()) {
2752 CCInfo.AllocateStack(32, 8);
2753 }
2754
Duncan Sands45907662010-10-31 13:21:44 +00002755 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002756 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002757 MachineFunction &MF = DAG.getMachineFunction();
2758 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2759 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002760
2761 // Check if the arguments are already laid out in the right way as
2762 // the caller's fixed stack objects.
2763 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002764 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2765 const X86InstrInfo *TII =
2766 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002767 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2768 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002769 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002770 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002771 if (VA.getLocInfo() == CCValAssign::Indirect)
2772 return false;
2773 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002774 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2775 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002776 return false;
2777 }
2778 }
2779 }
Evan Cheng9c044672010-05-29 01:35:22 +00002780
2781 // If the tailcall address may be in a register, then make sure it's
2782 // possible to register allocate for it. In 32-bit, the call address can
2783 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002784 // callee-saved registers are restored. These happen to be the same
2785 // registers used to pass 'inreg' arguments so watch out for those.
2786 if (!Subtarget->is64Bit() &&
2787 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002788 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002789 unsigned NumInRegs = 0;
2790 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2791 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002792 if (!VA.isRegLoc())
2793 continue;
2794 unsigned Reg = VA.getLocReg();
2795 switch (Reg) {
2796 default: break;
2797 case X86::EAX: case X86::EDX: case X86::ECX:
2798 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002799 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002800 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002801 }
2802 }
2803 }
Evan Chenga6bff982010-01-30 01:22:00 +00002804 }
Evan Chengb1712452010-01-27 06:25:16 +00002805
Evan Cheng86809cc2010-02-03 03:28:02 +00002806 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002807}
2808
Dan Gohman3df24e62008-09-03 23:12:08 +00002809FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002810X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2811 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002812}
2813
2814
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002815//===----------------------------------------------------------------------===//
2816// Other Lowering Hooks
2817//===----------------------------------------------------------------------===//
2818
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002819static bool MayFoldLoad(SDValue Op) {
2820 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2821}
2822
2823static bool MayFoldIntoStore(SDValue Op) {
2824 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2825}
2826
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002827static bool isTargetShuffle(unsigned Opcode) {
2828 switch(Opcode) {
2829 default: return false;
2830 case X86ISD::PSHUFD:
2831 case X86ISD::PSHUFHW:
2832 case X86ISD::PSHUFLW:
2833 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002834 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002835 case X86ISD::SHUFPS:
2836 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002837 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002838 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002839 case X86ISD::MOVLPS:
2840 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002841 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002842 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002843 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002844 case X86ISD::MOVSS:
2845 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002846 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002847 case X86ISD::UNPCKLPD:
David Greenefbf05d32011-02-22 23:31:46 +00002848 case X86ISD::VUNPCKLPSY:
2849 case X86ISD::VUNPCKLPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002850 case X86ISD::PUNPCKLWD:
2851 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002852 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002853 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002854 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002855 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00002856 case X86ISD::VUNPCKHPSY:
2857 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002858 case X86ISD::PUNPCKHWD:
2859 case X86ISD::PUNPCKHBW:
2860 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002861 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00002862 case X86ISD::VPERMILPS:
2863 case X86ISD::VPERMILPSY:
2864 case X86ISD::VPERMILPD:
2865 case X86ISD::VPERMILPDY:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00002866 case X86ISD::VPERM2F128:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002867 return true;
2868 }
2869 return false;
2870}
2871
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002872static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002873 SDValue V1, SelectionDAG &DAG) {
2874 switch(Opc) {
2875 default: llvm_unreachable("Unknown x86 shuffle node");
2876 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002877 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002878 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002879 return DAG.getNode(Opc, dl, VT, V1);
2880 }
2881
2882 return SDValue();
2883}
2884
2885static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002886 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002887 switch(Opc) {
2888 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002889 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002890 case X86ISD::PSHUFHW:
2891 case X86ISD::PSHUFLW:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00002892 case X86ISD::VPERMILPS:
2893 case X86ISD::VPERMILPSY:
2894 case X86ISD::VPERMILPD:
2895 case X86ISD::VPERMILPDY:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002896 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2897 }
2898
2899 return SDValue();
2900}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002901
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002902static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2903 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2904 switch(Opc) {
2905 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002906 case X86ISD::PALIGN:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002907 case X86ISD::SHUFPD:
2908 case X86ISD::SHUFPS:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00002909 case X86ISD::VPERM2F128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002910 return DAG.getNode(Opc, dl, VT, V1, V2,
2911 DAG.getConstant(TargetMask, MVT::i8));
2912 }
2913 return SDValue();
2914}
2915
2916static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2917 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2918 switch(Opc) {
2919 default: llvm_unreachable("Unknown x86 shuffle node");
2920 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002921 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002922 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002923 case X86ISD::MOVLPS:
2924 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002925 case X86ISD::MOVSS:
2926 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002927 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002928 case X86ISD::UNPCKLPD:
David Greenefbf05d32011-02-22 23:31:46 +00002929 case X86ISD::VUNPCKLPSY:
2930 case X86ISD::VUNPCKLPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002931 case X86ISD::PUNPCKLWD:
2932 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002933 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002934 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002935 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002936 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00002937 case X86ISD::VUNPCKHPSY:
2938 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002939 case X86ISD::PUNPCKHWD:
2940 case X86ISD::PUNPCKHBW:
2941 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002942 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002943 return DAG.getNode(Opc, dl, VT, V1, V2);
2944 }
2945 return SDValue();
2946}
2947
Dan Gohmand858e902010-04-17 15:26:15 +00002948SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002949 MachineFunction &MF = DAG.getMachineFunction();
2950 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2951 int ReturnAddrIndex = FuncInfo->getRAIndex();
2952
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002953 if (ReturnAddrIndex == 0) {
2954 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002955 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002956 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002957 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002958 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002959 }
2960
Evan Cheng25ab6902006-09-08 06:48:29 +00002961 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002962}
2963
2964
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002965bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2966 bool hasSymbolicDisplacement) {
2967 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002968 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002969 return false;
2970
2971 // If we don't have a symbolic displacement - we don't have any extra
2972 // restrictions.
2973 if (!hasSymbolicDisplacement)
2974 return true;
2975
2976 // FIXME: Some tweaks might be needed for medium code model.
2977 if (M != CodeModel::Small && M != CodeModel::Kernel)
2978 return false;
2979
2980 // For small code model we assume that latest object is 16MB before end of 31
2981 // bits boundary. We may also accept pretty large negative constants knowing
2982 // that all objects are in the positive half of address space.
2983 if (M == CodeModel::Small && Offset < 16*1024*1024)
2984 return true;
2985
2986 // For kernel code model we know that all object resist in the negative half
2987 // of 32bits address space. We may not accept negative offsets, since they may
2988 // be just off and we may accept pretty large positive ones.
2989 if (M == CodeModel::Kernel && Offset > 0)
2990 return true;
2991
2992 return false;
2993}
2994
Evan Chengef41ff62011-06-23 17:54:54 +00002995/// isCalleePop - Determines whether the callee is required to pop its
2996/// own arguments. Callee pop is necessary to support tail calls.
2997bool X86::isCalleePop(CallingConv::ID CallingConv,
2998 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
2999 if (IsVarArg)
3000 return false;
3001
3002 switch (CallingConv) {
3003 default:
3004 return false;
3005 case CallingConv::X86_StdCall:
3006 return !is64Bit;
3007 case CallingConv::X86_FastCall:
3008 return !is64Bit;
3009 case CallingConv::X86_ThisCall:
3010 return !is64Bit;
3011 case CallingConv::Fast:
3012 return TailCallOpt;
3013 case CallingConv::GHC:
3014 return TailCallOpt;
3015 }
3016}
3017
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003018/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3019/// specific condition code, returning the condition code and the LHS/RHS of the
3020/// comparison to make.
3021static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3022 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003023 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003024 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3025 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3026 // X > -1 -> X == 0, jump !sign.
3027 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003028 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003029 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
3030 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003031 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00003032 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003033 // X < 1 -> X <= 0
3034 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003035 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003036 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003037 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003038
Evan Chengd9558e02006-01-06 00:43:03 +00003039 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003040 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003041 case ISD::SETEQ: return X86::COND_E;
3042 case ISD::SETGT: return X86::COND_G;
3043 case ISD::SETGE: return X86::COND_GE;
3044 case ISD::SETLT: return X86::COND_L;
3045 case ISD::SETLE: return X86::COND_LE;
3046 case ISD::SETNE: return X86::COND_NE;
3047 case ISD::SETULT: return X86::COND_B;
3048 case ISD::SETUGT: return X86::COND_A;
3049 case ISD::SETULE: return X86::COND_BE;
3050 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003051 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003052 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003053
Chris Lattner4c78e022008-12-23 23:42:27 +00003054 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003055
Chris Lattner4c78e022008-12-23 23:42:27 +00003056 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003057 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3058 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003059 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3060 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003061 }
3062
Chris Lattner4c78e022008-12-23 23:42:27 +00003063 switch (SetCCOpcode) {
3064 default: break;
3065 case ISD::SETOLT:
3066 case ISD::SETOLE:
3067 case ISD::SETUGT:
3068 case ISD::SETUGE:
3069 std::swap(LHS, RHS);
3070 break;
3071 }
3072
3073 // On a floating point condition, the flags are set as follows:
3074 // ZF PF CF op
3075 // 0 | 0 | 0 | X > Y
3076 // 0 | 0 | 1 | X < Y
3077 // 1 | 0 | 0 | X == Y
3078 // 1 | 1 | 1 | unordered
3079 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003080 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003081 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003082 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003083 case ISD::SETOLT: // flipped
3084 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003085 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003086 case ISD::SETOLE: // flipped
3087 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003088 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003089 case ISD::SETUGT: // flipped
3090 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003091 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003092 case ISD::SETUGE: // flipped
3093 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003094 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003095 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003096 case ISD::SETNE: return X86::COND_NE;
3097 case ISD::SETUO: return X86::COND_P;
3098 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003099 case ISD::SETOEQ:
3100 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003101 }
Evan Chengd9558e02006-01-06 00:43:03 +00003102}
3103
Evan Cheng4a460802006-01-11 00:33:36 +00003104/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3105/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003106/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003107static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003108 switch (X86CC) {
3109 default:
3110 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003111 case X86::COND_B:
3112 case X86::COND_BE:
3113 case X86::COND_E:
3114 case X86::COND_P:
3115 case X86::COND_A:
3116 case X86::COND_AE:
3117 case X86::COND_NE:
3118 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003119 return true;
3120 }
3121}
3122
Evan Chengeb2f9692009-10-27 19:56:55 +00003123/// isFPImmLegal - Returns true if the target can instruction select the
3124/// specified FP immediate natively. If false, the legalizer will
3125/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003126bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003127 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3128 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3129 return true;
3130 }
3131 return false;
3132}
3133
Nate Begeman9008ca62009-04-27 18:41:29 +00003134/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3135/// the specified range (L, H].
3136static bool isUndefOrInRange(int Val, int Low, int Hi) {
3137 return (Val < 0) || (Val >= Low && Val < Hi);
3138}
3139
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00003140/// isUndefOrInRange - Return true if every element in Mask, begining
3141/// from position Pos and ending in Pos+Size, falls within the specified
3142/// range (L, L+Pos]. or is undef.
3143static bool isUndefOrInRange(const SmallVectorImpl<int> &Mask,
3144 int Pos, int Size, int Low, int Hi) {
3145 for (int i = Pos, e = Pos+Size; i != e; ++i)
3146 if (!isUndefOrInRange(Mask[i], Low, Hi))
3147 return false;
3148 return true;
3149}
3150
Nate Begeman9008ca62009-04-27 18:41:29 +00003151/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3152/// specified value.
3153static bool isUndefOrEqual(int Val, int CmpVal) {
3154 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003155 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003156 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003157}
3158
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003159/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3160/// from position Pos and ending in Pos+Size, falls within the specified
3161/// sequential range (L, L+Pos]. or is undef.
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003162static bool isSequentialOrUndefInRange(const SmallVectorImpl<int> &Mask,
3163 int Pos, int Size, int Low) {
3164 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
3165 if (!isUndefOrEqual(Mask[i], Low))
3166 return false;
3167 return true;
3168}
3169
Nate Begeman9008ca62009-04-27 18:41:29 +00003170/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3171/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3172/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00003173static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003174 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003175 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003176 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003177 return (Mask[0] < 2 && Mask[1] < 2);
3178 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003179}
3180
Nate Begeman9008ca62009-04-27 18:41:29 +00003181bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003182 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003183 N->getMask(M);
3184 return ::isPSHUFDMask(M, N->getValueType(0));
3185}
Evan Cheng0188ecb2006-03-22 18:59:22 +00003186
Nate Begeman9008ca62009-04-27 18:41:29 +00003187/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3188/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00003189static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003190 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003191 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003192
Nate Begeman9008ca62009-04-27 18:41:29 +00003193 // Lower quadword copied in order or undef.
3194 for (int i = 0; i != 4; ++i)
3195 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00003196 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003197
Evan Cheng506d3df2006-03-29 23:07:14 +00003198 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003199 for (int i = 4; i != 8; ++i)
3200 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003201 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003202
Evan Cheng506d3df2006-03-29 23:07:14 +00003203 return true;
3204}
3205
Nate Begeman9008ca62009-04-27 18:41:29 +00003206bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003207 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003208 N->getMask(M);
3209 return ::isPSHUFHWMask(M, N->getValueType(0));
3210}
Evan Cheng506d3df2006-03-29 23:07:14 +00003211
Nate Begeman9008ca62009-04-27 18:41:29 +00003212/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3213/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00003214static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003215 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003216 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003217
Rafael Espindola15684b22009-04-24 12:40:33 +00003218 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00003219 for (int i = 4; i != 8; ++i)
3220 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00003221 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003222
Rafael Espindola15684b22009-04-24 12:40:33 +00003223 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003224 for (int i = 0; i != 4; ++i)
3225 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003226 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003227
Rafael Espindola15684b22009-04-24 12:40:33 +00003228 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003229}
3230
Nate Begeman9008ca62009-04-27 18:41:29 +00003231bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003232 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003233 N->getMask(M);
3234 return ::isPSHUFLWMask(M, N->getValueType(0));
3235}
3236
Nate Begemana09008b2009-10-19 02:17:23 +00003237/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3238/// is suitable for input to PALIGNR.
3239static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00003240 bool hasSSSE3OrAVX) {
Nate Begemana09008b2009-10-19 02:17:23 +00003241 int i, e = VT.getVectorNumElements();
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003242 if (VT.getSizeInBits() != 128 && VT.getSizeInBits() != 64)
3243 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003244
Nate Begemana09008b2009-10-19 02:17:23 +00003245 // Do not handle v2i64 / v2f64 shuffles with palignr.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00003246 if (e < 4 || !hasSSSE3OrAVX)
Nate Begemana09008b2009-10-19 02:17:23 +00003247 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003248
Nate Begemana09008b2009-10-19 02:17:23 +00003249 for (i = 0; i != e; ++i)
3250 if (Mask[i] >= 0)
3251 break;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003252
Nate Begemana09008b2009-10-19 02:17:23 +00003253 // All undef, not a palignr.
3254 if (i == e)
3255 return false;
3256
Eli Friedman63f8dde2011-07-25 21:36:45 +00003257 // Make sure we're shifting in the right direction.
3258 if (Mask[i] <= i)
3259 return false;
Nate Begemana09008b2009-10-19 02:17:23 +00003260
3261 int s = Mask[i] - i;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003262
Nate Begemana09008b2009-10-19 02:17:23 +00003263 // Check the rest of the elements to see if they are consecutive.
3264 for (++i; i != e; ++i) {
3265 int m = Mask[i];
Eli Friedman63f8dde2011-07-25 21:36:45 +00003266 if (m >= 0 && m != s+i)
Nate Begemana09008b2009-10-19 02:17:23 +00003267 return false;
3268 }
3269 return true;
3270}
3271
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003272/// isVSHUFPSYMask - Return true if the specified VECTOR_SHUFFLE operand
3273/// specifies a shuffle of elements that is suitable for input to 256-bit
3274/// VSHUFPSY.
3275static bool isVSHUFPSYMask(const SmallVectorImpl<int> &Mask, EVT VT,
3276 const X86Subtarget *Subtarget) {
3277 int NumElems = VT.getVectorNumElements();
3278
3279 if (!Subtarget->hasAVX() || VT.getSizeInBits() != 256)
3280 return false;
3281
3282 if (NumElems != 8)
3283 return false;
3284
3285 // VSHUFPSY divides the resulting vector into 4 chunks.
3286 // The sources are also splitted into 4 chunks, and each destination
3287 // chunk must come from a different source chunk.
3288 //
3289 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3290 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3291 //
3292 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3293 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3294 //
3295 int QuarterSize = NumElems/4;
3296 int HalfSize = QuarterSize*2;
3297 for (int i = 0; i < QuarterSize; ++i)
3298 if (!isUndefOrInRange(Mask[i], 0, HalfSize))
3299 return false;
3300 for (int i = QuarterSize; i < QuarterSize*2; ++i)
3301 if (!isUndefOrInRange(Mask[i], NumElems, NumElems+HalfSize))
3302 return false;
3303
3304 // The mask of the second half must be the same as the first but with
3305 // the appropriate offsets. This works in the same way as VPERMILPS
3306 // works with masks.
3307 for (int i = QuarterSize*2; i < QuarterSize*3; ++i) {
3308 if (!isUndefOrInRange(Mask[i], HalfSize, NumElems))
3309 return false;
3310 int FstHalfIdx = i-HalfSize;
3311 if (Mask[FstHalfIdx] < 0)
3312 continue;
3313 if (!isUndefOrEqual(Mask[i], Mask[FstHalfIdx]+HalfSize))
3314 return false;
3315 }
3316 for (int i = QuarterSize*3; i < NumElems; ++i) {
3317 if (!isUndefOrInRange(Mask[i], NumElems+HalfSize, NumElems*2))
3318 return false;
3319 int FstHalfIdx = i-HalfSize;
3320 if (Mask[FstHalfIdx] < 0)
3321 continue;
3322 if (!isUndefOrEqual(Mask[i], Mask[FstHalfIdx]+HalfSize))
3323 return false;
3324
3325 }
3326
3327 return true;
3328}
3329
3330/// getShuffleVSHUFPSYImmediate - Return the appropriate immediate to shuffle
3331/// the specified VECTOR_MASK mask with VSHUFPSY instruction.
3332static unsigned getShuffleVSHUFPSYImmediate(SDNode *N) {
3333 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3334 EVT VT = SVOp->getValueType(0);
3335 int NumElems = VT.getVectorNumElements();
3336
3337 assert(NumElems == 8 && VT.getSizeInBits() == 256 &&
3338 "Only supports v8i32 and v8f32 types");
3339
3340 int HalfSize = NumElems/2;
3341 unsigned Mask = 0;
3342 for (int i = 0; i != NumElems ; ++i) {
3343 if (SVOp->getMaskElt(i) < 0)
3344 continue;
3345 // The mask of the first half must be equal to the second one.
3346 unsigned Shamt = (i%HalfSize)*2;
3347 unsigned Elt = SVOp->getMaskElt(i) % HalfSize;
3348 Mask |= Elt << Shamt;
3349 }
3350
3351 return Mask;
3352}
3353
3354/// isVSHUFPDYMask - Return true if the specified VECTOR_SHUFFLE operand
3355/// specifies a shuffle of elements that is suitable for input to 256-bit
3356/// VSHUFPDY. This shuffle doesn't have the same restriction as the PS
3357/// version and the mask of the second half isn't binded with the first
3358/// one.
3359static bool isVSHUFPDYMask(const SmallVectorImpl<int> &Mask, EVT VT,
3360 const X86Subtarget *Subtarget) {
3361 int NumElems = VT.getVectorNumElements();
3362
3363 if (!Subtarget->hasAVX() || VT.getSizeInBits() != 256)
3364 return false;
3365
3366 if (NumElems != 4)
3367 return false;
3368
3369 // VSHUFPSY divides the resulting vector into 4 chunks.
3370 // The sources are also splitted into 4 chunks, and each destination
3371 // chunk must come from a different source chunk.
3372 //
3373 // SRC1 => X3 X2 X1 X0
3374 // SRC2 => Y3 Y2 Y1 Y0
3375 //
3376 // DST => Y2..Y3, X2..X3, Y1..Y0, X1..X0
3377 //
3378 int QuarterSize = NumElems/4;
3379 int HalfSize = QuarterSize*2;
3380 for (int i = 0; i < QuarterSize; ++i)
3381 if (!isUndefOrInRange(Mask[i], 0, HalfSize))
3382 return false;
3383 for (int i = QuarterSize; i < QuarterSize*2; ++i)
3384 if (!isUndefOrInRange(Mask[i], NumElems, NumElems+HalfSize))
3385 return false;
3386 for (int i = QuarterSize*2; i < QuarterSize*3; ++i)
3387 if (!isUndefOrInRange(Mask[i], HalfSize, NumElems))
3388 return false;
3389 for (int i = QuarterSize*3; i < NumElems; ++i)
3390 if (!isUndefOrInRange(Mask[i], NumElems+HalfSize, NumElems*2))
3391 return false;
3392
3393 return true;
3394}
3395
3396/// getShuffleVSHUFPDYImmediate - Return the appropriate immediate to shuffle
3397/// the specified VECTOR_MASK mask with VSHUFPDY instruction.
3398static unsigned getShuffleVSHUFPDYImmediate(SDNode *N) {
3399 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3400 EVT VT = SVOp->getValueType(0);
3401 int NumElems = VT.getVectorNumElements();
3402
3403 assert(NumElems == 4 && VT.getSizeInBits() == 256 &&
3404 "Only supports v4i64 and v4f64 types");
3405
3406 int HalfSize = NumElems/2;
3407 unsigned Mask = 0;
3408 for (int i = 0; i != NumElems ; ++i) {
3409 if (SVOp->getMaskElt(i) < 0)
3410 continue;
3411 int Elt = SVOp->getMaskElt(i) % HalfSize;
3412 Mask |= Elt << i;
3413 }
3414
3415 return Mask;
3416}
3417
Evan Cheng14aed5e2006-03-24 01:18:28 +00003418/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopesaf002d82011-08-24 23:17:55 +00003419/// specifies a shuffle of elements that is suitable for input to 128-bit
3420/// SHUFPS and SHUFPD.
Owen Andersone50ed302009-08-10 22:56:29 +00003421static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003422 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesaf002d82011-08-24 23:17:55 +00003423
3424 if (VT.getSizeInBits() != 128)
3425 return false;
3426
Nate Begeman9008ca62009-04-27 18:41:29 +00003427 if (NumElems != 2 && NumElems != 4)
3428 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003429
Nate Begeman9008ca62009-04-27 18:41:29 +00003430 int Half = NumElems / 2;
3431 for (int i = 0; i < Half; ++i)
3432 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003433 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003434 for (int i = Half; i < NumElems; ++i)
3435 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003436 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003437
Evan Cheng14aed5e2006-03-24 01:18:28 +00003438 return true;
3439}
3440
Nate Begeman9008ca62009-04-27 18:41:29 +00003441bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
3442 SmallVector<int, 8> M;
3443 N->getMask(M);
3444 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003445}
3446
Evan Cheng213d2cf2007-05-17 18:45:50 +00003447/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00003448/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
3449/// half elements to come from vector 1 (which would equal the dest.) and
3450/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00003451static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003452 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003453
3454 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003455 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003456
Nate Begeman9008ca62009-04-27 18:41:29 +00003457 int Half = NumElems / 2;
3458 for (int i = 0; i < Half; ++i)
3459 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003460 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003461 for (int i = Half; i < NumElems; ++i)
3462 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003463 return false;
3464 return true;
3465}
3466
Nate Begeman9008ca62009-04-27 18:41:29 +00003467static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
3468 SmallVector<int, 8> M;
3469 N->getMask(M);
3470 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003471}
3472
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003473/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3474/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003475bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003476 EVT VT = N->getValueType(0);
3477 unsigned NumElems = VT.getVectorNumElements();
3478
3479 if (VT.getSizeInBits() != 128)
3480 return false;
3481
3482 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003483 return false;
3484
Evan Cheng2064a2b2006-03-28 06:50:32 +00003485 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003486 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3487 isUndefOrEqual(N->getMaskElt(1), 7) &&
3488 isUndefOrEqual(N->getMaskElt(2), 2) &&
3489 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003490}
3491
Nate Begeman0b10b912009-11-07 23:17:15 +00003492/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3493/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3494/// <2, 3, 2, 3>
3495bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003496 EVT VT = N->getValueType(0);
3497 unsigned NumElems = VT.getVectorNumElements();
3498
3499 if (VT.getSizeInBits() != 128)
3500 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003501
Nate Begeman0b10b912009-11-07 23:17:15 +00003502 if (NumElems != 4)
3503 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003504
Nate Begeman0b10b912009-11-07 23:17:15 +00003505 return isUndefOrEqual(N->getMaskElt(0), 2) &&
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003506 isUndefOrEqual(N->getMaskElt(1), 3) &&
3507 isUndefOrEqual(N->getMaskElt(2), 2) &&
3508 isUndefOrEqual(N->getMaskElt(3), 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003509}
3510
Evan Cheng5ced1d82006-04-06 23:23:56 +00003511/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3512/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003513bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
3514 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003515
Evan Cheng5ced1d82006-04-06 23:23:56 +00003516 if (NumElems != 2 && NumElems != 4)
3517 return false;
3518
Evan Chengc5cdff22006-04-07 21:53:05 +00003519 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003520 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003521 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003522
Evan Chengc5cdff22006-04-07 21:53:05 +00003523 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003524 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003525 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003526
3527 return true;
3528}
3529
Nate Begeman0b10b912009-11-07 23:17:15 +00003530/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3531/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3532bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003533 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003534
David Greenea20244d2011-03-02 17:23:43 +00003535 if ((NumElems != 2 && NumElems != 4)
3536 || N->getValueType(0).getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003537 return false;
3538
Evan Chengc5cdff22006-04-07 21:53:05 +00003539 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003540 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003541 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003542
Nate Begeman9008ca62009-04-27 18:41:29 +00003543 for (unsigned i = 0; i < NumElems/2; ++i)
3544 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003545 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003546
3547 return true;
3548}
3549
Evan Cheng0038e592006-03-28 00:39:58 +00003550/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3551/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003552static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003553 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003554 int NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003555
3556 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3557 "Unsupported vector type for unpckh");
3558
3559 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8)
Evan Cheng0038e592006-03-28 00:39:58 +00003560 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003561
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003562 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3563 // independently on 128-bit lanes.
3564 unsigned NumLanes = VT.getSizeInBits()/128;
3565 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003566
3567 unsigned Start = 0;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003568 unsigned End = NumLaneElts;
3569 for (unsigned s = 0; s < NumLanes; ++s) {
3570 for (unsigned i = Start, j = s * NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003571 i != End;
3572 i += 2, ++j) {
3573 int BitI = Mask[i];
3574 int BitI1 = Mask[i+1];
3575 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003576 return false;
David Greenea20244d2011-03-02 17:23:43 +00003577 if (V2IsSplat) {
3578 if (!isUndefOrEqual(BitI1, NumElts))
3579 return false;
3580 } else {
3581 if (!isUndefOrEqual(BitI1, j + NumElts))
3582 return false;
3583 }
Evan Cheng39623da2006-04-20 08:58:49 +00003584 }
David Greenea20244d2011-03-02 17:23:43 +00003585 // Process the next 128 bits.
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003586 Start += NumLaneElts;
3587 End += NumLaneElts;
Evan Cheng0038e592006-03-28 00:39:58 +00003588 }
David Greenea20244d2011-03-02 17:23:43 +00003589
Evan Cheng0038e592006-03-28 00:39:58 +00003590 return true;
3591}
3592
Nate Begeman9008ca62009-04-27 18:41:29 +00003593bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3594 SmallVector<int, 8> M;
3595 N->getMask(M);
3596 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003597}
3598
Evan Cheng4fcb9222006-03-28 02:43:26 +00003599/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3600/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003601static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003602 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003603 int NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003604
3605 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3606 "Unsupported vector type for unpckh");
3607
3608 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8)
Evan Cheng4fcb9222006-03-28 02:43:26 +00003609 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003610
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003611 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3612 // independently on 128-bit lanes.
3613 unsigned NumLanes = VT.getSizeInBits()/128;
3614 unsigned NumLaneElts = NumElts/NumLanes;
3615
3616 unsigned Start = 0;
3617 unsigned End = NumLaneElts;
3618 for (unsigned l = 0; l != NumLanes; ++l) {
3619 for (unsigned i = Start, j = (l*NumLaneElts)+NumLaneElts/2;
3620 i != End; i += 2, ++j) {
3621 int BitI = Mask[i];
3622 int BitI1 = Mask[i+1];
3623 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003624 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003625 if (V2IsSplat) {
3626 if (isUndefOrEqual(BitI1, NumElts))
3627 return false;
3628 } else {
3629 if (!isUndefOrEqual(BitI1, j+NumElts))
3630 return false;
3631 }
Evan Cheng39623da2006-04-20 08:58:49 +00003632 }
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003633 // Process the next 128 bits.
3634 Start += NumLaneElts;
3635 End += NumLaneElts;
Evan Cheng4fcb9222006-03-28 02:43:26 +00003636 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003637 return true;
3638}
3639
Nate Begeman9008ca62009-04-27 18:41:29 +00003640bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3641 SmallVector<int, 8> M;
3642 N->getMask(M);
3643 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003644}
3645
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003646/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3647/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3648/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00003649static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003650 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003651 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003652 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003653
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003654 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3655 // FIXME: Need a better way to get rid of this, there's no latency difference
3656 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3657 // the former later. We should also remove the "_undef" special mask.
3658 if (NumElems == 4 && VT.getSizeInBits() == 256)
3659 return false;
3660
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003661 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3662 // independently on 128-bit lanes.
3663 unsigned NumLanes = VT.getSizeInBits() / 128;
3664 unsigned NumLaneElts = NumElems / NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003665
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003666 for (unsigned s = 0; s < NumLanes; ++s) {
3667 for (unsigned i = s * NumLaneElts, j = s * NumLaneElts;
3668 i != NumLaneElts * (s + 1);
David Greenea20244d2011-03-02 17:23:43 +00003669 i += 2, ++j) {
3670 int BitI = Mask[i];
3671 int BitI1 = Mask[i+1];
3672
3673 if (!isUndefOrEqual(BitI, j))
3674 return false;
3675 if (!isUndefOrEqual(BitI1, j))
3676 return false;
3677 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003678 }
David Greenea20244d2011-03-02 17:23:43 +00003679
Rafael Espindola15684b22009-04-24 12:40:33 +00003680 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003681}
3682
Nate Begeman9008ca62009-04-27 18:41:29 +00003683bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3684 SmallVector<int, 8> M;
3685 N->getMask(M);
3686 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3687}
3688
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003689/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3690/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3691/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003692static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003693 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003694 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3695 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003696
Nate Begeman9008ca62009-04-27 18:41:29 +00003697 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3698 int BitI = Mask[i];
3699 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003700 if (!isUndefOrEqual(BitI, j))
3701 return false;
3702 if (!isUndefOrEqual(BitI1, j))
3703 return false;
3704 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003705 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003706}
3707
Nate Begeman9008ca62009-04-27 18:41:29 +00003708bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3709 SmallVector<int, 8> M;
3710 N->getMask(M);
3711 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3712}
3713
Evan Cheng017dcc62006-04-21 01:05:10 +00003714/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3715/// specifies a shuffle of elements that is suitable for input to MOVSS,
3716/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003717static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003718 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003719 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003720
3721 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003722
Nate Begeman9008ca62009-04-27 18:41:29 +00003723 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003724 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003725
Nate Begeman9008ca62009-04-27 18:41:29 +00003726 for (int i = 1; i < NumElts; ++i)
3727 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003728 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003729
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003730 return true;
3731}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003732
Nate Begeman9008ca62009-04-27 18:41:29 +00003733bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3734 SmallVector<int, 8> M;
3735 N->getMask(M);
3736 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003737}
3738
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003739/// isVPERM2F128Mask - Match 256-bit shuffles where the elements are considered
3740/// as permutations between 128-bit chunks or halves. As an example: this
3741/// shuffle bellow:
3742/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3743/// The first half comes from the second half of V1 and the second half from the
3744/// the second half of V2.
3745static bool isVPERM2F128Mask(const SmallVectorImpl<int> &Mask, EVT VT,
3746 const X86Subtarget *Subtarget) {
3747 if (!Subtarget->hasAVX() || VT.getSizeInBits() != 256)
3748 return false;
3749
3750 // The shuffle result is divided into half A and half B. In total the two
3751 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3752 // B must come from C, D, E or F.
3753 int HalfSize = VT.getVectorNumElements()/2;
3754 bool MatchA = false, MatchB = false;
3755
3756 // Check if A comes from one of C, D, E, F.
3757 for (int Half = 0; Half < 4; ++Half) {
3758 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3759 MatchA = true;
3760 break;
3761 }
3762 }
3763
3764 // Check if B comes from one of C, D, E, F.
3765 for (int Half = 0; Half < 4; ++Half) {
3766 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3767 MatchB = true;
3768 break;
3769 }
3770 }
3771
3772 return MatchA && MatchB;
3773}
3774
3775/// getShuffleVPERM2F128Immediate - Return the appropriate immediate to shuffle
3776/// the specified VECTOR_MASK mask with VPERM2F128 instructions.
3777static unsigned getShuffleVPERM2F128Immediate(SDNode *N) {
3778 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3779 EVT VT = SVOp->getValueType(0);
3780
3781 int HalfSize = VT.getVectorNumElements()/2;
3782
3783 int FstHalf = 0, SndHalf = 0;
3784 for (int i = 0; i < HalfSize; ++i) {
3785 if (SVOp->getMaskElt(i) > 0) {
3786 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3787 break;
3788 }
3789 }
3790 for (int i = HalfSize; i < HalfSize*2; ++i) {
3791 if (SVOp->getMaskElt(i) > 0) {
3792 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3793 break;
3794 }
3795 }
3796
3797 return (FstHalf | (SndHalf << 4));
3798}
3799
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003800/// isVPERMILPDMask - Return true if the specified VECTOR_SHUFFLE operand
3801/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3802/// Note that VPERMIL mask matching is different depending whether theunderlying
3803/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3804/// to the same elements of the low, but to the higher half of the source.
3805/// In VPERMILPD the two lanes could be shuffled independently of each other
3806/// with the same restriction that lanes can't be crossed.
3807static bool isVPERMILPDMask(const SmallVectorImpl<int> &Mask, EVT VT,
3808 const X86Subtarget *Subtarget) {
3809 int NumElts = VT.getVectorNumElements();
3810 int NumLanes = VT.getSizeInBits()/128;
3811
3812 if (!Subtarget->hasAVX())
3813 return false;
3814
Eli Friedmandca62d52011-10-10 22:28:47 +00003815 // Only match 256-bit with 64-bit types
3816 if (VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003817 return false;
3818
3819 // The mask on the high lane is independent of the low. Both can match
3820 // any element in inside its own lane, but can't cross.
3821 int LaneSize = NumElts/NumLanes;
3822 for (int l = 0; l < NumLanes; ++l)
3823 for (int i = l*LaneSize; i < LaneSize*(l+1); ++i) {
3824 int LaneStart = l*LaneSize;
3825 if (!isUndefOrInRange(Mask[i], LaneStart, LaneStart+LaneSize))
3826 return false;
3827 }
3828
3829 return true;
3830}
3831
3832/// isVPERMILPSMask - Return true if the specified VECTOR_SHUFFLE operand
3833/// specifies a shuffle of elements that is suitable for input to VPERMILPS*.
3834/// Note that VPERMIL mask matching is different depending whether theunderlying
3835/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3836/// to the same elements of the low, but to the higher half of the source.
3837/// In VPERMILPD the two lanes could be shuffled independently of each other
3838/// with the same restriction that lanes can't be crossed.
3839static bool isVPERMILPSMask(const SmallVectorImpl<int> &Mask, EVT VT,
3840 const X86Subtarget *Subtarget) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003841 unsigned NumElts = VT.getVectorNumElements();
3842 unsigned NumLanes = VT.getSizeInBits()/128;
3843
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003844 if (!Subtarget->hasAVX())
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003845 return false;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003846
Eli Friedmandca62d52011-10-10 22:28:47 +00003847 // Only match 256-bit with 32-bit types
3848 if (VT.getSizeInBits() != 256 || NumElts != 8)
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003849 return false;
3850
3851 // The mask on the high lane should be the same as the low. Actually,
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003852 // they can differ if any of the corresponding index in a lane is undef
3853 // and the other stays in range.
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003854 int LaneSize = NumElts/NumLanes;
3855 for (int i = 0; i < LaneSize; ++i) {
3856 int HighElt = i+LaneSize;
Bruno Cardoso Lopes155a92a2011-08-10 01:54:17 +00003857 bool HighValid = isUndefOrInRange(Mask[HighElt], LaneSize, NumElts);
3858 bool LowValid = isUndefOrInRange(Mask[i], 0, LaneSize);
3859
3860 if (!HighValid || !LowValid)
3861 return false;
3862 if (Mask[i] < 0 || Mask[HighElt] < 0)
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003863 continue;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003864 if (Mask[HighElt]-Mask[i] != LaneSize)
3865 return false;
3866 }
3867
3868 return true;
3869}
3870
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003871/// getShuffleVPERMILPSImmediate - Return the appropriate immediate to shuffle
3872/// the specified VECTOR_MASK mask with VPERMILPS* instructions.
3873static unsigned getShuffleVPERMILPSImmediate(SDNode *N) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003874 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3875 EVT VT = SVOp->getValueType(0);
3876
3877 int NumElts = VT.getVectorNumElements();
3878 int NumLanes = VT.getSizeInBits()/128;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003879 int LaneSize = NumElts/NumLanes;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003880
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003881 // Although the mask is equal for both lanes do it twice to get the cases
3882 // where a mask will match because the same mask element is undef on the
3883 // first half but valid on the second. This would get pathological cases
3884 // such as: shuffle <u, 0, 1, 2, 4, 4, 5, 6>, which is completely valid.
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003885 unsigned Mask = 0;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003886 for (int l = 0; l < NumLanes; ++l) {
3887 for (int i = 0; i < LaneSize; ++i) {
3888 int MaskElt = SVOp->getMaskElt(i+(l*LaneSize));
3889 if (MaskElt < 0)
3890 continue;
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003891 if (MaskElt >= LaneSize)
3892 MaskElt -= LaneSize;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003893 Mask |= MaskElt << (i*2);
3894 }
Bruno Cardoso Lopes377baa52011-07-29 01:31:04 +00003895 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003896
3897 return Mask;
3898}
3899
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003900/// getShuffleVPERMILPDImmediate - Return the appropriate immediate to shuffle
3901/// the specified VECTOR_MASK mask with VPERMILPD* instructions.
3902static unsigned getShuffleVPERMILPDImmediate(SDNode *N) {
3903 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3904 EVT VT = SVOp->getValueType(0);
3905
3906 int NumElts = VT.getVectorNumElements();
3907 int NumLanes = VT.getSizeInBits()/128;
3908
3909 unsigned Mask = 0;
3910 int LaneSize = NumElts/NumLanes;
3911 for (int l = 0; l < NumLanes; ++l)
Bruno Cardoso Lopes377baa52011-07-29 01:31:04 +00003912 for (int i = l*LaneSize; i < LaneSize*(l+1); ++i) {
3913 int MaskElt = SVOp->getMaskElt(i);
3914 if (MaskElt < 0)
3915 continue;
3916 Mask |= (MaskElt-l*LaneSize) << i;
3917 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003918
3919 return Mask;
3920}
3921
Evan Cheng017dcc62006-04-21 01:05:10 +00003922/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3923/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003924/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003925static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003926 bool V2IsSplat = false, bool V2IsUndef = false) {
3927 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003928 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003929 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003930
Nate Begeman9008ca62009-04-27 18:41:29 +00003931 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003932 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003933
Nate Begeman9008ca62009-04-27 18:41:29 +00003934 for (int i = 1; i < NumOps; ++i)
3935 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3936 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3937 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003938 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003939
Evan Cheng39623da2006-04-20 08:58:49 +00003940 return true;
3941}
3942
Nate Begeman9008ca62009-04-27 18:41:29 +00003943static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003944 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003945 SmallVector<int, 8> M;
3946 N->getMask(M);
3947 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003948}
3949
Evan Chengd9539472006-04-14 21:59:03 +00003950/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3951/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003952/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
3953bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N,
3954 const X86Subtarget *Subtarget) {
3955 if (!Subtarget->hasSSE3() && !Subtarget->hasAVX())
Evan Chengd9539472006-04-14 21:59:03 +00003956 return false;
3957
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003958 // The second vector must be undef
3959 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3960 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003961
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003962 EVT VT = N->getValueType(0);
3963 unsigned NumElems = VT.getVectorNumElements();
3964
3965 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3966 (VT.getSizeInBits() == 256 && NumElems != 8))
3967 return false;
3968
3969 // "i+1" is the value the indexed mask element must have
3970 for (unsigned i = 0; i < NumElems; i += 2)
3971 if (!isUndefOrEqual(N->getMaskElt(i), i+1) ||
3972 !isUndefOrEqual(N->getMaskElt(i+1), i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003973 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003974
3975 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003976}
3977
3978/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3979/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003980/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
3981bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N,
3982 const X86Subtarget *Subtarget) {
3983 if (!Subtarget->hasSSE3() && !Subtarget->hasAVX())
Evan Chengd9539472006-04-14 21:59:03 +00003984 return false;
3985
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003986 // The second vector must be undef
3987 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3988 return false;
3989
3990 EVT VT = N->getValueType(0);
3991 unsigned NumElems = VT.getVectorNumElements();
3992
3993 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3994 (VT.getSizeInBits() == 256 && NumElems != 8))
3995 return false;
3996
3997 // "i" is the value the indexed mask element must have
3998 for (unsigned i = 0; i < NumElems; i += 2)
3999 if (!isUndefOrEqual(N->getMaskElt(i), i) ||
4000 !isUndefOrEqual(N->getMaskElt(i+1), i))
Nate Begeman9008ca62009-04-27 18:41:29 +00004001 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00004002
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00004003 return true;
Evan Chengd9539472006-04-14 21:59:03 +00004004}
4005
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00004006/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
4007/// specifies a shuffle of elements that is suitable for input to 256-bit
4008/// version of MOVDDUP.
4009static bool isMOVDDUPYMask(ShuffleVectorSDNode *N,
4010 const X86Subtarget *Subtarget) {
4011 EVT VT = N->getValueType(0);
4012 int NumElts = VT.getVectorNumElements();
4013 bool V2IsUndef = N->getOperand(1).getOpcode() == ISD::UNDEF;
4014
4015 if (!Subtarget->hasAVX() || VT.getSizeInBits() != 256 ||
4016 !V2IsUndef || NumElts != 4)
4017 return false;
4018
4019 for (int i = 0; i != NumElts/2; ++i)
4020 if (!isUndefOrEqual(N->getMaskElt(i), 0))
4021 return false;
4022 for (int i = NumElts/2; i != NumElts; ++i)
4023 if (!isUndefOrEqual(N->getMaskElt(i), NumElts/2))
4024 return false;
4025 return true;
4026}
4027
Evan Cheng0b457f02008-09-25 20:50:48 +00004028/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00004029/// specifies a shuffle of elements that is suitable for input to 128-bit
4030/// version of MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00004031bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00004032 EVT VT = N->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004033
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00004034 if (VT.getSizeInBits() != 128)
4035 return false;
4036
4037 int e = VT.getVectorNumElements() / 2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004038 for (int i = 0; i < e; ++i)
4039 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00004040 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00004041 for (int i = 0; i < e; ++i)
4042 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00004043 return false;
4044 return true;
4045}
4046
David Greenec38a03e2011-02-03 15:50:00 +00004047/// isVEXTRACTF128Index - Return true if the specified
4048/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
4049/// suitable for input to VEXTRACTF128.
4050bool X86::isVEXTRACTF128Index(SDNode *N) {
4051 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4052 return false;
4053
4054 // The index should be aligned on a 128-bit boundary.
4055 uint64_t Index =
4056 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4057
4058 unsigned VL = N->getValueType(0).getVectorNumElements();
4059 unsigned VBits = N->getValueType(0).getSizeInBits();
4060 unsigned ElSize = VBits / VL;
4061 bool Result = (Index * ElSize) % 128 == 0;
4062
4063 return Result;
4064}
4065
David Greeneccacdc12011-02-04 16:08:29 +00004066/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
4067/// operand specifies a subvector insert that is suitable for input to
4068/// VINSERTF128.
4069bool X86::isVINSERTF128Index(SDNode *N) {
4070 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4071 return false;
4072
4073 // The index should be aligned on a 128-bit boundary.
4074 uint64_t Index =
4075 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
4076
4077 unsigned VL = N->getValueType(0).getVectorNumElements();
4078 unsigned VBits = N->getValueType(0).getSizeInBits();
4079 unsigned ElSize = VBits / VL;
4080 bool Result = (Index * ElSize) % 128 == 0;
4081
4082 return Result;
4083}
4084
Evan Cheng63d33002006-03-22 08:01:21 +00004085/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004086/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00004087unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004088 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
4089 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
4090
Evan Chengb9df0ca2006-03-22 02:53:00 +00004091 unsigned Shift = (NumOperands == 4) ? 2 : 1;
4092 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00004093 for (int i = 0; i < NumOperands; ++i) {
4094 int Val = SVOp->getMaskElt(NumOperands-i-1);
4095 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00004096 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00004097 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00004098 if (i != NumOperands - 1)
4099 Mask <<= Shift;
4100 }
Evan Cheng63d33002006-03-22 08:01:21 +00004101 return Mask;
4102}
4103
Evan Cheng506d3df2006-03-29 23:07:14 +00004104/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004105/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00004106unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004107 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00004108 unsigned Mask = 0;
4109 // 8 nodes, but we only care about the last 4.
4110 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004111 int Val = SVOp->getMaskElt(i);
4112 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00004113 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00004114 if (i != 4)
4115 Mask <<= 2;
4116 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004117 return Mask;
4118}
4119
4120/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004121/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00004122unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004123 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00004124 unsigned Mask = 0;
4125 // 8 nodes, but we only care about the first 4.
4126 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004127 int Val = SVOp->getMaskElt(i);
4128 if (Val >= 0)
4129 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00004130 if (i != 0)
4131 Mask <<= 2;
4132 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004133 return Mask;
4134}
4135
Nate Begemana09008b2009-10-19 02:17:23 +00004136/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
4137/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
4138unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
4139 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
4140 EVT VVT = N->getValueType(0);
4141 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
4142 int Val = 0;
4143
4144 unsigned i, e;
4145 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
4146 Val = SVOp->getMaskElt(i);
4147 if (Val >= 0)
4148 break;
4149 }
Eli Friedman63f8dde2011-07-25 21:36:45 +00004150 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00004151 return (Val - i) * EltSize;
4152}
4153
David Greenec38a03e2011-02-03 15:50:00 +00004154/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
4155/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
4156/// instructions.
4157unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
4158 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4159 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
4160
4161 uint64_t Index =
4162 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4163
4164 EVT VecVT = N->getOperand(0).getValueType();
4165 EVT ElVT = VecVT.getVectorElementType();
4166
4167 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004168 return Index / NumElemsPerChunk;
4169}
4170
David Greeneccacdc12011-02-04 16:08:29 +00004171/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4172/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4173/// instructions.
4174unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4175 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4176 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4177
4178 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004179 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004180
4181 EVT VecVT = N->getValueType(0);
4182 EVT ElVT = VecVT.getVectorElementType();
4183
4184 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004185 return Index / NumElemsPerChunk;
4186}
4187
Evan Cheng37b73872009-07-30 08:33:02 +00004188/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4189/// constant +0.0.
4190bool X86::isZeroNode(SDValue Elt) {
4191 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004192 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004193 (isa<ConstantFPSDNode>(Elt) &&
4194 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4195}
4196
Nate Begeman9008ca62009-04-27 18:41:29 +00004197/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4198/// their permute mask.
4199static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4200 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004201 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004202 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004203 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004204
Nate Begeman5a5ca152009-04-29 05:20:52 +00004205 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004206 int idx = SVOp->getMaskElt(i);
4207 if (idx < 0)
4208 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004209 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00004210 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004211 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004212 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004213 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004214 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4215 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004216}
4217
Evan Cheng779ccea2007-12-07 21:30:01 +00004218/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
4219/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00004220static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00004221 unsigned NumElems = VT.getVectorNumElements();
4222 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004223 int idx = Mask[i];
4224 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004225 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004226 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00004227 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004228 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004229 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004230 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004231}
4232
Evan Cheng533a0aa2006-04-19 20:35:22 +00004233/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4234/// match movhlps. The lower half elements should come from upper half of
4235/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004236/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00004237static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004238 EVT VT = Op->getValueType(0);
4239 if (VT.getSizeInBits() != 128)
4240 return false;
4241 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004242 return false;
4243 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004244 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004245 return false;
4246 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004247 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004248 return false;
4249 return true;
4250}
4251
Evan Cheng5ced1d82006-04-06 23:23:56 +00004252/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004253/// is promoted to a vector. It also returns the LoadSDNode by reference if
4254/// required.
4255static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004256 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4257 return false;
4258 N = N->getOperand(0).getNode();
4259 if (!ISD::isNON_EXTLoad(N))
4260 return false;
4261 if (LD)
4262 *LD = cast<LoadSDNode>(N);
4263 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004264}
4265
Dan Gohman65fd6562011-11-03 21:49:52 +00004266// Test whether the given value is a vector value which will be legalized
4267// into a load.
4268static bool WillBeConstantPoolLoad(SDNode *N) {
4269 if (N->getOpcode() != ISD::BUILD_VECTOR)
4270 return false;
4271
4272 // Check for any non-constant elements.
4273 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4274 switch (N->getOperand(i).getNode()->getOpcode()) {
4275 case ISD::UNDEF:
4276 case ISD::ConstantFP:
4277 case ISD::Constant:
4278 break;
4279 default:
4280 return false;
4281 }
4282
4283 // Vectors of all-zeros and all-ones are materialized with special
4284 // instructions rather than being loaded.
4285 return !ISD::isBuildVectorAllZeros(N) &&
4286 !ISD::isBuildVectorAllOnes(N);
4287}
4288
Evan Cheng533a0aa2006-04-19 20:35:22 +00004289/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4290/// match movlp{s|d}. The lower half elements should come from lower half of
4291/// V1 (and in order), and the upper half elements should come from the upper
4292/// half of V2 (and in order). And since V1 will become the source of the
4293/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004294static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
4295 ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004296 EVT VT = Op->getValueType(0);
4297 if (VT.getSizeInBits() != 128)
4298 return false;
4299
Evan Cheng466685d2006-10-09 20:57:25 +00004300 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004301 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004302 // Is V2 is a vector load, don't do this transformation. We will try to use
4303 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004304 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004305 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004306
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004307 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004308
Evan Cheng533a0aa2006-04-19 20:35:22 +00004309 if (NumElems != 2 && NumElems != 4)
4310 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004311 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004312 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004313 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004314 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004315 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004316 return false;
4317 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004318}
4319
Evan Cheng39623da2006-04-20 08:58:49 +00004320/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4321/// all the same.
4322static bool isSplatVector(SDNode *N) {
4323 if (N->getOpcode() != ISD::BUILD_VECTOR)
4324 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004325
Dan Gohman475871a2008-07-27 21:46:04 +00004326 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004327 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4328 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004329 return false;
4330 return true;
4331}
4332
Evan Cheng213d2cf2007-05-17 18:45:50 +00004333/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004334/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004335/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004336static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004337 SDValue V1 = N->getOperand(0);
4338 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004339 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4340 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004341 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004342 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004343 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004344 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4345 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004346 if (Opc != ISD::BUILD_VECTOR ||
4347 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004348 return false;
4349 } else if (Idx >= 0) {
4350 unsigned Opc = V1.getOpcode();
4351 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4352 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004353 if (Opc != ISD::BUILD_VECTOR ||
4354 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004355 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004356 }
4357 }
4358 return true;
4359}
4360
4361/// getZeroVector - Returns a vector of specified type with all zero elements.
4362///
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004363static SDValue getZeroVector(EVT VT, bool HasXMMInt, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00004364 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004365 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004366
Dale Johannesen0488fb62010-09-30 23:57:10 +00004367 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004368 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004369 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00004370 if (VT.getSizeInBits() == 128) { // SSE
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004371 if (HasXMMInt) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004372 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4373 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4374 } else { // SSE1
4375 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4376 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4377 }
4378 } else if (VT.getSizeInBits() == 256) { // AVX
4379 // 256-bit logic and arithmetic instructions in AVX are
4380 // all floating-point, no support for integer ops. Default
4381 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00004382 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004383 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4384 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00004385 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004386 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004387}
4388
Chris Lattner8a594482007-11-25 00:24:49 +00004389/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004390/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4391/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4392/// Then bitcast to their original type, ensuring they get CSE'd.
4393static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4394 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004395 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004396 assert((VT.is128BitVector() || VT.is256BitVector())
4397 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004398
Owen Anderson825b72b2009-08-11 20:47:22 +00004399 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004400 SDValue Vec;
4401 if (VT.getSizeInBits() == 256) {
4402 if (HasAVX2) { // AVX2
4403 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4404 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4405 } else { // AVX
4406 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4407 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, MVT::v8i32),
4408 Vec, DAG.getConstant(0, MVT::i32), DAG, dl);
4409 Vec = Insert128BitVector(InsV, Vec,
4410 DAG.getConstant(4 /* NumElems/2 */, MVT::i32), DAG, dl);
4411 }
4412 } else {
4413 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004414 }
4415
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004416 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004417}
4418
Evan Cheng39623da2006-04-20 08:58:49 +00004419/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4420/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00004421static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004422 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004423 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004424
Evan Cheng39623da2006-04-20 08:58:49 +00004425 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00004426 SmallVector<int, 8> MaskVec;
4427 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00004428
Nate Begeman5a5ca152009-04-29 05:20:52 +00004429 for (unsigned i = 0; i != NumElems; ++i) {
4430 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004431 MaskVec[i] = NumElems;
4432 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00004433 }
Evan Cheng39623da2006-04-20 08:58:49 +00004434 }
Evan Cheng39623da2006-04-20 08:58:49 +00004435 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00004436 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
4437 SVOp->getOperand(1), &MaskVec[0]);
4438 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00004439}
4440
Evan Cheng017dcc62006-04-21 01:05:10 +00004441/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4442/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004443static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004444 SDValue V2) {
4445 unsigned NumElems = VT.getVectorNumElements();
4446 SmallVector<int, 8> Mask;
4447 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004448 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004449 Mask.push_back(i);
4450 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004451}
4452
Nate Begeman9008ca62009-04-27 18:41:29 +00004453/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004454static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004455 SDValue V2) {
4456 unsigned NumElems = VT.getVectorNumElements();
4457 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004458 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004459 Mask.push_back(i);
4460 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004461 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004462 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004463}
4464
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004465/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004466static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004467 SDValue V2) {
4468 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004469 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004470 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004471 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004472 Mask.push_back(i + Half);
4473 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004474 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004475 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004476}
4477
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004478// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004479// a generic shuffle instruction because the target has no such instructions.
4480// Generate shuffles which repeat i16 and i8 several times until they can be
4481// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004482static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004483 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004484 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004485 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004486
Nate Begeman9008ca62009-04-27 18:41:29 +00004487 while (NumElems > 4) {
4488 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004489 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004490 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004491 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004492 EltNo -= NumElems/2;
4493 }
4494 NumElems >>= 1;
4495 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004496 return V;
4497}
Eric Christopherfd179292009-08-27 18:07:15 +00004498
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004499/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4500static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4501 EVT VT = V.getValueType();
4502 DebugLoc dl = V.getDebugLoc();
4503 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4504 && "Vector size not supported");
4505
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004506 if (VT.getSizeInBits() == 128) {
4507 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004508 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004509 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4510 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004511 } else {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004512 // To use VPERMILPS to splat scalars, the second half of indicies must
4513 // refer to the higher part, which is a duplication of the lower one,
4514 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004515 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4516 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004517
4518 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4519 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4520 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004521 }
4522
4523 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4524}
4525
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004526/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004527static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4528 EVT SrcVT = SV->getValueType(0);
4529 SDValue V1 = SV->getOperand(0);
4530 DebugLoc dl = SV->getDebugLoc();
4531
4532 int EltNo = SV->getSplatIndex();
4533 int NumElems = SrcVT.getVectorNumElements();
4534 unsigned Size = SrcVT.getSizeInBits();
4535
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004536 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4537 "Unknown how to promote splat for type");
4538
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004539 // Extract the 128-bit part containing the splat element and update
4540 // the splat element index when it refers to the higher register.
4541 if (Size == 256) {
4542 unsigned Idx = (EltNo > NumElems/2) ? NumElems/2 : 0;
4543 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4544 if (Idx > 0)
4545 EltNo -= NumElems/2;
4546 }
4547
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004548 // All i16 and i8 vector types can't be used directly by a generic shuffle
4549 // instruction because the target has no such instruction. Generate shuffles
4550 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004551 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004552 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004553 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004554 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004555
4556 // Recreate the 256-bit vector and place the same 128-bit vector
4557 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004558 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004559 if (Size == 256) {
4560 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), V1,
4561 DAG.getConstant(0, MVT::i32), DAG, dl);
4562 V1 = Insert128BitVector(InsV, V1,
4563 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4564 }
4565
4566 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004567}
4568
Evan Chengba05f722006-04-21 23:03:30 +00004569/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004570/// vector of zero or undef vector. This produces a shuffle where the low
4571/// element of V2 is swizzled into the zero/undef vector, landing at element
4572/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004573static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004574 bool isZero, bool HasXMMInt,
4575 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004576 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004577 SDValue V1 = isZero
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004578 ? getZeroVector(VT, HasXMMInt, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004579 unsigned NumElems = VT.getVectorNumElements();
4580 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004581 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004582 // If this is the insertion idx, put the low elt of V2 here.
4583 MaskVec.push_back(i == Idx ? NumElems : i);
4584 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004585}
4586
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004587/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4588/// element of the result of the vector shuffle.
Benjamin Kramer050db522011-03-26 12:38:19 +00004589static SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
4590 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004591 if (Depth == 6)
4592 return SDValue(); // Limit search depth.
4593
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004594 SDValue V = SDValue(N, 0);
4595 EVT VT = V.getValueType();
4596 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004597
4598 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4599 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
4600 Index = SV->getMaskElt(Index);
4601
4602 if (Index < 0)
4603 return DAG.getUNDEF(VT.getVectorElementType());
4604
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004605 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004606 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004607 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004608 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004609
4610 // Recurse into target specific vector shuffles to find scalars.
4611 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004612 int NumElems = VT.getVectorNumElements();
4613 SmallVector<unsigned, 16> ShuffleMask;
4614 SDValue ImmN;
4615
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004616 switch(Opcode) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004617 case X86ISD::SHUFPS:
4618 case X86ISD::SHUFPD:
4619 ImmN = N->getOperand(N->getNumOperands()-1);
4620 DecodeSHUFPSMask(NumElems,
4621 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4622 ShuffleMask);
4623 break;
4624 case X86ISD::PUNPCKHBW:
4625 case X86ISD::PUNPCKHWD:
4626 case X86ISD::PUNPCKHDQ:
4627 case X86ISD::PUNPCKHQDQ:
4628 DecodePUNPCKHMask(NumElems, ShuffleMask);
4629 break;
4630 case X86ISD::UNPCKHPS:
4631 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00004632 case X86ISD::VUNPCKHPSY:
4633 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004634 DecodeUNPCKHPMask(NumElems, ShuffleMask);
4635 break;
4636 case X86ISD::PUNPCKLBW:
4637 case X86ISD::PUNPCKLWD:
4638 case X86ISD::PUNPCKLDQ:
4639 case X86ISD::PUNPCKLQDQ:
David Greenec4db4e52011-02-28 19:06:56 +00004640 DecodePUNPCKLMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004641 break;
4642 case X86ISD::UNPCKLPS:
4643 case X86ISD::UNPCKLPD:
David Greenec4db4e52011-02-28 19:06:56 +00004644 case X86ISD::VUNPCKLPSY:
4645 case X86ISD::VUNPCKLPDY:
4646 DecodeUNPCKLPMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004647 break;
4648 case X86ISD::MOVHLPS:
4649 DecodeMOVHLPSMask(NumElems, ShuffleMask);
4650 break;
4651 case X86ISD::MOVLHPS:
4652 DecodeMOVLHPSMask(NumElems, ShuffleMask);
4653 break;
4654 case X86ISD::PSHUFD:
4655 ImmN = N->getOperand(N->getNumOperands()-1);
4656 DecodePSHUFMask(NumElems,
4657 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4658 ShuffleMask);
4659 break;
4660 case X86ISD::PSHUFHW:
4661 ImmN = N->getOperand(N->getNumOperands()-1);
4662 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4663 ShuffleMask);
4664 break;
4665 case X86ISD::PSHUFLW:
4666 ImmN = N->getOperand(N->getNumOperands()-1);
4667 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4668 ShuffleMask);
4669 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004670 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004671 case X86ISD::MOVSD: {
4672 // The index 0 always comes from the first element of the second source,
4673 // this is why MOVSS and MOVSD are used in the first place. The other
4674 // elements come from the other positions of the first source vector.
4675 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004676 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
4677 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004678 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00004679 case X86ISD::VPERMILPS:
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004680 ImmN = N->getOperand(N->getNumOperands()-1);
Bruno Cardoso Lopes2eb4c2b2011-07-29 01:31:11 +00004681 DecodeVPERMILPSMask(4, cast<ConstantSDNode>(ImmN)->getZExtValue(),
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004682 ShuffleMask);
Bruno Cardoso Lopes2eb4c2b2011-07-29 01:31:11 +00004683 break;
4684 case X86ISD::VPERMILPSY:
4685 ImmN = N->getOperand(N->getNumOperands()-1);
4686 DecodeVPERMILPSMask(8, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4687 ShuffleMask);
4688 break;
4689 case X86ISD::VPERMILPD:
4690 ImmN = N->getOperand(N->getNumOperands()-1);
4691 DecodeVPERMILPDMask(2, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4692 ShuffleMask);
4693 break;
4694 case X86ISD::VPERMILPDY:
4695 ImmN = N->getOperand(N->getNumOperands()-1);
4696 DecodeVPERMILPDMask(4, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4697 ShuffleMask);
4698 break;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004699 case X86ISD::VPERM2F128:
4700 ImmN = N->getOperand(N->getNumOperands()-1);
4701 DecodeVPERM2F128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4702 ShuffleMask);
4703 break;
Eli Friedman106f6e72011-09-10 02:01:42 +00004704 case X86ISD::MOVDDUP:
4705 case X86ISD::MOVLHPD:
4706 case X86ISD::MOVLPD:
4707 case X86ISD::MOVLPS:
4708 case X86ISD::MOVSHDUP:
4709 case X86ISD::MOVSLDUP:
4710 case X86ISD::PALIGN:
4711 return SDValue(); // Not yet implemented.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004712 default:
Eli Friedman106f6e72011-09-10 02:01:42 +00004713 assert(0 && "unknown target shuffle node");
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004714 return SDValue();
4715 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004716
4717 Index = ShuffleMask[Index];
4718 if (Index < 0)
4719 return DAG.getUNDEF(VT.getVectorElementType());
4720
4721 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
4722 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
4723 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004724 }
4725
4726 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004727 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004728 V = V.getOperand(0);
4729 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004730 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004731
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004732 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004733 return SDValue();
4734 }
4735
4736 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4737 return (Index == 0) ? V.getOperand(0)
4738 : DAG.getUNDEF(VT.getVectorElementType());
4739
4740 if (V.getOpcode() == ISD::BUILD_VECTOR)
4741 return V.getOperand(Index);
4742
4743 return SDValue();
4744}
4745
4746/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4747/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004748/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004749static
4750unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
4751 bool ZerosFromLeft, SelectionDAG &DAG) {
4752 int i = 0;
4753
4754 while (i < NumElems) {
4755 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004756 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004757 if (!(Elt.getNode() &&
4758 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4759 break;
4760 ++i;
4761 }
4762
4763 return i;
4764}
4765
4766/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
4767/// MaskE correspond consecutively to elements from one of the vector operands,
4768/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4769static
4770bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
4771 int OpIdx, int NumElems, unsigned &OpNum) {
4772 bool SeenV1 = false;
4773 bool SeenV2 = false;
4774
4775 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
4776 int Idx = SVOp->getMaskElt(i);
4777 // Ignore undef indicies
4778 if (Idx < 0)
4779 continue;
4780
4781 if (Idx < NumElems)
4782 SeenV1 = true;
4783 else
4784 SeenV2 = true;
4785
4786 // Only accept consecutive elements from the same vector
4787 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4788 return false;
4789 }
4790
4791 OpNum = SeenV1 ? 0 : 1;
4792 return true;
4793}
4794
4795/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4796/// logical left shift of a vector.
4797static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4798 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4799 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4800 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4801 false /* check zeros from right */, DAG);
4802 unsigned OpSrc;
4803
4804 if (!NumZeros)
4805 return false;
4806
4807 // Considering the elements in the mask that are not consecutive zeros,
4808 // check if they consecutively come from only one of the source vectors.
4809 //
4810 // V1 = {X, A, B, C} 0
4811 // \ \ \ /
4812 // vector_shuffle V1, V2 <1, 2, 3, X>
4813 //
4814 if (!isShuffleMaskConsecutive(SVOp,
4815 0, // Mask Start Index
4816 NumElems-NumZeros-1, // Mask End Index
4817 NumZeros, // Where to start looking in the src vector
4818 NumElems, // Number of elements in vector
4819 OpSrc)) // Which source operand ?
4820 return false;
4821
4822 isLeft = false;
4823 ShAmt = NumZeros;
4824 ShVal = SVOp->getOperand(OpSrc);
4825 return true;
4826}
4827
4828/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4829/// logical left shift of a vector.
4830static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4831 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4832 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4833 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4834 true /* check zeros from left */, DAG);
4835 unsigned OpSrc;
4836
4837 if (!NumZeros)
4838 return false;
4839
4840 // Considering the elements in the mask that are not consecutive zeros,
4841 // check if they consecutively come from only one of the source vectors.
4842 //
4843 // 0 { A, B, X, X } = V2
4844 // / \ / /
4845 // vector_shuffle V1, V2 <X, X, 4, 5>
4846 //
4847 if (!isShuffleMaskConsecutive(SVOp,
4848 NumZeros, // Mask Start Index
4849 NumElems-1, // Mask End Index
4850 0, // Where to start looking in the src vector
4851 NumElems, // Number of elements in vector
4852 OpSrc)) // Which source operand ?
4853 return false;
4854
4855 isLeft = true;
4856 ShAmt = NumZeros;
4857 ShVal = SVOp->getOperand(OpSrc);
4858 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004859}
4860
4861/// isVectorShift - Returns true if the shuffle can be implemented as a
4862/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004863static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004864 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004865 // Although the logic below support any bitwidth size, there are no
4866 // shift instructions which handle more than 128-bit vectors.
4867 if (SVOp->getValueType(0).getSizeInBits() > 128)
4868 return false;
4869
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004870 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4871 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4872 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004873
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004874 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004875}
4876
Evan Chengc78d3b42006-04-24 18:01:45 +00004877/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4878///
Dan Gohman475871a2008-07-27 21:46:04 +00004879static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004880 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004881 SelectionDAG &DAG,
4882 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004883 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004884 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004885
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004886 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004887 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004888 bool First = true;
4889 for (unsigned i = 0; i < 16; ++i) {
4890 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4891 if (ThisIsNonZero && First) {
4892 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004893 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004894 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004895 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004896 First = false;
4897 }
4898
4899 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004900 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004901 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4902 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004903 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004904 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004905 }
4906 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004907 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4908 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4909 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004910 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004911 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004912 } else
4913 ThisElt = LastElt;
4914
Gabor Greifba36cb52008-08-28 21:40:38 +00004915 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004916 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004917 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004918 }
4919 }
4920
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004921 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004922}
4923
Bill Wendlinga348c562007-03-22 18:42:45 +00004924/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004925///
Dan Gohman475871a2008-07-27 21:46:04 +00004926static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004927 unsigned NumNonZero, unsigned NumZero,
4928 SelectionDAG &DAG,
4929 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004930 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004931 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004932
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004933 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004934 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004935 bool First = true;
4936 for (unsigned i = 0; i < 8; ++i) {
4937 bool isNonZero = (NonZeros & (1 << i)) != 0;
4938 if (isNonZero) {
4939 if (First) {
4940 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004941 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004942 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004943 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004944 First = false;
4945 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004946 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004947 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004948 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004949 }
4950 }
4951
4952 return V;
4953}
4954
Evan Chengf26ffe92008-05-29 08:22:04 +00004955/// getVShift - Return a vector logical shift node.
4956///
Owen Andersone50ed302009-08-10 22:56:29 +00004957static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004958 unsigned NumBits, SelectionDAG &DAG,
4959 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004960 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004961 EVT ShVT = MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00004962 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004963 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4964 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004965 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004966 DAG.getConstant(NumBits,
4967 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004968}
4969
Dan Gohman475871a2008-07-27 21:46:04 +00004970SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004971X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004972 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004973
Evan Chengc3630942009-12-09 21:00:30 +00004974 // Check if the scalar load can be widened into a vector load. And if
4975 // the address is "base + cst" see if the cst can be "absorbed" into
4976 // the shuffle mask.
4977 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4978 SDValue Ptr = LD->getBasePtr();
4979 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4980 return SDValue();
4981 EVT PVT = LD->getValueType(0);
4982 if (PVT != MVT::i32 && PVT != MVT::f32)
4983 return SDValue();
4984
4985 int FI = -1;
4986 int64_t Offset = 0;
4987 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4988 FI = FINode->getIndex();
4989 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004990 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004991 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4992 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4993 Offset = Ptr.getConstantOperandVal(1);
4994 Ptr = Ptr.getOperand(0);
4995 } else {
4996 return SDValue();
4997 }
4998
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004999 // FIXME: 256-bit vector instructions don't require a strict alignment,
5000 // improve this code to support it better.
5001 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00005002 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005003 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00005004 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005005 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00005006 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00005007 // Can't change the alignment. FIXME: It's possible to compute
5008 // the exact stack offset and reference FI + adjust offset instead.
5009 // If someone *really* cares about this. That's the way to implement it.
5010 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005011 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005012 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00005013 }
5014 }
5015
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005016 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00005017 // Ptr + (Offset & ~15).
5018 if (Offset < 0)
5019 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005020 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00005021 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005022 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00005023 if (StartOffset)
5024 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
5025 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
5026
5027 int EltNo = (Offset - StartOffset) >> 2;
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005028 int NumElems = VT.getVectorNumElements();
5029
5030 EVT CanonVT = VT.getSizeInBits() == 128 ? MVT::v4i32 : MVT::v8i32;
5031 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
5032 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00005033 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005034 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005035
5036 // Canonicalize it to a v4i32 or v8i32 shuffle.
5037 SmallVector<int, 8> Mask;
5038 for (int i = 0; i < NumElems; ++i)
5039 Mask.push_back(EltNo);
5040
5041 V1 = DAG.getNode(ISD::BITCAST, dl, CanonVT, V1);
5042 return DAG.getNode(ISD::BITCAST, dl, NVT,
5043 DAG.getVectorShuffle(CanonVT, dl, V1,
5044 DAG.getUNDEF(CanonVT),&Mask[0]));
Evan Chengc3630942009-12-09 21:00:30 +00005045 }
5046
5047 return SDValue();
5048}
5049
Michael J. Spencerec38de22010-10-10 22:04:20 +00005050/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
5051/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00005052/// load which has the same value as a build_vector whose operands are 'elts'.
5053///
5054/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00005055///
Nate Begeman1449f292010-03-24 22:19:06 +00005056/// FIXME: we'd also like to handle the case where the last elements are zero
5057/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
5058/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00005059static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00005060 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00005061 EVT EltVT = VT.getVectorElementType();
5062 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00005063
Nate Begemanfdea31a2010-03-24 20:49:50 +00005064 LoadSDNode *LDBase = NULL;
5065 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005066
Nate Begeman1449f292010-03-24 22:19:06 +00005067 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00005068 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00005069 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00005070 for (unsigned i = 0; i < NumElems; ++i) {
5071 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00005072
Nate Begemanfdea31a2010-03-24 20:49:50 +00005073 if (!Elt.getNode() ||
5074 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
5075 return SDValue();
5076 if (!LDBase) {
5077 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
5078 return SDValue();
5079 LDBase = cast<LoadSDNode>(Elt.getNode());
5080 LastLoadedElt = i;
5081 continue;
5082 }
5083 if (Elt.getOpcode() == ISD::UNDEF)
5084 continue;
5085
5086 LoadSDNode *LD = cast<LoadSDNode>(Elt);
5087 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
5088 return SDValue();
5089 LastLoadedElt = i;
5090 }
Nate Begeman1449f292010-03-24 22:19:06 +00005091
5092 // If we have found an entire vector of loads and undefs, then return a large
5093 // load of the entire vector width starting at the base pointer. If we found
5094 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00005095 if (LastLoadedElt == NumElems - 1) {
5096 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00005097 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00005098 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005099 LDBase->isVolatile(), LDBase->isNonTemporal(),
5100 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00005101 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00005102 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00005103 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005104 LDBase->isInvariant(), LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00005105 } else if (NumElems == 4 && LastLoadedElt == 1 &&
5106 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00005107 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
5108 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00005109 SDValue ResNode =
5110 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
5111 LDBase->getPointerInfo(),
5112 LDBase->getAlignment(),
5113 false/*isVolatile*/, true/*ReadMem*/,
5114 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005115 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00005116 }
5117 return SDValue();
5118}
5119
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005120/// isVectorBroadcast - Check if the node chain is suitable to be xformed to
5121/// a vbroadcast node. We support two patterns:
5122/// 1. A splat BUILD_VECTOR which uses a single scalar load.
5123/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
5124/// a scalar load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005125/// The scalar load node is returned when a pattern is found,
5126/// or SDValue() otherwise.
5127static SDValue isVectorBroadcast(SDValue &Op, bool hasAVX2) {
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005128 EVT VT = Op.getValueType();
5129 SDValue V = Op;
5130
5131 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
5132 V = V.getOperand(0);
5133
5134 //A suspected load to be broadcasted.
5135 SDValue Ld;
5136
5137 switch (V.getOpcode()) {
5138 default:
5139 // Unknown pattern found.
5140 return SDValue();
5141
5142 case ISD::BUILD_VECTOR: {
5143 // The BUILD_VECTOR node must be a splat.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005144 if (!isSplatVector(V.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005145 return SDValue();
5146
5147 Ld = V.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005148
5149 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005150 // of its users are from the BUILD_VECTOR node.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005151 if (!Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005152 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005153 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005154 }
5155
5156 case ISD::VECTOR_SHUFFLE: {
5157 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5158
5159 // Shuffles must have a splat mask where the first element is
5160 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005161 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005162 return SDValue();
5163
5164 SDValue Sc = Op.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005165 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005166 return SDValue();
5167
5168 Ld = Sc.getOperand(0);
5169
5170 // The scalar_to_vector node and the suspected
5171 // load node must have exactly one user.
5172 if (!Sc.hasOneUse() || !Ld.hasOneUse())
5173 return SDValue();
5174 break;
5175 }
5176 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005177
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005178 // The scalar source must be a normal load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005179 if (!ISD::isNormalLoad(Ld.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005180 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005181
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005182 bool Is256 = VT.getSizeInBits() == 256;
5183 bool Is128 = VT.getSizeInBits() == 128;
5184 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
5185
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005186 if (hasAVX2) {
5187 // VBroadcast to YMM
5188 if (Is256 && (ScalarSize == 8 || ScalarSize == 16 ||
5189 ScalarSize == 32 || ScalarSize == 64 ))
5190 return Ld;
5191
5192 // VBroadcast to XMM
5193 if (Is128 && (ScalarSize == 8 || ScalarSize == 32 ||
5194 ScalarSize == 16 || ScalarSize == 64 ))
5195 return Ld;
5196 }
5197
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005198 // VBroadcast to YMM
5199 if (Is256 && (ScalarSize == 32 || ScalarSize == 64))
5200 return Ld;
5201
5202 // VBroadcast to XMM
5203 if (Is128 && (ScalarSize == 32))
5204 return Ld;
5205
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005206
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005207 // Unsupported broadcast.
5208 return SDValue();
5209}
5210
Evan Chengc3630942009-12-09 21:00:30 +00005211SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005212X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005213 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005214
David Greenef125a292011-02-08 19:04:41 +00005215 EVT VT = Op.getValueType();
5216 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005217 unsigned NumElems = Op.getNumOperands();
5218
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005219 // Vectors containing all zeros can be matched by pxor and xorps later
5220 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5221 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5222 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00005223 if (Op.getValueType() == MVT::v4i32 ||
5224 Op.getValueType() == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005225 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005226
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005227 return getZeroVector(Op.getValueType(), Subtarget->hasXMMInt(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005228 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005229
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005230 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005231 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5232 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005233 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper745a86b2011-11-19 22:34:59 +00005234 if (Op.getValueType() == MVT::v4i32 ||
5235 (Op.getValueType() == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005236 return Op;
5237
Craig Topper745a86b2011-11-19 22:34:59 +00005238 return getOnesVector(Op.getValueType(), Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005239 }
5240
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005241 SDValue LD = isVectorBroadcast(Op, Subtarget->hasAVX2());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005242 if (Subtarget->hasAVX() && LD.getNode())
5243 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
5244
Owen Andersone50ed302009-08-10 22:56:29 +00005245 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005246
Evan Cheng0db9fe62006-04-25 20:13:52 +00005247 unsigned NumZero = 0;
5248 unsigned NumNonZero = 0;
5249 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005250 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005251 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005252 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005253 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005254 if (Elt.getOpcode() == ISD::UNDEF)
5255 continue;
5256 Values.insert(Elt);
5257 if (Elt.getOpcode() != ISD::Constant &&
5258 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005259 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005260 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005261 NumZero++;
5262 else {
5263 NonZeros |= (1 << i);
5264 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005265 }
5266 }
5267
Chris Lattner97a2a562010-08-26 05:24:29 +00005268 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5269 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005270 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005271
Chris Lattner67f453a2008-03-09 05:42:06 +00005272 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005273 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005274 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005275 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005276
Chris Lattner62098042008-03-09 01:05:04 +00005277 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5278 // the value are obviously zero, truncate the value to i32 and do the
5279 // insertion that way. Only do this if the value is non-constant or if the
5280 // value is a constant being inserted into element 0. It is cheaper to do
5281 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005282 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005283 (!IsAllConstants || Idx == 0)) {
5284 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005285 // Handle SSE only.
5286 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5287 EVT VecVT = MVT::v4i32;
5288 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005289
Chris Lattner62098042008-03-09 01:05:04 +00005290 // Truncate the value (which may itself be a constant) to i32, and
5291 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005292 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005293 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00005294 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005295 Subtarget->hasXMMInt(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005296
Chris Lattner62098042008-03-09 01:05:04 +00005297 // Now we have our 32-bit value zero extended in the low element of
5298 // a vector. If Idx != 0, swizzle it into place.
5299 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005300 SmallVector<int, 4> Mask;
5301 Mask.push_back(Idx);
5302 for (unsigned i = 1; i != VecElts; ++i)
5303 Mask.push_back(i);
5304 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00005305 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00005306 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005307 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005308 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00005309 }
5310 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005311
Chris Lattner19f79692008-03-08 22:59:52 +00005312 // If we have a constant or non-constant insertion into the low element of
5313 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5314 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005315 // depending on what the source datatype is.
5316 if (Idx == 0) {
5317 if (NumZero == 0) {
5318 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00005319 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
5320 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00005321 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5322 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005323 return getShuffleVectorZeroOrUndef(Item, 0, true,Subtarget->hasXMMInt(),
Eli Friedman10415532009-06-06 06:05:10 +00005324 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005325 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
5326 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Dale Johannesen0488fb62010-09-30 23:57:10 +00005327 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
5328 EVT MiddleVT = MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00005329 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
5330 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005331 Subtarget->hasXMMInt(), DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005332 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005333 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005334 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005335
5336 // Is it a vector logical left shift?
5337 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005338 X86::isZeroNode(Op.getOperand(0)) &&
5339 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005340 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005341 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005342 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005343 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005344 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005345 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005346
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005347 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005348 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005349
Chris Lattner19f79692008-03-08 22:59:52 +00005350 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5351 // is a non-constant being inserted into an element other than the low one,
5352 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5353 // movd/movss) to move this into the low element, then shuffle it into
5354 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005355 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005356 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005357
Evan Cheng0db9fe62006-04-25 20:13:52 +00005358 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00005359 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005360 Subtarget->hasXMMInt(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005361 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005362 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00005363 MaskVec.push_back(i == Idx ? 0 : 1);
5364 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005365 }
5366 }
5367
Chris Lattner67f453a2008-03-09 05:42:06 +00005368 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005369 if (Values.size() == 1) {
5370 if (EVTBits == 32) {
5371 // Instead of a shuffle like this:
5372 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5373 // Check if it's possible to issue this instead.
5374 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5375 unsigned Idx = CountTrailingZeros_32(NonZeros);
5376 SDValue Item = Op.getOperand(Idx);
5377 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5378 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5379 }
Dan Gohman475871a2008-07-27 21:46:04 +00005380 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005381 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005382
Dan Gohmana3941172007-07-24 22:55:08 +00005383 // A vector full of immediates; various special cases are already
5384 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005385 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005386 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005387
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005388 // For AVX-length vectors, build the individual 128-bit pieces and use
5389 // shuffles to put them in place.
5390 if (VT.getSizeInBits() == 256 && !ISD::isBuildVectorAllZeros(Op.getNode())) {
5391 SmallVector<SDValue, 32> V;
5392 for (unsigned i = 0; i < NumElems; ++i)
5393 V.push_back(Op.getOperand(i));
5394
5395 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5396
5397 // Build both the lower and upper subvector.
5398 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5399 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5400 NumElems/2);
5401
5402 // Recreate the wider vector with the lower and upper part.
Bruno Cardoso Lopes15d03fb2011-07-28 01:26:53 +00005403 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Lower,
5404 DAG.getConstant(0, MVT::i32), DAG, dl);
5405 return Insert128BitVector(Vec, Upper, DAG.getConstant(NumElems/2, MVT::i32),
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005406 DAG, dl);
5407 }
5408
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005409 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005410 if (EVTBits == 64) {
5411 if (NumNonZero == 1) {
5412 // One half is zero or undef.
5413 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005414 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005415 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00005416 return getShuffleVectorZeroOrUndef(V2, Idx, true,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005417 Subtarget->hasXMMInt(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005418 }
Dan Gohman475871a2008-07-27 21:46:04 +00005419 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005420 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005421
5422 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005423 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005424 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00005425 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005426 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005427 }
5428
Bill Wendling826f36f2007-03-28 00:57:11 +00005429 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005430 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00005431 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005432 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005433 }
5434
5435 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00005436 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00005437 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005438 if (NumElems == 4 && NumZero > 0) {
5439 for (unsigned i = 0; i < 4; ++i) {
5440 bool isZero = !(NonZeros & (1 << i));
5441 if (isZero)
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005442 V[i] = getZeroVector(VT, Subtarget->hasXMMInt(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005443 else
Dale Johannesenace16102009-02-03 19:33:06 +00005444 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005445 }
5446
5447 for (unsigned i = 0; i < 2; ++i) {
5448 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5449 default: break;
5450 case 0:
5451 V[i] = V[i*2]; // Must be a zero vector.
5452 break;
5453 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005454 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005455 break;
5456 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005457 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005458 break;
5459 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005460 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005461 break;
5462 }
5463 }
5464
Nate Begeman9008ca62009-04-27 18:41:29 +00005465 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005466 bool Reverse = (NonZeros & 0x3) == 2;
5467 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005468 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005469 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5470 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005471 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
5472 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005473 }
5474
Nate Begemanfdea31a2010-03-24 20:49:50 +00005475 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5476 // Check for a build vector of consecutive loads.
5477 for (unsigned i = 0; i < NumElems; ++i)
5478 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005479
Nate Begemanfdea31a2010-03-24 20:49:50 +00005480 // Check for elements which are consecutive loads.
5481 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5482 if (LD.getNode())
5483 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005484
5485 // For SSE 4.1, use insertps to put the high elements into the low element.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005486 if (getSubtarget()->hasSSE41() || getSubtarget()->hasAVX()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005487 SDValue Result;
5488 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5489 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5490 else
5491 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005492
Chris Lattner24faf612010-08-28 17:59:08 +00005493 for (unsigned i = 1; i < NumElems; ++i) {
5494 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5495 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005496 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005497 }
5498 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005499 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005500
Chris Lattner6e80e442010-08-28 17:15:43 +00005501 // Otherwise, expand into a number of unpckl*, start by extending each of
5502 // our (non-undef) elements to the full vector width with the element in the
5503 // bottom slot of the vector (which generates no code for SSE).
5504 for (unsigned i = 0; i < NumElems; ++i) {
5505 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5506 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5507 else
5508 V[i] = DAG.getUNDEF(VT);
5509 }
5510
5511 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005512 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5513 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5514 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005515 unsigned EltStride = NumElems >> 1;
5516 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005517 for (unsigned i = 0; i < EltStride; ++i) {
5518 // If V[i+EltStride] is undef and this is the first round of mixing,
5519 // then it is safe to just drop this shuffle: V[i] is already in the
5520 // right place, the one element (since it's the first round) being
5521 // inserted as undef can be dropped. This isn't safe for successive
5522 // rounds because they will permute elements within both vectors.
5523 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5524 EltStride == NumElems/2)
5525 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005526
Chris Lattner6e80e442010-08-28 17:15:43 +00005527 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005528 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005529 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005530 }
5531 return V[0];
5532 }
Dan Gohman475871a2008-07-27 21:46:04 +00005533 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005534}
5535
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005536// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5537// them in a MMX register. This is better than doing a stack convert.
5538static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005539 DebugLoc dl = Op.getDebugLoc();
5540 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005541
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005542 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5543 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5544 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005545 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005546 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5547 InVec = Op.getOperand(1);
5548 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5549 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005550 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005551 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5552 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5553 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005554 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005555 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5556 Mask[0] = 0; Mask[1] = 2;
5557 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5558 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005559 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005560}
5561
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005562// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5563// to create 256-bit vectors from two other 128-bit ones.
5564static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5565 DebugLoc dl = Op.getDebugLoc();
5566 EVT ResVT = Op.getValueType();
5567
5568 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5569
5570 SDValue V1 = Op.getOperand(0);
5571 SDValue V2 = Op.getOperand(1);
5572 unsigned NumElems = ResVT.getVectorNumElements();
5573
5574 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, ResVT), V1,
5575 DAG.getConstant(0, MVT::i32), DAG, dl);
5576 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5577 DAG, dl);
5578}
5579
5580SDValue
5581X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005582 EVT ResVT = Op.getValueType();
5583
5584 assert(Op.getNumOperands() == 2);
5585 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5586 "Unsupported CONCAT_VECTORS for value type");
5587
5588 // We support concatenate two MMX registers and place them in a MMX register.
5589 // This is better than doing a stack convert.
5590 if (ResVT.is128BitVector())
5591 return LowerMMXCONCAT_VECTORS(Op, DAG);
5592
5593 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5594 // from two other 128-bit ones.
5595 return LowerAVXCONCAT_VECTORS(Op, DAG);
5596}
5597
Nate Begemanb9a47b82009-02-23 08:49:38 +00005598// v8i16 shuffles - Prefer shuffles in the following order:
5599// 1. [all] pshuflw, pshufhw, optional move
5600// 2. [ssse3] 1 x pshufb
5601// 3. [ssse3] 2 x pshufb + 1 x por
5602// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005603SDValue
5604X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5605 SelectionDAG &DAG) const {
5606 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005607 SDValue V1 = SVOp->getOperand(0);
5608 SDValue V2 = SVOp->getOperand(1);
5609 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005610 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005611
Nate Begemanb9a47b82009-02-23 08:49:38 +00005612 // Determine if more than 1 of the words in each of the low and high quadwords
5613 // of the result come from the same quadword of one of the two inputs. Undef
5614 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005615 unsigned LoQuad[] = { 0, 0, 0, 0 };
5616 unsigned HiQuad[] = { 0, 0, 0, 0 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005617 BitVector InputQuads(4);
5618 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005619 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005620 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005621 MaskVals.push_back(EltIdx);
5622 if (EltIdx < 0) {
5623 ++Quad[0];
5624 ++Quad[1];
5625 ++Quad[2];
5626 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005627 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005628 }
5629 ++Quad[EltIdx / 4];
5630 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005631 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005632
Nate Begemanb9a47b82009-02-23 08:49:38 +00005633 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005634 unsigned MaxQuad = 1;
5635 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005636 if (LoQuad[i] > MaxQuad) {
5637 BestLoQuad = i;
5638 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005639 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005640 }
5641
Nate Begemanb9a47b82009-02-23 08:49:38 +00005642 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005643 MaxQuad = 1;
5644 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005645 if (HiQuad[i] > MaxQuad) {
5646 BestHiQuad = i;
5647 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005648 }
5649 }
5650
Nate Begemanb9a47b82009-02-23 08:49:38 +00005651 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005652 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005653 // single pshufb instruction is necessary. If There are more than 2 input
5654 // quads, disable the next transformation since it does not help SSSE3.
5655 bool V1Used = InputQuads[0] || InputQuads[1];
5656 bool V2Used = InputQuads[2] || InputQuads[3];
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005657 if (Subtarget->hasSSSE3() || Subtarget->hasAVX()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005658 if (InputQuads.count() == 2 && V1Used && V2Used) {
5659 BestLoQuad = InputQuads.find_first();
5660 BestHiQuad = InputQuads.find_next(BestLoQuad);
5661 }
5662 if (InputQuads.count() > 2) {
5663 BestLoQuad = -1;
5664 BestHiQuad = -1;
5665 }
5666 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005667
Nate Begemanb9a47b82009-02-23 08:49:38 +00005668 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5669 // the shuffle mask. If a quad is scored as -1, that means that it contains
5670 // words from all 4 input quadwords.
5671 SDValue NewV;
5672 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005673 SmallVector<int, 8> MaskV;
5674 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
5675 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00005676 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005677 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5678 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5679 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005680
Nate Begemanb9a47b82009-02-23 08:49:38 +00005681 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5682 // source words for the shuffle, to aid later transformations.
5683 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005684 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005685 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005686 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005687 if (idx != (int)i)
5688 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005689 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005690 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005691 AllWordsInNewV = false;
5692 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005693 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005694
Nate Begemanb9a47b82009-02-23 08:49:38 +00005695 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5696 if (AllWordsInNewV) {
5697 for (int i = 0; i != 8; ++i) {
5698 int idx = MaskVals[i];
5699 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005700 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005701 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005702 if ((idx != i) && idx < 4)
5703 pshufhw = false;
5704 if ((idx != i) && idx > 3)
5705 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005706 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005707 V1 = NewV;
5708 V2Used = false;
5709 BestLoQuad = 0;
5710 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005711 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005712
Nate Begemanb9a47b82009-02-23 08:49:38 +00005713 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5714 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005715 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005716 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5717 unsigned TargetMask = 0;
5718 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005719 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005720 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
5721 X86::getShufflePSHUFLWImmediate(NewV.getNode());
5722 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005723 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005724 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005725 }
Eric Christopherfd179292009-08-27 18:07:15 +00005726
Nate Begemanb9a47b82009-02-23 08:49:38 +00005727 // If we have SSSE3, and all words of the result are from 1 input vector,
5728 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5729 // is present, fall back to case 4.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005730 if (Subtarget->hasSSSE3() || Subtarget->hasAVX()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005731 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005732
Nate Begemanb9a47b82009-02-23 08:49:38 +00005733 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005734 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005735 // mask, and elements that come from V1 in the V2 mask, so that the two
5736 // results can be OR'd together.
5737 bool TwoInputs = V1Used && V2Used;
5738 for (unsigned i = 0; i != 8; ++i) {
5739 int EltIdx = MaskVals[i] * 2;
5740 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005741 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5742 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005743 continue;
5744 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005745 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5746 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005747 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005748 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005749 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005750 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005751 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005752 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005753 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005754
Nate Begemanb9a47b82009-02-23 08:49:38 +00005755 // Calculate the shuffle mask for the second input, shuffle it, and
5756 // OR it with the first shuffled input.
5757 pshufbMask.clear();
5758 for (unsigned i = 0; i != 8; ++i) {
5759 int EltIdx = MaskVals[i] * 2;
5760 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005761 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5762 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005763 continue;
5764 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005765 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5766 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005767 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005768 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005769 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005770 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005771 MVT::v16i8, &pshufbMask[0], 16));
5772 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005773 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005774 }
5775
5776 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5777 // and update MaskVals with new element order.
5778 BitVector InOrder(8);
5779 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005780 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005781 for (int i = 0; i != 4; ++i) {
5782 int idx = MaskVals[i];
5783 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005784 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005785 InOrder.set(i);
5786 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005787 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005788 InOrder.set(i);
5789 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005790 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005791 }
5792 }
5793 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005794 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00005795 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005796 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005797
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005798 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE &&
5799 (Subtarget->hasSSSE3() || Subtarget->hasAVX()))
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005800 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
5801 NewV.getOperand(0),
5802 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
5803 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005804 }
Eric Christopherfd179292009-08-27 18:07:15 +00005805
Nate Begemanb9a47b82009-02-23 08:49:38 +00005806 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5807 // and update MaskVals with the new element order.
5808 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005809 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005810 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005811 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005812 for (unsigned i = 4; i != 8; ++i) {
5813 int idx = MaskVals[i];
5814 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005815 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005816 InOrder.set(i);
5817 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005818 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005819 InOrder.set(i);
5820 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005821 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005822 }
5823 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005824 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005825 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005826
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005827 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE &&
5828 (Subtarget->hasSSSE3() || Subtarget->hasAVX()))
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005829 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
5830 NewV.getOperand(0),
5831 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
5832 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005833 }
Eric Christopherfd179292009-08-27 18:07:15 +00005834
Nate Begemanb9a47b82009-02-23 08:49:38 +00005835 // In case BestHi & BestLo were both -1, which means each quadword has a word
5836 // from each of the four input quadwords, calculate the InOrder bitvector now
5837 // before falling through to the insert/extract cleanup.
5838 if (BestLoQuad == -1 && BestHiQuad == -1) {
5839 NewV = V1;
5840 for (int i = 0; i != 8; ++i)
5841 if (MaskVals[i] < 0 || MaskVals[i] == i)
5842 InOrder.set(i);
5843 }
Eric Christopherfd179292009-08-27 18:07:15 +00005844
Nate Begemanb9a47b82009-02-23 08:49:38 +00005845 // The other elements are put in the right place using pextrw and pinsrw.
5846 for (unsigned i = 0; i != 8; ++i) {
5847 if (InOrder[i])
5848 continue;
5849 int EltIdx = MaskVals[i];
5850 if (EltIdx < 0)
5851 continue;
5852 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005853 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005854 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005855 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005856 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005857 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005858 DAG.getIntPtrConstant(i));
5859 }
5860 return NewV;
5861}
5862
5863// v16i8 shuffles - Prefer shuffles in the following order:
5864// 1. [ssse3] 1 x pshufb
5865// 2. [ssse3] 2 x pshufb + 1 x por
5866// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5867static
Nate Begeman9008ca62009-04-27 18:41:29 +00005868SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005869 SelectionDAG &DAG,
5870 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005871 SDValue V1 = SVOp->getOperand(0);
5872 SDValue V2 = SVOp->getOperand(1);
5873 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005874 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00005875 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00005876
Nate Begemanb9a47b82009-02-23 08:49:38 +00005877 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005878 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005879 // present, fall back to case 3.
5880 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5881 bool V1Only = true;
5882 bool V2Only = true;
5883 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005884 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005885 if (EltIdx < 0)
5886 continue;
5887 if (EltIdx < 16)
5888 V2Only = false;
5889 else
5890 V1Only = false;
5891 }
Eric Christopherfd179292009-08-27 18:07:15 +00005892
Nate Begemanb9a47b82009-02-23 08:49:38 +00005893 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005894 if (TLI.getSubtarget()->hasSSSE3() || TLI.getSubtarget()->hasAVX()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005895 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005896
Nate Begemanb9a47b82009-02-23 08:49:38 +00005897 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005898 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005899 //
5900 // Otherwise, we have elements from both input vectors, and must zero out
5901 // elements that come from V2 in the first mask, and V1 in the second mask
5902 // so that we can OR them together.
5903 bool TwoInputs = !(V1Only || V2Only);
5904 for (unsigned i = 0; i != 16; ++i) {
5905 int EltIdx = MaskVals[i];
5906 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005907 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005908 continue;
5909 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005910 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005911 }
5912 // If all the elements are from V2, assign it to V1 and return after
5913 // building the first pshufb.
5914 if (V2Only)
5915 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005916 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005917 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005918 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005919 if (!TwoInputs)
5920 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005921
Nate Begemanb9a47b82009-02-23 08:49:38 +00005922 // Calculate the shuffle mask for the second input, shuffle it, and
5923 // OR it with the first shuffled input.
5924 pshufbMask.clear();
5925 for (unsigned i = 0; i != 16; ++i) {
5926 int EltIdx = MaskVals[i];
5927 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005928 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005929 continue;
5930 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005931 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005932 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005933 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005934 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005935 MVT::v16i8, &pshufbMask[0], 16));
5936 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005937 }
Eric Christopherfd179292009-08-27 18:07:15 +00005938
Nate Begemanb9a47b82009-02-23 08:49:38 +00005939 // No SSSE3 - Calculate in place words and then fix all out of place words
5940 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5941 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005942 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5943 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005944 SDValue NewV = V2Only ? V2 : V1;
5945 for (int i = 0; i != 8; ++i) {
5946 int Elt0 = MaskVals[i*2];
5947 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005948
Nate Begemanb9a47b82009-02-23 08:49:38 +00005949 // This word of the result is all undef, skip it.
5950 if (Elt0 < 0 && Elt1 < 0)
5951 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005952
Nate Begemanb9a47b82009-02-23 08:49:38 +00005953 // This word of the result is already in the correct place, skip it.
5954 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5955 continue;
5956 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5957 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005958
Nate Begemanb9a47b82009-02-23 08:49:38 +00005959 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5960 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5961 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005962
5963 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5964 // using a single extract together, load it and store it.
5965 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005966 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005967 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005968 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005969 DAG.getIntPtrConstant(i));
5970 continue;
5971 }
5972
Nate Begemanb9a47b82009-02-23 08:49:38 +00005973 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005974 // source byte is not also odd, shift the extracted word left 8 bits
5975 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005976 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005977 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005978 DAG.getIntPtrConstant(Elt1 / 2));
5979 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005980 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005981 DAG.getConstant(8,
5982 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005983 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005984 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5985 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005986 }
5987 // If Elt0 is defined, extract it from the appropriate source. If the
5988 // source byte is not also even, shift the extracted word right 8 bits. If
5989 // Elt1 was also defined, OR the extracted values together before
5990 // inserting them in the result.
5991 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005992 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005993 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5994 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005995 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005996 DAG.getConstant(8,
5997 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005998 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005999 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
6000 DAG.getConstant(0x00FF, MVT::i16));
6001 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00006002 : InsElt0;
6003 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006004 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00006005 DAG.getIntPtrConstant(i));
6006 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006007 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00006008}
6009
Evan Cheng7a831ce2007-12-15 03:00:47 +00006010/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00006011/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00006012/// done when every pair / quad of shuffle mask elements point to elements in
6013/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00006014/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00006015static
Nate Begeman9008ca62009-04-27 18:41:29 +00006016SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006017 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00006018 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00006019 SDValue V1 = SVOp->getOperand(0);
6020 SDValue V2 = SVOp->getOperand(1);
6021 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00006022 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00006023 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00006024 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006025 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006026 case MVT::v4f32: NewVT = MVT::v2f64; break;
6027 case MVT::v4i32: NewVT = MVT::v2i64; break;
6028 case MVT::v8i16: NewVT = MVT::v4i32; break;
6029 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00006030 }
6031
Nate Begeman9008ca62009-04-27 18:41:29 +00006032 int Scale = NumElems / NewWidth;
6033 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00006034 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006035 int StartIdx = -1;
6036 for (int j = 0; j < Scale; ++j) {
6037 int EltIdx = SVOp->getMaskElt(i+j);
6038 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00006039 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00006040 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00006041 StartIdx = EltIdx - (EltIdx % Scale);
6042 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00006043 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006044 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006045 if (StartIdx == -1)
6046 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00006047 else
Nate Begeman9008ca62009-04-27 18:41:29 +00006048 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00006049 }
6050
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006051 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
6052 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00006053 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00006054}
6055
Evan Chengd880b972008-05-09 21:53:03 +00006056/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00006057///
Owen Andersone50ed302009-08-10 22:56:29 +00006058static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00006059 SDValue SrcOp, SelectionDAG &DAG,
6060 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006061 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006062 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00006063 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00006064 LD = dyn_cast<LoadSDNode>(SrcOp);
6065 if (!LD) {
6066 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
6067 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00006068 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00006069 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00006070 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006071 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00006072 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006073 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00006074 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006075 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00006076 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
6077 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
6078 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00006079 SrcOp.getOperand(0)
6080 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00006081 }
6082 }
6083 }
6084
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006085 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00006086 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006087 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00006088 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00006089}
6090
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00006091/// areShuffleHalvesWithinDisjointLanes - Check whether each half of a vector
6092/// shuffle node referes to only one lane in the sources.
6093static bool areShuffleHalvesWithinDisjointLanes(ShuffleVectorSDNode *SVOp) {
6094 EVT VT = SVOp->getValueType(0);
6095 int NumElems = VT.getVectorNumElements();
6096 int HalfSize = NumElems/2;
6097 SmallVector<int, 16> M;
6098 SVOp->getMask(M);
6099 bool MatchA = false, MatchB = false;
6100
6101 for (int l = 0; l < NumElems*2; l += HalfSize) {
6102 if (isUndefOrInRange(M, 0, HalfSize, l, l+HalfSize)) {
6103 MatchA = true;
6104 break;
6105 }
6106 }
6107
6108 for (int l = 0; l < NumElems*2; l += HalfSize) {
6109 if (isUndefOrInRange(M, HalfSize, HalfSize, l, l+HalfSize)) {
6110 MatchB = true;
6111 break;
6112 }
6113 }
6114
6115 return MatchA && MatchB;
6116}
6117
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006118/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
6119/// which could not be matched by any known target speficic shuffle
6120static SDValue
6121LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00006122 if (areShuffleHalvesWithinDisjointLanes(SVOp)) {
6123 // If each half of a vector shuffle node referes to only one lane in the
6124 // source vectors, extract each used 128-bit lane and shuffle them using
6125 // 128-bit shuffles. Then, concatenate the results. Otherwise leave
6126 // the work to the legalizer.
6127 DebugLoc dl = SVOp->getDebugLoc();
6128 EVT VT = SVOp->getValueType(0);
6129 int NumElems = VT.getVectorNumElements();
6130 int HalfSize = NumElems/2;
6131
6132 // Extract the reference for each half
6133 int FstVecExtractIdx = 0, SndVecExtractIdx = 0;
6134 int FstVecOpNum = 0, SndVecOpNum = 0;
6135 for (int i = 0; i < HalfSize; ++i) {
6136 int Elt = SVOp->getMaskElt(i);
6137 if (SVOp->getMaskElt(i) < 0)
6138 continue;
6139 FstVecOpNum = Elt/NumElems;
6140 FstVecExtractIdx = Elt % NumElems < HalfSize ? 0 : HalfSize;
6141 break;
6142 }
6143 for (int i = HalfSize; i < NumElems; ++i) {
6144 int Elt = SVOp->getMaskElt(i);
6145 if (SVOp->getMaskElt(i) < 0)
6146 continue;
6147 SndVecOpNum = Elt/NumElems;
6148 SndVecExtractIdx = Elt % NumElems < HalfSize ? 0 : HalfSize;
6149 break;
6150 }
6151
6152 // Extract the subvectors
6153 SDValue V1 = Extract128BitVector(SVOp->getOperand(FstVecOpNum),
6154 DAG.getConstant(FstVecExtractIdx, MVT::i32), DAG, dl);
6155 SDValue V2 = Extract128BitVector(SVOp->getOperand(SndVecOpNum),
6156 DAG.getConstant(SndVecExtractIdx, MVT::i32), DAG, dl);
6157
6158 // Generate 128-bit shuffles
6159 SmallVector<int, 16> MaskV1, MaskV2;
6160 for (int i = 0; i < HalfSize; ++i) {
6161 int Elt = SVOp->getMaskElt(i);
6162 MaskV1.push_back(Elt < 0 ? Elt : Elt % HalfSize);
6163 }
6164 for (int i = HalfSize; i < NumElems; ++i) {
6165 int Elt = SVOp->getMaskElt(i);
6166 MaskV2.push_back(Elt < 0 ? Elt : Elt % HalfSize);
6167 }
6168
6169 EVT NVT = V1.getValueType();
6170 V1 = DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &MaskV1[0]);
6171 V2 = DAG.getVectorShuffle(NVT, dl, V2, DAG.getUNDEF(NVT), &MaskV2[0]);
6172
6173 // Concatenate the result back
6174 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), V1,
6175 DAG.getConstant(0, MVT::i32), DAG, dl);
6176 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
6177 DAG, dl);
6178 }
6179
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006180 return SDValue();
6181}
6182
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006183/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6184/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006185static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006186LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006187 SDValue V1 = SVOp->getOperand(0);
6188 SDValue V2 = SVOp->getOperand(1);
6189 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006190 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006191
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006192 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
6193
Evan Chengace3c172008-07-22 21:13:36 +00006194 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00006195 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00006196 SmallVector<int, 8> Mask1(4U, -1);
6197 SmallVector<int, 8> PermMask;
6198 SVOp->getMask(PermMask);
6199
Evan Chengace3c172008-07-22 21:13:36 +00006200 unsigned NumHi = 0;
6201 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006202 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006203 int Idx = PermMask[i];
6204 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006205 Locs[i] = std::make_pair(-1, -1);
6206 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006207 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6208 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006209 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006210 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006211 NumLo++;
6212 } else {
6213 Locs[i] = std::make_pair(1, NumHi);
6214 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006215 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006216 NumHi++;
6217 }
6218 }
6219 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006220
Evan Chengace3c172008-07-22 21:13:36 +00006221 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006222 // If no more than two elements come from either vector. This can be
6223 // implemented with two shuffles. First shuffle gather the elements.
6224 // The second shuffle, which takes the first shuffle as both of its
6225 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006226 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006227
Nate Begeman9008ca62009-04-27 18:41:29 +00006228 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00006229
Evan Chengace3c172008-07-22 21:13:36 +00006230 for (unsigned i = 0; i != 4; ++i) {
6231 if (Locs[i].first == -1)
6232 continue;
6233 else {
6234 unsigned Idx = (i < 2) ? 0 : 4;
6235 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006236 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006237 }
6238 }
6239
Nate Begeman9008ca62009-04-27 18:41:29 +00006240 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006241 } else if (NumLo == 3 || NumHi == 3) {
6242 // Otherwise, we must have three elements from one vector, call it X, and
6243 // one element from the other, call it Y. First, use a shufps to build an
6244 // intermediate vector with the one element from Y and the element from X
6245 // that will be in the same half in the final destination (the indexes don't
6246 // matter). Then, use a shufps to build the final vector, taking the half
6247 // containing the element from Y from the intermediate, and the other half
6248 // from X.
6249 if (NumHi == 3) {
6250 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00006251 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006252 std::swap(V1, V2);
6253 }
6254
6255 // Find the element from V2.
6256 unsigned HiIndex;
6257 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006258 int Val = PermMask[HiIndex];
6259 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006260 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006261 if (Val >= 4)
6262 break;
6263 }
6264
Nate Begeman9008ca62009-04-27 18:41:29 +00006265 Mask1[0] = PermMask[HiIndex];
6266 Mask1[1] = -1;
6267 Mask1[2] = PermMask[HiIndex^1];
6268 Mask1[3] = -1;
6269 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006270
6271 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006272 Mask1[0] = PermMask[0];
6273 Mask1[1] = PermMask[1];
6274 Mask1[2] = HiIndex & 1 ? 6 : 4;
6275 Mask1[3] = HiIndex & 1 ? 4 : 6;
6276 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006277 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006278 Mask1[0] = HiIndex & 1 ? 2 : 0;
6279 Mask1[1] = HiIndex & 1 ? 0 : 2;
6280 Mask1[2] = PermMask[2];
6281 Mask1[3] = PermMask[3];
6282 if (Mask1[2] >= 0)
6283 Mask1[2] += 4;
6284 if (Mask1[3] >= 0)
6285 Mask1[3] += 4;
6286 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006287 }
Evan Chengace3c172008-07-22 21:13:36 +00006288 }
6289
6290 // Break it into (shuffle shuffle_hi, shuffle_lo).
6291 Locs.clear();
David Greenec4db4e52011-02-28 19:06:56 +00006292 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00006293 SmallVector<int,8> LoMask(4U, -1);
6294 SmallVector<int,8> HiMask(4U, -1);
6295
6296 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006297 unsigned MaskIdx = 0;
6298 unsigned LoIdx = 0;
6299 unsigned HiIdx = 2;
6300 for (unsigned i = 0; i != 4; ++i) {
6301 if (i == 2) {
6302 MaskPtr = &HiMask;
6303 MaskIdx = 1;
6304 LoIdx = 0;
6305 HiIdx = 2;
6306 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006307 int Idx = PermMask[i];
6308 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006309 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006310 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006311 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00006312 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006313 LoIdx++;
6314 } else {
6315 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00006316 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006317 HiIdx++;
6318 }
6319 }
6320
Nate Begeman9008ca62009-04-27 18:41:29 +00006321 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6322 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
6323 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00006324 for (unsigned i = 0; i != 4; ++i) {
6325 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006326 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00006327 } else {
6328 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006329 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00006330 }
6331 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006332 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006333}
6334
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006335static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006336 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006337 V = V.getOperand(0);
6338 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6339 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006340 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6341 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6342 // BUILD_VECTOR (load), undef
6343 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006344 if (MayFoldLoad(V))
6345 return true;
6346 return false;
6347}
6348
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006349// FIXME: the version above should always be used. Since there's
6350// a bug where several vector shuffles can't be folded because the
6351// DAG is not updated during lowering and a node claims to have two
6352// uses while it only has one, use this version, and let isel match
6353// another instruction if the load really happens to have more than
6354// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006355// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006356static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006357 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006358 V = V.getOperand(0);
6359 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6360 V = V.getOperand(0);
6361 if (ISD::isNormalLoad(V.getNode()))
6362 return true;
6363 return false;
6364}
6365
6366/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
6367/// a vector extract, and if both can be later optimized into a single load.
6368/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
6369/// here because otherwise a target specific shuffle node is going to be
6370/// emitted for this shuffle, and the optimization not done.
6371/// FIXME: This is probably not the best approach, but fix the problem
6372/// until the right path is decided.
6373static
6374bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
6375 const TargetLowering &TLI) {
6376 EVT VT = V.getValueType();
6377 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
6378
6379 // Be sure that the vector shuffle is present in a pattern like this:
6380 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
6381 if (!V.hasOneUse())
6382 return false;
6383
6384 SDNode *N = *V.getNode()->use_begin();
6385 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
6386 return false;
6387
6388 SDValue EltNo = N->getOperand(1);
6389 if (!isa<ConstantSDNode>(EltNo))
6390 return false;
6391
6392 // If the bit convert changed the number of elements, it is unsafe
6393 // to examine the mask.
6394 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006395 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006396 EVT SrcVT = V.getOperand(0).getValueType();
6397 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
6398 return false;
6399 V = V.getOperand(0);
6400 HasShuffleIntoBitcast = true;
6401 }
6402
6403 // Select the input vector, guarding against out of range extract vector.
6404 unsigned NumElems = VT.getVectorNumElements();
6405 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
6406 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
6407 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
6408
6409 // Skip one more bit_convert if necessary
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006410 if (V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006411 V = V.getOperand(0);
6412
6413 if (ISD::isNormalLoad(V.getNode())) {
6414 // Is the original load suitable?
6415 LoadSDNode *LN0 = cast<LoadSDNode>(V);
6416
6417 // FIXME: avoid the multi-use bug that is preventing lots of
6418 // of foldings to be detected, this is still wrong of course, but
6419 // give the temporary desired behavior, and if it happens that
6420 // the load has real more uses, during isel it will not fold, and
6421 // will generate poor code.
6422 if (!LN0 || LN0->isVolatile()) // || !LN0->hasOneUse()
6423 return false;
6424
6425 if (!HasShuffleIntoBitcast)
6426 return true;
6427
6428 // If there's a bitcast before the shuffle, check if the load type and
6429 // alignment is valid.
6430 unsigned Align = LN0->getAlignment();
6431 unsigned NewAlign =
6432 TLI.getTargetData()->getABITypeAlignment(
6433 VT.getTypeForEVT(*DAG.getContext()));
6434
6435 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
6436 return false;
6437 }
6438
6439 return true;
6440}
6441
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006442static
Evan Cheng835580f2010-10-07 20:50:20 +00006443SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6444 EVT VT = Op.getValueType();
6445
6446 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006447 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6448 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006449 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6450 V1, DAG));
6451}
6452
6453static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006454SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006455 bool HasXMMInt) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006456 SDValue V1 = Op.getOperand(0);
6457 SDValue V2 = Op.getOperand(1);
6458 EVT VT = Op.getValueType();
6459
6460 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6461
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006462 if (HasXMMInt && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006463 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6464
Evan Cheng0899f5c2011-08-31 02:05:24 +00006465 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6466 return DAG.getNode(ISD::BITCAST, dl, VT,
6467 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6468 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6469 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006470}
6471
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006472static
6473SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6474 SDValue V1 = Op.getOperand(0);
6475 SDValue V2 = Op.getOperand(1);
6476 EVT VT = Op.getValueType();
6477
6478 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6479 "unsupported shuffle type");
6480
6481 if (V2.getOpcode() == ISD::UNDEF)
6482 V2 = V1;
6483
6484 // v4i32 or v4f32
6485 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6486}
6487
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006488static inline unsigned getSHUFPOpcode(EVT VT) {
6489 switch(VT.getSimpleVT().SimpleTy) {
6490 case MVT::v8i32: // Use fp unit for int unpack.
6491 case MVT::v8f32:
6492 case MVT::v4i32: // Use fp unit for int unpack.
6493 case MVT::v4f32: return X86ISD::SHUFPS;
6494 case MVT::v4i64: // Use fp unit for int unpack.
6495 case MVT::v4f64:
6496 case MVT::v2i64: // Use fp unit for int unpack.
6497 case MVT::v2f64: return X86ISD::SHUFPD;
6498 default:
6499 llvm_unreachable("Unknown type for shufp*");
6500 }
6501 return 0;
6502}
6503
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006504static
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006505SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasXMMInt) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006506 SDValue V1 = Op.getOperand(0);
6507 SDValue V2 = Op.getOperand(1);
6508 EVT VT = Op.getValueType();
6509 unsigned NumElems = VT.getVectorNumElements();
6510
6511 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6512 // operand of these instructions is only memory, so check if there's a
6513 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6514 // same masks.
6515 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006516
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006517 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006518 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006519 CanFoldLoad = true;
6520
6521 // When V1 is a load, it can be folded later into a store in isel, example:
6522 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6523 // turns into:
6524 // (MOVLPSmr addr:$src1, VR128:$src2)
6525 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006526 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006527 CanFoldLoad = true;
6528
Dan Gohman65fd6562011-11-03 21:49:52 +00006529 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006530 if (CanFoldLoad) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006531 if (HasXMMInt && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006532 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6533
6534 if (NumElems == 4)
Dan Gohman65fd6562011-11-03 21:49:52 +00006535 // If we don't care about the second element, procede to use movss.
6536 if (SVOp->getMaskElt(1) != -1)
6537 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006538 }
6539
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006540 // movl and movlp will both match v2i64, but v2i64 is never matched by
6541 // movl earlier because we make it strict to avoid messing with the movlp load
6542 // folding logic (see the code above getMOVLP call). Match it here then,
6543 // this is horrible, but will stay like this until we move all shuffle
6544 // matching to x86 specific nodes. Note that for the 1st condition all
6545 // types are matched with movsd.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006546 if (HasXMMInt) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006547 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6548 // as to remove this logic from here, as much as possible
6549 if (NumElems == 2 || !X86::isMOVLMask(SVOp))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006550 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006551 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006552 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006553
6554 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6555
6556 // Invert the operand order and use SHUFPS to match it.
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006557 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V2, V1,
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006558 X86::getShuffleSHUFImmediate(SVOp), DAG);
6559}
6560
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006561static inline unsigned getUNPCKLOpcode(EVT VT) {
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006562 switch(VT.getSimpleVT().SimpleTy) {
6563 case MVT::v4i32: return X86ISD::PUNPCKLDQ;
6564 case MVT::v2i64: return X86ISD::PUNPCKLQDQ;
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00006565 case MVT::v4f32: return X86ISD::UNPCKLPS;
6566 case MVT::v2f64: return X86ISD::UNPCKLPD;
Bruno Cardoso Lopescde4a1a2011-08-09 22:18:37 +00006567 case MVT::v8i32: // Use fp unit for int unpack.
David Greenec4db4e52011-02-28 19:06:56 +00006568 case MVT::v8f32: return X86ISD::VUNPCKLPSY;
Bruno Cardoso Lopescde4a1a2011-08-09 22:18:37 +00006569 case MVT::v4i64: // Use fp unit for int unpack.
David Greenec4db4e52011-02-28 19:06:56 +00006570 case MVT::v4f64: return X86ISD::VUNPCKLPDY;
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006571 case MVT::v16i8: return X86ISD::PUNPCKLBW;
6572 case MVT::v8i16: return X86ISD::PUNPCKLWD;
6573 default:
Eric Christopherdd6e40a2011-02-19 03:19:09 +00006574 llvm_unreachable("Unknown type for unpckl");
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006575 }
6576 return 0;
6577}
6578
6579static inline unsigned getUNPCKHOpcode(EVT VT) {
6580 switch(VT.getSimpleVT().SimpleTy) {
6581 case MVT::v4i32: return X86ISD::PUNPCKHDQ;
6582 case MVT::v2i64: return X86ISD::PUNPCKHQDQ;
6583 case MVT::v4f32: return X86ISD::UNPCKHPS;
6584 case MVT::v2f64: return X86ISD::UNPCKHPD;
Bruno Cardoso Lopescde4a1a2011-08-09 22:18:37 +00006585 case MVT::v8i32: // Use fp unit for int unpack.
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00006586 case MVT::v8f32: return X86ISD::VUNPCKHPSY;
Bruno Cardoso Lopescde4a1a2011-08-09 22:18:37 +00006587 case MVT::v4i64: // Use fp unit for int unpack.
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00006588 case MVT::v4f64: return X86ISD::VUNPCKHPDY;
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006589 case MVT::v16i8: return X86ISD::PUNPCKHBW;
6590 case MVT::v8i16: return X86ISD::PUNPCKHWD;
6591 default:
Eric Christopherdd6e40a2011-02-19 03:19:09 +00006592 llvm_unreachable("Unknown type for unpckh");
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006593 }
6594 return 0;
6595}
6596
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006597static inline unsigned getVPERMILOpcode(EVT VT) {
6598 switch(VT.getSimpleVT().SimpleTy) {
6599 case MVT::v4i32:
6600 case MVT::v4f32: return X86ISD::VPERMILPS;
6601 case MVT::v2i64:
6602 case MVT::v2f64: return X86ISD::VPERMILPD;
6603 case MVT::v8i32:
6604 case MVT::v8f32: return X86ISD::VPERMILPSY;
6605 case MVT::v4i64:
6606 case MVT::v4f64: return X86ISD::VPERMILPDY;
6607 default:
6608 llvm_unreachable("Unknown type for vpermil");
6609 }
6610 return 0;
6611}
6612
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006613static
6614SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006615 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006616 const X86Subtarget *Subtarget) {
6617 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6618 EVT VT = Op.getValueType();
6619 DebugLoc dl = Op.getDebugLoc();
6620 SDValue V1 = Op.getOperand(0);
6621 SDValue V2 = Op.getOperand(1);
6622
6623 if (isZeroShuffle(SVOp))
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006624 return getZeroVector(VT, Subtarget->hasXMMInt(), DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006625
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006626 // Handle splat operations
6627 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006628 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006629 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006630 // Special case, this is the only place now where it's allowed to return
6631 // a vector_shuffle operation without using a target specific node, because
6632 // *hopefully* it will be optimized away by the dag combiner. FIXME: should
6633 // this be moved to DAGCombine instead?
6634 if (NumElem <= 4 && CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006635 return Op;
6636
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006637 // Use vbroadcast whenever the splat comes from a foldable load
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00006638 SDValue LD = isVectorBroadcast(Op, Subtarget->hasAVX2());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00006639 if (Subtarget->hasAVX() && LD.getNode())
6640 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006641
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006642 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006643 if ((Size == 128 && NumElem <= 4) ||
6644 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006645 return SDValue();
6646
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006647 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006648 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006649 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006650
6651 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6652 // do it!
6653 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6654 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6655 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006656 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006657 } else if ((VT == MVT::v4i32 ||
6658 (VT == MVT::v4f32 && Subtarget->hasXMMInt()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006659 // FIXME: Figure out a cleaner way to do this.
6660 // Try to make use of movq to zero out the top part.
6661 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6662 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6663 if (NewOp.getNode()) {
6664 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
6665 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
6666 DAG, Subtarget, dl);
6667 }
6668 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6669 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6670 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
6671 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
6672 DAG, Subtarget, dl);
6673 }
6674 }
6675 return SDValue();
6676}
6677
Dan Gohman475871a2008-07-27 21:46:04 +00006678SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006679X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006680 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006681 SDValue V1 = Op.getOperand(0);
6682 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006683 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006684 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006685 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006686 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
6687 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006688 bool V1IsSplat = false;
6689 bool V2IsSplat = false;
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006690 bool HasXMMInt = Subtarget->hasXMMInt();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006691 MachineFunction &MF = DAG.getMachineFunction();
6692 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006693
Craig Topper3426a3e2011-11-14 06:46:21 +00006694 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006695
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006696 // Vector shuffle lowering takes 3 steps:
6697 //
6698 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6699 // narrowing and commutation of operands should be handled.
6700 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6701 // shuffle nodes.
6702 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6703 // so the shuffle can be broken into other shuffles and the legalizer can
6704 // try the lowering again.
6705 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006706 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006707 // be matched during isel, all of them must be converted to a target specific
6708 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006709
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006710 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6711 // narrowing and commutation of operands should be handled. The actual code
6712 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006713 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006714 if (NewOp.getNode())
6715 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006716
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006717 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6718 // unpckh_undef). Only use pshufd if speed is more important than size.
6719 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp))
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006720 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006721 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp))
Rafael Espindola23e31012011-07-22 18:56:05 +00006722 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006723
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006724 if (X86::isMOVDDUPMask(SVOp) &&
6725 (Subtarget->hasSSE3() || Subtarget->hasAVX()) &&
6726 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006727 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006728
Dale Johannesen0488fb62010-09-30 23:57:10 +00006729 if (X86::isMOVHLPS_v_undef_Mask(SVOp))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006730 return getMOVHighToLow(Op, dl, DAG);
6731
6732 // Use to match splats
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006733 if (HasXMMInt && X86::isUNPCKHMask(SVOp) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006734 (VT == MVT::v2f64 || VT == MVT::v2i64))
6735 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
6736
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006737 if (X86::isPSHUFDMask(SVOp)) {
6738 // The actual implementation will match the mask in the if above and then
6739 // during isel it can match several different instructions, not only pshufd
6740 // as its name says, sad but true, emulate the behavior for now...
6741 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6742 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
6743
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006744 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
6745
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006746 if (HasXMMInt && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006747 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6748
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006749 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V1,
6750 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006751 }
Eric Christopherfd179292009-08-27 18:07:15 +00006752
Evan Chengf26ffe92008-05-29 08:22:04 +00006753 // Check if this can be converted into a logical shift.
6754 bool isLeft = false;
6755 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006756 SDValue ShVal;
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006757 bool isShift = getSubtarget()->hasXMMInt() &&
6758 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006759 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006760 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006761 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006762 EVT EltVT = VT.getVectorElementType();
6763 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006764 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006765 }
Eric Christopherfd179292009-08-27 18:07:15 +00006766
Nate Begeman9008ca62009-04-27 18:41:29 +00006767 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006768 if (V1IsUndef)
6769 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00006770 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006771 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Dale Johannesen0488fb62010-09-30 23:57:10 +00006772 if (!X86::isMOVLPMask(SVOp)) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006773 if (HasXMMInt && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006774 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6775
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006776 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006777 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6778 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006779 }
Eric Christopherfd179292009-08-27 18:07:15 +00006780
Nate Begeman9008ca62009-04-27 18:41:29 +00006781 // FIXME: fold these into legal mask.
Dale Johannesen0488fb62010-09-30 23:57:10 +00006782 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp))
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006783 return getMOVLowToHigh(Op, dl, DAG, HasXMMInt);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006784
Dale Johannesen0488fb62010-09-30 23:57:10 +00006785 if (X86::isMOVHLPSMask(SVOp))
6786 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006787
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006788 if (X86::isMOVSHDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006789 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006790
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006791 if (X86::isMOVSLDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006792 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006793
Dale Johannesen0488fb62010-09-30 23:57:10 +00006794 if (X86::isMOVLPMask(SVOp))
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006795 return getMOVLP(Op, dl, DAG, HasXMMInt);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006796
Nate Begeman9008ca62009-04-27 18:41:29 +00006797 if (ShouldXformToMOVHLPS(SVOp) ||
6798 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
6799 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006800
Evan Chengf26ffe92008-05-29 08:22:04 +00006801 if (isShift) {
6802 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006803 EVT EltVT = VT.getVectorElementType();
6804 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006805 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006806 }
Eric Christopherfd179292009-08-27 18:07:15 +00006807
Evan Cheng9eca5e82006-10-25 21:49:50 +00006808 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006809 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6810 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006811 V1IsSplat = isSplatVector(V1.getNode());
6812 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006813
Chris Lattner8a594482007-11-25 00:24:49 +00006814 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00006815 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006816 Op = CommuteVectorShuffle(SVOp, DAG);
6817 SVOp = cast<ShuffleVectorSDNode>(Op);
6818 V1 = SVOp->getOperand(0);
6819 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006820 std::swap(V1IsSplat, V2IsSplat);
6821 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006822 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006823 }
6824
Nate Begeman9008ca62009-04-27 18:41:29 +00006825 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
6826 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006827 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006828 return V1;
6829 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6830 // the instruction selector will not match, so get a canonical MOVL with
6831 // swapped operands to undo the commute.
6832 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006833 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006834
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006835 if (X86::isUNPCKLMask(SVOp))
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006836 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006837
6838 if (X86::isUNPCKHMask(SVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006839 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006840
Evan Cheng9bbbb982006-10-25 20:48:19 +00006841 if (V2IsSplat) {
6842 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006843 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00006844 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00006845 SDValue NewMask = NormalizeMask(SVOp, DAG);
6846 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
6847 if (NSVOp != SVOp) {
6848 if (X86::isUNPCKLMask(NSVOp, true)) {
6849 return NewMask;
6850 } else if (X86::isUNPCKHMask(NSVOp, true)) {
6851 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006852 }
6853 }
6854 }
6855
Evan Cheng9eca5e82006-10-25 21:49:50 +00006856 if (Commuted) {
6857 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006858 // FIXME: this seems wrong.
6859 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
6860 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006861
6862 if (X86::isUNPCKLMask(NewSVOp))
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006863 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V2, V1, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006864
6865 if (X86::isUNPCKHMask(NewSVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006866 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V2, V1, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006867 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006868
Nate Begeman9008ca62009-04-27 18:41:29 +00006869 // Normalize the node to match x86 shuffle ops if needed
Dale Johannesen0488fb62010-09-30 23:57:10 +00006870 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
Nate Begeman9008ca62009-04-27 18:41:29 +00006871 return CommuteVectorShuffle(SVOp, DAG);
6872
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006873 // The checks below are all present in isShuffleMaskLegal, but they are
6874 // inlined here right now to enable us to directly emit target specific
6875 // nodes, and remove one by one until they don't return Op anymore.
6876 SmallVector<int, 16> M;
6877 SVOp->getMask(M);
6878
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006879 if (isPALIGNRMask(M, VT, Subtarget->hasSSSE3() || Subtarget->hasAVX()))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006880 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
6881 X86::getShufflePALIGNRImmediate(SVOp),
6882 DAG);
6883
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006884 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6885 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00006886 if (VT == MVT::v2f64)
6887 return getTargetShuffleNode(X86ISD::UNPCKLPD, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006888 if (VT == MVT::v2i64)
6889 return getTargetShuffleNode(X86ISD::PUNPCKLQDQ, dl, VT, V1, V1, DAG);
6890 }
6891
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006892 if (isPSHUFHWMask(M, VT))
6893 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
6894 X86::getShufflePSHUFHWImmediate(SVOp),
6895 DAG);
6896
6897 if (isPSHUFLWMask(M, VT))
6898 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
6899 X86::getShufflePSHUFLWImmediate(SVOp),
6900 DAG);
6901
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006902 if (isSHUFPMask(M, VT))
6903 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V2,
6904 X86::getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006905
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006906 if (X86::isUNPCKL_v_undef_Mask(SVOp))
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006907 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006908 if (X86::isUNPCKH_v_undef_Mask(SVOp))
Rafael Espindola23e31012011-07-22 18:56:05 +00006909 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006910
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006911 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006912 // Generate target specific nodes for 128 or 256-bit shuffles only
6913 // supported in the AVX instruction set.
6914 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006915
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006916 // Handle VMOVDDUPY permutations
6917 if (isMOVDDUPYMask(SVOp, Subtarget))
6918 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6919
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006920 // Handle VPERMILPS* permutations
6921 if (isVPERMILPSMask(M, VT, Subtarget))
6922 return getTargetShuffleNode(getVPERMILOpcode(VT), dl, VT, V1,
6923 getShuffleVPERMILPSImmediate(SVOp), DAG);
6924
6925 // Handle VPERMILPD* permutations
6926 if (isVPERMILPDMask(M, VT, Subtarget))
6927 return getTargetShuffleNode(getVPERMILOpcode(VT), dl, VT, V1,
6928 getShuffleVPERMILPDImmediate(SVOp), DAG);
6929
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00006930 // Handle VPERM2F128 permutations
6931 if (isVPERM2F128Mask(M, VT, Subtarget))
6932 return getTargetShuffleNode(X86ISD::VPERM2F128, dl, VT, V1, V2,
6933 getShuffleVPERM2F128Immediate(SVOp), DAG);
6934
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006935 // Handle VSHUFPSY permutations
6936 if (isVSHUFPSYMask(M, VT, Subtarget))
6937 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V2,
6938 getShuffleVSHUFPSYImmediate(SVOp), DAG);
6939
6940 // Handle VSHUFPDY permutations
6941 if (isVSHUFPDYMask(M, VT, Subtarget))
6942 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V2,
6943 getShuffleVSHUFPDYImmediate(SVOp), DAG);
6944
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006945 //===--------------------------------------------------------------------===//
6946 // Since no target specific shuffle was selected for this generic one,
6947 // lower it into other known shuffles. FIXME: this isn't true yet, but
6948 // this is the plan.
6949 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006950
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006951 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6952 if (VT == MVT::v8i16) {
6953 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6954 if (NewOp.getNode())
6955 return NewOp;
6956 }
6957
6958 if (VT == MVT::v16i8) {
6959 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6960 if (NewOp.getNode())
6961 return NewOp;
6962 }
6963
6964 // Handle all 128-bit wide vectors with 4 elements, and match them with
6965 // several different shuffle types.
6966 if (NumElems == 4 && VT.getSizeInBits() == 128)
6967 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6968
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006969 // Handle general 256-bit shuffles
6970 if (VT.is256BitVector())
6971 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6972
Dan Gohman475871a2008-07-27 21:46:04 +00006973 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006974}
6975
Dan Gohman475871a2008-07-27 21:46:04 +00006976SDValue
6977X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006978 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006979 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006980 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006981
6982 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6983 return SDValue();
6984
Duncan Sands83ec4b62008-06-06 12:08:01 +00006985 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006986 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006987 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006988 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006989 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006990 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006991 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006992 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6993 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6994 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006995 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6996 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006997 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006998 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006999 Op.getOperand(0)),
7000 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007001 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00007002 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007003 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00007004 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00007005 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00007006 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00007007 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
7008 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00007009 // result has a single use which is a store or a bitcast to i32. And in
7010 // the case of a store, it's not worth it if the index is a constant 0,
7011 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00007012 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00007013 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00007014 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00007015 if ((User->getOpcode() != ISD::STORE ||
7016 (isa<ConstantSDNode>(Op.getOperand(1)) &&
7017 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007018 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00007019 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00007020 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00007021 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007022 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00007023 Op.getOperand(0)),
7024 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007025 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Pete Coopera77214a2011-11-14 19:38:42 +00007026 } else if (VT == MVT::i32 || VT == MVT::i64) {
7027 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00007028 if (isa<ConstantSDNode>(Op.getOperand(1)))
7029 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00007030 }
Dan Gohman475871a2008-07-27 21:46:04 +00007031 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007032}
7033
7034
Dan Gohman475871a2008-07-27 21:46:04 +00007035SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007036X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
7037 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007038 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00007039 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007040
David Greene74a579d2011-02-10 16:57:36 +00007041 SDValue Vec = Op.getOperand(0);
7042 EVT VecVT = Vec.getValueType();
7043
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007044 // If this is a 256-bit vector result, first extract the 128-bit vector and
7045 // then extract the element from the 128-bit vector.
7046 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00007047 DebugLoc dl = Op.getNode()->getDebugLoc();
7048 unsigned NumElems = VecVT.getVectorNumElements();
7049 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00007050 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7051
7052 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007053 bool Upper = IdxVal >= NumElems/2;
7054 Vec = Extract128BitVector(Vec,
7055 DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32), DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00007056
David Greene74a579d2011-02-10 16:57:36 +00007057 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007058 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00007059 }
7060
7061 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
7062
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007063 if (Subtarget->hasSSE41() || Subtarget->hasAVX()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007064 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00007065 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00007066 return Res;
7067 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00007068
Owen Andersone50ed302009-08-10 22:56:29 +00007069 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007070 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007071 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00007072 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00007073 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007074 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00007075 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00007076 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
7077 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007078 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007079 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00007080 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007081 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00007082 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00007083 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00007084 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00007085 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00007086 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00007087 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007088 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007089 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007090 if (Idx == 0)
7091 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00007092
Evan Cheng0db9fe62006-04-25 20:13:52 +00007093 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00007094 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00007095 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00007096 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00007097 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00007098 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00007099 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00007100 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00007101 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
7102 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
7103 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007104 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007105 if (Idx == 0)
7106 return Op;
7107
7108 // UNPCKHPD the element to the lowest double word, then movsd.
7109 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
7110 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00007111 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00007112 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00007113 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00007114 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00007115 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00007116 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007117 }
7118
Dan Gohman475871a2008-07-27 21:46:04 +00007119 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007120}
7121
Dan Gohman475871a2008-07-27 21:46:04 +00007122SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007123X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
7124 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007125 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00007126 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007127 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007128
Dan Gohman475871a2008-07-27 21:46:04 +00007129 SDValue N0 = Op.getOperand(0);
7130 SDValue N1 = Op.getOperand(1);
7131 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00007132
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007133 if (VT.getSizeInBits() == 256)
7134 return SDValue();
7135
Dan Gohman8a55ce42009-09-23 21:02:20 +00007136 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00007137 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007138 unsigned Opc;
7139 if (VT == MVT::v8i16)
7140 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007141 else if (VT == MVT::v16i8)
7142 Opc = X86ISD::PINSRB;
7143 else
7144 Opc = X86ISD::PINSRB;
7145
Nate Begeman14d12ca2008-02-11 04:19:36 +00007146 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
7147 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00007148 if (N1.getValueType() != MVT::i32)
7149 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7150 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007151 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00007152 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00007153 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00007154 // Bits [7:6] of the constant are the source select. This will always be
7155 // zero here. The DAG Combiner may combine an extract_elt index into these
7156 // bits. For example (insert (extract, 3), 2) could be matched by putting
7157 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00007158 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00007159 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00007160 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00007161 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007162 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00007163 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00007164 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00007165 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Pete Coopera77214a2011-11-14 19:38:42 +00007166 } else if ((EltVT == MVT::i32 || EltVT == MVT::i64) &&
7167 isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00007168 // PINSR* works with constant index.
7169 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00007170 }
Dan Gohman475871a2008-07-27 21:46:04 +00007171 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007172}
7173
Dan Gohman475871a2008-07-27 21:46:04 +00007174SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007175X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007176 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00007177 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007178
David Greene6b381262011-02-09 15:32:06 +00007179 DebugLoc dl = Op.getDebugLoc();
7180 SDValue N0 = Op.getOperand(0);
7181 SDValue N1 = Op.getOperand(1);
7182 SDValue N2 = Op.getOperand(2);
7183
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007184 // If this is a 256-bit vector result, first extract the 128-bit vector,
7185 // insert the element into the extracted half and then place it back.
7186 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00007187 if (!isa<ConstantSDNode>(N2))
7188 return SDValue();
7189
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007190 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00007191 unsigned NumElems = VT.getVectorNumElements();
7192 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007193 bool Upper = IdxVal >= NumElems/2;
7194 SDValue Ins128Idx = DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32);
7195 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007196
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007197 // Insert the element into the desired half.
7198 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
7199 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00007200
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007201 // Insert the changed part back to the 256-bit vector
7202 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007203 }
7204
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007205 if (Subtarget->hasSSE41() || Subtarget->hasAVX())
Nate Begeman14d12ca2008-02-11 04:19:36 +00007206 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
7207
Dan Gohman8a55ce42009-09-23 21:02:20 +00007208 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00007209 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00007210
Dan Gohman8a55ce42009-09-23 21:02:20 +00007211 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00007212 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
7213 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00007214 if (N1.getValueType() != MVT::i32)
7215 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7216 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007217 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00007218 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007219 }
Dan Gohman475871a2008-07-27 21:46:04 +00007220 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007221}
7222
Dan Gohman475871a2008-07-27 21:46:04 +00007223SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007224X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007225 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007226 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00007227 EVT OpVT = Op.getValueType();
7228
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007229 // If this is a 256-bit vector result, first insert into a 128-bit
7230 // vector and then insert into the 256-bit vector.
7231 if (OpVT.getSizeInBits() > 128) {
7232 // Insert into a 128-bit vector.
7233 EVT VT128 = EVT::getVectorVT(*Context,
7234 OpVT.getVectorElementType(),
7235 OpVT.getVectorNumElements() / 2);
7236
7237 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
7238
7239 // Insert the 128-bit vector.
7240 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
7241 DAG.getConstant(0, MVT::i32),
7242 DAG, dl);
7243 }
7244
Chris Lattnerf172ecd2010-07-04 23:07:25 +00007245 if (Op.getValueType() == MVT::v1i64 &&
7246 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00007247 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00007248
Owen Anderson825b72b2009-08-11 20:47:22 +00007249 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00007250 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
7251 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007252 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00007253 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007254}
7255
David Greene91585092011-01-26 15:38:49 +00007256// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
7257// a simple subregister reference or explicit instructions to grab
7258// upper bits of a vector.
7259SDValue
7260X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7261 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00007262 DebugLoc dl = Op.getNode()->getDebugLoc();
7263 SDValue Vec = Op.getNode()->getOperand(0);
7264 SDValue Idx = Op.getNode()->getOperand(1);
7265
7266 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
7267 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
7268 return Extract128BitVector(Vec, Idx, DAG, dl);
7269 }
David Greene91585092011-01-26 15:38:49 +00007270 }
7271 return SDValue();
7272}
7273
David Greenecfe33c42011-01-26 19:13:22 +00007274// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7275// simple superregister reference or explicit instructions to insert
7276// the upper bits of a vector.
7277SDValue
7278X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7279 if (Subtarget->hasAVX()) {
7280 DebugLoc dl = Op.getNode()->getDebugLoc();
7281 SDValue Vec = Op.getNode()->getOperand(0);
7282 SDValue SubVec = Op.getNode()->getOperand(1);
7283 SDValue Idx = Op.getNode()->getOperand(2);
7284
7285 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
7286 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00007287 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007288 }
7289 }
7290 return SDValue();
7291}
7292
Bill Wendling056292f2008-09-16 21:48:12 +00007293// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7294// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7295// one of the above mentioned nodes. It has to be wrapped because otherwise
7296// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7297// be used to form addressing mode. These wrapped nodes will be selected
7298// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007299SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007300X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007301 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007302
Chris Lattner41621a22009-06-26 19:22:52 +00007303 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7304 // global base reg.
7305 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007306 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007307 CodeModel::Model M = getTargetMachine().getCodeModel();
7308
Chris Lattner4f066492009-07-11 20:29:19 +00007309 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007310 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007311 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007312 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007313 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007314 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007315 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007316
Evan Cheng1606e8e2009-03-13 07:51:59 +00007317 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007318 CP->getAlignment(),
7319 CP->getOffset(), OpFlag);
7320 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007321 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007322 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007323 if (OpFlag) {
7324 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007325 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007326 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007327 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007328 }
7329
7330 return Result;
7331}
7332
Dan Gohmand858e902010-04-17 15:26:15 +00007333SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007334 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007335
Chris Lattner18c59872009-06-27 04:16:01 +00007336 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7337 // global base reg.
7338 unsigned char OpFlag = 0;
7339 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007340 CodeModel::Model M = getTargetMachine().getCodeModel();
7341
Chris Lattner4f066492009-07-11 20:29:19 +00007342 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007343 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007344 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007345 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007346 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007347 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007348 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007349
Chris Lattner18c59872009-06-27 04:16:01 +00007350 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7351 OpFlag);
7352 DebugLoc DL = JT->getDebugLoc();
7353 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007354
Chris Lattner18c59872009-06-27 04:16:01 +00007355 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007356 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007357 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7358 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007359 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007360 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007361
Chris Lattner18c59872009-06-27 04:16:01 +00007362 return Result;
7363}
7364
7365SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007366X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007367 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007368
Chris Lattner18c59872009-06-27 04:16:01 +00007369 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7370 // global base reg.
7371 unsigned char OpFlag = 0;
7372 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007373 CodeModel::Model M = getTargetMachine().getCodeModel();
7374
Chris Lattner4f066492009-07-11 20:29:19 +00007375 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007376 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7377 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7378 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007379 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007380 } else if (Subtarget->isPICStyleGOT()) {
7381 OpFlag = X86II::MO_GOT;
7382 } else if (Subtarget->isPICStyleStubPIC()) {
7383 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7384 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7385 OpFlag = X86II::MO_DARWIN_NONLAZY;
7386 }
Eric Christopherfd179292009-08-27 18:07:15 +00007387
Chris Lattner18c59872009-06-27 04:16:01 +00007388 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007389
Chris Lattner18c59872009-06-27 04:16:01 +00007390 DebugLoc DL = Op.getDebugLoc();
7391 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007392
7393
Chris Lattner18c59872009-06-27 04:16:01 +00007394 // With PIC, the address is actually $g + Offset.
7395 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007396 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007397 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7398 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007399 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007400 Result);
7401 }
Eric Christopherfd179292009-08-27 18:07:15 +00007402
Eli Friedman586272d2011-08-11 01:48:05 +00007403 // For symbols that require a load from a stub to get the address, emit the
7404 // load.
7405 if (isGlobalStubReference(OpFlag))
7406 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007407 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007408
Chris Lattner18c59872009-06-27 04:16:01 +00007409 return Result;
7410}
7411
Dan Gohman475871a2008-07-27 21:46:04 +00007412SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007413X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007414 // Create the TargetBlockAddressAddress node.
7415 unsigned char OpFlags =
7416 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007417 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007418 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007419 DebugLoc dl = Op.getDebugLoc();
7420 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7421 /*isTarget=*/true, OpFlags);
7422
Dan Gohmanf705adb2009-10-30 01:28:02 +00007423 if (Subtarget->isPICStyleRIPRel() &&
7424 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007425 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7426 else
7427 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007428
Dan Gohman29cbade2009-11-20 23:18:13 +00007429 // With PIC, the address is actually $g + Offset.
7430 if (isGlobalRelativeToPICBase(OpFlags)) {
7431 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7432 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7433 Result);
7434 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007435
7436 return Result;
7437}
7438
7439SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007440X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007441 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007442 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007443 // Create the TargetGlobalAddress node, folding in the constant
7444 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007445 unsigned char OpFlags =
7446 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007447 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007448 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007449 if (OpFlags == X86II::MO_NO_FLAG &&
7450 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007451 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007452 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007453 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007454 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007455 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007456 }
Eric Christopherfd179292009-08-27 18:07:15 +00007457
Chris Lattner4f066492009-07-11 20:29:19 +00007458 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007459 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007460 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7461 else
7462 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007463
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007464 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007465 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007466 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7467 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007468 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007469 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007470
Chris Lattner36c25012009-07-10 07:34:39 +00007471 // For globals that require a load from a stub to get the address, emit the
7472 // load.
7473 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007474 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007475 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007476
Dan Gohman6520e202008-10-18 02:06:02 +00007477 // If there was a non-zero offset that we didn't fold, create an explicit
7478 // addition for it.
7479 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007480 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007481 DAG.getConstant(Offset, getPointerTy()));
7482
Evan Cheng0db9fe62006-04-25 20:13:52 +00007483 return Result;
7484}
7485
Evan Chengda43bcf2008-09-24 00:05:32 +00007486SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007487X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007488 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007489 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007490 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007491}
7492
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007493static SDValue
7494GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007495 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007496 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007497 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007498 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007499 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007500 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007501 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007502 GA->getOffset(),
7503 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007504 if (InFlag) {
7505 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007506 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007507 } else {
7508 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007509 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007510 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007511
7512 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007513 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007514
Rafael Espindola15f1b662009-04-24 12:59:40 +00007515 SDValue Flag = Chain.getValue(1);
7516 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007517}
7518
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007519// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007520static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007521LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007522 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007523 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007524 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7525 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007526 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007527 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007528 InFlag = Chain.getValue(1);
7529
Chris Lattnerb903bed2009-06-26 21:20:29 +00007530 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007531}
7532
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007533// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007534static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007535LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007536 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007537 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7538 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007539}
7540
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007541// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7542// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007543static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007544 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00007545 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007546 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007547
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007548 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7549 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7550 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007551
Michael J. Spencerec38de22010-10-10 22:04:20 +00007552 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007553 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007554 MachinePointerInfo(Ptr),
7555 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007556
Chris Lattnerb903bed2009-06-26 21:20:29 +00007557 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007558 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7559 // initialexec.
7560 unsigned WrapperKind = X86ISD::Wrapper;
7561 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007562 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00007563 } else if (is64Bit) {
7564 assert(model == TLSModel::InitialExec);
7565 OperandFlags = X86II::MO_GOTTPOFF;
7566 WrapperKind = X86ISD::WrapperRIP;
7567 } else {
7568 assert(model == TLSModel::InitialExec);
7569 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00007570 }
Eric Christopherfd179292009-08-27 18:07:15 +00007571
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007572 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7573 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007574 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007575 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007576 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007577 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007578
Rafael Espindola9a580232009-02-27 13:37:18 +00007579 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007580 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007581 MachinePointerInfo::getGOT(), false, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007582
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007583 // The address of the thread local variable is the add of the thread
7584 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007585 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007586}
7587
Dan Gohman475871a2008-07-27 21:46:04 +00007588SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007589X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007590
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007591 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007592 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007593
Eric Christopher30ef0e52010-06-03 04:07:48 +00007594 if (Subtarget->isTargetELF()) {
7595 // TODO: implement the "local dynamic" model
7596 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00007597
Eric Christopher30ef0e52010-06-03 04:07:48 +00007598 // If GV is an alias then use the aliasee for determining
7599 // thread-localness.
7600 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7601 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007602
7603 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00007604 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007605
Eric Christopher30ef0e52010-06-03 04:07:48 +00007606 switch (model) {
7607 case TLSModel::GeneralDynamic:
7608 case TLSModel::LocalDynamic: // not implemented
7609 if (Subtarget->is64Bit())
7610 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7611 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007612
Eric Christopher30ef0e52010-06-03 04:07:48 +00007613 case TLSModel::InitialExec:
7614 case TLSModel::LocalExec:
7615 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7616 Subtarget->is64Bit());
7617 }
7618 } else if (Subtarget->isTargetDarwin()) {
7619 // Darwin only has one model of TLS. Lower to that.
7620 unsigned char OpFlag = 0;
7621 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7622 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007623
Eric Christopher30ef0e52010-06-03 04:07:48 +00007624 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7625 // global base reg.
7626 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7627 !Subtarget->is64Bit();
7628 if (PIC32)
7629 OpFlag = X86II::MO_TLVP_PIC_BASE;
7630 else
7631 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007632 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007633 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007634 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007635 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007636 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007637
Eric Christopher30ef0e52010-06-03 04:07:48 +00007638 // With PIC32, the address is actually $g + Offset.
7639 if (PIC32)
7640 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7641 DAG.getNode(X86ISD::GlobalBaseReg,
7642 DebugLoc(), getPointerTy()),
7643 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007644
Eric Christopher30ef0e52010-06-03 04:07:48 +00007645 // Lowering the machine isd will make sure everything is in the right
7646 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007647 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007648 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007649 SDValue Args[] = { Chain, Offset };
7650 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007651
Eric Christopher30ef0e52010-06-03 04:07:48 +00007652 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7653 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7654 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007655
Eric Christopher30ef0e52010-06-03 04:07:48 +00007656 // And our return value (tls address) is in the standard call return value
7657 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007658 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007659 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7660 Chain.getValue(1));
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007661 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007662
Eric Christopher30ef0e52010-06-03 04:07:48 +00007663 assert(false &&
7664 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00007665
Torok Edwinc23197a2009-07-14 16:55:14 +00007666 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00007667 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007668}
7669
Evan Cheng0db9fe62006-04-25 20:13:52 +00007670
Nadav Rotem43012222011-05-11 08:12:09 +00007671/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00007672/// take a 2 x i32 value to shift plus a shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +00007673SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00007674 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007675 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007676 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007677 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007678 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007679 SDValue ShOpLo = Op.getOperand(0);
7680 SDValue ShOpHi = Op.getOperand(1);
7681 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007682 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007683 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007684 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007685
Dan Gohman475871a2008-07-27 21:46:04 +00007686 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007687 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007688 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7689 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007690 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007691 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7692 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007693 }
Evan Chenge3413162006-01-09 18:33:28 +00007694
Owen Anderson825b72b2009-08-11 20:47:22 +00007695 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7696 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007697 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007698 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007699
Dan Gohman475871a2008-07-27 21:46:04 +00007700 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007701 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007702 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7703 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007704
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007705 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007706 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7707 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007708 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007709 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7710 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007711 }
7712
Dan Gohman475871a2008-07-27 21:46:04 +00007713 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007714 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007715}
Evan Chenga3195e82006-01-12 22:54:21 +00007716
Dan Gohmand858e902010-04-17 15:26:15 +00007717SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7718 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007719 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007720
Dale Johannesen0488fb62010-09-30 23:57:10 +00007721 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007722 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007723
Owen Anderson825b72b2009-08-11 20:47:22 +00007724 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007725 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007726
Eli Friedman36df4992009-05-27 00:47:34 +00007727 // These are really Legal; return the operand so the caller accepts it as
7728 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007729 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007730 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007731 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007732 Subtarget->is64Bit()) {
7733 return Op;
7734 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007735
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007736 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007737 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007738 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007739 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007740 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007741 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007742 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007743 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007744 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007745 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7746}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007747
Owen Andersone50ed302009-08-10 22:56:29 +00007748SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007749 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007750 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007751 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007752 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007753 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007754 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007755 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007756 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007757 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007758 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007759
Chris Lattner492a43e2010-09-22 01:28:21 +00007760 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007761
Stuart Hastings84be9582011-06-02 15:57:11 +00007762 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7763 MachineMemOperand *MMO;
7764 if (FI) {
7765 int SSFI = FI->getIndex();
7766 MMO =
7767 DAG.getMachineFunction()
7768 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7769 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7770 } else {
7771 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7772 StackSlot = StackSlot.getOperand(1);
7773 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007774 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007775 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7776 X86ISD::FILD, DL,
7777 Tys, Ops, array_lengthof(Ops),
7778 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007779
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007780 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007781 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007782 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007783
7784 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7785 // shouldn't be necessary except that RFP cannot be live across
7786 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007787 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007788 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7789 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007790 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007791 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007792 SDValue Ops[] = {
7793 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7794 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007795 MachineMemOperand *MMO =
7796 DAG.getMachineFunction()
7797 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007798 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007799
Chris Lattner492a43e2010-09-22 01:28:21 +00007800 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7801 Ops, array_lengthof(Ops),
7802 Op.getValueType(), MMO);
7803 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007804 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007805 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007806 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007807
Evan Cheng0db9fe62006-04-25 20:13:52 +00007808 return Result;
7809}
7810
Bill Wendling8b8a6362009-01-17 03:56:04 +00007811// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007812SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7813 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00007814 // This algorithm is not obvious. Here it is in C code, more or less:
7815 /*
7816 double uint64_to_double( uint32_t hi, uint32_t lo ) {
7817 static const __m128i exp = { 0x4330000045300000ULL, 0 };
7818 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00007819
Bill Wendling8b8a6362009-01-17 03:56:04 +00007820 // Copy ints to xmm registers.
7821 __m128i xh = _mm_cvtsi32_si128( hi );
7822 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00007823
Bill Wendling8b8a6362009-01-17 03:56:04 +00007824 // Combine into low half of a single xmm register.
7825 __m128i x = _mm_unpacklo_epi32( xh, xl );
7826 __m128d d;
7827 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00007828
Bill Wendling8b8a6362009-01-17 03:56:04 +00007829 // Merge in appropriate exponents to give the integer bits the right
7830 // magnitude.
7831 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00007832
Bill Wendling8b8a6362009-01-17 03:56:04 +00007833 // Subtract away the biases to deal with the IEEE-754 double precision
7834 // implicit 1.
7835 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00007836
Bill Wendling8b8a6362009-01-17 03:56:04 +00007837 // All conversions up to here are exact. The correctly rounded result is
7838 // calculated using the current rounding mode using the following
7839 // horizontal add.
7840 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
7841 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
7842 // store doesn't really need to be here (except
7843 // maybe to zero the other double)
7844 return sd;
7845 }
7846 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007847
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007848 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007849 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007850
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007851 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00007852 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00007853 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
7854 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
7855 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
7856 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007857 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007858 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007859
Bill Wendling8b8a6362009-01-17 03:56:04 +00007860 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00007861 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007862 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00007863 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007864 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007865 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007866 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007867
Owen Anderson825b72b2009-08-11 20:47:22 +00007868 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7869 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00007870 Op.getOperand(0),
7871 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007872 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7873 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00007874 Op.getOperand(0),
7875 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007876 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
7877 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007878 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007879 false, false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00007880 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007881 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck2);
Owen Anderson825b72b2009-08-11 20:47:22 +00007882 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007883 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007884 false, false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00007885 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007886
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007887 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00007888 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00007889 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
7890 DAG.getUNDEF(MVT::v2f64), ShufMask);
7891 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
7892 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007893 DAG.getIntPtrConstant(0));
7894}
7895
Bill Wendling8b8a6362009-01-17 03:56:04 +00007896// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007897SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7898 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007899 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007900 // FP constant to bias correct the final result.
7901 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007902 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007903
7904 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007905 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007906 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007907
Eli Friedmanf3704762011-08-29 21:15:46 +00007908 // Zero out the upper parts of the register.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00007909 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget->hasXMMInt(),
7910 DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007911
Owen Anderson825b72b2009-08-11 20:47:22 +00007912 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007913 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007914 DAG.getIntPtrConstant(0));
7915
7916 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007917 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007918 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007919 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007920 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007921 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007922 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007923 MVT::v2f64, Bias)));
7924 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007925 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007926 DAG.getIntPtrConstant(0));
7927
7928 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007929 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007930
7931 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007932 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007933
Owen Anderson825b72b2009-08-11 20:47:22 +00007934 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007935 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007936 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007937 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007938 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007939 }
7940
7941 // Handle final rounding.
7942 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007943}
7944
Dan Gohmand858e902010-04-17 15:26:15 +00007945SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7946 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007947 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007948 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007949
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007950 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007951 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7952 // the optimization here.
7953 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007954 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007955
Owen Andersone50ed302009-08-10 22:56:29 +00007956 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007957 EVT DstVT = Op.getValueType();
7958 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007959 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007960 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007961 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007962
7963 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007964 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007965 if (SrcVT == MVT::i32) {
7966 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7967 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7968 getPointerTy(), StackSlot, WordOff);
7969 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007970 StackSlot, MachinePointerInfo(),
7971 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007972 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007973 OffsetSlot, MachinePointerInfo(),
7974 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007975 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7976 return Fild;
7977 }
7978
7979 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7980 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007981 StackSlot, MachinePointerInfo(),
7982 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007983 // For i64 source, we need to add the appropriate power of 2 if the input
7984 // was negative. This is the same as the optimization in
7985 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7986 // we must be careful to do the computation in x87 extended precision, not
7987 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007988 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7989 MachineMemOperand *MMO =
7990 DAG.getMachineFunction()
7991 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7992 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007993
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007994 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7995 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007996 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7997 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007998
7999 APInt FF(32, 0x5F800000ULL);
8000
8001 // Check whether the sign bit is set.
8002 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
8003 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
8004 ISD::SETLT);
8005
8006 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
8007 SDValue FudgePtr = DAG.getConstantPool(
8008 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
8009 getPointerTy());
8010
8011 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
8012 SDValue Zero = DAG.getIntPtrConstant(0);
8013 SDValue Four = DAG.getIntPtrConstant(4);
8014 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
8015 Zero, Four);
8016 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
8017
8018 // Load the value out, extending it from f32 to f80.
8019 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00008020 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00008021 FudgePtr, MachinePointerInfo::getConstantPool(),
8022 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008023 // Extend everything to 80 bits to force it to be done on x87.
8024 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
8025 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00008026}
8027
Dan Gohman475871a2008-07-27 21:46:04 +00008028std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00008029FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00008030 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00008031
Owen Andersone50ed302009-08-10 22:56:29 +00008032 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00008033
8034 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008035 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
8036 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00008037 }
8038
Owen Anderson825b72b2009-08-11 20:47:22 +00008039 assert(DstTy.getSimpleVT() <= MVT::i64 &&
8040 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00008041 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00008042
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00008043 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00008044 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00008045 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00008046 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00008047 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008048 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00008049 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00008050 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00008051
Evan Cheng87c89352007-10-15 20:11:21 +00008052 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
8053 // stack slot.
8054 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00008055 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00008056 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00008057 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00008058
Michael J. Spencerec38de22010-10-10 22:04:20 +00008059
8060
Evan Cheng0db9fe62006-04-25 20:13:52 +00008061 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00008062 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008063 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00008064 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
8065 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
8066 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00008067 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008068
Dan Gohman475871a2008-07-27 21:46:04 +00008069 SDValue Chain = DAG.getEntryNode();
8070 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00008071 EVT TheVT = Op.getOperand(0).getValueType();
8072 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008073 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00008074 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00008075 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00008076 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008077 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00008078 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00008079 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00008080 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00008081
Chris Lattner492a43e2010-09-22 01:28:21 +00008082 MachineMemOperand *MMO =
8083 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8084 MachineMemOperand::MOLoad, MemSize, MemSize);
8085 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
8086 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008087 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00008088 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008089 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
8090 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00008091
Chris Lattner07290932010-09-22 01:05:16 +00008092 MachineMemOperand *MMO =
8093 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8094 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008095
Evan Cheng0db9fe62006-04-25 20:13:52 +00008096 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00008097 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00008098 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
8099 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00008100
Chris Lattner27a6c732007-11-24 07:07:01 +00008101 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008102}
8103
Dan Gohmand858e902010-04-17 15:26:15 +00008104SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
8105 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00008106 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00008107 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00008108
Eli Friedman948e95a2009-05-23 09:59:16 +00008109 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00008110 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00008111 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
8112 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00008113
Chris Lattner27a6c732007-11-24 07:07:01 +00008114 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008115 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008116 FIST, StackSlot, MachinePointerInfo(),
8117 false, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00008118}
8119
Dan Gohmand858e902010-04-17 15:26:15 +00008120SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
8121 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00008122 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
8123 SDValue FIST = Vals.first, StackSlot = Vals.second;
8124 assert(FIST.getNode() && "Unexpected failure");
8125
8126 // Load the result.
8127 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008128 FIST, StackSlot, MachinePointerInfo(),
8129 false, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00008130}
8131
Dan Gohmand858e902010-04-17 15:26:15 +00008132SDValue X86TargetLowering::LowerFABS(SDValue Op,
8133 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008134 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008135 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008136 EVT VT = Op.getValueType();
8137 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008138 if (VT.isVector())
8139 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00008140 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008141 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008142 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00008143 CV.push_back(C);
8144 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008145 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008146 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00008147 CV.push_back(C);
8148 CV.push_back(C);
8149 CV.push_back(C);
8150 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008151 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008152 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008153 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008154 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008155 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008156 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008157 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008158}
8159
Dan Gohmand858e902010-04-17 15:26:15 +00008160SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008161 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008162 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008163 EVT VT = Op.getValueType();
8164 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00008165 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00008166 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00008167 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008168 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008169 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00008170 CV.push_back(C);
8171 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008172 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008173 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00008174 CV.push_back(C);
8175 CV.push_back(C);
8176 CV.push_back(C);
8177 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008178 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008179 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008180 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008181 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008182 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008183 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00008184 if (VT.isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008185 return DAG.getNode(ISD::BITCAST, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008186 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008187 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00008188 Op.getOperand(0)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008189 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00008190 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00008191 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00008192 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008193}
8194
Dan Gohmand858e902010-04-17 15:26:15 +00008195SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008196 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00008197 SDValue Op0 = Op.getOperand(0);
8198 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008199 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008200 EVT VT = Op.getValueType();
8201 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00008202
8203 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008204 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008205 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008206 SrcVT = VT;
8207 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008208 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008209 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008210 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008211 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008212 }
8213
8214 // At this point the operands and the result should have the same
8215 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00008216
Evan Cheng68c47cb2007-01-05 07:55:56 +00008217 // First get the sign bit of second operand.
8218 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008219 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008220 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
8221 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008222 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008223 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
8224 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8225 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8226 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008227 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008228 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008229 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008230 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008231 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008232 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008233 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008234
8235 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008236 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008237 // Op0 is MVT::f32, Op1 is MVT::f64.
8238 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
8239 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
8240 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008241 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00008242 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00008243 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008244 }
8245
Evan Cheng73d6cf12007-01-05 21:37:56 +00008246 // Clear first operand sign bit.
8247 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00008248 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008249 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
8250 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008251 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008252 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
8253 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8254 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8255 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008256 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008257 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008258 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008259 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008260 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008261 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008262 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008263
8264 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008265 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008266}
8267
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008268SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
8269 SDValue N0 = Op.getOperand(0);
8270 DebugLoc dl = Op.getDebugLoc();
8271 EVT VT = Op.getValueType();
8272
8273 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8274 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8275 DAG.getConstant(1, VT));
8276 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8277}
8278
Dan Gohman076aee32009-03-04 19:44:21 +00008279/// Emit nodes that will be selected as "test Op0,Op0", or something
8280/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008281SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008282 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008283 DebugLoc dl = Op.getDebugLoc();
8284
Dan Gohman31125812009-03-07 01:58:32 +00008285 // CF and OF aren't always set the way we want. Determine which
8286 // of these we need.
8287 bool NeedCF = false;
8288 bool NeedOF = false;
8289 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008290 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008291 case X86::COND_A: case X86::COND_AE:
8292 case X86::COND_B: case X86::COND_BE:
8293 NeedCF = true;
8294 break;
8295 case X86::COND_G: case X86::COND_GE:
8296 case X86::COND_L: case X86::COND_LE:
8297 case X86::COND_O: case X86::COND_NO:
8298 NeedOF = true;
8299 break;
Dan Gohman31125812009-03-07 01:58:32 +00008300 }
8301
Dan Gohman076aee32009-03-04 19:44:21 +00008302 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008303 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8304 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008305 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8306 // Emit a CMP with 0, which is the TEST pattern.
8307 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8308 DAG.getConstant(0, Op.getValueType()));
8309
8310 unsigned Opcode = 0;
8311 unsigned NumOperands = 0;
8312 switch (Op.getNode()->getOpcode()) {
8313 case ISD::ADD:
8314 // Due to an isel shortcoming, be conservative if this add is likely to be
8315 // selected as part of a load-modify-store instruction. When the root node
8316 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8317 // uses of other nodes in the match, such as the ADD in this case. This
8318 // leads to the ADD being left around and reselected, with the result being
8319 // two adds in the output. Alas, even if none our users are stores, that
8320 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8321 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8322 // climbing the DAG back to the root, and it doesn't seem to be worth the
8323 // effort.
8324 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008325 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8326 if (UI->getOpcode() != ISD::CopyToReg &&
8327 UI->getOpcode() != ISD::SETCC &&
8328 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008329 goto default_case;
8330
8331 if (ConstantSDNode *C =
8332 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8333 // An add of one will be selected as an INC.
8334 if (C->getAPIntValue() == 1) {
8335 Opcode = X86ISD::INC;
8336 NumOperands = 1;
8337 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008338 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008339
8340 // An add of negative one (subtract of one) will be selected as a DEC.
8341 if (C->getAPIntValue().isAllOnesValue()) {
8342 Opcode = X86ISD::DEC;
8343 NumOperands = 1;
8344 break;
8345 }
Dan Gohman076aee32009-03-04 19:44:21 +00008346 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008347
8348 // Otherwise use a regular EFLAGS-setting add.
8349 Opcode = X86ISD::ADD;
8350 NumOperands = 2;
8351 break;
8352 case ISD::AND: {
8353 // If the primary and result isn't used, don't bother using X86ISD::AND,
8354 // because a TEST instruction will be better.
8355 bool NonFlagUse = false;
8356 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8357 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8358 SDNode *User = *UI;
8359 unsigned UOpNo = UI.getOperandNo();
8360 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8361 // Look pass truncate.
8362 UOpNo = User->use_begin().getOperandNo();
8363 User = *User->use_begin();
8364 }
8365
8366 if (User->getOpcode() != ISD::BRCOND &&
8367 User->getOpcode() != ISD::SETCC &&
8368 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8369 NonFlagUse = true;
8370 break;
8371 }
Dan Gohman076aee32009-03-04 19:44:21 +00008372 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008373
8374 if (!NonFlagUse)
8375 break;
8376 }
8377 // FALL THROUGH
8378 case ISD::SUB:
8379 case ISD::OR:
8380 case ISD::XOR:
8381 // Due to the ISEL shortcoming noted above, be conservative if this op is
8382 // likely to be selected as part of a load-modify-store instruction.
8383 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8384 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8385 if (UI->getOpcode() == ISD::STORE)
8386 goto default_case;
8387
8388 // Otherwise use a regular EFLAGS-setting instruction.
8389 switch (Op.getNode()->getOpcode()) {
8390 default: llvm_unreachable("unexpected operator!");
8391 case ISD::SUB: Opcode = X86ISD::SUB; break;
8392 case ISD::OR: Opcode = X86ISD::OR; break;
8393 case ISD::XOR: Opcode = X86ISD::XOR; break;
8394 case ISD::AND: Opcode = X86ISD::AND; break;
8395 }
8396
8397 NumOperands = 2;
8398 break;
8399 case X86ISD::ADD:
8400 case X86ISD::SUB:
8401 case X86ISD::INC:
8402 case X86ISD::DEC:
8403 case X86ISD::OR:
8404 case X86ISD::XOR:
8405 case X86ISD::AND:
8406 return SDValue(Op.getNode(), 1);
8407 default:
8408 default_case:
8409 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008410 }
8411
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008412 if (Opcode == 0)
8413 // Emit a CMP with 0, which is the TEST pattern.
8414 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8415 DAG.getConstant(0, Op.getValueType()));
8416
8417 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8418 SmallVector<SDValue, 4> Ops;
8419 for (unsigned i = 0; i != NumOperands; ++i)
8420 Ops.push_back(Op.getOperand(i));
8421
8422 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8423 DAG.ReplaceAllUsesWith(Op, New);
8424 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008425}
8426
8427/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8428/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008429SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008430 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008431 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8432 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008433 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008434
8435 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008436 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008437}
8438
Evan Chengd40d03e2010-01-06 19:38:29 +00008439/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8440/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008441SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8442 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008443 SDValue Op0 = And.getOperand(0);
8444 SDValue Op1 = And.getOperand(1);
8445 if (Op0.getOpcode() == ISD::TRUNCATE)
8446 Op0 = Op0.getOperand(0);
8447 if (Op1.getOpcode() == ISD::TRUNCATE)
8448 Op1 = Op1.getOperand(0);
8449
Evan Chengd40d03e2010-01-06 19:38:29 +00008450 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008451 if (Op1.getOpcode() == ISD::SHL)
8452 std::swap(Op0, Op1);
8453 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008454 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8455 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008456 // If we looked past a truncate, check that it's only truncating away
8457 // known zeros.
8458 unsigned BitWidth = Op0.getValueSizeInBits();
8459 unsigned AndBitWidth = And.getValueSizeInBits();
8460 if (BitWidth > AndBitWidth) {
8461 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
8462 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
8463 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8464 return SDValue();
8465 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008466 LHS = Op1;
8467 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008468 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008469 } else if (Op1.getOpcode() == ISD::Constant) {
8470 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
8471 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00008472 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
8473 LHS = AndLHS.getOperand(0);
8474 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008475 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008476 }
Evan Cheng0488db92007-09-25 01:57:46 +00008477
Evan Chengd40d03e2010-01-06 19:38:29 +00008478 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008479 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008480 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008481 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008482 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008483 // Also promote i16 to i32 for performance / code size reason.
8484 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008485 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008486 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008487
Evan Chengd40d03e2010-01-06 19:38:29 +00008488 // If the operand types disagree, extend the shift amount to match. Since
8489 // BT ignores high bits (like shifts) we can use anyextend.
8490 if (LHS.getValueType() != RHS.getValueType())
8491 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008492
Evan Chengd40d03e2010-01-06 19:38:29 +00008493 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8494 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8495 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8496 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008497 }
8498
Evan Cheng54de3ea2010-01-05 06:52:31 +00008499 return SDValue();
8500}
8501
Dan Gohmand858e902010-04-17 15:26:15 +00008502SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008503
8504 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8505
Evan Cheng54de3ea2010-01-05 06:52:31 +00008506 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8507 SDValue Op0 = Op.getOperand(0);
8508 SDValue Op1 = Op.getOperand(1);
8509 DebugLoc dl = Op.getDebugLoc();
8510 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8511
8512 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008513 // Lower (X & (1 << N)) == 0 to BT(X, N).
8514 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8515 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008516 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008517 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008518 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008519 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8520 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8521 if (NewSetCC.getNode())
8522 return NewSetCC;
8523 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008524
Chris Lattner481eebc2010-12-19 21:23:48 +00008525 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8526 // these.
8527 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008528 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008529 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8530 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008531
Chris Lattner481eebc2010-12-19 21:23:48 +00008532 // If the input is a setcc, then reuse the input setcc or use a new one with
8533 // the inverted condition.
8534 if (Op0.getOpcode() == X86ISD::SETCC) {
8535 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8536 bool Invert = (CC == ISD::SETNE) ^
8537 cast<ConstantSDNode>(Op1)->isNullValue();
8538 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008539
Evan Cheng2c755ba2010-02-27 07:36:59 +00008540 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008541 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8542 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8543 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008544 }
8545
Evan Chenge5b51ac2010-04-17 06:13:15 +00008546 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008547 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008548 if (X86CC == X86::COND_INVALID)
8549 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008550
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008551 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008552 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008553 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008554}
8555
Craig Topper89af15e2011-09-18 08:03:58 +00008556// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008557// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008558static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008559 EVT VT = Op.getValueType();
8560
Duncan Sands28b77e92011-09-06 19:07:46 +00008561 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008562 "Unsupported value type for operation");
8563
8564 int NumElems = VT.getVectorNumElements();
8565 DebugLoc dl = Op.getDebugLoc();
8566 SDValue CC = Op.getOperand(2);
8567 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
8568 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
8569
8570 // Extract the LHS vectors
8571 SDValue LHS = Op.getOperand(0);
8572 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
8573 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
8574
8575 // Extract the RHS vectors
8576 SDValue RHS = Op.getOperand(1);
8577 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
8578 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
8579
8580 // Issue the operation on the smaller types and concatenate the result back
8581 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8582 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8583 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8584 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8585 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8586}
8587
8588
Dan Gohmand858e902010-04-17 15:26:15 +00008589SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008590 SDValue Cond;
8591 SDValue Op0 = Op.getOperand(0);
8592 SDValue Op1 = Op.getOperand(1);
8593 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008594 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008595 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8596 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008597 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008598
8599 if (isFP) {
8600 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008601 EVT EltVT = Op0.getValueType().getVectorElementType();
8602 assert(EltVT == MVT::f32 || EltVT == MVT::f64);
8603
8604 unsigned Opc = EltVT == MVT::f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00008605 bool Swap = false;
8606
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008607 // SSE Condition code mapping:
8608 // 0 - EQ
8609 // 1 - LT
8610 // 2 - LE
8611 // 3 - UNORD
8612 // 4 - NEQ
8613 // 5 - NLT
8614 // 6 - NLE
8615 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008616 switch (SetCCOpcode) {
8617 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008618 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008619 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008620 case ISD::SETOGT:
8621 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008622 case ISD::SETLT:
8623 case ISD::SETOLT: SSECC = 1; break;
8624 case ISD::SETOGE:
8625 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008626 case ISD::SETLE:
8627 case ISD::SETOLE: SSECC = 2; break;
8628 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008629 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008630 case ISD::SETNE: SSECC = 4; break;
8631 case ISD::SETULE: Swap = true;
8632 case ISD::SETUGE: SSECC = 5; break;
8633 case ISD::SETULT: Swap = true;
8634 case ISD::SETUGT: SSECC = 6; break;
8635 case ISD::SETO: SSECC = 7; break;
8636 }
8637 if (Swap)
8638 std::swap(Op0, Op1);
8639
Nate Begemanfb8ead02008-07-25 19:05:58 +00008640 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008641 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008642 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008643 SDValue UNORD, EQ;
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008644 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
8645 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008646 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper0a150352011-11-09 08:06:13 +00008647 } else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008648 SDValue ORD, NEQ;
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008649 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
8650 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008651 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008652 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008653 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008654 }
8655 // Handle all other FP comparisons here.
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008656 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008657 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008658
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008659 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008660 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008661 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008662
Nate Begeman30a0de92008-07-17 16:51:19 +00008663 // We are handling one of the integer comparisons here. Since SSE only has
8664 // GT and EQ comparisons for integer, swapping operands and multiple
8665 // operations may be required for some comparisons.
8666 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
8667 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008668
Craig Topper0a150352011-11-09 08:06:13 +00008669 switch (VT.getVectorElementType().getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00008670 default: break;
Craig Topper0a150352011-11-09 08:06:13 +00008671 case MVT::i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
8672 case MVT::i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
8673 case MVT::i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
8674 case MVT::i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008675 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008676
Nate Begeman30a0de92008-07-17 16:51:19 +00008677 switch (SetCCOpcode) {
8678 default: break;
8679 case ISD::SETNE: Invert = true;
8680 case ISD::SETEQ: Opc = EQOpc; break;
8681 case ISD::SETLT: Swap = true;
8682 case ISD::SETGT: Opc = GTOpc; break;
8683 case ISD::SETGE: Swap = true;
8684 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
8685 case ISD::SETULT: Swap = true;
8686 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
8687 case ISD::SETUGE: Swap = true;
8688 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
8689 }
8690 if (Swap)
8691 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008692
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008693 // Check that the operation in question is available (most are plain SSE2,
8694 // but PCMPGTQ and PCMPEQQ have different requirements).
8695 if (Opc == X86ISD::PCMPGTQ && !Subtarget->hasSSE42() && !Subtarget->hasAVX())
8696 return SDValue();
8697 if (Opc == X86ISD::PCMPEQQ && !Subtarget->hasSSE41() && !Subtarget->hasAVX())
8698 return SDValue();
8699
Nate Begeman30a0de92008-07-17 16:51:19 +00008700 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8701 // bits of the inputs before performing those operations.
8702 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008703 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008704 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8705 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008706 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008707 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8708 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008709 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8710 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008711 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008712
Dale Johannesenace16102009-02-03 19:33:06 +00008713 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008714
8715 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008716 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008717 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008718
Nate Begeman30a0de92008-07-17 16:51:19 +00008719 return Result;
8720}
Evan Cheng0488db92007-09-25 01:57:46 +00008721
Evan Cheng370e5342008-12-03 08:38:43 +00008722// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008723static bool isX86LogicalCmp(SDValue Op) {
8724 unsigned Opc = Op.getNode()->getOpcode();
8725 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8726 return true;
8727 if (Op.getResNo() == 1 &&
8728 (Opc == X86ISD::ADD ||
8729 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008730 Opc == X86ISD::ADC ||
8731 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008732 Opc == X86ISD::SMUL ||
8733 Opc == X86ISD::UMUL ||
8734 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008735 Opc == X86ISD::DEC ||
8736 Opc == X86ISD::OR ||
8737 Opc == X86ISD::XOR ||
8738 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008739 return true;
8740
Chris Lattner9637d5b2010-12-05 07:49:54 +00008741 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8742 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008743
Dan Gohman076aee32009-03-04 19:44:21 +00008744 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008745}
8746
Chris Lattnera2b56002010-12-05 01:23:24 +00008747static bool isZero(SDValue V) {
8748 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8749 return C && C->isNullValue();
8750}
8751
Chris Lattner96908b12010-12-05 02:00:51 +00008752static bool isAllOnes(SDValue V) {
8753 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8754 return C && C->isAllOnesValue();
8755}
8756
Dan Gohmand858e902010-04-17 15:26:15 +00008757SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008758 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008759 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008760 SDValue Op1 = Op.getOperand(1);
8761 SDValue Op2 = Op.getOperand(2);
8762 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008763 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008764
Dan Gohman1a492952009-10-20 16:22:37 +00008765 if (Cond.getOpcode() == ISD::SETCC) {
8766 SDValue NewCond = LowerSETCC(Cond, DAG);
8767 if (NewCond.getNode())
8768 Cond = NewCond;
8769 }
Evan Cheng734503b2006-09-11 02:19:56 +00008770
Chris Lattnera2b56002010-12-05 01:23:24 +00008771 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008772 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008773 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008774 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008775 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008776 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8777 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008778 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008779
Chris Lattnera2b56002010-12-05 01:23:24 +00008780 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008781
8782 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008783 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8784 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008785
8786 SDValue CmpOp0 = Cmp.getOperand(0);
8787 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8788 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008789
Chris Lattner96908b12010-12-05 02:00:51 +00008790 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008791 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8792 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008793
Chris Lattner96908b12010-12-05 02:00:51 +00008794 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8795 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008796
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008797 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008798 if (N2C == 0 || !N2C->isNullValue())
8799 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8800 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008801 }
8802 }
8803
Chris Lattnera2b56002010-12-05 01:23:24 +00008804 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008805 if (Cond.getOpcode() == ISD::AND &&
8806 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8807 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008808 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008809 Cond = Cond.getOperand(0);
8810 }
8811
Evan Cheng3f41d662007-10-08 22:16:29 +00008812 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8813 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008814 unsigned CondOpcode = Cond.getOpcode();
8815 if (CondOpcode == X86ISD::SETCC ||
8816 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008817 CC = Cond.getOperand(0);
8818
Dan Gohman475871a2008-07-27 21:46:04 +00008819 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008820 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008821 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008822
Evan Cheng3f41d662007-10-08 22:16:29 +00008823 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008824 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008825 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008826 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008827
Chris Lattnerd1980a52009-03-12 06:52:53 +00008828 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8829 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008830 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008831 addTest = false;
8832 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008833 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8834 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8835 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8836 Cond.getOperand(0).getValueType() != MVT::i8)) {
8837 SDValue LHS = Cond.getOperand(0);
8838 SDValue RHS = Cond.getOperand(1);
8839 unsigned X86Opcode;
8840 unsigned X86Cond;
8841 SDVTList VTs;
8842 switch (CondOpcode) {
8843 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8844 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8845 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8846 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8847 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8848 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8849 default: llvm_unreachable("unexpected overflowing operator");
8850 }
8851 if (CondOpcode == ISD::UMULO)
8852 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8853 MVT::i32);
8854 else
8855 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8856
8857 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8858
8859 if (CondOpcode == ISD::UMULO)
8860 Cond = X86Op.getValue(2);
8861 else
8862 Cond = X86Op.getValue(1);
8863
8864 CC = DAG.getConstant(X86Cond, MVT::i8);
8865 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008866 }
8867
8868 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008869 // Look pass the truncate.
8870 if (Cond.getOpcode() == ISD::TRUNCATE)
8871 Cond = Cond.getOperand(0);
8872
8873 // We know the result of AND is compared against zero. Try to match
8874 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008875 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008876 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008877 if (NewSetCC.getNode()) {
8878 CC = NewSetCC.getOperand(0);
8879 Cond = NewSetCC.getOperand(1);
8880 addTest = false;
8881 }
8882 }
8883 }
8884
8885 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008886 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008887 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008888 }
8889
Benjamin Kramere915ff32010-12-22 23:09:28 +00008890 // a < b ? -1 : 0 -> RES = ~setcc_carry
8891 // a < b ? 0 : -1 -> RES = setcc_carry
8892 // a >= b ? -1 : 0 -> RES = setcc_carry
8893 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8894 if (Cond.getOpcode() == X86ISD::CMP) {
8895 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8896
8897 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8898 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8899 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8900 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8901 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8902 return DAG.getNOT(DL, Res, Res.getValueType());
8903 return Res;
8904 }
8905 }
8906
Evan Cheng0488db92007-09-25 01:57:46 +00008907 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8908 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008909 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008910 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008911 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008912}
8913
Evan Cheng370e5342008-12-03 08:38:43 +00008914// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8915// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8916// from the AND / OR.
8917static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8918 Opc = Op.getOpcode();
8919 if (Opc != ISD::OR && Opc != ISD::AND)
8920 return false;
8921 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8922 Op.getOperand(0).hasOneUse() &&
8923 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8924 Op.getOperand(1).hasOneUse());
8925}
8926
Evan Cheng961d6d42009-02-02 08:19:07 +00008927// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8928// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008929static bool isXor1OfSetCC(SDValue Op) {
8930 if (Op.getOpcode() != ISD::XOR)
8931 return false;
8932 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8933 if (N1C && N1C->getAPIntValue() == 1) {
8934 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8935 Op.getOperand(0).hasOneUse();
8936 }
8937 return false;
8938}
8939
Dan Gohmand858e902010-04-17 15:26:15 +00008940SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008941 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008942 SDValue Chain = Op.getOperand(0);
8943 SDValue Cond = Op.getOperand(1);
8944 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008945 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008946 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008947 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008948
Dan Gohman1a492952009-10-20 16:22:37 +00008949 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008950 // Check for setcc([su]{add,sub,mul}o == 0).
8951 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8952 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8953 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8954 Cond.getOperand(0).getResNo() == 1 &&
8955 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8956 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8957 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8958 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8959 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8960 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8961 Inverted = true;
8962 Cond = Cond.getOperand(0);
8963 } else {
8964 SDValue NewCond = LowerSETCC(Cond, DAG);
8965 if (NewCond.getNode())
8966 Cond = NewCond;
8967 }
Dan Gohman1a492952009-10-20 16:22:37 +00008968 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008969#if 0
8970 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008971 else if (Cond.getOpcode() == X86ISD::ADD ||
8972 Cond.getOpcode() == X86ISD::SUB ||
8973 Cond.getOpcode() == X86ISD::SMUL ||
8974 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008975 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008976#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008977
Evan Chengad9c0a32009-12-15 00:53:42 +00008978 // Look pass (and (setcc_carry (cmp ...)), 1).
8979 if (Cond.getOpcode() == ISD::AND &&
8980 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8981 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008982 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008983 Cond = Cond.getOperand(0);
8984 }
8985
Evan Cheng3f41d662007-10-08 22:16:29 +00008986 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8987 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008988 unsigned CondOpcode = Cond.getOpcode();
8989 if (CondOpcode == X86ISD::SETCC ||
8990 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008991 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008992
Dan Gohman475871a2008-07-27 21:46:04 +00008993 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008994 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008995 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008996 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008997 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008998 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008999 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00009000 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00009001 default: break;
9002 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00009003 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00009004 // These can only come from an arithmetic instruction with overflow,
9005 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00009006 Cond = Cond.getNode()->getOperand(1);
9007 addTest = false;
9008 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00009009 }
Evan Cheng0488db92007-09-25 01:57:46 +00009010 }
Dan Gohman65fd6562011-11-03 21:49:52 +00009011 }
9012 CondOpcode = Cond.getOpcode();
9013 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
9014 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
9015 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
9016 Cond.getOperand(0).getValueType() != MVT::i8)) {
9017 SDValue LHS = Cond.getOperand(0);
9018 SDValue RHS = Cond.getOperand(1);
9019 unsigned X86Opcode;
9020 unsigned X86Cond;
9021 SDVTList VTs;
9022 switch (CondOpcode) {
9023 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
9024 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
9025 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
9026 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
9027 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
9028 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
9029 default: llvm_unreachable("unexpected overflowing operator");
9030 }
9031 if (Inverted)
9032 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
9033 if (CondOpcode == ISD::UMULO)
9034 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
9035 MVT::i32);
9036 else
9037 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
9038
9039 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
9040
9041 if (CondOpcode == ISD::UMULO)
9042 Cond = X86Op.getValue(2);
9043 else
9044 Cond = X86Op.getValue(1);
9045
9046 CC = DAG.getConstant(X86Cond, MVT::i8);
9047 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00009048 } else {
9049 unsigned CondOpc;
9050 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
9051 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00009052 if (CondOpc == ISD::OR) {
9053 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
9054 // two branches instead of an explicit OR instruction with a
9055 // separate test.
9056 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009057 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00009058 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009059 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009060 Chain, Dest, CC, Cmp);
9061 CC = Cond.getOperand(1).getOperand(0);
9062 Cond = Cmp;
9063 addTest = false;
9064 }
9065 } else { // ISD::AND
9066 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
9067 // two branches instead of an explicit AND instruction with a
9068 // separate test. However, we only do this if this block doesn't
9069 // have a fall-through edge, because this requires an explicit
9070 // jmp when the condition is false.
9071 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009072 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00009073 Op.getNode()->hasOneUse()) {
9074 X86::CondCode CCode =
9075 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9076 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009077 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00009078 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00009079 // Look for an unconditional branch following this conditional branch.
9080 // We need this because we need to reverse the successors in order
9081 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00009082 if (User->getOpcode() == ISD::BR) {
9083 SDValue FalseBB = User->getOperand(1);
9084 SDNode *NewBR =
9085 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00009086 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00009087 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00009088 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00009089
Dale Johannesene4d209d2009-02-03 20:21:25 +00009090 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009091 Chain, Dest, CC, Cmp);
9092 X86::CondCode CCode =
9093 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
9094 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009095 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00009096 Cond = Cmp;
9097 addTest = false;
9098 }
9099 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009100 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00009101 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
9102 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
9103 // It should be transformed during dag combiner except when the condition
9104 // is set by a arithmetics with overflow node.
9105 X86::CondCode CCode =
9106 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9107 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009108 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00009109 Cond = Cond.getOperand(0).getOperand(1);
9110 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00009111 } else if (Cond.getOpcode() == ISD::SETCC &&
9112 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
9113 // For FCMP_OEQ, we can emit
9114 // two branches instead of an explicit AND instruction with a
9115 // separate test. However, we only do this if this block doesn't
9116 // have a fall-through edge, because this requires an explicit
9117 // jmp when the condition is false.
9118 if (Op.getNode()->hasOneUse()) {
9119 SDNode *User = *Op.getNode()->use_begin();
9120 // Look for an unconditional branch following this conditional branch.
9121 // We need this because we need to reverse the successors in order
9122 // to implement FCMP_OEQ.
9123 if (User->getOpcode() == ISD::BR) {
9124 SDValue FalseBB = User->getOperand(1);
9125 SDNode *NewBR =
9126 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9127 assert(NewBR == User);
9128 (void)NewBR;
9129 Dest = FalseBB;
9130
9131 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9132 Cond.getOperand(0), Cond.getOperand(1));
9133 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9134 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9135 Chain, Dest, CC, Cmp);
9136 CC = DAG.getConstant(X86::COND_P, MVT::i8);
9137 Cond = Cmp;
9138 addTest = false;
9139 }
9140 }
9141 } else if (Cond.getOpcode() == ISD::SETCC &&
9142 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
9143 // For FCMP_UNE, we can emit
9144 // two branches instead of an explicit AND instruction with a
9145 // separate test. However, we only do this if this block doesn't
9146 // have a fall-through edge, because this requires an explicit
9147 // jmp when the condition is false.
9148 if (Op.getNode()->hasOneUse()) {
9149 SDNode *User = *Op.getNode()->use_begin();
9150 // Look for an unconditional branch following this conditional branch.
9151 // We need this because we need to reverse the successors in order
9152 // to implement FCMP_UNE.
9153 if (User->getOpcode() == ISD::BR) {
9154 SDValue FalseBB = User->getOperand(1);
9155 SDNode *NewBR =
9156 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9157 assert(NewBR == User);
9158 (void)NewBR;
9159
9160 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9161 Cond.getOperand(0), Cond.getOperand(1));
9162 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9163 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9164 Chain, Dest, CC, Cmp);
9165 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
9166 Cond = Cmp;
9167 addTest = false;
9168 Dest = FalseBB;
9169 }
9170 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009171 }
Evan Cheng0488db92007-09-25 01:57:46 +00009172 }
9173
9174 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009175 // Look pass the truncate.
9176 if (Cond.getOpcode() == ISD::TRUNCATE)
9177 Cond = Cond.getOperand(0);
9178
9179 // We know the result of AND is compared against zero. Try to match
9180 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00009181 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009182 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
9183 if (NewSetCC.getNode()) {
9184 CC = NewSetCC.getOperand(0);
9185 Cond = NewSetCC.getOperand(1);
9186 addTest = false;
9187 }
9188 }
9189 }
9190
9191 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009192 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00009193 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00009194 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00009195 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00009196 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00009197}
9198
Anton Korobeynikove060b532007-04-17 19:34:00 +00009199
9200// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
9201// Calls to _alloca is needed to probe the stack when allocating more than 4k
9202// bytes in one go. Touching the stack at 4K increments is necessary to ensure
9203// that the guard pages used by the OS virtual memory manager are allocated in
9204// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00009205SDValue
9206X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009207 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009208 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
9209 EnableSegmentedStacks) &&
9210 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00009211 "are being used");
9212 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009213 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009214
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009215 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00009216 SDValue Chain = Op.getOperand(0);
9217 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009218 // FIXME: Ensure alignment here
9219
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009220 bool Is64Bit = Subtarget->is64Bit();
9221 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009222
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009223 if (EnableSegmentedStacks) {
9224 MachineFunction &MF = DAG.getMachineFunction();
9225 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009226
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009227 if (Is64Bit) {
9228 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00009229 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009230 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009231
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009232 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
9233 I != E; I++)
9234 if (I->hasNestAttr())
9235 report_fatal_error("Cannot use segmented stacks with functions that "
9236 "have nested arguments.");
9237 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009238
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009239 const TargetRegisterClass *AddrRegClass =
9240 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
9241 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
9242 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
9243 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
9244 DAG.getRegister(Vreg, SPTy));
9245 SDValue Ops1[2] = { Value, Chain };
9246 return DAG.getMergeValues(Ops1, 2, dl);
9247 } else {
9248 SDValue Flag;
9249 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009250
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009251 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
9252 Flag = Chain.getValue(1);
9253 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009254
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009255 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
9256 Flag = Chain.getValue(1);
9257
9258 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
9259
9260 SDValue Ops1[2] = { Chain.getValue(0), Chain };
9261 return DAG.getMergeValues(Ops1, 2, dl);
9262 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009263}
9264
Dan Gohmand858e902010-04-17 15:26:15 +00009265SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00009266 MachineFunction &MF = DAG.getMachineFunction();
9267 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
9268
Dan Gohman69de1932008-02-06 22:27:42 +00009269 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00009270 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00009271
Anton Korobeynikove7beda12010-10-03 22:52:07 +00009272 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00009273 // vastart just stores the address of the VarArgsFrameIndex slot into the
9274 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00009275 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9276 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009277 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9278 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009279 }
9280
9281 // __va_list_tag:
9282 // gp_offset (0 - 6 * 8)
9283 // fp_offset (48 - 48 + 8 * 16)
9284 // overflow_arg_area (point to parameters coming in memory).
9285 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009286 SmallVector<SDValue, 8> MemOps;
9287 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009288 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009289 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009290 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9291 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009292 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009293 MemOps.push_back(Store);
9294
9295 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009296 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009297 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009298 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009299 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9300 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009301 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009302 MemOps.push_back(Store);
9303
9304 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009305 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009306 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009307 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9308 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009309 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9310 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009311 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009312 MemOps.push_back(Store);
9313
9314 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009315 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009316 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009317 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9318 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009319 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9320 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009321 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009322 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009323 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009324}
9325
Dan Gohmand858e902010-04-17 15:26:15 +00009326SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009327 assert(Subtarget->is64Bit() &&
9328 "LowerVAARG only handles 64-bit va_arg!");
9329 assert((Subtarget->isTargetLinux() ||
9330 Subtarget->isTargetDarwin()) &&
9331 "Unhandled target in LowerVAARG");
9332 assert(Op.getNode()->getNumOperands() == 4);
9333 SDValue Chain = Op.getOperand(0);
9334 SDValue SrcPtr = Op.getOperand(1);
9335 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9336 unsigned Align = Op.getConstantOperandVal(3);
9337 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009338
Dan Gohman320afb82010-10-12 18:00:49 +00009339 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009340 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009341 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9342 uint8_t ArgMode;
9343
9344 // Decide which area this value should be read from.
9345 // TODO: Implement the AMD64 ABI in its entirety. This simple
9346 // selection mechanism works only for the basic types.
9347 if (ArgVT == MVT::f80) {
9348 llvm_unreachable("va_arg for f80 not yet implemented");
9349 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9350 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9351 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9352 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9353 } else {
9354 llvm_unreachable("Unhandled argument type in LowerVAARG");
9355 }
9356
9357 if (ArgMode == 2) {
9358 // Sanity Check: Make sure using fp_offset makes sense.
Michael J. Spencer87b86652010-10-19 07:32:42 +00009359 assert(!UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009360 !(DAG.getMachineFunction()
9361 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00009362 Subtarget->hasXMM());
Dan Gohman320afb82010-10-12 18:00:49 +00009363 }
9364
9365 // Insert VAARG_64 node into the DAG
9366 // VAARG_64 returns two values: Variable Argument Address, Chain
9367 SmallVector<SDValue, 11> InstOps;
9368 InstOps.push_back(Chain);
9369 InstOps.push_back(SrcPtr);
9370 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9371 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9372 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9373 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9374 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9375 VTs, &InstOps[0], InstOps.size(),
9376 MVT::i64,
9377 MachinePointerInfo(SV),
9378 /*Align=*/0,
9379 /*Volatile=*/false,
9380 /*ReadMem=*/true,
9381 /*WriteMem=*/true);
9382 Chain = VAARG.getValue(1);
9383
9384 // Load the next argument and return it
9385 return DAG.getLoad(ArgVT, dl,
9386 Chain,
9387 VAARG,
9388 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009389 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009390}
9391
Dan Gohmand858e902010-04-17 15:26:15 +00009392SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009393 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009394 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009395 SDValue Chain = Op.getOperand(0);
9396 SDValue DstPtr = Op.getOperand(1);
9397 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009398 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9399 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009400 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009401
Chris Lattnere72f2022010-09-21 05:40:29 +00009402 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009403 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009404 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009405 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009406}
9407
Dan Gohman475871a2008-07-27 21:46:04 +00009408SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009409X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009410 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009411 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009412 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009413 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009414 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009415 case Intrinsic::x86_sse_comieq_ss:
9416 case Intrinsic::x86_sse_comilt_ss:
9417 case Intrinsic::x86_sse_comile_ss:
9418 case Intrinsic::x86_sse_comigt_ss:
9419 case Intrinsic::x86_sse_comige_ss:
9420 case Intrinsic::x86_sse_comineq_ss:
9421 case Intrinsic::x86_sse_ucomieq_ss:
9422 case Intrinsic::x86_sse_ucomilt_ss:
9423 case Intrinsic::x86_sse_ucomile_ss:
9424 case Intrinsic::x86_sse_ucomigt_ss:
9425 case Intrinsic::x86_sse_ucomige_ss:
9426 case Intrinsic::x86_sse_ucomineq_ss:
9427 case Intrinsic::x86_sse2_comieq_sd:
9428 case Intrinsic::x86_sse2_comilt_sd:
9429 case Intrinsic::x86_sse2_comile_sd:
9430 case Intrinsic::x86_sse2_comigt_sd:
9431 case Intrinsic::x86_sse2_comige_sd:
9432 case Intrinsic::x86_sse2_comineq_sd:
9433 case Intrinsic::x86_sse2_ucomieq_sd:
9434 case Intrinsic::x86_sse2_ucomilt_sd:
9435 case Intrinsic::x86_sse2_ucomile_sd:
9436 case Intrinsic::x86_sse2_ucomigt_sd:
9437 case Intrinsic::x86_sse2_ucomige_sd:
9438 case Intrinsic::x86_sse2_ucomineq_sd: {
9439 unsigned Opc = 0;
9440 ISD::CondCode CC = ISD::SETCC_INVALID;
9441 switch (IntNo) {
9442 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009443 case Intrinsic::x86_sse_comieq_ss:
9444 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009445 Opc = X86ISD::COMI;
9446 CC = ISD::SETEQ;
9447 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009448 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009449 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009450 Opc = X86ISD::COMI;
9451 CC = ISD::SETLT;
9452 break;
9453 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009454 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009455 Opc = X86ISD::COMI;
9456 CC = ISD::SETLE;
9457 break;
9458 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009459 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009460 Opc = X86ISD::COMI;
9461 CC = ISD::SETGT;
9462 break;
9463 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009464 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009465 Opc = X86ISD::COMI;
9466 CC = ISD::SETGE;
9467 break;
9468 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009469 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009470 Opc = X86ISD::COMI;
9471 CC = ISD::SETNE;
9472 break;
9473 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009474 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009475 Opc = X86ISD::UCOMI;
9476 CC = ISD::SETEQ;
9477 break;
9478 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009479 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009480 Opc = X86ISD::UCOMI;
9481 CC = ISD::SETLT;
9482 break;
9483 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009484 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009485 Opc = X86ISD::UCOMI;
9486 CC = ISD::SETLE;
9487 break;
9488 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009489 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009490 Opc = X86ISD::UCOMI;
9491 CC = ISD::SETGT;
9492 break;
9493 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009494 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009495 Opc = X86ISD::UCOMI;
9496 CC = ISD::SETGE;
9497 break;
9498 case Intrinsic::x86_sse_ucomineq_ss:
9499 case Intrinsic::x86_sse2_ucomineq_sd:
9500 Opc = X86ISD::UCOMI;
9501 CC = ISD::SETNE;
9502 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009503 }
Evan Cheng734503b2006-09-11 02:19:56 +00009504
Dan Gohman475871a2008-07-27 21:46:04 +00009505 SDValue LHS = Op.getOperand(1);
9506 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009507 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009508 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009509 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9510 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9511 DAG.getConstant(X86CC, MVT::i8), Cond);
9512 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009513 }
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009514 // Arithmetic intrinsics.
9515 case Intrinsic::x86_sse3_hadd_ps:
9516 case Intrinsic::x86_sse3_hadd_pd:
9517 case Intrinsic::x86_avx_hadd_ps_256:
9518 case Intrinsic::x86_avx_hadd_pd_256:
9519 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9520 Op.getOperand(1), Op.getOperand(2));
9521 case Intrinsic::x86_sse3_hsub_ps:
9522 case Intrinsic::x86_sse3_hsub_pd:
9523 case Intrinsic::x86_avx_hsub_ps_256:
9524 case Intrinsic::x86_avx_hsub_pd_256:
9525 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9526 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009527 case Intrinsic::x86_avx2_psllv_d:
9528 case Intrinsic::x86_avx2_psllv_q:
9529 case Intrinsic::x86_avx2_psllv_d_256:
9530 case Intrinsic::x86_avx2_psllv_q_256:
9531 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9532 Op.getOperand(1), Op.getOperand(2));
9533 case Intrinsic::x86_avx2_psrlv_d:
9534 case Intrinsic::x86_avx2_psrlv_q:
9535 case Intrinsic::x86_avx2_psrlv_d_256:
9536 case Intrinsic::x86_avx2_psrlv_q_256:
9537 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9538 Op.getOperand(1), Op.getOperand(2));
9539 case Intrinsic::x86_avx2_psrav_d:
9540 case Intrinsic::x86_avx2_psrav_d_256:
9541 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9542 Op.getOperand(1), Op.getOperand(2));
9543
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009544 // ptest and testp intrinsics. The intrinsic these come from are designed to
9545 // return an integer value, not just an instruction so lower it to the ptest
9546 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009547 case Intrinsic::x86_sse41_ptestz:
9548 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009549 case Intrinsic::x86_sse41_ptestnzc:
9550 case Intrinsic::x86_avx_ptestz_256:
9551 case Intrinsic::x86_avx_ptestc_256:
9552 case Intrinsic::x86_avx_ptestnzc_256:
9553 case Intrinsic::x86_avx_vtestz_ps:
9554 case Intrinsic::x86_avx_vtestc_ps:
9555 case Intrinsic::x86_avx_vtestnzc_ps:
9556 case Intrinsic::x86_avx_vtestz_pd:
9557 case Intrinsic::x86_avx_vtestc_pd:
9558 case Intrinsic::x86_avx_vtestnzc_pd:
9559 case Intrinsic::x86_avx_vtestz_ps_256:
9560 case Intrinsic::x86_avx_vtestc_ps_256:
9561 case Intrinsic::x86_avx_vtestnzc_ps_256:
9562 case Intrinsic::x86_avx_vtestz_pd_256:
9563 case Intrinsic::x86_avx_vtestc_pd_256:
9564 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9565 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009566 unsigned X86CC = 0;
9567 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009568 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009569 case Intrinsic::x86_avx_vtestz_ps:
9570 case Intrinsic::x86_avx_vtestz_pd:
9571 case Intrinsic::x86_avx_vtestz_ps_256:
9572 case Intrinsic::x86_avx_vtestz_pd_256:
9573 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009574 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009575 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009576 // ZF = 1
9577 X86CC = X86::COND_E;
9578 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009579 case Intrinsic::x86_avx_vtestc_ps:
9580 case Intrinsic::x86_avx_vtestc_pd:
9581 case Intrinsic::x86_avx_vtestc_ps_256:
9582 case Intrinsic::x86_avx_vtestc_pd_256:
9583 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009584 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009585 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009586 // CF = 1
9587 X86CC = X86::COND_B;
9588 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009589 case Intrinsic::x86_avx_vtestnzc_ps:
9590 case Intrinsic::x86_avx_vtestnzc_pd:
9591 case Intrinsic::x86_avx_vtestnzc_ps_256:
9592 case Intrinsic::x86_avx_vtestnzc_pd_256:
9593 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009594 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009595 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009596 // ZF and CF = 0
9597 X86CC = X86::COND_A;
9598 break;
9599 }
Eric Christopherfd179292009-08-27 18:07:15 +00009600
Eric Christopher71c67532009-07-29 00:28:05 +00009601 SDValue LHS = Op.getOperand(1);
9602 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009603 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9604 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009605 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9606 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9607 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009608 }
Evan Cheng5759f972008-05-04 09:15:50 +00009609
9610 // Fix vector shift instructions where the last operand is a non-immediate
9611 // i32 value.
Craig Topper7be5dfd2011-11-12 09:58:49 +00009612 case Intrinsic::x86_avx2_pslli_w:
9613 case Intrinsic::x86_avx2_pslli_d:
9614 case Intrinsic::x86_avx2_pslli_q:
9615 case Intrinsic::x86_avx2_psrli_w:
9616 case Intrinsic::x86_avx2_psrli_d:
9617 case Intrinsic::x86_avx2_psrli_q:
9618 case Intrinsic::x86_avx2_psrai_w:
9619 case Intrinsic::x86_avx2_psrai_d:
Evan Cheng5759f972008-05-04 09:15:50 +00009620 case Intrinsic::x86_sse2_pslli_w:
9621 case Intrinsic::x86_sse2_pslli_d:
9622 case Intrinsic::x86_sse2_pslli_q:
9623 case Intrinsic::x86_sse2_psrli_w:
9624 case Intrinsic::x86_sse2_psrli_d:
9625 case Intrinsic::x86_sse2_psrli_q:
9626 case Intrinsic::x86_sse2_psrai_w:
9627 case Intrinsic::x86_sse2_psrai_d:
9628 case Intrinsic::x86_mmx_pslli_w:
9629 case Intrinsic::x86_mmx_pslli_d:
9630 case Intrinsic::x86_mmx_pslli_q:
9631 case Intrinsic::x86_mmx_psrli_w:
9632 case Intrinsic::x86_mmx_psrli_d:
9633 case Intrinsic::x86_mmx_psrli_q:
9634 case Intrinsic::x86_mmx_psrai_w:
9635 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009636 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009637 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009638 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009639
9640 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00009641 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00009642 switch (IntNo) {
9643 case Intrinsic::x86_sse2_pslli_w:
9644 NewIntNo = Intrinsic::x86_sse2_psll_w;
9645 break;
9646 case Intrinsic::x86_sse2_pslli_d:
9647 NewIntNo = Intrinsic::x86_sse2_psll_d;
9648 break;
9649 case Intrinsic::x86_sse2_pslli_q:
9650 NewIntNo = Intrinsic::x86_sse2_psll_q;
9651 break;
9652 case Intrinsic::x86_sse2_psrli_w:
9653 NewIntNo = Intrinsic::x86_sse2_psrl_w;
9654 break;
9655 case Intrinsic::x86_sse2_psrli_d:
9656 NewIntNo = Intrinsic::x86_sse2_psrl_d;
9657 break;
9658 case Intrinsic::x86_sse2_psrli_q:
9659 NewIntNo = Intrinsic::x86_sse2_psrl_q;
9660 break;
9661 case Intrinsic::x86_sse2_psrai_w:
9662 NewIntNo = Intrinsic::x86_sse2_psra_w;
9663 break;
9664 case Intrinsic::x86_sse2_psrai_d:
9665 NewIntNo = Intrinsic::x86_sse2_psra_d;
9666 break;
Craig Topper7be5dfd2011-11-12 09:58:49 +00009667 case Intrinsic::x86_avx2_pslli_w:
9668 NewIntNo = Intrinsic::x86_avx2_psll_w;
9669 break;
9670 case Intrinsic::x86_avx2_pslli_d:
9671 NewIntNo = Intrinsic::x86_avx2_psll_d;
9672 break;
9673 case Intrinsic::x86_avx2_pslli_q:
9674 NewIntNo = Intrinsic::x86_avx2_psll_q;
9675 break;
9676 case Intrinsic::x86_avx2_psrli_w:
9677 NewIntNo = Intrinsic::x86_avx2_psrl_w;
9678 break;
9679 case Intrinsic::x86_avx2_psrli_d:
9680 NewIntNo = Intrinsic::x86_avx2_psrl_d;
9681 break;
9682 case Intrinsic::x86_avx2_psrli_q:
9683 NewIntNo = Intrinsic::x86_avx2_psrl_q;
9684 break;
9685 case Intrinsic::x86_avx2_psrai_w:
9686 NewIntNo = Intrinsic::x86_avx2_psra_w;
9687 break;
9688 case Intrinsic::x86_avx2_psrai_d:
9689 NewIntNo = Intrinsic::x86_avx2_psra_d;
9690 break;
Evan Cheng5759f972008-05-04 09:15:50 +00009691 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00009692 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00009693 switch (IntNo) {
9694 case Intrinsic::x86_mmx_pslli_w:
9695 NewIntNo = Intrinsic::x86_mmx_psll_w;
9696 break;
9697 case Intrinsic::x86_mmx_pslli_d:
9698 NewIntNo = Intrinsic::x86_mmx_psll_d;
9699 break;
9700 case Intrinsic::x86_mmx_pslli_q:
9701 NewIntNo = Intrinsic::x86_mmx_psll_q;
9702 break;
9703 case Intrinsic::x86_mmx_psrli_w:
9704 NewIntNo = Intrinsic::x86_mmx_psrl_w;
9705 break;
9706 case Intrinsic::x86_mmx_psrli_d:
9707 NewIntNo = Intrinsic::x86_mmx_psrl_d;
9708 break;
9709 case Intrinsic::x86_mmx_psrli_q:
9710 NewIntNo = Intrinsic::x86_mmx_psrl_q;
9711 break;
9712 case Intrinsic::x86_mmx_psrai_w:
9713 NewIntNo = Intrinsic::x86_mmx_psra_w;
9714 break;
9715 case Intrinsic::x86_mmx_psrai_d:
9716 NewIntNo = Intrinsic::x86_mmx_psra_d;
9717 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00009718 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009719 }
9720 break;
9721 }
9722 }
Mon P Wangefa42202009-09-03 19:56:25 +00009723
9724 // The vector shift intrinsics with scalars uses 32b shift amounts but
9725 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9726 // to be zero.
9727 SDValue ShOps[4];
9728 ShOps[0] = ShAmt;
9729 ShOps[1] = DAG.getConstant(0, MVT::i32);
9730 if (ShAmtVT == MVT::v4i32) {
9731 ShOps[2] = DAG.getUNDEF(MVT::i32);
9732 ShOps[3] = DAG.getUNDEF(MVT::i32);
9733 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
9734 } else {
9735 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
Dale Johannesen0488fb62010-09-30 23:57:10 +00009736// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009737 }
9738
Owen Andersone50ed302009-08-10 22:56:29 +00009739 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009740 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009741 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009742 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009743 Op.getOperand(1), ShAmt);
9744 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009745 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009746}
Evan Cheng72261582005-12-20 06:22:03 +00009747
Dan Gohmand858e902010-04-17 15:26:15 +00009748SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9749 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009750 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9751 MFI->setReturnAddressIsTaken(true);
9752
Bill Wendling64e87322009-01-16 19:25:27 +00009753 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009754 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009755
9756 if (Depth > 0) {
9757 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9758 SDValue Offset =
9759 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009760 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009761 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009762 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009763 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009764 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009765 }
9766
9767 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009768 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009769 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009770 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009771}
9772
Dan Gohmand858e902010-04-17 15:26:15 +00009773SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009774 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9775 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009776
Owen Andersone50ed302009-08-10 22:56:29 +00009777 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009778 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009779 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9780 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009781 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009782 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009783 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9784 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009785 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009786 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009787}
9788
Dan Gohman475871a2008-07-27 21:46:04 +00009789SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009790 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009791 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009792}
9793
Dan Gohmand858e902010-04-17 15:26:15 +00009794SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009795 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009796 SDValue Chain = Op.getOperand(0);
9797 SDValue Offset = Op.getOperand(1);
9798 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009799 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009800
Dan Gohmand8816272010-08-11 18:14:00 +00009801 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9802 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9803 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009804 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009805
Dan Gohmand8816272010-08-11 18:14:00 +00009806 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9807 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009808 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009809 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9810 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009811 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009812 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009813
Dale Johannesene4d209d2009-02-03 20:21:25 +00009814 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009815 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009816 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009817}
9818
Duncan Sands4a544a72011-09-06 13:37:06 +00009819SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9820 SelectionDAG &DAG) const {
9821 return Op.getOperand(0);
9822}
9823
9824SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9825 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009826 SDValue Root = Op.getOperand(0);
9827 SDValue Trmp = Op.getOperand(1); // trampoline
9828 SDValue FPtr = Op.getOperand(2); // nested function
9829 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009830 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009831
Dan Gohman69de1932008-02-06 22:27:42 +00009832 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009833
9834 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009835 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009836
9837 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009838 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9839 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009840
Evan Cheng0e6a0522011-07-18 20:57:22 +00009841 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9842 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009843
9844 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9845
9846 // Load the pointer to the nested function into R11.
9847 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009848 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009849 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009850 Addr, MachinePointerInfo(TrmpAddr),
9851 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009852
Owen Anderson825b72b2009-08-11 20:47:22 +00009853 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9854 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009855 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9856 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009857 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009858
9859 // Load the 'nest' parameter value into R10.
9860 // R10 is specified in X86CallingConv.td
9861 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009862 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9863 DAG.getConstant(10, MVT::i64));
9864 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009865 Addr, MachinePointerInfo(TrmpAddr, 10),
9866 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009867
Owen Anderson825b72b2009-08-11 20:47:22 +00009868 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9869 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009870 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9871 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009872 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009873
9874 // Jump to the nested function.
9875 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009876 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9877 DAG.getConstant(20, MVT::i64));
9878 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009879 Addr, MachinePointerInfo(TrmpAddr, 20),
9880 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009881
9882 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009883 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9884 DAG.getConstant(22, MVT::i64));
9885 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009886 MachinePointerInfo(TrmpAddr, 22),
9887 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009888
Duncan Sands4a544a72011-09-06 13:37:06 +00009889 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009890 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009891 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009892 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009893 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009894 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009895
9896 switch (CC) {
9897 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009898 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009899 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009900 case CallingConv::X86_StdCall: {
9901 // Pass 'nest' parameter in ECX.
9902 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009903 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009904
9905 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009906 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009907 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009908
Chris Lattner58d74912008-03-12 17:45:29 +00009909 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009910 unsigned InRegCount = 0;
9911 unsigned Idx = 1;
9912
9913 for (FunctionType::param_iterator I = FTy->param_begin(),
9914 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009915 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009916 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009917 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009918
9919 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009920 report_fatal_error("Nest register in use - reduce number of inreg"
9921 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009922 }
9923 }
9924 break;
9925 }
9926 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009927 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009928 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009929 // Pass 'nest' parameter in EAX.
9930 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009931 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009932 break;
9933 }
9934
Dan Gohman475871a2008-07-27 21:46:04 +00009935 SDValue OutChains[4];
9936 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009937
Owen Anderson825b72b2009-08-11 20:47:22 +00009938 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9939 DAG.getConstant(10, MVT::i32));
9940 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009941
Chris Lattnera62fe662010-02-05 19:20:30 +00009942 // This is storing the opcode for MOV32ri.
9943 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009944 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009945 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009946 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009947 Trmp, MachinePointerInfo(TrmpAddr),
9948 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009949
Owen Anderson825b72b2009-08-11 20:47:22 +00009950 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9951 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009952 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
9953 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00009954 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009955
Chris Lattnera62fe662010-02-05 19:20:30 +00009956 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00009957 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9958 DAG.getConstant(5, MVT::i32));
9959 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009960 MachinePointerInfo(TrmpAddr, 5),
9961 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009962
Owen Anderson825b72b2009-08-11 20:47:22 +00009963 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9964 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009965 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
9966 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00009967 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009968
Duncan Sands4a544a72011-09-06 13:37:06 +00009969 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009970 }
9971}
9972
Dan Gohmand858e902010-04-17 15:26:15 +00009973SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
9974 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009975 /*
9976 The rounding mode is in bits 11:10 of FPSR, and has the following
9977 settings:
9978 00 Round to nearest
9979 01 Round to -inf
9980 10 Round to +inf
9981 11 Round to 0
9982
9983 FLT_ROUNDS, on the other hand, expects the following:
9984 -1 Undefined
9985 0 Round to 0
9986 1 Round to nearest
9987 2 Round to +inf
9988 3 Round to -inf
9989
9990 To perform the conversion, we do:
9991 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
9992 */
9993
9994 MachineFunction &MF = DAG.getMachineFunction();
9995 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00009996 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009997 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00009998 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00009999 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010000
10001 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +000010002 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +000010003 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010004
Michael J. Spencerec38de22010-10-10 22:04:20 +000010005
Chris Lattner2156b792010-09-22 01:11:26 +000010006 MachineMemOperand *MMO =
10007 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
10008 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010009
Chris Lattner2156b792010-09-22 01:11:26 +000010010 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
10011 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
10012 DAG.getVTList(MVT::Other),
10013 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010014
10015 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +000010016 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010017 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010018
10019 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +000010020 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +000010021 DAG.getNode(ISD::SRL, DL, MVT::i16,
10022 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010023 CWD, DAG.getConstant(0x800, MVT::i16)),
10024 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +000010025 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +000010026 DAG.getNode(ISD::SRL, DL, MVT::i16,
10027 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010028 CWD, DAG.getConstant(0x400, MVT::i16)),
10029 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010030
Dan Gohman475871a2008-07-27 21:46:04 +000010031 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +000010032 DAG.getNode(ISD::AND, DL, MVT::i16,
10033 DAG.getNode(ISD::ADD, DL, MVT::i16,
10034 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +000010035 DAG.getConstant(1, MVT::i16)),
10036 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010037
10038
Duncan Sands83ec4b62008-06-06 12:08:01 +000010039 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +000010040 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010041}
10042
Dan Gohmand858e902010-04-17 15:26:15 +000010043SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010044 EVT VT = Op.getValueType();
10045 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010046 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010047 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010048
10049 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010050 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +000010051 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +000010052 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000010053 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010054 }
Evan Cheng18efe262007-12-14 02:13:44 +000010055
Evan Cheng152804e2007-12-14 08:30:15 +000010056 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010057 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010058 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010059
10060 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010061 SDValue Ops[] = {
10062 Op,
10063 DAG.getConstant(NumBits+NumBits-1, OpVT),
10064 DAG.getConstant(X86::COND_E, MVT::i8),
10065 Op.getValue(1)
10066 };
10067 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010068
10069 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +000010070 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +000010071
Owen Anderson825b72b2009-08-11 20:47:22 +000010072 if (VT == MVT::i8)
10073 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010074 return Op;
10075}
10076
Dan Gohmand858e902010-04-17 15:26:15 +000010077SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010078 EVT VT = Op.getValueType();
10079 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010080 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010081 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010082
10083 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010084 if (VT == MVT::i8) {
10085 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000010086 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010087 }
Evan Cheng152804e2007-12-14 08:30:15 +000010088
10089 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010090 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010091 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010092
10093 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010094 SDValue Ops[] = {
10095 Op,
10096 DAG.getConstant(NumBits, OpVT),
10097 DAG.getConstant(X86::COND_E, MVT::i8),
10098 Op.getValue(1)
10099 };
10100 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010101
Owen Anderson825b72b2009-08-11 20:47:22 +000010102 if (VT == MVT::i8)
10103 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010104 return Op;
10105}
10106
Craig Topper13894fa2011-08-24 06:14:18 +000010107// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10108// ones, and then concatenate the result back.
10109static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010110 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010111
10112 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
10113 "Unsupported value type for operation");
10114
10115 int NumElems = VT.getVectorNumElements();
10116 DebugLoc dl = Op.getDebugLoc();
10117 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10118 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
10119
10120 // Extract the LHS vectors
10121 SDValue LHS = Op.getOperand(0);
10122 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10123 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
10124
10125 // Extract the RHS vectors
10126 SDValue RHS = Op.getOperand(1);
10127 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
10128 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
10129
10130 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10131 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10132
10133 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10134 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10135 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10136}
10137
10138SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
10139 assert(Op.getValueType().getSizeInBits() == 256 &&
10140 Op.getValueType().isInteger() &&
10141 "Only handle AVX 256-bit vector integer operation");
10142 return Lower256IntArith(Op, DAG);
10143}
10144
10145SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
10146 assert(Op.getValueType().getSizeInBits() == 256 &&
10147 Op.getValueType().isInteger() &&
10148 "Only handle AVX 256-bit vector integer operation");
10149 return Lower256IntArith(Op, DAG);
10150}
10151
10152SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
10153 EVT VT = Op.getValueType();
10154
10155 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +000010156 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +000010157 return Lower256IntArith(Op, DAG);
10158
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010159 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010160
Craig Topperaaa643c2011-11-09 07:28:55 +000010161 SDValue A = Op.getOperand(0);
10162 SDValue B = Op.getOperand(1);
10163
10164 if (VT == MVT::v4i64) {
10165 assert(Subtarget->hasAVX2() && "Lowering v4i64 multiply requires AVX2");
10166
10167 // ulong2 Ahi = __builtin_ia32_psrlqi256( a, 32);
10168 // ulong2 Bhi = __builtin_ia32_psrlqi256( b, 32);
10169 // ulong2 AloBlo = __builtin_ia32_pmuludq256( a, b );
10170 // ulong2 AloBhi = __builtin_ia32_pmuludq256( a, Bhi );
10171 // ulong2 AhiBlo = __builtin_ia32_pmuludq256( Ahi, b );
10172 //
10173 // AloBhi = __builtin_ia32_psllqi256( AloBhi, 32 );
10174 // AhiBlo = __builtin_ia32_psllqi256( AhiBlo, 32 );
10175 // return AloBlo + AloBhi + AhiBlo;
10176
10177 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10178 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
10179 A, DAG.getConstant(32, MVT::i32));
10180 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10181 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
10182 B, DAG.getConstant(32, MVT::i32));
10183 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10184 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
10185 A, B);
10186 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10187 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
10188 A, Bhi);
10189 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10190 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
10191 Ahi, B);
10192 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10193 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
10194 AloBhi, DAG.getConstant(32, MVT::i32));
10195 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10196 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
10197 AhiBlo, DAG.getConstant(32, MVT::i32));
10198 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
10199 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
10200 return Res;
10201 }
10202
10203 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
10204
Mon P Wangaf9b9522008-12-18 21:42:19 +000010205 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
10206 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
10207 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
10208 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
10209 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
10210 //
10211 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
10212 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
10213 // return AloBlo + AloBhi + AhiBlo;
10214
Dale Johannesene4d209d2009-02-03 20:21:25 +000010215 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010216 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10217 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010218 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010219 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10220 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010221 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010222 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010223 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010224 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010225 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010226 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010227 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010228 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010229 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010230 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010231 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10232 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010233 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010234 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10235 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010236 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
10237 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010238 return Res;
10239}
10240
Nadav Rotem43012222011-05-11 08:12:09 +000010241SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10242
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010243 EVT VT = Op.getValueType();
10244 DebugLoc dl = Op.getDebugLoc();
10245 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010246 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010247 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010248
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010249 if (!Subtarget->hasXMMInt())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010250 return SDValue();
10251
Nadav Rotem43012222011-05-11 08:12:09 +000010252 // Optimize shl/srl/sra with constant shift amount.
10253 if (isSplatVector(Amt.getNode())) {
10254 SDValue SclrAmt = Amt->getOperand(0);
10255 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10256 uint64_t ShiftAmt = C->getZExtValue();
10257
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010258 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SHL) {
10259 // Make a large shift.
10260 SDValue SHL =
10261 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10262 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10263 R, DAG.getConstant(ShiftAmt, MVT::i32));
10264 // Zero out the rightmost bits.
10265 SmallVector<SDValue, 16> V(16, DAG.getConstant(uint8_t(-1U << ShiftAmt),
10266 MVT::i8));
10267 return DAG.getNode(ISD::AND, dl, VT, SHL,
10268 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10269 }
10270
Nadav Rotem43012222011-05-11 08:12:09 +000010271 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SHL)
10272 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10273 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10274 R, DAG.getConstant(ShiftAmt, MVT::i32));
10275
10276 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SHL)
10277 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10278 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
10279 R, DAG.getConstant(ShiftAmt, MVT::i32));
10280
10281 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SHL)
10282 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10283 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10284 R, DAG.getConstant(ShiftAmt, MVT::i32));
10285
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010286 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SRL) {
10287 // Make a large shift.
10288 SDValue SRL =
10289 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10290 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
10291 R, DAG.getConstant(ShiftAmt, MVT::i32));
10292 // Zero out the leftmost bits.
10293 SmallVector<SDValue, 16> V(16, DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10294 MVT::i8));
10295 return DAG.getNode(ISD::AND, dl, VT, SRL,
10296 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10297 }
10298
Nadav Rotem43012222011-05-11 08:12:09 +000010299 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SRL)
10300 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10301 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10302 R, DAG.getConstant(ShiftAmt, MVT::i32));
10303
10304 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRL)
10305 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10306 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
10307 R, DAG.getConstant(ShiftAmt, MVT::i32));
10308
10309 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRL)
10310 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10311 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
10312 R, DAG.getConstant(ShiftAmt, MVT::i32));
10313
10314 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRA)
10315 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10316 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
10317 R, DAG.getConstant(ShiftAmt, MVT::i32));
10318
10319 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRA)
10320 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10321 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
10322 R, DAG.getConstant(ShiftAmt, MVT::i32));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010323
10324 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SRA) {
10325 if (ShiftAmt == 7) {
10326 // R s>> 7 === R s< 0
10327 SDValue Zeros = getZeroVector(VT, true /* HasXMMInt */, DAG, dl);
10328 return DAG.getNode(X86ISD::PCMPGTB, dl, VT, Zeros, R);
10329 }
10330
10331 // R s>> a === ((R u>> a) ^ m) - m
10332 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10333 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10334 MVT::i8));
10335 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10336 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10337 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10338 return Res;
10339 }
Craig Topper46154eb2011-11-11 07:39:23 +000010340
10341 if (Subtarget->hasAVX2()) {
10342 if (VT == MVT::v4i64 && Op.getOpcode() == ISD::SHL)
10343 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10344 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
10345 R, DAG.getConstant(ShiftAmt, MVT::i32));
10346
10347 if (VT == MVT::v8i32 && Op.getOpcode() == ISD::SHL)
10348 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10349 DAG.getConstant(Intrinsic::x86_avx2_pslli_d, MVT::i32),
10350 R, DAG.getConstant(ShiftAmt, MVT::i32));
10351
10352 if (VT == MVT::v16i16 && Op.getOpcode() == ISD::SHL)
10353 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10354 DAG.getConstant(Intrinsic::x86_avx2_pslli_w, MVT::i32),
10355 R, DAG.getConstant(ShiftAmt, MVT::i32));
10356
10357 if (VT == MVT::v4i64 && Op.getOpcode() == ISD::SRL)
10358 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10359 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
10360 R, DAG.getConstant(ShiftAmt, MVT::i32));
10361
10362 if (VT == MVT::v8i32 && Op.getOpcode() == ISD::SRL)
10363 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10364 DAG.getConstant(Intrinsic::x86_avx2_psrli_d, MVT::i32),
10365 R, DAG.getConstant(ShiftAmt, MVT::i32));
10366
10367 if (VT == MVT::v16i16 && Op.getOpcode() == ISD::SRL)
10368 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10369 DAG.getConstant(Intrinsic::x86_avx2_psrli_w, MVT::i32),
10370 R, DAG.getConstant(ShiftAmt, MVT::i32));
10371
10372 if (VT == MVT::v8i32 && Op.getOpcode() == ISD::SRA)
10373 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10374 DAG.getConstant(Intrinsic::x86_avx2_psrai_d, MVT::i32),
10375 R, DAG.getConstant(ShiftAmt, MVT::i32));
10376
10377 if (VT == MVT::v16i16 && Op.getOpcode() == ISD::SRA)
10378 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10379 DAG.getConstant(Intrinsic::x86_avx2_psrai_w, MVT::i32),
10380 R, DAG.getConstant(ShiftAmt, MVT::i32));
10381 }
Nadav Rotem43012222011-05-11 08:12:09 +000010382 }
10383 }
10384
10385 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010386 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +000010387 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10388 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
10389 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
10390
10391 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010392
Nate Begeman51409212010-07-28 00:21:48 +000010393 std::vector<Constant*> CV(4, CI);
10394 Constant *C = ConstantVector::get(CV);
10395 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10396 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010397 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010398 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010399
10400 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010401 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010402 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10403 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10404 }
Nadav Rotem43012222011-05-11 08:12:09 +000010405 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +000010406 // a = a << 5;
10407 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10408 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10409 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
10410
10411 ConstantInt *CM1 = ConstantInt::get(*Context, APInt(8, 15));
10412 ConstantInt *CM2 = ConstantInt::get(*Context, APInt(8, 63));
10413
10414 std::vector<Constant*> CVM1(16, CM1);
10415 std::vector<Constant*> CVM2(16, CM2);
10416 Constant *C = ConstantVector::get(CVM1);
10417 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10418 SDValue M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010419 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010420 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010421
10422 // r = pblendv(r, psllw(r & (char16)15, 4), a);
10423 M = DAG.getNode(ISD::AND, dl, VT, R, M);
10424 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10425 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
10426 DAG.getConstant(4, MVT::i32));
Nadav Rotemfbad25e2011-09-11 15:02:23 +000010427 R = DAG.getNode(ISD::VSELECT, dl, VT, Op, R, M);
Nate Begeman51409212010-07-28 00:21:48 +000010428 // a += a
10429 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010430
Nate Begeman51409212010-07-28 00:21:48 +000010431 C = ConstantVector::get(CVM2);
10432 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10433 M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010434 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010435 false, false, false, 16);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010436
Nate Begeman51409212010-07-28 00:21:48 +000010437 // r = pblendv(r, psllw(r & (char16)63, 2), a);
10438 M = DAG.getNode(ISD::AND, dl, VT, R, M);
10439 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10440 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
10441 DAG.getConstant(2, MVT::i32));
Nadav Rotemfbad25e2011-09-11 15:02:23 +000010442 R = DAG.getNode(ISD::VSELECT, dl, VT, Op, R, M);
Nate Begeman51409212010-07-28 00:21:48 +000010443 // a += a
10444 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010445
Nate Begeman51409212010-07-28 00:21:48 +000010446 // return pblendv(r, r+r, a);
Nadav Rotemfbad25e2011-09-11 15:02:23 +000010447 R = DAG.getNode(ISD::VSELECT, dl, VT, Op,
10448 R, DAG.getNode(ISD::ADD, dl, VT, R, R));
Nate Begeman51409212010-07-28 00:21:48 +000010449 return R;
10450 }
Craig Topper46154eb2011-11-11 07:39:23 +000010451
10452 // Decompose 256-bit shifts into smaller 128-bit shifts.
10453 if (VT.getSizeInBits() == 256) {
10454 int NumElems = VT.getVectorNumElements();
10455 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10456 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10457
10458 // Extract the two vectors
10459 SDValue V1 = Extract128BitVector(R, DAG.getConstant(0, MVT::i32), DAG, dl);
10460 SDValue V2 = Extract128BitVector(R, DAG.getConstant(NumElems/2, MVT::i32),
10461 DAG, dl);
10462
10463 // Recreate the shift amount vectors
10464 SDValue Amt1, Amt2;
10465 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10466 // Constant shift amount
10467 SmallVector<SDValue, 4> Amt1Csts;
10468 SmallVector<SDValue, 4> Amt2Csts;
10469 for (int i = 0; i < NumElems/2; ++i)
10470 Amt1Csts.push_back(Amt->getOperand(i));
10471 for (int i = NumElems/2; i < NumElems; ++i)
10472 Amt2Csts.push_back(Amt->getOperand(i));
10473
10474 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10475 &Amt1Csts[0], NumElems/2);
10476 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10477 &Amt2Csts[0], NumElems/2);
10478 } else {
10479 // Variable shift amount
10480 Amt1 = Extract128BitVector(Amt, DAG.getConstant(0, MVT::i32), DAG, dl);
10481 Amt2 = Extract128BitVector(Amt, DAG.getConstant(NumElems/2, MVT::i32),
10482 DAG, dl);
10483 }
10484
10485 // Issue new vector shifts for the smaller types
10486 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10487 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10488
10489 // Concatenate the result back
10490 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10491 }
10492
Nate Begeman51409212010-07-28 00:21:48 +000010493 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010494}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010495
Dan Gohmand858e902010-04-17 15:26:15 +000010496SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010497 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10498 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010499 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10500 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010501 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010502 SDValue LHS = N->getOperand(0);
10503 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010504 unsigned BaseOp = 0;
10505 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010506 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010507 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010508 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010509 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010510 // A subtract of one will be selected as a INC. Note that INC doesn't
10511 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010512 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10513 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010514 BaseOp = X86ISD::INC;
10515 Cond = X86::COND_O;
10516 break;
10517 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010518 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010519 Cond = X86::COND_O;
10520 break;
10521 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010522 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010523 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010524 break;
10525 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010526 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10527 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010528 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10529 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010530 BaseOp = X86ISD::DEC;
10531 Cond = X86::COND_O;
10532 break;
10533 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010534 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010535 Cond = X86::COND_O;
10536 break;
10537 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010538 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010539 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010540 break;
10541 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010542 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010543 Cond = X86::COND_O;
10544 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010545 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10546 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10547 MVT::i32);
10548 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010549
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010550 SDValue SetCC =
10551 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10552 DAG.getConstant(X86::COND_O, MVT::i32),
10553 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010554
Dan Gohman6e5fda22011-07-22 18:45:15 +000010555 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010556 }
Bill Wendling74c37652008-12-09 22:08:41 +000010557 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010558
Bill Wendling61edeb52008-12-02 01:06:39 +000010559 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010560 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010561 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010562
Bill Wendling61edeb52008-12-02 01:06:39 +000010563 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010564 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10565 DAG.getConstant(Cond, MVT::i32),
10566 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010567
Dan Gohman6e5fda22011-07-22 18:45:15 +000010568 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010569}
10570
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010571SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const{
10572 DebugLoc dl = Op.getDebugLoc();
10573 SDNode* Node = Op.getNode();
10574 EVT ExtraVT = cast<VTSDNode>(Node->getOperand(1))->getVT();
10575 EVT VT = Node->getValueType(0);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010576 if (Subtarget->hasXMMInt() && VT.isVector()) {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010577 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10578 ExtraVT.getScalarType().getSizeInBits();
10579 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10580
10581 unsigned SHLIntrinsicsID = 0;
10582 unsigned SRAIntrinsicsID = 0;
10583 switch (VT.getSimpleVT().SimpleTy) {
10584 default:
10585 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010586 case MVT::v4i32: {
10587 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_d;
10588 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_d;
10589 break;
10590 }
10591 case MVT::v8i16: {
10592 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_w;
10593 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_w;
10594 break;
10595 }
10596 }
10597
10598 SDValue Tmp1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10599 DAG.getConstant(SHLIntrinsicsID, MVT::i32),
10600 Node->getOperand(0), ShAmt);
10601
Nadav Rotema7934dd2011-10-10 19:31:45 +000010602 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10603 DAG.getConstant(SRAIntrinsicsID, MVT::i32),
10604 Tmp1, ShAmt);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010605 }
10606
10607 return SDValue();
10608}
10609
10610
Eric Christopher9a9d2752010-07-22 02:48:34 +000010611SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10612 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010613
Eric Christopher77ed1352011-07-08 00:04:56 +000010614 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10615 // There isn't any reason to disable it if the target processor supports it.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010616 if (!Subtarget->hasXMMInt() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010617 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010618 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010619 SDValue Ops[] = {
10620 DAG.getRegister(X86::ESP, MVT::i32), // Base
10621 DAG.getTargetConstant(1, MVT::i8), // Scale
10622 DAG.getRegister(0, MVT::i32), // Index
10623 DAG.getTargetConstant(0, MVT::i32), // Disp
10624 DAG.getRegister(0, MVT::i32), // Segment.
10625 Zero,
10626 Chain
10627 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010628 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010629 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10630 array_lengthof(Ops));
10631 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010632 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010633
Eric Christopher9a9d2752010-07-22 02:48:34 +000010634 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010635 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010636 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010637
Chris Lattner132929a2010-08-14 17:26:09 +000010638 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10639 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10640 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10641 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010642
Chris Lattner132929a2010-08-14 17:26:09 +000010643 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10644 if (!Op1 && !Op2 && !Op3 && Op4)
10645 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010646
Chris Lattner132929a2010-08-14 17:26:09 +000010647 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10648 if (Op1 && !Op2 && !Op3 && !Op4)
10649 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010650
10651 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010652 // (MFENCE)>;
10653 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010654}
10655
Eli Friedman14648462011-07-27 22:21:52 +000010656SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10657 SelectionDAG &DAG) const {
10658 DebugLoc dl = Op.getDebugLoc();
10659 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10660 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10661 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10662 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10663
10664 // The only fence that needs an instruction is a sequentially-consistent
10665 // cross-thread fence.
10666 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10667 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10668 // no-sse2). There isn't any reason to disable it if the target processor
10669 // supports it.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010670 if (Subtarget->hasXMMInt() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010671 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10672
10673 SDValue Chain = Op.getOperand(0);
10674 SDValue Zero = DAG.getConstant(0, MVT::i32);
10675 SDValue Ops[] = {
10676 DAG.getRegister(X86::ESP, MVT::i32), // Base
10677 DAG.getTargetConstant(1, MVT::i8), // Scale
10678 DAG.getRegister(0, MVT::i32), // Index
10679 DAG.getTargetConstant(0, MVT::i32), // Disp
10680 DAG.getRegister(0, MVT::i32), // Segment.
10681 Zero,
10682 Chain
10683 };
10684 SDNode *Res =
10685 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10686 array_lengthof(Ops));
10687 return SDValue(Res, 0);
10688 }
10689
10690 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10691 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10692}
10693
10694
Dan Gohmand858e902010-04-17 15:26:15 +000010695SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010696 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010697 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010698 unsigned Reg = 0;
10699 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010700 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +000010701 default:
10702 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010703 case MVT::i8: Reg = X86::AL; size = 1; break;
10704 case MVT::i16: Reg = X86::AX; size = 2; break;
10705 case MVT::i32: Reg = X86::EAX; size = 4; break;
10706 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010707 assert(Subtarget->is64Bit() && "Node not type legal!");
10708 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010709 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010710 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010711 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010712 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010713 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010714 Op.getOperand(1),
10715 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010716 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010717 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010718 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010719 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10720 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10721 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010722 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010723 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010724 return cpOut;
10725}
10726
Duncan Sands1607f052008-12-01 11:39:25 +000010727SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010728 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010729 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010730 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010731 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010732 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010733 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010734 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10735 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010736 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010737 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10738 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010739 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010740 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010741 rdx.getValue(1)
10742 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010743 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010744}
10745
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010746SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010747 SelectionDAG &DAG) const {
10748 EVT SrcVT = Op.getOperand(0).getValueType();
10749 EVT DstVT = Op.getValueType();
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010750 assert(Subtarget->is64Bit() && !Subtarget->hasXMMInt() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010751 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010752 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010753 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010754 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010755 // i64 <=> MMX conversions are Legal.
10756 if (SrcVT==MVT::i64 && DstVT.isVector())
10757 return Op;
10758 if (DstVT==MVT::i64 && SrcVT.isVector())
10759 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010760 // MMX <=> MMX conversions are Legal.
10761 if (SrcVT.isVector() && DstVT.isVector())
10762 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010763 // All other conversions need to be expanded.
10764 return SDValue();
10765}
Chris Lattner5b856542010-12-20 00:59:46 +000010766
Dan Gohmand858e902010-04-17 15:26:15 +000010767SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010768 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010769 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010770 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010771 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010772 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010773 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010774 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010775 Node->getOperand(0),
10776 Node->getOperand(1), negOp,
10777 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010778 cast<AtomicSDNode>(Node)->getAlignment(),
10779 cast<AtomicSDNode>(Node)->getOrdering(),
10780 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010781}
10782
Eli Friedman327236c2011-08-24 20:50:09 +000010783static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10784 SDNode *Node = Op.getNode();
10785 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010786 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010787
10788 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010789 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10790 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10791 // (The only way to get a 16-byte store is cmpxchg16b)
10792 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10793 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10794 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010795 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10796 cast<AtomicSDNode>(Node)->getMemoryVT(),
10797 Node->getOperand(0),
10798 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010799 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010800 cast<AtomicSDNode>(Node)->getOrdering(),
10801 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010802 return Swap.getValue(1);
10803 }
10804 // Other atomic stores have a simple pattern.
10805 return Op;
10806}
10807
Chris Lattner5b856542010-12-20 00:59:46 +000010808static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10809 EVT VT = Op.getNode()->getValueType(0);
10810
10811 // Let legalize expand this if it isn't a legal type yet.
10812 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10813 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010814
Chris Lattner5b856542010-12-20 00:59:46 +000010815 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010816
Chris Lattner5b856542010-12-20 00:59:46 +000010817 unsigned Opc;
10818 bool ExtraOp = false;
10819 switch (Op.getOpcode()) {
10820 default: assert(0 && "Invalid code");
10821 case ISD::ADDC: Opc = X86ISD::ADD; break;
10822 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10823 case ISD::SUBC: Opc = X86ISD::SUB; break;
10824 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10825 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010826
Chris Lattner5b856542010-12-20 00:59:46 +000010827 if (!ExtraOp)
10828 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10829 Op.getOperand(1));
10830 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10831 Op.getOperand(1), Op.getOperand(2));
10832}
10833
Evan Cheng0db9fe62006-04-25 20:13:52 +000010834/// LowerOperation - Provide custom lowering hooks for some operations.
10835///
Dan Gohmand858e902010-04-17 15:26:15 +000010836SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010837 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010838 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010839 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010840 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010841 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010842 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10843 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010844 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010845 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010846 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010847 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10848 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10849 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010850 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010851 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010852 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10853 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10854 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010855 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010856 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010857 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010858 case ISD::SHL_PARTS:
10859 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010860 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010861 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010862 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010863 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010864 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010865 case ISD::FABS: return LowerFABS(Op, DAG);
10866 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010867 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010868 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010869 case ISD::SETCC: return LowerSETCC(Op, DAG);
10870 case ISD::SELECT: return LowerSELECT(Op, DAG);
10871 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010872 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010873 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010874 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010875 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010876 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010877 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10878 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010879 case ISD::FRAME_TO_ARGS_OFFSET:
10880 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010881 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010882 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010883 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10884 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010885 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010886 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
10887 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010888 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010889 case ISD::SRA:
10890 case ISD::SRL:
10891 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010892 case ISD::SADDO:
10893 case ISD::UADDO:
10894 case ISD::SSUBO:
10895 case ISD::USUBO:
10896 case ISD::SMULO:
10897 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010898 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010899 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010900 case ISD::ADDC:
10901 case ISD::ADDE:
10902 case ISD::SUBC:
10903 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010904 case ISD::ADD: return LowerADD(Op, DAG);
10905 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010906 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010907}
10908
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010909static void ReplaceATOMIC_LOAD(SDNode *Node,
10910 SmallVectorImpl<SDValue> &Results,
10911 SelectionDAG &DAG) {
10912 DebugLoc dl = Node->getDebugLoc();
10913 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10914
10915 // Convert wide load -> cmpxchg8b/cmpxchg16b
10916 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10917 // (The only way to get a 16-byte load is cmpxchg16b)
10918 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010919 SDValue Zero = DAG.getConstant(0, VT);
10920 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010921 Node->getOperand(0),
10922 Node->getOperand(1), Zero, Zero,
10923 cast<AtomicSDNode>(Node)->getMemOperand(),
10924 cast<AtomicSDNode>(Node)->getOrdering(),
10925 cast<AtomicSDNode>(Node)->getSynchScope());
10926 Results.push_back(Swap.getValue(0));
10927 Results.push_back(Swap.getValue(1));
10928}
10929
Duncan Sands1607f052008-12-01 11:39:25 +000010930void X86TargetLowering::
10931ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010932 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010933 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000010934 assert (Node->getValueType(0) == MVT::i64 &&
10935 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000010936
10937 SDValue Chain = Node->getOperand(0);
10938 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010939 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010940 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000010941 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010942 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000010943 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000010944 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000010945 SDValue Result =
10946 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
10947 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000010948 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000010949 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010950 Results.push_back(Result.getValue(2));
10951}
10952
Duncan Sands126d9072008-07-04 11:47:58 +000010953/// ReplaceNodeResults - Replace a node with an illegal result type
10954/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000010955void X86TargetLowering::ReplaceNodeResults(SDNode *N,
10956 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010957 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010958 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000010959 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000010960 default:
Duncan Sands1607f052008-12-01 11:39:25 +000010961 assert(false && "Do not know how to custom type legalize this operation!");
10962 return;
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010963 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000010964 case ISD::ADDC:
10965 case ISD::ADDE:
10966 case ISD::SUBC:
10967 case ISD::SUBE:
10968 // We don't want to expand or promote these.
10969 return;
Duncan Sands1607f052008-12-01 11:39:25 +000010970 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +000010971 std::pair<SDValue,SDValue> Vals =
10972 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +000010973 SDValue FIST = Vals.first, StackSlot = Vals.second;
10974 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000010975 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000010976 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +000010977 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010978 MachinePointerInfo(),
10979 false, false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +000010980 }
10981 return;
10982 }
10983 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010984 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010985 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010986 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010987 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000010988 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000010989 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010990 eax.getValue(2));
10991 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
10992 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000010993 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010994 Results.push_back(edx.getValue(1));
10995 return;
10996 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010997 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000010998 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010999 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000011000 bool Regs64bit = T == MVT::i128;
11001 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000011002 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011003 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11004 DAG.getConstant(0, HalfT));
11005 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11006 DAG.getConstant(1, HalfT));
11007 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
11008 Regs64bit ? X86::RAX : X86::EAX,
11009 cpInL, SDValue());
11010 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
11011 Regs64bit ? X86::RDX : X86::EDX,
11012 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011013 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011014 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11015 DAG.getConstant(0, HalfT));
11016 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11017 DAG.getConstant(1, HalfT));
11018 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
11019 Regs64bit ? X86::RBX : X86::EBX,
11020 swapInL, cpInH.getValue(1));
11021 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
11022 Regs64bit ? X86::RCX : X86::ECX,
11023 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011024 SDValue Ops[] = { swapInH.getValue(0),
11025 N->getOperand(1),
11026 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011027 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011028 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000011029 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
11030 X86ISD::LCMPXCHG8_DAG;
11031 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011032 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000011033 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
11034 Regs64bit ? X86::RAX : X86::EAX,
11035 HalfT, Result.getValue(1));
11036 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
11037 Regs64bit ? X86::RDX : X86::EDX,
11038 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000011039 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000011040 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011041 Results.push_back(cpOutH.getValue(1));
11042 return;
11043 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011044 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000011045 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
11046 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011047 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000011048 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
11049 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011050 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000011051 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
11052 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011053 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000011054 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
11055 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011056 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000011057 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
11058 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011059 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000011060 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
11061 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011062 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000011063 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
11064 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011065 case ISD::ATOMIC_LOAD:
11066 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000011067 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000011068}
11069
Evan Cheng72261582005-12-20 06:22:03 +000011070const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
11071 switch (Opcode) {
11072 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000011073 case X86ISD::BSF: return "X86ISD::BSF";
11074 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000011075 case X86ISD::SHLD: return "X86ISD::SHLD";
11076 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000011077 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011078 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000011079 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011080 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000011081 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000011082 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000011083 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
11084 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
11085 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000011086 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000011087 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000011088 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000011089 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000011090 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000011091 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000011092 case X86ISD::COMI: return "X86ISD::COMI";
11093 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000011094 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000011095 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000011096 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
11097 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000011098 case X86ISD::CMOV: return "X86ISD::CMOV";
11099 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000011100 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000011101 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
11102 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000011103 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000011104 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000011105 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011106 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000011107 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011108 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
11109 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000011110 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000011111 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000011112 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000011113 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000011114 case X86ISD::BLENDV: return "X86ISD::BLENDV";
11115 case X86ISD::FHADD: return "X86ISD::FHADD";
11116 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000011117 case X86ISD::FMAX: return "X86ISD::FMAX";
11118 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000011119 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
11120 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011121 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000011122 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011123 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000011124 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011125 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +000011126 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
11127 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011128 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11129 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11130 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11131 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11132 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11133 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000011134 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
11135 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +000011136 case X86ISD::VSHL: return "X86ISD::VSHL";
11137 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +000011138 case X86ISD::CMPPD: return "X86ISD::CMPPD";
11139 case X86ISD::CMPPS: return "X86ISD::CMPPS";
11140 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
11141 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
11142 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
11143 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
11144 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
11145 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
11146 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
11147 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011148 case X86ISD::ADD: return "X86ISD::ADD";
11149 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011150 case X86ISD::ADC: return "X86ISD::ADC";
11151 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011152 case X86ISD::SMUL: return "X86ISD::SMUL";
11153 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011154 case X86ISD::INC: return "X86ISD::INC";
11155 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011156 case X86ISD::OR: return "X86ISD::OR";
11157 case X86ISD::XOR: return "X86ISD::XOR";
11158 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011159 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011160 case X86ISD::BLSI: return "X86ISD::BLSI";
11161 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11162 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011163 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011164 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011165 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011166 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11167 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11168 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
11169 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
11170 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
11171 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
11172 case X86ISD::SHUFPS: return "X86ISD::SHUFPS";
11173 case X86ISD::SHUFPD: return "X86ISD::SHUFPD";
11174 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011175 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011176 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011177 case X86ISD::MOVHLPD: return "X86ISD::MOVHLPD";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011178 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11179 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011180 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11181 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11182 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
11183 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
11184 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
11185 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11186 case X86ISD::MOVSS: return "X86ISD::MOVSS";
11187 case X86ISD::UNPCKLPS: return "X86ISD::UNPCKLPS";
11188 case X86ISD::UNPCKLPD: return "X86ISD::UNPCKLPD";
David Greenefbf05d32011-02-22 23:31:46 +000011189 case X86ISD::VUNPCKLPDY: return "X86ISD::VUNPCKLPDY";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011190 case X86ISD::UNPCKHPS: return "X86ISD::UNPCKHPS";
11191 case X86ISD::UNPCKHPD: return "X86ISD::UNPCKHPD";
11192 case X86ISD::PUNPCKLBW: return "X86ISD::PUNPCKLBW";
11193 case X86ISD::PUNPCKLWD: return "X86ISD::PUNPCKLWD";
11194 case X86ISD::PUNPCKLDQ: return "X86ISD::PUNPCKLDQ";
11195 case X86ISD::PUNPCKLQDQ: return "X86ISD::PUNPCKLQDQ";
11196 case X86ISD::PUNPCKHBW: return "X86ISD::PUNPCKHBW";
11197 case X86ISD::PUNPCKHWD: return "X86ISD::PUNPCKHWD";
11198 case X86ISD::PUNPCKHDQ: return "X86ISD::PUNPCKHDQ";
11199 case X86ISD::PUNPCKHQDQ: return "X86ISD::PUNPCKHQDQ";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011200 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +000011201 case X86ISD::VPERMILPS: return "X86ISD::VPERMILPS";
11202 case X86ISD::VPERMILPSY: return "X86ISD::VPERMILPSY";
11203 case X86ISD::VPERMILPD: return "X86ISD::VPERMILPD";
11204 case X86ISD::VPERMILPDY: return "X86ISD::VPERMILPDY";
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +000011205 case X86ISD::VPERM2F128: return "X86ISD::VPERM2F128";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011206 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011207 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011208 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011209 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011210 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +000011211 }
11212}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011213
Chris Lattnerc9addb72007-03-30 23:15:24 +000011214// isLegalAddressingMode - Return true if the addressing mode represented
11215// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011216bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011217 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011218 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011219 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011220 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011221
Chris Lattnerc9addb72007-03-30 23:15:24 +000011222 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011223 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011224 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011225
Chris Lattnerc9addb72007-03-30 23:15:24 +000011226 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011227 unsigned GVFlags =
11228 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011229
Chris Lattnerdfed4132009-07-10 07:38:24 +000011230 // If a reference to this global requires an extra load, we can't fold it.
11231 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011232 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011233
Chris Lattnerdfed4132009-07-10 07:38:24 +000011234 // If BaseGV requires a register for the PIC base, we cannot also have a
11235 // BaseReg specified.
11236 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011237 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011238
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011239 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011240 if ((M != CodeModel::Small || R != Reloc::Static) &&
11241 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011242 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011243 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011244
Chris Lattnerc9addb72007-03-30 23:15:24 +000011245 switch (AM.Scale) {
11246 case 0:
11247 case 1:
11248 case 2:
11249 case 4:
11250 case 8:
11251 // These scales always work.
11252 break;
11253 case 3:
11254 case 5:
11255 case 9:
11256 // These scales are formed with basereg+scalereg. Only accept if there is
11257 // no basereg yet.
11258 if (AM.HasBaseReg)
11259 return false;
11260 break;
11261 default: // Other stuff never works.
11262 return false;
11263 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011264
Chris Lattnerc9addb72007-03-30 23:15:24 +000011265 return true;
11266}
11267
11268
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011269bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011270 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011271 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011272 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11273 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011274 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011275 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011276 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011277}
11278
Owen Andersone50ed302009-08-10 22:56:29 +000011279bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011280 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011281 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011282 unsigned NumBits1 = VT1.getSizeInBits();
11283 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011284 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011285 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011286 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011287}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011288
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011289bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011290 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011291 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011292}
11293
Owen Andersone50ed302009-08-10 22:56:29 +000011294bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011295 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011296 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011297}
11298
Owen Andersone50ed302009-08-10 22:56:29 +000011299bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011300 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011301 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011302}
11303
Evan Cheng60c07e12006-07-05 22:17:51 +000011304/// isShuffleMaskLegal - Targets can use this to indicate that they only
11305/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11306/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11307/// are assumed to be legal.
11308bool
Eric Christopherfd179292009-08-27 18:07:15 +000011309X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011310 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011311 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011312 if (VT.getSizeInBits() == 64)
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000011313 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3() || Subtarget->hasAVX());
Nate Begeman9008ca62009-04-27 18:41:29 +000011314
Nate Begemana09008b2009-10-19 02:17:23 +000011315 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011316 return (VT.getVectorNumElements() == 2 ||
11317 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11318 isMOVLMask(M, VT) ||
11319 isSHUFPMask(M, VT) ||
11320 isPSHUFDMask(M, VT) ||
11321 isPSHUFHWMask(M, VT) ||
11322 isPSHUFLWMask(M, VT) ||
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000011323 isPALIGNRMask(M, VT, Subtarget->hasSSSE3() || Subtarget->hasAVX()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011324 isUNPCKLMask(M, VT) ||
11325 isUNPCKHMask(M, VT) ||
11326 isUNPCKL_v_undef_Mask(M, VT) ||
11327 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +000011328}
11329
Dan Gohman7d8143f2008-04-09 20:09:42 +000011330bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011331X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011332 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011333 unsigned NumElts = VT.getVectorNumElements();
11334 // FIXME: This collection of masks seems suspect.
11335 if (NumElts == 2)
11336 return true;
11337 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11338 return (isMOVLMask(Mask, VT) ||
11339 isCommutedMOVLMask(Mask, VT, true) ||
11340 isSHUFPMask(Mask, VT) ||
11341 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +000011342 }
11343 return false;
11344}
11345
11346//===----------------------------------------------------------------------===//
11347// X86 Scheduler Hooks
11348//===----------------------------------------------------------------------===//
11349
Mon P Wang63307c32008-05-05 19:05:59 +000011350// private utility function
11351MachineBasicBlock *
11352X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11353 MachineBasicBlock *MBB,
11354 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011355 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011356 unsigned LoadOpc,
11357 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011358 unsigned notOpc,
11359 unsigned EAXreg,
11360 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011361 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011362 // For the atomic bitwise operator, we generate
11363 // thisMBB:
11364 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011365 // ld t1 = [bitinstr.addr]
11366 // op t2 = t1, [bitinstr.val]
11367 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011368 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11369 // bz newMBB
11370 // fallthrough -->nextMBB
11371 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11372 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011373 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011374 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011375
Mon P Wang63307c32008-05-05 19:05:59 +000011376 /// First build the CFG
11377 MachineFunction *F = MBB->getParent();
11378 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011379 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11380 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11381 F->insert(MBBIter, newMBB);
11382 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011383
Dan Gohman14152b42010-07-06 20:24:04 +000011384 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11385 nextMBB->splice(nextMBB->begin(), thisMBB,
11386 llvm::next(MachineBasicBlock::iterator(bInstr)),
11387 thisMBB->end());
11388 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011389
Mon P Wang63307c32008-05-05 19:05:59 +000011390 // Update thisMBB to fall through to newMBB
11391 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011392
Mon P Wang63307c32008-05-05 19:05:59 +000011393 // newMBB jumps to itself and fall through to nextMBB
11394 newMBB->addSuccessor(nextMBB);
11395 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011396
Mon P Wang63307c32008-05-05 19:05:59 +000011397 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011398 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011399 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011400 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011401 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011402 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011403 int numArgs = bInstr->getNumOperands() - 1;
11404 for (int i=0; i < numArgs; ++i)
11405 argOpers[i] = &bInstr->getOperand(i+1);
11406
11407 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011408 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011409 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011410
Dale Johannesen140be2d2008-08-19 18:47:28 +000011411 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011412 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011413 for (int i=0; i <= lastAddrIndx; ++i)
11414 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011415
Dale Johannesen140be2d2008-08-19 18:47:28 +000011416 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011417 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011418 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011419 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011420 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011421 tt = t1;
11422
Dale Johannesen140be2d2008-08-19 18:47:28 +000011423 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011424 assert((argOpers[valArgIndx]->isReg() ||
11425 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011426 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011427 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011428 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011429 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011430 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011431 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +000011432 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011433
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011434 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +000011435 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011436
Dale Johannesene4d209d2009-02-03 20:21:25 +000011437 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011438 for (int i=0; i <= lastAddrIndx; ++i)
11439 (*MIB).addOperand(*argOpers[i]);
11440 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +000011441 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011442 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11443 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011444
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011445 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011446 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011447
Mon P Wang63307c32008-05-05 19:05:59 +000011448 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011449 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011450
Dan Gohman14152b42010-07-06 20:24:04 +000011451 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011452 return nextMBB;
11453}
11454
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011455// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011456MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011457X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11458 MachineBasicBlock *MBB,
11459 unsigned regOpcL,
11460 unsigned regOpcH,
11461 unsigned immOpcL,
11462 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011463 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011464 // For the atomic bitwise operator, we generate
11465 // thisMBB (instructions are in pairs, except cmpxchg8b)
11466 // ld t1,t2 = [bitinstr.addr]
11467 // newMBB:
11468 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11469 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011470 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011471 // mov ECX, EBX <- t5, t6
11472 // mov EAX, EDX <- t1, t2
11473 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11474 // mov t3, t4 <- EAX, EDX
11475 // bz newMBB
11476 // result in out1, out2
11477 // fallthrough -->nextMBB
11478
11479 const TargetRegisterClass *RC = X86::GR32RegisterClass;
11480 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011481 const unsigned NotOpc = X86::NOT32r;
11482 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11483 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11484 MachineFunction::iterator MBBIter = MBB;
11485 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011486
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011487 /// First build the CFG
11488 MachineFunction *F = MBB->getParent();
11489 MachineBasicBlock *thisMBB = MBB;
11490 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11491 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11492 F->insert(MBBIter, newMBB);
11493 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011494
Dan Gohman14152b42010-07-06 20:24:04 +000011495 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11496 nextMBB->splice(nextMBB->begin(), thisMBB,
11497 llvm::next(MachineBasicBlock::iterator(bInstr)),
11498 thisMBB->end());
11499 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011500
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011501 // Update thisMBB to fall through to newMBB
11502 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011503
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011504 // newMBB jumps to itself and fall through to nextMBB
11505 newMBB->addSuccessor(nextMBB);
11506 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011507
Dale Johannesene4d209d2009-02-03 20:21:25 +000011508 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011509 // Insert instructions into newMBB based on incoming instruction
11510 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011511 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011512 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011513 MachineOperand& dest1Oper = bInstr->getOperand(0);
11514 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011515 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11516 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011517 argOpers[i] = &bInstr->getOperand(i+2);
11518
Dan Gohman71ea4e52010-05-14 21:01:44 +000011519 // We use some of the operands multiple times, so conservatively just
11520 // clear any kill flags that might be present.
11521 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11522 argOpers[i]->setIsKill(false);
11523 }
11524
Evan Chengad5b52f2010-01-08 19:14:57 +000011525 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011526 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011527
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011528 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011529 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011530 for (int i=0; i <= lastAddrIndx; ++i)
11531 (*MIB).addOperand(*argOpers[i]);
11532 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011533 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011534 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011535 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011536 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011537 MachineOperand newOp3 = *(argOpers[3]);
11538 if (newOp3.isImm())
11539 newOp3.setImm(newOp3.getImm()+4);
11540 else
11541 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011542 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011543 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011544
11545 // t3/4 are defined later, at the bottom of the loop
11546 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11547 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011548 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011549 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011550 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011551 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11552
Evan Cheng306b4ca2010-01-08 23:41:50 +000011553 // The subsequent operations should be using the destination registers of
11554 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +000011555 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011556 t1 = F->getRegInfo().createVirtualRegister(RC);
11557 t2 = F->getRegInfo().createVirtualRegister(RC);
11558 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
11559 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011560 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011561 t1 = dest1Oper.getReg();
11562 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011563 }
11564
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011565 int valArgIndx = lastAddrIndx + 1;
11566 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011567 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011568 "invalid operand");
11569 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11570 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011571 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011572 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011573 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011574 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011575 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011576 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011577 (*MIB).addOperand(*argOpers[valArgIndx]);
11578 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011579 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011580 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011581 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011582 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011583 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011584 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011585 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011586 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011587 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011588 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011589
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011590 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011591 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011592 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011593 MIB.addReg(t2);
11594
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011595 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011596 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011597 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011598 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +000011599
Dale Johannesene4d209d2009-02-03 20:21:25 +000011600 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011601 for (int i=0; i <= lastAddrIndx; ++i)
11602 (*MIB).addOperand(*argOpers[i]);
11603
11604 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011605 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11606 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011607
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011608 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011609 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011610 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011611 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011612
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011613 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011614 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011615
Dan Gohman14152b42010-07-06 20:24:04 +000011616 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011617 return nextMBB;
11618}
11619
11620// private utility function
11621MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011622X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11623 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011624 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011625 // For the atomic min/max operator, we generate
11626 // thisMBB:
11627 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011628 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011629 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011630 // cmp t1, t2
11631 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011632 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011633 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11634 // bz newMBB
11635 // fallthrough -->nextMBB
11636 //
11637 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11638 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011639 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011640 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011641
Mon P Wang63307c32008-05-05 19:05:59 +000011642 /// First build the CFG
11643 MachineFunction *F = MBB->getParent();
11644 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011645 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11646 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11647 F->insert(MBBIter, newMBB);
11648 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011649
Dan Gohman14152b42010-07-06 20:24:04 +000011650 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11651 nextMBB->splice(nextMBB->begin(), thisMBB,
11652 llvm::next(MachineBasicBlock::iterator(mInstr)),
11653 thisMBB->end());
11654 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011655
Mon P Wang63307c32008-05-05 19:05:59 +000011656 // Update thisMBB to fall through to newMBB
11657 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011658
Mon P Wang63307c32008-05-05 19:05:59 +000011659 // newMBB jumps to newMBB and fall through to nextMBB
11660 newMBB->addSuccessor(nextMBB);
11661 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011662
Dale Johannesene4d209d2009-02-03 20:21:25 +000011663 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011664 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011665 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011666 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011667 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011668 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011669 int numArgs = mInstr->getNumOperands() - 1;
11670 for (int i=0; i < numArgs; ++i)
11671 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011672
Mon P Wang63307c32008-05-05 19:05:59 +000011673 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011674 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011675 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011676
Mon P Wangab3e7472008-05-05 22:56:23 +000011677 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011678 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011679 for (int i=0; i <= lastAddrIndx; ++i)
11680 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011681
Mon P Wang63307c32008-05-05 19:05:59 +000011682 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011683 assert((argOpers[valArgIndx]->isReg() ||
11684 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011685 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011686
11687 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011688 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011689 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011690 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011691 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011692 (*MIB).addOperand(*argOpers[valArgIndx]);
11693
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011694 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011695 MIB.addReg(t1);
11696
Dale Johannesene4d209d2009-02-03 20:21:25 +000011697 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011698 MIB.addReg(t1);
11699 MIB.addReg(t2);
11700
11701 // Generate movc
11702 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011703 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011704 MIB.addReg(t2);
11705 MIB.addReg(t1);
11706
11707 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011708 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011709 for (int i=0; i <= lastAddrIndx; ++i)
11710 (*MIB).addOperand(*argOpers[i]);
11711 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011712 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011713 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11714 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011715
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011716 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011717 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011718
Mon P Wang63307c32008-05-05 19:05:59 +000011719 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011720 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011721
Dan Gohman14152b42010-07-06 20:24:04 +000011722 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011723 return nextMBB;
11724}
11725
Eric Christopherf83a5de2009-08-27 18:08:16 +000011726// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011727// or XMM0_V32I8 in AVX all of this code can be replaced with that
11728// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011729MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011730X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011731 unsigned numArgs, bool memArg) const {
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011732 assert((Subtarget->hasSSE42() || Subtarget->hasAVX()) &&
11733 "Target must have SSE4.2 or AVX features enabled");
11734
Eric Christopherb120ab42009-08-18 22:50:32 +000011735 DebugLoc dl = MI->getDebugLoc();
11736 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011737 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011738 if (!Subtarget->hasAVX()) {
11739 if (memArg)
11740 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11741 else
11742 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11743 } else {
11744 if (memArg)
11745 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11746 else
11747 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11748 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011749
Eric Christopher41c902f2010-11-30 08:20:21 +000011750 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011751 for (unsigned i = 0; i < numArgs; ++i) {
11752 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011753 if (!(Op.isReg() && Op.isImplicit()))
11754 MIB.addOperand(Op);
11755 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011756 BuildMI(*BB, MI, dl,
11757 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11758 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011759 .addReg(X86::XMM0);
11760
Dan Gohman14152b42010-07-06 20:24:04 +000011761 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011762 return BB;
11763}
11764
11765MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011766X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011767 DebugLoc dl = MI->getDebugLoc();
11768 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011769
Eric Christopher228232b2010-11-30 07:20:12 +000011770 // Address into RAX/EAX, other two args into ECX, EDX.
11771 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11772 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11773 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11774 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011775 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011776
Eric Christopher228232b2010-11-30 07:20:12 +000011777 unsigned ValOps = X86::AddrNumOperands;
11778 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11779 .addReg(MI->getOperand(ValOps).getReg());
11780 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11781 .addReg(MI->getOperand(ValOps+1).getReg());
11782
11783 // The instruction doesn't actually take any operands though.
11784 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011785
Eric Christopher228232b2010-11-30 07:20:12 +000011786 MI->eraseFromParent(); // The pseudo is gone now.
11787 return BB;
11788}
11789
11790MachineBasicBlock *
11791X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011792 DebugLoc dl = MI->getDebugLoc();
11793 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011794
Eric Christopher228232b2010-11-30 07:20:12 +000011795 // First arg in ECX, the second in EAX.
11796 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11797 .addReg(MI->getOperand(0).getReg());
11798 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11799 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011800
Eric Christopher228232b2010-11-30 07:20:12 +000011801 // The instruction doesn't actually take any operands though.
11802 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011803
Eric Christopher228232b2010-11-30 07:20:12 +000011804 MI->eraseFromParent(); // The pseudo is gone now.
11805 return BB;
11806}
11807
11808MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011809X86TargetLowering::EmitVAARG64WithCustomInserter(
11810 MachineInstr *MI,
11811 MachineBasicBlock *MBB) const {
11812 // Emit va_arg instruction on X86-64.
11813
11814 // Operands to this pseudo-instruction:
11815 // 0 ) Output : destination address (reg)
11816 // 1-5) Input : va_list address (addr, i64mem)
11817 // 6 ) ArgSize : Size (in bytes) of vararg type
11818 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11819 // 8 ) Align : Alignment of type
11820 // 9 ) EFLAGS (implicit-def)
11821
11822 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11823 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11824
11825 unsigned DestReg = MI->getOperand(0).getReg();
11826 MachineOperand &Base = MI->getOperand(1);
11827 MachineOperand &Scale = MI->getOperand(2);
11828 MachineOperand &Index = MI->getOperand(3);
11829 MachineOperand &Disp = MI->getOperand(4);
11830 MachineOperand &Segment = MI->getOperand(5);
11831 unsigned ArgSize = MI->getOperand(6).getImm();
11832 unsigned ArgMode = MI->getOperand(7).getImm();
11833 unsigned Align = MI->getOperand(8).getImm();
11834
11835 // Memory Reference
11836 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11837 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11838 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11839
11840 // Machine Information
11841 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11842 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11843 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11844 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11845 DebugLoc DL = MI->getDebugLoc();
11846
11847 // struct va_list {
11848 // i32 gp_offset
11849 // i32 fp_offset
11850 // i64 overflow_area (address)
11851 // i64 reg_save_area (address)
11852 // }
11853 // sizeof(va_list) = 24
11854 // alignment(va_list) = 8
11855
11856 unsigned TotalNumIntRegs = 6;
11857 unsigned TotalNumXMMRegs = 8;
11858 bool UseGPOffset = (ArgMode == 1);
11859 bool UseFPOffset = (ArgMode == 2);
11860 unsigned MaxOffset = TotalNumIntRegs * 8 +
11861 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11862
11863 /* Align ArgSize to a multiple of 8 */
11864 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11865 bool NeedsAlign = (Align > 8);
11866
11867 MachineBasicBlock *thisMBB = MBB;
11868 MachineBasicBlock *overflowMBB;
11869 MachineBasicBlock *offsetMBB;
11870 MachineBasicBlock *endMBB;
11871
11872 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11873 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11874 unsigned OffsetReg = 0;
11875
11876 if (!UseGPOffset && !UseFPOffset) {
11877 // If we only pull from the overflow region, we don't create a branch.
11878 // We don't need to alter control flow.
11879 OffsetDestReg = 0; // unused
11880 OverflowDestReg = DestReg;
11881
11882 offsetMBB = NULL;
11883 overflowMBB = thisMBB;
11884 endMBB = thisMBB;
11885 } else {
11886 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11887 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11888 // If not, pull from overflow_area. (branch to overflowMBB)
11889 //
11890 // thisMBB
11891 // | .
11892 // | .
11893 // offsetMBB overflowMBB
11894 // | .
11895 // | .
11896 // endMBB
11897
11898 // Registers for the PHI in endMBB
11899 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11900 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11901
11902 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11903 MachineFunction *MF = MBB->getParent();
11904 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11905 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11906 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11907
11908 MachineFunction::iterator MBBIter = MBB;
11909 ++MBBIter;
11910
11911 // Insert the new basic blocks
11912 MF->insert(MBBIter, offsetMBB);
11913 MF->insert(MBBIter, overflowMBB);
11914 MF->insert(MBBIter, endMBB);
11915
11916 // Transfer the remainder of MBB and its successor edges to endMBB.
11917 endMBB->splice(endMBB->begin(), thisMBB,
11918 llvm::next(MachineBasicBlock::iterator(MI)),
11919 thisMBB->end());
11920 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11921
11922 // Make offsetMBB and overflowMBB successors of thisMBB
11923 thisMBB->addSuccessor(offsetMBB);
11924 thisMBB->addSuccessor(overflowMBB);
11925
11926 // endMBB is a successor of both offsetMBB and overflowMBB
11927 offsetMBB->addSuccessor(endMBB);
11928 overflowMBB->addSuccessor(endMBB);
11929
11930 // Load the offset value into a register
11931 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11932 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
11933 .addOperand(Base)
11934 .addOperand(Scale)
11935 .addOperand(Index)
11936 .addDisp(Disp, UseFPOffset ? 4 : 0)
11937 .addOperand(Segment)
11938 .setMemRefs(MMOBegin, MMOEnd);
11939
11940 // Check if there is enough room left to pull this argument.
11941 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
11942 .addReg(OffsetReg)
11943 .addImm(MaxOffset + 8 - ArgSizeA8);
11944
11945 // Branch to "overflowMBB" if offset >= max
11946 // Fall through to "offsetMBB" otherwise
11947 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
11948 .addMBB(overflowMBB);
11949 }
11950
11951 // In offsetMBB, emit code to use the reg_save_area.
11952 if (offsetMBB) {
11953 assert(OffsetReg != 0);
11954
11955 // Read the reg_save_area address.
11956 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
11957 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
11958 .addOperand(Base)
11959 .addOperand(Scale)
11960 .addOperand(Index)
11961 .addDisp(Disp, 16)
11962 .addOperand(Segment)
11963 .setMemRefs(MMOBegin, MMOEnd);
11964
11965 // Zero-extend the offset
11966 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
11967 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
11968 .addImm(0)
11969 .addReg(OffsetReg)
11970 .addImm(X86::sub_32bit);
11971
11972 // Add the offset to the reg_save_area to get the final address.
11973 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
11974 .addReg(OffsetReg64)
11975 .addReg(RegSaveReg);
11976
11977 // Compute the offset for the next argument
11978 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11979 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
11980 .addReg(OffsetReg)
11981 .addImm(UseFPOffset ? 16 : 8);
11982
11983 // Store it back into the va_list.
11984 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
11985 .addOperand(Base)
11986 .addOperand(Scale)
11987 .addOperand(Index)
11988 .addDisp(Disp, UseFPOffset ? 4 : 0)
11989 .addOperand(Segment)
11990 .addReg(NextOffsetReg)
11991 .setMemRefs(MMOBegin, MMOEnd);
11992
11993 // Jump to endMBB
11994 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
11995 .addMBB(endMBB);
11996 }
11997
11998 //
11999 // Emit code to use overflow area
12000 //
12001
12002 // Load the overflow_area address into a register.
12003 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
12004 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
12005 .addOperand(Base)
12006 .addOperand(Scale)
12007 .addOperand(Index)
12008 .addDisp(Disp, 8)
12009 .addOperand(Segment)
12010 .setMemRefs(MMOBegin, MMOEnd);
12011
12012 // If we need to align it, do so. Otherwise, just copy the address
12013 // to OverflowDestReg.
12014 if (NeedsAlign) {
12015 // Align the overflow address
12016 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
12017 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
12018
12019 // aligned_addr = (addr + (align-1)) & ~(align-1)
12020 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
12021 .addReg(OverflowAddrReg)
12022 .addImm(Align-1);
12023
12024 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
12025 .addReg(TmpReg)
12026 .addImm(~(uint64_t)(Align-1));
12027 } else {
12028 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
12029 .addReg(OverflowAddrReg);
12030 }
12031
12032 // Compute the next overflow address after this argument.
12033 // (the overflow address should be kept 8-byte aligned)
12034 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
12035 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
12036 .addReg(OverflowDestReg)
12037 .addImm(ArgSizeA8);
12038
12039 // Store the new overflow address.
12040 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
12041 .addOperand(Base)
12042 .addOperand(Scale)
12043 .addOperand(Index)
12044 .addDisp(Disp, 8)
12045 .addOperand(Segment)
12046 .addReg(NextAddrReg)
12047 .setMemRefs(MMOBegin, MMOEnd);
12048
12049 // If we branched, emit the PHI to the front of endMBB.
12050 if (offsetMBB) {
12051 BuildMI(*endMBB, endMBB->begin(), DL,
12052 TII->get(X86::PHI), DestReg)
12053 .addReg(OffsetDestReg).addMBB(offsetMBB)
12054 .addReg(OverflowDestReg).addMBB(overflowMBB);
12055 }
12056
12057 // Erase the pseudo instruction
12058 MI->eraseFromParent();
12059
12060 return endMBB;
12061}
12062
12063MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000012064X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
12065 MachineInstr *MI,
12066 MachineBasicBlock *MBB) const {
12067 // Emit code to save XMM registers to the stack. The ABI says that the
12068 // number of registers to save is given in %al, so it's theoretically
12069 // possible to do an indirect jump trick to avoid saving all of them,
12070 // however this code takes a simpler approach and just executes all
12071 // of the stores if %al is non-zero. It's less code, and it's probably
12072 // easier on the hardware branch predictor, and stores aren't all that
12073 // expensive anyway.
12074
12075 // Create the new basic blocks. One block contains all the XMM stores,
12076 // and one block is the final destination regardless of whether any
12077 // stores were performed.
12078 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
12079 MachineFunction *F = MBB->getParent();
12080 MachineFunction::iterator MBBIter = MBB;
12081 ++MBBIter;
12082 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
12083 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
12084 F->insert(MBBIter, XMMSaveMBB);
12085 F->insert(MBBIter, EndMBB);
12086
Dan Gohman14152b42010-07-06 20:24:04 +000012087 // Transfer the remainder of MBB and its successor edges to EndMBB.
12088 EndMBB->splice(EndMBB->begin(), MBB,
12089 llvm::next(MachineBasicBlock::iterator(MI)),
12090 MBB->end());
12091 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
12092
Dan Gohmand6708ea2009-08-15 01:38:56 +000012093 // The original block will now fall through to the XMM save block.
12094 MBB->addSuccessor(XMMSaveMBB);
12095 // The XMMSaveMBB will fall through to the end block.
12096 XMMSaveMBB->addSuccessor(EndMBB);
12097
12098 // Now add the instructions.
12099 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12100 DebugLoc DL = MI->getDebugLoc();
12101
12102 unsigned CountReg = MI->getOperand(0).getReg();
12103 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
12104 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
12105
12106 if (!Subtarget->isTargetWin64()) {
12107 // If %al is 0, branch around the XMM save block.
12108 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000012109 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012110 MBB->addSuccessor(EndMBB);
12111 }
12112
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012113 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000012114 // In the XMM save block, save all the XMM argument registers.
12115 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
12116 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000012117 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000012118 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000012119 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000012120 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000012121 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012122 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000012123 .addFrameIndex(RegSaveFrameIndex)
12124 .addImm(/*Scale=*/1)
12125 .addReg(/*IndexReg=*/0)
12126 .addImm(/*Disp=*/Offset)
12127 .addReg(/*Segment=*/0)
12128 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000012129 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012130 }
12131
Dan Gohman14152b42010-07-06 20:24:04 +000012132 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000012133
12134 return EndMBB;
12135}
Mon P Wang63307c32008-05-05 19:05:59 +000012136
Evan Cheng60c07e12006-07-05 22:17:51 +000012137MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000012138X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012139 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000012140 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12141 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000012142
Chris Lattner52600972009-09-02 05:57:00 +000012143 // To "insert" a SELECT_CC instruction, we actually have to insert the
12144 // diamond control-flow pattern. The incoming instruction knows the
12145 // destination vreg to set, the condition code register to branch on, the
12146 // true/false values to select between, and a branch opcode to use.
12147 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12148 MachineFunction::iterator It = BB;
12149 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000012150
Chris Lattner52600972009-09-02 05:57:00 +000012151 // thisMBB:
12152 // ...
12153 // TrueVal = ...
12154 // cmpTY ccX, r1, r2
12155 // bCC copy1MBB
12156 // fallthrough --> copy0MBB
12157 MachineBasicBlock *thisMBB = BB;
12158 MachineFunction *F = BB->getParent();
12159 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12160 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000012161 F->insert(It, copy0MBB);
12162 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000012163
Bill Wendling730c07e2010-06-25 20:48:10 +000012164 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12165 // live into the sink and copy blocks.
Jakob Stoklund Olesen4a1b9d82011-09-02 23:52:49 +000012166 if (!MI->killsRegister(X86::EFLAGS)) {
12167 copy0MBB->addLiveIn(X86::EFLAGS);
12168 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000012169 }
12170
Dan Gohman14152b42010-07-06 20:24:04 +000012171 // Transfer the remainder of BB and its successor edges to sinkMBB.
12172 sinkMBB->splice(sinkMBB->begin(), BB,
12173 llvm::next(MachineBasicBlock::iterator(MI)),
12174 BB->end());
12175 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12176
12177 // Add the true and fallthrough blocks as its successors.
12178 BB->addSuccessor(copy0MBB);
12179 BB->addSuccessor(sinkMBB);
12180
12181 // Create the conditional branch instruction.
12182 unsigned Opc =
12183 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12184 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12185
Chris Lattner52600972009-09-02 05:57:00 +000012186 // copy0MBB:
12187 // %FalseValue = ...
12188 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012189 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012190
Chris Lattner52600972009-09-02 05:57:00 +000012191 // sinkMBB:
12192 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12193 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012194 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12195 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012196 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12197 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12198
Dan Gohman14152b42010-07-06 20:24:04 +000012199 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012200 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012201}
12202
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012203MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012204X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12205 bool Is64Bit) const {
12206 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12207 DebugLoc DL = MI->getDebugLoc();
12208 MachineFunction *MF = BB->getParent();
12209 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12210
12211 assert(EnableSegmentedStacks);
12212
12213 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12214 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12215
12216 // BB:
12217 // ... [Till the alloca]
12218 // If stacklet is not large enough, jump to mallocMBB
12219 //
12220 // bumpMBB:
12221 // Allocate by subtracting from RSP
12222 // Jump to continueMBB
12223 //
12224 // mallocMBB:
12225 // Allocate by call to runtime
12226 //
12227 // continueMBB:
12228 // ...
12229 // [rest of original BB]
12230 //
12231
12232 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12233 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12234 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12235
12236 MachineRegisterInfo &MRI = MF->getRegInfo();
12237 const TargetRegisterClass *AddrRegClass =
12238 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12239
12240 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12241 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12242 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012243 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012244 sizeVReg = MI->getOperand(1).getReg(),
12245 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12246
12247 MachineFunction::iterator MBBIter = BB;
12248 ++MBBIter;
12249
12250 MF->insert(MBBIter, bumpMBB);
12251 MF->insert(MBBIter, mallocMBB);
12252 MF->insert(MBBIter, continueMBB);
12253
12254 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12255 (MachineBasicBlock::iterator(MI)), BB->end());
12256 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12257
12258 // Add code to the main basic block to check if the stack limit has been hit,
12259 // and if so, jump to mallocMBB otherwise to bumpMBB.
12260 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012261 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012262 .addReg(tmpSPVReg).addReg(sizeVReg);
12263 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
12264 .addReg(0).addImm(0).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012265 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012266 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12267
12268 // bumpMBB simply decreases the stack pointer, since we know the current
12269 // stacklet has enough space.
12270 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012271 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012272 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012273 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012274 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12275
12276 // Calls into a routine in libgcc to allocate more space from the heap.
12277 if (Is64Bit) {
12278 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12279 .addReg(sizeVReg);
12280 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
12281 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI);
12282 } else {
12283 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12284 .addImm(12);
12285 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12286 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
12287 .addExternalSymbol("__morestack_allocate_stack_space");
12288 }
12289
12290 if (!Is64Bit)
12291 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12292 .addImm(16);
12293
12294 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12295 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12296 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12297
12298 // Set up the CFG correctly.
12299 BB->addSuccessor(bumpMBB);
12300 BB->addSuccessor(mallocMBB);
12301 mallocMBB->addSuccessor(continueMBB);
12302 bumpMBB->addSuccessor(continueMBB);
12303
12304 // Take care of the PHI nodes.
12305 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12306 MI->getOperand(0).getReg())
12307 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12308 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12309
12310 // Delete the original pseudo instruction.
12311 MI->eraseFromParent();
12312
12313 // And we're done.
12314 return continueMBB;
12315}
12316
12317MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012318X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012319 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012320 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12321 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012322
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012323 assert(!Subtarget->isTargetEnvMacho());
12324
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012325 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12326 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012327
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012328 if (Subtarget->isTargetWin64()) {
12329 if (Subtarget->isTargetCygMing()) {
12330 // ___chkstk(Mingw64):
12331 // Clobbers R10, R11, RAX and EFLAGS.
12332 // Updates RSP.
12333 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12334 .addExternalSymbol("___chkstk")
12335 .addReg(X86::RAX, RegState::Implicit)
12336 .addReg(X86::RSP, RegState::Implicit)
12337 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12338 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12339 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12340 } else {
12341 // __chkstk(MSVCRT): does not update stack pointer.
12342 // Clobbers R10, R11 and EFLAGS.
12343 // FIXME: RAX(allocated size) might be reused and not killed.
12344 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12345 .addExternalSymbol("__chkstk")
12346 .addReg(X86::RAX, RegState::Implicit)
12347 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12348 // RAX has the offset to subtracted from RSP.
12349 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12350 .addReg(X86::RSP)
12351 .addReg(X86::RAX);
12352 }
12353 } else {
12354 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012355 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12356
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012357 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12358 .addExternalSymbol(StackProbeSymbol)
12359 .addReg(X86::EAX, RegState::Implicit)
12360 .addReg(X86::ESP, RegState::Implicit)
12361 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12362 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12363 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12364 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012365
Dan Gohman14152b42010-07-06 20:24:04 +000012366 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012367 return BB;
12368}
Chris Lattner52600972009-09-02 05:57:00 +000012369
12370MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012371X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12372 MachineBasicBlock *BB) const {
12373 // This is pretty easy. We're taking the value that we received from
12374 // our load from the relocation, sticking it in either RDI (x86-64)
12375 // or EAX and doing an indirect call. The return value will then
12376 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012377 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012378 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012379 DebugLoc DL = MI->getDebugLoc();
12380 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012381
12382 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012383 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012384
Eric Christopher30ef0e52010-06-03 04:07:48 +000012385 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012386 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12387 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012388 .addReg(X86::RIP)
12389 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012390 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012391 MI->getOperand(3).getTargetFlags())
12392 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012393 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012394 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +000012395 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012396 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12397 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012398 .addReg(0)
12399 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012400 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012401 MI->getOperand(3).getTargetFlags())
12402 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012403 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012404 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012405 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012406 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12407 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012408 .addReg(TII->getGlobalBaseReg(F))
12409 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012410 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012411 MI->getOperand(3).getTargetFlags())
12412 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012413 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012414 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012415 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012416
Dan Gohman14152b42010-07-06 20:24:04 +000012417 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012418 return BB;
12419}
12420
12421MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012422X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012423 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012424 switch (MI->getOpcode()) {
Richard Trieu23946fc2011-09-21 03:09:09 +000012425 default: assert(0 && "Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012426 case X86::TAILJMPd64:
12427 case X86::TAILJMPr64:
12428 case X86::TAILJMPm64:
Richard Trieu23946fc2011-09-21 03:09:09 +000012429 assert(0 && "TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012430 case X86::TCRETURNdi64:
12431 case X86::TCRETURNri64:
12432 case X86::TCRETURNmi64:
12433 // Defs of TCRETURNxx64 has Win64's callee-saved registers, as subset.
12434 // On AMD64, additional defs should be added before register allocation.
12435 if (!Subtarget->isTargetWin64()) {
12436 MI->addRegisterDefined(X86::RSI);
12437 MI->addRegisterDefined(X86::RDI);
12438 MI->addRegisterDefined(X86::XMM6);
12439 MI->addRegisterDefined(X86::XMM7);
12440 MI->addRegisterDefined(X86::XMM8);
12441 MI->addRegisterDefined(X86::XMM9);
12442 MI->addRegisterDefined(X86::XMM10);
12443 MI->addRegisterDefined(X86::XMM11);
12444 MI->addRegisterDefined(X86::XMM12);
12445 MI->addRegisterDefined(X86::XMM13);
12446 MI->addRegisterDefined(X86::XMM14);
12447 MI->addRegisterDefined(X86::XMM15);
12448 }
12449 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012450 case X86::WIN_ALLOCA:
12451 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012452 case X86::SEG_ALLOCA_32:
12453 return EmitLoweredSegAlloca(MI, BB, false);
12454 case X86::SEG_ALLOCA_64:
12455 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012456 case X86::TLSCall_32:
12457 case X86::TLSCall_64:
12458 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012459 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012460 case X86::CMOV_FR32:
12461 case X86::CMOV_FR64:
12462 case X86::CMOV_V4F32:
12463 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012464 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012465 case X86::CMOV_V8F32:
12466 case X86::CMOV_V4F64:
12467 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012468 case X86::CMOV_GR16:
12469 case X86::CMOV_GR32:
12470 case X86::CMOV_RFP32:
12471 case X86::CMOV_RFP64:
12472 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012473 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012474
Dale Johannesen849f2142007-07-03 00:53:03 +000012475 case X86::FP32_TO_INT16_IN_MEM:
12476 case X86::FP32_TO_INT32_IN_MEM:
12477 case X86::FP32_TO_INT64_IN_MEM:
12478 case X86::FP64_TO_INT16_IN_MEM:
12479 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012480 case X86::FP64_TO_INT64_IN_MEM:
12481 case X86::FP80_TO_INT16_IN_MEM:
12482 case X86::FP80_TO_INT32_IN_MEM:
12483 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012484 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12485 DebugLoc DL = MI->getDebugLoc();
12486
Evan Cheng60c07e12006-07-05 22:17:51 +000012487 // Change the floating point control register to use "round towards zero"
12488 // mode when truncating to an integer value.
12489 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012490 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012491 addFrameReference(BuildMI(*BB, MI, DL,
12492 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012493
12494 // Load the old value of the high byte of the control word...
12495 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000012496 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012497 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012498 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012499
12500 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012501 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012502 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012503
12504 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012505 addFrameReference(BuildMI(*BB, MI, DL,
12506 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012507
12508 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012509 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012510 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012511
12512 // Get the X86 opcode to use.
12513 unsigned Opc;
12514 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012515 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012516 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12517 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12518 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12519 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12520 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12521 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012522 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12523 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12524 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012525 }
12526
12527 X86AddressMode AM;
12528 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012529 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012530 AM.BaseType = X86AddressMode::RegBase;
12531 AM.Base.Reg = Op.getReg();
12532 } else {
12533 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012534 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012535 }
12536 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012537 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012538 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012539 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012540 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012541 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012542 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012543 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012544 AM.GV = Op.getGlobal();
12545 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012546 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012547 }
Dan Gohman14152b42010-07-06 20:24:04 +000012548 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012549 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012550
12551 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012552 addFrameReference(BuildMI(*BB, MI, DL,
12553 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012554
Dan Gohman14152b42010-07-06 20:24:04 +000012555 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012556 return BB;
12557 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012558 // String/text processing lowering.
12559 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012560 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012561 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12562 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012563 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012564 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12565 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012566 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012567 return EmitPCMP(MI, BB, 5, false /* in mem */);
12568 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012569 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012570 return EmitPCMP(MI, BB, 5, true /* in mem */);
12571
Eric Christopher228232b2010-11-30 07:20:12 +000012572 // Thread synchronization.
12573 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012574 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012575 case X86::MWAIT:
12576 return EmitMwait(MI, BB);
12577
Eric Christopherb120ab42009-08-18 22:50:32 +000012578 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012579 case X86::ATOMAND32:
12580 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012581 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012582 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012583 X86::NOT32r, X86::EAX,
12584 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012585 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012586 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12587 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012588 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012589 X86::NOT32r, X86::EAX,
12590 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012591 case X86::ATOMXOR32:
12592 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012593 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012594 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012595 X86::NOT32r, X86::EAX,
12596 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012597 case X86::ATOMNAND32:
12598 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012599 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012600 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012601 X86::NOT32r, X86::EAX,
12602 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012603 case X86::ATOMMIN32:
12604 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12605 case X86::ATOMMAX32:
12606 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12607 case X86::ATOMUMIN32:
12608 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12609 case X86::ATOMUMAX32:
12610 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012611
12612 case X86::ATOMAND16:
12613 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12614 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012615 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012616 X86::NOT16r, X86::AX,
12617 X86::GR16RegisterClass);
12618 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012619 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012620 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012621 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012622 X86::NOT16r, X86::AX,
12623 X86::GR16RegisterClass);
12624 case X86::ATOMXOR16:
12625 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12626 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012627 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012628 X86::NOT16r, X86::AX,
12629 X86::GR16RegisterClass);
12630 case X86::ATOMNAND16:
12631 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12632 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012633 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012634 X86::NOT16r, X86::AX,
12635 X86::GR16RegisterClass, true);
12636 case X86::ATOMMIN16:
12637 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12638 case X86::ATOMMAX16:
12639 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12640 case X86::ATOMUMIN16:
12641 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12642 case X86::ATOMUMAX16:
12643 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12644
12645 case X86::ATOMAND8:
12646 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12647 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012648 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012649 X86::NOT8r, X86::AL,
12650 X86::GR8RegisterClass);
12651 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012652 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012653 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012654 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012655 X86::NOT8r, X86::AL,
12656 X86::GR8RegisterClass);
12657 case X86::ATOMXOR8:
12658 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12659 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012660 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012661 X86::NOT8r, X86::AL,
12662 X86::GR8RegisterClass);
12663 case X86::ATOMNAND8:
12664 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12665 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012666 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012667 X86::NOT8r, X86::AL,
12668 X86::GR8RegisterClass, true);
12669 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012670 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012671 case X86::ATOMAND64:
12672 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012673 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012674 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012675 X86::NOT64r, X86::RAX,
12676 X86::GR64RegisterClass);
12677 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012678 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12679 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012680 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012681 X86::NOT64r, X86::RAX,
12682 X86::GR64RegisterClass);
12683 case X86::ATOMXOR64:
12684 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012685 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012686 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012687 X86::NOT64r, X86::RAX,
12688 X86::GR64RegisterClass);
12689 case X86::ATOMNAND64:
12690 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12691 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012692 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012693 X86::NOT64r, X86::RAX,
12694 X86::GR64RegisterClass, true);
12695 case X86::ATOMMIN64:
12696 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12697 case X86::ATOMMAX64:
12698 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12699 case X86::ATOMUMIN64:
12700 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12701 case X86::ATOMUMAX64:
12702 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012703
12704 // This group does 64-bit operations on a 32-bit host.
12705 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012706 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012707 X86::AND32rr, X86::AND32rr,
12708 X86::AND32ri, X86::AND32ri,
12709 false);
12710 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012711 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012712 X86::OR32rr, X86::OR32rr,
12713 X86::OR32ri, X86::OR32ri,
12714 false);
12715 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012716 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012717 X86::XOR32rr, X86::XOR32rr,
12718 X86::XOR32ri, X86::XOR32ri,
12719 false);
12720 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012721 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012722 X86::AND32rr, X86::AND32rr,
12723 X86::AND32ri, X86::AND32ri,
12724 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012725 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012726 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012727 X86::ADD32rr, X86::ADC32rr,
12728 X86::ADD32ri, X86::ADC32ri,
12729 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012730 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012731 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012732 X86::SUB32rr, X86::SBB32rr,
12733 X86::SUB32ri, X86::SBB32ri,
12734 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012735 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012736 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012737 X86::MOV32rr, X86::MOV32rr,
12738 X86::MOV32ri, X86::MOV32ri,
12739 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012740 case X86::VASTART_SAVE_XMM_REGS:
12741 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012742
12743 case X86::VAARG_64:
12744 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012745 }
12746}
12747
12748//===----------------------------------------------------------------------===//
12749// X86 Optimization Hooks
12750//===----------------------------------------------------------------------===//
12751
Dan Gohman475871a2008-07-27 21:46:04 +000012752void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000012753 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012754 APInt &KnownZero,
12755 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012756 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012757 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012758 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012759 assert((Opc >= ISD::BUILTIN_OP_END ||
12760 Opc == ISD::INTRINSIC_WO_CHAIN ||
12761 Opc == ISD::INTRINSIC_W_CHAIN ||
12762 Opc == ISD::INTRINSIC_VOID) &&
12763 "Should use MaskedValueIsZero if you don't know whether Op"
12764 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012765
Dan Gohmanf4f92f52008-02-13 23:07:24 +000012766 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012767 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012768 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012769 case X86ISD::ADD:
12770 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012771 case X86ISD::ADC:
12772 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012773 case X86ISD::SMUL:
12774 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012775 case X86ISD::INC:
12776 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012777 case X86ISD::OR:
12778 case X86ISD::XOR:
12779 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012780 // These nodes' second result is a boolean.
12781 if (Op.getResNo() == 0)
12782 break;
12783 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012784 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012785 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
12786 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012787 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012788 case ISD::INTRINSIC_WO_CHAIN: {
12789 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12790 unsigned NumLoBits = 0;
12791 switch (IntId) {
12792 default: break;
12793 case Intrinsic::x86_sse_movmsk_ps:
12794 case Intrinsic::x86_avx_movmsk_ps_256:
12795 case Intrinsic::x86_sse2_movmsk_pd:
12796 case Intrinsic::x86_avx_movmsk_pd_256:
12797 case Intrinsic::x86_mmx_pmovmskb:
12798 case Intrinsic::x86_sse2_pmovmskb_128: {
12799 // High bits of movmskp{s|d}, pmovmskb are known zero.
12800 switch (IntId) {
12801 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12802 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12803 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12804 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12805 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12806 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
12807 }
12808 KnownZero = APInt::getHighBitsSet(Mask.getBitWidth(),
12809 Mask.getBitWidth() - NumLoBits);
12810 break;
12811 }
12812 }
12813 break;
12814 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012815 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012816}
Chris Lattner259e97c2006-01-31 19:43:35 +000012817
Owen Andersonbc146b02010-09-21 20:42:50 +000012818unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12819 unsigned Depth) const {
12820 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12821 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12822 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012823
Owen Andersonbc146b02010-09-21 20:42:50 +000012824 // Fallback case.
12825 return 1;
12826}
12827
Evan Cheng206ee9d2006-07-07 08:33:52 +000012828/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012829/// node is a GlobalAddress + offset.
12830bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012831 const GlobalValue* &GA,
12832 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012833 if (N->getOpcode() == X86ISD::Wrapper) {
12834 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012835 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012836 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012837 return true;
12838 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012839 }
Evan Chengad4196b2008-05-12 19:56:52 +000012840 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012841}
12842
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012843/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12844/// same as extracting the high 128-bit part of 256-bit vector and then
12845/// inserting the result into the low part of a new 256-bit vector
12846static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12847 EVT VT = SVOp->getValueType(0);
12848 int NumElems = VT.getVectorNumElements();
12849
12850 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12851 for (int i = 0, j = NumElems/2; i < NumElems/2; ++i, ++j)
12852 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12853 SVOp->getMaskElt(j) >= 0)
12854 return false;
12855
12856 return true;
12857}
12858
12859/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12860/// same as extracting the low 128-bit part of 256-bit vector and then
12861/// inserting the result into the high part of a new 256-bit vector
12862static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12863 EVT VT = SVOp->getValueType(0);
12864 int NumElems = VT.getVectorNumElements();
12865
12866 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12867 for (int i = NumElems/2, j = 0; i < NumElems; ++i, ++j)
12868 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12869 SVOp->getMaskElt(j) >= 0)
12870 return false;
12871
12872 return true;
12873}
12874
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012875/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12876static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
12877 TargetLowering::DAGCombinerInfo &DCI) {
12878 DebugLoc dl = N->getDebugLoc();
12879 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12880 SDValue V1 = SVOp->getOperand(0);
12881 SDValue V2 = SVOp->getOperand(1);
12882 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012883 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012884
12885 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12886 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12887 //
12888 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012889 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012890 // V UNDEF BUILD_VECTOR UNDEF
12891 // \ / \ /
12892 // CONCAT_VECTOR CONCAT_VECTOR
12893 // \ /
12894 // \ /
12895 // RESULT: V + zero extended
12896 //
12897 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12898 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12899 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12900 return SDValue();
12901
12902 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12903 return SDValue();
12904
12905 // To match the shuffle mask, the first half of the mask should
12906 // be exactly the first vector, and all the rest a splat with the
12907 // first element of the second one.
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012908 for (int i = 0; i < NumElems/2; ++i)
12909 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
12910 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
12911 return SDValue();
12912
12913 // Emit a zeroed vector and insert the desired subvector on its
12914 // first half.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000012915 SDValue Zeros = getZeroVector(VT, true /* HasXMMInt */, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012916 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
12917 DAG.getConstant(0, MVT::i32), DAG, dl);
12918 return DCI.CombineTo(N, InsV);
12919 }
12920
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012921 //===--------------------------------------------------------------------===//
12922 // Combine some shuffles into subvector extracts and inserts:
12923 //
12924
12925 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12926 if (isShuffleHigh128VectorInsertLow(SVOp)) {
12927 SDValue V = Extract128BitVector(V1, DAG.getConstant(NumElems/2, MVT::i32),
12928 DAG, dl);
12929 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12930 V, DAG.getConstant(0, MVT::i32), DAG, dl);
12931 return DCI.CombineTo(N, InsV);
12932 }
12933
12934 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12935 if (isShuffleLow128VectorInsertHigh(SVOp)) {
12936 SDValue V = Extract128BitVector(V1, DAG.getConstant(0, MVT::i32), DAG, dl);
12937 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12938 V, DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
12939 return DCI.CombineTo(N, InsV);
12940 }
12941
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012942 return SDValue();
12943}
12944
12945/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000012946static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012947 TargetLowering::DAGCombinerInfo &DCI,
12948 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000012949 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000012950 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000012951
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012952 // Don't create instructions with illegal types after legalize types has run.
12953 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12954 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
12955 return SDValue();
12956
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012957 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
12958 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
12959 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012960 return PerformShuffleCombine256(N, DAG, DCI);
12961
12962 // Only handle 128 wide vector from here on.
12963 if (VT.getSizeInBits() != 128)
12964 return SDValue();
12965
12966 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
12967 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
12968 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000012969 SmallVector<SDValue, 16> Elts;
12970 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012971 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000012972
Nate Begemanfdea31a2010-03-24 20:49:50 +000012973 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000012974}
Evan Chengd880b972008-05-09 21:53:03 +000012975
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000012976/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
12977/// generation and convert it from being a bunch of shuffles and extracts
12978/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012979static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
12980 const TargetLowering &TLI) {
12981 SDValue InputVector = N->getOperand(0);
12982
12983 // Only operate on vectors of 4 elements, where the alternative shuffling
12984 // gets to be more expensive.
12985 if (InputVector.getValueType() != MVT::v4i32)
12986 return SDValue();
12987
12988 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
12989 // single use which is a sign-extend or zero-extend, and all elements are
12990 // used.
12991 SmallVector<SDNode *, 4> Uses;
12992 unsigned ExtractedElements = 0;
12993 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
12994 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
12995 if (UI.getUse().getResNo() != InputVector.getResNo())
12996 return SDValue();
12997
12998 SDNode *Extract = *UI;
12999 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
13000 return SDValue();
13001
13002 if (Extract->getValueType(0) != MVT::i32)
13003 return SDValue();
13004 if (!Extract->hasOneUse())
13005 return SDValue();
13006 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
13007 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
13008 return SDValue();
13009 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
13010 return SDValue();
13011
13012 // Record which element was extracted.
13013 ExtractedElements |=
13014 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
13015
13016 Uses.push_back(Extract);
13017 }
13018
13019 // If not all the elements were used, this may not be worthwhile.
13020 if (ExtractedElements != 15)
13021 return SDValue();
13022
13023 // Ok, we've now decided to do the transformation.
13024 DebugLoc dl = InputVector.getDebugLoc();
13025
13026 // Store the value to a temporary stack slot.
13027 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000013028 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
13029 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013030
13031 // Replace each use (extract) with a load of the appropriate element.
13032 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
13033 UE = Uses.end(); UI != UE; ++UI) {
13034 SDNode *Extract = *UI;
13035
Nadav Rotem86694292011-05-17 08:31:57 +000013036 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013037 SDValue Idx = Extract->getOperand(1);
13038 unsigned EltSize =
13039 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
13040 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
13041 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
13042
Nadav Rotem86694292011-05-17 08:31:57 +000013043 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000013044 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013045
13046 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000013047 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000013048 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013049 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013050
13051 // Replace the exact with the load.
13052 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
13053 }
13054
13055 // The replacement was made in place; don't return anything.
13056 return SDValue();
13057}
13058
Duncan Sands6bcd2192011-09-17 16:49:39 +000013059/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
13060/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013061static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +000013062 const X86Subtarget *Subtarget) {
13063 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000013064 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000013065 // Get the LHS/RHS of the select.
13066 SDValue LHS = N->getOperand(1);
13067 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000013068 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000013069
Dan Gohman670e5392009-09-21 18:03:22 +000013070 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000013071 // instructions match the semantics of the common C idiom x<y?x:y but not
13072 // x<=y?x:y, because of how they handle negative zero (which can be
13073 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000013074 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
13075 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
13076 (Subtarget->hasXMMInt() ||
13077 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013078 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013079
Chris Lattner47b4ce82009-03-11 05:48:52 +000013080 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000013081 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000013082 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13083 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013084 switch (CC) {
13085 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013086 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013087 // Converting this to a min would handle NaNs incorrectly, and swapping
13088 // the operands would cause it to handle comparisons between positive
13089 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013090 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000013091 if (!UnsafeFPMath &&
13092 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13093 break;
13094 std::swap(LHS, RHS);
13095 }
Dan Gohman670e5392009-09-21 18:03:22 +000013096 Opcode = X86ISD::FMIN;
13097 break;
13098 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013099 // Converting this to a min would handle comparisons between positive
13100 // and negative zero incorrectly.
13101 if (!UnsafeFPMath &&
13102 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
13103 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013104 Opcode = X86ISD::FMIN;
13105 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013106 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013107 // Converting this to a min would handle both negative zeros and NaNs
13108 // incorrectly, but we can swap the operands to fix both.
13109 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013110 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013111 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013112 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013113 Opcode = X86ISD::FMIN;
13114 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013115
Dan Gohman670e5392009-09-21 18:03:22 +000013116 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013117 // Converting this to a max would handle comparisons between positive
13118 // and negative zero incorrectly.
13119 if (!UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000013120 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013121 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013122 Opcode = X86ISD::FMAX;
13123 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013124 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013125 // Converting this to a max would handle NaNs incorrectly, and swapping
13126 // the operands would cause it to handle comparisons between positive
13127 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013128 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000013129 if (!UnsafeFPMath &&
13130 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13131 break;
13132 std::swap(LHS, RHS);
13133 }
Dan Gohman670e5392009-09-21 18:03:22 +000013134 Opcode = X86ISD::FMAX;
13135 break;
13136 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013137 // Converting this to a max would handle both negative zeros and NaNs
13138 // incorrectly, but we can swap the operands to fix both.
13139 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013140 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013141 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013142 case ISD::SETGE:
13143 Opcode = X86ISD::FMAX;
13144 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000013145 }
Dan Gohman670e5392009-09-21 18:03:22 +000013146 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000013147 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
13148 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013149 switch (CC) {
13150 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013151 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013152 // Converting this to a min would handle comparisons between positive
13153 // and negative zero incorrectly, and swapping the operands would
13154 // cause it to handle NaNs incorrectly.
13155 if (!UnsafeFPMath &&
13156 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000013157 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013158 break;
13159 std::swap(LHS, RHS);
13160 }
Dan Gohman670e5392009-09-21 18:03:22 +000013161 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000013162 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013163 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013164 // Converting this to a min would handle NaNs incorrectly.
13165 if (!UnsafeFPMath &&
13166 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13167 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013168 Opcode = X86ISD::FMIN;
13169 break;
13170 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013171 // Converting this to a min would handle both negative zeros and NaNs
13172 // incorrectly, but we can swap the operands to fix both.
13173 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013174 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013175 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013176 case ISD::SETGE:
13177 Opcode = X86ISD::FMIN;
13178 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013179
Dan Gohman670e5392009-09-21 18:03:22 +000013180 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013181 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013182 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013183 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013184 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013185 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013186 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013187 // Converting this to a max would handle comparisons between positive
13188 // and negative zero incorrectly, and swapping the operands would
13189 // cause it to handle NaNs incorrectly.
13190 if (!UnsafeFPMath &&
13191 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013192 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013193 break;
13194 std::swap(LHS, RHS);
13195 }
Dan Gohman670e5392009-09-21 18:03:22 +000013196 Opcode = X86ISD::FMAX;
13197 break;
13198 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013199 // Converting this to a max would handle both negative zeros and NaNs
13200 // incorrectly, but we can swap the operands to fix both.
13201 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013202 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013203 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013204 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013205 Opcode = X86ISD::FMAX;
13206 break;
13207 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013208 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013209
Chris Lattner47b4ce82009-03-11 05:48:52 +000013210 if (Opcode)
13211 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013212 }
Eric Christopherfd179292009-08-27 18:07:15 +000013213
Chris Lattnerd1980a52009-03-12 06:52:53 +000013214 // If this is a select between two integer constants, try to do some
13215 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013216 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13217 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013218 // Don't do this for crazy integer types.
13219 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13220 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013221 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013222 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013223
Chris Lattnercee56e72009-03-13 05:53:31 +000013224 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013225 // Efficiently invertible.
13226 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13227 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13228 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13229 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013230 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013231 }
Eric Christopherfd179292009-08-27 18:07:15 +000013232
Chris Lattnerd1980a52009-03-12 06:52:53 +000013233 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013234 if (FalseC->getAPIntValue() == 0 &&
13235 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013236 if (NeedsCondInvert) // Invert the condition if needed.
13237 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13238 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013239
Chris Lattnerd1980a52009-03-12 06:52:53 +000013240 // Zero extend the condition if needed.
13241 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013242
Chris Lattnercee56e72009-03-13 05:53:31 +000013243 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013244 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013245 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013246 }
Eric Christopherfd179292009-08-27 18:07:15 +000013247
Chris Lattner97a29a52009-03-13 05:22:11 +000013248 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013249 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013250 if (NeedsCondInvert) // Invert the condition if needed.
13251 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13252 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013253
Chris Lattner97a29a52009-03-13 05:22:11 +000013254 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013255 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13256 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013257 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013258 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013259 }
Eric Christopherfd179292009-08-27 18:07:15 +000013260
Chris Lattnercee56e72009-03-13 05:53:31 +000013261 // Optimize cases that will turn into an LEA instruction. This requires
13262 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013263 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013264 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013265 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013266
Chris Lattnercee56e72009-03-13 05:53:31 +000013267 bool isFastMultiplier = false;
13268 if (Diff < 10) {
13269 switch ((unsigned char)Diff) {
13270 default: break;
13271 case 1: // result = add base, cond
13272 case 2: // result = lea base( , cond*2)
13273 case 3: // result = lea base(cond, cond*2)
13274 case 4: // result = lea base( , cond*4)
13275 case 5: // result = lea base(cond, cond*4)
13276 case 8: // result = lea base( , cond*8)
13277 case 9: // result = lea base(cond, cond*8)
13278 isFastMultiplier = true;
13279 break;
13280 }
13281 }
Eric Christopherfd179292009-08-27 18:07:15 +000013282
Chris Lattnercee56e72009-03-13 05:53:31 +000013283 if (isFastMultiplier) {
13284 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13285 if (NeedsCondInvert) // Invert the condition if needed.
13286 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13287 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013288
Chris Lattnercee56e72009-03-13 05:53:31 +000013289 // Zero extend the condition if needed.
13290 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13291 Cond);
13292 // Scale the condition by the difference.
13293 if (Diff != 1)
13294 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13295 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013296
Chris Lattnercee56e72009-03-13 05:53:31 +000013297 // Add the base if non-zero.
13298 if (FalseC->getAPIntValue() != 0)
13299 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13300 SDValue(FalseC, 0));
13301 return Cond;
13302 }
Eric Christopherfd179292009-08-27 18:07:15 +000013303 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013304 }
13305 }
Eric Christopherfd179292009-08-27 18:07:15 +000013306
Dan Gohman475871a2008-07-27 21:46:04 +000013307 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013308}
13309
Chris Lattnerd1980a52009-03-12 06:52:53 +000013310/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13311static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13312 TargetLowering::DAGCombinerInfo &DCI) {
13313 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013314
Chris Lattnerd1980a52009-03-12 06:52:53 +000013315 // If the flag operand isn't dead, don't touch this CMOV.
13316 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13317 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013318
Evan Chengb5a55d92011-05-24 01:48:22 +000013319 SDValue FalseOp = N->getOperand(0);
13320 SDValue TrueOp = N->getOperand(1);
13321 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13322 SDValue Cond = N->getOperand(3);
13323 if (CC == X86::COND_E || CC == X86::COND_NE) {
13324 switch (Cond.getOpcode()) {
13325 default: break;
13326 case X86ISD::BSR:
13327 case X86ISD::BSF:
13328 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13329 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13330 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13331 }
13332 }
13333
Chris Lattnerd1980a52009-03-12 06:52:53 +000013334 // If this is a select between two integer constants, try to do some
13335 // optimizations. Note that the operands are ordered the opposite of SELECT
13336 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013337 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13338 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013339 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13340 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013341 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13342 CC = X86::GetOppositeBranchCondition(CC);
13343 std::swap(TrueC, FalseC);
13344 }
Eric Christopherfd179292009-08-27 18:07:15 +000013345
Chris Lattnerd1980a52009-03-12 06:52:53 +000013346 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013347 // This is efficient for any integer data type (including i8/i16) and
13348 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013349 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013350 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13351 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013352
Chris Lattnerd1980a52009-03-12 06:52:53 +000013353 // Zero extend the condition if needed.
13354 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013355
Chris Lattnerd1980a52009-03-12 06:52:53 +000013356 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13357 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013358 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013359 if (N->getNumValues() == 2) // Dead flag value?
13360 return DCI.CombineTo(N, Cond, SDValue());
13361 return Cond;
13362 }
Eric Christopherfd179292009-08-27 18:07:15 +000013363
Chris Lattnercee56e72009-03-13 05:53:31 +000013364 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13365 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013366 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013367 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13368 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013369
Chris Lattner97a29a52009-03-13 05:22:11 +000013370 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013371 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13372 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013373 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13374 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013375
Chris Lattner97a29a52009-03-13 05:22:11 +000013376 if (N->getNumValues() == 2) // Dead flag value?
13377 return DCI.CombineTo(N, Cond, SDValue());
13378 return Cond;
13379 }
Eric Christopherfd179292009-08-27 18:07:15 +000013380
Chris Lattnercee56e72009-03-13 05:53:31 +000013381 // Optimize cases that will turn into an LEA instruction. This requires
13382 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013383 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013384 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013385 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013386
Chris Lattnercee56e72009-03-13 05:53:31 +000013387 bool isFastMultiplier = false;
13388 if (Diff < 10) {
13389 switch ((unsigned char)Diff) {
13390 default: break;
13391 case 1: // result = add base, cond
13392 case 2: // result = lea base( , cond*2)
13393 case 3: // result = lea base(cond, cond*2)
13394 case 4: // result = lea base( , cond*4)
13395 case 5: // result = lea base(cond, cond*4)
13396 case 8: // result = lea base( , cond*8)
13397 case 9: // result = lea base(cond, cond*8)
13398 isFastMultiplier = true;
13399 break;
13400 }
13401 }
Eric Christopherfd179292009-08-27 18:07:15 +000013402
Chris Lattnercee56e72009-03-13 05:53:31 +000013403 if (isFastMultiplier) {
13404 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013405 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13406 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013407 // Zero extend the condition if needed.
13408 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13409 Cond);
13410 // Scale the condition by the difference.
13411 if (Diff != 1)
13412 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13413 DAG.getConstant(Diff, Cond.getValueType()));
13414
13415 // Add the base if non-zero.
13416 if (FalseC->getAPIntValue() != 0)
13417 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13418 SDValue(FalseC, 0));
13419 if (N->getNumValues() == 2) // Dead flag value?
13420 return DCI.CombineTo(N, Cond, SDValue());
13421 return Cond;
13422 }
Eric Christopherfd179292009-08-27 18:07:15 +000013423 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013424 }
13425 }
13426 return SDValue();
13427}
13428
13429
Evan Cheng0b0cd912009-03-28 05:57:29 +000013430/// PerformMulCombine - Optimize a single multiply with constant into two
13431/// in order to implement it with two cheaper instructions, e.g.
13432/// LEA + SHL, LEA + LEA.
13433static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13434 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013435 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13436 return SDValue();
13437
Owen Andersone50ed302009-08-10 22:56:29 +000013438 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013439 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013440 return SDValue();
13441
13442 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13443 if (!C)
13444 return SDValue();
13445 uint64_t MulAmt = C->getZExtValue();
13446 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13447 return SDValue();
13448
13449 uint64_t MulAmt1 = 0;
13450 uint64_t MulAmt2 = 0;
13451 if ((MulAmt % 9) == 0) {
13452 MulAmt1 = 9;
13453 MulAmt2 = MulAmt / 9;
13454 } else if ((MulAmt % 5) == 0) {
13455 MulAmt1 = 5;
13456 MulAmt2 = MulAmt / 5;
13457 } else if ((MulAmt % 3) == 0) {
13458 MulAmt1 = 3;
13459 MulAmt2 = MulAmt / 3;
13460 }
13461 if (MulAmt2 &&
13462 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13463 DebugLoc DL = N->getDebugLoc();
13464
13465 if (isPowerOf2_64(MulAmt2) &&
13466 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13467 // If second multiplifer is pow2, issue it first. We want the multiply by
13468 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13469 // is an add.
13470 std::swap(MulAmt1, MulAmt2);
13471
13472 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013473 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013474 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013475 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013476 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013477 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013478 DAG.getConstant(MulAmt1, VT));
13479
Eric Christopherfd179292009-08-27 18:07:15 +000013480 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013481 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013482 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013483 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013484 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013485 DAG.getConstant(MulAmt2, VT));
13486
13487 // Do not add new nodes to DAG combiner worklist.
13488 DCI.CombineTo(N, NewMul, false);
13489 }
13490 return SDValue();
13491}
13492
Evan Chengad9c0a32009-12-15 00:53:42 +000013493static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13494 SDValue N0 = N->getOperand(0);
13495 SDValue N1 = N->getOperand(1);
13496 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13497 EVT VT = N0.getValueType();
13498
13499 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13500 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013501 if (VT.isInteger() && !VT.isVector() &&
13502 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013503 N0.getOperand(1).getOpcode() == ISD::Constant) {
13504 SDValue N00 = N0.getOperand(0);
13505 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13506 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13507 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13508 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13509 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13510 APInt ShAmt = N1C->getAPIntValue();
13511 Mask = Mask.shl(ShAmt);
13512 if (Mask != 0)
13513 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13514 N00, DAG.getConstant(Mask, VT));
13515 }
13516 }
13517
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013518
13519 // Hardware support for vector shifts is sparse which makes us scalarize the
13520 // vector operations in many cases. Also, on sandybridge ADD is faster than
13521 // shl.
13522 // (shl V, 1) -> add V,V
13523 if (isSplatVector(N1.getNode())) {
13524 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13525 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13526 // We shift all of the values by one. In many cases we do not have
13527 // hardware support for this operation. This is better expressed as an ADD
13528 // of two values.
13529 if (N1C && (1 == N1C->getZExtValue())) {
13530 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13531 }
13532 }
13533
Evan Chengad9c0a32009-12-15 00:53:42 +000013534 return SDValue();
13535}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013536
Nate Begeman740ab032009-01-26 00:52:55 +000013537/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13538/// when possible.
13539static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
13540 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013541 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013542 if (N->getOpcode() == ISD::SHL) {
13543 SDValue V = PerformSHLCombine(N, DAG);
13544 if (V.getNode()) return V;
13545 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013546
Nate Begeman740ab032009-01-26 00:52:55 +000013547 // On X86 with SSE2 support, we can transform this to a vector shift if
13548 // all elements are shifted by the same amount. We can't do this in legalize
13549 // because the a constant vector is typically transformed to a constant pool
13550 // so we have no knowledge of the shift amount.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000013551 if (!Subtarget->hasXMMInt())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013552 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013553
Craig Topper7be5dfd2011-11-12 09:58:49 +000013554 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13555 (!Subtarget->hasAVX2() ||
13556 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013557 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013558
Mon P Wang3becd092009-01-28 08:12:05 +000013559 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013560 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013561 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013562 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013563 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13564 unsigned NumElts = VT.getVectorNumElements();
13565 unsigned i = 0;
13566 for (; i != NumElts; ++i) {
13567 SDValue Arg = ShAmtOp.getOperand(i);
13568 if (Arg.getOpcode() == ISD::UNDEF) continue;
13569 BaseShAmt = Arg;
13570 break;
13571 }
13572 for (; i != NumElts; ++i) {
13573 SDValue Arg = ShAmtOp.getOperand(i);
13574 if (Arg.getOpcode() == ISD::UNDEF) continue;
13575 if (Arg != BaseShAmt) {
13576 return SDValue();
13577 }
13578 }
13579 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013580 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013581 SDValue InVec = ShAmtOp.getOperand(0);
13582 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13583 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13584 unsigned i = 0;
13585 for (; i != NumElts; ++i) {
13586 SDValue Arg = InVec.getOperand(i);
13587 if (Arg.getOpcode() == ISD::UNDEF) continue;
13588 BaseShAmt = Arg;
13589 break;
13590 }
13591 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13592 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000013593 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000013594 if (C->getZExtValue() == SplatIdx)
13595 BaseShAmt = InVec.getOperand(1);
13596 }
13597 }
13598 if (BaseShAmt.getNode() == 0)
13599 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
13600 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000013601 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013602 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000013603
Mon P Wangefa42202009-09-03 19:56:25 +000013604 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000013605 if (EltVT.bitsGT(MVT::i32))
13606 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
13607 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000013608 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000013609
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013610 // The shift amount is identical so we can do a vector shift.
13611 SDValue ValOp = N->getOperand(0);
13612 switch (N->getOpcode()) {
13613 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000013614 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013615 break;
13616 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000013617 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013618 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013619 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013620 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013621 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013622 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013623 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013624 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013625 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013626 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013627 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013628 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013629 if (VT == MVT::v4i64)
13630 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13631 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
13632 ValOp, BaseShAmt);
13633 if (VT == MVT::v8i32)
13634 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13635 DAG.getConstant(Intrinsic::x86_avx2_pslli_d, MVT::i32),
13636 ValOp, BaseShAmt);
13637 if (VT == MVT::v16i16)
13638 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13639 DAG.getConstant(Intrinsic::x86_avx2_pslli_w, MVT::i32),
13640 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013641 break;
13642 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000013643 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013644 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013645 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013646 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013647 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013648 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013649 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013650 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013651 if (VT == MVT::v8i32)
13652 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13653 DAG.getConstant(Intrinsic::x86_avx2_psrai_d, MVT::i32),
13654 ValOp, BaseShAmt);
13655 if (VT == MVT::v16i16)
13656 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13657 DAG.getConstant(Intrinsic::x86_avx2_psrai_w, MVT::i32),
13658 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013659 break;
13660 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000013661 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013662 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013663 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013664 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013665 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013666 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013667 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013668 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013669 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013670 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013671 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013672 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013673 if (VT == MVT::v4i64)
13674 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13675 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
13676 ValOp, BaseShAmt);
13677 if (VT == MVT::v8i32)
13678 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13679 DAG.getConstant(Intrinsic::x86_avx2_psrli_d, MVT::i32),
13680 ValOp, BaseShAmt);
13681 if (VT == MVT::v16i16)
13682 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13683 DAG.getConstant(Intrinsic::x86_avx2_psrli_w, MVT::i32),
13684 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013685 break;
Nate Begeman740ab032009-01-26 00:52:55 +000013686 }
13687 return SDValue();
13688}
13689
Nate Begemanb65c1752010-12-17 22:55:37 +000013690
Stuart Hastings865f0932011-06-03 23:53:54 +000013691// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
13692// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
13693// and friends. Likewise for OR -> CMPNEQSS.
13694static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
13695 TargetLowering::DAGCombinerInfo &DCI,
13696 const X86Subtarget *Subtarget) {
13697 unsigned opcode;
13698
13699 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
13700 // we're requiring SSE2 for both.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000013701 if (Subtarget->hasXMMInt() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000013702 SDValue N0 = N->getOperand(0);
13703 SDValue N1 = N->getOperand(1);
13704 SDValue CMP0 = N0->getOperand(1);
13705 SDValue CMP1 = N1->getOperand(1);
13706 DebugLoc DL = N->getDebugLoc();
13707
13708 // The SETCCs should both refer to the same CMP.
13709 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
13710 return SDValue();
13711
13712 SDValue CMP00 = CMP0->getOperand(0);
13713 SDValue CMP01 = CMP0->getOperand(1);
13714 EVT VT = CMP00.getValueType();
13715
13716 if (VT == MVT::f32 || VT == MVT::f64) {
13717 bool ExpectingFlags = false;
13718 // Check for any users that want flags:
13719 for (SDNode::use_iterator UI = N->use_begin(),
13720 UE = N->use_end();
13721 !ExpectingFlags && UI != UE; ++UI)
13722 switch (UI->getOpcode()) {
13723 default:
13724 case ISD::BR_CC:
13725 case ISD::BRCOND:
13726 case ISD::SELECT:
13727 ExpectingFlags = true;
13728 break;
13729 case ISD::CopyToReg:
13730 case ISD::SIGN_EXTEND:
13731 case ISD::ZERO_EXTEND:
13732 case ISD::ANY_EXTEND:
13733 break;
13734 }
13735
13736 if (!ExpectingFlags) {
13737 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
13738 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
13739
13740 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
13741 X86::CondCode tmp = cc0;
13742 cc0 = cc1;
13743 cc1 = tmp;
13744 }
13745
13746 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
13747 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
13748 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
13749 X86ISD::NodeType NTOperator = is64BitFP ?
13750 X86ISD::FSETCCsd : X86ISD::FSETCCss;
13751 // FIXME: need symbolic constants for these magic numbers.
13752 // See X86ATTInstPrinter.cpp:printSSECC().
13753 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
13754 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
13755 DAG.getConstant(x86cc, MVT::i8));
13756 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
13757 OnesOrZeroesF);
13758 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
13759 DAG.getConstant(1, MVT::i32));
13760 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
13761 return OneBitOfTruth;
13762 }
13763 }
13764 }
13765 }
13766 return SDValue();
13767}
13768
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013769/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
13770/// so it can be folded inside ANDNP.
13771static bool CanFoldXORWithAllOnes(const SDNode *N) {
13772 EVT VT = N->getValueType(0);
13773
13774 // Match direct AllOnes for 128 and 256-bit vectors
13775 if (ISD::isBuildVectorAllOnes(N))
13776 return true;
13777
13778 // Look through a bit convert.
13779 if (N->getOpcode() == ISD::BITCAST)
13780 N = N->getOperand(0).getNode();
13781
13782 // Sometimes the operand may come from a insert_subvector building a 256-bit
13783 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013784 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000013785 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
13786 SDValue V1 = N->getOperand(0);
13787 SDValue V2 = N->getOperand(1);
13788
13789 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
13790 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
13791 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
13792 ISD::isBuildVectorAllOnes(V2.getNode()))
13793 return true;
13794 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013795
13796 return false;
13797}
13798
Nate Begemanb65c1752010-12-17 22:55:37 +000013799static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
13800 TargetLowering::DAGCombinerInfo &DCI,
13801 const X86Subtarget *Subtarget) {
13802 if (DCI.isBeforeLegalizeOps())
13803 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013804
Stuart Hastings865f0932011-06-03 23:53:54 +000013805 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13806 if (R.getNode())
13807 return R;
13808
Craig Topper54a11172011-10-14 07:06:56 +000013809 EVT VT = N->getValueType(0);
13810
Craig Topperb4c94572011-10-21 06:55:01 +000013811 // Create ANDN, BLSI, and BLSR instructions
13812 // BLSI is X & (-X)
13813 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000013814 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
13815 SDValue N0 = N->getOperand(0);
13816 SDValue N1 = N->getOperand(1);
13817 DebugLoc DL = N->getDebugLoc();
13818
13819 // Check LHS for not
13820 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
13821 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
13822 // Check RHS for not
13823 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
13824 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
13825
Craig Topperb4c94572011-10-21 06:55:01 +000013826 // Check LHS for neg
13827 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
13828 isZero(N0.getOperand(0)))
13829 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
13830
13831 // Check RHS for neg
13832 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
13833 isZero(N1.getOperand(0)))
13834 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
13835
13836 // Check LHS for X-1
13837 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
13838 isAllOnes(N0.getOperand(1)))
13839 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
13840
13841 // Check RHS for X-1
13842 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
13843 isAllOnes(N1.getOperand(1)))
13844 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
13845
Craig Topper54a11172011-10-14 07:06:56 +000013846 return SDValue();
13847 }
13848
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013849 // Want to form ANDNP nodes:
13850 // 1) In the hopes of then easily combining them with OR and AND nodes
13851 // to form PBLEND/PSIGN.
13852 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013853 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000013854 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013855
Nate Begemanb65c1752010-12-17 22:55:37 +000013856 SDValue N0 = N->getOperand(0);
13857 SDValue N1 = N->getOperand(1);
13858 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013859
Nate Begemanb65c1752010-12-17 22:55:37 +000013860 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013861 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013862 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
13863 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013864 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000013865
13866 // Check RHS for vnot
13867 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013868 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
13869 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013870 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013871
Nate Begemanb65c1752010-12-17 22:55:37 +000013872 return SDValue();
13873}
13874
Evan Cheng760d1942010-01-04 21:22:48 +000013875static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000013876 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000013877 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000013878 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000013879 return SDValue();
13880
Stuart Hastings865f0932011-06-03 23:53:54 +000013881 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13882 if (R.getNode())
13883 return R;
13884
Evan Cheng760d1942010-01-04 21:22:48 +000013885 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000013886
Evan Cheng760d1942010-01-04 21:22:48 +000013887 SDValue N0 = N->getOperand(0);
13888 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013889
Nate Begemanb65c1752010-12-17 22:55:37 +000013890 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000013891 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
13892 if (!(Subtarget->hasSSSE3() || Subtarget->hasAVX()) ||
13893 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
13894 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013895
Craig Topper1666cb62011-11-19 07:07:26 +000013896 // Canonicalize pandn to RHS
13897 if (N0.getOpcode() == X86ISD::ANDNP)
13898 std::swap(N0, N1);
13899 // or (and (m, x), (pandn m, y))
13900 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
13901 SDValue Mask = N1.getOperand(0);
13902 SDValue X = N1.getOperand(1);
13903 SDValue Y;
13904 if (N0.getOperand(0) == Mask)
13905 Y = N0.getOperand(1);
13906 if (N0.getOperand(1) == Mask)
13907 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013908
Craig Topper1666cb62011-11-19 07:07:26 +000013909 // Check to see if the mask appeared in both the AND and ANDNP and
13910 if (!Y.getNode())
13911 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013912
Craig Topper1666cb62011-11-19 07:07:26 +000013913 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
13914 if (Mask.getOpcode() != ISD::BITCAST ||
13915 X.getOpcode() != ISD::BITCAST ||
13916 Y.getOpcode() != ISD::BITCAST)
13917 return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000013918
Craig Topper1666cb62011-11-19 07:07:26 +000013919 // Look through mask bitcast.
13920 Mask = Mask.getOperand(0);
13921 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013922
Craig Topper1666cb62011-11-19 07:07:26 +000013923 // Validate that the Mask operand is a vector sra node. The sra node
13924 // will be an intrinsic.
13925 if (Mask.getOpcode() != ISD::INTRINSIC_WO_CHAIN)
13926 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013927
Craig Topper1666cb62011-11-19 07:07:26 +000013928 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
13929 // there is no psrai.b
13930 switch (cast<ConstantSDNode>(Mask.getOperand(0))->getZExtValue()) {
13931 case Intrinsic::x86_sse2_psrai_w:
13932 case Intrinsic::x86_sse2_psrai_d:
13933 case Intrinsic::x86_avx2_psrai_w:
13934 case Intrinsic::x86_avx2_psrai_d:
13935 break;
13936 default: return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000013937 }
Craig Topper1666cb62011-11-19 07:07:26 +000013938
13939 // Check that the SRA is all signbits.
13940 SDValue SraC = Mask.getOperand(2);
13941 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
13942 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
13943 if ((SraAmt + 1) != EltBits)
13944 return SDValue();
13945
13946 DebugLoc DL = N->getDebugLoc();
13947
13948 // Now we know we at least have a plendvb with the mask val. See if
13949 // we can form a psignb/w/d.
13950 // psign = x.type == y.type == mask.type && y = sub(0, x);
13951 X = X.getOperand(0);
13952 Y = Y.getOperand(0);
13953 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
13954 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Topper31133842011-11-19 07:33:10 +000013955 X.getValueType() == MaskVT && X.getValueType() == Y.getValueType() &&
13956 (EltBits == 8 || EltBits == 16 || EltBits == 32)) {
13957 SDValue Sign = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X,
13958 Mask.getOperand(1));
13959 return DAG.getNode(ISD::BITCAST, DL, VT, Sign);
Craig Topper1666cb62011-11-19 07:07:26 +000013960 }
13961 // PBLENDVB only available on SSE 4.1
13962 if (!(Subtarget->hasSSE41() || Subtarget->hasAVX()))
13963 return SDValue();
13964
13965 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
13966
13967 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
13968 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
13969 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
13970 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, X, Y);
13971 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000013972 }
13973 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013974
Craig Topper1666cb62011-11-19 07:07:26 +000013975 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
13976 return SDValue();
13977
Nate Begemanb65c1752010-12-17 22:55:37 +000013978 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000013979 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
13980 std::swap(N0, N1);
13981 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
13982 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000013983 if (!N0.hasOneUse() || !N1.hasOneUse())
13984 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000013985
13986 SDValue ShAmt0 = N0.getOperand(1);
13987 if (ShAmt0.getValueType() != MVT::i8)
13988 return SDValue();
13989 SDValue ShAmt1 = N1.getOperand(1);
13990 if (ShAmt1.getValueType() != MVT::i8)
13991 return SDValue();
13992 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
13993 ShAmt0 = ShAmt0.getOperand(0);
13994 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
13995 ShAmt1 = ShAmt1.getOperand(0);
13996
13997 DebugLoc DL = N->getDebugLoc();
13998 unsigned Opc = X86ISD::SHLD;
13999 SDValue Op0 = N0.getOperand(0);
14000 SDValue Op1 = N1.getOperand(0);
14001 if (ShAmt0.getOpcode() == ISD::SUB) {
14002 Opc = X86ISD::SHRD;
14003 std::swap(Op0, Op1);
14004 std::swap(ShAmt0, ShAmt1);
14005 }
14006
Evan Cheng8b1190a2010-04-28 01:18:01 +000014007 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000014008 if (ShAmt1.getOpcode() == ISD::SUB) {
14009 SDValue Sum = ShAmt1.getOperand(0);
14010 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000014011 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
14012 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
14013 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
14014 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000014015 return DAG.getNode(Opc, DL, VT,
14016 Op0, Op1,
14017 DAG.getNode(ISD::TRUNCATE, DL,
14018 MVT::i8, ShAmt0));
14019 }
14020 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
14021 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
14022 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000014023 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000014024 return DAG.getNode(Opc, DL, VT,
14025 N0.getOperand(0), N1.getOperand(0),
14026 DAG.getNode(ISD::TRUNCATE, DL,
14027 MVT::i8, ShAmt0));
14028 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014029
Evan Cheng760d1942010-01-04 21:22:48 +000014030 return SDValue();
14031}
14032
Craig Topperb4c94572011-10-21 06:55:01 +000014033static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
14034 TargetLowering::DAGCombinerInfo &DCI,
14035 const X86Subtarget *Subtarget) {
14036 if (DCI.isBeforeLegalizeOps())
14037 return SDValue();
14038
14039 EVT VT = N->getValueType(0);
14040
14041 if (VT != MVT::i32 && VT != MVT::i64)
14042 return SDValue();
14043
14044 // Create BLSMSK instructions by finding X ^ (X-1)
14045 SDValue N0 = N->getOperand(0);
14046 SDValue N1 = N->getOperand(1);
14047 DebugLoc DL = N->getDebugLoc();
14048
14049 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14050 isAllOnes(N0.getOperand(1)))
14051 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
14052
14053 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14054 isAllOnes(N1.getOperand(1)))
14055 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
14056
14057 return SDValue();
14058}
14059
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014060/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
14061static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
14062 const X86Subtarget *Subtarget) {
14063 LoadSDNode *Ld = cast<LoadSDNode>(N);
14064 EVT RegVT = Ld->getValueType(0);
14065 EVT MemVT = Ld->getMemoryVT();
14066 DebugLoc dl = Ld->getDebugLoc();
14067 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14068
14069 ISD::LoadExtType Ext = Ld->getExtensionType();
14070
Nadav Rotemca6f2962011-09-18 19:00:23 +000014071 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014072 // shuffle. We need SSE4 for the shuffles.
14073 // TODO: It is possible to support ZExt by zeroing the undef values
14074 // during the shuffle phase or after the shuffle.
14075 if (RegVT.isVector() && Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
14076 assert(MemVT != RegVT && "Cannot extend to the same type");
14077 assert(MemVT.isVector() && "Must load a vector from memory");
14078
14079 unsigned NumElems = RegVT.getVectorNumElements();
14080 unsigned RegSz = RegVT.getSizeInBits();
14081 unsigned MemSz = MemVT.getSizeInBits();
14082 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000014083 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014084 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
14085
14086 // Attempt to load the original value using a single load op.
14087 // Find a scalar type which is equal to the loaded word size.
14088 MVT SclrLoadTy = MVT::i8;
14089 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14090 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14091 MVT Tp = (MVT::SimpleValueType)tp;
14092 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
14093 SclrLoadTy = Tp;
14094 break;
14095 }
14096 }
14097
14098 // Proceed if a load word is found.
14099 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
14100
14101 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
14102 RegSz/SclrLoadTy.getSizeInBits());
14103
14104 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
14105 RegSz/MemVT.getScalarType().getSizeInBits());
14106 // Can't shuffle using an illegal type.
14107 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14108
14109 // Perform a single load.
14110 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14111 Ld->getBasePtr(),
14112 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014113 Ld->isNonTemporal(), Ld->isInvariant(),
14114 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014115
14116 // Insert the word loaded into a vector.
14117 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
14118 LoadUnitVecVT, ScalarLoad);
14119
14120 // Bitcast the loaded value to a vector of the original element type, in
14121 // the size of the target vector type.
14122 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, ScalarInVector);
14123 unsigned SizeRatio = RegSz/MemSz;
14124
14125 // Redistribute the loaded elements into the different locations.
14126 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14127 for (unsigned i = 0; i < NumElems; i++) ShuffleVec[i*SizeRatio] = i;
14128
14129 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
14130 DAG.getUNDEF(SlicedVec.getValueType()),
14131 ShuffleVec.data());
14132
14133 // Bitcast to the requested type.
14134 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14135 // Replace the original load with the new sequence
14136 // and return the new chain.
14137 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
14138 return SDValue(ScalarLoad.getNode(), 1);
14139 }
14140
14141 return SDValue();
14142}
14143
Chris Lattner149a4e52008-02-22 02:09:43 +000014144/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014145static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014146 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014147 StoreSDNode *St = cast<StoreSDNode>(N);
14148 EVT VT = St->getValue().getValueType();
14149 EVT StVT = St->getMemoryVT();
14150 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014151 SDValue StoredVal = St->getOperand(1);
14152 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14153
14154 // If we are saving a concatination of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000014155 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
14156 // 128-bit ones. If in the future the cost becomes only one memory access the
14157 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000014158 if (VT.getSizeInBits() == 256 &&
14159 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14160 StoredVal.getNumOperands() == 2) {
14161
14162 SDValue Value0 = StoredVal.getOperand(0);
14163 SDValue Value1 = StoredVal.getOperand(1);
14164
14165 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14166 SDValue Ptr0 = St->getBasePtr();
14167 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14168
14169 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14170 St->getPointerInfo(), St->isVolatile(),
14171 St->isNonTemporal(), St->getAlignment());
14172 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14173 St->getPointerInfo(), St->isVolatile(),
14174 St->isNonTemporal(), St->getAlignment());
14175 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14176 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014177
14178 // Optimize trunc store (of multiple scalars) to shuffle and store.
14179 // First, pack all of the elements in one place. Next, store to memory
14180 // in fewer chunks.
14181 if (St->isTruncatingStore() && VT.isVector()) {
14182 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14183 unsigned NumElems = VT.getVectorNumElements();
14184 assert(StVT != VT && "Cannot truncate to the same type");
14185 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14186 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14187
14188 // From, To sizes and ElemCount must be pow of two
14189 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014190 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014191 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014192 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014193
Nadav Rotem614061b2011-08-10 19:30:14 +000014194 unsigned SizeRatio = FromSz / ToSz;
14195
14196 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14197
14198 // Create a type on which we perform the shuffle
14199 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14200 StVT.getScalarType(), NumElems*SizeRatio);
14201
14202 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14203
14204 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14205 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14206 for (unsigned i = 0; i < NumElems; i++ ) ShuffleVec[i] = i * SizeRatio;
14207
14208 // Can't shuffle using an illegal type
14209 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14210
14211 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
14212 DAG.getUNDEF(WideVec.getValueType()),
14213 ShuffleVec.data());
14214 // At this point all of the data is stored at the bottom of the
14215 // register. We now need to save it to mem.
14216
14217 // Find the largest store unit
14218 MVT StoreType = MVT::i8;
14219 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14220 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14221 MVT Tp = (MVT::SimpleValueType)tp;
14222 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14223 StoreType = Tp;
14224 }
14225
14226 // Bitcast the original vector into a vector of store-size units
14227 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14228 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14229 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14230 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14231 SmallVector<SDValue, 8> Chains;
14232 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14233 TLI.getPointerTy());
14234 SDValue Ptr = St->getBasePtr();
14235
14236 // Perform one or more big stores into memory.
14237 for (unsigned i = 0; i < (ToSz*NumElems)/StoreType.getSizeInBits() ; i++) {
14238 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14239 StoreType, ShuffWide,
14240 DAG.getIntPtrConstant(i));
14241 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14242 St->getPointerInfo(), St->isVolatile(),
14243 St->isNonTemporal(), St->getAlignment());
14244 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14245 Chains.push_back(Ch);
14246 }
14247
14248 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14249 Chains.size());
14250 }
14251
14252
Chris Lattner149a4e52008-02-22 02:09:43 +000014253 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14254 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014255 // A preferable solution to the general problem is to figure out the right
14256 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014257
14258 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014259 if (VT.getSizeInBits() != 64)
14260 return SDValue();
14261
Devang Patel578efa92009-06-05 21:57:13 +000014262 const Function *F = DAG.getMachineFunction().getFunction();
14263 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +000014264 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000014265 && Subtarget->hasXMMInt();
Evan Cheng536e6672009-03-12 05:59:15 +000014266 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014267 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014268 isa<LoadSDNode>(St->getValue()) &&
14269 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14270 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014271 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014272 LoadSDNode *Ld = 0;
14273 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014274 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014275 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014276 // Must be a store of a load. We currently handle two cases: the load
14277 // is a direct child, and it's under an intervening TokenFactor. It is
14278 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014279 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014280 Ld = cast<LoadSDNode>(St->getChain());
14281 else if (St->getValue().hasOneUse() &&
14282 ChainVal->getOpcode() == ISD::TokenFactor) {
14283 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014284 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014285 TokenFactorIndex = i;
14286 Ld = cast<LoadSDNode>(St->getValue());
14287 } else
14288 Ops.push_back(ChainVal->getOperand(i));
14289 }
14290 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014291
Evan Cheng536e6672009-03-12 05:59:15 +000014292 if (!Ld || !ISD::isNormalLoad(Ld))
14293 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014294
Evan Cheng536e6672009-03-12 05:59:15 +000014295 // If this is not the MMX case, i.e. we are just turning i64 load/store
14296 // into f64 load/store, avoid the transformation if there are multiple
14297 // uses of the loaded value.
14298 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14299 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014300
Evan Cheng536e6672009-03-12 05:59:15 +000014301 DebugLoc LdDL = Ld->getDebugLoc();
14302 DebugLoc StDL = N->getDebugLoc();
14303 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14304 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14305 // pair instead.
14306 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014307 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014308 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14309 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014310 Ld->isNonTemporal(), Ld->isInvariant(),
14311 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014312 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014313 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014314 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014315 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014316 Ops.size());
14317 }
Evan Cheng536e6672009-03-12 05:59:15 +000014318 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014319 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014320 St->isVolatile(), St->isNonTemporal(),
14321 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014322 }
Evan Cheng536e6672009-03-12 05:59:15 +000014323
14324 // Otherwise, lower to two pairs of 32-bit loads / stores.
14325 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014326 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14327 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014328
Owen Anderson825b72b2009-08-11 20:47:22 +000014329 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014330 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014331 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014332 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014333 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014334 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014335 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014336 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014337 MinAlign(Ld->getAlignment(), 4));
14338
14339 SDValue NewChain = LoLd.getValue(1);
14340 if (TokenFactorIndex != -1) {
14341 Ops.push_back(LoLd);
14342 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014343 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014344 Ops.size());
14345 }
14346
14347 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014348 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14349 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014350
14351 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014352 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014353 St->isVolatile(), St->isNonTemporal(),
14354 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014355 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014356 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014357 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014358 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014359 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014360 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014361 }
Dan Gohman475871a2008-07-27 21:46:04 +000014362 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014363}
14364
Duncan Sands17470be2011-09-22 20:15:48 +000014365/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14366/// and return the operands for the horizontal operation in LHS and RHS. A
14367/// horizontal operation performs the binary operation on successive elements
14368/// of its first operand, then on successive elements of its second operand,
14369/// returning the resulting values in a vector. For example, if
14370/// A = < float a0, float a1, float a2, float a3 >
14371/// and
14372/// B = < float b0, float b1, float b2, float b3 >
14373/// then the result of doing a horizontal operation on A and B is
14374/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14375/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14376/// A horizontal-op B, for some already available A and B, and if so then LHS is
14377/// set to A, RHS to B, and the routine returns 'true'.
14378/// Note that the binary operation should have the property that if one of the
14379/// operands is UNDEF then the result is UNDEF.
14380static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool isCommutative) {
14381 // Look for the following pattern: if
14382 // A = < float a0, float a1, float a2, float a3 >
14383 // B = < float b0, float b1, float b2, float b3 >
14384 // and
14385 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14386 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14387 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14388 // which is A horizontal-op B.
14389
14390 // At least one of the operands should be a vector shuffle.
14391 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14392 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14393 return false;
14394
14395 EVT VT = LHS.getValueType();
14396 unsigned N = VT.getVectorNumElements();
14397
14398 // View LHS in the form
14399 // LHS = VECTOR_SHUFFLE A, B, LMask
14400 // If LHS is not a shuffle then pretend it is the shuffle
14401 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14402 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14403 // type VT.
14404 SDValue A, B;
14405 SmallVector<int, 8> LMask(N);
14406 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14407 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14408 A = LHS.getOperand(0);
14409 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14410 B = LHS.getOperand(1);
14411 cast<ShuffleVectorSDNode>(LHS.getNode())->getMask(LMask);
14412 } else {
14413 if (LHS.getOpcode() != ISD::UNDEF)
14414 A = LHS;
14415 for (unsigned i = 0; i != N; ++i)
14416 LMask[i] = i;
14417 }
14418
14419 // Likewise, view RHS in the form
14420 // RHS = VECTOR_SHUFFLE C, D, RMask
14421 SDValue C, D;
14422 SmallVector<int, 8> RMask(N);
14423 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14424 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14425 C = RHS.getOperand(0);
14426 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14427 D = RHS.getOperand(1);
14428 cast<ShuffleVectorSDNode>(RHS.getNode())->getMask(RMask);
14429 } else {
14430 if (RHS.getOpcode() != ISD::UNDEF)
14431 C = RHS;
14432 for (unsigned i = 0; i != N; ++i)
14433 RMask[i] = i;
14434 }
14435
14436 // Check that the shuffles are both shuffling the same vectors.
14437 if (!(A == C && B == D) && !(A == D && B == C))
14438 return false;
14439
14440 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14441 if (!A.getNode() && !B.getNode())
14442 return false;
14443
14444 // If A and B occur in reverse order in RHS, then "swap" them (which means
14445 // rewriting the mask).
14446 if (A != C)
14447 for (unsigned i = 0; i != N; ++i) {
14448 unsigned Idx = RMask[i];
14449 if (Idx < N)
14450 RMask[i] += N;
14451 else if (Idx < 2*N)
14452 RMask[i] -= N;
14453 }
14454
14455 // At this point LHS and RHS are equivalent to
14456 // LHS = VECTOR_SHUFFLE A, B, LMask
14457 // RHS = VECTOR_SHUFFLE A, B, RMask
14458 // Check that the masks correspond to performing a horizontal operation.
14459 for (unsigned i = 0; i != N; ++i) {
14460 unsigned LIdx = LMask[i], RIdx = RMask[i];
14461
14462 // Ignore any UNDEF components.
14463 if (LIdx >= 2*N || RIdx >= 2*N || (!A.getNode() && (LIdx < N || RIdx < N))
14464 || (!B.getNode() && (LIdx >= N || RIdx >= N)))
14465 continue;
14466
14467 // Check that successive elements are being operated on. If not, this is
14468 // not a horizontal operation.
14469 if (!(LIdx == 2*i && RIdx == 2*i + 1) &&
14470 !(isCommutative && LIdx == 2*i + 1 && RIdx == 2*i))
14471 return false;
14472 }
14473
14474 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14475 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14476 return true;
14477}
14478
14479/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14480static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14481 const X86Subtarget *Subtarget) {
14482 EVT VT = N->getValueType(0);
14483 SDValue LHS = N->getOperand(0);
14484 SDValue RHS = N->getOperand(1);
14485
14486 // Try to synthesize horizontal adds from adds of shuffles.
14487 if ((Subtarget->hasSSE3() || Subtarget->hasAVX()) &&
14488 (VT == MVT::v4f32 || VT == MVT::v2f64) &&
14489 isHorizontalBinOp(LHS, RHS, true))
14490 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14491 return SDValue();
14492}
14493
14494/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14495static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14496 const X86Subtarget *Subtarget) {
14497 EVT VT = N->getValueType(0);
14498 SDValue LHS = N->getOperand(0);
14499 SDValue RHS = N->getOperand(1);
14500
14501 // Try to synthesize horizontal subs from subs of shuffles.
14502 if ((Subtarget->hasSSE3() || Subtarget->hasAVX()) &&
14503 (VT == MVT::v4f32 || VT == MVT::v2f64) &&
14504 isHorizontalBinOp(LHS, RHS, false))
14505 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14506 return SDValue();
14507}
14508
Chris Lattner6cf73262008-01-25 06:14:17 +000014509/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14510/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014511static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014512 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14513 // F[X]OR(0.0, x) -> x
14514 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014515 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14516 if (C->getValueAPF().isPosZero())
14517 return N->getOperand(1);
14518 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14519 if (C->getValueAPF().isPosZero())
14520 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014521 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014522}
14523
14524/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014525static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014526 // FAND(0.0, x) -> 0.0
14527 // FAND(x, 0.0) -> 0.0
14528 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14529 if (C->getValueAPF().isPosZero())
14530 return N->getOperand(0);
14531 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14532 if (C->getValueAPF().isPosZero())
14533 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014534 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014535}
14536
Dan Gohmane5af2d32009-01-29 01:59:02 +000014537static SDValue PerformBTCombine(SDNode *N,
14538 SelectionDAG &DAG,
14539 TargetLowering::DAGCombinerInfo &DCI) {
14540 // BT ignores high bits in the bit index operand.
14541 SDValue Op1 = N->getOperand(1);
14542 if (Op1.hasOneUse()) {
14543 unsigned BitWidth = Op1.getValueSizeInBits();
14544 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14545 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014546 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14547 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000014548 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000014549 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14550 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14551 DCI.CommitTargetLoweringOpt(TLO);
14552 }
14553 return SDValue();
14554}
Chris Lattner83e6c992006-10-04 06:57:07 +000014555
Eli Friedman7a5e5552009-06-07 06:52:44 +000014556static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14557 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014558 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000014559 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000014560 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000014561 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000014562 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000014563 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014564 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014565 }
14566 return SDValue();
14567}
14568
Evan Cheng2e489c42009-12-16 00:53:11 +000014569static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
14570 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
14571 // (and (i32 x86isd::setcc_carry), 1)
14572 // This eliminates the zext. This transformation is necessary because
14573 // ISD::SETCC is always legalized to i8.
14574 DebugLoc dl = N->getDebugLoc();
14575 SDValue N0 = N->getOperand(0);
14576 EVT VT = N->getValueType(0);
14577 if (N0.getOpcode() == ISD::AND &&
14578 N0.hasOneUse() &&
14579 N0.getOperand(0).hasOneUse()) {
14580 SDValue N00 = N0.getOperand(0);
14581 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
14582 return SDValue();
14583 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
14584 if (!C || C->getZExtValue() != 1)
14585 return SDValue();
14586 return DAG.getNode(ISD::AND, dl, VT,
14587 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
14588 N00.getOperand(0), N00.getOperand(1)),
14589 DAG.getConstant(1, VT));
14590 }
14591
14592 return SDValue();
14593}
14594
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014595// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
14596static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
14597 unsigned X86CC = N->getConstantOperandVal(0);
14598 SDValue EFLAG = N->getOperand(1);
14599 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014600
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014601 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
14602 // a zext and produces an all-ones bit which is more useful than 0/1 in some
14603 // cases.
14604 if (X86CC == X86::COND_B)
14605 return DAG.getNode(ISD::AND, DL, MVT::i8,
14606 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
14607 DAG.getConstant(X86CC, MVT::i8), EFLAG),
14608 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014609
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014610 return SDValue();
14611}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014612
Benjamin Kramer1396c402011-06-18 11:09:41 +000014613static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
14614 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014615 SDValue Op0 = N->getOperand(0);
14616 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
14617 // a 32-bit target where SSE doesn't support i64->FP operations.
14618 if (Op0.getOpcode() == ISD::LOAD) {
14619 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
14620 EVT VT = Ld->getValueType(0);
14621 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
14622 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
14623 !XTLI->getSubtarget()->is64Bit() &&
14624 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000014625 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
14626 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014627 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
14628 return FILDChain;
14629 }
14630 }
14631 return SDValue();
14632}
14633
Chris Lattner23a01992010-12-20 01:37:09 +000014634// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
14635static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
14636 X86TargetLowering::DAGCombinerInfo &DCI) {
14637 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
14638 // the result is either zero or one (depending on the input carry bit).
14639 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
14640 if (X86::isZeroNode(N->getOperand(0)) &&
14641 X86::isZeroNode(N->getOperand(1)) &&
14642 // We don't have a good way to replace an EFLAGS use, so only do this when
14643 // dead right now.
14644 SDValue(N, 1).use_empty()) {
14645 DebugLoc DL = N->getDebugLoc();
14646 EVT VT = N->getValueType(0);
14647 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
14648 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
14649 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
14650 DAG.getConstant(X86::COND_B,MVT::i8),
14651 N->getOperand(2)),
14652 DAG.getConstant(1, VT));
14653 return DCI.CombineTo(N, Res1, CarryOut);
14654 }
14655
14656 return SDValue();
14657}
14658
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014659// fold (add Y, (sete X, 0)) -> adc 0, Y
14660// (add Y, (setne X, 0)) -> sbb -1, Y
14661// (sub (sete X, 0), Y) -> sbb 0, Y
14662// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014663static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014664 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014665
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014666 // Look through ZExts.
14667 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
14668 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
14669 return SDValue();
14670
14671 SDValue SetCC = Ext.getOperand(0);
14672 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
14673 return SDValue();
14674
14675 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
14676 if (CC != X86::COND_E && CC != X86::COND_NE)
14677 return SDValue();
14678
14679 SDValue Cmp = SetCC.getOperand(1);
14680 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000014681 !X86::isZeroNode(Cmp.getOperand(1)) ||
14682 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014683 return SDValue();
14684
14685 SDValue CmpOp0 = Cmp.getOperand(0);
14686 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
14687 DAG.getConstant(1, CmpOp0.getValueType()));
14688
14689 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
14690 if (CC == X86::COND_NE)
14691 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
14692 DL, OtherVal.getValueType(), OtherVal,
14693 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
14694 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
14695 DL, OtherVal.getValueType(), OtherVal,
14696 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
14697}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014698
Craig Topper54f952a2011-11-19 09:02:40 +000014699/// PerformADDCombine - Do target-specific dag combines on integer adds.
14700static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
14701 const X86Subtarget *Subtarget) {
14702 EVT VT = N->getValueType(0);
14703 SDValue Op0 = N->getOperand(0);
14704 SDValue Op1 = N->getOperand(1);
14705
14706 // Try to synthesize horizontal adds from adds of shuffles.
14707 if ((Subtarget->hasSSSE3() || Subtarget->hasAVX()) &&
14708 (VT == MVT::v8i16 || VT == MVT::v4i32) &&
14709 isHorizontalBinOp(Op0, Op1, true))
14710 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
14711
14712 return OptimizeConditionalInDecrement(N, DAG);
14713}
14714
14715static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
14716 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014717 SDValue Op0 = N->getOperand(0);
14718 SDValue Op1 = N->getOperand(1);
14719
14720 // X86 can't encode an immediate LHS of a sub. See if we can push the
14721 // negation into a preceding instruction.
14722 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014723 // If the RHS of the sub is a XOR with one use and a constant, invert the
14724 // immediate. Then add one to the LHS of the sub so we can turn
14725 // X-Y -> X+~Y+1, saving one register.
14726 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
14727 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000014728 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014729 EVT VT = Op0.getValueType();
14730 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
14731 Op1.getOperand(0),
14732 DAG.getConstant(~XorC, VT));
14733 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000014734 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014735 }
14736 }
14737
Craig Topper54f952a2011-11-19 09:02:40 +000014738 // Try to synthesize horizontal adds from adds of shuffles.
14739 EVT VT = N->getValueType(0);
14740 if ((Subtarget->hasSSSE3() || Subtarget->hasAVX()) &&
14741 (VT == MVT::v8i16 || VT == MVT::v4i32) &&
14742 isHorizontalBinOp(Op0, Op1, false))
14743 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
14744
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014745 return OptimizeConditionalInDecrement(N, DAG);
14746}
14747
Dan Gohman475871a2008-07-27 21:46:04 +000014748SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000014749 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000014750 SelectionDAG &DAG = DCI.DAG;
14751 switch (N->getOpcode()) {
14752 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014753 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014754 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Duncan Sands6bcd2192011-09-17 16:49:39 +000014755 case ISD::VSELECT:
Chris Lattneraf723b92008-01-25 05:46:26 +000014756 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000014757 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000014758 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
14759 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000014760 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000014761 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000014762 case ISD::SHL:
14763 case ISD::SRA:
14764 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000014765 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000014766 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000014767 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014768 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000014769 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014770 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000014771 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
14772 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000014773 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000014774 case X86ISD::FOR: return PerformFORCombine(N, DAG);
14775 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000014776 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014777 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000014778 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014779 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014780 case X86ISD::SHUFPS: // Handle all target specific shuffles
14781 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000014782 case X86ISD::PALIGN:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014783 case X86ISD::PUNPCKHBW:
14784 case X86ISD::PUNPCKHWD:
14785 case X86ISD::PUNPCKHDQ:
14786 case X86ISD::PUNPCKHQDQ:
14787 case X86ISD::UNPCKHPS:
14788 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +000014789 case X86ISD::VUNPCKHPSY:
14790 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014791 case X86ISD::PUNPCKLBW:
14792 case X86ISD::PUNPCKLWD:
14793 case X86ISD::PUNPCKLDQ:
14794 case X86ISD::PUNPCKLQDQ:
14795 case X86ISD::UNPCKLPS:
14796 case X86ISD::UNPCKLPD:
David Greenefbf05d32011-02-22 23:31:46 +000014797 case X86ISD::VUNPCKLPSY:
14798 case X86ISD::VUNPCKLPDY:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014799 case X86ISD::MOVHLPS:
14800 case X86ISD::MOVLHPS:
14801 case X86ISD::PSHUFD:
14802 case X86ISD::PSHUFHW:
14803 case X86ISD::PSHUFLW:
14804 case X86ISD::MOVSS:
14805 case X86ISD::MOVSD:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +000014806 case X86ISD::VPERMILPS:
14807 case X86ISD::VPERMILPSY:
14808 case X86ISD::VPERMILPD:
14809 case X86ISD::VPERMILPDY:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +000014810 case X86ISD::VPERM2F128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000014811 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000014812 }
14813
Dan Gohman475871a2008-07-27 21:46:04 +000014814 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000014815}
14816
Evan Chenge5b51ac2010-04-17 06:13:15 +000014817/// isTypeDesirableForOp - Return true if the target has native support for
14818/// the specified value type and it is 'desirable' to use the type for the
14819/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
14820/// instruction encodings are longer and some i16 instructions are slow.
14821bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
14822 if (!isTypeLegal(VT))
14823 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014824 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000014825 return true;
14826
14827 switch (Opc) {
14828 default:
14829 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000014830 case ISD::LOAD:
14831 case ISD::SIGN_EXTEND:
14832 case ISD::ZERO_EXTEND:
14833 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014834 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014835 case ISD::SRL:
14836 case ISD::SUB:
14837 case ISD::ADD:
14838 case ISD::MUL:
14839 case ISD::AND:
14840 case ISD::OR:
14841 case ISD::XOR:
14842 return false;
14843 }
14844}
14845
14846/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000014847/// beneficial for dag combiner to promote the specified node. If true, it
14848/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000014849bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014850 EVT VT = Op.getValueType();
14851 if (VT != MVT::i16)
14852 return false;
14853
Evan Cheng4c26e932010-04-19 19:29:22 +000014854 bool Promote = false;
14855 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014856 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000014857 default: break;
14858 case ISD::LOAD: {
14859 LoadSDNode *LD = cast<LoadSDNode>(Op);
14860 // If the non-extending load has a single use and it's not live out, then it
14861 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014862 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
14863 Op.hasOneUse()*/) {
14864 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
14865 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
14866 // The only case where we'd want to promote LOAD (rather then it being
14867 // promoted as an operand is when it's only use is liveout.
14868 if (UI->getOpcode() != ISD::CopyToReg)
14869 return false;
14870 }
14871 }
Evan Cheng4c26e932010-04-19 19:29:22 +000014872 Promote = true;
14873 break;
14874 }
14875 case ISD::SIGN_EXTEND:
14876 case ISD::ZERO_EXTEND:
14877 case ISD::ANY_EXTEND:
14878 Promote = true;
14879 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014880 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014881 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000014882 SDValue N0 = Op.getOperand(0);
14883 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000014884 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000014885 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014886 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014887 break;
14888 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000014889 case ISD::ADD:
14890 case ISD::MUL:
14891 case ISD::AND:
14892 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000014893 case ISD::XOR:
14894 Commute = true;
14895 // fallthrough
14896 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014897 SDValue N0 = Op.getOperand(0);
14898 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000014899 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014900 return false;
14901 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000014902 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014903 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000014904 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014905 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014906 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014907 }
14908 }
14909
14910 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000014911 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014912}
14913
Evan Cheng60c07e12006-07-05 22:17:51 +000014914//===----------------------------------------------------------------------===//
14915// X86 Inline Assembly Support
14916//===----------------------------------------------------------------------===//
14917
Chris Lattnerb8105652009-07-20 17:51:36 +000014918bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
14919 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000014920
14921 std::string AsmStr = IA->getAsmString();
14922
14923 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000014924 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000014925 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000014926
14927 switch (AsmPieces.size()) {
14928 default: return false;
14929 case 1:
14930 AsmStr = AsmPieces[0];
14931 AsmPieces.clear();
14932 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
14933
Chris Lattner7a2bdde2011-04-15 05:18:47 +000014934 // FIXME: this should verify that we are targeting a 486 or better. If not,
Evan Cheng55d42002011-01-08 01:24:27 +000014935 // we will turn this bswap into something that will be lowered to logical ops
14936 // instead of emitting the bswap asm. For now, we don't support 486 or lower
14937 // so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000014938 // bswap $0
14939 if (AsmPieces.size() == 2 &&
14940 (AsmPieces[0] == "bswap" ||
14941 AsmPieces[0] == "bswapq" ||
14942 AsmPieces[0] == "bswapl") &&
14943 (AsmPieces[1] == "$0" ||
14944 AsmPieces[1] == "${0:q}")) {
14945 // No need to check constraints, nothing other than the equivalent of
14946 // "=r,0" would be valid here.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014947 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000014948 if (!Ty || Ty->getBitWidth() % 16 != 0)
14949 return false;
14950 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000014951 }
14952 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000014953 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000014954 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000014955 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000014956 AsmPieces[1] == "$$8," &&
14957 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000014958 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
14959 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000014960 const std::string &ConstraintsStr = IA->getConstraintString();
14961 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000014962 std::sort(AsmPieces.begin(), AsmPieces.end());
14963 if (AsmPieces.size() == 4 &&
14964 AsmPieces[0] == "~{cc}" &&
14965 AsmPieces[1] == "~{dirflag}" &&
14966 AsmPieces[2] == "~{flags}" &&
14967 AsmPieces[3] == "~{fpsr}") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014968 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000014969 if (!Ty || Ty->getBitWidth() % 16 != 0)
14970 return false;
14971 return IntrinsicLowering::LowerToByteSwap(CI);
Dan Gohman0ef701e2010-03-04 19:58:08 +000014972 }
Chris Lattnerb8105652009-07-20 17:51:36 +000014973 }
14974 break;
14975 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000014976 if (CI->getType()->isIntegerTy(32) &&
14977 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
14978 SmallVector<StringRef, 4> Words;
14979 SplitString(AsmPieces[0], Words, " \t,");
14980 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
14981 Words[2] == "${0:w}") {
14982 Words.clear();
14983 SplitString(AsmPieces[1], Words, " \t,");
14984 if (Words.size() == 3 && Words[0] == "rorl" && Words[1] == "$$16" &&
14985 Words[2] == "$0") {
14986 Words.clear();
14987 SplitString(AsmPieces[2], Words, " \t,");
14988 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
14989 Words[2] == "${0:w}") {
14990 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000014991 const std::string &ConstraintsStr = IA->getConstraintString();
14992 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Peter Collingbourne948cf022010-11-13 19:54:30 +000014993 std::sort(AsmPieces.begin(), AsmPieces.end());
14994 if (AsmPieces.size() == 4 &&
14995 AsmPieces[0] == "~{cc}" &&
14996 AsmPieces[1] == "~{dirflag}" &&
14997 AsmPieces[2] == "~{flags}" &&
14998 AsmPieces[3] == "~{fpsr}") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014999 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000015000 if (!Ty || Ty->getBitWidth() % 16 != 0)
15001 return false;
15002 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000015003 }
15004 }
15005 }
15006 }
15007 }
Evan Cheng55d42002011-01-08 01:24:27 +000015008
15009 if (CI->getType()->isIntegerTy(64)) {
15010 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
15011 if (Constraints.size() >= 2 &&
15012 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
15013 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
15014 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
15015 SmallVector<StringRef, 4> Words;
15016 SplitString(AsmPieces[0], Words, " \t");
15017 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
Chris Lattnerb8105652009-07-20 17:51:36 +000015018 Words.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000015019 SplitString(AsmPieces[1], Words, " \t");
15020 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
15021 Words.clear();
15022 SplitString(AsmPieces[2], Words, " \t,");
15023 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
15024 Words[2] == "%edx") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015025 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000015026 if (!Ty || Ty->getBitWidth() % 16 != 0)
15027 return false;
15028 return IntrinsicLowering::LowerToByteSwap(CI);
15029 }
Chris Lattnerb8105652009-07-20 17:51:36 +000015030 }
15031 }
15032 }
15033 }
15034 break;
15035 }
15036 return false;
15037}
15038
15039
15040
Chris Lattnerf4dff842006-07-11 02:54:03 +000015041/// getConstraintType - Given a constraint letter, return the type of
15042/// constraint it is for this target.
15043X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000015044X86TargetLowering::getConstraintType(const std::string &Constraint) const {
15045 if (Constraint.size() == 1) {
15046 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000015047 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000015048 case 'q':
15049 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000015050 case 'f':
15051 case 't':
15052 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000015053 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000015054 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000015055 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000015056 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000015057 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000015058 case 'a':
15059 case 'b':
15060 case 'c':
15061 case 'd':
15062 case 'S':
15063 case 'D':
15064 case 'A':
15065 return C_Register;
15066 case 'I':
15067 case 'J':
15068 case 'K':
15069 case 'L':
15070 case 'M':
15071 case 'N':
15072 case 'G':
15073 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000015074 case 'e':
15075 case 'Z':
15076 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000015077 default:
15078 break;
15079 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000015080 }
Chris Lattner4234f572007-03-25 02:14:49 +000015081 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000015082}
15083
John Thompson44ab89e2010-10-29 17:29:13 +000015084/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000015085/// This object must already have been set up with the operand type
15086/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000015087TargetLowering::ConstraintWeight
15088 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000015089 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000015090 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015091 Value *CallOperandVal = info.CallOperandVal;
15092 // If we don't have a value, we can't do a match,
15093 // but allow it at the lowest weight.
15094 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000015095 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015096 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000015097 // Look at the constraint type.
15098 switch (*constraint) {
15099 default:
John Thompson44ab89e2010-10-29 17:29:13 +000015100 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
15101 case 'R':
15102 case 'q':
15103 case 'Q':
15104 case 'a':
15105 case 'b':
15106 case 'c':
15107 case 'd':
15108 case 'S':
15109 case 'D':
15110 case 'A':
15111 if (CallOperandVal->getType()->isIntegerTy())
15112 weight = CW_SpecificReg;
15113 break;
15114 case 'f':
15115 case 't':
15116 case 'u':
15117 if (type->isFloatingPointTy())
15118 weight = CW_SpecificReg;
15119 break;
15120 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000015121 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000015122 weight = CW_SpecificReg;
15123 break;
15124 case 'x':
15125 case 'Y':
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015126 if ((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasXMM())
John Thompson44ab89e2010-10-29 17:29:13 +000015127 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015128 break;
15129 case 'I':
15130 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
15131 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000015132 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015133 }
15134 break;
John Thompson44ab89e2010-10-29 17:29:13 +000015135 case 'J':
15136 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15137 if (C->getZExtValue() <= 63)
15138 weight = CW_Constant;
15139 }
15140 break;
15141 case 'K':
15142 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15143 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15144 weight = CW_Constant;
15145 }
15146 break;
15147 case 'L':
15148 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15149 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15150 weight = CW_Constant;
15151 }
15152 break;
15153 case 'M':
15154 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15155 if (C->getZExtValue() <= 3)
15156 weight = CW_Constant;
15157 }
15158 break;
15159 case 'N':
15160 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15161 if (C->getZExtValue() <= 0xff)
15162 weight = CW_Constant;
15163 }
15164 break;
15165 case 'G':
15166 case 'C':
15167 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15168 weight = CW_Constant;
15169 }
15170 break;
15171 case 'e':
15172 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15173 if ((C->getSExtValue() >= -0x80000000LL) &&
15174 (C->getSExtValue() <= 0x7fffffffLL))
15175 weight = CW_Constant;
15176 }
15177 break;
15178 case 'Z':
15179 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15180 if (C->getZExtValue() <= 0xffffffff)
15181 weight = CW_Constant;
15182 }
15183 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015184 }
15185 return weight;
15186}
15187
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015188/// LowerXConstraint - try to replace an X constraint, which matches anything,
15189/// with another that has more specific requirements based on the type of the
15190/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015191const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015192LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015193 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15194 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015195 if (ConstraintVT.isFloatingPoint()) {
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015196 if (Subtarget->hasXMMInt())
Chris Lattner5e764232008-04-26 23:02:14 +000015197 return "Y";
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015198 if (Subtarget->hasXMM())
Chris Lattner5e764232008-04-26 23:02:14 +000015199 return "x";
15200 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015201
Chris Lattner5e764232008-04-26 23:02:14 +000015202 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015203}
15204
Chris Lattner48884cd2007-08-25 00:47:38 +000015205/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15206/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015207void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015208 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015209 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015210 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015211 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015212
Eric Christopher100c8332011-06-02 23:16:42 +000015213 // Only support length 1 constraints for now.
15214 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015215
Eric Christopher100c8332011-06-02 23:16:42 +000015216 char ConstraintLetter = Constraint[0];
15217 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015218 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015219 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015220 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015221 if (C->getZExtValue() <= 31) {
15222 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015223 break;
15224 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015225 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015226 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015227 case 'J':
15228 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015229 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015230 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15231 break;
15232 }
15233 }
15234 return;
15235 case 'K':
15236 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015237 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015238 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15239 break;
15240 }
15241 }
15242 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015243 case 'N':
15244 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015245 if (C->getZExtValue() <= 255) {
15246 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015247 break;
15248 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015249 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015250 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015251 case 'e': {
15252 // 32-bit signed value
15253 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015254 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15255 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015256 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015257 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015258 break;
15259 }
15260 // FIXME gcc accepts some relocatable values here too, but only in certain
15261 // memory models; it's complicated.
15262 }
15263 return;
15264 }
15265 case 'Z': {
15266 // 32-bit unsigned value
15267 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015268 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15269 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015270 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15271 break;
15272 }
15273 }
15274 // FIXME gcc accepts some relocatable values here too, but only in certain
15275 // memory models; it's complicated.
15276 return;
15277 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015278 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015279 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015280 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015281 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015282 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015283 break;
15284 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015285
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015286 // In any sort of PIC mode addresses need to be computed at runtime by
15287 // adding in a register or some sort of table lookup. These can't
15288 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015289 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015290 return;
15291
Chris Lattnerdc43a882007-05-03 16:52:29 +000015292 // If we are in non-pic codegen mode, we allow the address of a global (with
15293 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015294 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015295 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015296
Chris Lattner49921962009-05-08 18:23:14 +000015297 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15298 while (1) {
15299 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15300 Offset += GA->getOffset();
15301 break;
15302 } else if (Op.getOpcode() == ISD::ADD) {
15303 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15304 Offset += C->getZExtValue();
15305 Op = Op.getOperand(0);
15306 continue;
15307 }
15308 } else if (Op.getOpcode() == ISD::SUB) {
15309 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15310 Offset += -C->getZExtValue();
15311 Op = Op.getOperand(0);
15312 continue;
15313 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015314 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015315
Chris Lattner49921962009-05-08 18:23:14 +000015316 // Otherwise, this isn't something we can handle, reject it.
15317 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015318 }
Eric Christopherfd179292009-08-27 18:07:15 +000015319
Dan Gohman46510a72010-04-15 01:51:59 +000015320 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015321 // If we require an extra load to get this address, as in PIC mode, we
15322 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015323 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15324 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015325 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015326
Devang Patel0d881da2010-07-06 22:08:15 +000015327 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15328 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015329 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015330 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015331 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015332
Gabor Greifba36cb52008-08-28 21:40:38 +000015333 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015334 Ops.push_back(Result);
15335 return;
15336 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015337 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015338}
15339
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015340std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015341X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015342 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015343 // First, see if this is a constraint that directly corresponds to an LLVM
15344 // register class.
15345 if (Constraint.size() == 1) {
15346 // GCC Constraint Letters
15347 switch (Constraint[0]) {
15348 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015349 // TODO: Slight differences here in allocation order and leaving
15350 // RIP in the class. Do they matter any more here than they do
15351 // in the normal allocation?
15352 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15353 if (Subtarget->is64Bit()) {
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015354 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015355 return std::make_pair(0U, X86::GR32RegisterClass);
15356 else if (VT == MVT::i16)
15357 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015358 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015359 return std::make_pair(0U, X86::GR8RegisterClass);
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015360 else if (VT == MVT::i64 || VT == MVT::f64)
Eric Christopherd176af82011-06-29 17:23:50 +000015361 return std::make_pair(0U, X86::GR64RegisterClass);
15362 break;
15363 }
15364 // 32-bit fallthrough
15365 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015366 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015367 return std::make_pair(0U, X86::GR32_ABCDRegisterClass);
15368 else if (VT == MVT::i16)
15369 return std::make_pair(0U, X86::GR16_ABCDRegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015370 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015371 return std::make_pair(0U, X86::GR8_ABCD_LRegisterClass);
15372 else if (VT == MVT::i64)
15373 return std::make_pair(0U, X86::GR64_ABCDRegisterClass);
15374 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015375 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015376 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015377 if (VT == MVT::i8 || VT == MVT::i1)
Chris Lattner0f65cad2007-04-09 05:49:22 +000015378 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015379 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000015380 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015381 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000015382 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000015383 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015384 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015385 if (VT == MVT::i8 || VT == MVT::i1)
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015386 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
15387 if (VT == MVT::i16)
15388 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
15389 if (VT == MVT::i32 || !Subtarget->is64Bit())
15390 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
15391 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015392 case 'f': // FP Stack registers.
15393 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15394 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015395 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015396 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015397 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015398 return std::make_pair(0U, X86::RFP64RegisterClass);
15399 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015400 case 'y': // MMX_REGS if MMX allowed.
15401 if (!Subtarget->hasMMX()) break;
15402 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015403 case 'Y': // SSE_REGS if SSE2 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015404 if (!Subtarget->hasXMMInt()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015405 // FALL THROUGH.
15406 case 'x': // SSE_REGS if SSE1 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015407 if (!Subtarget->hasXMM()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015408
Owen Anderson825b72b2009-08-11 20:47:22 +000015409 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000015410 default: break;
15411 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015412 case MVT::f32:
15413 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000015414 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015415 case MVT::f64:
15416 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000015417 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015418 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015419 case MVT::v16i8:
15420 case MVT::v8i16:
15421 case MVT::v4i32:
15422 case MVT::v2i64:
15423 case MVT::v4f32:
15424 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000015425 return std::make_pair(0U, X86::VR128RegisterClass);
15426 }
Chris Lattnerad043e82007-04-09 05:11:28 +000015427 break;
15428 }
15429 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015430
Chris Lattnerf76d1802006-07-31 23:26:50 +000015431 // Use the default implementation in TargetLowering to convert the register
15432 // constraint into a member of a register class.
15433 std::pair<unsigned, const TargetRegisterClass*> Res;
15434 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000015435
15436 // Not found as a standard register?
15437 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015438 // Map st(0) -> st(7) -> ST0
15439 if (Constraint.size() == 7 && Constraint[0] == '{' &&
15440 tolower(Constraint[1]) == 's' &&
15441 tolower(Constraint[2]) == 't' &&
15442 Constraint[3] == '(' &&
15443 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
15444 Constraint[5] == ')' &&
15445 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000015446
Chris Lattner56d77c72009-09-13 22:41:48 +000015447 Res.first = X86::ST0+Constraint[4]-'0';
15448 Res.second = X86::RFP80RegisterClass;
15449 return Res;
15450 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015451
Chris Lattner56d77c72009-09-13 22:41:48 +000015452 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015453 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000015454 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000015455 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015456 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000015457 }
Chris Lattner56d77c72009-09-13 22:41:48 +000015458
15459 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015460 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015461 Res.first = X86::EFLAGS;
15462 Res.second = X86::CCRRegisterClass;
15463 return Res;
15464 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015465
Dale Johannesen330169f2008-11-13 21:52:36 +000015466 // 'A' means EAX + EDX.
15467 if (Constraint == "A") {
15468 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000015469 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015470 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000015471 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000015472 return Res;
15473 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015474
Chris Lattnerf76d1802006-07-31 23:26:50 +000015475 // Otherwise, check to see if this is a register class of the wrong value
15476 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
15477 // turn into {ax},{dx}.
15478 if (Res.second->hasType(VT))
15479 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015480
Chris Lattnerf76d1802006-07-31 23:26:50 +000015481 // All of the single-register GCC register classes map their values onto
15482 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
15483 // really want an 8-bit or 32-bit register, map to the appropriate register
15484 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000015485 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015486 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015487 unsigned DestReg = 0;
15488 switch (Res.first) {
15489 default: break;
15490 case X86::AX: DestReg = X86::AL; break;
15491 case X86::DX: DestReg = X86::DL; break;
15492 case X86::CX: DestReg = X86::CL; break;
15493 case X86::BX: DestReg = X86::BL; break;
15494 }
15495 if (DestReg) {
15496 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015497 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015498 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015499 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015500 unsigned DestReg = 0;
15501 switch (Res.first) {
15502 default: break;
15503 case X86::AX: DestReg = X86::EAX; break;
15504 case X86::DX: DestReg = X86::EDX; break;
15505 case X86::CX: DestReg = X86::ECX; break;
15506 case X86::BX: DestReg = X86::EBX; break;
15507 case X86::SI: DestReg = X86::ESI; break;
15508 case X86::DI: DestReg = X86::EDI; break;
15509 case X86::BP: DestReg = X86::EBP; break;
15510 case X86::SP: DestReg = X86::ESP; break;
15511 }
15512 if (DestReg) {
15513 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015514 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015515 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015516 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015517 unsigned DestReg = 0;
15518 switch (Res.first) {
15519 default: break;
15520 case X86::AX: DestReg = X86::RAX; break;
15521 case X86::DX: DestReg = X86::RDX; break;
15522 case X86::CX: DestReg = X86::RCX; break;
15523 case X86::BX: DestReg = X86::RBX; break;
15524 case X86::SI: DestReg = X86::RSI; break;
15525 case X86::DI: DestReg = X86::RDI; break;
15526 case X86::BP: DestReg = X86::RBP; break;
15527 case X86::SP: DestReg = X86::RSP; break;
15528 }
15529 if (DestReg) {
15530 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015531 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015532 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000015533 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000015534 } else if (Res.second == X86::FR32RegisterClass ||
15535 Res.second == X86::FR64RegisterClass ||
15536 Res.second == X86::VR128RegisterClass) {
15537 // Handle references to XMM physical registers that got mapped into the
15538 // wrong class. This can happen with constraints like {xmm0} where the
15539 // target independent register mapper will just pick the first match it can
15540 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000015541 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015542 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000015543 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015544 Res.second = X86::FR64RegisterClass;
15545 else if (X86::VR128RegisterClass->hasType(VT))
15546 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000015547 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015548
Chris Lattnerf76d1802006-07-31 23:26:50 +000015549 return Res;
15550}