blob: f85c201d01c2079a383d740caff6ea5bddf0d4ca [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000038#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000039#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000041#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000043#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000044#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000045#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000046#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/ADT/VectorExtras.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000048#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000050#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000051#include "llvm/Support/ErrorHandling.h"
52#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000053#include "llvm/Support/raw_ostream.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000054#include "llvm/Target/TargetOptions.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000055using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000056using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000057
Evan Chengb1712452010-01-27 06:25:16 +000058STATISTIC(NumTailCalls, "Number of tail calls");
59
Evan Cheng10e86422008-04-25 19:11:04 +000060// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000061static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000062 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000063
David Greenea5f26012011-02-07 19:36:54 +000064static SDValue Insert128BitVector(SDValue Result,
65 SDValue Vec,
66 SDValue Idx,
67 SelectionDAG &DAG,
68 DebugLoc dl);
David Greenef125a292011-02-08 19:04:41 +000069
David Greenea5f26012011-02-07 19:36:54 +000070static SDValue Extract128BitVector(SDValue Vec,
71 SDValue Idx,
72 SelectionDAG &DAG,
73 DebugLoc dl);
74
75/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
76/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000077/// simple subregister reference. Idx is an index in the 128 bits we
78/// want. It need not be aligned to a 128-bit bounday. That makes
79/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000080static SDValue Extract128BitVector(SDValue Vec,
81 SDValue Idx,
82 SelectionDAG &DAG,
83 DebugLoc dl) {
84 EVT VT = Vec.getValueType();
85 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000086 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000087 int Factor = VT.getSizeInBits()/128;
88 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
89 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000090
91 // Extract from UNDEF is UNDEF.
92 if (Vec.getOpcode() == ISD::UNDEF)
93 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
94
95 if (isa<ConstantSDNode>(Idx)) {
96 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
97
98 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
99 // we can match to VEXTRACTF128.
100 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
101
102 // This is the index of the first element of the 128-bit chunk
103 // we want.
104 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
105 * ElemsPerChunk);
106
107 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000108 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
109 VecIdx);
110
111 return Result;
112 }
113
114 return SDValue();
115}
116
117/// Generate a DAG to put 128-bits into a vector > 128 bits. This
118/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000119/// simple superregister reference. Idx is an index in the 128 bits
120/// we want. It need not be aligned to a 128-bit bounday. That makes
121/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000122static SDValue Insert128BitVector(SDValue Result,
123 SDValue Vec,
124 SDValue Idx,
125 SelectionDAG &DAG,
126 DebugLoc dl) {
127 if (isa<ConstantSDNode>(Idx)) {
128 EVT VT = Vec.getValueType();
129 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
130
131 EVT ElVT = VT.getVectorElementType();
David Greenea5f26012011-02-07 19:36:54 +0000132 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greenea5f26012011-02-07 19:36:54 +0000133 EVT ResultVT = Result.getValueType();
134
135 // Insert the relevant 128 bits.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000136 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000137
138 // This is the index of the first element of the 128-bit chunk
139 // we want.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000140 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
David Greenea5f26012011-02-07 19:36:54 +0000141 * ElemsPerChunk);
142
143 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000144 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
145 VecIdx);
146 return Result;
147 }
148
149 return SDValue();
150}
151
Chris Lattnerf0144122009-07-28 03:13:23 +0000152static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000153 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
154 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000155
Evan Cheng2bffee22011-02-01 01:14:13 +0000156 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000157 if (is64Bit)
158 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000159 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000160 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000161
Evan Cheng203576a2011-07-20 19:50:42 +0000162 if (Subtarget->isTargetELF())
163 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000164 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000165 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000166 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000167}
168
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000169X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000170 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000171 Subtarget = &TM.getSubtarget<X86Subtarget>();
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000172 X86ScalarSSEf64 = Subtarget->hasXMMInt();
173 X86ScalarSSEf32 = Subtarget->hasXMM();
Evan Cheng25ab6902006-09-08 06:48:29 +0000174 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000175
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000176 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000177 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000178
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000179 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000180 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000181
182 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000183 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000184 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
185 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000186
Eric Christopherde5e1012011-03-11 01:05:58 +0000187 // For 64-bit since we have so many registers use the ILP scheduler, for
188 // 32-bit code use the register pressure specific scheduling.
189 if (Subtarget->is64Bit())
190 setSchedulingPreference(Sched::ILP);
191 else
192 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000193 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000194
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000195 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000196 // Setup Windows compiler runtime calls.
197 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000198 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000199 setLibcallName(RTLIB::SREM_I64, "_allrem");
200 setLibcallName(RTLIB::UREM_I64, "_aullrem");
201 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000202 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000203 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000204 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000205 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000206 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
207 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
208 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000209 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
210 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000211 }
212
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000213 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000214 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000215 setUseUnderscoreSetJmp(false);
216 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000217 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000218 // MS runtime is weird: it exports _setjmp, but longjmp!
219 setUseUnderscoreSetJmp(true);
220 setUseUnderscoreLongJmp(false);
221 } else {
222 setUseUnderscoreSetJmp(true);
223 setUseUnderscoreLongJmp(true);
224 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000225
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000226 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000228 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000230 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000232
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000234
Scott Michelfdc40a02009-02-17 22:15:04 +0000235 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000237 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000239 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
241 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000242
243 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
245 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
246 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
247 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
248 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
249 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000250
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000251 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
252 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000253 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
254 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
255 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000256
Evan Cheng25ab6902006-09-08 06:48:29 +0000257 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
259 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000260 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000261 // We have an algorithm for SSE2->double, and we turn this into a
262 // 64-bit FILD followed by conditional FADD for other targets.
263 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000264 // We have an algorithm for SSE2, and we turn this into a 64-bit
265 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000266 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000267 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000268
269 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
270 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000271 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
272 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000273
Devang Patel6a784892009-06-05 18:48:29 +0000274 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000275 // SSE has no i16 to fp conversion, only i32
276 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000277 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000278 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000280 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000281 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
282 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000283 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000284 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
286 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000287 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000288
Dale Johannesen73328d12007-09-19 23:55:34 +0000289 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
290 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
292 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000293
Evan Cheng02568ff2006-01-30 22:13:22 +0000294 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
295 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000296 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
297 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000298
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000299 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000301 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000303 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
305 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000306 }
307
308 // Handle FP_TO_UINT by promoting the destination to a larger signed
309 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000310 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
311 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
312 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000313
Evan Cheng25ab6902006-09-08 06:48:29 +0000314 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
316 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000317 } else if (!UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000318 // Since AVX is a superset of SSE3, only check for SSE here.
319 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000320 // Expand FP_TO_UINT into a select.
321 // FIXME: We would like to use a Custom expander here eventually to do
322 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000324 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000325 // With SSE3 we can use fisttpll to convert to a signed i64; without
326 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000328 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000329
Chris Lattner399610a2006-12-05 18:22:22 +0000330 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000331 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000332 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
333 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000334 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000335 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000336 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000337 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000338 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000339 }
Chris Lattner21f66852005-12-23 05:15:23 +0000340
Dan Gohmanb00ee212008-02-18 19:34:53 +0000341 // Scalar integer divide and remainder are lowered to use operations that
342 // produce two results, to match the available instructions. This exposes
343 // the two-result form to trivial CSE, which is able to combine x/y and x%y
344 // into a single instruction.
345 //
346 // Scalar integer multiply-high is also lowered to use two-result
347 // operations, to match the available instructions. However, plain multiply
348 // (low) operations are left as Legal, as there are single-result
349 // instructions for this in x86. Using the two-result multiply instructions
350 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000351 for (unsigned i = 0, e = 4; i != e; ++i) {
352 MVT VT = IntVTs[i];
353 setOperationAction(ISD::MULHS, VT, Expand);
354 setOperationAction(ISD::MULHU, VT, Expand);
355 setOperationAction(ISD::SDIV, VT, Expand);
356 setOperationAction(ISD::UDIV, VT, Expand);
357 setOperationAction(ISD::SREM, VT, Expand);
358 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000359
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000360 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000361 setOperationAction(ISD::ADDC, VT, Custom);
362 setOperationAction(ISD::ADDE, VT, Custom);
363 setOperationAction(ISD::SUBC, VT, Custom);
364 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000365 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000366
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
368 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
369 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
370 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000371 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
373 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
374 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
375 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
376 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
377 setOperationAction(ISD::FREM , MVT::f32 , Expand);
378 setOperationAction(ISD::FREM , MVT::f64 , Expand);
379 setOperationAction(ISD::FREM , MVT::f80 , Expand);
380 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000381
Craig Topper909652f2011-10-14 03:21:46 +0000382 if (Subtarget->hasBMI()) {
383 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
384 } else {
385 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
386 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
387 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
388 if (Subtarget->is64Bit())
389 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
390 }
Craig Topper37f21672011-10-11 06:44:02 +0000391
392 if (Subtarget->hasLZCNT()) {
393 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
394 } else {
395 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
396 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
397 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
398 if (Subtarget->is64Bit())
399 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000400 }
401
Benjamin Kramer1292c222010-12-04 20:32:23 +0000402 if (Subtarget->hasPOPCNT()) {
403 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
404 } else {
405 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
406 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
407 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
408 if (Subtarget->is64Bit())
409 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
410 }
411
Owen Anderson825b72b2009-08-11 20:47:22 +0000412 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
413 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000414
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000415 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000416 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000417 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000418 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000419 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
421 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
422 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
423 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
424 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000425 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000426 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
427 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
428 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
429 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000430 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000431 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000432 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000433 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000434 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000435
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000436 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000437 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
438 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
439 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
440 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000441 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000442 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
443 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000444 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000445 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000446 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
447 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
448 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
449 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000450 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000451 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000452 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000453 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
454 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
455 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000456 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
458 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
459 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000460 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000461
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000462 if (Subtarget->hasXMM())
Owen Anderson825b72b2009-08-11 20:47:22 +0000463 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000464
Eric Christopher9a9d2752010-07-22 02:48:34 +0000465 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000466 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000467
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000468 // On X86 and X86-64, atomic operations are lowered to locked instructions.
469 // Locked instructions, in turn, have implicit fence semantics (all memory
470 // operations are flushed before issuing the locked instruction, and they
471 // are not buffered), so we can fold away the common pattern of
472 // fence-atomic-fence.
473 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000474
Mon P Wang63307c32008-05-05 19:05:59 +0000475 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000476 for (unsigned i = 0, e = 4; i != e; ++i) {
477 MVT VT = IntVTs[i];
478 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
479 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000480 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000481 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000482
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000483 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000484 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000485 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
486 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
487 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
488 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
489 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
490 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
491 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000492 }
493
Eli Friedman43f51ae2011-08-26 21:21:21 +0000494 if (Subtarget->hasCmpxchg16b()) {
495 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
496 }
497
Evan Cheng3c992d22006-03-07 02:02:57 +0000498 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000499 if (!Subtarget->isTargetDarwin() &&
500 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000501 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000502 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000503 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000504
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
506 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
507 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
508 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000509 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000510 setExceptionPointerRegister(X86::RAX);
511 setExceptionSelectorRegister(X86::RDX);
512 } else {
513 setExceptionPointerRegister(X86::EAX);
514 setExceptionSelectorRegister(X86::EDX);
515 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000516 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
517 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000518
Duncan Sands4a544a72011-09-06 13:37:06 +0000519 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
520 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000521
Owen Anderson825b72b2009-08-11 20:47:22 +0000522 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000523
Nate Begemanacc398c2006-01-25 18:21:52 +0000524 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000525 setOperationAction(ISD::VASTART , MVT::Other, Custom);
526 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000527 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000528 setOperationAction(ISD::VAARG , MVT::Other, Custom);
529 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000530 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000531 setOperationAction(ISD::VAARG , MVT::Other, Expand);
532 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000533 }
Evan Chengae642192007-03-02 23:16:35 +0000534
Owen Anderson825b72b2009-08-11 20:47:22 +0000535 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
536 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000537
538 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
539 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
540 MVT::i64 : MVT::i32, Custom);
541 else if (EnableSegmentedStacks)
542 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
543 MVT::i64 : MVT::i32, Custom);
544 else
545 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
546 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000547
Evan Chengc7ce29b2009-02-13 22:36:38 +0000548 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000549 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000550 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000551 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
552 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000553
Evan Cheng223547a2006-01-31 22:28:30 +0000554 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000555 setOperationAction(ISD::FABS , MVT::f64, Custom);
556 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000557
558 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000559 setOperationAction(ISD::FNEG , MVT::f64, Custom);
560 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000561
Evan Cheng68c47cb2007-01-05 07:55:56 +0000562 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000563 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
564 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000565
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000566 // Lower this to FGETSIGNx86 plus an AND.
567 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
568 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
569
Evan Chengd25e9e82006-02-02 00:28:23 +0000570 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000571 setOperationAction(ISD::FSIN , MVT::f64, Expand);
572 setOperationAction(ISD::FCOS , MVT::f64, Expand);
573 setOperationAction(ISD::FSIN , MVT::f32, Expand);
574 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000575
Chris Lattnera54aa942006-01-29 06:26:08 +0000576 // Expand FP immediates into loads from the stack, except for the special
577 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000578 addLegalFPImmediate(APFloat(+0.0)); // xorpd
579 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000580 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000581 // Use SSE for f32, x87 for f64.
582 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000583 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
584 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000585
586 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000587 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000588
589 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000590 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000591
Owen Anderson825b72b2009-08-11 20:47:22 +0000592 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000593
594 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000595 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
596 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000597
598 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000599 setOperationAction(ISD::FSIN , MVT::f32, Expand);
600 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000601
Nate Begemane1795842008-02-14 08:57:00 +0000602 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000603 addLegalFPImmediate(APFloat(+0.0f)); // xorps
604 addLegalFPImmediate(APFloat(+0.0)); // FLD0
605 addLegalFPImmediate(APFloat(+1.0)); // FLD1
606 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
607 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
608
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000609 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000610 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
611 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000612 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000613 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000614 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000615 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000616 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
617 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000618
Owen Anderson825b72b2009-08-11 20:47:22 +0000619 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
620 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
621 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
622 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000623
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000624 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000625 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
626 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000627 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000628 addLegalFPImmediate(APFloat(+0.0)); // FLD0
629 addLegalFPImmediate(APFloat(+1.0)); // FLD1
630 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
631 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000632 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
633 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
634 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
635 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000636 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000637
Cameron Zwarich33390842011-07-08 21:39:21 +0000638 // We don't support FMA.
639 setOperationAction(ISD::FMA, MVT::f64, Expand);
640 setOperationAction(ISD::FMA, MVT::f32, Expand);
641
Dale Johannesen59a58732007-08-05 18:49:15 +0000642 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000643 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000644 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
645 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
646 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000647 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000648 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000649 addLegalFPImmediate(TmpFlt); // FLD0
650 TmpFlt.changeSign();
651 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000652
653 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000654 APFloat TmpFlt2(+1.0);
655 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
656 &ignored);
657 addLegalFPImmediate(TmpFlt2); // FLD1
658 TmpFlt2.changeSign();
659 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
660 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000661
Evan Chengc7ce29b2009-02-13 22:36:38 +0000662 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000663 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
664 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000665 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000666
667 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000668 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000669
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000670 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000671 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
672 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
673 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000674
Owen Anderson825b72b2009-08-11 20:47:22 +0000675 setOperationAction(ISD::FLOG, MVT::f80, Expand);
676 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
677 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
678 setOperationAction(ISD::FEXP, MVT::f80, Expand);
679 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000680
Mon P Wangf007a8b2008-11-06 05:31:54 +0000681 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000682 // (for widening) or expand (for scalarization). Then we will selectively
683 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000684 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
685 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
686 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
687 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
688 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
689 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
690 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
691 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
692 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
693 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
694 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
695 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
696 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
697 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
698 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
699 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
700 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000701 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000702 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
703 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000704 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
705 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
706 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
707 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
708 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
709 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
710 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
711 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
724 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000725 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000726 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
727 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
728 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
734 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000735 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000736 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
739 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000740 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000741 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
742 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
743 setTruncStoreAction((MVT::SimpleValueType)VT,
744 (MVT::SimpleValueType)InnerVT, Expand);
745 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
746 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
747 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000748 }
749
Evan Chengc7ce29b2009-02-13 22:36:38 +0000750 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
751 // with -msoft-float, disable use of MMX as well.
Chris Lattner2a786eb2010-12-19 20:19:20 +0000752 if (!UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000753 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000754 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000755 }
756
Dale Johannesen0488fb62010-09-30 23:57:10 +0000757 // MMX-sized vectors (other than x86mmx) are expected to be expanded
758 // into smaller operations.
759 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
760 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
761 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
762 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
763 setOperationAction(ISD::AND, MVT::v8i8, Expand);
764 setOperationAction(ISD::AND, MVT::v4i16, Expand);
765 setOperationAction(ISD::AND, MVT::v2i32, Expand);
766 setOperationAction(ISD::AND, MVT::v1i64, Expand);
767 setOperationAction(ISD::OR, MVT::v8i8, Expand);
768 setOperationAction(ISD::OR, MVT::v4i16, Expand);
769 setOperationAction(ISD::OR, MVT::v2i32, Expand);
770 setOperationAction(ISD::OR, MVT::v1i64, Expand);
771 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
772 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
773 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
774 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
775 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
776 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
777 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
778 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
779 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
780 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
781 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
782 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
783 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000784 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
785 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
786 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
787 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000788
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000789 if (!UseSoftFloat && Subtarget->hasXMM()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000791
Owen Anderson825b72b2009-08-11 20:47:22 +0000792 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
793 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
794 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
795 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
796 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
797 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
798 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
799 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
800 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
801 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
802 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000803 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000804 }
805
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000806 if (!UseSoftFloat && Subtarget->hasXMMInt()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000808
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000809 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
810 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000811 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
812 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
813 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
814 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000815
Owen Anderson825b72b2009-08-11 20:47:22 +0000816 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
817 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
818 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
819 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
820 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
821 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
822 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
823 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
824 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
825 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
826 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
827 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
828 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
829 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
830 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
831 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000832
Nadav Rotem354efd82011-09-18 14:57:03 +0000833 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000834 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
835 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
836 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000837
Owen Anderson825b72b2009-08-11 20:47:22 +0000838 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
839 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
840 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
841 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
842 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000843
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000844 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
845 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
846 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
847 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
848 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
849
Evan Cheng2c3ae372006-04-12 21:21:57 +0000850 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000851 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
852 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000853 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000854 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000855 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000856 // Do not attempt to custom lower non-128-bit vectors
857 if (!VT.is128BitVector())
858 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000859 setOperationAction(ISD::BUILD_VECTOR,
860 VT.getSimpleVT().SimpleTy, Custom);
861 setOperationAction(ISD::VECTOR_SHUFFLE,
862 VT.getSimpleVT().SimpleTy, Custom);
863 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
864 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000865 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000866
Owen Anderson825b72b2009-08-11 20:47:22 +0000867 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
868 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
869 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
870 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
871 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
872 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000873
Nate Begemancdd1eec2008-02-12 22:51:28 +0000874 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000875 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
876 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000877 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000878
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000879 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000880 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
881 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000882 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000883
884 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000885 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000886 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000887
Owen Andersond6662ad2009-08-10 20:46:15 +0000888 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000889 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000890 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000891 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000892 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000893 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000894 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000895 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000896 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000897 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000898 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000899
Owen Anderson825b72b2009-08-11 20:47:22 +0000900 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000901
Evan Cheng2c3ae372006-04-12 21:21:57 +0000902 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000903 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
904 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
905 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
906 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000907
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
909 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000910 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000911
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000912 if (Subtarget->hasSSE41() || Subtarget->hasAVX()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000913 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
914 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
915 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
916 setOperationAction(ISD::FRINT, MVT::f32, Legal);
917 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
918 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
919 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
920 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
921 setOperationAction(ISD::FRINT, MVT::f64, Legal);
922 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
923
Nate Begeman14d12ca2008-02-11 04:19:36 +0000924 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000925 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000926
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000927 // Can turn SHL into an integer multiply.
928 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
Nate Begeman51409212010-07-28 00:21:48 +0000929 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000930
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000931 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
932 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
933 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
934 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
935 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000936
Nate Begeman14d12ca2008-02-11 04:19:36 +0000937 // i8 and i16 vectors are custom , because the source register and source
938 // source memory operand types are not the same width. f32 vectors are
939 // custom since the immediate controlling the insert encodes additional
940 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000941 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
942 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
943 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
944 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000945
Owen Anderson825b72b2009-08-11 20:47:22 +0000946 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
947 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
948 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
949 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000950
951 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000952 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
953 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000954 }
955 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000956
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000957 if (Subtarget->hasXMMInt()) {
Nadav Rotem43012222011-05-11 08:12:09 +0000958 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
959 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
960 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000961 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000962
963 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
964 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
965 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
966
967 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
968 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
969 }
970
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000971 if (Subtarget->hasSSE42() || Subtarget->hasAVX())
Duncan Sands28b77e92011-09-06 19:07:46 +0000972 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000973
David Greene9b9838d2009-06-29 16:47:10 +0000974 if (!UseSoftFloat && Subtarget->hasAVX()) {
Bruno Cardoso Lopesdbd4fe22011-07-21 02:24:08 +0000975 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
976 addRegisterClass(MVT::v16i16, X86::VR256RegisterClass);
977 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
978 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
979 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
980 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000981
Owen Anderson825b72b2009-08-11 20:47:22 +0000982 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000983 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
984 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +0000985
Owen Anderson825b72b2009-08-11 20:47:22 +0000986 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
987 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
988 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
989 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
990 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
991 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000992
Owen Anderson825b72b2009-08-11 20:47:22 +0000993 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
994 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
995 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
996 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
997 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
998 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000999
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001000 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1001 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001002 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001003
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001004 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1005 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1006 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1007 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1008 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1009 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1010
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001011 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1012 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1013 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1014 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1015
1016 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1017 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1018 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1019 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1020
1021 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
1022 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
1023
Duncan Sands28b77e92011-09-06 19:07:46 +00001024 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1025 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1026 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1027 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001028
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001029 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1030 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1031 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1032
Nadav Rotemfbad25e2011-09-11 15:02:23 +00001033 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1034 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1035 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1036 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001037
Craig Topper13894fa2011-08-24 06:14:18 +00001038 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1039 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1040 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1041 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1042
1043 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1044 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1045 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1046 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1047
1048 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1049 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1050 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1051 // Don't lower v32i8 because there is no 128-bit byte mul
1052
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001053 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +00001054 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001055 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1056 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1057 EVT VT = SVT;
1058
1059 // Extract subvector is special because the value type
1060 // (result) is 128-bit but the source is 256-bit wide.
1061 if (VT.is128BitVector())
1062 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1063
1064 // Do not attempt to custom lower other non-256-bit vectors
1065 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001066 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001067
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001068 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1069 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1070 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1071 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001072 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001073 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001074 }
1075
David Greene54d8eba2011-01-27 22:38:56 +00001076 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001077 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1078 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1079 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001080
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001081 // Do not attempt to promote non-256-bit vectors
1082 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001083 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001084
1085 setOperationAction(ISD::AND, SVT, Promote);
1086 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1087 setOperationAction(ISD::OR, SVT, Promote);
1088 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1089 setOperationAction(ISD::XOR, SVT, Promote);
1090 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1091 setOperationAction(ISD::LOAD, SVT, Promote);
1092 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1093 setOperationAction(ISD::SELECT, SVT, Promote);
1094 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001095 }
David Greene9b9838d2009-06-29 16:47:10 +00001096 }
1097
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001098 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1099 // of this type with custom code.
1100 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1101 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
1102 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT, Custom);
1103 }
1104
Evan Cheng6be2c582006-04-05 23:38:46 +00001105 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001106 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001107
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001108
Eli Friedman962f5492010-06-02 19:35:46 +00001109 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1110 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001111 //
Eli Friedman962f5492010-06-02 19:35:46 +00001112 // FIXME: We really should do custom legalization for addition and
1113 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1114 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001115 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1116 // Add/Sub/Mul with overflow operations are custom lowered.
1117 MVT VT = IntVTs[i];
1118 setOperationAction(ISD::SADDO, VT, Custom);
1119 setOperationAction(ISD::UADDO, VT, Custom);
1120 setOperationAction(ISD::SSUBO, VT, Custom);
1121 setOperationAction(ISD::USUBO, VT, Custom);
1122 setOperationAction(ISD::SMULO, VT, Custom);
1123 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001124 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001125
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001126 // There are no 8-bit 3-address imul/mul instructions
1127 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1128 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001129
Evan Chengd54f2d52009-03-31 19:38:51 +00001130 if (!Subtarget->is64Bit()) {
1131 // These libcalls are not available in 32-bit.
1132 setLibcallName(RTLIB::SHL_I128, 0);
1133 setLibcallName(RTLIB::SRL_I128, 0);
1134 setLibcallName(RTLIB::SRA_I128, 0);
1135 }
1136
Evan Cheng206ee9d2006-07-07 08:33:52 +00001137 // We have target-specific dag combine patterns for the following nodes:
1138 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001139 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001140 setTargetDAGCombine(ISD::BUILD_VECTOR);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001141 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001142 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001143 setTargetDAGCombine(ISD::SHL);
1144 setTargetDAGCombine(ISD::SRA);
1145 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001146 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001147 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001148 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001149 setTargetDAGCombine(ISD::FADD);
1150 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001151 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001152 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001153 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001154 setTargetDAGCombine(ISD::ZERO_EXTEND);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001155 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001156 if (Subtarget->is64Bit())
1157 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001158
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001159 computeRegisterProperties();
1160
Evan Cheng05219282011-01-06 06:52:41 +00001161 // On Darwin, -Os means optimize for size without hurting performance,
1162 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001163 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001164 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001165 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001166 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1167 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1168 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Evan Chengfb8075d2008-02-28 00:43:03 +00001169 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001170 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001171
1172 setPrefFunctionAlignment(4);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001173}
1174
Scott Michel5b8f82e2008-03-10 15:42:14 +00001175
Duncan Sands28b77e92011-09-06 19:07:46 +00001176EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1177 if (!VT.isVector()) return MVT::i8;
1178 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001179}
1180
1181
Evan Cheng29286502008-01-23 23:17:41 +00001182/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1183/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001184static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001185 if (MaxAlign == 16)
1186 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001187 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001188 if (VTy->getBitWidth() == 128)
1189 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001190 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001191 unsigned EltAlign = 0;
1192 getMaxByValAlign(ATy->getElementType(), EltAlign);
1193 if (EltAlign > MaxAlign)
1194 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001195 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001196 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1197 unsigned EltAlign = 0;
1198 getMaxByValAlign(STy->getElementType(i), EltAlign);
1199 if (EltAlign > MaxAlign)
1200 MaxAlign = EltAlign;
1201 if (MaxAlign == 16)
1202 break;
1203 }
1204 }
1205 return;
1206}
1207
1208/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1209/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001210/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1211/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001212unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001213 if (Subtarget->is64Bit()) {
1214 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001215 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001216 if (TyAlign > 8)
1217 return TyAlign;
1218 return 8;
1219 }
1220
Evan Cheng29286502008-01-23 23:17:41 +00001221 unsigned Align = 4;
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001222 if (Subtarget->hasXMM())
Dale Johannesen0c191872008-02-08 19:48:20 +00001223 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001224 return Align;
1225}
Chris Lattner2b02a442007-02-25 08:29:00 +00001226
Evan Chengf0df0312008-05-15 08:39:06 +00001227/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001228/// and store operations as a result of memset, memcpy, and memmove
1229/// lowering. If DstAlign is zero that means it's safe to destination
1230/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1231/// means there isn't a need to check it against alignment requirement,
1232/// probably because the source does not need to be loaded. If
1233/// 'NonScalarIntSafe' is true, that means it's safe to return a
1234/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1235/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1236/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001237/// It returns EVT::Other if the type should be determined using generic
1238/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001239EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001240X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1241 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001242 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001243 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001244 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001245 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1246 // linux. This is because the stack realignment code can't handle certain
1247 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001248 const Function *F = MF.getFunction();
Evan Chenga5e13622011-01-07 19:35:30 +00001249 if (NonScalarIntSafe &&
1250 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001251 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001252 (Subtarget->isUnalignedMemAccessFast() ||
1253 ((DstAlign == 0 || DstAlign >= 16) &&
1254 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001255 Subtarget->getStackAlignment() >= 16) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00001256 if (Subtarget->hasAVX() &&
1257 Subtarget->getStackAlignment() >= 32)
1258 return MVT::v8f32;
1259 if (Subtarget->hasXMMInt())
Evan Cheng255f20f2010-04-01 06:04:33 +00001260 return MVT::v4i32;
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00001261 if (Subtarget->hasXMM())
Evan Cheng255f20f2010-04-01 06:04:33 +00001262 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001263 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001264 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001265 Subtarget->getStackAlignment() >= 8 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001266 Subtarget->hasXMMInt()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001267 // Do not use f64 to lower memcpy if source is string constant. It's
1268 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001269 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001270 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001271 }
Evan Chengf0df0312008-05-15 08:39:06 +00001272 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001273 return MVT::i64;
1274 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001275}
1276
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001277/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1278/// current function. The returned value is a member of the
1279/// MachineJumpTableInfo::JTEntryKind enum.
1280unsigned X86TargetLowering::getJumpTableEncoding() const {
1281 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1282 // symbol.
1283 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1284 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001285 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001286
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001287 // Otherwise, use the normal jump table encoding heuristics.
1288 return TargetLowering::getJumpTableEncoding();
1289}
1290
Chris Lattnerc64daab2010-01-26 05:02:42 +00001291const MCExpr *
1292X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1293 const MachineBasicBlock *MBB,
1294 unsigned uid,MCContext &Ctx) const{
1295 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1296 Subtarget->isPICStyleGOT());
1297 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1298 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001299 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1300 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001301}
1302
Evan Chengcc415862007-11-09 01:32:10 +00001303/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1304/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001305SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001306 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001307 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001308 // This doesn't have DebugLoc associated with it, but is not really the
1309 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001310 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001311 return Table;
1312}
1313
Chris Lattner589c6f62010-01-26 06:28:43 +00001314/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1315/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1316/// MCExpr.
1317const MCExpr *X86TargetLowering::
1318getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1319 MCContext &Ctx) const {
1320 // X86-64 uses RIP relative addressing based on the jump table label.
1321 if (Subtarget->isPICStyleRIPRel())
1322 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1323
1324 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001325 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001326}
1327
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001328// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001329std::pair<const TargetRegisterClass*, uint8_t>
1330X86TargetLowering::findRepresentativeClass(EVT VT) const{
1331 const TargetRegisterClass *RRC = 0;
1332 uint8_t Cost = 1;
1333 switch (VT.getSimpleVT().SimpleTy) {
1334 default:
1335 return TargetLowering::findRepresentativeClass(VT);
1336 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1337 RRC = (Subtarget->is64Bit()
1338 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1339 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001340 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001341 RRC = X86::VR64RegisterClass;
1342 break;
1343 case MVT::f32: case MVT::f64:
1344 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1345 case MVT::v4f32: case MVT::v2f64:
1346 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1347 case MVT::v4f64:
1348 RRC = X86::VR128RegisterClass;
1349 break;
1350 }
1351 return std::make_pair(RRC, Cost);
1352}
1353
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001354bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1355 unsigned &Offset) const {
1356 if (!Subtarget->isTargetLinux())
1357 return false;
1358
1359 if (Subtarget->is64Bit()) {
1360 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1361 Offset = 0x28;
1362 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1363 AddressSpace = 256;
1364 else
1365 AddressSpace = 257;
1366 } else {
1367 // %gs:0x14 on i386
1368 Offset = 0x14;
1369 AddressSpace = 256;
1370 }
1371 return true;
1372}
1373
1374
Chris Lattner2b02a442007-02-25 08:29:00 +00001375//===----------------------------------------------------------------------===//
1376// Return Value Calling Convention Implementation
1377//===----------------------------------------------------------------------===//
1378
Chris Lattner59ed56b2007-02-28 04:55:35 +00001379#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001380
Michael J. Spencerec38de22010-10-10 22:04:20 +00001381bool
Eric Christopher471e4222011-06-08 23:55:35 +00001382X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1383 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001384 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001385 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001386 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001387 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001388 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001389 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001390}
1391
Dan Gohman98ca4f22009-08-05 01:29:28 +00001392SDValue
1393X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001394 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001395 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001396 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001397 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001398 MachineFunction &MF = DAG.getMachineFunction();
1399 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001400
Chris Lattner9774c912007-02-27 05:28:59 +00001401 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001402 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001403 RVLocs, *DAG.getContext());
1404 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001405
Evan Chengdcea1632010-02-04 02:40:39 +00001406 // Add the regs to the liveout set for the function.
1407 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1408 for (unsigned i = 0; i != RVLocs.size(); ++i)
1409 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1410 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001411
Dan Gohman475871a2008-07-27 21:46:04 +00001412 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001413
Dan Gohman475871a2008-07-27 21:46:04 +00001414 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001415 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1416 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001417 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1418 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001419
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001420 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001421 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1422 CCValAssign &VA = RVLocs[i];
1423 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001424 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001425 EVT ValVT = ValToCopy.getValueType();
1426
Dale Johannesenc4510512010-09-24 19:05:48 +00001427 // If this is x86-64, and we disabled SSE, we can't return FP values,
1428 // or SSE or MMX vectors.
1429 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1430 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001431 (Subtarget->is64Bit() && !Subtarget->hasXMM())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001432 report_fatal_error("SSE register return with SSE disabled");
1433 }
1434 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1435 // llvm-gcc has never done it right and no one has noticed, so this
1436 // should be OK for now.
1437 if (ValVT == MVT::f64 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001438 (Subtarget->is64Bit() && !Subtarget->hasXMMInt()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001439 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001440
Chris Lattner447ff682008-03-11 03:23:40 +00001441 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1442 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001443 if (VA.getLocReg() == X86::ST0 ||
1444 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001445 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1446 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001447 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001448 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001449 RetOps.push_back(ValToCopy);
1450 // Don't emit a copytoreg.
1451 continue;
1452 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001453
Evan Cheng242b38b2009-02-23 09:03:22 +00001454 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1455 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001456 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001457 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001458 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001459 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001460 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1461 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001462 // If we don't have SSE2 available, convert to v4f32 so the generated
1463 // register is legal.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00001464 if (!Subtarget->hasXMMInt())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001465 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001466 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001467 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001468 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001469
Dale Johannesendd64c412009-02-04 00:33:20 +00001470 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001471 Flag = Chain.getValue(1);
1472 }
Dan Gohman61a92132008-04-21 23:59:07 +00001473
1474 // The x86-64 ABI for returning structs by value requires that we copy
1475 // the sret argument into %rax for the return. We saved the argument into
1476 // a virtual register in the entry block, so now we copy the value out
1477 // and into %rax.
1478 if (Subtarget->is64Bit() &&
1479 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1480 MachineFunction &MF = DAG.getMachineFunction();
1481 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1482 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001483 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001484 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001485 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001486
Dale Johannesendd64c412009-02-04 00:33:20 +00001487 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001488 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001489
1490 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001491 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001492 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001493
Chris Lattner447ff682008-03-11 03:23:40 +00001494 RetOps[0] = Chain; // Update chain.
1495
1496 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001497 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001498 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001499
1500 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001501 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001502}
1503
Evan Cheng3d2125c2010-11-30 23:55:39 +00001504bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1505 if (N->getNumValues() != 1)
1506 return false;
1507 if (!N->hasNUsesOfValue(1, 0))
1508 return false;
1509
1510 SDNode *Copy = *N->use_begin();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001511 if (Copy->getOpcode() != ISD::CopyToReg &&
1512 Copy->getOpcode() != ISD::FP_EXTEND)
Evan Cheng3d2125c2010-11-30 23:55:39 +00001513 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001514
1515 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001516 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001517 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001518 if (UI->getOpcode() != X86ISD::RET_FLAG)
1519 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001520 HasRet = true;
1521 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001522
Evan Cheng1bf891a2010-12-01 22:59:46 +00001523 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001524}
1525
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001526EVT
1527X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001528 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001529 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001530 // TODO: Is this also valid on 32-bit?
1531 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001532 ReturnMVT = MVT::i8;
1533 else
1534 ReturnMVT = MVT::i32;
1535
1536 EVT MinVT = getRegisterType(Context, ReturnMVT);
1537 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001538}
1539
Dan Gohman98ca4f22009-08-05 01:29:28 +00001540/// LowerCallResult - Lower the result values of a call into the
1541/// appropriate copies out of appropriate physical registers.
1542///
1543SDValue
1544X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001545 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001546 const SmallVectorImpl<ISD::InputArg> &Ins,
1547 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001548 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001549
Chris Lattnere32bbf62007-02-28 07:09:55 +00001550 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001551 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001552 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001553 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1554 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001555 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001556
Chris Lattner3085e152007-02-25 08:59:22 +00001557 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001558 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001559 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001560 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001561
Torok Edwin3f142c32009-02-01 18:15:56 +00001562 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001563 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001564 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasXMM())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001565 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001566 }
1567
Evan Cheng79fb3b42009-02-20 20:43:02 +00001568 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001569
1570 // If this is a call to a function that returns an fp value on the floating
1571 // point stack, we must guarantee the the value is popped from the stack, so
1572 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001573 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001574 // instead.
1575 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1576 // If we prefer to use the value in xmm registers, copy it out as f80 and
1577 // use a truncate to move it from fp stack reg to xmm reg.
1578 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001579 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001580 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1581 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001582 Val = Chain.getValue(0);
1583
1584 // Round the f80 to the right size, which also moves it to the appropriate
1585 // xmm register.
1586 if (CopyVT != VA.getValVT())
1587 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1588 // This truncation won't change the value.
1589 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001590 } else {
1591 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1592 CopyVT, InFlag).getValue(1);
1593 Val = Chain.getValue(0);
1594 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001595 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001596 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001597 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001598
Dan Gohman98ca4f22009-08-05 01:29:28 +00001599 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001600}
1601
1602
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001603//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001604// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001605//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001606// StdCall calling convention seems to be standard for many Windows' API
1607// routines and around. It differs from C calling convention just a little:
1608// callee should clean up the stack, not caller. Symbols should be also
1609// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001610// For info on fast calling convention see Fast Calling Convention (tail call)
1611// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001612
Dan Gohman98ca4f22009-08-05 01:29:28 +00001613/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001614/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001615static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1616 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001617 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001618
Dan Gohman98ca4f22009-08-05 01:29:28 +00001619 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001620}
1621
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001622/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001623/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001624static bool
1625ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1626 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001627 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001628
Dan Gohman98ca4f22009-08-05 01:29:28 +00001629 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001630}
1631
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001632/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1633/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001634/// the specific parameter attribute. The copy will be passed as a byval
1635/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001636static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001637CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001638 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1639 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001640 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001641
Dale Johannesendd64c412009-02-04 00:33:20 +00001642 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001643 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001644 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001645}
1646
Chris Lattner29689432010-03-11 00:22:57 +00001647/// IsTailCallConvention - Return true if the calling convention is one that
1648/// supports tail call optimization.
1649static bool IsTailCallConvention(CallingConv::ID CC) {
1650 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1651}
1652
Evan Cheng485fafc2011-03-21 01:19:09 +00001653bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
1654 if (!CI->isTailCall())
1655 return false;
1656
1657 CallSite CS(CI);
1658 CallingConv::ID CalleeCC = CS.getCallingConv();
1659 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1660 return false;
1661
1662 return true;
1663}
1664
Evan Cheng0c439eb2010-01-27 00:07:07 +00001665/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1666/// a tailcall target by changing its ABI.
1667static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001668 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001669}
1670
Dan Gohman98ca4f22009-08-05 01:29:28 +00001671SDValue
1672X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001673 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001674 const SmallVectorImpl<ISD::InputArg> &Ins,
1675 DebugLoc dl, SelectionDAG &DAG,
1676 const CCValAssign &VA,
1677 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001678 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001679 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001680 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001681 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001682 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001683 EVT ValVT;
1684
1685 // If value is passed by pointer we have address passed instead of the value
1686 // itself.
1687 if (VA.getLocInfo() == CCValAssign::Indirect)
1688 ValVT = VA.getLocVT();
1689 else
1690 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001691
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001692 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001693 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001694 // In case of tail call optimization mark all arguments mutable. Since they
1695 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001696 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001697 unsigned Bytes = Flags.getByValSize();
1698 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1699 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001700 return DAG.getFrameIndex(FI, getPointerTy());
1701 } else {
1702 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001703 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001704 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1705 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001706 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00001707 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001708 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001709}
1710
Dan Gohman475871a2008-07-27 21:46:04 +00001711SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001712X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001713 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001714 bool isVarArg,
1715 const SmallVectorImpl<ISD::InputArg> &Ins,
1716 DebugLoc dl,
1717 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001718 SmallVectorImpl<SDValue> &InVals)
1719 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001720 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001721 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001722
Gordon Henriksen86737662008-01-05 16:56:59 +00001723 const Function* Fn = MF.getFunction();
1724 if (Fn->hasExternalLinkage() &&
1725 Subtarget->isTargetCygMing() &&
1726 Fn->getName() == "main")
1727 FuncInfo->setForceFramePointer(true);
1728
Evan Cheng1bc78042006-04-26 01:20:17 +00001729 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001730 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001731 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001732
Chris Lattner29689432010-03-11 00:22:57 +00001733 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1734 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001735
Chris Lattner638402b2007-02-28 07:00:42 +00001736 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001737 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001738 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001739 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001740
1741 // Allocate shadow area for Win64
1742 if (IsWin64) {
1743 CCInfo.AllocateStack(32, 8);
1744 }
1745
Duncan Sands45907662010-10-31 13:21:44 +00001746 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001747
Chris Lattnerf39f7712007-02-28 05:46:49 +00001748 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001749 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001750 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1751 CCValAssign &VA = ArgLocs[i];
1752 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1753 // places.
1754 assert(VA.getValNo() != LastVal &&
1755 "Don't support value assigned to multiple locs yet");
1756 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001757
Chris Lattnerf39f7712007-02-28 05:46:49 +00001758 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001759 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001760 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001761 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001762 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001763 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001764 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001765 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001766 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001767 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001768 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001769 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1770 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001771 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001772 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001773 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001774 RC = X86::VR64RegisterClass;
1775 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001776 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001777
Devang Patel68e6bee2011-02-21 23:21:26 +00001778 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001779 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001780
Chris Lattnerf39f7712007-02-28 05:46:49 +00001781 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1782 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1783 // right size.
1784 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001785 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001786 DAG.getValueType(VA.getValVT()));
1787 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001788 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001789 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001790 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001791 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001792
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001793 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001794 // Handle MMX values passed in XMM regs.
1795 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001796 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1797 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001798 } else
1799 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001800 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001801 } else {
1802 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001803 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001804 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001805
1806 // If value is passed via pointer - do a load.
1807 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001808 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
1809 MachinePointerInfo(), false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001810
Dan Gohman98ca4f22009-08-05 01:29:28 +00001811 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001812 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001813
Dan Gohman61a92132008-04-21 23:59:07 +00001814 // The x86-64 ABI for returning structs by value requires that we copy
1815 // the sret argument into %rax for the return. Save the argument into
1816 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001817 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001818 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1819 unsigned Reg = FuncInfo->getSRetReturnReg();
1820 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001821 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001822 FuncInfo->setSRetReturnReg(Reg);
1823 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001824 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001825 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001826 }
1827
Chris Lattnerf39f7712007-02-28 05:46:49 +00001828 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001829 // Align stack specially for tail calls.
1830 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001831 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001832
Evan Cheng1bc78042006-04-26 01:20:17 +00001833 // If the function takes variable number of arguments, make a frame index for
1834 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001835 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001836 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1837 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001838 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001839 }
1840 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001841 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1842
1843 // FIXME: We should really autogenerate these arrays
1844 static const unsigned GPR64ArgRegsWin64[] = {
1845 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001846 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001847 static const unsigned GPR64ArgRegs64Bit[] = {
1848 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1849 };
1850 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001851 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1852 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1853 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001854 const unsigned *GPR64ArgRegs;
1855 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001856
1857 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001858 // The XMM registers which might contain var arg parameters are shadowed
1859 // in their paired GPR. So we only need to save the GPR to their home
1860 // slots.
1861 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001862 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001863 } else {
1864 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1865 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001866
1867 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit, TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001868 }
1869 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1870 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001871
Devang Patel578efa92009-06-05 21:57:13 +00001872 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001873 assert(!(NumXMMRegs && !Subtarget->hasXMM()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001874 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001875 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001876 "SSE register cannot be used when SSE is disabled!");
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001877 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasXMM())
Torok Edwin3f142c32009-02-01 18:15:56 +00001878 // Kernel mode asks for SSE to be disabled, so don't push them
1879 // on the stack.
1880 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001881
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001882 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001883 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001884 // Get to the caller-allocated home save location. Add 8 to account
1885 // for the return address.
1886 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001887 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001888 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001889 // Fixup to set vararg frame on shadow area (4 x i64).
1890 if (NumIntRegs < 4)
1891 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001892 } else {
1893 // For X86-64, if there are vararg parameters that are passed via
1894 // registers, then we must store them to their spots on the stack so they
1895 // may be loaded by deferencing the result of va_next.
1896 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1897 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1898 FuncInfo->setRegSaveFrameIndex(
1899 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001900 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001901 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001902
Gordon Henriksen86737662008-01-05 16:56:59 +00001903 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001904 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001905 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1906 getPointerTy());
1907 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001908 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001909 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1910 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001911 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001912 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001913 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001914 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001915 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001916 MachinePointerInfo::getFixedStack(
1917 FuncInfo->getRegSaveFrameIndex(), Offset),
1918 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001919 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001920 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001921 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001922
Dan Gohmanface41a2009-08-16 21:24:25 +00001923 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1924 // Now store the XMM (fp + vector) parameter registers.
1925 SmallVector<SDValue, 11> SaveXMMOps;
1926 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001927
Devang Patel68e6bee2011-02-21 23:21:26 +00001928 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00001929 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1930 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001931
Dan Gohman1e93df62010-04-17 14:41:14 +00001932 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1933 FuncInfo->getRegSaveFrameIndex()));
1934 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1935 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001936
Dan Gohmanface41a2009-08-16 21:24:25 +00001937 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001938 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001939 X86::VR128RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00001940 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1941 SaveXMMOps.push_back(Val);
1942 }
1943 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1944 MVT::Other,
1945 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001946 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001947
1948 if (!MemOps.empty())
1949 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1950 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001951 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001952 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001953
Gordon Henriksen86737662008-01-05 16:56:59 +00001954 // Some CCs need callee pop.
Evan Chengef41ff62011-06-23 17:54:54 +00001955 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg, GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001956 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001957 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001958 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001959 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001960 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001961 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001962 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001963
Gordon Henriksen86737662008-01-05 16:56:59 +00001964 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001965 // RegSaveFrameIndex is X86-64 only.
1966 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001967 if (CallConv == CallingConv::X86_FastCall ||
1968 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001969 // fastcc functions can't have varargs.
1970 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001971 }
Evan Cheng25caf632006-05-23 21:06:34 +00001972
Rafael Espindola76927d752011-08-30 19:39:58 +00001973 FuncInfo->setArgumentStackSize(StackSize);
1974
Dan Gohman98ca4f22009-08-05 01:29:28 +00001975 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001976}
1977
Dan Gohman475871a2008-07-27 21:46:04 +00001978SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001979X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1980 SDValue StackPtr, SDValue Arg,
1981 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001982 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001983 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001984 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001985 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001986 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001987 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00001988 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001989
1990 return DAG.getStore(Chain, dl, Arg, PtrOff,
1991 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00001992 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001993}
1994
Bill Wendling64e87322009-01-16 19:25:27 +00001995/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001996/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001997SDValue
1998X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001999 SDValue &OutRetAddr, SDValue Chain,
2000 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002001 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002002 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002003 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002004 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002005
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002006 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002007 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
2008 false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002009 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002010}
2011
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002012/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002013/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002014static SDValue
2015EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002016 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002017 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002018 // Store the return address to the appropriate stack slot.
2019 if (!FPDiff) return Chain;
2020 // Calculate the new stack slot for the return address.
2021 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002022 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002023 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002024 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002025 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002026 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002027 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002028 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002029 return Chain;
2030}
2031
Dan Gohman98ca4f22009-08-05 01:29:28 +00002032SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002033X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002034 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002035 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002036 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002037 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002038 const SmallVectorImpl<ISD::InputArg> &Ins,
2039 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002040 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002041 MachineFunction &MF = DAG.getMachineFunction();
2042 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002043 bool IsWin64 = Subtarget->isTargetWin64();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002044 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002045 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002046
Evan Cheng5f941932010-02-05 02:21:12 +00002047 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002048 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002049 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2050 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002051 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002052
2053 // Sibcalls are automatically detected tailcalls which do not require
2054 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00002055 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002056 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002057
2058 if (isTailCall)
2059 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002060 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002061
Chris Lattner29689432010-03-11 00:22:57 +00002062 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2063 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002064
Chris Lattner638402b2007-02-28 07:00:42 +00002065 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002066 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002067 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002068 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002069
2070 // Allocate shadow area for Win64
2071 if (IsWin64) {
2072 CCInfo.AllocateStack(32, 8);
2073 }
2074
Duncan Sands45907662010-10-31 13:21:44 +00002075 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002076
Chris Lattner423c5f42007-02-28 05:31:48 +00002077 // Get a count of how many bytes are to be pushed on the stack.
2078 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002079 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002080 // This is a sibcall. The memory operands are available in caller's
2081 // own caller's stack.
2082 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00002083 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002084 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002085
Gordon Henriksen86737662008-01-05 16:56:59 +00002086 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002087 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002088 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002089 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002090 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2091 FPDiff = NumBytesCallerPushed - NumBytes;
2092
2093 // Set the delta of movement of the returnaddr stackslot.
2094 // But only set if delta is greater than previous delta.
2095 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2096 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2097 }
2098
Evan Chengf22f9b32010-02-06 03:28:46 +00002099 if (!IsSibcall)
2100 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002101
Dan Gohman475871a2008-07-27 21:46:04 +00002102 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002103 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002104 if (isTailCall && FPDiff)
2105 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2106 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002107
Dan Gohman475871a2008-07-27 21:46:04 +00002108 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2109 SmallVector<SDValue, 8> MemOpChains;
2110 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002111
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002112 // Walk the register/memloc assignments, inserting copies/loads. In the case
2113 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002114 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2115 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002116 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002117 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002118 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002119 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002120
Chris Lattner423c5f42007-02-28 05:31:48 +00002121 // Promote the value if needed.
2122 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002123 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002124 case CCValAssign::Full: break;
2125 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002126 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002127 break;
2128 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002129 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002130 break;
2131 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002132 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2133 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002134 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002135 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2136 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002137 } else
2138 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2139 break;
2140 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002141 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002142 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002143 case CCValAssign::Indirect: {
2144 // Store the argument.
2145 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002146 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002147 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002148 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002149 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002150 Arg = SpillSlot;
2151 break;
2152 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002153 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002154
Chris Lattner423c5f42007-02-28 05:31:48 +00002155 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002156 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2157 if (isVarArg && IsWin64) {
2158 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2159 // shadow reg if callee is a varargs function.
2160 unsigned ShadowReg = 0;
2161 switch (VA.getLocReg()) {
2162 case X86::XMM0: ShadowReg = X86::RCX; break;
2163 case X86::XMM1: ShadowReg = X86::RDX; break;
2164 case X86::XMM2: ShadowReg = X86::R8; break;
2165 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002166 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002167 if (ShadowReg)
2168 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002169 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002170 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002171 assert(VA.isMemLoc());
2172 if (StackPtr.getNode() == 0)
2173 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2174 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2175 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002176 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002177 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002178
Evan Cheng32fe1032006-05-25 00:59:30 +00002179 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002180 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002181 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002182
Evan Cheng347d5f72006-04-28 21:29:37 +00002183 // Build a sequence of copy-to-reg nodes chained together with token chain
2184 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002185 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002186 // Tail call byval lowering might overwrite argument registers so in case of
2187 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002188 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002189 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002190 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002191 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002192 InFlag = Chain.getValue(1);
2193 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002194
Chris Lattner88e1fd52009-07-09 04:24:46 +00002195 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002196 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2197 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002198 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002199 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2200 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002201 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002202 InFlag);
2203 InFlag = Chain.getValue(1);
2204 } else {
2205 // If we are tail calling and generating PIC/GOT style code load the
2206 // address of the callee into ECX. The value in ecx is used as target of
2207 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2208 // for tail calls on PIC/GOT architectures. Normally we would just put the
2209 // address of GOT into ebx and then call target@PLT. But for tail calls
2210 // ebx would be restored (since ebx is callee saved) before jumping to the
2211 // target@PLT.
2212
2213 // Note: The actual moving to ECX is done further down.
2214 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2215 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2216 !G->getGlobal()->hasProtectedVisibility())
2217 Callee = LowerGlobalAddress(Callee, DAG);
2218 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002219 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002220 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002221 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002222
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002223 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002224 // From AMD64 ABI document:
2225 // For calls that may call functions that use varargs or stdargs
2226 // (prototype-less calls or calls to functions containing ellipsis (...) in
2227 // the declaration) %al is used as hidden argument to specify the number
2228 // of SSE registers used. The contents of %al do not need to match exactly
2229 // the number of registers, but must be an ubound on the number of SSE
2230 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002231
Gordon Henriksen86737662008-01-05 16:56:59 +00002232 // Count the number of XMM registers allocated.
2233 static const unsigned XMMArgRegs[] = {
2234 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2235 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2236 };
2237 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00002238 assert((Subtarget->hasXMM() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002239 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002240
Dale Johannesendd64c412009-02-04 00:33:20 +00002241 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002242 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002243 InFlag = Chain.getValue(1);
2244 }
2245
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002246
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002247 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002248 if (isTailCall) {
2249 // Force all the incoming stack arguments to be loaded from the stack
2250 // before any new outgoing arguments are stored to the stack, because the
2251 // outgoing stack slots may alias the incoming argument stack slots, and
2252 // the alias isn't otherwise explicit. This is slightly more conservative
2253 // than necessary, because it means that each store effectively depends
2254 // on every argument instead of just those arguments it would clobber.
2255 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2256
Dan Gohman475871a2008-07-27 21:46:04 +00002257 SmallVector<SDValue, 8> MemOpChains2;
2258 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002259 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002260 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002261 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002262 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002263 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2264 CCValAssign &VA = ArgLocs[i];
2265 if (VA.isRegLoc())
2266 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002267 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002268 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002269 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002270 // Create frame index.
2271 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002272 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002273 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002274 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002275
Duncan Sands276dcbd2008-03-21 09:14:45 +00002276 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002277 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002278 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002279 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002280 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002281 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002282 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002283
Dan Gohman98ca4f22009-08-05 01:29:28 +00002284 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2285 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002286 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002287 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002288 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002289 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002290 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002291 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002292 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002293 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002294 }
2295 }
2296
2297 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002298 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002299 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002300
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002301 // Copy arguments to their registers.
2302 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002303 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002304 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002305 InFlag = Chain.getValue(1);
2306 }
Dan Gohman475871a2008-07-27 21:46:04 +00002307 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002308
Gordon Henriksen86737662008-01-05 16:56:59 +00002309 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002310 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002311 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002312 }
2313
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002314 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2315 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2316 // In the 64-bit large code model, we have to make all calls
2317 // through a register, since the call instruction's 32-bit
2318 // pc-relative offset may not be large enough to hold the whole
2319 // address.
2320 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002321 // If the callee is a GlobalAddress node (quite common, every direct call
2322 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2323 // it.
2324
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002325 // We should use extra load for direct calls to dllimported functions in
2326 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002327 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002328 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002329 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002330 bool ExtraLoad = false;
2331 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002332
Chris Lattner48a7d022009-07-09 05:02:21 +00002333 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2334 // external symbols most go through the PLT in PIC mode. If the symbol
2335 // has hidden or protected visibility, or if it is static or local, then
2336 // we don't need to use the PLT - we can directly call it.
2337 if (Subtarget->isTargetELF() &&
2338 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002339 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002340 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002341 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002342 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002343 (!Subtarget->getTargetTriple().isMacOSX() ||
2344 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002345 // PC-relative references to external symbols should go through $stub,
2346 // unless we're building with the leopard linker or later, which
2347 // automatically synthesizes these stubs.
2348 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002349 } else if (Subtarget->isPICStyleRIPRel() &&
2350 isa<Function>(GV) &&
2351 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2352 // If the function is marked as non-lazy, generate an indirect call
2353 // which loads from the GOT directly. This avoids runtime overhead
2354 // at the cost of eager binding (and one extra byte of encoding).
2355 OpFlags = X86II::MO_GOTPCREL;
2356 WrapperKind = X86ISD::WrapperRIP;
2357 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002358 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002359
Devang Patel0d881da2010-07-06 22:08:15 +00002360 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002361 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002362
2363 // Add a wrapper if needed.
2364 if (WrapperKind != ISD::DELETED_NODE)
2365 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2366 // Add extra indirection if needed.
2367 if (ExtraLoad)
2368 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2369 MachinePointerInfo::getGOT(),
2370 false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002371 }
Bill Wendling056292f2008-09-16 21:48:12 +00002372 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002373 unsigned char OpFlags = 0;
2374
Evan Cheng1bf891a2010-12-01 22:59:46 +00002375 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2376 // external symbols should go through the PLT.
2377 if (Subtarget->isTargetELF() &&
2378 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2379 OpFlags = X86II::MO_PLT;
2380 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002381 (!Subtarget->getTargetTriple().isMacOSX() ||
2382 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002383 // PC-relative references to external symbols should go through $stub,
2384 // unless we're building with the leopard linker or later, which
2385 // automatically synthesizes these stubs.
2386 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002387 }
Eric Christopherfd179292009-08-27 18:07:15 +00002388
Chris Lattner48a7d022009-07-09 05:02:21 +00002389 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2390 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002391 }
2392
Chris Lattnerd96d0722007-02-25 06:40:16 +00002393 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002394 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002395 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002396
Evan Chengf22f9b32010-02-06 03:28:46 +00002397 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002398 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2399 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002400 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002401 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002402
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002403 Ops.push_back(Chain);
2404 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002405
Dan Gohman98ca4f22009-08-05 01:29:28 +00002406 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002407 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002408
Gordon Henriksen86737662008-01-05 16:56:59 +00002409 // Add argument registers to the end of the list so that they are known live
2410 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002411 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2412 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2413 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002414
Evan Cheng586ccac2008-03-18 23:36:35 +00002415 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002416 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002417 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2418
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002419 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002420 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002421 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002422
Gabor Greifba36cb52008-08-28 21:40:38 +00002423 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002424 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002425
Dan Gohman98ca4f22009-08-05 01:29:28 +00002426 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002427 // We used to do:
2428 //// If this is the first return lowered for this function, add the regs
2429 //// to the liveout set for the function.
2430 // This isn't right, although it's probably harmless on x86; liveouts
2431 // should be computed from returns not tail calls. Consider a void
2432 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002433 return DAG.getNode(X86ISD::TC_RETURN, dl,
2434 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002435 }
2436
Dale Johannesenace16102009-02-03 19:33:06 +00002437 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002438 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002439
Chris Lattner2d297092006-05-23 18:50:38 +00002440 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002441 unsigned NumBytesForCalleeToPush;
Evan Chengef41ff62011-06-23 17:54:54 +00002442 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg, GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002443 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002444 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002445 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002446 // pops the hidden struct pointer, so we have to push it back.
2447 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002448 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002449 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002450 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002451
Gordon Henriksenae636f82008-01-03 16:47:34 +00002452 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002453 if (!IsSibcall) {
2454 Chain = DAG.getCALLSEQ_END(Chain,
2455 DAG.getIntPtrConstant(NumBytes, true),
2456 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2457 true),
2458 InFlag);
2459 InFlag = Chain.getValue(1);
2460 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002461
Chris Lattner3085e152007-02-25 08:59:22 +00002462 // Handle result values, copying them out of physregs into vregs that we
2463 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002464 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2465 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002466}
2467
Evan Cheng25ab6902006-09-08 06:48:29 +00002468
2469//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002470// Fast Calling Convention (tail call) implementation
2471//===----------------------------------------------------------------------===//
2472
2473// Like std call, callee cleans arguments, convention except that ECX is
2474// reserved for storing the tail called function address. Only 2 registers are
2475// free for argument passing (inreg). Tail call optimization is performed
2476// provided:
2477// * tailcallopt is enabled
2478// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002479// On X86_64 architecture with GOT-style position independent code only local
2480// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002481// To keep the stack aligned according to platform abi the function
2482// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2483// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002484// If a tail called function callee has more arguments than the caller the
2485// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002486// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002487// original REtADDR, but before the saved framepointer or the spilled registers
2488// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2489// stack layout:
2490// arg1
2491// arg2
2492// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002493// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002494// move area ]
2495// (possible EBP)
2496// ESI
2497// EDI
2498// local1 ..
2499
2500/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2501/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002502unsigned
2503X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2504 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002505 MachineFunction &MF = DAG.getMachineFunction();
2506 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002507 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002508 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002509 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002510 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002511 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002512 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2513 // Number smaller than 12 so just add the difference.
2514 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2515 } else {
2516 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002517 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002518 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002519 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002520 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002521}
2522
Evan Cheng5f941932010-02-05 02:21:12 +00002523/// MatchingStackOffset - Return true if the given stack call argument is
2524/// already available in the same position (relatively) of the caller's
2525/// incoming argument stack.
2526static
2527bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2528 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2529 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002530 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2531 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002532 if (Arg.getOpcode() == ISD::CopyFromReg) {
2533 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002534 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002535 return false;
2536 MachineInstr *Def = MRI->getVRegDef(VR);
2537 if (!Def)
2538 return false;
2539 if (!Flags.isByVal()) {
2540 if (!TII->isLoadFromStackSlot(Def, FI))
2541 return false;
2542 } else {
2543 unsigned Opcode = Def->getOpcode();
2544 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2545 Def->getOperand(1).isFI()) {
2546 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002547 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002548 } else
2549 return false;
2550 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002551 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2552 if (Flags.isByVal())
2553 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002554 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002555 // define @foo(%struct.X* %A) {
2556 // tail call @bar(%struct.X* byval %A)
2557 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002558 return false;
2559 SDValue Ptr = Ld->getBasePtr();
2560 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2561 if (!FINode)
2562 return false;
2563 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002564 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002565 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002566 FI = FINode->getIndex();
2567 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002568 } else
2569 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002570
Evan Cheng4cae1332010-03-05 08:38:04 +00002571 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002572 if (!MFI->isFixedObjectIndex(FI))
2573 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002574 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002575}
2576
Dan Gohman98ca4f22009-08-05 01:29:28 +00002577/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2578/// for tail call optimization. Targets which want to do tail call
2579/// optimization should implement this function.
2580bool
2581X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002582 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002583 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002584 bool isCalleeStructRet,
2585 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002586 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002587 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002588 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002589 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002590 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002591 CalleeCC != CallingConv::C)
2592 return false;
2593
Evan Cheng7096ae42010-01-29 06:45:59 +00002594 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002595 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002596 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002597 CallingConv::ID CallerCC = CallerF->getCallingConv();
2598 bool CCMatch = CallerCC == CalleeCC;
2599
Dan Gohman1797ed52010-02-08 20:27:50 +00002600 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002601 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002602 return true;
2603 return false;
2604 }
2605
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002606 // Look for obvious safe cases to perform tail call optimization that do not
2607 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002608
Evan Cheng2c12cb42010-03-26 16:26:03 +00002609 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2610 // emit a special epilogue.
2611 if (RegInfo->needsStackRealignment(MF))
2612 return false;
2613
Evan Chenga375d472010-03-15 18:54:48 +00002614 // Also avoid sibcall optimization if either caller or callee uses struct
2615 // return semantics.
2616 if (isCalleeStructRet || isCallerStructRet)
2617 return false;
2618
Chad Rosier2416da32011-06-24 21:15:36 +00002619 // An stdcall caller is expected to clean up its arguments; the callee
2620 // isn't going to do that.
2621 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2622 return false;
2623
Chad Rosier871f6642011-05-18 19:59:50 +00002624 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002625 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002626 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002627
2628 // Optimizing for varargs on Win64 is unlikely to be safe without
2629 // additional testing.
2630 if (Subtarget->isTargetWin64())
2631 return false;
2632
Chad Rosier871f6642011-05-18 19:59:50 +00002633 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002634 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2635 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002636
Chad Rosier871f6642011-05-18 19:59:50 +00002637 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2638 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2639 if (!ArgLocs[i].isRegLoc())
2640 return false;
2641 }
2642
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002643 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2644 // Therefore if it's not used by the call it is not safe to optimize this into
2645 // a sibcall.
2646 bool Unused = false;
2647 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2648 if (!Ins[i].Used) {
2649 Unused = true;
2650 break;
2651 }
2652 }
2653 if (Unused) {
2654 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002655 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2656 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002657 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002658 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002659 CCValAssign &VA = RVLocs[i];
2660 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2661 return false;
2662 }
2663 }
2664
Evan Cheng13617962010-04-30 01:12:32 +00002665 // If the calling conventions do not match, then we'd better make sure the
2666 // results are returned in the same way as what the caller expects.
2667 if (!CCMatch) {
2668 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002669 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2670 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002671 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2672
2673 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002674 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2675 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002676 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2677
2678 if (RVLocs1.size() != RVLocs2.size())
2679 return false;
2680 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2681 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2682 return false;
2683 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2684 return false;
2685 if (RVLocs1[i].isRegLoc()) {
2686 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2687 return false;
2688 } else {
2689 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2690 return false;
2691 }
2692 }
2693 }
2694
Evan Chenga6bff982010-01-30 01:22:00 +00002695 // If the callee takes no arguments then go on to check the results of the
2696 // call.
2697 if (!Outs.empty()) {
2698 // Check if stack adjustment is needed. For now, do not do this if any
2699 // argument is passed on the stack.
2700 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002701 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2702 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002703
2704 // Allocate shadow area for Win64
2705 if (Subtarget->isTargetWin64()) {
2706 CCInfo.AllocateStack(32, 8);
2707 }
2708
Duncan Sands45907662010-10-31 13:21:44 +00002709 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002710 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002711 MachineFunction &MF = DAG.getMachineFunction();
2712 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2713 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002714
2715 // Check if the arguments are already laid out in the right way as
2716 // the caller's fixed stack objects.
2717 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002718 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2719 const X86InstrInfo *TII =
2720 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002721 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2722 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002723 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002724 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002725 if (VA.getLocInfo() == CCValAssign::Indirect)
2726 return false;
2727 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002728 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2729 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002730 return false;
2731 }
2732 }
2733 }
Evan Cheng9c044672010-05-29 01:35:22 +00002734
2735 // If the tailcall address may be in a register, then make sure it's
2736 // possible to register allocate for it. In 32-bit, the call address can
2737 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002738 // callee-saved registers are restored. These happen to be the same
2739 // registers used to pass 'inreg' arguments so watch out for those.
2740 if (!Subtarget->is64Bit() &&
2741 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002742 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002743 unsigned NumInRegs = 0;
2744 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2745 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002746 if (!VA.isRegLoc())
2747 continue;
2748 unsigned Reg = VA.getLocReg();
2749 switch (Reg) {
2750 default: break;
2751 case X86::EAX: case X86::EDX: case X86::ECX:
2752 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002753 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002754 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002755 }
2756 }
2757 }
Evan Chenga6bff982010-01-30 01:22:00 +00002758 }
Evan Chengb1712452010-01-27 06:25:16 +00002759
Evan Cheng86809cc2010-02-03 03:28:02 +00002760 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002761}
2762
Dan Gohman3df24e62008-09-03 23:12:08 +00002763FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002764X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2765 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002766}
2767
2768
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002769//===----------------------------------------------------------------------===//
2770// Other Lowering Hooks
2771//===----------------------------------------------------------------------===//
2772
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002773static bool MayFoldLoad(SDValue Op) {
2774 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2775}
2776
2777static bool MayFoldIntoStore(SDValue Op) {
2778 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2779}
2780
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002781static bool isTargetShuffle(unsigned Opcode) {
2782 switch(Opcode) {
2783 default: return false;
2784 case X86ISD::PSHUFD:
2785 case X86ISD::PSHUFHW:
2786 case X86ISD::PSHUFLW:
2787 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002788 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002789 case X86ISD::SHUFPS:
2790 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002791 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002792 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002793 case X86ISD::MOVLPS:
2794 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002795 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002796 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002797 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002798 case X86ISD::MOVSS:
2799 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002800 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002801 case X86ISD::UNPCKLPD:
David Greenefbf05d32011-02-22 23:31:46 +00002802 case X86ISD::VUNPCKLPSY:
2803 case X86ISD::VUNPCKLPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002804 case X86ISD::PUNPCKLWD:
2805 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002806 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002807 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002808 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002809 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00002810 case X86ISD::VUNPCKHPSY:
2811 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002812 case X86ISD::PUNPCKHWD:
2813 case X86ISD::PUNPCKHBW:
2814 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002815 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00002816 case X86ISD::VPERMILPS:
2817 case X86ISD::VPERMILPSY:
2818 case X86ISD::VPERMILPD:
2819 case X86ISD::VPERMILPDY:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00002820 case X86ISD::VPERM2F128:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002821 return true;
2822 }
2823 return false;
2824}
2825
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002826static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002827 SDValue V1, SelectionDAG &DAG) {
2828 switch(Opc) {
2829 default: llvm_unreachable("Unknown x86 shuffle node");
2830 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002831 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002832 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002833 return DAG.getNode(Opc, dl, VT, V1);
2834 }
2835
2836 return SDValue();
2837}
2838
2839static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002840 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002841 switch(Opc) {
2842 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002843 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002844 case X86ISD::PSHUFHW:
2845 case X86ISD::PSHUFLW:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00002846 case X86ISD::VPERMILPS:
2847 case X86ISD::VPERMILPSY:
2848 case X86ISD::VPERMILPD:
2849 case X86ISD::VPERMILPDY:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002850 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2851 }
2852
2853 return SDValue();
2854}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002855
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002856static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2857 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2858 switch(Opc) {
2859 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002860 case X86ISD::PALIGN:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002861 case X86ISD::SHUFPD:
2862 case X86ISD::SHUFPS:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00002863 case X86ISD::VPERM2F128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002864 return DAG.getNode(Opc, dl, VT, V1, V2,
2865 DAG.getConstant(TargetMask, MVT::i8));
2866 }
2867 return SDValue();
2868}
2869
2870static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2871 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2872 switch(Opc) {
2873 default: llvm_unreachable("Unknown x86 shuffle node");
2874 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002875 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002876 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002877 case X86ISD::MOVLPS:
2878 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002879 case X86ISD::MOVSS:
2880 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002881 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002882 case X86ISD::UNPCKLPD:
David Greenefbf05d32011-02-22 23:31:46 +00002883 case X86ISD::VUNPCKLPSY:
2884 case X86ISD::VUNPCKLPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002885 case X86ISD::PUNPCKLWD:
2886 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002887 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002888 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002889 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002890 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00002891 case X86ISD::VUNPCKHPSY:
2892 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002893 case X86ISD::PUNPCKHWD:
2894 case X86ISD::PUNPCKHBW:
2895 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002896 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002897 return DAG.getNode(Opc, dl, VT, V1, V2);
2898 }
2899 return SDValue();
2900}
2901
Dan Gohmand858e902010-04-17 15:26:15 +00002902SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002903 MachineFunction &MF = DAG.getMachineFunction();
2904 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2905 int ReturnAddrIndex = FuncInfo->getRAIndex();
2906
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002907 if (ReturnAddrIndex == 0) {
2908 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002909 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002910 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002911 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002912 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002913 }
2914
Evan Cheng25ab6902006-09-08 06:48:29 +00002915 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002916}
2917
2918
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002919bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2920 bool hasSymbolicDisplacement) {
2921 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002922 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002923 return false;
2924
2925 // If we don't have a symbolic displacement - we don't have any extra
2926 // restrictions.
2927 if (!hasSymbolicDisplacement)
2928 return true;
2929
2930 // FIXME: Some tweaks might be needed for medium code model.
2931 if (M != CodeModel::Small && M != CodeModel::Kernel)
2932 return false;
2933
2934 // For small code model we assume that latest object is 16MB before end of 31
2935 // bits boundary. We may also accept pretty large negative constants knowing
2936 // that all objects are in the positive half of address space.
2937 if (M == CodeModel::Small && Offset < 16*1024*1024)
2938 return true;
2939
2940 // For kernel code model we know that all object resist in the negative half
2941 // of 32bits address space. We may not accept negative offsets, since they may
2942 // be just off and we may accept pretty large positive ones.
2943 if (M == CodeModel::Kernel && Offset > 0)
2944 return true;
2945
2946 return false;
2947}
2948
Evan Chengef41ff62011-06-23 17:54:54 +00002949/// isCalleePop - Determines whether the callee is required to pop its
2950/// own arguments. Callee pop is necessary to support tail calls.
2951bool X86::isCalleePop(CallingConv::ID CallingConv,
2952 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
2953 if (IsVarArg)
2954 return false;
2955
2956 switch (CallingConv) {
2957 default:
2958 return false;
2959 case CallingConv::X86_StdCall:
2960 return !is64Bit;
2961 case CallingConv::X86_FastCall:
2962 return !is64Bit;
2963 case CallingConv::X86_ThisCall:
2964 return !is64Bit;
2965 case CallingConv::Fast:
2966 return TailCallOpt;
2967 case CallingConv::GHC:
2968 return TailCallOpt;
2969 }
2970}
2971
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002972/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2973/// specific condition code, returning the condition code and the LHS/RHS of the
2974/// comparison to make.
2975static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2976 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002977 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002978 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2979 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2980 // X > -1 -> X == 0, jump !sign.
2981 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002982 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002983 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2984 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002985 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00002986 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002987 // X < 1 -> X <= 0
2988 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002989 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002990 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002991 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002992
Evan Chengd9558e02006-01-06 00:43:03 +00002993 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002994 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002995 case ISD::SETEQ: return X86::COND_E;
2996 case ISD::SETGT: return X86::COND_G;
2997 case ISD::SETGE: return X86::COND_GE;
2998 case ISD::SETLT: return X86::COND_L;
2999 case ISD::SETLE: return X86::COND_LE;
3000 case ISD::SETNE: return X86::COND_NE;
3001 case ISD::SETULT: return X86::COND_B;
3002 case ISD::SETUGT: return X86::COND_A;
3003 case ISD::SETULE: return X86::COND_BE;
3004 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003005 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003006 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003007
Chris Lattner4c78e022008-12-23 23:42:27 +00003008 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003009
Chris Lattner4c78e022008-12-23 23:42:27 +00003010 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003011 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3012 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003013 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3014 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003015 }
3016
Chris Lattner4c78e022008-12-23 23:42:27 +00003017 switch (SetCCOpcode) {
3018 default: break;
3019 case ISD::SETOLT:
3020 case ISD::SETOLE:
3021 case ISD::SETUGT:
3022 case ISD::SETUGE:
3023 std::swap(LHS, RHS);
3024 break;
3025 }
3026
3027 // On a floating point condition, the flags are set as follows:
3028 // ZF PF CF op
3029 // 0 | 0 | 0 | X > Y
3030 // 0 | 0 | 1 | X < Y
3031 // 1 | 0 | 0 | X == Y
3032 // 1 | 1 | 1 | unordered
3033 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003034 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003035 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003036 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003037 case ISD::SETOLT: // flipped
3038 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003039 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003040 case ISD::SETOLE: // flipped
3041 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003042 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003043 case ISD::SETUGT: // flipped
3044 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003045 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003046 case ISD::SETUGE: // flipped
3047 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003048 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003049 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003050 case ISD::SETNE: return X86::COND_NE;
3051 case ISD::SETUO: return X86::COND_P;
3052 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003053 case ISD::SETOEQ:
3054 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003055 }
Evan Chengd9558e02006-01-06 00:43:03 +00003056}
3057
Evan Cheng4a460802006-01-11 00:33:36 +00003058/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3059/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003060/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003061static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003062 switch (X86CC) {
3063 default:
3064 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003065 case X86::COND_B:
3066 case X86::COND_BE:
3067 case X86::COND_E:
3068 case X86::COND_P:
3069 case X86::COND_A:
3070 case X86::COND_AE:
3071 case X86::COND_NE:
3072 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003073 return true;
3074 }
3075}
3076
Evan Chengeb2f9692009-10-27 19:56:55 +00003077/// isFPImmLegal - Returns true if the target can instruction select the
3078/// specified FP immediate natively. If false, the legalizer will
3079/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003080bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003081 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3082 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3083 return true;
3084 }
3085 return false;
3086}
3087
Nate Begeman9008ca62009-04-27 18:41:29 +00003088/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3089/// the specified range (L, H].
3090static bool isUndefOrInRange(int Val, int Low, int Hi) {
3091 return (Val < 0) || (Val >= Low && Val < Hi);
3092}
3093
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00003094/// isUndefOrInRange - Return true if every element in Mask, begining
3095/// from position Pos and ending in Pos+Size, falls within the specified
3096/// range (L, L+Pos]. or is undef.
3097static bool isUndefOrInRange(const SmallVectorImpl<int> &Mask,
3098 int Pos, int Size, int Low, int Hi) {
3099 for (int i = Pos, e = Pos+Size; i != e; ++i)
3100 if (!isUndefOrInRange(Mask[i], Low, Hi))
3101 return false;
3102 return true;
3103}
3104
Nate Begeman9008ca62009-04-27 18:41:29 +00003105/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3106/// specified value.
3107static bool isUndefOrEqual(int Val, int CmpVal) {
3108 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003109 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003110 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003111}
3112
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003113/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3114/// from position Pos and ending in Pos+Size, falls within the specified
3115/// sequential range (L, L+Pos]. or is undef.
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003116static bool isSequentialOrUndefInRange(const SmallVectorImpl<int> &Mask,
3117 int Pos, int Size, int Low) {
3118 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
3119 if (!isUndefOrEqual(Mask[i], Low))
3120 return false;
3121 return true;
3122}
3123
Nate Begeman9008ca62009-04-27 18:41:29 +00003124/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3125/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3126/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00003127static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003128 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003129 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003130 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003131 return (Mask[0] < 2 && Mask[1] < 2);
3132 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003133}
3134
Nate Begeman9008ca62009-04-27 18:41:29 +00003135bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003136 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003137 N->getMask(M);
3138 return ::isPSHUFDMask(M, N->getValueType(0));
3139}
Evan Cheng0188ecb2006-03-22 18:59:22 +00003140
Nate Begeman9008ca62009-04-27 18:41:29 +00003141/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3142/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00003143static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003144 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003145 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003146
Nate Begeman9008ca62009-04-27 18:41:29 +00003147 // Lower quadword copied in order or undef.
3148 for (int i = 0; i != 4; ++i)
3149 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00003150 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003151
Evan Cheng506d3df2006-03-29 23:07:14 +00003152 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003153 for (int i = 4; i != 8; ++i)
3154 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003155 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003156
Evan Cheng506d3df2006-03-29 23:07:14 +00003157 return true;
3158}
3159
Nate Begeman9008ca62009-04-27 18:41:29 +00003160bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003161 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003162 N->getMask(M);
3163 return ::isPSHUFHWMask(M, N->getValueType(0));
3164}
Evan Cheng506d3df2006-03-29 23:07:14 +00003165
Nate Begeman9008ca62009-04-27 18:41:29 +00003166/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3167/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00003168static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003169 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003170 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003171
Rafael Espindola15684b22009-04-24 12:40:33 +00003172 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00003173 for (int i = 4; i != 8; ++i)
3174 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00003175 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003176
Rafael Espindola15684b22009-04-24 12:40:33 +00003177 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003178 for (int i = 0; i != 4; ++i)
3179 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003180 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003181
Rafael Espindola15684b22009-04-24 12:40:33 +00003182 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003183}
3184
Nate Begeman9008ca62009-04-27 18:41:29 +00003185bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003186 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003187 N->getMask(M);
3188 return ::isPSHUFLWMask(M, N->getValueType(0));
3189}
3190
Nate Begemana09008b2009-10-19 02:17:23 +00003191/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3192/// is suitable for input to PALIGNR.
3193static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00003194 bool hasSSSE3OrAVX) {
Nate Begemana09008b2009-10-19 02:17:23 +00003195 int i, e = VT.getVectorNumElements();
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003196 if (VT.getSizeInBits() != 128 && VT.getSizeInBits() != 64)
3197 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003198
Nate Begemana09008b2009-10-19 02:17:23 +00003199 // Do not handle v2i64 / v2f64 shuffles with palignr.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00003200 if (e < 4 || !hasSSSE3OrAVX)
Nate Begemana09008b2009-10-19 02:17:23 +00003201 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003202
Nate Begemana09008b2009-10-19 02:17:23 +00003203 for (i = 0; i != e; ++i)
3204 if (Mask[i] >= 0)
3205 break;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003206
Nate Begemana09008b2009-10-19 02:17:23 +00003207 // All undef, not a palignr.
3208 if (i == e)
3209 return false;
3210
Eli Friedman63f8dde2011-07-25 21:36:45 +00003211 // Make sure we're shifting in the right direction.
3212 if (Mask[i] <= i)
3213 return false;
Nate Begemana09008b2009-10-19 02:17:23 +00003214
3215 int s = Mask[i] - i;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003216
Nate Begemana09008b2009-10-19 02:17:23 +00003217 // Check the rest of the elements to see if they are consecutive.
3218 for (++i; i != e; ++i) {
3219 int m = Mask[i];
Eli Friedman63f8dde2011-07-25 21:36:45 +00003220 if (m >= 0 && m != s+i)
Nate Begemana09008b2009-10-19 02:17:23 +00003221 return false;
3222 }
3223 return true;
3224}
3225
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003226/// isVSHUFPSYMask - Return true if the specified VECTOR_SHUFFLE operand
3227/// specifies a shuffle of elements that is suitable for input to 256-bit
3228/// VSHUFPSY.
3229static bool isVSHUFPSYMask(const SmallVectorImpl<int> &Mask, EVT VT,
3230 const X86Subtarget *Subtarget) {
3231 int NumElems = VT.getVectorNumElements();
3232
3233 if (!Subtarget->hasAVX() || VT.getSizeInBits() != 256)
3234 return false;
3235
3236 if (NumElems != 8)
3237 return false;
3238
3239 // VSHUFPSY divides the resulting vector into 4 chunks.
3240 // The sources are also splitted into 4 chunks, and each destination
3241 // chunk must come from a different source chunk.
3242 //
3243 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3244 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3245 //
3246 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3247 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3248 //
3249 int QuarterSize = NumElems/4;
3250 int HalfSize = QuarterSize*2;
3251 for (int i = 0; i < QuarterSize; ++i)
3252 if (!isUndefOrInRange(Mask[i], 0, HalfSize))
3253 return false;
3254 for (int i = QuarterSize; i < QuarterSize*2; ++i)
3255 if (!isUndefOrInRange(Mask[i], NumElems, NumElems+HalfSize))
3256 return false;
3257
3258 // The mask of the second half must be the same as the first but with
3259 // the appropriate offsets. This works in the same way as VPERMILPS
3260 // works with masks.
3261 for (int i = QuarterSize*2; i < QuarterSize*3; ++i) {
3262 if (!isUndefOrInRange(Mask[i], HalfSize, NumElems))
3263 return false;
3264 int FstHalfIdx = i-HalfSize;
3265 if (Mask[FstHalfIdx] < 0)
3266 continue;
3267 if (!isUndefOrEqual(Mask[i], Mask[FstHalfIdx]+HalfSize))
3268 return false;
3269 }
3270 for (int i = QuarterSize*3; i < NumElems; ++i) {
3271 if (!isUndefOrInRange(Mask[i], NumElems+HalfSize, NumElems*2))
3272 return false;
3273 int FstHalfIdx = i-HalfSize;
3274 if (Mask[FstHalfIdx] < 0)
3275 continue;
3276 if (!isUndefOrEqual(Mask[i], Mask[FstHalfIdx]+HalfSize))
3277 return false;
3278
3279 }
3280
3281 return true;
3282}
3283
3284/// getShuffleVSHUFPSYImmediate - Return the appropriate immediate to shuffle
3285/// the specified VECTOR_MASK mask with VSHUFPSY instruction.
3286static unsigned getShuffleVSHUFPSYImmediate(SDNode *N) {
3287 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3288 EVT VT = SVOp->getValueType(0);
3289 int NumElems = VT.getVectorNumElements();
3290
3291 assert(NumElems == 8 && VT.getSizeInBits() == 256 &&
3292 "Only supports v8i32 and v8f32 types");
3293
3294 int HalfSize = NumElems/2;
3295 unsigned Mask = 0;
3296 for (int i = 0; i != NumElems ; ++i) {
3297 if (SVOp->getMaskElt(i) < 0)
3298 continue;
3299 // The mask of the first half must be equal to the second one.
3300 unsigned Shamt = (i%HalfSize)*2;
3301 unsigned Elt = SVOp->getMaskElt(i) % HalfSize;
3302 Mask |= Elt << Shamt;
3303 }
3304
3305 return Mask;
3306}
3307
3308/// isVSHUFPDYMask - Return true if the specified VECTOR_SHUFFLE operand
3309/// specifies a shuffle of elements that is suitable for input to 256-bit
3310/// VSHUFPDY. This shuffle doesn't have the same restriction as the PS
3311/// version and the mask of the second half isn't binded with the first
3312/// one.
3313static bool isVSHUFPDYMask(const SmallVectorImpl<int> &Mask, EVT VT,
3314 const X86Subtarget *Subtarget) {
3315 int NumElems = VT.getVectorNumElements();
3316
3317 if (!Subtarget->hasAVX() || VT.getSizeInBits() != 256)
3318 return false;
3319
3320 if (NumElems != 4)
3321 return false;
3322
3323 // VSHUFPSY divides the resulting vector into 4 chunks.
3324 // The sources are also splitted into 4 chunks, and each destination
3325 // chunk must come from a different source chunk.
3326 //
3327 // SRC1 => X3 X2 X1 X0
3328 // SRC2 => Y3 Y2 Y1 Y0
3329 //
3330 // DST => Y2..Y3, X2..X3, Y1..Y0, X1..X0
3331 //
3332 int QuarterSize = NumElems/4;
3333 int HalfSize = QuarterSize*2;
3334 for (int i = 0; i < QuarterSize; ++i)
3335 if (!isUndefOrInRange(Mask[i], 0, HalfSize))
3336 return false;
3337 for (int i = QuarterSize; i < QuarterSize*2; ++i)
3338 if (!isUndefOrInRange(Mask[i], NumElems, NumElems+HalfSize))
3339 return false;
3340 for (int i = QuarterSize*2; i < QuarterSize*3; ++i)
3341 if (!isUndefOrInRange(Mask[i], HalfSize, NumElems))
3342 return false;
3343 for (int i = QuarterSize*3; i < NumElems; ++i)
3344 if (!isUndefOrInRange(Mask[i], NumElems+HalfSize, NumElems*2))
3345 return false;
3346
3347 return true;
3348}
3349
3350/// getShuffleVSHUFPDYImmediate - Return the appropriate immediate to shuffle
3351/// the specified VECTOR_MASK mask with VSHUFPDY instruction.
3352static unsigned getShuffleVSHUFPDYImmediate(SDNode *N) {
3353 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3354 EVT VT = SVOp->getValueType(0);
3355 int NumElems = VT.getVectorNumElements();
3356
3357 assert(NumElems == 4 && VT.getSizeInBits() == 256 &&
3358 "Only supports v4i64 and v4f64 types");
3359
3360 int HalfSize = NumElems/2;
3361 unsigned Mask = 0;
3362 for (int i = 0; i != NumElems ; ++i) {
3363 if (SVOp->getMaskElt(i) < 0)
3364 continue;
3365 int Elt = SVOp->getMaskElt(i) % HalfSize;
3366 Mask |= Elt << i;
3367 }
3368
3369 return Mask;
3370}
3371
Evan Cheng14aed5e2006-03-24 01:18:28 +00003372/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopesaf002d82011-08-24 23:17:55 +00003373/// specifies a shuffle of elements that is suitable for input to 128-bit
3374/// SHUFPS and SHUFPD.
Owen Andersone50ed302009-08-10 22:56:29 +00003375static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003376 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesaf002d82011-08-24 23:17:55 +00003377
3378 if (VT.getSizeInBits() != 128)
3379 return false;
3380
Nate Begeman9008ca62009-04-27 18:41:29 +00003381 if (NumElems != 2 && NumElems != 4)
3382 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003383
Nate Begeman9008ca62009-04-27 18:41:29 +00003384 int Half = NumElems / 2;
3385 for (int i = 0; i < Half; ++i)
3386 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003387 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003388 for (int i = Half; i < NumElems; ++i)
3389 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003390 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003391
Evan Cheng14aed5e2006-03-24 01:18:28 +00003392 return true;
3393}
3394
Nate Begeman9008ca62009-04-27 18:41:29 +00003395bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
3396 SmallVector<int, 8> M;
3397 N->getMask(M);
3398 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003399}
3400
Evan Cheng213d2cf2007-05-17 18:45:50 +00003401/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00003402/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
3403/// half elements to come from vector 1 (which would equal the dest.) and
3404/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00003405static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003406 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003407
3408 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003409 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003410
Nate Begeman9008ca62009-04-27 18:41:29 +00003411 int Half = NumElems / 2;
3412 for (int i = 0; i < Half; ++i)
3413 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003414 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003415 for (int i = Half; i < NumElems; ++i)
3416 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003417 return false;
3418 return true;
3419}
3420
Nate Begeman9008ca62009-04-27 18:41:29 +00003421static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
3422 SmallVector<int, 8> M;
3423 N->getMask(M);
3424 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003425}
3426
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003427/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3428/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003429bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003430 EVT VT = N->getValueType(0);
3431 unsigned NumElems = VT.getVectorNumElements();
3432
3433 if (VT.getSizeInBits() != 128)
3434 return false;
3435
3436 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003437 return false;
3438
Evan Cheng2064a2b2006-03-28 06:50:32 +00003439 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003440 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3441 isUndefOrEqual(N->getMaskElt(1), 7) &&
3442 isUndefOrEqual(N->getMaskElt(2), 2) &&
3443 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003444}
3445
Nate Begeman0b10b912009-11-07 23:17:15 +00003446/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3447/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3448/// <2, 3, 2, 3>
3449bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003450 EVT VT = N->getValueType(0);
3451 unsigned NumElems = VT.getVectorNumElements();
3452
3453 if (VT.getSizeInBits() != 128)
3454 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003455
Nate Begeman0b10b912009-11-07 23:17:15 +00003456 if (NumElems != 4)
3457 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003458
Nate Begeman0b10b912009-11-07 23:17:15 +00003459 return isUndefOrEqual(N->getMaskElt(0), 2) &&
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003460 isUndefOrEqual(N->getMaskElt(1), 3) &&
3461 isUndefOrEqual(N->getMaskElt(2), 2) &&
3462 isUndefOrEqual(N->getMaskElt(3), 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003463}
3464
Evan Cheng5ced1d82006-04-06 23:23:56 +00003465/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3466/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003467bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
3468 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003469
Evan Cheng5ced1d82006-04-06 23:23:56 +00003470 if (NumElems != 2 && NumElems != 4)
3471 return false;
3472
Evan Chengc5cdff22006-04-07 21:53:05 +00003473 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003474 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003475 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003476
Evan Chengc5cdff22006-04-07 21:53:05 +00003477 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003478 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003479 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003480
3481 return true;
3482}
3483
Nate Begeman0b10b912009-11-07 23:17:15 +00003484/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3485/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3486bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003487 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003488
David Greenea20244d2011-03-02 17:23:43 +00003489 if ((NumElems != 2 && NumElems != 4)
3490 || N->getValueType(0).getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003491 return false;
3492
Evan Chengc5cdff22006-04-07 21:53:05 +00003493 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003494 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003495 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003496
Nate Begeman9008ca62009-04-27 18:41:29 +00003497 for (unsigned i = 0; i < NumElems/2; ++i)
3498 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003499 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003500
3501 return true;
3502}
3503
Evan Cheng0038e592006-03-28 00:39:58 +00003504/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3505/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003506static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003507 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003508 int NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003509
3510 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3511 "Unsupported vector type for unpckh");
3512
3513 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8)
Evan Cheng0038e592006-03-28 00:39:58 +00003514 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003515
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003516 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3517 // independently on 128-bit lanes.
3518 unsigned NumLanes = VT.getSizeInBits()/128;
3519 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003520
3521 unsigned Start = 0;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003522 unsigned End = NumLaneElts;
3523 for (unsigned s = 0; s < NumLanes; ++s) {
3524 for (unsigned i = Start, j = s * NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003525 i != End;
3526 i += 2, ++j) {
3527 int BitI = Mask[i];
3528 int BitI1 = Mask[i+1];
3529 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003530 return false;
David Greenea20244d2011-03-02 17:23:43 +00003531 if (V2IsSplat) {
3532 if (!isUndefOrEqual(BitI1, NumElts))
3533 return false;
3534 } else {
3535 if (!isUndefOrEqual(BitI1, j + NumElts))
3536 return false;
3537 }
Evan Cheng39623da2006-04-20 08:58:49 +00003538 }
David Greenea20244d2011-03-02 17:23:43 +00003539 // Process the next 128 bits.
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003540 Start += NumLaneElts;
3541 End += NumLaneElts;
Evan Cheng0038e592006-03-28 00:39:58 +00003542 }
David Greenea20244d2011-03-02 17:23:43 +00003543
Evan Cheng0038e592006-03-28 00:39:58 +00003544 return true;
3545}
3546
Nate Begeman9008ca62009-04-27 18:41:29 +00003547bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3548 SmallVector<int, 8> M;
3549 N->getMask(M);
3550 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003551}
3552
Evan Cheng4fcb9222006-03-28 02:43:26 +00003553/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3554/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003555static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003556 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003557 int NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003558
3559 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3560 "Unsupported vector type for unpckh");
3561
3562 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8)
Evan Cheng4fcb9222006-03-28 02:43:26 +00003563 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003564
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003565 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3566 // independently on 128-bit lanes.
3567 unsigned NumLanes = VT.getSizeInBits()/128;
3568 unsigned NumLaneElts = NumElts/NumLanes;
3569
3570 unsigned Start = 0;
3571 unsigned End = NumLaneElts;
3572 for (unsigned l = 0; l != NumLanes; ++l) {
3573 for (unsigned i = Start, j = (l*NumLaneElts)+NumLaneElts/2;
3574 i != End; i += 2, ++j) {
3575 int BitI = Mask[i];
3576 int BitI1 = Mask[i+1];
3577 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003578 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003579 if (V2IsSplat) {
3580 if (isUndefOrEqual(BitI1, NumElts))
3581 return false;
3582 } else {
3583 if (!isUndefOrEqual(BitI1, j+NumElts))
3584 return false;
3585 }
Evan Cheng39623da2006-04-20 08:58:49 +00003586 }
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003587 // Process the next 128 bits.
3588 Start += NumLaneElts;
3589 End += NumLaneElts;
Evan Cheng4fcb9222006-03-28 02:43:26 +00003590 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003591 return true;
3592}
3593
Nate Begeman9008ca62009-04-27 18:41:29 +00003594bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3595 SmallVector<int, 8> M;
3596 N->getMask(M);
3597 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003598}
3599
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003600/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3601/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3602/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00003603static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003604 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003605 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003606 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003607
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003608 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3609 // FIXME: Need a better way to get rid of this, there's no latency difference
3610 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3611 // the former later. We should also remove the "_undef" special mask.
3612 if (NumElems == 4 && VT.getSizeInBits() == 256)
3613 return false;
3614
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003615 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3616 // independently on 128-bit lanes.
3617 unsigned NumLanes = VT.getSizeInBits() / 128;
3618 unsigned NumLaneElts = NumElems / NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003619
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003620 for (unsigned s = 0; s < NumLanes; ++s) {
3621 for (unsigned i = s * NumLaneElts, j = s * NumLaneElts;
3622 i != NumLaneElts * (s + 1);
David Greenea20244d2011-03-02 17:23:43 +00003623 i += 2, ++j) {
3624 int BitI = Mask[i];
3625 int BitI1 = Mask[i+1];
3626
3627 if (!isUndefOrEqual(BitI, j))
3628 return false;
3629 if (!isUndefOrEqual(BitI1, j))
3630 return false;
3631 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003632 }
David Greenea20244d2011-03-02 17:23:43 +00003633
Rafael Espindola15684b22009-04-24 12:40:33 +00003634 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003635}
3636
Nate Begeman9008ca62009-04-27 18:41:29 +00003637bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3638 SmallVector<int, 8> M;
3639 N->getMask(M);
3640 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3641}
3642
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003643/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3644/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3645/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003646static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003647 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003648 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3649 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003650
Nate Begeman9008ca62009-04-27 18:41:29 +00003651 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3652 int BitI = Mask[i];
3653 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003654 if (!isUndefOrEqual(BitI, j))
3655 return false;
3656 if (!isUndefOrEqual(BitI1, j))
3657 return false;
3658 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003659 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003660}
3661
Nate Begeman9008ca62009-04-27 18:41:29 +00003662bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3663 SmallVector<int, 8> M;
3664 N->getMask(M);
3665 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3666}
3667
Evan Cheng017dcc62006-04-21 01:05:10 +00003668/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3669/// specifies a shuffle of elements that is suitable for input to MOVSS,
3670/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003671static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003672 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003673 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003674
3675 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003676
Nate Begeman9008ca62009-04-27 18:41:29 +00003677 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003678 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003679
Nate Begeman9008ca62009-04-27 18:41:29 +00003680 for (int i = 1; i < NumElts; ++i)
3681 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003682 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003683
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003684 return true;
3685}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003686
Nate Begeman9008ca62009-04-27 18:41:29 +00003687bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3688 SmallVector<int, 8> M;
3689 N->getMask(M);
3690 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003691}
3692
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003693/// isVPERM2F128Mask - Match 256-bit shuffles where the elements are considered
3694/// as permutations between 128-bit chunks or halves. As an example: this
3695/// shuffle bellow:
3696/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3697/// The first half comes from the second half of V1 and the second half from the
3698/// the second half of V2.
3699static bool isVPERM2F128Mask(const SmallVectorImpl<int> &Mask, EVT VT,
3700 const X86Subtarget *Subtarget) {
3701 if (!Subtarget->hasAVX() || VT.getSizeInBits() != 256)
3702 return false;
3703
3704 // The shuffle result is divided into half A and half B. In total the two
3705 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3706 // B must come from C, D, E or F.
3707 int HalfSize = VT.getVectorNumElements()/2;
3708 bool MatchA = false, MatchB = false;
3709
3710 // Check if A comes from one of C, D, E, F.
3711 for (int Half = 0; Half < 4; ++Half) {
3712 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3713 MatchA = true;
3714 break;
3715 }
3716 }
3717
3718 // Check if B comes from one of C, D, E, F.
3719 for (int Half = 0; Half < 4; ++Half) {
3720 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3721 MatchB = true;
3722 break;
3723 }
3724 }
3725
3726 return MatchA && MatchB;
3727}
3728
3729/// getShuffleVPERM2F128Immediate - Return the appropriate immediate to shuffle
3730/// the specified VECTOR_MASK mask with VPERM2F128 instructions.
3731static unsigned getShuffleVPERM2F128Immediate(SDNode *N) {
3732 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3733 EVT VT = SVOp->getValueType(0);
3734
3735 int HalfSize = VT.getVectorNumElements()/2;
3736
3737 int FstHalf = 0, SndHalf = 0;
3738 for (int i = 0; i < HalfSize; ++i) {
3739 if (SVOp->getMaskElt(i) > 0) {
3740 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3741 break;
3742 }
3743 }
3744 for (int i = HalfSize; i < HalfSize*2; ++i) {
3745 if (SVOp->getMaskElt(i) > 0) {
3746 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3747 break;
3748 }
3749 }
3750
3751 return (FstHalf | (SndHalf << 4));
3752}
3753
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003754/// isVPERMILPDMask - Return true if the specified VECTOR_SHUFFLE operand
3755/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3756/// Note that VPERMIL mask matching is different depending whether theunderlying
3757/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3758/// to the same elements of the low, but to the higher half of the source.
3759/// In VPERMILPD the two lanes could be shuffled independently of each other
3760/// with the same restriction that lanes can't be crossed.
3761static bool isVPERMILPDMask(const SmallVectorImpl<int> &Mask, EVT VT,
3762 const X86Subtarget *Subtarget) {
3763 int NumElts = VT.getVectorNumElements();
3764 int NumLanes = VT.getSizeInBits()/128;
3765
3766 if (!Subtarget->hasAVX())
3767 return false;
3768
Eli Friedmandca62d52011-10-10 22:28:47 +00003769 // Only match 256-bit with 64-bit types
3770 if (VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003771 return false;
3772
3773 // The mask on the high lane is independent of the low. Both can match
3774 // any element in inside its own lane, but can't cross.
3775 int LaneSize = NumElts/NumLanes;
3776 for (int l = 0; l < NumLanes; ++l)
3777 for (int i = l*LaneSize; i < LaneSize*(l+1); ++i) {
3778 int LaneStart = l*LaneSize;
3779 if (!isUndefOrInRange(Mask[i], LaneStart, LaneStart+LaneSize))
3780 return false;
3781 }
3782
3783 return true;
3784}
3785
3786/// isVPERMILPSMask - Return true if the specified VECTOR_SHUFFLE operand
3787/// specifies a shuffle of elements that is suitable for input to VPERMILPS*.
3788/// Note that VPERMIL mask matching is different depending whether theunderlying
3789/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3790/// to the same elements of the low, but to the higher half of the source.
3791/// In VPERMILPD the two lanes could be shuffled independently of each other
3792/// with the same restriction that lanes can't be crossed.
3793static bool isVPERMILPSMask(const SmallVectorImpl<int> &Mask, EVT VT,
3794 const X86Subtarget *Subtarget) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003795 unsigned NumElts = VT.getVectorNumElements();
3796 unsigned NumLanes = VT.getSizeInBits()/128;
3797
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003798 if (!Subtarget->hasAVX())
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003799 return false;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003800
Eli Friedmandca62d52011-10-10 22:28:47 +00003801 // Only match 256-bit with 32-bit types
3802 if (VT.getSizeInBits() != 256 || NumElts != 8)
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003803 return false;
3804
3805 // The mask on the high lane should be the same as the low. Actually,
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003806 // they can differ if any of the corresponding index in a lane is undef
3807 // and the other stays in range.
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003808 int LaneSize = NumElts/NumLanes;
3809 for (int i = 0; i < LaneSize; ++i) {
3810 int HighElt = i+LaneSize;
Bruno Cardoso Lopes155a92a2011-08-10 01:54:17 +00003811 bool HighValid = isUndefOrInRange(Mask[HighElt], LaneSize, NumElts);
3812 bool LowValid = isUndefOrInRange(Mask[i], 0, LaneSize);
3813
3814 if (!HighValid || !LowValid)
3815 return false;
3816 if (Mask[i] < 0 || Mask[HighElt] < 0)
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003817 continue;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003818 if (Mask[HighElt]-Mask[i] != LaneSize)
3819 return false;
3820 }
3821
3822 return true;
3823}
3824
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003825/// getShuffleVPERMILPSImmediate - Return the appropriate immediate to shuffle
3826/// the specified VECTOR_MASK mask with VPERMILPS* instructions.
3827static unsigned getShuffleVPERMILPSImmediate(SDNode *N) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003828 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3829 EVT VT = SVOp->getValueType(0);
3830
3831 int NumElts = VT.getVectorNumElements();
3832 int NumLanes = VT.getSizeInBits()/128;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003833 int LaneSize = NumElts/NumLanes;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003834
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003835 // Although the mask is equal for both lanes do it twice to get the cases
3836 // where a mask will match because the same mask element is undef on the
3837 // first half but valid on the second. This would get pathological cases
3838 // such as: shuffle <u, 0, 1, 2, 4, 4, 5, 6>, which is completely valid.
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003839 unsigned Mask = 0;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003840 for (int l = 0; l < NumLanes; ++l) {
3841 for (int i = 0; i < LaneSize; ++i) {
3842 int MaskElt = SVOp->getMaskElt(i+(l*LaneSize));
3843 if (MaskElt < 0)
3844 continue;
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003845 if (MaskElt >= LaneSize)
3846 MaskElt -= LaneSize;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003847 Mask |= MaskElt << (i*2);
3848 }
Bruno Cardoso Lopes377baa52011-07-29 01:31:04 +00003849 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003850
3851 return Mask;
3852}
3853
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003854/// getShuffleVPERMILPDImmediate - Return the appropriate immediate to shuffle
3855/// the specified VECTOR_MASK mask with VPERMILPD* instructions.
3856static unsigned getShuffleVPERMILPDImmediate(SDNode *N) {
3857 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3858 EVT VT = SVOp->getValueType(0);
3859
3860 int NumElts = VT.getVectorNumElements();
3861 int NumLanes = VT.getSizeInBits()/128;
3862
3863 unsigned Mask = 0;
3864 int LaneSize = NumElts/NumLanes;
3865 for (int l = 0; l < NumLanes; ++l)
Bruno Cardoso Lopes377baa52011-07-29 01:31:04 +00003866 for (int i = l*LaneSize; i < LaneSize*(l+1); ++i) {
3867 int MaskElt = SVOp->getMaskElt(i);
3868 if (MaskElt < 0)
3869 continue;
3870 Mask |= (MaskElt-l*LaneSize) << i;
3871 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003872
3873 return Mask;
3874}
3875
Evan Cheng017dcc62006-04-21 01:05:10 +00003876/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3877/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003878/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003879static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003880 bool V2IsSplat = false, bool V2IsUndef = false) {
3881 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003882 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003883 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003884
Nate Begeman9008ca62009-04-27 18:41:29 +00003885 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003886 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003887
Nate Begeman9008ca62009-04-27 18:41:29 +00003888 for (int i = 1; i < NumOps; ++i)
3889 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3890 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3891 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003892 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003893
Evan Cheng39623da2006-04-20 08:58:49 +00003894 return true;
3895}
3896
Nate Begeman9008ca62009-04-27 18:41:29 +00003897static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003898 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003899 SmallVector<int, 8> M;
3900 N->getMask(M);
3901 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003902}
3903
Evan Chengd9539472006-04-14 21:59:03 +00003904/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3905/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003906/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
3907bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N,
3908 const X86Subtarget *Subtarget) {
3909 if (!Subtarget->hasSSE3() && !Subtarget->hasAVX())
Evan Chengd9539472006-04-14 21:59:03 +00003910 return false;
3911
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003912 // The second vector must be undef
3913 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3914 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003915
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003916 EVT VT = N->getValueType(0);
3917 unsigned NumElems = VT.getVectorNumElements();
3918
3919 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3920 (VT.getSizeInBits() == 256 && NumElems != 8))
3921 return false;
3922
3923 // "i+1" is the value the indexed mask element must have
3924 for (unsigned i = 0; i < NumElems; i += 2)
3925 if (!isUndefOrEqual(N->getMaskElt(i), i+1) ||
3926 !isUndefOrEqual(N->getMaskElt(i+1), i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003927 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003928
3929 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003930}
3931
3932/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3933/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003934/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
3935bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N,
3936 const X86Subtarget *Subtarget) {
3937 if (!Subtarget->hasSSE3() && !Subtarget->hasAVX())
Evan Chengd9539472006-04-14 21:59:03 +00003938 return false;
3939
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003940 // The second vector must be undef
3941 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3942 return false;
3943
3944 EVT VT = N->getValueType(0);
3945 unsigned NumElems = VT.getVectorNumElements();
3946
3947 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3948 (VT.getSizeInBits() == 256 && NumElems != 8))
3949 return false;
3950
3951 // "i" is the value the indexed mask element must have
3952 for (unsigned i = 0; i < NumElems; i += 2)
3953 if (!isUndefOrEqual(N->getMaskElt(i), i) ||
3954 !isUndefOrEqual(N->getMaskElt(i+1), i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003955 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003956
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003957 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003958}
3959
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003960/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3961/// specifies a shuffle of elements that is suitable for input to 256-bit
3962/// version of MOVDDUP.
3963static bool isMOVDDUPYMask(ShuffleVectorSDNode *N,
3964 const X86Subtarget *Subtarget) {
3965 EVT VT = N->getValueType(0);
3966 int NumElts = VT.getVectorNumElements();
3967 bool V2IsUndef = N->getOperand(1).getOpcode() == ISD::UNDEF;
3968
3969 if (!Subtarget->hasAVX() || VT.getSizeInBits() != 256 ||
3970 !V2IsUndef || NumElts != 4)
3971 return false;
3972
3973 for (int i = 0; i != NumElts/2; ++i)
3974 if (!isUndefOrEqual(N->getMaskElt(i), 0))
3975 return false;
3976 for (int i = NumElts/2; i != NumElts; ++i)
3977 if (!isUndefOrEqual(N->getMaskElt(i), NumElts/2))
3978 return false;
3979 return true;
3980}
3981
Evan Cheng0b457f02008-09-25 20:50:48 +00003982/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003983/// specifies a shuffle of elements that is suitable for input to 128-bit
3984/// version of MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003985bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003986 EVT VT = N->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00003987
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003988 if (VT.getSizeInBits() != 128)
3989 return false;
3990
3991 int e = VT.getVectorNumElements() / 2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003992 for (int i = 0; i < e; ++i)
3993 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003994 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003995 for (int i = 0; i < e; ++i)
3996 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003997 return false;
3998 return true;
3999}
4000
David Greenec38a03e2011-02-03 15:50:00 +00004001/// isVEXTRACTF128Index - Return true if the specified
4002/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
4003/// suitable for input to VEXTRACTF128.
4004bool X86::isVEXTRACTF128Index(SDNode *N) {
4005 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4006 return false;
4007
4008 // The index should be aligned on a 128-bit boundary.
4009 uint64_t Index =
4010 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4011
4012 unsigned VL = N->getValueType(0).getVectorNumElements();
4013 unsigned VBits = N->getValueType(0).getSizeInBits();
4014 unsigned ElSize = VBits / VL;
4015 bool Result = (Index * ElSize) % 128 == 0;
4016
4017 return Result;
4018}
4019
David Greeneccacdc12011-02-04 16:08:29 +00004020/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
4021/// operand specifies a subvector insert that is suitable for input to
4022/// VINSERTF128.
4023bool X86::isVINSERTF128Index(SDNode *N) {
4024 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4025 return false;
4026
4027 // The index should be aligned on a 128-bit boundary.
4028 uint64_t Index =
4029 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
4030
4031 unsigned VL = N->getValueType(0).getVectorNumElements();
4032 unsigned VBits = N->getValueType(0).getSizeInBits();
4033 unsigned ElSize = VBits / VL;
4034 bool Result = (Index * ElSize) % 128 == 0;
4035
4036 return Result;
4037}
4038
Evan Cheng63d33002006-03-22 08:01:21 +00004039/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004040/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00004041unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004042 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
4043 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
4044
Evan Chengb9df0ca2006-03-22 02:53:00 +00004045 unsigned Shift = (NumOperands == 4) ? 2 : 1;
4046 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00004047 for (int i = 0; i < NumOperands; ++i) {
4048 int Val = SVOp->getMaskElt(NumOperands-i-1);
4049 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00004050 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00004051 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00004052 if (i != NumOperands - 1)
4053 Mask <<= Shift;
4054 }
Evan Cheng63d33002006-03-22 08:01:21 +00004055 return Mask;
4056}
4057
Evan Cheng506d3df2006-03-29 23:07:14 +00004058/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004059/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00004060unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004061 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00004062 unsigned Mask = 0;
4063 // 8 nodes, but we only care about the last 4.
4064 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004065 int Val = SVOp->getMaskElt(i);
4066 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00004067 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00004068 if (i != 4)
4069 Mask <<= 2;
4070 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004071 return Mask;
4072}
4073
4074/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004075/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00004076unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004077 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00004078 unsigned Mask = 0;
4079 // 8 nodes, but we only care about the first 4.
4080 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004081 int Val = SVOp->getMaskElt(i);
4082 if (Val >= 0)
4083 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00004084 if (i != 0)
4085 Mask <<= 2;
4086 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004087 return Mask;
4088}
4089
Nate Begemana09008b2009-10-19 02:17:23 +00004090/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
4091/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
4092unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
4093 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
4094 EVT VVT = N->getValueType(0);
4095 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
4096 int Val = 0;
4097
4098 unsigned i, e;
4099 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
4100 Val = SVOp->getMaskElt(i);
4101 if (Val >= 0)
4102 break;
4103 }
Eli Friedman63f8dde2011-07-25 21:36:45 +00004104 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00004105 return (Val - i) * EltSize;
4106}
4107
David Greenec38a03e2011-02-03 15:50:00 +00004108/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
4109/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
4110/// instructions.
4111unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
4112 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4113 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
4114
4115 uint64_t Index =
4116 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4117
4118 EVT VecVT = N->getOperand(0).getValueType();
4119 EVT ElVT = VecVT.getVectorElementType();
4120
4121 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004122 return Index / NumElemsPerChunk;
4123}
4124
David Greeneccacdc12011-02-04 16:08:29 +00004125/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4126/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4127/// instructions.
4128unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4129 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4130 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4131
4132 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004133 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004134
4135 EVT VecVT = N->getValueType(0);
4136 EVT ElVT = VecVT.getVectorElementType();
4137
4138 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004139 return Index / NumElemsPerChunk;
4140}
4141
Evan Cheng37b73872009-07-30 08:33:02 +00004142/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4143/// constant +0.0.
4144bool X86::isZeroNode(SDValue Elt) {
4145 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004146 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004147 (isa<ConstantFPSDNode>(Elt) &&
4148 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4149}
4150
Nate Begeman9008ca62009-04-27 18:41:29 +00004151/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4152/// their permute mask.
4153static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4154 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004155 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004156 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004157 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004158
Nate Begeman5a5ca152009-04-29 05:20:52 +00004159 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004160 int idx = SVOp->getMaskElt(i);
4161 if (idx < 0)
4162 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004163 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00004164 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004165 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004166 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004167 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004168 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4169 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004170}
4171
Evan Cheng779ccea2007-12-07 21:30:01 +00004172/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
4173/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00004174static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00004175 unsigned NumElems = VT.getVectorNumElements();
4176 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004177 int idx = Mask[i];
4178 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004179 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004180 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00004181 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004182 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004183 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004184 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004185}
4186
Evan Cheng533a0aa2006-04-19 20:35:22 +00004187/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4188/// match movhlps. The lower half elements should come from upper half of
4189/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004190/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00004191static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004192 EVT VT = Op->getValueType(0);
4193 if (VT.getSizeInBits() != 128)
4194 return false;
4195 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004196 return false;
4197 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004198 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004199 return false;
4200 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004201 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004202 return false;
4203 return true;
4204}
4205
Evan Cheng5ced1d82006-04-06 23:23:56 +00004206/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004207/// is promoted to a vector. It also returns the LoadSDNode by reference if
4208/// required.
4209static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004210 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4211 return false;
4212 N = N->getOperand(0).getNode();
4213 if (!ISD::isNON_EXTLoad(N))
4214 return false;
4215 if (LD)
4216 *LD = cast<LoadSDNode>(N);
4217 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004218}
4219
Evan Cheng533a0aa2006-04-19 20:35:22 +00004220/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4221/// match movlp{s|d}. The lower half elements should come from lower half of
4222/// V1 (and in order), and the upper half elements should come from the upper
4223/// half of V2 (and in order). And since V1 will become the source of the
4224/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004225static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
4226 ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004227 EVT VT = Op->getValueType(0);
4228 if (VT.getSizeInBits() != 128)
4229 return false;
4230
Evan Cheng466685d2006-10-09 20:57:25 +00004231 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004232 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004233 // Is V2 is a vector load, don't do this transformation. We will try to use
4234 // load folding shufps op.
4235 if (ISD::isNON_EXTLoad(V2))
4236 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004237
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004238 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004239
Evan Cheng533a0aa2006-04-19 20:35:22 +00004240 if (NumElems != 2 && NumElems != 4)
4241 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004242 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004243 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004244 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004245 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004246 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004247 return false;
4248 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004249}
4250
Evan Cheng39623da2006-04-20 08:58:49 +00004251/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4252/// all the same.
4253static bool isSplatVector(SDNode *N) {
4254 if (N->getOpcode() != ISD::BUILD_VECTOR)
4255 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004256
Dan Gohman475871a2008-07-27 21:46:04 +00004257 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004258 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4259 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004260 return false;
4261 return true;
4262}
4263
Evan Cheng213d2cf2007-05-17 18:45:50 +00004264/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004265/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004266/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004267static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004268 SDValue V1 = N->getOperand(0);
4269 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004270 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4271 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004272 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004273 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004274 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004275 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4276 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004277 if (Opc != ISD::BUILD_VECTOR ||
4278 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004279 return false;
4280 } else if (Idx >= 0) {
4281 unsigned Opc = V1.getOpcode();
4282 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4283 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004284 if (Opc != ISD::BUILD_VECTOR ||
4285 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004286 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004287 }
4288 }
4289 return true;
4290}
4291
4292/// getZeroVector - Returns a vector of specified type with all zero elements.
4293///
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004294static SDValue getZeroVector(EVT VT, bool HasXMMInt, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00004295 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004296 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004297
Dale Johannesen0488fb62010-09-30 23:57:10 +00004298 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004299 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004300 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00004301 if (VT.getSizeInBits() == 128) { // SSE
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004302 if (HasXMMInt) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004303 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4304 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4305 } else { // SSE1
4306 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4307 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4308 }
4309 } else if (VT.getSizeInBits() == 256) { // AVX
4310 // 256-bit logic and arithmetic instructions in AVX are
4311 // all floating-point, no support for integer ops. Default
4312 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00004313 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004314 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4315 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00004316 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004317 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004318}
4319
Chris Lattner8a594482007-11-25 00:24:49 +00004320/// getOnesVector - Returns a vector of specified type with all bits set.
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004321/// Always build ones vectors as <4 x i32>. For 256-bit types, use two
4322/// <4 x i32> inserted in a <8 x i32> appropriately. Then bitcast to their
4323/// original type, ensuring they get CSE'd.
Owen Andersone50ed302009-08-10 22:56:29 +00004324static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004325 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004326 assert((VT.is128BitVector() || VT.is256BitVector())
4327 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004328
Owen Anderson825b72b2009-08-11 20:47:22 +00004329 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004330 SDValue Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
4331 Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004332
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004333 if (VT.is256BitVector()) {
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004334 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, MVT::v8i32),
4335 Vec, DAG.getConstant(0, MVT::i32), DAG, dl);
4336 Vec = Insert128BitVector(InsV, Vec,
4337 DAG.getConstant(4 /* NumElems/2 */, MVT::i32), DAG, dl);
4338 }
4339
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004340 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004341}
4342
Evan Cheng39623da2006-04-20 08:58:49 +00004343/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4344/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00004345static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004346 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004347 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004348
Evan Cheng39623da2006-04-20 08:58:49 +00004349 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00004350 SmallVector<int, 8> MaskVec;
4351 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00004352
Nate Begeman5a5ca152009-04-29 05:20:52 +00004353 for (unsigned i = 0; i != NumElems; ++i) {
4354 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004355 MaskVec[i] = NumElems;
4356 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00004357 }
Evan Cheng39623da2006-04-20 08:58:49 +00004358 }
Evan Cheng39623da2006-04-20 08:58:49 +00004359 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00004360 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
4361 SVOp->getOperand(1), &MaskVec[0]);
4362 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00004363}
4364
Evan Cheng017dcc62006-04-21 01:05:10 +00004365/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4366/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004367static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004368 SDValue V2) {
4369 unsigned NumElems = VT.getVectorNumElements();
4370 SmallVector<int, 8> Mask;
4371 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004372 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004373 Mask.push_back(i);
4374 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004375}
4376
Nate Begeman9008ca62009-04-27 18:41:29 +00004377/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004378static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004379 SDValue V2) {
4380 unsigned NumElems = VT.getVectorNumElements();
4381 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004382 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004383 Mask.push_back(i);
4384 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004385 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004386 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004387}
4388
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004389/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004390static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004391 SDValue V2) {
4392 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004393 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004394 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004395 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004396 Mask.push_back(i + Half);
4397 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004398 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004399 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004400}
4401
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004402// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004403// a generic shuffle instruction because the target has no such instructions.
4404// Generate shuffles which repeat i16 and i8 several times until they can be
4405// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004406static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004407 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004408 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004409 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004410
Nate Begeman9008ca62009-04-27 18:41:29 +00004411 while (NumElems > 4) {
4412 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004413 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004414 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004415 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004416 EltNo -= NumElems/2;
4417 }
4418 NumElems >>= 1;
4419 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004420 return V;
4421}
Eric Christopherfd179292009-08-27 18:07:15 +00004422
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004423/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4424static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4425 EVT VT = V.getValueType();
4426 DebugLoc dl = V.getDebugLoc();
4427 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4428 && "Vector size not supported");
4429
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004430 if (VT.getSizeInBits() == 128) {
4431 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004432 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004433 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4434 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004435 } else {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004436 // To use VPERMILPS to splat scalars, the second half of indicies must
4437 // refer to the higher part, which is a duplication of the lower one,
4438 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004439 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4440 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004441
4442 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4443 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4444 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004445 }
4446
4447 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4448}
4449
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004450/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004451static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4452 EVT SrcVT = SV->getValueType(0);
4453 SDValue V1 = SV->getOperand(0);
4454 DebugLoc dl = SV->getDebugLoc();
4455
4456 int EltNo = SV->getSplatIndex();
4457 int NumElems = SrcVT.getVectorNumElements();
4458 unsigned Size = SrcVT.getSizeInBits();
4459
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004460 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4461 "Unknown how to promote splat for type");
4462
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004463 // Extract the 128-bit part containing the splat element and update
4464 // the splat element index when it refers to the higher register.
4465 if (Size == 256) {
4466 unsigned Idx = (EltNo > NumElems/2) ? NumElems/2 : 0;
4467 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4468 if (Idx > 0)
4469 EltNo -= NumElems/2;
4470 }
4471
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004472 // All i16 and i8 vector types can't be used directly by a generic shuffle
4473 // instruction because the target has no such instruction. Generate shuffles
4474 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004475 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004476 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004477 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004478 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004479
4480 // Recreate the 256-bit vector and place the same 128-bit vector
4481 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004482 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004483 if (Size == 256) {
4484 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), V1,
4485 DAG.getConstant(0, MVT::i32), DAG, dl);
4486 V1 = Insert128BitVector(InsV, V1,
4487 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4488 }
4489
4490 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004491}
4492
Evan Chengba05f722006-04-21 23:03:30 +00004493/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004494/// vector of zero or undef vector. This produces a shuffle where the low
4495/// element of V2 is swizzled into the zero/undef vector, landing at element
4496/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004497static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004498 bool isZero, bool HasXMMInt,
4499 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004500 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004501 SDValue V1 = isZero
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004502 ? getZeroVector(VT, HasXMMInt, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004503 unsigned NumElems = VT.getVectorNumElements();
4504 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004505 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004506 // If this is the insertion idx, put the low elt of V2 here.
4507 MaskVec.push_back(i == Idx ? NumElems : i);
4508 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004509}
4510
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004511/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4512/// element of the result of the vector shuffle.
Benjamin Kramer050db522011-03-26 12:38:19 +00004513static SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
4514 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004515 if (Depth == 6)
4516 return SDValue(); // Limit search depth.
4517
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004518 SDValue V = SDValue(N, 0);
4519 EVT VT = V.getValueType();
4520 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004521
4522 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4523 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
4524 Index = SV->getMaskElt(Index);
4525
4526 if (Index < 0)
4527 return DAG.getUNDEF(VT.getVectorElementType());
4528
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004529 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004530 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004531 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004532 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004533
4534 // Recurse into target specific vector shuffles to find scalars.
4535 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004536 int NumElems = VT.getVectorNumElements();
4537 SmallVector<unsigned, 16> ShuffleMask;
4538 SDValue ImmN;
4539
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004540 switch(Opcode) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004541 case X86ISD::SHUFPS:
4542 case X86ISD::SHUFPD:
4543 ImmN = N->getOperand(N->getNumOperands()-1);
4544 DecodeSHUFPSMask(NumElems,
4545 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4546 ShuffleMask);
4547 break;
4548 case X86ISD::PUNPCKHBW:
4549 case X86ISD::PUNPCKHWD:
4550 case X86ISD::PUNPCKHDQ:
4551 case X86ISD::PUNPCKHQDQ:
4552 DecodePUNPCKHMask(NumElems, ShuffleMask);
4553 break;
4554 case X86ISD::UNPCKHPS:
4555 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00004556 case X86ISD::VUNPCKHPSY:
4557 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004558 DecodeUNPCKHPMask(NumElems, ShuffleMask);
4559 break;
4560 case X86ISD::PUNPCKLBW:
4561 case X86ISD::PUNPCKLWD:
4562 case X86ISD::PUNPCKLDQ:
4563 case X86ISD::PUNPCKLQDQ:
David Greenec4db4e52011-02-28 19:06:56 +00004564 DecodePUNPCKLMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004565 break;
4566 case X86ISD::UNPCKLPS:
4567 case X86ISD::UNPCKLPD:
David Greenec4db4e52011-02-28 19:06:56 +00004568 case X86ISD::VUNPCKLPSY:
4569 case X86ISD::VUNPCKLPDY:
4570 DecodeUNPCKLPMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004571 break;
4572 case X86ISD::MOVHLPS:
4573 DecodeMOVHLPSMask(NumElems, ShuffleMask);
4574 break;
4575 case X86ISD::MOVLHPS:
4576 DecodeMOVLHPSMask(NumElems, ShuffleMask);
4577 break;
4578 case X86ISD::PSHUFD:
4579 ImmN = N->getOperand(N->getNumOperands()-1);
4580 DecodePSHUFMask(NumElems,
4581 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4582 ShuffleMask);
4583 break;
4584 case X86ISD::PSHUFHW:
4585 ImmN = N->getOperand(N->getNumOperands()-1);
4586 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4587 ShuffleMask);
4588 break;
4589 case X86ISD::PSHUFLW:
4590 ImmN = N->getOperand(N->getNumOperands()-1);
4591 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4592 ShuffleMask);
4593 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004594 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004595 case X86ISD::MOVSD: {
4596 // The index 0 always comes from the first element of the second source,
4597 // this is why MOVSS and MOVSD are used in the first place. The other
4598 // elements come from the other positions of the first source vector.
4599 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004600 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
4601 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004602 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00004603 case X86ISD::VPERMILPS:
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004604 ImmN = N->getOperand(N->getNumOperands()-1);
Bruno Cardoso Lopes2eb4c2b2011-07-29 01:31:11 +00004605 DecodeVPERMILPSMask(4, cast<ConstantSDNode>(ImmN)->getZExtValue(),
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004606 ShuffleMask);
Bruno Cardoso Lopes2eb4c2b2011-07-29 01:31:11 +00004607 break;
4608 case X86ISD::VPERMILPSY:
4609 ImmN = N->getOperand(N->getNumOperands()-1);
4610 DecodeVPERMILPSMask(8, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4611 ShuffleMask);
4612 break;
4613 case X86ISD::VPERMILPD:
4614 ImmN = N->getOperand(N->getNumOperands()-1);
4615 DecodeVPERMILPDMask(2, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4616 ShuffleMask);
4617 break;
4618 case X86ISD::VPERMILPDY:
4619 ImmN = N->getOperand(N->getNumOperands()-1);
4620 DecodeVPERMILPDMask(4, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4621 ShuffleMask);
4622 break;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004623 case X86ISD::VPERM2F128:
4624 ImmN = N->getOperand(N->getNumOperands()-1);
4625 DecodeVPERM2F128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4626 ShuffleMask);
4627 break;
Eli Friedman106f6e72011-09-10 02:01:42 +00004628 case X86ISD::MOVDDUP:
4629 case X86ISD::MOVLHPD:
4630 case X86ISD::MOVLPD:
4631 case X86ISD::MOVLPS:
4632 case X86ISD::MOVSHDUP:
4633 case X86ISD::MOVSLDUP:
4634 case X86ISD::PALIGN:
4635 return SDValue(); // Not yet implemented.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004636 default:
Eli Friedman106f6e72011-09-10 02:01:42 +00004637 assert(0 && "unknown target shuffle node");
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004638 return SDValue();
4639 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004640
4641 Index = ShuffleMask[Index];
4642 if (Index < 0)
4643 return DAG.getUNDEF(VT.getVectorElementType());
4644
4645 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
4646 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
4647 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004648 }
4649
4650 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004651 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004652 V = V.getOperand(0);
4653 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004654 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004655
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004656 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004657 return SDValue();
4658 }
4659
4660 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4661 return (Index == 0) ? V.getOperand(0)
4662 : DAG.getUNDEF(VT.getVectorElementType());
4663
4664 if (V.getOpcode() == ISD::BUILD_VECTOR)
4665 return V.getOperand(Index);
4666
4667 return SDValue();
4668}
4669
4670/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4671/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004672/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004673static
4674unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
4675 bool ZerosFromLeft, SelectionDAG &DAG) {
4676 int i = 0;
4677
4678 while (i < NumElems) {
4679 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004680 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004681 if (!(Elt.getNode() &&
4682 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4683 break;
4684 ++i;
4685 }
4686
4687 return i;
4688}
4689
4690/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
4691/// MaskE correspond consecutively to elements from one of the vector operands,
4692/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4693static
4694bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
4695 int OpIdx, int NumElems, unsigned &OpNum) {
4696 bool SeenV1 = false;
4697 bool SeenV2 = false;
4698
4699 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
4700 int Idx = SVOp->getMaskElt(i);
4701 // Ignore undef indicies
4702 if (Idx < 0)
4703 continue;
4704
4705 if (Idx < NumElems)
4706 SeenV1 = true;
4707 else
4708 SeenV2 = true;
4709
4710 // Only accept consecutive elements from the same vector
4711 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4712 return false;
4713 }
4714
4715 OpNum = SeenV1 ? 0 : 1;
4716 return true;
4717}
4718
4719/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4720/// logical left shift of a vector.
4721static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4722 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4723 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4724 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4725 false /* check zeros from right */, DAG);
4726 unsigned OpSrc;
4727
4728 if (!NumZeros)
4729 return false;
4730
4731 // Considering the elements in the mask that are not consecutive zeros,
4732 // check if they consecutively come from only one of the source vectors.
4733 //
4734 // V1 = {X, A, B, C} 0
4735 // \ \ \ /
4736 // vector_shuffle V1, V2 <1, 2, 3, X>
4737 //
4738 if (!isShuffleMaskConsecutive(SVOp,
4739 0, // Mask Start Index
4740 NumElems-NumZeros-1, // Mask End Index
4741 NumZeros, // Where to start looking in the src vector
4742 NumElems, // Number of elements in vector
4743 OpSrc)) // Which source operand ?
4744 return false;
4745
4746 isLeft = false;
4747 ShAmt = NumZeros;
4748 ShVal = SVOp->getOperand(OpSrc);
4749 return true;
4750}
4751
4752/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4753/// logical left shift of a vector.
4754static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4755 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4756 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4757 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4758 true /* check zeros from left */, DAG);
4759 unsigned OpSrc;
4760
4761 if (!NumZeros)
4762 return false;
4763
4764 // Considering the elements in the mask that are not consecutive zeros,
4765 // check if they consecutively come from only one of the source vectors.
4766 //
4767 // 0 { A, B, X, X } = V2
4768 // / \ / /
4769 // vector_shuffle V1, V2 <X, X, 4, 5>
4770 //
4771 if (!isShuffleMaskConsecutive(SVOp,
4772 NumZeros, // Mask Start Index
4773 NumElems-1, // Mask End Index
4774 0, // Where to start looking in the src vector
4775 NumElems, // Number of elements in vector
4776 OpSrc)) // Which source operand ?
4777 return false;
4778
4779 isLeft = true;
4780 ShAmt = NumZeros;
4781 ShVal = SVOp->getOperand(OpSrc);
4782 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004783}
4784
4785/// isVectorShift - Returns true if the shuffle can be implemented as a
4786/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004787static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004788 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004789 // Although the logic below support any bitwidth size, there are no
4790 // shift instructions which handle more than 128-bit vectors.
4791 if (SVOp->getValueType(0).getSizeInBits() > 128)
4792 return false;
4793
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004794 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4795 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4796 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004797
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004798 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004799}
4800
Evan Chengc78d3b42006-04-24 18:01:45 +00004801/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4802///
Dan Gohman475871a2008-07-27 21:46:04 +00004803static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004804 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004805 SelectionDAG &DAG,
4806 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004807 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004808 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004809
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004810 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004811 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004812 bool First = true;
4813 for (unsigned i = 0; i < 16; ++i) {
4814 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4815 if (ThisIsNonZero && First) {
4816 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004817 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004818 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004819 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004820 First = false;
4821 }
4822
4823 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004824 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004825 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4826 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004827 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004828 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004829 }
4830 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004831 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4832 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4833 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004834 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004835 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004836 } else
4837 ThisElt = LastElt;
4838
Gabor Greifba36cb52008-08-28 21:40:38 +00004839 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004840 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004841 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004842 }
4843 }
4844
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004845 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004846}
4847
Bill Wendlinga348c562007-03-22 18:42:45 +00004848/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004849///
Dan Gohman475871a2008-07-27 21:46:04 +00004850static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004851 unsigned NumNonZero, unsigned NumZero,
4852 SelectionDAG &DAG,
4853 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004854 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004855 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004856
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004857 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004858 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004859 bool First = true;
4860 for (unsigned i = 0; i < 8; ++i) {
4861 bool isNonZero = (NonZeros & (1 << i)) != 0;
4862 if (isNonZero) {
4863 if (First) {
4864 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004865 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004866 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004867 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004868 First = false;
4869 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004870 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004871 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004872 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004873 }
4874 }
4875
4876 return V;
4877}
4878
Evan Chengf26ffe92008-05-29 08:22:04 +00004879/// getVShift - Return a vector logical shift node.
4880///
Owen Andersone50ed302009-08-10 22:56:29 +00004881static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004882 unsigned NumBits, SelectionDAG &DAG,
4883 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004884 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004885 EVT ShVT = MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00004886 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004887 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4888 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004889 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004890 DAG.getConstant(NumBits,
4891 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004892}
4893
Dan Gohman475871a2008-07-27 21:46:04 +00004894SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004895X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004896 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004897
Evan Chengc3630942009-12-09 21:00:30 +00004898 // Check if the scalar load can be widened into a vector load. And if
4899 // the address is "base + cst" see if the cst can be "absorbed" into
4900 // the shuffle mask.
4901 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4902 SDValue Ptr = LD->getBasePtr();
4903 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4904 return SDValue();
4905 EVT PVT = LD->getValueType(0);
4906 if (PVT != MVT::i32 && PVT != MVT::f32)
4907 return SDValue();
4908
4909 int FI = -1;
4910 int64_t Offset = 0;
4911 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4912 FI = FINode->getIndex();
4913 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004914 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004915 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4916 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4917 Offset = Ptr.getConstantOperandVal(1);
4918 Ptr = Ptr.getOperand(0);
4919 } else {
4920 return SDValue();
4921 }
4922
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004923 // FIXME: 256-bit vector instructions don't require a strict alignment,
4924 // improve this code to support it better.
4925 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004926 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004927 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004928 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004929 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004930 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004931 // Can't change the alignment. FIXME: It's possible to compute
4932 // the exact stack offset and reference FI + adjust offset instead.
4933 // If someone *really* cares about this. That's the way to implement it.
4934 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004935 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004936 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004937 }
4938 }
4939
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004940 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004941 // Ptr + (Offset & ~15).
4942 if (Offset < 0)
4943 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004944 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004945 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004946 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004947 if (StartOffset)
4948 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4949 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4950
4951 int EltNo = (Offset - StartOffset) >> 2;
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004952 int NumElems = VT.getVectorNumElements();
4953
4954 EVT CanonVT = VT.getSizeInBits() == 128 ? MVT::v4i32 : MVT::v8i32;
4955 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4956 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004957 LD->getPointerInfo().getWithOffset(StartOffset),
David Greene67c9d422010-02-15 16:53:33 +00004958 false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004959
4960 // Canonicalize it to a v4i32 or v8i32 shuffle.
4961 SmallVector<int, 8> Mask;
4962 for (int i = 0; i < NumElems; ++i)
4963 Mask.push_back(EltNo);
4964
4965 V1 = DAG.getNode(ISD::BITCAST, dl, CanonVT, V1);
4966 return DAG.getNode(ISD::BITCAST, dl, NVT,
4967 DAG.getVectorShuffle(CanonVT, dl, V1,
4968 DAG.getUNDEF(CanonVT),&Mask[0]));
Evan Chengc3630942009-12-09 21:00:30 +00004969 }
4970
4971 return SDValue();
4972}
4973
Michael J. Spencerec38de22010-10-10 22:04:20 +00004974/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4975/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004976/// load which has the same value as a build_vector whose operands are 'elts'.
4977///
4978/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004979///
Nate Begeman1449f292010-03-24 22:19:06 +00004980/// FIXME: we'd also like to handle the case where the last elements are zero
4981/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4982/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004983static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004984 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004985 EVT EltVT = VT.getVectorElementType();
4986 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004987
Nate Begemanfdea31a2010-03-24 20:49:50 +00004988 LoadSDNode *LDBase = NULL;
4989 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004990
Nate Begeman1449f292010-03-24 22:19:06 +00004991 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004992 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004993 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004994 for (unsigned i = 0; i < NumElems; ++i) {
4995 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004996
Nate Begemanfdea31a2010-03-24 20:49:50 +00004997 if (!Elt.getNode() ||
4998 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4999 return SDValue();
5000 if (!LDBase) {
5001 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
5002 return SDValue();
5003 LDBase = cast<LoadSDNode>(Elt.getNode());
5004 LastLoadedElt = i;
5005 continue;
5006 }
5007 if (Elt.getOpcode() == ISD::UNDEF)
5008 continue;
5009
5010 LoadSDNode *LD = cast<LoadSDNode>(Elt);
5011 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
5012 return SDValue();
5013 LastLoadedElt = i;
5014 }
Nate Begeman1449f292010-03-24 22:19:06 +00005015
5016 // If we have found an entire vector of loads and undefs, then return a large
5017 // load of the entire vector width starting at the base pointer. If we found
5018 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00005019 if (LastLoadedElt == NumElems - 1) {
5020 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00005021 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00005022 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00005023 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00005024 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00005025 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00005026 LDBase->isVolatile(), LDBase->isNonTemporal(),
5027 LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00005028 } else if (NumElems == 4 && LastLoadedElt == 1 &&
5029 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00005030 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
5031 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00005032 SDValue ResNode =
5033 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
5034 LDBase->getPointerInfo(),
5035 LDBase->getAlignment(),
5036 false/*isVolatile*/, true/*ReadMem*/,
5037 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005038 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00005039 }
5040 return SDValue();
5041}
5042
Evan Chengc3630942009-12-09 21:00:30 +00005043SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005044X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005045 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005046
David Greenef125a292011-02-08 19:04:41 +00005047 EVT VT = Op.getValueType();
5048 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005049 unsigned NumElems = Op.getNumOperands();
5050
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005051 // Vectors containing all zeros can be matched by pxor and xorps later
5052 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5053 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5054 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00005055 if (Op.getValueType() == MVT::v4i32 ||
5056 Op.getValueType() == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005057 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005058
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005059 return getZeroVector(Op.getValueType(), Subtarget->hasXMMInt(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005060 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005061
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005062 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
5063 // vectors or broken into v4i32 operations on 256-bit vectors.
5064 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
5065 if (Op.getValueType() == MVT::v4i32)
5066 return Op;
5067
5068 return getOnesVector(Op.getValueType(), DAG, dl);
5069 }
5070
Owen Andersone50ed302009-08-10 22:56:29 +00005071 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005072
Evan Cheng0db9fe62006-04-25 20:13:52 +00005073 unsigned NumZero = 0;
5074 unsigned NumNonZero = 0;
5075 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005076 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005077 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005078 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005079 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005080 if (Elt.getOpcode() == ISD::UNDEF)
5081 continue;
5082 Values.insert(Elt);
5083 if (Elt.getOpcode() != ISD::Constant &&
5084 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005085 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005086 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005087 NumZero++;
5088 else {
5089 NonZeros |= (1 << i);
5090 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005091 }
5092 }
5093
Chris Lattner97a2a562010-08-26 05:24:29 +00005094 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5095 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005096 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005097
Chris Lattner67f453a2008-03-09 05:42:06 +00005098 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005099 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005100 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005101 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005102
Chris Lattner62098042008-03-09 01:05:04 +00005103 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5104 // the value are obviously zero, truncate the value to i32 and do the
5105 // insertion that way. Only do this if the value is non-constant or if the
5106 // value is a constant being inserted into element 0. It is cheaper to do
5107 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005108 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005109 (!IsAllConstants || Idx == 0)) {
5110 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005111 // Handle SSE only.
5112 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5113 EVT VecVT = MVT::v4i32;
5114 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005115
Chris Lattner62098042008-03-09 01:05:04 +00005116 // Truncate the value (which may itself be a constant) to i32, and
5117 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005118 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005119 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00005120 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005121 Subtarget->hasXMMInt(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005122
Chris Lattner62098042008-03-09 01:05:04 +00005123 // Now we have our 32-bit value zero extended in the low element of
5124 // a vector. If Idx != 0, swizzle it into place.
5125 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005126 SmallVector<int, 4> Mask;
5127 Mask.push_back(Idx);
5128 for (unsigned i = 1; i != VecElts; ++i)
5129 Mask.push_back(i);
5130 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00005131 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00005132 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005133 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005134 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00005135 }
5136 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005137
Chris Lattner19f79692008-03-08 22:59:52 +00005138 // If we have a constant or non-constant insertion into the low element of
5139 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5140 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005141 // depending on what the source datatype is.
5142 if (Idx == 0) {
5143 if (NumZero == 0) {
5144 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00005145 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
5146 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00005147 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5148 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005149 return getShuffleVectorZeroOrUndef(Item, 0, true,Subtarget->hasXMMInt(),
Eli Friedman10415532009-06-06 06:05:10 +00005150 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005151 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
5152 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Dale Johannesen0488fb62010-09-30 23:57:10 +00005153 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
5154 EVT MiddleVT = MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00005155 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
5156 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005157 Subtarget->hasXMMInt(), DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005158 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005159 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005160 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005161
5162 // Is it a vector logical left shift?
5163 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005164 X86::isZeroNode(Op.getOperand(0)) &&
5165 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005166 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005167 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005168 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005169 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005170 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005171 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005172
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005173 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005174 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005175
Chris Lattner19f79692008-03-08 22:59:52 +00005176 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5177 // is a non-constant being inserted into an element other than the low one,
5178 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5179 // movd/movss) to move this into the low element, then shuffle it into
5180 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005181 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005182 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005183
Evan Cheng0db9fe62006-04-25 20:13:52 +00005184 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00005185 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005186 Subtarget->hasXMMInt(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005187 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005188 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00005189 MaskVec.push_back(i == Idx ? 0 : 1);
5190 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005191 }
5192 }
5193
Chris Lattner67f453a2008-03-09 05:42:06 +00005194 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005195 if (Values.size() == 1) {
5196 if (EVTBits == 32) {
5197 // Instead of a shuffle like this:
5198 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5199 // Check if it's possible to issue this instead.
5200 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5201 unsigned Idx = CountTrailingZeros_32(NonZeros);
5202 SDValue Item = Op.getOperand(Idx);
5203 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5204 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5205 }
Dan Gohman475871a2008-07-27 21:46:04 +00005206 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005207 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005208
Dan Gohmana3941172007-07-24 22:55:08 +00005209 // A vector full of immediates; various special cases are already
5210 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005211 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005212 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005213
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005214 // For AVX-length vectors, build the individual 128-bit pieces and use
5215 // shuffles to put them in place.
5216 if (VT.getSizeInBits() == 256 && !ISD::isBuildVectorAllZeros(Op.getNode())) {
5217 SmallVector<SDValue, 32> V;
5218 for (unsigned i = 0; i < NumElems; ++i)
5219 V.push_back(Op.getOperand(i));
5220
5221 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5222
5223 // Build both the lower and upper subvector.
5224 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5225 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5226 NumElems/2);
5227
5228 // Recreate the wider vector with the lower and upper part.
Bruno Cardoso Lopes15d03fb2011-07-28 01:26:53 +00005229 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Lower,
5230 DAG.getConstant(0, MVT::i32), DAG, dl);
5231 return Insert128BitVector(Vec, Upper, DAG.getConstant(NumElems/2, MVT::i32),
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005232 DAG, dl);
5233 }
5234
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005235 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005236 if (EVTBits == 64) {
5237 if (NumNonZero == 1) {
5238 // One half is zero or undef.
5239 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005240 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005241 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00005242 return getShuffleVectorZeroOrUndef(V2, Idx, true,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005243 Subtarget->hasXMMInt(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005244 }
Dan Gohman475871a2008-07-27 21:46:04 +00005245 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005246 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005247
5248 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005249 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005250 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00005251 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005252 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005253 }
5254
Bill Wendling826f36f2007-03-28 00:57:11 +00005255 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005256 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00005257 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005258 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005259 }
5260
5261 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00005262 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00005263 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005264 if (NumElems == 4 && NumZero > 0) {
5265 for (unsigned i = 0; i < 4; ++i) {
5266 bool isZero = !(NonZeros & (1 << i));
5267 if (isZero)
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005268 V[i] = getZeroVector(VT, Subtarget->hasXMMInt(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005269 else
Dale Johannesenace16102009-02-03 19:33:06 +00005270 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005271 }
5272
5273 for (unsigned i = 0; i < 2; ++i) {
5274 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5275 default: break;
5276 case 0:
5277 V[i] = V[i*2]; // Must be a zero vector.
5278 break;
5279 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005280 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005281 break;
5282 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005283 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005284 break;
5285 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005286 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005287 break;
5288 }
5289 }
5290
Nate Begeman9008ca62009-04-27 18:41:29 +00005291 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005292 bool Reverse = (NonZeros & 0x3) == 2;
5293 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005294 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005295 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5296 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005297 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
5298 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005299 }
5300
Nate Begemanfdea31a2010-03-24 20:49:50 +00005301 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5302 // Check for a build vector of consecutive loads.
5303 for (unsigned i = 0; i < NumElems; ++i)
5304 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005305
Nate Begemanfdea31a2010-03-24 20:49:50 +00005306 // Check for elements which are consecutive loads.
5307 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5308 if (LD.getNode())
5309 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005310
5311 // For SSE 4.1, use insertps to put the high elements into the low element.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005312 if (getSubtarget()->hasSSE41() || getSubtarget()->hasAVX()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005313 SDValue Result;
5314 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5315 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5316 else
5317 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005318
Chris Lattner24faf612010-08-28 17:59:08 +00005319 for (unsigned i = 1; i < NumElems; ++i) {
5320 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5321 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005322 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005323 }
5324 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005325 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005326
Chris Lattner6e80e442010-08-28 17:15:43 +00005327 // Otherwise, expand into a number of unpckl*, start by extending each of
5328 // our (non-undef) elements to the full vector width with the element in the
5329 // bottom slot of the vector (which generates no code for SSE).
5330 for (unsigned i = 0; i < NumElems; ++i) {
5331 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5332 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5333 else
5334 V[i] = DAG.getUNDEF(VT);
5335 }
5336
5337 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005338 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5339 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5340 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005341 unsigned EltStride = NumElems >> 1;
5342 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005343 for (unsigned i = 0; i < EltStride; ++i) {
5344 // If V[i+EltStride] is undef and this is the first round of mixing,
5345 // then it is safe to just drop this shuffle: V[i] is already in the
5346 // right place, the one element (since it's the first round) being
5347 // inserted as undef can be dropped. This isn't safe for successive
5348 // rounds because they will permute elements within both vectors.
5349 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5350 EltStride == NumElems/2)
5351 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005352
Chris Lattner6e80e442010-08-28 17:15:43 +00005353 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005354 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005355 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005356 }
5357 return V[0];
5358 }
Dan Gohman475871a2008-07-27 21:46:04 +00005359 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005360}
5361
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005362// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5363// them in a MMX register. This is better than doing a stack convert.
5364static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005365 DebugLoc dl = Op.getDebugLoc();
5366 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005367
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005368 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5369 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5370 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005371 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005372 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5373 InVec = Op.getOperand(1);
5374 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5375 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005376 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005377 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5378 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5379 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005380 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005381 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5382 Mask[0] = 0; Mask[1] = 2;
5383 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5384 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005385 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005386}
5387
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005388// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5389// to create 256-bit vectors from two other 128-bit ones.
5390static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5391 DebugLoc dl = Op.getDebugLoc();
5392 EVT ResVT = Op.getValueType();
5393
5394 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5395
5396 SDValue V1 = Op.getOperand(0);
5397 SDValue V2 = Op.getOperand(1);
5398 unsigned NumElems = ResVT.getVectorNumElements();
5399
5400 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, ResVT), V1,
5401 DAG.getConstant(0, MVT::i32), DAG, dl);
5402 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5403 DAG, dl);
5404}
5405
5406SDValue
5407X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005408 EVT ResVT = Op.getValueType();
5409
5410 assert(Op.getNumOperands() == 2);
5411 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5412 "Unsupported CONCAT_VECTORS for value type");
5413
5414 // We support concatenate two MMX registers and place them in a MMX register.
5415 // This is better than doing a stack convert.
5416 if (ResVT.is128BitVector())
5417 return LowerMMXCONCAT_VECTORS(Op, DAG);
5418
5419 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5420 // from two other 128-bit ones.
5421 return LowerAVXCONCAT_VECTORS(Op, DAG);
5422}
5423
Nate Begemanb9a47b82009-02-23 08:49:38 +00005424// v8i16 shuffles - Prefer shuffles in the following order:
5425// 1. [all] pshuflw, pshufhw, optional move
5426// 2. [ssse3] 1 x pshufb
5427// 3. [ssse3] 2 x pshufb + 1 x por
5428// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005429SDValue
5430X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5431 SelectionDAG &DAG) const {
5432 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005433 SDValue V1 = SVOp->getOperand(0);
5434 SDValue V2 = SVOp->getOperand(1);
5435 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005436 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005437
Nate Begemanb9a47b82009-02-23 08:49:38 +00005438 // Determine if more than 1 of the words in each of the low and high quadwords
5439 // of the result come from the same quadword of one of the two inputs. Undef
5440 // mask values count as coming from any quadword, for better codegen.
5441 SmallVector<unsigned, 4> LoQuad(4);
5442 SmallVector<unsigned, 4> HiQuad(4);
5443 BitVector InputQuads(4);
5444 for (unsigned i = 0; i < 8; ++i) {
5445 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005446 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005447 MaskVals.push_back(EltIdx);
5448 if (EltIdx < 0) {
5449 ++Quad[0];
5450 ++Quad[1];
5451 ++Quad[2];
5452 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005453 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005454 }
5455 ++Quad[EltIdx / 4];
5456 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005457 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005458
Nate Begemanb9a47b82009-02-23 08:49:38 +00005459 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005460 unsigned MaxQuad = 1;
5461 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005462 if (LoQuad[i] > MaxQuad) {
5463 BestLoQuad = i;
5464 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005465 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005466 }
5467
Nate Begemanb9a47b82009-02-23 08:49:38 +00005468 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005469 MaxQuad = 1;
5470 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005471 if (HiQuad[i] > MaxQuad) {
5472 BestHiQuad = i;
5473 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005474 }
5475 }
5476
Nate Begemanb9a47b82009-02-23 08:49:38 +00005477 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005478 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005479 // single pshufb instruction is necessary. If There are more than 2 input
5480 // quads, disable the next transformation since it does not help SSSE3.
5481 bool V1Used = InputQuads[0] || InputQuads[1];
5482 bool V2Used = InputQuads[2] || InputQuads[3];
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005483 if (Subtarget->hasSSSE3() || Subtarget->hasAVX()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005484 if (InputQuads.count() == 2 && V1Used && V2Used) {
5485 BestLoQuad = InputQuads.find_first();
5486 BestHiQuad = InputQuads.find_next(BestLoQuad);
5487 }
5488 if (InputQuads.count() > 2) {
5489 BestLoQuad = -1;
5490 BestHiQuad = -1;
5491 }
5492 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005493
Nate Begemanb9a47b82009-02-23 08:49:38 +00005494 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5495 // the shuffle mask. If a quad is scored as -1, that means that it contains
5496 // words from all 4 input quadwords.
5497 SDValue NewV;
5498 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005499 SmallVector<int, 8> MaskV;
5500 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
5501 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00005502 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005503 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5504 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5505 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005506
Nate Begemanb9a47b82009-02-23 08:49:38 +00005507 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5508 // source words for the shuffle, to aid later transformations.
5509 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005510 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005511 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005512 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005513 if (idx != (int)i)
5514 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005515 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005516 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005517 AllWordsInNewV = false;
5518 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005519 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005520
Nate Begemanb9a47b82009-02-23 08:49:38 +00005521 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5522 if (AllWordsInNewV) {
5523 for (int i = 0; i != 8; ++i) {
5524 int idx = MaskVals[i];
5525 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005526 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005527 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005528 if ((idx != i) && idx < 4)
5529 pshufhw = false;
5530 if ((idx != i) && idx > 3)
5531 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005532 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005533 V1 = NewV;
5534 V2Used = false;
5535 BestLoQuad = 0;
5536 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005537 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005538
Nate Begemanb9a47b82009-02-23 08:49:38 +00005539 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5540 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005541 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005542 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5543 unsigned TargetMask = 0;
5544 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005545 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005546 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
5547 X86::getShufflePSHUFLWImmediate(NewV.getNode());
5548 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005549 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005550 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005551 }
Eric Christopherfd179292009-08-27 18:07:15 +00005552
Nate Begemanb9a47b82009-02-23 08:49:38 +00005553 // If we have SSSE3, and all words of the result are from 1 input vector,
5554 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5555 // is present, fall back to case 4.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005556 if (Subtarget->hasSSSE3() || Subtarget->hasAVX()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005557 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005558
Nate Begemanb9a47b82009-02-23 08:49:38 +00005559 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005560 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005561 // mask, and elements that come from V1 in the V2 mask, so that the two
5562 // results can be OR'd together.
5563 bool TwoInputs = V1Used && V2Used;
5564 for (unsigned i = 0; i != 8; ++i) {
5565 int EltIdx = MaskVals[i] * 2;
5566 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005567 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5568 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005569 continue;
5570 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005571 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5572 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005573 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005574 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005575 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005576 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005577 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005578 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005579 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005580
Nate Begemanb9a47b82009-02-23 08:49:38 +00005581 // Calculate the shuffle mask for the second input, shuffle it, and
5582 // OR it with the first shuffled input.
5583 pshufbMask.clear();
5584 for (unsigned i = 0; i != 8; ++i) {
5585 int EltIdx = MaskVals[i] * 2;
5586 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005587 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5588 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005589 continue;
5590 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005591 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5592 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005593 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005594 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005595 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005596 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005597 MVT::v16i8, &pshufbMask[0], 16));
5598 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005599 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005600 }
5601
5602 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5603 // and update MaskVals with new element order.
5604 BitVector InOrder(8);
5605 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005606 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005607 for (int i = 0; i != 4; ++i) {
5608 int idx = MaskVals[i];
5609 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005610 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005611 InOrder.set(i);
5612 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005613 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005614 InOrder.set(i);
5615 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005616 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005617 }
5618 }
5619 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005620 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00005621 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005622 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005623
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005624 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE &&
5625 (Subtarget->hasSSSE3() || Subtarget->hasAVX()))
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005626 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
5627 NewV.getOperand(0),
5628 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
5629 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005630 }
Eric Christopherfd179292009-08-27 18:07:15 +00005631
Nate Begemanb9a47b82009-02-23 08:49:38 +00005632 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5633 // and update MaskVals with the new element order.
5634 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005635 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005636 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005637 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005638 for (unsigned i = 4; i != 8; ++i) {
5639 int idx = MaskVals[i];
5640 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005641 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005642 InOrder.set(i);
5643 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005644 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005645 InOrder.set(i);
5646 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005647 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005648 }
5649 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005650 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005651 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005652
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005653 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE &&
5654 (Subtarget->hasSSSE3() || Subtarget->hasAVX()))
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005655 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
5656 NewV.getOperand(0),
5657 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
5658 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005659 }
Eric Christopherfd179292009-08-27 18:07:15 +00005660
Nate Begemanb9a47b82009-02-23 08:49:38 +00005661 // In case BestHi & BestLo were both -1, which means each quadword has a word
5662 // from each of the four input quadwords, calculate the InOrder bitvector now
5663 // before falling through to the insert/extract cleanup.
5664 if (BestLoQuad == -1 && BestHiQuad == -1) {
5665 NewV = V1;
5666 for (int i = 0; i != 8; ++i)
5667 if (MaskVals[i] < 0 || MaskVals[i] == i)
5668 InOrder.set(i);
5669 }
Eric Christopherfd179292009-08-27 18:07:15 +00005670
Nate Begemanb9a47b82009-02-23 08:49:38 +00005671 // The other elements are put in the right place using pextrw and pinsrw.
5672 for (unsigned i = 0; i != 8; ++i) {
5673 if (InOrder[i])
5674 continue;
5675 int EltIdx = MaskVals[i];
5676 if (EltIdx < 0)
5677 continue;
5678 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005679 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005680 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005681 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005682 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005683 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005684 DAG.getIntPtrConstant(i));
5685 }
5686 return NewV;
5687}
5688
5689// v16i8 shuffles - Prefer shuffles in the following order:
5690// 1. [ssse3] 1 x pshufb
5691// 2. [ssse3] 2 x pshufb + 1 x por
5692// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5693static
Nate Begeman9008ca62009-04-27 18:41:29 +00005694SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005695 SelectionDAG &DAG,
5696 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005697 SDValue V1 = SVOp->getOperand(0);
5698 SDValue V2 = SVOp->getOperand(1);
5699 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005700 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00005701 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00005702
Nate Begemanb9a47b82009-02-23 08:49:38 +00005703 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005704 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005705 // present, fall back to case 3.
5706 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5707 bool V1Only = true;
5708 bool V2Only = true;
5709 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005710 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005711 if (EltIdx < 0)
5712 continue;
5713 if (EltIdx < 16)
5714 V2Only = false;
5715 else
5716 V1Only = false;
5717 }
Eric Christopherfd179292009-08-27 18:07:15 +00005718
Nate Begemanb9a47b82009-02-23 08:49:38 +00005719 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005720 if (TLI.getSubtarget()->hasSSSE3() || TLI.getSubtarget()->hasAVX()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005721 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005722
Nate Begemanb9a47b82009-02-23 08:49:38 +00005723 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005724 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005725 //
5726 // Otherwise, we have elements from both input vectors, and must zero out
5727 // elements that come from V2 in the first mask, and V1 in the second mask
5728 // so that we can OR them together.
5729 bool TwoInputs = !(V1Only || V2Only);
5730 for (unsigned i = 0; i != 16; ++i) {
5731 int EltIdx = MaskVals[i];
5732 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005733 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005734 continue;
5735 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005736 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005737 }
5738 // If all the elements are from V2, assign it to V1 and return after
5739 // building the first pshufb.
5740 if (V2Only)
5741 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005742 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005743 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005744 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005745 if (!TwoInputs)
5746 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005747
Nate Begemanb9a47b82009-02-23 08:49:38 +00005748 // Calculate the shuffle mask for the second input, shuffle it, and
5749 // OR it with the first shuffled input.
5750 pshufbMask.clear();
5751 for (unsigned i = 0; i != 16; ++i) {
5752 int EltIdx = MaskVals[i];
5753 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005754 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005755 continue;
5756 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005757 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005758 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005759 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005760 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005761 MVT::v16i8, &pshufbMask[0], 16));
5762 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005763 }
Eric Christopherfd179292009-08-27 18:07:15 +00005764
Nate Begemanb9a47b82009-02-23 08:49:38 +00005765 // No SSSE3 - Calculate in place words and then fix all out of place words
5766 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5767 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005768 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5769 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005770 SDValue NewV = V2Only ? V2 : V1;
5771 for (int i = 0; i != 8; ++i) {
5772 int Elt0 = MaskVals[i*2];
5773 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005774
Nate Begemanb9a47b82009-02-23 08:49:38 +00005775 // This word of the result is all undef, skip it.
5776 if (Elt0 < 0 && Elt1 < 0)
5777 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005778
Nate Begemanb9a47b82009-02-23 08:49:38 +00005779 // This word of the result is already in the correct place, skip it.
5780 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5781 continue;
5782 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5783 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005784
Nate Begemanb9a47b82009-02-23 08:49:38 +00005785 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5786 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5787 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005788
5789 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5790 // using a single extract together, load it and store it.
5791 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005792 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005793 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005794 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005795 DAG.getIntPtrConstant(i));
5796 continue;
5797 }
5798
Nate Begemanb9a47b82009-02-23 08:49:38 +00005799 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005800 // source byte is not also odd, shift the extracted word left 8 bits
5801 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005802 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005803 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005804 DAG.getIntPtrConstant(Elt1 / 2));
5805 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005806 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005807 DAG.getConstant(8,
5808 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005809 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005810 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5811 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005812 }
5813 // If Elt0 is defined, extract it from the appropriate source. If the
5814 // source byte is not also even, shift the extracted word right 8 bits. If
5815 // Elt1 was also defined, OR the extracted values together before
5816 // inserting them in the result.
5817 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005818 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005819 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5820 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005821 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005822 DAG.getConstant(8,
5823 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005824 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005825 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5826 DAG.getConstant(0x00FF, MVT::i16));
5827 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005828 : InsElt0;
5829 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005830 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005831 DAG.getIntPtrConstant(i));
5832 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005833 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005834}
5835
Evan Cheng7a831ce2007-12-15 03:00:47 +00005836/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005837/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005838/// done when every pair / quad of shuffle mask elements point to elements in
5839/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005840/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005841static
Nate Begeman9008ca62009-04-27 18:41:29 +00005842SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005843 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005844 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005845 SDValue V1 = SVOp->getOperand(0);
5846 SDValue V2 = SVOp->getOperand(1);
5847 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005848 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005849 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005850 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005851 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005852 case MVT::v4f32: NewVT = MVT::v2f64; break;
5853 case MVT::v4i32: NewVT = MVT::v2i64; break;
5854 case MVT::v8i16: NewVT = MVT::v4i32; break;
5855 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005856 }
5857
Nate Begeman9008ca62009-04-27 18:41:29 +00005858 int Scale = NumElems / NewWidth;
5859 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005860 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005861 int StartIdx = -1;
5862 for (int j = 0; j < Scale; ++j) {
5863 int EltIdx = SVOp->getMaskElt(i+j);
5864 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005865 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005866 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005867 StartIdx = EltIdx - (EltIdx % Scale);
5868 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005869 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005870 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005871 if (StartIdx == -1)
5872 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005873 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005874 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005875 }
5876
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005877 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5878 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005879 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005880}
5881
Evan Chengd880b972008-05-09 21:53:03 +00005882/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005883///
Owen Andersone50ed302009-08-10 22:56:29 +00005884static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005885 SDValue SrcOp, SelectionDAG &DAG,
5886 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005887 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005888 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005889 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005890 LD = dyn_cast<LoadSDNode>(SrcOp);
5891 if (!LD) {
5892 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5893 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005894 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005895 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005896 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005897 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005898 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005899 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005900 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005901 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005902 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5903 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5904 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005905 SrcOp.getOperand(0)
5906 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005907 }
5908 }
5909 }
5910
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005911 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005912 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005913 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005914 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005915}
5916
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005917/// areShuffleHalvesWithinDisjointLanes - Check whether each half of a vector
5918/// shuffle node referes to only one lane in the sources.
5919static bool areShuffleHalvesWithinDisjointLanes(ShuffleVectorSDNode *SVOp) {
5920 EVT VT = SVOp->getValueType(0);
5921 int NumElems = VT.getVectorNumElements();
5922 int HalfSize = NumElems/2;
5923 SmallVector<int, 16> M;
5924 SVOp->getMask(M);
5925 bool MatchA = false, MatchB = false;
5926
5927 for (int l = 0; l < NumElems*2; l += HalfSize) {
5928 if (isUndefOrInRange(M, 0, HalfSize, l, l+HalfSize)) {
5929 MatchA = true;
5930 break;
5931 }
5932 }
5933
5934 for (int l = 0; l < NumElems*2; l += HalfSize) {
5935 if (isUndefOrInRange(M, HalfSize, HalfSize, l, l+HalfSize)) {
5936 MatchB = true;
5937 break;
5938 }
5939 }
5940
5941 return MatchA && MatchB;
5942}
5943
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005944/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5945/// which could not be matched by any known target speficic shuffle
5946static SDValue
5947LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005948 if (areShuffleHalvesWithinDisjointLanes(SVOp)) {
5949 // If each half of a vector shuffle node referes to only one lane in the
5950 // source vectors, extract each used 128-bit lane and shuffle them using
5951 // 128-bit shuffles. Then, concatenate the results. Otherwise leave
5952 // the work to the legalizer.
5953 DebugLoc dl = SVOp->getDebugLoc();
5954 EVT VT = SVOp->getValueType(0);
5955 int NumElems = VT.getVectorNumElements();
5956 int HalfSize = NumElems/2;
5957
5958 // Extract the reference for each half
5959 int FstVecExtractIdx = 0, SndVecExtractIdx = 0;
5960 int FstVecOpNum = 0, SndVecOpNum = 0;
5961 for (int i = 0; i < HalfSize; ++i) {
5962 int Elt = SVOp->getMaskElt(i);
5963 if (SVOp->getMaskElt(i) < 0)
5964 continue;
5965 FstVecOpNum = Elt/NumElems;
5966 FstVecExtractIdx = Elt % NumElems < HalfSize ? 0 : HalfSize;
5967 break;
5968 }
5969 for (int i = HalfSize; i < NumElems; ++i) {
5970 int Elt = SVOp->getMaskElt(i);
5971 if (SVOp->getMaskElt(i) < 0)
5972 continue;
5973 SndVecOpNum = Elt/NumElems;
5974 SndVecExtractIdx = Elt % NumElems < HalfSize ? 0 : HalfSize;
5975 break;
5976 }
5977
5978 // Extract the subvectors
5979 SDValue V1 = Extract128BitVector(SVOp->getOperand(FstVecOpNum),
5980 DAG.getConstant(FstVecExtractIdx, MVT::i32), DAG, dl);
5981 SDValue V2 = Extract128BitVector(SVOp->getOperand(SndVecOpNum),
5982 DAG.getConstant(SndVecExtractIdx, MVT::i32), DAG, dl);
5983
5984 // Generate 128-bit shuffles
5985 SmallVector<int, 16> MaskV1, MaskV2;
5986 for (int i = 0; i < HalfSize; ++i) {
5987 int Elt = SVOp->getMaskElt(i);
5988 MaskV1.push_back(Elt < 0 ? Elt : Elt % HalfSize);
5989 }
5990 for (int i = HalfSize; i < NumElems; ++i) {
5991 int Elt = SVOp->getMaskElt(i);
5992 MaskV2.push_back(Elt < 0 ? Elt : Elt % HalfSize);
5993 }
5994
5995 EVT NVT = V1.getValueType();
5996 V1 = DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &MaskV1[0]);
5997 V2 = DAG.getVectorShuffle(NVT, dl, V2, DAG.getUNDEF(NVT), &MaskV2[0]);
5998
5999 // Concatenate the result back
6000 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), V1,
6001 DAG.getConstant(0, MVT::i32), DAG, dl);
6002 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
6003 DAG, dl);
6004 }
6005
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006006 return SDValue();
6007}
6008
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006009/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6010/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006011static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006012LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006013 SDValue V1 = SVOp->getOperand(0);
6014 SDValue V2 = SVOp->getOperand(1);
6015 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006016 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006017
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006018 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
6019
Evan Chengace3c172008-07-22 21:13:36 +00006020 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00006021 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00006022 SmallVector<int, 8> Mask1(4U, -1);
6023 SmallVector<int, 8> PermMask;
6024 SVOp->getMask(PermMask);
6025
Evan Chengace3c172008-07-22 21:13:36 +00006026 unsigned NumHi = 0;
6027 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006028 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006029 int Idx = PermMask[i];
6030 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006031 Locs[i] = std::make_pair(-1, -1);
6032 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006033 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6034 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006035 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006036 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006037 NumLo++;
6038 } else {
6039 Locs[i] = std::make_pair(1, NumHi);
6040 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006041 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006042 NumHi++;
6043 }
6044 }
6045 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006046
Evan Chengace3c172008-07-22 21:13:36 +00006047 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006048 // If no more than two elements come from either vector. This can be
6049 // implemented with two shuffles. First shuffle gather the elements.
6050 // The second shuffle, which takes the first shuffle as both of its
6051 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006052 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006053
Nate Begeman9008ca62009-04-27 18:41:29 +00006054 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00006055
Evan Chengace3c172008-07-22 21:13:36 +00006056 for (unsigned i = 0; i != 4; ++i) {
6057 if (Locs[i].first == -1)
6058 continue;
6059 else {
6060 unsigned Idx = (i < 2) ? 0 : 4;
6061 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006062 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006063 }
6064 }
6065
Nate Begeman9008ca62009-04-27 18:41:29 +00006066 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006067 } else if (NumLo == 3 || NumHi == 3) {
6068 // Otherwise, we must have three elements from one vector, call it X, and
6069 // one element from the other, call it Y. First, use a shufps to build an
6070 // intermediate vector with the one element from Y and the element from X
6071 // that will be in the same half in the final destination (the indexes don't
6072 // matter). Then, use a shufps to build the final vector, taking the half
6073 // containing the element from Y from the intermediate, and the other half
6074 // from X.
6075 if (NumHi == 3) {
6076 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00006077 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006078 std::swap(V1, V2);
6079 }
6080
6081 // Find the element from V2.
6082 unsigned HiIndex;
6083 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006084 int Val = PermMask[HiIndex];
6085 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006086 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006087 if (Val >= 4)
6088 break;
6089 }
6090
Nate Begeman9008ca62009-04-27 18:41:29 +00006091 Mask1[0] = PermMask[HiIndex];
6092 Mask1[1] = -1;
6093 Mask1[2] = PermMask[HiIndex^1];
6094 Mask1[3] = -1;
6095 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006096
6097 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006098 Mask1[0] = PermMask[0];
6099 Mask1[1] = PermMask[1];
6100 Mask1[2] = HiIndex & 1 ? 6 : 4;
6101 Mask1[3] = HiIndex & 1 ? 4 : 6;
6102 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006103 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006104 Mask1[0] = HiIndex & 1 ? 2 : 0;
6105 Mask1[1] = HiIndex & 1 ? 0 : 2;
6106 Mask1[2] = PermMask[2];
6107 Mask1[3] = PermMask[3];
6108 if (Mask1[2] >= 0)
6109 Mask1[2] += 4;
6110 if (Mask1[3] >= 0)
6111 Mask1[3] += 4;
6112 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006113 }
Evan Chengace3c172008-07-22 21:13:36 +00006114 }
6115
6116 // Break it into (shuffle shuffle_hi, shuffle_lo).
6117 Locs.clear();
David Greenec4db4e52011-02-28 19:06:56 +00006118 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00006119 SmallVector<int,8> LoMask(4U, -1);
6120 SmallVector<int,8> HiMask(4U, -1);
6121
6122 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006123 unsigned MaskIdx = 0;
6124 unsigned LoIdx = 0;
6125 unsigned HiIdx = 2;
6126 for (unsigned i = 0; i != 4; ++i) {
6127 if (i == 2) {
6128 MaskPtr = &HiMask;
6129 MaskIdx = 1;
6130 LoIdx = 0;
6131 HiIdx = 2;
6132 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006133 int Idx = PermMask[i];
6134 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006135 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006136 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006137 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00006138 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006139 LoIdx++;
6140 } else {
6141 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00006142 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006143 HiIdx++;
6144 }
6145 }
6146
Nate Begeman9008ca62009-04-27 18:41:29 +00006147 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6148 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
6149 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00006150 for (unsigned i = 0; i != 4; ++i) {
6151 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006152 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00006153 } else {
6154 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006155 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00006156 }
6157 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006158 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006159}
6160
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006161static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006162 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006163 V = V.getOperand(0);
6164 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6165 V = V.getOperand(0);
6166 if (MayFoldLoad(V))
6167 return true;
6168 return false;
6169}
6170
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006171// FIXME: the version above should always be used. Since there's
6172// a bug where several vector shuffles can't be folded because the
6173// DAG is not updated during lowering and a node claims to have two
6174// uses while it only has one, use this version, and let isel match
6175// another instruction if the load really happens to have more than
6176// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006177// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006178static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006179 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006180 V = V.getOperand(0);
6181 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6182 V = V.getOperand(0);
6183 if (ISD::isNormalLoad(V.getNode()))
6184 return true;
6185 return false;
6186}
6187
6188/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
6189/// a vector extract, and if both can be later optimized into a single load.
6190/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
6191/// here because otherwise a target specific shuffle node is going to be
6192/// emitted for this shuffle, and the optimization not done.
6193/// FIXME: This is probably not the best approach, but fix the problem
6194/// until the right path is decided.
6195static
6196bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
6197 const TargetLowering &TLI) {
6198 EVT VT = V.getValueType();
6199 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
6200
6201 // Be sure that the vector shuffle is present in a pattern like this:
6202 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
6203 if (!V.hasOneUse())
6204 return false;
6205
6206 SDNode *N = *V.getNode()->use_begin();
6207 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
6208 return false;
6209
6210 SDValue EltNo = N->getOperand(1);
6211 if (!isa<ConstantSDNode>(EltNo))
6212 return false;
6213
6214 // If the bit convert changed the number of elements, it is unsafe
6215 // to examine the mask.
6216 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006217 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006218 EVT SrcVT = V.getOperand(0).getValueType();
6219 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
6220 return false;
6221 V = V.getOperand(0);
6222 HasShuffleIntoBitcast = true;
6223 }
6224
6225 // Select the input vector, guarding against out of range extract vector.
6226 unsigned NumElems = VT.getVectorNumElements();
6227 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
6228 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
6229 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
6230
6231 // Skip one more bit_convert if necessary
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006232 if (V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006233 V = V.getOperand(0);
6234
6235 if (ISD::isNormalLoad(V.getNode())) {
6236 // Is the original load suitable?
6237 LoadSDNode *LN0 = cast<LoadSDNode>(V);
6238
6239 // FIXME: avoid the multi-use bug that is preventing lots of
6240 // of foldings to be detected, this is still wrong of course, but
6241 // give the temporary desired behavior, and if it happens that
6242 // the load has real more uses, during isel it will not fold, and
6243 // will generate poor code.
6244 if (!LN0 || LN0->isVolatile()) // || !LN0->hasOneUse()
6245 return false;
6246
6247 if (!HasShuffleIntoBitcast)
6248 return true;
6249
6250 // If there's a bitcast before the shuffle, check if the load type and
6251 // alignment is valid.
6252 unsigned Align = LN0->getAlignment();
6253 unsigned NewAlign =
6254 TLI.getTargetData()->getABITypeAlignment(
6255 VT.getTypeForEVT(*DAG.getContext()));
6256
6257 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
6258 return false;
6259 }
6260
6261 return true;
6262}
6263
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006264static
Evan Cheng835580f2010-10-07 20:50:20 +00006265SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6266 EVT VT = Op.getValueType();
6267
6268 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006269 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6270 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006271 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6272 V1, DAG));
6273}
6274
6275static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006276SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006277 bool HasXMMInt) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006278 SDValue V1 = Op.getOperand(0);
6279 SDValue V2 = Op.getOperand(1);
6280 EVT VT = Op.getValueType();
6281
6282 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6283
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006284 if (HasXMMInt && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006285 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6286
Evan Cheng0899f5c2011-08-31 02:05:24 +00006287 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6288 return DAG.getNode(ISD::BITCAST, dl, VT,
6289 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6290 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6291 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006292}
6293
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006294static
6295SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6296 SDValue V1 = Op.getOperand(0);
6297 SDValue V2 = Op.getOperand(1);
6298 EVT VT = Op.getValueType();
6299
6300 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6301 "unsupported shuffle type");
6302
6303 if (V2.getOpcode() == ISD::UNDEF)
6304 V2 = V1;
6305
6306 // v4i32 or v4f32
6307 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6308}
6309
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006310static inline unsigned getSHUFPOpcode(EVT VT) {
6311 switch(VT.getSimpleVT().SimpleTy) {
6312 case MVT::v8i32: // Use fp unit for int unpack.
6313 case MVT::v8f32:
6314 case MVT::v4i32: // Use fp unit for int unpack.
6315 case MVT::v4f32: return X86ISD::SHUFPS;
6316 case MVT::v4i64: // Use fp unit for int unpack.
6317 case MVT::v4f64:
6318 case MVT::v2i64: // Use fp unit for int unpack.
6319 case MVT::v2f64: return X86ISD::SHUFPD;
6320 default:
6321 llvm_unreachable("Unknown type for shufp*");
6322 }
6323 return 0;
6324}
6325
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006326static
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006327SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasXMMInt) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006328 SDValue V1 = Op.getOperand(0);
6329 SDValue V2 = Op.getOperand(1);
6330 EVT VT = Op.getValueType();
6331 unsigned NumElems = VT.getVectorNumElements();
6332
6333 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6334 // operand of these instructions is only memory, so check if there's a
6335 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6336 // same masks.
6337 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006338
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006339 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006340 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006341 CanFoldLoad = true;
6342
6343 // When V1 is a load, it can be folded later into a store in isel, example:
6344 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6345 // turns into:
6346 // (MOVLPSmr addr:$src1, VR128:$src2)
6347 // So, recognize this potential and also use MOVLPS or MOVLPD
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006348 if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006349 CanFoldLoad = true;
6350
Eric Christopher893a8822011-02-20 05:04:42 +00006351 // Both of them can't be memory operations though.
6352 if (MayFoldVectorLoad(V1) && MayFoldVectorLoad(V2))
6353 CanFoldLoad = false;
Owen Anderson95771af2011-02-25 21:41:48 +00006354
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006355 if (CanFoldLoad) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006356 if (HasXMMInt && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006357 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6358
6359 if (NumElems == 4)
6360 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
6361 }
6362
6363 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6364 // movl and movlp will both match v2i64, but v2i64 is never matched by
6365 // movl earlier because we make it strict to avoid messing with the movlp load
6366 // folding logic (see the code above getMOVLP call). Match it here then,
6367 // this is horrible, but will stay like this until we move all shuffle
6368 // matching to x86 specific nodes. Note that for the 1st condition all
6369 // types are matched with movsd.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006370 if (HasXMMInt) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006371 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6372 // as to remove this logic from here, as much as possible
6373 if (NumElems == 2 || !X86::isMOVLMask(SVOp))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006374 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006375 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006376 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006377
6378 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6379
6380 // Invert the operand order and use SHUFPS to match it.
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006381 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V2, V1,
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006382 X86::getShuffleSHUFImmediate(SVOp), DAG);
6383}
6384
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006385static inline unsigned getUNPCKLOpcode(EVT VT) {
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006386 switch(VT.getSimpleVT().SimpleTy) {
6387 case MVT::v4i32: return X86ISD::PUNPCKLDQ;
6388 case MVT::v2i64: return X86ISD::PUNPCKLQDQ;
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00006389 case MVT::v4f32: return X86ISD::UNPCKLPS;
6390 case MVT::v2f64: return X86ISD::UNPCKLPD;
Bruno Cardoso Lopescde4a1a2011-08-09 22:18:37 +00006391 case MVT::v8i32: // Use fp unit for int unpack.
David Greenec4db4e52011-02-28 19:06:56 +00006392 case MVT::v8f32: return X86ISD::VUNPCKLPSY;
Bruno Cardoso Lopescde4a1a2011-08-09 22:18:37 +00006393 case MVT::v4i64: // Use fp unit for int unpack.
David Greenec4db4e52011-02-28 19:06:56 +00006394 case MVT::v4f64: return X86ISD::VUNPCKLPDY;
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006395 case MVT::v16i8: return X86ISD::PUNPCKLBW;
6396 case MVT::v8i16: return X86ISD::PUNPCKLWD;
6397 default:
Eric Christopherdd6e40a2011-02-19 03:19:09 +00006398 llvm_unreachable("Unknown type for unpckl");
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006399 }
6400 return 0;
6401}
6402
6403static inline unsigned getUNPCKHOpcode(EVT VT) {
6404 switch(VT.getSimpleVT().SimpleTy) {
6405 case MVT::v4i32: return X86ISD::PUNPCKHDQ;
6406 case MVT::v2i64: return X86ISD::PUNPCKHQDQ;
6407 case MVT::v4f32: return X86ISD::UNPCKHPS;
6408 case MVT::v2f64: return X86ISD::UNPCKHPD;
Bruno Cardoso Lopescde4a1a2011-08-09 22:18:37 +00006409 case MVT::v8i32: // Use fp unit for int unpack.
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00006410 case MVT::v8f32: return X86ISD::VUNPCKHPSY;
Bruno Cardoso Lopescde4a1a2011-08-09 22:18:37 +00006411 case MVT::v4i64: // Use fp unit for int unpack.
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00006412 case MVT::v4f64: return X86ISD::VUNPCKHPDY;
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006413 case MVT::v16i8: return X86ISD::PUNPCKHBW;
6414 case MVT::v8i16: return X86ISD::PUNPCKHWD;
6415 default:
Eric Christopherdd6e40a2011-02-19 03:19:09 +00006416 llvm_unreachable("Unknown type for unpckh");
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006417 }
6418 return 0;
6419}
6420
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006421static inline unsigned getVPERMILOpcode(EVT VT) {
6422 switch(VT.getSimpleVT().SimpleTy) {
6423 case MVT::v4i32:
6424 case MVT::v4f32: return X86ISD::VPERMILPS;
6425 case MVT::v2i64:
6426 case MVT::v2f64: return X86ISD::VPERMILPD;
6427 case MVT::v8i32:
6428 case MVT::v8f32: return X86ISD::VPERMILPSY;
6429 case MVT::v4i64:
6430 case MVT::v4f64: return X86ISD::VPERMILPDY;
6431 default:
6432 llvm_unreachable("Unknown type for vpermil");
6433 }
6434 return 0;
6435}
6436
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006437/// isVectorBroadcast - Check if the node chain is suitable to be xformed to
6438/// a vbroadcast node. The nodes are suitable whenever we can fold a load coming
6439/// from a 32 or 64 bit scalar. Update Op to the desired load to be folded.
6440static bool isVectorBroadcast(SDValue &Op) {
6441 EVT VT = Op.getValueType();
6442 bool Is256 = VT.getSizeInBits() == 256;
6443
6444 assert((VT.getSizeInBits() == 128 || Is256) &&
6445 "Unsupported type for vbroadcast node");
6446
6447 SDValue V = Op;
6448 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
6449 V = V.getOperand(0);
6450
6451 if (Is256 && !(V.hasOneUse() &&
6452 V.getOpcode() == ISD::INSERT_SUBVECTOR &&
6453 V.getOperand(0).getOpcode() == ISD::UNDEF))
6454 return false;
6455
6456 if (Is256)
6457 V = V.getOperand(1);
Bruno Cardoso Lopesa39ccdb2011-09-01 18:15:06 +00006458
6459 if (!V.hasOneUse())
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006460 return false;
6461
6462 // Check the source scalar_to_vector type. 256-bit broadcasts are
6463 // supported for 32/64-bit sizes, while 128-bit ones are only supported
6464 // for 32-bit scalars.
Bruno Cardoso Lopesa39ccdb2011-09-01 18:15:06 +00006465 if (V.getOpcode() != ISD::SCALAR_TO_VECTOR)
6466 return false;
6467
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006468 unsigned ScalarSize = V.getOperand(0).getValueType().getSizeInBits();
6469 if (ScalarSize != 32 && ScalarSize != 64)
6470 return false;
6471 if (!Is256 && ScalarSize == 64)
6472 return false;
6473
6474 V = V.getOperand(0);
6475 if (!MayFoldLoad(V))
6476 return false;
6477
6478 // Return the load node
6479 Op = V;
6480 return true;
6481}
6482
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006483static
6484SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006485 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006486 const X86Subtarget *Subtarget) {
6487 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6488 EVT VT = Op.getValueType();
6489 DebugLoc dl = Op.getDebugLoc();
6490 SDValue V1 = Op.getOperand(0);
6491 SDValue V2 = Op.getOperand(1);
6492
6493 if (isZeroShuffle(SVOp))
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006494 return getZeroVector(VT, Subtarget->hasXMMInt(), DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006495
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006496 // Handle splat operations
6497 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006498 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006499 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006500 // Special case, this is the only place now where it's allowed to return
6501 // a vector_shuffle operation without using a target specific node, because
6502 // *hopefully* it will be optimized away by the dag combiner. FIXME: should
6503 // this be moved to DAGCombine instead?
6504 if (NumElem <= 4 && CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006505 return Op;
6506
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006507 // Use vbroadcast whenever the splat comes from a foldable load
6508 if (Subtarget->hasAVX() && isVectorBroadcast(V1))
6509 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, V1);
6510
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006511 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006512 if ((Size == 128 && NumElem <= 4) ||
6513 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006514 return SDValue();
6515
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006516 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006517 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006518 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006519
6520 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6521 // do it!
6522 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6523 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6524 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006525 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006526 } else if ((VT == MVT::v4i32 ||
6527 (VT == MVT::v4f32 && Subtarget->hasXMMInt()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006528 // FIXME: Figure out a cleaner way to do this.
6529 // Try to make use of movq to zero out the top part.
6530 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6531 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6532 if (NewOp.getNode()) {
6533 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
6534 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
6535 DAG, Subtarget, dl);
6536 }
6537 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6538 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6539 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
6540 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
6541 DAG, Subtarget, dl);
6542 }
6543 }
6544 return SDValue();
6545}
6546
Dan Gohman475871a2008-07-27 21:46:04 +00006547SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006548X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006549 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006550 SDValue V1 = Op.getOperand(0);
6551 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006552 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006553 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006554 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006555 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006556 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
6557 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006558 bool V1IsSplat = false;
6559 bool V2IsSplat = false;
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006560 bool HasXMMInt = Subtarget->hasXMMInt();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006561 MachineFunction &MF = DAG.getMachineFunction();
6562 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006563
Dale Johannesen0488fb62010-09-30 23:57:10 +00006564 // Shuffle operations on MMX not supported.
6565 if (isMMX)
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006566 return Op;
6567
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006568 // Vector shuffle lowering takes 3 steps:
6569 //
6570 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6571 // narrowing and commutation of operands should be handled.
6572 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6573 // shuffle nodes.
6574 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6575 // so the shuffle can be broken into other shuffles and the legalizer can
6576 // try the lowering again.
6577 //
6578 // The general ideia is that no vector_shuffle operation should be left to
6579 // be matched during isel, all of them must be converted to a target specific
6580 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006581
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006582 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6583 // narrowing and commutation of operands should be handled. The actual code
6584 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006585 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006586 if (NewOp.getNode())
6587 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006588
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006589 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6590 // unpckh_undef). Only use pshufd if speed is more important than size.
6591 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp))
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006592 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006593 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp))
Rafael Espindola23e31012011-07-22 18:56:05 +00006594 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006595
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006596 if (X86::isMOVDDUPMask(SVOp) &&
6597 (Subtarget->hasSSE3() || Subtarget->hasAVX()) &&
6598 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006599 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006600
Dale Johannesen0488fb62010-09-30 23:57:10 +00006601 if (X86::isMOVHLPS_v_undef_Mask(SVOp))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006602 return getMOVHighToLow(Op, dl, DAG);
6603
6604 // Use to match splats
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006605 if (HasXMMInt && X86::isUNPCKHMask(SVOp) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006606 (VT == MVT::v2f64 || VT == MVT::v2i64))
6607 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
6608
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006609 if (X86::isPSHUFDMask(SVOp)) {
6610 // The actual implementation will match the mask in the if above and then
6611 // during isel it can match several different instructions, not only pshufd
6612 // as its name says, sad but true, emulate the behavior for now...
6613 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6614 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
6615
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006616 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
6617
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006618 if (HasXMMInt && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006619 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6620
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006621 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V1,
6622 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006623 }
Eric Christopherfd179292009-08-27 18:07:15 +00006624
Evan Chengf26ffe92008-05-29 08:22:04 +00006625 // Check if this can be converted into a logical shift.
6626 bool isLeft = false;
6627 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006628 SDValue ShVal;
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006629 bool isShift = getSubtarget()->hasXMMInt() &&
6630 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006631 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006632 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006633 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006634 EVT EltVT = VT.getVectorElementType();
6635 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006636 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006637 }
Eric Christopherfd179292009-08-27 18:07:15 +00006638
Nate Begeman9008ca62009-04-27 18:41:29 +00006639 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006640 if (V1IsUndef)
6641 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00006642 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006643 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Dale Johannesen0488fb62010-09-30 23:57:10 +00006644 if (!X86::isMOVLPMask(SVOp)) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006645 if (HasXMMInt && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006646 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6647
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006648 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006649 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6650 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006651 }
Eric Christopherfd179292009-08-27 18:07:15 +00006652
Nate Begeman9008ca62009-04-27 18:41:29 +00006653 // FIXME: fold these into legal mask.
Dale Johannesen0488fb62010-09-30 23:57:10 +00006654 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp))
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006655 return getMOVLowToHigh(Op, dl, DAG, HasXMMInt);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006656
Dale Johannesen0488fb62010-09-30 23:57:10 +00006657 if (X86::isMOVHLPSMask(SVOp))
6658 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006659
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006660 if (X86::isMOVSHDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006661 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006662
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006663 if (X86::isMOVSLDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006664 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006665
Dale Johannesen0488fb62010-09-30 23:57:10 +00006666 if (X86::isMOVLPMask(SVOp))
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006667 return getMOVLP(Op, dl, DAG, HasXMMInt);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006668
Nate Begeman9008ca62009-04-27 18:41:29 +00006669 if (ShouldXformToMOVHLPS(SVOp) ||
6670 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
6671 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006672
Evan Chengf26ffe92008-05-29 08:22:04 +00006673 if (isShift) {
6674 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006675 EVT EltVT = VT.getVectorElementType();
6676 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006677 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006678 }
Eric Christopherfd179292009-08-27 18:07:15 +00006679
Evan Cheng9eca5e82006-10-25 21:49:50 +00006680 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006681 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6682 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006683 V1IsSplat = isSplatVector(V1.getNode());
6684 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006685
Chris Lattner8a594482007-11-25 00:24:49 +00006686 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00006687 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006688 Op = CommuteVectorShuffle(SVOp, DAG);
6689 SVOp = cast<ShuffleVectorSDNode>(Op);
6690 V1 = SVOp->getOperand(0);
6691 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006692 std::swap(V1IsSplat, V2IsSplat);
6693 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006694 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006695 }
6696
Nate Begeman9008ca62009-04-27 18:41:29 +00006697 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
6698 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006699 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006700 return V1;
6701 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6702 // the instruction selector will not match, so get a canonical MOVL with
6703 // swapped operands to undo the commute.
6704 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006705 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006706
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006707 if (X86::isUNPCKLMask(SVOp))
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006708 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006709
6710 if (X86::isUNPCKHMask(SVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006711 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006712
Evan Cheng9bbbb982006-10-25 20:48:19 +00006713 if (V2IsSplat) {
6714 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006715 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00006716 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00006717 SDValue NewMask = NormalizeMask(SVOp, DAG);
6718 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
6719 if (NSVOp != SVOp) {
6720 if (X86::isUNPCKLMask(NSVOp, true)) {
6721 return NewMask;
6722 } else if (X86::isUNPCKHMask(NSVOp, true)) {
6723 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006724 }
6725 }
6726 }
6727
Evan Cheng9eca5e82006-10-25 21:49:50 +00006728 if (Commuted) {
6729 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006730 // FIXME: this seems wrong.
6731 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
6732 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006733
6734 if (X86::isUNPCKLMask(NewSVOp))
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006735 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V2, V1, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006736
6737 if (X86::isUNPCKHMask(NewSVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006738 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V2, V1, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006739 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006740
Nate Begeman9008ca62009-04-27 18:41:29 +00006741 // Normalize the node to match x86 shuffle ops if needed
Dale Johannesen0488fb62010-09-30 23:57:10 +00006742 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
Nate Begeman9008ca62009-04-27 18:41:29 +00006743 return CommuteVectorShuffle(SVOp, DAG);
6744
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006745 // The checks below are all present in isShuffleMaskLegal, but they are
6746 // inlined here right now to enable us to directly emit target specific
6747 // nodes, and remove one by one until they don't return Op anymore.
6748 SmallVector<int, 16> M;
6749 SVOp->getMask(M);
6750
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006751 if (isPALIGNRMask(M, VT, Subtarget->hasSSSE3() || Subtarget->hasAVX()))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006752 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
6753 X86::getShufflePALIGNRImmediate(SVOp),
6754 DAG);
6755
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006756 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6757 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00006758 if (VT == MVT::v2f64)
6759 return getTargetShuffleNode(X86ISD::UNPCKLPD, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006760 if (VT == MVT::v2i64)
6761 return getTargetShuffleNode(X86ISD::PUNPCKLQDQ, dl, VT, V1, V1, DAG);
6762 }
6763
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006764 if (isPSHUFHWMask(M, VT))
6765 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
6766 X86::getShufflePSHUFHWImmediate(SVOp),
6767 DAG);
6768
6769 if (isPSHUFLWMask(M, VT))
6770 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
6771 X86::getShufflePSHUFLWImmediate(SVOp),
6772 DAG);
6773
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006774 if (isSHUFPMask(M, VT))
6775 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V2,
6776 X86::getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006777
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006778 if (X86::isUNPCKL_v_undef_Mask(SVOp))
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006779 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006780 if (X86::isUNPCKH_v_undef_Mask(SVOp))
Rafael Espindola23e31012011-07-22 18:56:05 +00006781 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006782
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006783 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006784 // Generate target specific nodes for 128 or 256-bit shuffles only
6785 // supported in the AVX instruction set.
6786 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006787
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006788 // Handle VMOVDDUPY permutations
6789 if (isMOVDDUPYMask(SVOp, Subtarget))
6790 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6791
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006792 // Handle VPERMILPS* permutations
6793 if (isVPERMILPSMask(M, VT, Subtarget))
6794 return getTargetShuffleNode(getVPERMILOpcode(VT), dl, VT, V1,
6795 getShuffleVPERMILPSImmediate(SVOp), DAG);
6796
6797 // Handle VPERMILPD* permutations
6798 if (isVPERMILPDMask(M, VT, Subtarget))
6799 return getTargetShuffleNode(getVPERMILOpcode(VT), dl, VT, V1,
6800 getShuffleVPERMILPDImmediate(SVOp), DAG);
6801
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00006802 // Handle VPERM2F128 permutations
6803 if (isVPERM2F128Mask(M, VT, Subtarget))
6804 return getTargetShuffleNode(X86ISD::VPERM2F128, dl, VT, V1, V2,
6805 getShuffleVPERM2F128Immediate(SVOp), DAG);
6806
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006807 // Handle VSHUFPSY permutations
6808 if (isVSHUFPSYMask(M, VT, Subtarget))
6809 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V2,
6810 getShuffleVSHUFPSYImmediate(SVOp), DAG);
6811
6812 // Handle VSHUFPDY permutations
6813 if (isVSHUFPDYMask(M, VT, Subtarget))
6814 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V2,
6815 getShuffleVSHUFPDYImmediate(SVOp), DAG);
6816
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006817 //===--------------------------------------------------------------------===//
6818 // Since no target specific shuffle was selected for this generic one,
6819 // lower it into other known shuffles. FIXME: this isn't true yet, but
6820 // this is the plan.
6821 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006822
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006823 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6824 if (VT == MVT::v8i16) {
6825 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6826 if (NewOp.getNode())
6827 return NewOp;
6828 }
6829
6830 if (VT == MVT::v16i8) {
6831 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6832 if (NewOp.getNode())
6833 return NewOp;
6834 }
6835
6836 // Handle all 128-bit wide vectors with 4 elements, and match them with
6837 // several different shuffle types.
6838 if (NumElems == 4 && VT.getSizeInBits() == 128)
6839 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6840
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006841 // Handle general 256-bit shuffles
6842 if (VT.is256BitVector())
6843 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6844
Dan Gohman475871a2008-07-27 21:46:04 +00006845 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006846}
6847
Dan Gohman475871a2008-07-27 21:46:04 +00006848SDValue
6849X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006850 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006851 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006852 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006853
6854 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6855 return SDValue();
6856
Duncan Sands83ec4b62008-06-06 12:08:01 +00006857 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006858 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006859 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006860 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006861 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006862 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006863 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006864 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6865 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6866 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006867 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6868 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006869 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006870 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006871 Op.getOperand(0)),
6872 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006873 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006874 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006875 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006876 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006877 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00006878 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006879 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6880 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006881 // result has a single use which is a store or a bitcast to i32. And in
6882 // the case of a store, it's not worth it if the index is a constant 0,
6883 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006884 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006885 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006886 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006887 if ((User->getOpcode() != ISD::STORE ||
6888 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6889 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006890 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006891 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006892 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006893 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006894 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006895 Op.getOperand(0)),
6896 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006897 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Owen Anderson825b72b2009-08-11 20:47:22 +00006898 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006899 // ExtractPS works with constant index.
6900 if (isa<ConstantSDNode>(Op.getOperand(1)))
6901 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006902 }
Dan Gohman475871a2008-07-27 21:46:04 +00006903 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006904}
6905
6906
Dan Gohman475871a2008-07-27 21:46:04 +00006907SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006908X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6909 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006910 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006911 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006912
David Greene74a579d2011-02-10 16:57:36 +00006913 SDValue Vec = Op.getOperand(0);
6914 EVT VecVT = Vec.getValueType();
6915
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006916 // If this is a 256-bit vector result, first extract the 128-bit vector and
6917 // then extract the element from the 128-bit vector.
6918 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006919 DebugLoc dl = Op.getNode()->getDebugLoc();
6920 unsigned NumElems = VecVT.getVectorNumElements();
6921 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006922 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6923
6924 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006925 bool Upper = IdxVal >= NumElems/2;
6926 Vec = Extract128BitVector(Vec,
6927 DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32), DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006928
David Greene74a579d2011-02-10 16:57:36 +00006929 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006930 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00006931 }
6932
6933 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6934
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006935 if (Subtarget->hasSSE41() || Subtarget->hasAVX()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006936 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006937 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006938 return Res;
6939 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006940
Owen Andersone50ed302009-08-10 22:56:29 +00006941 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006942 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006943 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006944 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006945 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006946 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006947 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006948 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6949 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006950 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006951 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006952 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006953 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006954 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006955 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006956 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006957 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006958 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006959 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006960 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006961 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006962 if (Idx == 0)
6963 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006964
Evan Cheng0db9fe62006-04-25 20:13:52 +00006965 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006966 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006967 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006968 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006969 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006970 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006971 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00006972 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006973 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6974 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6975 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006976 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006977 if (Idx == 0)
6978 return Op;
6979
6980 // UNPCKHPD the element to the lowest double word, then movsd.
6981 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6982 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006983 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006984 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006985 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006986 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006987 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006988 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006989 }
6990
Dan Gohman475871a2008-07-27 21:46:04 +00006991 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006992}
6993
Dan Gohman475871a2008-07-27 21:46:04 +00006994SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006995X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6996 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006997 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006998 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006999 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007000
Dan Gohman475871a2008-07-27 21:46:04 +00007001 SDValue N0 = Op.getOperand(0);
7002 SDValue N1 = Op.getOperand(1);
7003 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00007004
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007005 if (VT.getSizeInBits() == 256)
7006 return SDValue();
7007
Dan Gohman8a55ce42009-09-23 21:02:20 +00007008 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00007009 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007010 unsigned Opc;
7011 if (VT == MVT::v8i16)
7012 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007013 else if (VT == MVT::v16i8)
7014 Opc = X86ISD::PINSRB;
7015 else
7016 Opc = X86ISD::PINSRB;
7017
Nate Begeman14d12ca2008-02-11 04:19:36 +00007018 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
7019 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00007020 if (N1.getValueType() != MVT::i32)
7021 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7022 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007023 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00007024 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00007025 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00007026 // Bits [7:6] of the constant are the source select. This will always be
7027 // zero here. The DAG Combiner may combine an extract_elt index into these
7028 // bits. For example (insert (extract, 3), 2) could be matched by putting
7029 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00007030 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00007031 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00007032 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00007033 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007034 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00007035 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00007036 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00007037 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00007038 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00007039 // PINSR* works with constant index.
7040 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00007041 }
Dan Gohman475871a2008-07-27 21:46:04 +00007042 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007043}
7044
Dan Gohman475871a2008-07-27 21:46:04 +00007045SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007046X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007047 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00007048 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007049
David Greene6b381262011-02-09 15:32:06 +00007050 DebugLoc dl = Op.getDebugLoc();
7051 SDValue N0 = Op.getOperand(0);
7052 SDValue N1 = Op.getOperand(1);
7053 SDValue N2 = Op.getOperand(2);
7054
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007055 // If this is a 256-bit vector result, first extract the 128-bit vector,
7056 // insert the element into the extracted half and then place it back.
7057 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00007058 if (!isa<ConstantSDNode>(N2))
7059 return SDValue();
7060
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007061 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00007062 unsigned NumElems = VT.getVectorNumElements();
7063 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007064 bool Upper = IdxVal >= NumElems/2;
7065 SDValue Ins128Idx = DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32);
7066 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007067
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007068 // Insert the element into the desired half.
7069 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
7070 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00007071
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007072 // Insert the changed part back to the 256-bit vector
7073 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007074 }
7075
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007076 if (Subtarget->hasSSE41() || Subtarget->hasAVX())
Nate Begeman14d12ca2008-02-11 04:19:36 +00007077 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
7078
Dan Gohman8a55ce42009-09-23 21:02:20 +00007079 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00007080 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00007081
Dan Gohman8a55ce42009-09-23 21:02:20 +00007082 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00007083 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
7084 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00007085 if (N1.getValueType() != MVT::i32)
7086 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7087 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007088 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00007089 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007090 }
Dan Gohman475871a2008-07-27 21:46:04 +00007091 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007092}
7093
Dan Gohman475871a2008-07-27 21:46:04 +00007094SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007095X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007096 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007097 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00007098 EVT OpVT = Op.getValueType();
7099
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007100 // If this is a 256-bit vector result, first insert into a 128-bit
7101 // vector and then insert into the 256-bit vector.
7102 if (OpVT.getSizeInBits() > 128) {
7103 // Insert into a 128-bit vector.
7104 EVT VT128 = EVT::getVectorVT(*Context,
7105 OpVT.getVectorElementType(),
7106 OpVT.getVectorNumElements() / 2);
7107
7108 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
7109
7110 // Insert the 128-bit vector.
7111 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
7112 DAG.getConstant(0, MVT::i32),
7113 DAG, dl);
7114 }
7115
Chris Lattnerf172ecd2010-07-04 23:07:25 +00007116 if (Op.getValueType() == MVT::v1i64 &&
7117 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00007118 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00007119
Owen Anderson825b72b2009-08-11 20:47:22 +00007120 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00007121 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
7122 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007123 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00007124 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007125}
7126
David Greene91585092011-01-26 15:38:49 +00007127// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
7128// a simple subregister reference or explicit instructions to grab
7129// upper bits of a vector.
7130SDValue
7131X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7132 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00007133 DebugLoc dl = Op.getNode()->getDebugLoc();
7134 SDValue Vec = Op.getNode()->getOperand(0);
7135 SDValue Idx = Op.getNode()->getOperand(1);
7136
7137 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
7138 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
7139 return Extract128BitVector(Vec, Idx, DAG, dl);
7140 }
David Greene91585092011-01-26 15:38:49 +00007141 }
7142 return SDValue();
7143}
7144
David Greenecfe33c42011-01-26 19:13:22 +00007145// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7146// simple superregister reference or explicit instructions to insert
7147// the upper bits of a vector.
7148SDValue
7149X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7150 if (Subtarget->hasAVX()) {
7151 DebugLoc dl = Op.getNode()->getDebugLoc();
7152 SDValue Vec = Op.getNode()->getOperand(0);
7153 SDValue SubVec = Op.getNode()->getOperand(1);
7154 SDValue Idx = Op.getNode()->getOperand(2);
7155
7156 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
7157 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00007158 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007159 }
7160 }
7161 return SDValue();
7162}
7163
Bill Wendling056292f2008-09-16 21:48:12 +00007164// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7165// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7166// one of the above mentioned nodes. It has to be wrapped because otherwise
7167// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7168// be used to form addressing mode. These wrapped nodes will be selected
7169// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007170SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007171X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007172 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007173
Chris Lattner41621a22009-06-26 19:22:52 +00007174 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7175 // global base reg.
7176 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007177 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007178 CodeModel::Model M = getTargetMachine().getCodeModel();
7179
Chris Lattner4f066492009-07-11 20:29:19 +00007180 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007181 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007182 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007183 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007184 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007185 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007186 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007187
Evan Cheng1606e8e2009-03-13 07:51:59 +00007188 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007189 CP->getAlignment(),
7190 CP->getOffset(), OpFlag);
7191 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007192 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007193 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007194 if (OpFlag) {
7195 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007196 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007197 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007198 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007199 }
7200
7201 return Result;
7202}
7203
Dan Gohmand858e902010-04-17 15:26:15 +00007204SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007205 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007206
Chris Lattner18c59872009-06-27 04:16:01 +00007207 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7208 // global base reg.
7209 unsigned char OpFlag = 0;
7210 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007211 CodeModel::Model M = getTargetMachine().getCodeModel();
7212
Chris Lattner4f066492009-07-11 20:29:19 +00007213 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007214 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007215 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007216 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007217 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007218 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007219 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007220
Chris Lattner18c59872009-06-27 04:16:01 +00007221 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7222 OpFlag);
7223 DebugLoc DL = JT->getDebugLoc();
7224 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007225
Chris Lattner18c59872009-06-27 04:16:01 +00007226 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007227 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007228 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7229 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007230 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007231 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007232
Chris Lattner18c59872009-06-27 04:16:01 +00007233 return Result;
7234}
7235
7236SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007237X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007238 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007239
Chris Lattner18c59872009-06-27 04:16:01 +00007240 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7241 // global base reg.
7242 unsigned char OpFlag = 0;
7243 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007244 CodeModel::Model M = getTargetMachine().getCodeModel();
7245
Chris Lattner4f066492009-07-11 20:29:19 +00007246 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007247 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7248 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7249 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007250 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007251 } else if (Subtarget->isPICStyleGOT()) {
7252 OpFlag = X86II::MO_GOT;
7253 } else if (Subtarget->isPICStyleStubPIC()) {
7254 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7255 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7256 OpFlag = X86II::MO_DARWIN_NONLAZY;
7257 }
Eric Christopherfd179292009-08-27 18:07:15 +00007258
Chris Lattner18c59872009-06-27 04:16:01 +00007259 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007260
Chris Lattner18c59872009-06-27 04:16:01 +00007261 DebugLoc DL = Op.getDebugLoc();
7262 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007263
7264
Chris Lattner18c59872009-06-27 04:16:01 +00007265 // With PIC, the address is actually $g + Offset.
7266 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007267 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007268 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7269 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007270 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007271 Result);
7272 }
Eric Christopherfd179292009-08-27 18:07:15 +00007273
Eli Friedman586272d2011-08-11 01:48:05 +00007274 // For symbols that require a load from a stub to get the address, emit the
7275 // load.
7276 if (isGlobalStubReference(OpFlag))
7277 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
7278 MachinePointerInfo::getGOT(), false, false, 0);
7279
Chris Lattner18c59872009-06-27 04:16:01 +00007280 return Result;
7281}
7282
Dan Gohman475871a2008-07-27 21:46:04 +00007283SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007284X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007285 // Create the TargetBlockAddressAddress node.
7286 unsigned char OpFlags =
7287 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007288 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007289 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007290 DebugLoc dl = Op.getDebugLoc();
7291 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7292 /*isTarget=*/true, OpFlags);
7293
Dan Gohmanf705adb2009-10-30 01:28:02 +00007294 if (Subtarget->isPICStyleRIPRel() &&
7295 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007296 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7297 else
7298 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007299
Dan Gohman29cbade2009-11-20 23:18:13 +00007300 // With PIC, the address is actually $g + Offset.
7301 if (isGlobalRelativeToPICBase(OpFlags)) {
7302 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7303 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7304 Result);
7305 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007306
7307 return Result;
7308}
7309
7310SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007311X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007312 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007313 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007314 // Create the TargetGlobalAddress node, folding in the constant
7315 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007316 unsigned char OpFlags =
7317 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007318 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007319 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007320 if (OpFlags == X86II::MO_NO_FLAG &&
7321 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007322 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007323 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007324 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007325 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007326 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007327 }
Eric Christopherfd179292009-08-27 18:07:15 +00007328
Chris Lattner4f066492009-07-11 20:29:19 +00007329 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007330 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007331 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7332 else
7333 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007334
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007335 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007336 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007337 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7338 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007339 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007340 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007341
Chris Lattner36c25012009-07-10 07:34:39 +00007342 // For globals that require a load from a stub to get the address, emit the
7343 // load.
7344 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007345 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00007346 MachinePointerInfo::getGOT(), false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007347
Dan Gohman6520e202008-10-18 02:06:02 +00007348 // If there was a non-zero offset that we didn't fold, create an explicit
7349 // addition for it.
7350 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007351 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007352 DAG.getConstant(Offset, getPointerTy()));
7353
Evan Cheng0db9fe62006-04-25 20:13:52 +00007354 return Result;
7355}
7356
Evan Chengda43bcf2008-09-24 00:05:32 +00007357SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007358X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007359 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007360 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007361 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007362}
7363
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007364static SDValue
7365GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007366 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007367 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007368 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007369 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007370 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007371 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007372 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007373 GA->getOffset(),
7374 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007375 if (InFlag) {
7376 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007377 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007378 } else {
7379 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007380 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007381 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007382
7383 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007384 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007385
Rafael Espindola15f1b662009-04-24 12:59:40 +00007386 SDValue Flag = Chain.getValue(1);
7387 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007388}
7389
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007390// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007391static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007392LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007393 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007394 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007395 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7396 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007397 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007398 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007399 InFlag = Chain.getValue(1);
7400
Chris Lattnerb903bed2009-06-26 21:20:29 +00007401 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007402}
7403
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007404// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007405static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007406LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007407 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007408 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7409 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007410}
7411
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007412// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7413// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007414static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007415 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00007416 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007417 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007418
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007419 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7420 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7421 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007422
Michael J. Spencerec38de22010-10-10 22:04:20 +00007423 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007424 DAG.getIntPtrConstant(0),
7425 MachinePointerInfo(Ptr), false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007426
Chris Lattnerb903bed2009-06-26 21:20:29 +00007427 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007428 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7429 // initialexec.
7430 unsigned WrapperKind = X86ISD::Wrapper;
7431 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007432 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00007433 } else if (is64Bit) {
7434 assert(model == TLSModel::InitialExec);
7435 OperandFlags = X86II::MO_GOTTPOFF;
7436 WrapperKind = X86ISD::WrapperRIP;
7437 } else {
7438 assert(model == TLSModel::InitialExec);
7439 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00007440 }
Eric Christopherfd179292009-08-27 18:07:15 +00007441
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007442 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7443 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007444 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007445 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007446 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007447 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007448
Rafael Espindola9a580232009-02-27 13:37:18 +00007449 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007450 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00007451 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007452
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007453 // The address of the thread local variable is the add of the thread
7454 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007455 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007456}
7457
Dan Gohman475871a2008-07-27 21:46:04 +00007458SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007459X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007460
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007461 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007462 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007463
Eric Christopher30ef0e52010-06-03 04:07:48 +00007464 if (Subtarget->isTargetELF()) {
7465 // TODO: implement the "local dynamic" model
7466 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00007467
Eric Christopher30ef0e52010-06-03 04:07:48 +00007468 // If GV is an alias then use the aliasee for determining
7469 // thread-localness.
7470 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7471 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007472
7473 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00007474 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007475
Eric Christopher30ef0e52010-06-03 04:07:48 +00007476 switch (model) {
7477 case TLSModel::GeneralDynamic:
7478 case TLSModel::LocalDynamic: // not implemented
7479 if (Subtarget->is64Bit())
7480 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7481 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007482
Eric Christopher30ef0e52010-06-03 04:07:48 +00007483 case TLSModel::InitialExec:
7484 case TLSModel::LocalExec:
7485 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7486 Subtarget->is64Bit());
7487 }
7488 } else if (Subtarget->isTargetDarwin()) {
7489 // Darwin only has one model of TLS. Lower to that.
7490 unsigned char OpFlag = 0;
7491 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7492 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007493
Eric Christopher30ef0e52010-06-03 04:07:48 +00007494 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7495 // global base reg.
7496 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7497 !Subtarget->is64Bit();
7498 if (PIC32)
7499 OpFlag = X86II::MO_TLVP_PIC_BASE;
7500 else
7501 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007502 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007503 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007504 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007505 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007506 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007507
Eric Christopher30ef0e52010-06-03 04:07:48 +00007508 // With PIC32, the address is actually $g + Offset.
7509 if (PIC32)
7510 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7511 DAG.getNode(X86ISD::GlobalBaseReg,
7512 DebugLoc(), getPointerTy()),
7513 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007514
Eric Christopher30ef0e52010-06-03 04:07:48 +00007515 // Lowering the machine isd will make sure everything is in the right
7516 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007517 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007518 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007519 SDValue Args[] = { Chain, Offset };
7520 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007521
Eric Christopher30ef0e52010-06-03 04:07:48 +00007522 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7523 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7524 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007525
Eric Christopher30ef0e52010-06-03 04:07:48 +00007526 // And our return value (tls address) is in the standard call return value
7527 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007528 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
7529 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007530 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007531
Eric Christopher30ef0e52010-06-03 04:07:48 +00007532 assert(false &&
7533 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00007534
Torok Edwinc23197a2009-07-14 16:55:14 +00007535 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00007536 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007537}
7538
Evan Cheng0db9fe62006-04-25 20:13:52 +00007539
Nadav Rotem43012222011-05-11 08:12:09 +00007540/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00007541/// take a 2 x i32 value to shift plus a shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +00007542SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00007543 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007544 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007545 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007546 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007547 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007548 SDValue ShOpLo = Op.getOperand(0);
7549 SDValue ShOpHi = Op.getOperand(1);
7550 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007551 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007552 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007553 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007554
Dan Gohman475871a2008-07-27 21:46:04 +00007555 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007556 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007557 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7558 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007559 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007560 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7561 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007562 }
Evan Chenge3413162006-01-09 18:33:28 +00007563
Owen Anderson825b72b2009-08-11 20:47:22 +00007564 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7565 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007566 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007567 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007568
Dan Gohman475871a2008-07-27 21:46:04 +00007569 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007570 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007571 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7572 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007573
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007574 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007575 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7576 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007577 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007578 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7579 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007580 }
7581
Dan Gohman475871a2008-07-27 21:46:04 +00007582 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007583 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007584}
Evan Chenga3195e82006-01-12 22:54:21 +00007585
Dan Gohmand858e902010-04-17 15:26:15 +00007586SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7587 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007588 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007589
Dale Johannesen0488fb62010-09-30 23:57:10 +00007590 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007591 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007592
Owen Anderson825b72b2009-08-11 20:47:22 +00007593 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007594 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007595
Eli Friedman36df4992009-05-27 00:47:34 +00007596 // These are really Legal; return the operand so the caller accepts it as
7597 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007598 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007599 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007600 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007601 Subtarget->is64Bit()) {
7602 return Op;
7603 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007604
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007605 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007606 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007607 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007608 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007609 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007610 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007611 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007612 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007613 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007614 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7615}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007616
Owen Andersone50ed302009-08-10 22:56:29 +00007617SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007618 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007619 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007620 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007621 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007622 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007623 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007624 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007625 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007626 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007627 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007628
Chris Lattner492a43e2010-09-22 01:28:21 +00007629 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007630
Stuart Hastings84be9582011-06-02 15:57:11 +00007631 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7632 MachineMemOperand *MMO;
7633 if (FI) {
7634 int SSFI = FI->getIndex();
7635 MMO =
7636 DAG.getMachineFunction()
7637 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7638 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7639 } else {
7640 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7641 StackSlot = StackSlot.getOperand(1);
7642 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007643 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007644 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7645 X86ISD::FILD, DL,
7646 Tys, Ops, array_lengthof(Ops),
7647 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007648
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007649 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007650 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007651 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007652
7653 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7654 // shouldn't be necessary except that RFP cannot be live across
7655 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007656 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007657 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7658 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007659 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007660 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007661 SDValue Ops[] = {
7662 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7663 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007664 MachineMemOperand *MMO =
7665 DAG.getMachineFunction()
7666 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007667 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007668
Chris Lattner492a43e2010-09-22 01:28:21 +00007669 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7670 Ops, array_lengthof(Ops),
7671 Op.getValueType(), MMO);
7672 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007673 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007674 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007675 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007676
Evan Cheng0db9fe62006-04-25 20:13:52 +00007677 return Result;
7678}
7679
Bill Wendling8b8a6362009-01-17 03:56:04 +00007680// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007681SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7682 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00007683 // This algorithm is not obvious. Here it is in C code, more or less:
7684 /*
7685 double uint64_to_double( uint32_t hi, uint32_t lo ) {
7686 static const __m128i exp = { 0x4330000045300000ULL, 0 };
7687 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00007688
Bill Wendling8b8a6362009-01-17 03:56:04 +00007689 // Copy ints to xmm registers.
7690 __m128i xh = _mm_cvtsi32_si128( hi );
7691 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00007692
Bill Wendling8b8a6362009-01-17 03:56:04 +00007693 // Combine into low half of a single xmm register.
7694 __m128i x = _mm_unpacklo_epi32( xh, xl );
7695 __m128d d;
7696 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00007697
Bill Wendling8b8a6362009-01-17 03:56:04 +00007698 // Merge in appropriate exponents to give the integer bits the right
7699 // magnitude.
7700 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00007701
Bill Wendling8b8a6362009-01-17 03:56:04 +00007702 // Subtract away the biases to deal with the IEEE-754 double precision
7703 // implicit 1.
7704 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00007705
Bill Wendling8b8a6362009-01-17 03:56:04 +00007706 // All conversions up to here are exact. The correctly rounded result is
7707 // calculated using the current rounding mode using the following
7708 // horizontal add.
7709 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
7710 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
7711 // store doesn't really need to be here (except
7712 // maybe to zero the other double)
7713 return sd;
7714 }
7715 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007716
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007717 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007718 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007719
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007720 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00007721 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00007722 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
7723 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
7724 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
7725 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007726 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007727 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007728
Bill Wendling8b8a6362009-01-17 03:56:04 +00007729 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00007730 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007731 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00007732 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007733 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007734 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007735 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007736
Owen Anderson825b72b2009-08-11 20:47:22 +00007737 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7738 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00007739 Op.getOperand(0),
7740 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007741 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7742 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00007743 Op.getOperand(0),
7744 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007745 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
7746 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007747 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007748 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00007749 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007750 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck2);
Owen Anderson825b72b2009-08-11 20:47:22 +00007751 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007752 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007753 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00007754 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007755
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007756 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00007757 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00007758 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
7759 DAG.getUNDEF(MVT::v2f64), ShufMask);
7760 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
7761 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007762 DAG.getIntPtrConstant(0));
7763}
7764
Bill Wendling8b8a6362009-01-17 03:56:04 +00007765// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007766SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7767 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007768 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007769 // FP constant to bias correct the final result.
7770 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007771 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007772
7773 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007774 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007775 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007776
Eli Friedmanf3704762011-08-29 21:15:46 +00007777 // Zero out the upper parts of the register.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00007778 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget->hasXMMInt(),
7779 DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007780
Owen Anderson825b72b2009-08-11 20:47:22 +00007781 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007782 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007783 DAG.getIntPtrConstant(0));
7784
7785 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007786 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007787 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007788 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007789 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007790 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007791 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007792 MVT::v2f64, Bias)));
7793 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007794 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007795 DAG.getIntPtrConstant(0));
7796
7797 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007798 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007799
7800 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007801 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007802
Owen Anderson825b72b2009-08-11 20:47:22 +00007803 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007804 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007805 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007806 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007807 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007808 }
7809
7810 // Handle final rounding.
7811 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007812}
7813
Dan Gohmand858e902010-04-17 15:26:15 +00007814SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7815 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007816 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007817 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007818
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007819 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007820 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7821 // the optimization here.
7822 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007823 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007824
Owen Andersone50ed302009-08-10 22:56:29 +00007825 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007826 EVT DstVT = Op.getValueType();
7827 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007828 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007829 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007830 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007831
7832 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007833 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007834 if (SrcVT == MVT::i32) {
7835 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7836 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7837 getPointerTy(), StackSlot, WordOff);
7838 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007839 StackSlot, MachinePointerInfo(),
7840 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007841 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007842 OffsetSlot, MachinePointerInfo(),
7843 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007844 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7845 return Fild;
7846 }
7847
7848 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7849 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007850 StackSlot, MachinePointerInfo(),
7851 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007852 // For i64 source, we need to add the appropriate power of 2 if the input
7853 // was negative. This is the same as the optimization in
7854 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7855 // we must be careful to do the computation in x87 extended precision, not
7856 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007857 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7858 MachineMemOperand *MMO =
7859 DAG.getMachineFunction()
7860 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7861 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007862
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007863 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7864 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007865 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7866 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007867
7868 APInt FF(32, 0x5F800000ULL);
7869
7870 // Check whether the sign bit is set.
7871 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7872 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7873 ISD::SETLT);
7874
7875 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7876 SDValue FudgePtr = DAG.getConstantPool(
7877 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7878 getPointerTy());
7879
7880 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7881 SDValue Zero = DAG.getIntPtrConstant(0);
7882 SDValue Four = DAG.getIntPtrConstant(4);
7883 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7884 Zero, Four);
7885 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7886
7887 // Load the value out, extending it from f32 to f80.
7888 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007889 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007890 FudgePtr, MachinePointerInfo::getConstantPool(),
7891 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007892 // Extend everything to 80 bits to force it to be done on x87.
7893 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7894 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007895}
7896
Dan Gohman475871a2008-07-27 21:46:04 +00007897std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00007898FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00007899 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007900
Owen Andersone50ed302009-08-10 22:56:29 +00007901 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007902
7903 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007904 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7905 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007906 }
7907
Owen Anderson825b72b2009-08-11 20:47:22 +00007908 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7909 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00007910 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007911
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007912 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007913 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007914 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007915 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007916 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007917 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007918 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007919 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007920
Evan Cheng87c89352007-10-15 20:11:21 +00007921 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
7922 // stack slot.
7923 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007924 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007925 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007926 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007927
Michael J. Spencerec38de22010-10-10 22:04:20 +00007928
7929
Evan Cheng0db9fe62006-04-25 20:13:52 +00007930 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00007931 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007932 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007933 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7934 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7935 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007936 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007937
Dan Gohman475871a2008-07-27 21:46:04 +00007938 SDValue Chain = DAG.getEntryNode();
7939 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007940 EVT TheVT = Op.getOperand(0).getValueType();
7941 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007942 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007943 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007944 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007945 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007946 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007947 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007948 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007949 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007950
Chris Lattner492a43e2010-09-22 01:28:21 +00007951 MachineMemOperand *MMO =
7952 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7953 MachineMemOperand::MOLoad, MemSize, MemSize);
7954 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7955 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007956 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007957 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007958 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7959 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007960
Chris Lattner07290932010-09-22 01:05:16 +00007961 MachineMemOperand *MMO =
7962 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7963 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007964
Evan Cheng0db9fe62006-04-25 20:13:52 +00007965 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00007966 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00007967 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7968 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00007969
Chris Lattner27a6c732007-11-24 07:07:01 +00007970 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007971}
7972
Dan Gohmand858e902010-04-17 15:26:15 +00007973SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7974 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007975 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007976 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007977
Eli Friedman948e95a2009-05-23 09:59:16 +00007978 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00007979 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007980 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7981 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007982
Chris Lattner27a6c732007-11-24 07:07:01 +00007983 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007984 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Chris Lattner51abfe42010-09-21 06:02:19 +00007985 FIST, StackSlot, MachinePointerInfo(), false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00007986}
7987
Dan Gohmand858e902010-04-17 15:26:15 +00007988SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7989 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00007990 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
7991 SDValue FIST = Vals.first, StackSlot = Vals.second;
7992 assert(FIST.getNode() && "Unexpected failure");
7993
7994 // Load the result.
7995 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Chris Lattner51abfe42010-09-21 06:02:19 +00007996 FIST, StackSlot, MachinePointerInfo(), false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007997}
7998
Dan Gohmand858e902010-04-17 15:26:15 +00007999SDValue X86TargetLowering::LowerFABS(SDValue Op,
8000 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008001 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008002 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008003 EVT VT = Op.getValueType();
8004 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008005 if (VT.isVector())
8006 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00008007 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008008 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008009 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00008010 CV.push_back(C);
8011 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008012 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008013 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00008014 CV.push_back(C);
8015 CV.push_back(C);
8016 CV.push_back(C);
8017 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008018 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008019 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008020 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008021 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008022 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00008023 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008024 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008025}
8026
Dan Gohmand858e902010-04-17 15:26:15 +00008027SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008028 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008029 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008030 EVT VT = Op.getValueType();
8031 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00008032 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00008033 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00008034 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008035 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008036 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00008037 CV.push_back(C);
8038 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008039 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008040 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00008041 CV.push_back(C);
8042 CV.push_back(C);
8043 CV.push_back(C);
8044 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008045 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008046 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008047 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008048 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008049 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00008050 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00008051 if (VT.isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008052 return DAG.getNode(ISD::BITCAST, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008053 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008054 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00008055 Op.getOperand(0)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008056 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00008057 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00008058 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00008059 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008060}
8061
Dan Gohmand858e902010-04-17 15:26:15 +00008062SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008063 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00008064 SDValue Op0 = Op.getOperand(0);
8065 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008066 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008067 EVT VT = Op.getValueType();
8068 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00008069
8070 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008071 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008072 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008073 SrcVT = VT;
8074 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008075 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008076 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008077 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008078 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008079 }
8080
8081 // At this point the operands and the result should have the same
8082 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00008083
Evan Cheng68c47cb2007-01-05 07:55:56 +00008084 // First get the sign bit of second operand.
8085 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008086 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008087 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
8088 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008089 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008090 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
8091 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8092 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8093 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008094 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008095 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008096 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008097 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008098 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00008099 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008100 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008101
8102 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008103 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008104 // Op0 is MVT::f32, Op1 is MVT::f64.
8105 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
8106 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
8107 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008108 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00008109 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00008110 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008111 }
8112
Evan Cheng73d6cf12007-01-05 21:37:56 +00008113 // Clear first operand sign bit.
8114 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00008115 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008116 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
8117 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008118 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008119 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
8120 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8121 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8122 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008123 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008124 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008125 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008126 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008127 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00008128 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008129 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008130
8131 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008132 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008133}
8134
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008135SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
8136 SDValue N0 = Op.getOperand(0);
8137 DebugLoc dl = Op.getDebugLoc();
8138 EVT VT = Op.getValueType();
8139
8140 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8141 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8142 DAG.getConstant(1, VT));
8143 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8144}
8145
Dan Gohman076aee32009-03-04 19:44:21 +00008146/// Emit nodes that will be selected as "test Op0,Op0", or something
8147/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008148SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008149 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008150 DebugLoc dl = Op.getDebugLoc();
8151
Dan Gohman31125812009-03-07 01:58:32 +00008152 // CF and OF aren't always set the way we want. Determine which
8153 // of these we need.
8154 bool NeedCF = false;
8155 bool NeedOF = false;
8156 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008157 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008158 case X86::COND_A: case X86::COND_AE:
8159 case X86::COND_B: case X86::COND_BE:
8160 NeedCF = true;
8161 break;
8162 case X86::COND_G: case X86::COND_GE:
8163 case X86::COND_L: case X86::COND_LE:
8164 case X86::COND_O: case X86::COND_NO:
8165 NeedOF = true;
8166 break;
Dan Gohman31125812009-03-07 01:58:32 +00008167 }
8168
Dan Gohman076aee32009-03-04 19:44:21 +00008169 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008170 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8171 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008172 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8173 // Emit a CMP with 0, which is the TEST pattern.
8174 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8175 DAG.getConstant(0, Op.getValueType()));
8176
8177 unsigned Opcode = 0;
8178 unsigned NumOperands = 0;
8179 switch (Op.getNode()->getOpcode()) {
8180 case ISD::ADD:
8181 // Due to an isel shortcoming, be conservative if this add is likely to be
8182 // selected as part of a load-modify-store instruction. When the root node
8183 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8184 // uses of other nodes in the match, such as the ADD in this case. This
8185 // leads to the ADD being left around and reselected, with the result being
8186 // two adds in the output. Alas, even if none our users are stores, that
8187 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8188 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8189 // climbing the DAG back to the root, and it doesn't seem to be worth the
8190 // effort.
8191 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman076aee32009-03-04 19:44:21 +00008192 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008193 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
8194 goto default_case;
8195
8196 if (ConstantSDNode *C =
8197 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8198 // An add of one will be selected as an INC.
8199 if (C->getAPIntValue() == 1) {
8200 Opcode = X86ISD::INC;
8201 NumOperands = 1;
8202 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008203 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008204
8205 // An add of negative one (subtract of one) will be selected as a DEC.
8206 if (C->getAPIntValue().isAllOnesValue()) {
8207 Opcode = X86ISD::DEC;
8208 NumOperands = 1;
8209 break;
8210 }
Dan Gohman076aee32009-03-04 19:44:21 +00008211 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008212
8213 // Otherwise use a regular EFLAGS-setting add.
8214 Opcode = X86ISD::ADD;
8215 NumOperands = 2;
8216 break;
8217 case ISD::AND: {
8218 // If the primary and result isn't used, don't bother using X86ISD::AND,
8219 // because a TEST instruction will be better.
8220 bool NonFlagUse = false;
8221 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8222 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8223 SDNode *User = *UI;
8224 unsigned UOpNo = UI.getOperandNo();
8225 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8226 // Look pass truncate.
8227 UOpNo = User->use_begin().getOperandNo();
8228 User = *User->use_begin();
8229 }
8230
8231 if (User->getOpcode() != ISD::BRCOND &&
8232 User->getOpcode() != ISD::SETCC &&
8233 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8234 NonFlagUse = true;
8235 break;
8236 }
Dan Gohman076aee32009-03-04 19:44:21 +00008237 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008238
8239 if (!NonFlagUse)
8240 break;
8241 }
8242 // FALL THROUGH
8243 case ISD::SUB:
8244 case ISD::OR:
8245 case ISD::XOR:
8246 // Due to the ISEL shortcoming noted above, be conservative if this op is
8247 // likely to be selected as part of a load-modify-store instruction.
8248 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8249 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8250 if (UI->getOpcode() == ISD::STORE)
8251 goto default_case;
8252
8253 // Otherwise use a regular EFLAGS-setting instruction.
8254 switch (Op.getNode()->getOpcode()) {
8255 default: llvm_unreachable("unexpected operator!");
8256 case ISD::SUB: Opcode = X86ISD::SUB; break;
8257 case ISD::OR: Opcode = X86ISD::OR; break;
8258 case ISD::XOR: Opcode = X86ISD::XOR; break;
8259 case ISD::AND: Opcode = X86ISD::AND; break;
8260 }
8261
8262 NumOperands = 2;
8263 break;
8264 case X86ISD::ADD:
8265 case X86ISD::SUB:
8266 case X86ISD::INC:
8267 case X86ISD::DEC:
8268 case X86ISD::OR:
8269 case X86ISD::XOR:
8270 case X86ISD::AND:
8271 return SDValue(Op.getNode(), 1);
8272 default:
8273 default_case:
8274 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008275 }
8276
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008277 if (Opcode == 0)
8278 // Emit a CMP with 0, which is the TEST pattern.
8279 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8280 DAG.getConstant(0, Op.getValueType()));
8281
8282 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8283 SmallVector<SDValue, 4> Ops;
8284 for (unsigned i = 0; i != NumOperands; ++i)
8285 Ops.push_back(Op.getOperand(i));
8286
8287 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8288 DAG.ReplaceAllUsesWith(Op, New);
8289 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008290}
8291
8292/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8293/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008294SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008295 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008296 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8297 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008298 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008299
8300 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008301 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008302}
8303
Evan Chengd40d03e2010-01-06 19:38:29 +00008304/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8305/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008306SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8307 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008308 SDValue Op0 = And.getOperand(0);
8309 SDValue Op1 = And.getOperand(1);
8310 if (Op0.getOpcode() == ISD::TRUNCATE)
8311 Op0 = Op0.getOperand(0);
8312 if (Op1.getOpcode() == ISD::TRUNCATE)
8313 Op1 = Op1.getOperand(0);
8314
Evan Chengd40d03e2010-01-06 19:38:29 +00008315 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008316 if (Op1.getOpcode() == ISD::SHL)
8317 std::swap(Op0, Op1);
8318 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008319 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8320 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008321 // If we looked past a truncate, check that it's only truncating away
8322 // known zeros.
8323 unsigned BitWidth = Op0.getValueSizeInBits();
8324 unsigned AndBitWidth = And.getValueSizeInBits();
8325 if (BitWidth > AndBitWidth) {
8326 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
8327 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
8328 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8329 return SDValue();
8330 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008331 LHS = Op1;
8332 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008333 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008334 } else if (Op1.getOpcode() == ISD::Constant) {
8335 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
8336 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00008337 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
8338 LHS = AndLHS.getOperand(0);
8339 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008340 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008341 }
Evan Cheng0488db92007-09-25 01:57:46 +00008342
Evan Chengd40d03e2010-01-06 19:38:29 +00008343 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008344 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008345 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008346 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008347 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008348 // Also promote i16 to i32 for performance / code size reason.
8349 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008350 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008351 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008352
Evan Chengd40d03e2010-01-06 19:38:29 +00008353 // If the operand types disagree, extend the shift amount to match. Since
8354 // BT ignores high bits (like shifts) we can use anyextend.
8355 if (LHS.getValueType() != RHS.getValueType())
8356 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008357
Evan Chengd40d03e2010-01-06 19:38:29 +00008358 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8359 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8360 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8361 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008362 }
8363
Evan Cheng54de3ea2010-01-05 06:52:31 +00008364 return SDValue();
8365}
8366
Dan Gohmand858e902010-04-17 15:26:15 +00008367SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008368
8369 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8370
Evan Cheng54de3ea2010-01-05 06:52:31 +00008371 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8372 SDValue Op0 = Op.getOperand(0);
8373 SDValue Op1 = Op.getOperand(1);
8374 DebugLoc dl = Op.getDebugLoc();
8375 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8376
8377 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008378 // Lower (X & (1 << N)) == 0 to BT(X, N).
8379 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8380 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008381 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008382 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008383 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008384 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8385 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8386 if (NewSetCC.getNode())
8387 return NewSetCC;
8388 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008389
Chris Lattner481eebc2010-12-19 21:23:48 +00008390 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8391 // these.
8392 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008393 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008394 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8395 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008396
Chris Lattner481eebc2010-12-19 21:23:48 +00008397 // If the input is a setcc, then reuse the input setcc or use a new one with
8398 // the inverted condition.
8399 if (Op0.getOpcode() == X86ISD::SETCC) {
8400 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8401 bool Invert = (CC == ISD::SETNE) ^
8402 cast<ConstantSDNode>(Op1)->isNullValue();
8403 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008404
Evan Cheng2c755ba2010-02-27 07:36:59 +00008405 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008406 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8407 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8408 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008409 }
8410
Evan Chenge5b51ac2010-04-17 06:13:15 +00008411 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008412 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008413 if (X86CC == X86::COND_INVALID)
8414 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008415
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008416 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008417 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008418 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008419}
8420
Craig Topper89af15e2011-09-18 08:03:58 +00008421// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008422// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008423static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008424 EVT VT = Op.getValueType();
8425
Duncan Sands28b77e92011-09-06 19:07:46 +00008426 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008427 "Unsupported value type for operation");
8428
8429 int NumElems = VT.getVectorNumElements();
8430 DebugLoc dl = Op.getDebugLoc();
8431 SDValue CC = Op.getOperand(2);
8432 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
8433 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
8434
8435 // Extract the LHS vectors
8436 SDValue LHS = Op.getOperand(0);
8437 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
8438 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
8439
8440 // Extract the RHS vectors
8441 SDValue RHS = Op.getOperand(1);
8442 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
8443 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
8444
8445 // Issue the operation on the smaller types and concatenate the result back
8446 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8447 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8448 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8449 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8450 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8451}
8452
8453
Dan Gohmand858e902010-04-17 15:26:15 +00008454SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008455 SDValue Cond;
8456 SDValue Op0 = Op.getOperand(0);
8457 SDValue Op1 = Op.getOperand(1);
8458 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008459 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008460 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8461 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008462 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008463
8464 if (isFP) {
8465 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008466 EVT EltVT = Op0.getValueType().getVectorElementType();
8467 assert(EltVT == MVT::f32 || EltVT == MVT::f64);
8468
8469 unsigned Opc = EltVT == MVT::f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00008470 bool Swap = false;
8471
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008472 // SSE Condition code mapping:
8473 // 0 - EQ
8474 // 1 - LT
8475 // 2 - LE
8476 // 3 - UNORD
8477 // 4 - NEQ
8478 // 5 - NLT
8479 // 6 - NLE
8480 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008481 switch (SetCCOpcode) {
8482 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008483 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008484 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008485 case ISD::SETOGT:
8486 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008487 case ISD::SETLT:
8488 case ISD::SETOLT: SSECC = 1; break;
8489 case ISD::SETOGE:
8490 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008491 case ISD::SETLE:
8492 case ISD::SETOLE: SSECC = 2; break;
8493 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008494 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008495 case ISD::SETNE: SSECC = 4; break;
8496 case ISD::SETULE: Swap = true;
8497 case ISD::SETUGE: SSECC = 5; break;
8498 case ISD::SETULT: Swap = true;
8499 case ISD::SETUGT: SSECC = 6; break;
8500 case ISD::SETO: SSECC = 7; break;
8501 }
8502 if (Swap)
8503 std::swap(Op0, Op1);
8504
Nate Begemanfb8ead02008-07-25 19:05:58 +00008505 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008506 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008507 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008508 SDValue UNORD, EQ;
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008509 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
8510 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008511 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008512 }
8513 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008514 SDValue ORD, NEQ;
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008515 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
8516 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008517 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008518 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008519 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008520 }
8521 // Handle all other FP comparisons here.
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008522 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008523 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008524
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008525 // Break 256-bit integer vector compare into smaller ones.
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008526 if (!isFP && VT.getSizeInBits() == 256)
Craig Topper89af15e2011-09-18 08:03:58 +00008527 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008528
Nate Begeman30a0de92008-07-17 16:51:19 +00008529 // We are handling one of the integer comparisons here. Since SSE only has
8530 // GT and EQ comparisons for integer, swapping operands and multiple
8531 // operations may be required for some comparisons.
8532 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
8533 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008534
Owen Anderson825b72b2009-08-11 20:47:22 +00008535 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00008536 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00008537 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
Owen Anderson825b72b2009-08-11 20:47:22 +00008538 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
Owen Anderson825b72b2009-08-11 20:47:22 +00008539 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
8540 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008541 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008542
Nate Begeman30a0de92008-07-17 16:51:19 +00008543 switch (SetCCOpcode) {
8544 default: break;
8545 case ISD::SETNE: Invert = true;
8546 case ISD::SETEQ: Opc = EQOpc; break;
8547 case ISD::SETLT: Swap = true;
8548 case ISD::SETGT: Opc = GTOpc; break;
8549 case ISD::SETGE: Swap = true;
8550 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
8551 case ISD::SETULT: Swap = true;
8552 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
8553 case ISD::SETUGE: Swap = true;
8554 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
8555 }
8556 if (Swap)
8557 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008558
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008559 // Check that the operation in question is available (most are plain SSE2,
8560 // but PCMPGTQ and PCMPEQQ have different requirements).
8561 if (Opc == X86ISD::PCMPGTQ && !Subtarget->hasSSE42() && !Subtarget->hasAVX())
8562 return SDValue();
8563 if (Opc == X86ISD::PCMPEQQ && !Subtarget->hasSSE41() && !Subtarget->hasAVX())
8564 return SDValue();
8565
Nate Begeman30a0de92008-07-17 16:51:19 +00008566 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8567 // bits of the inputs before performing those operations.
8568 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008569 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008570 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8571 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008572 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008573 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8574 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008575 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8576 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008577 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008578
Dale Johannesenace16102009-02-03 19:33:06 +00008579 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008580
8581 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008582 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008583 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008584
Nate Begeman30a0de92008-07-17 16:51:19 +00008585 return Result;
8586}
Evan Cheng0488db92007-09-25 01:57:46 +00008587
Evan Cheng370e5342008-12-03 08:38:43 +00008588// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008589static bool isX86LogicalCmp(SDValue Op) {
8590 unsigned Opc = Op.getNode()->getOpcode();
8591 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8592 return true;
8593 if (Op.getResNo() == 1 &&
8594 (Opc == X86ISD::ADD ||
8595 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008596 Opc == X86ISD::ADC ||
8597 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008598 Opc == X86ISD::SMUL ||
8599 Opc == X86ISD::UMUL ||
8600 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008601 Opc == X86ISD::DEC ||
8602 Opc == X86ISD::OR ||
8603 Opc == X86ISD::XOR ||
8604 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008605 return true;
8606
Chris Lattner9637d5b2010-12-05 07:49:54 +00008607 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8608 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008609
Dan Gohman076aee32009-03-04 19:44:21 +00008610 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008611}
8612
Chris Lattnera2b56002010-12-05 01:23:24 +00008613static bool isZero(SDValue V) {
8614 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8615 return C && C->isNullValue();
8616}
8617
Chris Lattner96908b12010-12-05 02:00:51 +00008618static bool isAllOnes(SDValue V) {
8619 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8620 return C && C->isAllOnesValue();
8621}
8622
Dan Gohmand858e902010-04-17 15:26:15 +00008623SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008624 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008625 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008626 SDValue Op1 = Op.getOperand(1);
8627 SDValue Op2 = Op.getOperand(2);
8628 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008629 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008630
Dan Gohman1a492952009-10-20 16:22:37 +00008631 if (Cond.getOpcode() == ISD::SETCC) {
8632 SDValue NewCond = LowerSETCC(Cond, DAG);
8633 if (NewCond.getNode())
8634 Cond = NewCond;
8635 }
Evan Cheng734503b2006-09-11 02:19:56 +00008636
Chris Lattnera2b56002010-12-05 01:23:24 +00008637 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008638 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008639 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008640 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008641 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008642 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8643 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008644 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008645
Chris Lattnera2b56002010-12-05 01:23:24 +00008646 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008647
8648 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008649 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8650 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008651
8652 SDValue CmpOp0 = Cmp.getOperand(0);
8653 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8654 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008655
Chris Lattner96908b12010-12-05 02:00:51 +00008656 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008657 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8658 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008659
Chris Lattner96908b12010-12-05 02:00:51 +00008660 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8661 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008662
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008663 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008664 if (N2C == 0 || !N2C->isNullValue())
8665 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8666 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008667 }
8668 }
8669
Chris Lattnera2b56002010-12-05 01:23:24 +00008670 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008671 if (Cond.getOpcode() == ISD::AND &&
8672 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8673 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008674 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008675 Cond = Cond.getOperand(0);
8676 }
8677
Evan Cheng3f41d662007-10-08 22:16:29 +00008678 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8679 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00008680 if (Cond.getOpcode() == X86ISD::SETCC ||
8681 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008682 CC = Cond.getOperand(0);
8683
Dan Gohman475871a2008-07-27 21:46:04 +00008684 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008685 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008686 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008687
Evan Cheng3f41d662007-10-08 22:16:29 +00008688 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008689 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008690 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008691 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008692
Chris Lattnerd1980a52009-03-12 06:52:53 +00008693 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8694 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008695 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008696 addTest = false;
8697 }
8698 }
8699
8700 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008701 // Look pass the truncate.
8702 if (Cond.getOpcode() == ISD::TRUNCATE)
8703 Cond = Cond.getOperand(0);
8704
8705 // We know the result of AND is compared against zero. Try to match
8706 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008707 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008708 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008709 if (NewSetCC.getNode()) {
8710 CC = NewSetCC.getOperand(0);
8711 Cond = NewSetCC.getOperand(1);
8712 addTest = false;
8713 }
8714 }
8715 }
8716
8717 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008718 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008719 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008720 }
8721
Benjamin Kramere915ff32010-12-22 23:09:28 +00008722 // a < b ? -1 : 0 -> RES = ~setcc_carry
8723 // a < b ? 0 : -1 -> RES = setcc_carry
8724 // a >= b ? -1 : 0 -> RES = setcc_carry
8725 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8726 if (Cond.getOpcode() == X86ISD::CMP) {
8727 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8728
8729 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8730 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8731 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8732 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8733 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8734 return DAG.getNOT(DL, Res, Res.getValueType());
8735 return Res;
8736 }
8737 }
8738
Evan Cheng0488db92007-09-25 01:57:46 +00008739 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8740 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008741 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008742 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008743 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008744}
8745
Evan Cheng370e5342008-12-03 08:38:43 +00008746// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8747// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8748// from the AND / OR.
8749static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8750 Opc = Op.getOpcode();
8751 if (Opc != ISD::OR && Opc != ISD::AND)
8752 return false;
8753 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8754 Op.getOperand(0).hasOneUse() &&
8755 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8756 Op.getOperand(1).hasOneUse());
8757}
8758
Evan Cheng961d6d42009-02-02 08:19:07 +00008759// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8760// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008761static bool isXor1OfSetCC(SDValue Op) {
8762 if (Op.getOpcode() != ISD::XOR)
8763 return false;
8764 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8765 if (N1C && N1C->getAPIntValue() == 1) {
8766 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8767 Op.getOperand(0).hasOneUse();
8768 }
8769 return false;
8770}
8771
Dan Gohmand858e902010-04-17 15:26:15 +00008772SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008773 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008774 SDValue Chain = Op.getOperand(0);
8775 SDValue Cond = Op.getOperand(1);
8776 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008777 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008778 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00008779
Dan Gohman1a492952009-10-20 16:22:37 +00008780 if (Cond.getOpcode() == ISD::SETCC) {
8781 SDValue NewCond = LowerSETCC(Cond, DAG);
8782 if (NewCond.getNode())
8783 Cond = NewCond;
8784 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008785#if 0
8786 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008787 else if (Cond.getOpcode() == X86ISD::ADD ||
8788 Cond.getOpcode() == X86ISD::SUB ||
8789 Cond.getOpcode() == X86ISD::SMUL ||
8790 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008791 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008792#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008793
Evan Chengad9c0a32009-12-15 00:53:42 +00008794 // Look pass (and (setcc_carry (cmp ...)), 1).
8795 if (Cond.getOpcode() == ISD::AND &&
8796 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8797 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008798 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008799 Cond = Cond.getOperand(0);
8800 }
8801
Evan Cheng3f41d662007-10-08 22:16:29 +00008802 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8803 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00008804 if (Cond.getOpcode() == X86ISD::SETCC ||
8805 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008806 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008807
Dan Gohman475871a2008-07-27 21:46:04 +00008808 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008809 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008810 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008811 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008812 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008813 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008814 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008815 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008816 default: break;
8817 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008818 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008819 // These can only come from an arithmetic instruction with overflow,
8820 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008821 Cond = Cond.getNode()->getOperand(1);
8822 addTest = false;
8823 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008824 }
Evan Cheng0488db92007-09-25 01:57:46 +00008825 }
Evan Cheng370e5342008-12-03 08:38:43 +00008826 } else {
8827 unsigned CondOpc;
8828 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8829 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008830 if (CondOpc == ISD::OR) {
8831 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8832 // two branches instead of an explicit OR instruction with a
8833 // separate test.
8834 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008835 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008836 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008837 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008838 Chain, Dest, CC, Cmp);
8839 CC = Cond.getOperand(1).getOperand(0);
8840 Cond = Cmp;
8841 addTest = false;
8842 }
8843 } else { // ISD::AND
8844 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8845 // two branches instead of an explicit AND instruction with a
8846 // separate test. However, we only do this if this block doesn't
8847 // have a fall-through edge, because this requires an explicit
8848 // jmp when the condition is false.
8849 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008850 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00008851 Op.getNode()->hasOneUse()) {
8852 X86::CondCode CCode =
8853 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8854 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008855 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00008856 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00008857 // Look for an unconditional branch following this conditional branch.
8858 // We need this because we need to reverse the successors in order
8859 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00008860 if (User->getOpcode() == ISD::BR) {
8861 SDValue FalseBB = User->getOperand(1);
8862 SDNode *NewBR =
8863 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00008864 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00008865 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00008866 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00008867
Dale Johannesene4d209d2009-02-03 20:21:25 +00008868 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008869 Chain, Dest, CC, Cmp);
8870 X86::CondCode CCode =
8871 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
8872 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008873 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00008874 Cond = Cmp;
8875 addTest = false;
8876 }
8877 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008878 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00008879 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
8880 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
8881 // It should be transformed during dag combiner except when the condition
8882 // is set by a arithmetics with overflow node.
8883 X86::CondCode CCode =
8884 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8885 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008886 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00008887 Cond = Cond.getOperand(0).getOperand(1);
8888 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00008889 }
Evan Cheng0488db92007-09-25 01:57:46 +00008890 }
8891
8892 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008893 // Look pass the truncate.
8894 if (Cond.getOpcode() == ISD::TRUNCATE)
8895 Cond = Cond.getOperand(0);
8896
8897 // We know the result of AND is compared against zero. Try to match
8898 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008899 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008900 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
8901 if (NewSetCC.getNode()) {
8902 CC = NewSetCC.getOperand(0);
8903 Cond = NewSetCC.getOperand(1);
8904 addTest = false;
8905 }
8906 }
8907 }
8908
8909 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008910 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008911 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008912 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00008913 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00008914 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00008915}
8916
Anton Korobeynikove060b532007-04-17 19:34:00 +00008917
8918// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
8919// Calls to _alloca is needed to probe the stack when allocating more than 4k
8920// bytes in one go. Touching the stack at 4K increments is necessary to ensure
8921// that the guard pages used by the OS virtual memory manager are allocated in
8922// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00008923SDValue
8924X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008925 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008926 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
8927 EnableSegmentedStacks) &&
8928 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00008929 "are being used");
8930 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008931 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008932
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008933 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00008934 SDValue Chain = Op.getOperand(0);
8935 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008936 // FIXME: Ensure alignment here
8937
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008938 bool Is64Bit = Subtarget->is64Bit();
8939 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008940
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008941 if (EnableSegmentedStacks) {
8942 MachineFunction &MF = DAG.getMachineFunction();
8943 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008944
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008945 if (Is64Bit) {
8946 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00008947 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008948 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008949
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008950 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
8951 I != E; I++)
8952 if (I->hasNestAttr())
8953 report_fatal_error("Cannot use segmented stacks with functions that "
8954 "have nested arguments.");
8955 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008956
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008957 const TargetRegisterClass *AddrRegClass =
8958 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
8959 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
8960 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
8961 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
8962 DAG.getRegister(Vreg, SPTy));
8963 SDValue Ops1[2] = { Value, Chain };
8964 return DAG.getMergeValues(Ops1, 2, dl);
8965 } else {
8966 SDValue Flag;
8967 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008968
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008969 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
8970 Flag = Chain.getValue(1);
8971 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008972
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008973 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
8974 Flag = Chain.getValue(1);
8975
8976 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
8977
8978 SDValue Ops1[2] = { Chain.getValue(0), Chain };
8979 return DAG.getMergeValues(Ops1, 2, dl);
8980 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008981}
8982
Dan Gohmand858e902010-04-17 15:26:15 +00008983SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00008984 MachineFunction &MF = DAG.getMachineFunction();
8985 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
8986
Dan Gohman69de1932008-02-06 22:27:42 +00008987 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00008988 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00008989
Anton Korobeynikove7beda12010-10-03 22:52:07 +00008990 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00008991 // vastart just stores the address of the VarArgsFrameIndex slot into the
8992 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00008993 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
8994 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008995 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
8996 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008997 }
8998
8999 // __va_list_tag:
9000 // gp_offset (0 - 6 * 8)
9001 // fp_offset (48 - 48 + 8 * 16)
9002 // overflow_arg_area (point to parameters coming in memory).
9003 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009004 SmallVector<SDValue, 8> MemOps;
9005 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009006 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009007 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009008 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9009 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009010 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009011 MemOps.push_back(Store);
9012
9013 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009014 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009015 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009016 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009017 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9018 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009019 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009020 MemOps.push_back(Store);
9021
9022 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009023 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009024 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009025 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9026 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009027 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9028 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009029 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009030 MemOps.push_back(Store);
9031
9032 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009033 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009034 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009035 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9036 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009037 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9038 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009039 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009040 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009041 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009042}
9043
Dan Gohmand858e902010-04-17 15:26:15 +00009044SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009045 assert(Subtarget->is64Bit() &&
9046 "LowerVAARG only handles 64-bit va_arg!");
9047 assert((Subtarget->isTargetLinux() ||
9048 Subtarget->isTargetDarwin()) &&
9049 "Unhandled target in LowerVAARG");
9050 assert(Op.getNode()->getNumOperands() == 4);
9051 SDValue Chain = Op.getOperand(0);
9052 SDValue SrcPtr = Op.getOperand(1);
9053 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9054 unsigned Align = Op.getConstantOperandVal(3);
9055 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009056
Dan Gohman320afb82010-10-12 18:00:49 +00009057 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009058 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009059 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9060 uint8_t ArgMode;
9061
9062 // Decide which area this value should be read from.
9063 // TODO: Implement the AMD64 ABI in its entirety. This simple
9064 // selection mechanism works only for the basic types.
9065 if (ArgVT == MVT::f80) {
9066 llvm_unreachable("va_arg for f80 not yet implemented");
9067 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9068 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9069 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9070 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9071 } else {
9072 llvm_unreachable("Unhandled argument type in LowerVAARG");
9073 }
9074
9075 if (ArgMode == 2) {
9076 // Sanity Check: Make sure using fp_offset makes sense.
Michael J. Spencer87b86652010-10-19 07:32:42 +00009077 assert(!UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009078 !(DAG.getMachineFunction()
9079 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00009080 Subtarget->hasXMM());
Dan Gohman320afb82010-10-12 18:00:49 +00009081 }
9082
9083 // Insert VAARG_64 node into the DAG
9084 // VAARG_64 returns two values: Variable Argument Address, Chain
9085 SmallVector<SDValue, 11> InstOps;
9086 InstOps.push_back(Chain);
9087 InstOps.push_back(SrcPtr);
9088 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9089 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9090 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9091 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9092 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9093 VTs, &InstOps[0], InstOps.size(),
9094 MVT::i64,
9095 MachinePointerInfo(SV),
9096 /*Align=*/0,
9097 /*Volatile=*/false,
9098 /*ReadMem=*/true,
9099 /*WriteMem=*/true);
9100 Chain = VAARG.getValue(1);
9101
9102 // Load the next argument and return it
9103 return DAG.getLoad(ArgVT, dl,
9104 Chain,
9105 VAARG,
9106 MachinePointerInfo(),
9107 false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009108}
9109
Dan Gohmand858e902010-04-17 15:26:15 +00009110SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009111 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009112 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009113 SDValue Chain = Op.getOperand(0);
9114 SDValue DstPtr = Op.getOperand(1);
9115 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009116 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9117 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009118 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009119
Chris Lattnere72f2022010-09-21 05:40:29 +00009120 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009121 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009122 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009123 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009124}
9125
Dan Gohman475871a2008-07-27 21:46:04 +00009126SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009127X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009128 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009129 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009130 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009131 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009132 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009133 case Intrinsic::x86_sse_comieq_ss:
9134 case Intrinsic::x86_sse_comilt_ss:
9135 case Intrinsic::x86_sse_comile_ss:
9136 case Intrinsic::x86_sse_comigt_ss:
9137 case Intrinsic::x86_sse_comige_ss:
9138 case Intrinsic::x86_sse_comineq_ss:
9139 case Intrinsic::x86_sse_ucomieq_ss:
9140 case Intrinsic::x86_sse_ucomilt_ss:
9141 case Intrinsic::x86_sse_ucomile_ss:
9142 case Intrinsic::x86_sse_ucomigt_ss:
9143 case Intrinsic::x86_sse_ucomige_ss:
9144 case Intrinsic::x86_sse_ucomineq_ss:
9145 case Intrinsic::x86_sse2_comieq_sd:
9146 case Intrinsic::x86_sse2_comilt_sd:
9147 case Intrinsic::x86_sse2_comile_sd:
9148 case Intrinsic::x86_sse2_comigt_sd:
9149 case Intrinsic::x86_sse2_comige_sd:
9150 case Intrinsic::x86_sse2_comineq_sd:
9151 case Intrinsic::x86_sse2_ucomieq_sd:
9152 case Intrinsic::x86_sse2_ucomilt_sd:
9153 case Intrinsic::x86_sse2_ucomile_sd:
9154 case Intrinsic::x86_sse2_ucomigt_sd:
9155 case Intrinsic::x86_sse2_ucomige_sd:
9156 case Intrinsic::x86_sse2_ucomineq_sd: {
9157 unsigned Opc = 0;
9158 ISD::CondCode CC = ISD::SETCC_INVALID;
9159 switch (IntNo) {
9160 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009161 case Intrinsic::x86_sse_comieq_ss:
9162 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009163 Opc = X86ISD::COMI;
9164 CC = ISD::SETEQ;
9165 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009166 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009167 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009168 Opc = X86ISD::COMI;
9169 CC = ISD::SETLT;
9170 break;
9171 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009172 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009173 Opc = X86ISD::COMI;
9174 CC = ISD::SETLE;
9175 break;
9176 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009177 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009178 Opc = X86ISD::COMI;
9179 CC = ISD::SETGT;
9180 break;
9181 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009182 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009183 Opc = X86ISD::COMI;
9184 CC = ISD::SETGE;
9185 break;
9186 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009187 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009188 Opc = X86ISD::COMI;
9189 CC = ISD::SETNE;
9190 break;
9191 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009192 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009193 Opc = X86ISD::UCOMI;
9194 CC = ISD::SETEQ;
9195 break;
9196 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009197 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009198 Opc = X86ISD::UCOMI;
9199 CC = ISD::SETLT;
9200 break;
9201 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009202 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009203 Opc = X86ISD::UCOMI;
9204 CC = ISD::SETLE;
9205 break;
9206 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009207 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009208 Opc = X86ISD::UCOMI;
9209 CC = ISD::SETGT;
9210 break;
9211 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009212 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009213 Opc = X86ISD::UCOMI;
9214 CC = ISD::SETGE;
9215 break;
9216 case Intrinsic::x86_sse_ucomineq_ss:
9217 case Intrinsic::x86_sse2_ucomineq_sd:
9218 Opc = X86ISD::UCOMI;
9219 CC = ISD::SETNE;
9220 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009221 }
Evan Cheng734503b2006-09-11 02:19:56 +00009222
Dan Gohman475871a2008-07-27 21:46:04 +00009223 SDValue LHS = Op.getOperand(1);
9224 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009225 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009226 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009227 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9228 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9229 DAG.getConstant(X86CC, MVT::i8), Cond);
9230 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009231 }
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009232 // Arithmetic intrinsics.
9233 case Intrinsic::x86_sse3_hadd_ps:
9234 case Intrinsic::x86_sse3_hadd_pd:
9235 case Intrinsic::x86_avx_hadd_ps_256:
9236 case Intrinsic::x86_avx_hadd_pd_256:
9237 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9238 Op.getOperand(1), Op.getOperand(2));
9239 case Intrinsic::x86_sse3_hsub_ps:
9240 case Intrinsic::x86_sse3_hsub_pd:
9241 case Intrinsic::x86_avx_hsub_ps_256:
9242 case Intrinsic::x86_avx_hsub_pd_256:
9243 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9244 Op.getOperand(1), Op.getOperand(2));
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009245 // ptest and testp intrinsics. The intrinsic these come from are designed to
9246 // return an integer value, not just an instruction so lower it to the ptest
9247 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009248 case Intrinsic::x86_sse41_ptestz:
9249 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009250 case Intrinsic::x86_sse41_ptestnzc:
9251 case Intrinsic::x86_avx_ptestz_256:
9252 case Intrinsic::x86_avx_ptestc_256:
9253 case Intrinsic::x86_avx_ptestnzc_256:
9254 case Intrinsic::x86_avx_vtestz_ps:
9255 case Intrinsic::x86_avx_vtestc_ps:
9256 case Intrinsic::x86_avx_vtestnzc_ps:
9257 case Intrinsic::x86_avx_vtestz_pd:
9258 case Intrinsic::x86_avx_vtestc_pd:
9259 case Intrinsic::x86_avx_vtestnzc_pd:
9260 case Intrinsic::x86_avx_vtestz_ps_256:
9261 case Intrinsic::x86_avx_vtestc_ps_256:
9262 case Intrinsic::x86_avx_vtestnzc_ps_256:
9263 case Intrinsic::x86_avx_vtestz_pd_256:
9264 case Intrinsic::x86_avx_vtestc_pd_256:
9265 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9266 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009267 unsigned X86CC = 0;
9268 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009269 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009270 case Intrinsic::x86_avx_vtestz_ps:
9271 case Intrinsic::x86_avx_vtestz_pd:
9272 case Intrinsic::x86_avx_vtestz_ps_256:
9273 case Intrinsic::x86_avx_vtestz_pd_256:
9274 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009275 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009276 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009277 // ZF = 1
9278 X86CC = X86::COND_E;
9279 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009280 case Intrinsic::x86_avx_vtestc_ps:
9281 case Intrinsic::x86_avx_vtestc_pd:
9282 case Intrinsic::x86_avx_vtestc_ps_256:
9283 case Intrinsic::x86_avx_vtestc_pd_256:
9284 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009285 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009286 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009287 // CF = 1
9288 X86CC = X86::COND_B;
9289 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009290 case Intrinsic::x86_avx_vtestnzc_ps:
9291 case Intrinsic::x86_avx_vtestnzc_pd:
9292 case Intrinsic::x86_avx_vtestnzc_ps_256:
9293 case Intrinsic::x86_avx_vtestnzc_pd_256:
9294 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009295 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009296 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009297 // ZF and CF = 0
9298 X86CC = X86::COND_A;
9299 break;
9300 }
Eric Christopherfd179292009-08-27 18:07:15 +00009301
Eric Christopher71c67532009-07-29 00:28:05 +00009302 SDValue LHS = Op.getOperand(1);
9303 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009304 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9305 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009306 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9307 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9308 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009309 }
Evan Cheng5759f972008-05-04 09:15:50 +00009310
9311 // Fix vector shift instructions where the last operand is a non-immediate
9312 // i32 value.
9313 case Intrinsic::x86_sse2_pslli_w:
9314 case Intrinsic::x86_sse2_pslli_d:
9315 case Intrinsic::x86_sse2_pslli_q:
9316 case Intrinsic::x86_sse2_psrli_w:
9317 case Intrinsic::x86_sse2_psrli_d:
9318 case Intrinsic::x86_sse2_psrli_q:
9319 case Intrinsic::x86_sse2_psrai_w:
9320 case Intrinsic::x86_sse2_psrai_d:
9321 case Intrinsic::x86_mmx_pslli_w:
9322 case Intrinsic::x86_mmx_pslli_d:
9323 case Intrinsic::x86_mmx_pslli_q:
9324 case Intrinsic::x86_mmx_psrli_w:
9325 case Intrinsic::x86_mmx_psrli_d:
9326 case Intrinsic::x86_mmx_psrli_q:
9327 case Intrinsic::x86_mmx_psrai_w:
9328 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009329 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009330 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009331 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009332
9333 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00009334 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00009335 switch (IntNo) {
9336 case Intrinsic::x86_sse2_pslli_w:
9337 NewIntNo = Intrinsic::x86_sse2_psll_w;
9338 break;
9339 case Intrinsic::x86_sse2_pslli_d:
9340 NewIntNo = Intrinsic::x86_sse2_psll_d;
9341 break;
9342 case Intrinsic::x86_sse2_pslli_q:
9343 NewIntNo = Intrinsic::x86_sse2_psll_q;
9344 break;
9345 case Intrinsic::x86_sse2_psrli_w:
9346 NewIntNo = Intrinsic::x86_sse2_psrl_w;
9347 break;
9348 case Intrinsic::x86_sse2_psrli_d:
9349 NewIntNo = Intrinsic::x86_sse2_psrl_d;
9350 break;
9351 case Intrinsic::x86_sse2_psrli_q:
9352 NewIntNo = Intrinsic::x86_sse2_psrl_q;
9353 break;
9354 case Intrinsic::x86_sse2_psrai_w:
9355 NewIntNo = Intrinsic::x86_sse2_psra_w;
9356 break;
9357 case Intrinsic::x86_sse2_psrai_d:
9358 NewIntNo = Intrinsic::x86_sse2_psra_d;
9359 break;
9360 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00009361 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00009362 switch (IntNo) {
9363 case Intrinsic::x86_mmx_pslli_w:
9364 NewIntNo = Intrinsic::x86_mmx_psll_w;
9365 break;
9366 case Intrinsic::x86_mmx_pslli_d:
9367 NewIntNo = Intrinsic::x86_mmx_psll_d;
9368 break;
9369 case Intrinsic::x86_mmx_pslli_q:
9370 NewIntNo = Intrinsic::x86_mmx_psll_q;
9371 break;
9372 case Intrinsic::x86_mmx_psrli_w:
9373 NewIntNo = Intrinsic::x86_mmx_psrl_w;
9374 break;
9375 case Intrinsic::x86_mmx_psrli_d:
9376 NewIntNo = Intrinsic::x86_mmx_psrl_d;
9377 break;
9378 case Intrinsic::x86_mmx_psrli_q:
9379 NewIntNo = Intrinsic::x86_mmx_psrl_q;
9380 break;
9381 case Intrinsic::x86_mmx_psrai_w:
9382 NewIntNo = Intrinsic::x86_mmx_psra_w;
9383 break;
9384 case Intrinsic::x86_mmx_psrai_d:
9385 NewIntNo = Intrinsic::x86_mmx_psra_d;
9386 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00009387 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009388 }
9389 break;
9390 }
9391 }
Mon P Wangefa42202009-09-03 19:56:25 +00009392
9393 // The vector shift intrinsics with scalars uses 32b shift amounts but
9394 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9395 // to be zero.
9396 SDValue ShOps[4];
9397 ShOps[0] = ShAmt;
9398 ShOps[1] = DAG.getConstant(0, MVT::i32);
9399 if (ShAmtVT == MVT::v4i32) {
9400 ShOps[2] = DAG.getUNDEF(MVT::i32);
9401 ShOps[3] = DAG.getUNDEF(MVT::i32);
9402 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
9403 } else {
9404 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
Dale Johannesen0488fb62010-09-30 23:57:10 +00009405// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009406 }
9407
Owen Andersone50ed302009-08-10 22:56:29 +00009408 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009409 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009410 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009411 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009412 Op.getOperand(1), ShAmt);
9413 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009414 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009415}
Evan Cheng72261582005-12-20 06:22:03 +00009416
Dan Gohmand858e902010-04-17 15:26:15 +00009417SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9418 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009419 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9420 MFI->setReturnAddressIsTaken(true);
9421
Bill Wendling64e87322009-01-16 19:25:27 +00009422 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009423 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009424
9425 if (Depth > 0) {
9426 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9427 SDValue Offset =
9428 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009429 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009430 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009431 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009432 FrameAddr, Offset),
Chris Lattner51abfe42010-09-21 06:02:19 +00009433 MachinePointerInfo(), false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009434 }
9435
9436 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009437 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009438 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Chris Lattner51abfe42010-09-21 06:02:19 +00009439 RetAddrFI, MachinePointerInfo(), false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009440}
9441
Dan Gohmand858e902010-04-17 15:26:15 +00009442SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009443 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9444 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009445
Owen Andersone50ed302009-08-10 22:56:29 +00009446 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009447 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009448 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9449 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009450 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009451 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009452 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9453 MachinePointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +00009454 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009455 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009456}
9457
Dan Gohman475871a2008-07-27 21:46:04 +00009458SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009459 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009460 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009461}
9462
Dan Gohmand858e902010-04-17 15:26:15 +00009463SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009464 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009465 SDValue Chain = Op.getOperand(0);
9466 SDValue Offset = Op.getOperand(1);
9467 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009468 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009469
Dan Gohmand8816272010-08-11 18:14:00 +00009470 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9471 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9472 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009473 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009474
Dan Gohmand8816272010-08-11 18:14:00 +00009475 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9476 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009477 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009478 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9479 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009480 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009481 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009482
Dale Johannesene4d209d2009-02-03 20:21:25 +00009483 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009484 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009485 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009486}
9487
Duncan Sands4a544a72011-09-06 13:37:06 +00009488SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9489 SelectionDAG &DAG) const {
9490 return Op.getOperand(0);
9491}
9492
9493SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9494 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009495 SDValue Root = Op.getOperand(0);
9496 SDValue Trmp = Op.getOperand(1); // trampoline
9497 SDValue FPtr = Op.getOperand(2); // nested function
9498 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009499 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009500
Dan Gohman69de1932008-02-06 22:27:42 +00009501 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009502
9503 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009504 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009505
9506 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009507 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9508 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009509
Evan Cheng0e6a0522011-07-18 20:57:22 +00009510 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9511 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009512
9513 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9514
9515 // Load the pointer to the nested function into R11.
9516 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009517 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009518 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009519 Addr, MachinePointerInfo(TrmpAddr),
9520 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009521
Owen Anderson825b72b2009-08-11 20:47:22 +00009522 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9523 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009524 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9525 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009526 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009527
9528 // Load the 'nest' parameter value into R10.
9529 // R10 is specified in X86CallingConv.td
9530 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009531 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9532 DAG.getConstant(10, MVT::i64));
9533 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009534 Addr, MachinePointerInfo(TrmpAddr, 10),
9535 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009536
Owen Anderson825b72b2009-08-11 20:47:22 +00009537 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9538 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009539 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9540 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009541 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009542
9543 // Jump to the nested function.
9544 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009545 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9546 DAG.getConstant(20, MVT::i64));
9547 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009548 Addr, MachinePointerInfo(TrmpAddr, 20),
9549 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009550
9551 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009552 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9553 DAG.getConstant(22, MVT::i64));
9554 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009555 MachinePointerInfo(TrmpAddr, 22),
9556 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009557
Duncan Sands4a544a72011-09-06 13:37:06 +00009558 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009559 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009560 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009561 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009562 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009563 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009564
9565 switch (CC) {
9566 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009567 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009568 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009569 case CallingConv::X86_StdCall: {
9570 // Pass 'nest' parameter in ECX.
9571 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009572 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009573
9574 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009575 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009576 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009577
Chris Lattner58d74912008-03-12 17:45:29 +00009578 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009579 unsigned InRegCount = 0;
9580 unsigned Idx = 1;
9581
9582 for (FunctionType::param_iterator I = FTy->param_begin(),
9583 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009584 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009585 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009586 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009587
9588 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009589 report_fatal_error("Nest register in use - reduce number of inreg"
9590 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009591 }
9592 }
9593 break;
9594 }
9595 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009596 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009597 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009598 // Pass 'nest' parameter in EAX.
9599 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009600 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009601 break;
9602 }
9603
Dan Gohman475871a2008-07-27 21:46:04 +00009604 SDValue OutChains[4];
9605 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009606
Owen Anderson825b72b2009-08-11 20:47:22 +00009607 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9608 DAG.getConstant(10, MVT::i32));
9609 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009610
Chris Lattnera62fe662010-02-05 19:20:30 +00009611 // This is storing the opcode for MOV32ri.
9612 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009613 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009614 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009615 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009616 Trmp, MachinePointerInfo(TrmpAddr),
9617 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009618
Owen Anderson825b72b2009-08-11 20:47:22 +00009619 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9620 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009621 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
9622 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00009623 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009624
Chris Lattnera62fe662010-02-05 19:20:30 +00009625 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00009626 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9627 DAG.getConstant(5, MVT::i32));
9628 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009629 MachinePointerInfo(TrmpAddr, 5),
9630 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009631
Owen Anderson825b72b2009-08-11 20:47:22 +00009632 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9633 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009634 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
9635 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00009636 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009637
Duncan Sands4a544a72011-09-06 13:37:06 +00009638 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009639 }
9640}
9641
Dan Gohmand858e902010-04-17 15:26:15 +00009642SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
9643 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009644 /*
9645 The rounding mode is in bits 11:10 of FPSR, and has the following
9646 settings:
9647 00 Round to nearest
9648 01 Round to -inf
9649 10 Round to +inf
9650 11 Round to 0
9651
9652 FLT_ROUNDS, on the other hand, expects the following:
9653 -1 Undefined
9654 0 Round to 0
9655 1 Round to nearest
9656 2 Round to +inf
9657 3 Round to -inf
9658
9659 To perform the conversion, we do:
9660 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
9661 */
9662
9663 MachineFunction &MF = DAG.getMachineFunction();
9664 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00009665 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009666 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00009667 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00009668 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009669
9670 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00009671 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00009672 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009673
Michael J. Spencerec38de22010-10-10 22:04:20 +00009674
Chris Lattner2156b792010-09-22 01:11:26 +00009675 MachineMemOperand *MMO =
9676 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
9677 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009678
Chris Lattner2156b792010-09-22 01:11:26 +00009679 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
9680 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
9681 DAG.getVTList(MVT::Other),
9682 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009683
9684 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00009685 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Chris Lattner51abfe42010-09-21 06:02:19 +00009686 MachinePointerInfo(), false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009687
9688 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00009689 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00009690 DAG.getNode(ISD::SRL, DL, MVT::i16,
9691 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009692 CWD, DAG.getConstant(0x800, MVT::i16)),
9693 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00009694 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00009695 DAG.getNode(ISD::SRL, DL, MVT::i16,
9696 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009697 CWD, DAG.getConstant(0x400, MVT::i16)),
9698 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009699
Dan Gohman475871a2008-07-27 21:46:04 +00009700 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00009701 DAG.getNode(ISD::AND, DL, MVT::i16,
9702 DAG.getNode(ISD::ADD, DL, MVT::i16,
9703 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00009704 DAG.getConstant(1, MVT::i16)),
9705 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009706
9707
Duncan Sands83ec4b62008-06-06 12:08:01 +00009708 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00009709 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009710}
9711
Dan Gohmand858e902010-04-17 15:26:15 +00009712SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009713 EVT VT = Op.getValueType();
9714 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009715 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009716 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009717
9718 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009719 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00009720 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00009721 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00009722 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009723 }
Evan Cheng18efe262007-12-14 02:13:44 +00009724
Evan Cheng152804e2007-12-14 08:30:15 +00009725 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009726 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009727 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009728
9729 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009730 SDValue Ops[] = {
9731 Op,
9732 DAG.getConstant(NumBits+NumBits-1, OpVT),
9733 DAG.getConstant(X86::COND_E, MVT::i8),
9734 Op.getValue(1)
9735 };
9736 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00009737
9738 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00009739 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00009740
Owen Anderson825b72b2009-08-11 20:47:22 +00009741 if (VT == MVT::i8)
9742 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009743 return Op;
9744}
9745
Dan Gohmand858e902010-04-17 15:26:15 +00009746SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009747 EVT VT = Op.getValueType();
9748 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009749 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009750 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009751
9752 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009753 if (VT == MVT::i8) {
9754 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00009755 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009756 }
Evan Cheng152804e2007-12-14 08:30:15 +00009757
9758 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009759 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009760 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009761
9762 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009763 SDValue Ops[] = {
9764 Op,
9765 DAG.getConstant(NumBits, OpVT),
9766 DAG.getConstant(X86::COND_E, MVT::i8),
9767 Op.getValue(1)
9768 };
9769 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00009770
Owen Anderson825b72b2009-08-11 20:47:22 +00009771 if (VT == MVT::i8)
9772 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009773 return Op;
9774}
9775
Craig Topper13894fa2011-08-24 06:14:18 +00009776// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
9777// ones, and then concatenate the result back.
9778static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00009779 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +00009780
9781 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
9782 "Unsupported value type for operation");
9783
9784 int NumElems = VT.getVectorNumElements();
9785 DebugLoc dl = Op.getDebugLoc();
9786 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
9787 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
9788
9789 // Extract the LHS vectors
9790 SDValue LHS = Op.getOperand(0);
9791 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
9792 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
9793
9794 // Extract the RHS vectors
9795 SDValue RHS = Op.getOperand(1);
9796 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
9797 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
9798
9799 MVT EltVT = VT.getVectorElementType().getSimpleVT();
9800 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
9801
9802 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
9803 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
9804 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
9805}
9806
9807SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
9808 assert(Op.getValueType().getSizeInBits() == 256 &&
9809 Op.getValueType().isInteger() &&
9810 "Only handle AVX 256-bit vector integer operation");
9811 return Lower256IntArith(Op, DAG);
9812}
9813
9814SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
9815 assert(Op.getValueType().getSizeInBits() == 256 &&
9816 Op.getValueType().isInteger() &&
9817 "Only handle AVX 256-bit vector integer operation");
9818 return Lower256IntArith(Op, DAG);
9819}
9820
9821SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
9822 EVT VT = Op.getValueType();
9823
9824 // Decompose 256-bit ops into smaller 128-bit ops.
9825 if (VT.getSizeInBits() == 256)
9826 return Lower256IntArith(Op, DAG);
9827
Owen Anderson825b72b2009-08-11 20:47:22 +00009828 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009829 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00009830
Mon P Wangaf9b9522008-12-18 21:42:19 +00009831 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
9832 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
9833 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
9834 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
9835 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
9836 //
9837 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
9838 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
9839 // return AloBlo + AloBhi + AhiBlo;
9840
9841 SDValue A = Op.getOperand(0);
9842 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009843
Dale Johannesene4d209d2009-02-03 20:21:25 +00009844 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009845 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
9846 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009847 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009848 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
9849 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009850 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009851 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00009852 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009853 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009854 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00009855 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009856 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009857 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00009858 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009859 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009860 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
9861 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009862 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009863 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
9864 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009865 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
9866 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00009867 return Res;
9868}
9869
Nadav Rotem43012222011-05-11 08:12:09 +00009870SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
9871
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009872 EVT VT = Op.getValueType();
9873 DebugLoc dl = Op.getDebugLoc();
9874 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +00009875 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009876 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009877
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00009878 if (!Subtarget->hasXMMInt())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00009879 return SDValue();
9880
9881 // Decompose 256-bit shifts into smaller 128-bit shifts.
9882 if (VT.getSizeInBits() == 256) {
9883 int NumElems = VT.getVectorNumElements();
9884 MVT EltVT = VT.getVectorElementType().getSimpleVT();
9885 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
9886
9887 // Extract the two vectors
9888 SDValue V1 = Extract128BitVector(R, DAG.getConstant(0, MVT::i32), DAG, dl);
9889 SDValue V2 = Extract128BitVector(R, DAG.getConstant(NumElems/2, MVT::i32),
9890 DAG, dl);
9891
9892 // Recreate the shift amount vectors
Bruno Cardoso Lopes0dd80b02011-08-17 22:12:20 +00009893 SDValue Amt1, Amt2;
9894 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
9895 // Constant shift amount
9896 SmallVector<SDValue, 4> Amt1Csts;
9897 SmallVector<SDValue, 4> Amt2Csts;
9898 for (int i = 0; i < NumElems/2; ++i)
9899 Amt1Csts.push_back(Amt->getOperand(i));
9900 for (int i = NumElems/2; i < NumElems; ++i)
9901 Amt2Csts.push_back(Amt->getOperand(i));
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00009902
Bruno Cardoso Lopes0dd80b02011-08-17 22:12:20 +00009903 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
9904 &Amt1Csts[0], NumElems/2);
9905 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
9906 &Amt2Csts[0], NumElems/2);
9907 } else {
9908 // Variable shift amount
9909 Amt1 = Extract128BitVector(Amt, DAG.getConstant(0, MVT::i32), DAG, dl);
9910 Amt2 = Extract128BitVector(Amt, DAG.getConstant(NumElems/2, MVT::i32),
9911 DAG, dl);
9912 }
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00009913
9914 // Issue new vector shifts for the smaller types
9915 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
9916 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
9917
9918 // Concatenate the result back
9919 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
9920 }
Nate Begeman51409212010-07-28 00:21:48 +00009921
Nadav Rotem43012222011-05-11 08:12:09 +00009922 // Optimize shl/srl/sra with constant shift amount.
9923 if (isSplatVector(Amt.getNode())) {
9924 SDValue SclrAmt = Amt->getOperand(0);
9925 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
9926 uint64_t ShiftAmt = C->getZExtValue();
9927
9928 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SHL)
9929 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9930 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
9931 R, DAG.getConstant(ShiftAmt, MVT::i32));
9932
9933 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SHL)
9934 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9935 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
9936 R, DAG.getConstant(ShiftAmt, MVT::i32));
9937
9938 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SHL)
9939 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9940 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
9941 R, DAG.getConstant(ShiftAmt, MVT::i32));
9942
9943 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SRL)
9944 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9945 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
9946 R, DAG.getConstant(ShiftAmt, MVT::i32));
9947
9948 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRL)
9949 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9950 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
9951 R, DAG.getConstant(ShiftAmt, MVT::i32));
9952
9953 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRL)
9954 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9955 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
9956 R, DAG.getConstant(ShiftAmt, MVT::i32));
9957
9958 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRA)
9959 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9960 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
9961 R, DAG.getConstant(ShiftAmt, MVT::i32));
9962
9963 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRA)
9964 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9965 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
9966 R, DAG.getConstant(ShiftAmt, MVT::i32));
9967 }
9968 }
9969
9970 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +00009971 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +00009972 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9973 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
9974 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
9975
9976 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009977
Nate Begeman51409212010-07-28 00:21:48 +00009978 std::vector<Constant*> CV(4, CI);
9979 Constant *C = ConstantVector::get(CV);
9980 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
9981 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00009982 MachinePointerInfo::getConstantPool(),
Nate Begeman51409212010-07-28 00:21:48 +00009983 false, false, 16);
9984
9985 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009986 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +00009987 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
9988 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
9989 }
Nadav Rotem43012222011-05-11 08:12:09 +00009990 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +00009991 // a = a << 5;
9992 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9993 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
9994 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
9995
9996 ConstantInt *CM1 = ConstantInt::get(*Context, APInt(8, 15));
9997 ConstantInt *CM2 = ConstantInt::get(*Context, APInt(8, 63));
9998
9999 std::vector<Constant*> CVM1(16, CM1);
10000 std::vector<Constant*> CVM2(16, CM2);
10001 Constant *C = ConstantVector::get(CVM1);
10002 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10003 SDValue M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010004 MachinePointerInfo::getConstantPool(),
Nate Begeman51409212010-07-28 00:21:48 +000010005 false, false, 16);
10006
10007 // r = pblendv(r, psllw(r & (char16)15, 4), a);
10008 M = DAG.getNode(ISD::AND, dl, VT, R, M);
10009 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10010 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
10011 DAG.getConstant(4, MVT::i32));
Nadav Rotemfbad25e2011-09-11 15:02:23 +000010012 R = DAG.getNode(ISD::VSELECT, dl, VT, Op, R, M);
Nate Begeman51409212010-07-28 00:21:48 +000010013 // a += a
10014 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010015
Nate Begeman51409212010-07-28 00:21:48 +000010016 C = ConstantVector::get(CVM2);
10017 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10018 M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010019 MachinePointerInfo::getConstantPool(),
Chris Lattner51abfe42010-09-21 06:02:19 +000010020 false, false, 16);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010021
Nate Begeman51409212010-07-28 00:21:48 +000010022 // r = pblendv(r, psllw(r & (char16)63, 2), a);
10023 M = DAG.getNode(ISD::AND, dl, VT, R, M);
10024 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10025 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
10026 DAG.getConstant(2, MVT::i32));
Nadav Rotemfbad25e2011-09-11 15:02:23 +000010027 R = DAG.getNode(ISD::VSELECT, dl, VT, Op, R, M);
Nate Begeman51409212010-07-28 00:21:48 +000010028 // a += a
10029 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010030
Nate Begeman51409212010-07-28 00:21:48 +000010031 // return pblendv(r, r+r, a);
Nadav Rotemfbad25e2011-09-11 15:02:23 +000010032 R = DAG.getNode(ISD::VSELECT, dl, VT, Op,
10033 R, DAG.getNode(ISD::ADD, dl, VT, R, R));
Nate Begeman51409212010-07-28 00:21:48 +000010034 return R;
10035 }
10036 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010037}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010038
Dan Gohmand858e902010-04-17 15:26:15 +000010039SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010040 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10041 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010042 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10043 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010044 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010045 SDValue LHS = N->getOperand(0);
10046 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010047 unsigned BaseOp = 0;
10048 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010049 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010050 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010051 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010052 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010053 // A subtract of one will be selected as a INC. Note that INC doesn't
10054 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010055 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10056 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010057 BaseOp = X86ISD::INC;
10058 Cond = X86::COND_O;
10059 break;
10060 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010061 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010062 Cond = X86::COND_O;
10063 break;
10064 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010065 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010066 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010067 break;
10068 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010069 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10070 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010071 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10072 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010073 BaseOp = X86ISD::DEC;
10074 Cond = X86::COND_O;
10075 break;
10076 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010077 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010078 Cond = X86::COND_O;
10079 break;
10080 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010081 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010082 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010083 break;
10084 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010085 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010086 Cond = X86::COND_O;
10087 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010088 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10089 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10090 MVT::i32);
10091 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010092
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010093 SDValue SetCC =
10094 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10095 DAG.getConstant(X86::COND_O, MVT::i32),
10096 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010097
Dan Gohman6e5fda22011-07-22 18:45:15 +000010098 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010099 }
Bill Wendling74c37652008-12-09 22:08:41 +000010100 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010101
Bill Wendling61edeb52008-12-02 01:06:39 +000010102 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010103 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010104 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010105
Bill Wendling61edeb52008-12-02 01:06:39 +000010106 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010107 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10108 DAG.getConstant(Cond, MVT::i32),
10109 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010110
Dan Gohman6e5fda22011-07-22 18:45:15 +000010111 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010112}
10113
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010114SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const{
10115 DebugLoc dl = Op.getDebugLoc();
10116 SDNode* Node = Op.getNode();
10117 EVT ExtraVT = cast<VTSDNode>(Node->getOperand(1))->getVT();
10118 EVT VT = Node->getValueType(0);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010119 if (Subtarget->hasXMMInt() && VT.isVector()) {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010120 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10121 ExtraVT.getScalarType().getSizeInBits();
10122 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10123
10124 unsigned SHLIntrinsicsID = 0;
10125 unsigned SRAIntrinsicsID = 0;
10126 switch (VT.getSimpleVT().SimpleTy) {
10127 default:
10128 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010129 case MVT::v4i32: {
10130 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_d;
10131 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_d;
10132 break;
10133 }
10134 case MVT::v8i16: {
10135 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_w;
10136 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_w;
10137 break;
10138 }
10139 }
10140
10141 SDValue Tmp1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10142 DAG.getConstant(SHLIntrinsicsID, MVT::i32),
10143 Node->getOperand(0), ShAmt);
10144
10145 // In case of 1 bit sext, no need to shr
10146 if (ExtraVT.getScalarType().getSizeInBits() == 1) return Tmp1;
10147
Nadav Rotema7934dd2011-10-10 19:31:45 +000010148 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10149 DAG.getConstant(SRAIntrinsicsID, MVT::i32),
10150 Tmp1, ShAmt);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010151 }
10152
10153 return SDValue();
10154}
10155
10156
Eric Christopher9a9d2752010-07-22 02:48:34 +000010157SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10158 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010159
Eric Christopher77ed1352011-07-08 00:04:56 +000010160 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10161 // There isn't any reason to disable it if the target processor supports it.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010162 if (!Subtarget->hasXMMInt() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010163 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010164 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010165 SDValue Ops[] = {
10166 DAG.getRegister(X86::ESP, MVT::i32), // Base
10167 DAG.getTargetConstant(1, MVT::i8), // Scale
10168 DAG.getRegister(0, MVT::i32), // Index
10169 DAG.getTargetConstant(0, MVT::i32), // Disp
10170 DAG.getRegister(0, MVT::i32), // Segment.
10171 Zero,
10172 Chain
10173 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010174 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010175 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10176 array_lengthof(Ops));
10177 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010178 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010179
Eric Christopher9a9d2752010-07-22 02:48:34 +000010180 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010181 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010182 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010183
Chris Lattner132929a2010-08-14 17:26:09 +000010184 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10185 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10186 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10187 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010188
Chris Lattner132929a2010-08-14 17:26:09 +000010189 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10190 if (!Op1 && !Op2 && !Op3 && Op4)
10191 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010192
Chris Lattner132929a2010-08-14 17:26:09 +000010193 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10194 if (Op1 && !Op2 && !Op3 && !Op4)
10195 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010196
10197 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010198 // (MFENCE)>;
10199 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010200}
10201
Eli Friedman14648462011-07-27 22:21:52 +000010202SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10203 SelectionDAG &DAG) const {
10204 DebugLoc dl = Op.getDebugLoc();
10205 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10206 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10207 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10208 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10209
10210 // The only fence that needs an instruction is a sequentially-consistent
10211 // cross-thread fence.
10212 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10213 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10214 // no-sse2). There isn't any reason to disable it if the target processor
10215 // supports it.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010216 if (Subtarget->hasXMMInt() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010217 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10218
10219 SDValue Chain = Op.getOperand(0);
10220 SDValue Zero = DAG.getConstant(0, MVT::i32);
10221 SDValue Ops[] = {
10222 DAG.getRegister(X86::ESP, MVT::i32), // Base
10223 DAG.getTargetConstant(1, MVT::i8), // Scale
10224 DAG.getRegister(0, MVT::i32), // Index
10225 DAG.getTargetConstant(0, MVT::i32), // Disp
10226 DAG.getRegister(0, MVT::i32), // Segment.
10227 Zero,
10228 Chain
10229 };
10230 SDNode *Res =
10231 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10232 array_lengthof(Ops));
10233 return SDValue(Res, 0);
10234 }
10235
10236 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10237 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10238}
10239
10240
Dan Gohmand858e902010-04-17 15:26:15 +000010241SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010242 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010243 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010244 unsigned Reg = 0;
10245 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010246 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +000010247 default:
10248 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010249 case MVT::i8: Reg = X86::AL; size = 1; break;
10250 case MVT::i16: Reg = X86::AX; size = 2; break;
10251 case MVT::i32: Reg = X86::EAX; size = 4; break;
10252 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010253 assert(Subtarget->is64Bit() && "Node not type legal!");
10254 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010255 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010256 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010257 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010258 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010259 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010260 Op.getOperand(1),
10261 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010262 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010263 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010264 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010265 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10266 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10267 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010268 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010269 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010270 return cpOut;
10271}
10272
Duncan Sands1607f052008-12-01 11:39:25 +000010273SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010274 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010275 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010276 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010277 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010278 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010279 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010280 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10281 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010282 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010283 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10284 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010285 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010286 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010287 rdx.getValue(1)
10288 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010289 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010290}
10291
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010292SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010293 SelectionDAG &DAG) const {
10294 EVT SrcVT = Op.getOperand(0).getValueType();
10295 EVT DstVT = Op.getValueType();
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010296 assert(Subtarget->is64Bit() && !Subtarget->hasXMMInt() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010297 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010298 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010299 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010300 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010301 // i64 <=> MMX conversions are Legal.
10302 if (SrcVT==MVT::i64 && DstVT.isVector())
10303 return Op;
10304 if (DstVT==MVT::i64 && SrcVT.isVector())
10305 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010306 // MMX <=> MMX conversions are Legal.
10307 if (SrcVT.isVector() && DstVT.isVector())
10308 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010309 // All other conversions need to be expanded.
10310 return SDValue();
10311}
Chris Lattner5b856542010-12-20 00:59:46 +000010312
Dan Gohmand858e902010-04-17 15:26:15 +000010313SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010314 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010315 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010316 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010317 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010318 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010319 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010320 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010321 Node->getOperand(0),
10322 Node->getOperand(1), negOp,
10323 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010324 cast<AtomicSDNode>(Node)->getAlignment(),
10325 cast<AtomicSDNode>(Node)->getOrdering(),
10326 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010327}
10328
Eli Friedman327236c2011-08-24 20:50:09 +000010329static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10330 SDNode *Node = Op.getNode();
10331 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010332 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010333
10334 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010335 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10336 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10337 // (The only way to get a 16-byte store is cmpxchg16b)
10338 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10339 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10340 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010341 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10342 cast<AtomicSDNode>(Node)->getMemoryVT(),
10343 Node->getOperand(0),
10344 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010345 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010346 cast<AtomicSDNode>(Node)->getOrdering(),
10347 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010348 return Swap.getValue(1);
10349 }
10350 // Other atomic stores have a simple pattern.
10351 return Op;
10352}
10353
Chris Lattner5b856542010-12-20 00:59:46 +000010354static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10355 EVT VT = Op.getNode()->getValueType(0);
10356
10357 // Let legalize expand this if it isn't a legal type yet.
10358 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10359 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010360
Chris Lattner5b856542010-12-20 00:59:46 +000010361 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010362
Chris Lattner5b856542010-12-20 00:59:46 +000010363 unsigned Opc;
10364 bool ExtraOp = false;
10365 switch (Op.getOpcode()) {
10366 default: assert(0 && "Invalid code");
10367 case ISD::ADDC: Opc = X86ISD::ADD; break;
10368 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10369 case ISD::SUBC: Opc = X86ISD::SUB; break;
10370 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10371 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010372
Chris Lattner5b856542010-12-20 00:59:46 +000010373 if (!ExtraOp)
10374 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10375 Op.getOperand(1));
10376 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10377 Op.getOperand(1), Op.getOperand(2));
10378}
10379
Evan Cheng0db9fe62006-04-25 20:13:52 +000010380/// LowerOperation - Provide custom lowering hooks for some operations.
10381///
Dan Gohmand858e902010-04-17 15:26:15 +000010382SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010383 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010384 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010385 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010386 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010387 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010388 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10389 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010390 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010391 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010392 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010393 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10394 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10395 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010396 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010397 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010398 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10399 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10400 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010401 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010402 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010403 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010404 case ISD::SHL_PARTS:
10405 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010406 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010407 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010408 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010409 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010410 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010411 case ISD::FABS: return LowerFABS(Op, DAG);
10412 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010413 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010414 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010415 case ISD::SETCC: return LowerSETCC(Op, DAG);
10416 case ISD::SELECT: return LowerSELECT(Op, DAG);
10417 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010418 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010419 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010420 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010421 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010422 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010423 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10424 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010425 case ISD::FRAME_TO_ARGS_OFFSET:
10426 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010427 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010428 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010429 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10430 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010431 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010432 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
10433 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010434 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010435 case ISD::SRA:
10436 case ISD::SRL:
10437 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010438 case ISD::SADDO:
10439 case ISD::UADDO:
10440 case ISD::SSUBO:
10441 case ISD::USUBO:
10442 case ISD::SMULO:
10443 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010444 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010445 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010446 case ISD::ADDC:
10447 case ISD::ADDE:
10448 case ISD::SUBC:
10449 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010450 case ISD::ADD: return LowerADD(Op, DAG);
10451 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010452 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010453}
10454
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010455static void ReplaceATOMIC_LOAD(SDNode *Node,
10456 SmallVectorImpl<SDValue> &Results,
10457 SelectionDAG &DAG) {
10458 DebugLoc dl = Node->getDebugLoc();
10459 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10460
10461 // Convert wide load -> cmpxchg8b/cmpxchg16b
10462 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10463 // (The only way to get a 16-byte load is cmpxchg16b)
10464 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010465 SDValue Zero = DAG.getConstant(0, VT);
10466 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010467 Node->getOperand(0),
10468 Node->getOperand(1), Zero, Zero,
10469 cast<AtomicSDNode>(Node)->getMemOperand(),
10470 cast<AtomicSDNode>(Node)->getOrdering(),
10471 cast<AtomicSDNode>(Node)->getSynchScope());
10472 Results.push_back(Swap.getValue(0));
10473 Results.push_back(Swap.getValue(1));
10474}
10475
Duncan Sands1607f052008-12-01 11:39:25 +000010476void X86TargetLowering::
10477ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010478 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010479 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010480 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +000010481 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000010482
10483 SDValue Chain = Node->getOperand(0);
10484 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010485 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010486 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000010487 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010488 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000010489 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000010490 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000010491 SDValue Result =
10492 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
10493 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000010494 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000010495 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010496 Results.push_back(Result.getValue(2));
10497}
10498
Duncan Sands126d9072008-07-04 11:47:58 +000010499/// ReplaceNodeResults - Replace a node with an illegal result type
10500/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000010501void X86TargetLowering::ReplaceNodeResults(SDNode *N,
10502 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010503 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010504 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000010505 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000010506 default:
Duncan Sands1607f052008-12-01 11:39:25 +000010507 assert(false && "Do not know how to custom type legalize this operation!");
10508 return;
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010509 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000010510 case ISD::ADDC:
10511 case ISD::ADDE:
10512 case ISD::SUBC:
10513 case ISD::SUBE:
10514 // We don't want to expand or promote these.
10515 return;
Duncan Sands1607f052008-12-01 11:39:25 +000010516 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +000010517 std::pair<SDValue,SDValue> Vals =
10518 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +000010519 SDValue FIST = Vals.first, StackSlot = Vals.second;
10520 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000010521 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000010522 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +000010523 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
10524 MachinePointerInfo(), false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +000010525 }
10526 return;
10527 }
10528 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010529 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010530 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010531 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010532 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000010533 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000010534 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010535 eax.getValue(2));
10536 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
10537 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000010538 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010539 Results.push_back(edx.getValue(1));
10540 return;
10541 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010542 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000010543 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010544 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000010545 bool Regs64bit = T == MVT::i128;
10546 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000010547 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010548 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10549 DAG.getConstant(0, HalfT));
10550 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10551 DAG.getConstant(1, HalfT));
10552 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
10553 Regs64bit ? X86::RAX : X86::EAX,
10554 cpInL, SDValue());
10555 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
10556 Regs64bit ? X86::RDX : X86::EDX,
10557 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010558 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010559 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10560 DAG.getConstant(0, HalfT));
10561 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10562 DAG.getConstant(1, HalfT));
10563 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
10564 Regs64bit ? X86::RBX : X86::EBX,
10565 swapInL, cpInH.getValue(1));
10566 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
10567 Regs64bit ? X86::RCX : X86::ECX,
10568 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010569 SDValue Ops[] = { swapInH.getValue(0),
10570 N->getOperand(1),
10571 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010572 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010573 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000010574 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
10575 X86ISD::LCMPXCHG8_DAG;
10576 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010577 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000010578 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
10579 Regs64bit ? X86::RAX : X86::EAX,
10580 HalfT, Result.getValue(1));
10581 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
10582 Regs64bit ? X86::RDX : X86::EDX,
10583 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000010584 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000010585 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010586 Results.push_back(cpOutH.getValue(1));
10587 return;
10588 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010589 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000010590 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
10591 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010592 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000010593 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
10594 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010595 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000010596 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
10597 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010598 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000010599 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
10600 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010601 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000010602 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
10603 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010604 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000010605 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
10606 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010607 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000010608 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
10609 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010610 case ISD::ATOMIC_LOAD:
10611 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000010612 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000010613}
10614
Evan Cheng72261582005-12-20 06:22:03 +000010615const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
10616 switch (Opcode) {
10617 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000010618 case X86ISD::BSF: return "X86ISD::BSF";
10619 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000010620 case X86ISD::SHLD: return "X86ISD::SHLD";
10621 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000010622 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010623 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000010624 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010625 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000010626 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000010627 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000010628 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
10629 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
10630 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000010631 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000010632 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000010633 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000010634 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000010635 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000010636 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000010637 case X86ISD::COMI: return "X86ISD::COMI";
10638 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000010639 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000010640 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000010641 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
10642 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000010643 case X86ISD::CMOV: return "X86ISD::CMOV";
10644 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000010645 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000010646 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
10647 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000010648 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000010649 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000010650 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000010651 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000010652 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000010653 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
10654 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000010655 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000010656 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000010657 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Nate Begemanb65c1752010-12-17 22:55:37 +000010658 case X86ISD::PSIGNB: return "X86ISD::PSIGNB";
10659 case X86ISD::PSIGNW: return "X86ISD::PSIGNW";
10660 case X86ISD::PSIGND: return "X86ISD::PSIGND";
Evan Cheng8ca29322006-11-10 21:43:37 +000010661 case X86ISD::FMAX: return "X86ISD::FMAX";
10662 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000010663 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
10664 case X86ISD::FRCP: return "X86ISD::FRCP";
Duncan Sands17470be2011-09-22 20:15:48 +000010665 case X86ISD::FHADD: return "X86ISD::FHADD";
10666 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010667 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000010668 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010669 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000010670 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010671 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +000010672 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
10673 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010674 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
10675 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
10676 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
10677 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
10678 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
10679 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000010680 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
10681 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +000010682 case X86ISD::VSHL: return "X86ISD::VSHL";
10683 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +000010684 case X86ISD::CMPPD: return "X86ISD::CMPPD";
10685 case X86ISD::CMPPS: return "X86ISD::CMPPS";
10686 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
10687 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
10688 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
10689 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
10690 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
10691 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
10692 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
10693 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010694 case X86ISD::ADD: return "X86ISD::ADD";
10695 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000010696 case X86ISD::ADC: return "X86ISD::ADC";
10697 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000010698 case X86ISD::SMUL: return "X86ISD::SMUL";
10699 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000010700 case X86ISD::INC: return "X86ISD::INC";
10701 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000010702 case X86ISD::OR: return "X86ISD::OR";
10703 case X86ISD::XOR: return "X86ISD::XOR";
10704 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +000010705 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000010706 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010707 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010708 case X86ISD::PALIGN: return "X86ISD::PALIGN";
10709 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
10710 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
10711 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
10712 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
10713 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
10714 case X86ISD::SHUFPS: return "X86ISD::SHUFPS";
10715 case X86ISD::SHUFPD: return "X86ISD::SHUFPD";
10716 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010717 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000010718 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010719 case X86ISD::MOVHLPD: return "X86ISD::MOVHLPD";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000010720 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
10721 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010722 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
10723 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
10724 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
10725 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
10726 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
10727 case X86ISD::MOVSD: return "X86ISD::MOVSD";
10728 case X86ISD::MOVSS: return "X86ISD::MOVSS";
10729 case X86ISD::UNPCKLPS: return "X86ISD::UNPCKLPS";
10730 case X86ISD::UNPCKLPD: return "X86ISD::UNPCKLPD";
David Greenefbf05d32011-02-22 23:31:46 +000010731 case X86ISD::VUNPCKLPDY: return "X86ISD::VUNPCKLPDY";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010732 case X86ISD::UNPCKHPS: return "X86ISD::UNPCKHPS";
10733 case X86ISD::UNPCKHPD: return "X86ISD::UNPCKHPD";
10734 case X86ISD::PUNPCKLBW: return "X86ISD::PUNPCKLBW";
10735 case X86ISD::PUNPCKLWD: return "X86ISD::PUNPCKLWD";
10736 case X86ISD::PUNPCKLDQ: return "X86ISD::PUNPCKLDQ";
10737 case X86ISD::PUNPCKLQDQ: return "X86ISD::PUNPCKLQDQ";
10738 case X86ISD::PUNPCKHBW: return "X86ISD::PUNPCKHBW";
10739 case X86ISD::PUNPCKHWD: return "X86ISD::PUNPCKHWD";
10740 case X86ISD::PUNPCKHDQ: return "X86ISD::PUNPCKHDQ";
10741 case X86ISD::PUNPCKHQDQ: return "X86ISD::PUNPCKHQDQ";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000010742 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +000010743 case X86ISD::VPERMILPS: return "X86ISD::VPERMILPS";
10744 case X86ISD::VPERMILPSY: return "X86ISD::VPERMILPSY";
10745 case X86ISD::VPERMILPD: return "X86ISD::VPERMILPD";
10746 case X86ISD::VPERMILPDY: return "X86ISD::VPERMILPDY";
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +000010747 case X86ISD::VPERM2F128: return "X86ISD::VPERM2F128";
Dan Gohmand6708ea2009-08-15 01:38:56 +000010748 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000010749 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000010750 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000010751 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000010752 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +000010753 }
10754}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010755
Chris Lattnerc9addb72007-03-30 23:15:24 +000010756// isLegalAddressingMode - Return true if the addressing mode represented
10757// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000010758bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010759 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000010760 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010761 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000010762 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000010763
Chris Lattnerc9addb72007-03-30 23:15:24 +000010764 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010765 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000010766 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000010767
Chris Lattnerc9addb72007-03-30 23:15:24 +000010768 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000010769 unsigned GVFlags =
10770 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010771
Chris Lattnerdfed4132009-07-10 07:38:24 +000010772 // If a reference to this global requires an extra load, we can't fold it.
10773 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000010774 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010775
Chris Lattnerdfed4132009-07-10 07:38:24 +000010776 // If BaseGV requires a register for the PIC base, we cannot also have a
10777 // BaseReg specified.
10778 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000010779 return false;
Evan Cheng52787842007-08-01 23:46:47 +000010780
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010781 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000010782 if ((M != CodeModel::Small || R != Reloc::Static) &&
10783 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010784 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000010785 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010786
Chris Lattnerc9addb72007-03-30 23:15:24 +000010787 switch (AM.Scale) {
10788 case 0:
10789 case 1:
10790 case 2:
10791 case 4:
10792 case 8:
10793 // These scales always work.
10794 break;
10795 case 3:
10796 case 5:
10797 case 9:
10798 // These scales are formed with basereg+scalereg. Only accept if there is
10799 // no basereg yet.
10800 if (AM.HasBaseReg)
10801 return false;
10802 break;
10803 default: // Other stuff never works.
10804 return false;
10805 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010806
Chris Lattnerc9addb72007-03-30 23:15:24 +000010807 return true;
10808}
10809
10810
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010811bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010812 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000010813 return false;
Evan Chenge127a732007-10-29 07:57:50 +000010814 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
10815 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000010816 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000010817 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000010818 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000010819}
10820
Owen Andersone50ed302009-08-10 22:56:29 +000010821bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000010822 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000010823 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010824 unsigned NumBits1 = VT1.getSizeInBits();
10825 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000010826 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000010827 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000010828 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000010829}
Evan Cheng2bd122c2007-10-26 01:56:11 +000010830
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010831bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000010832 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010833 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000010834}
10835
Owen Andersone50ed302009-08-10 22:56:29 +000010836bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000010837 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000010838 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000010839}
10840
Owen Andersone50ed302009-08-10 22:56:29 +000010841bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000010842 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000010843 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000010844}
10845
Evan Cheng60c07e12006-07-05 22:17:51 +000010846/// isShuffleMaskLegal - Targets can use this to indicate that they only
10847/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
10848/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
10849/// are assumed to be legal.
10850bool
Eric Christopherfd179292009-08-27 18:07:15 +000010851X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000010852 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000010853 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000010854 if (VT.getSizeInBits() == 64)
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010855 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3() || Subtarget->hasAVX());
Nate Begeman9008ca62009-04-27 18:41:29 +000010856
Nate Begemana09008b2009-10-19 02:17:23 +000010857 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000010858 return (VT.getVectorNumElements() == 2 ||
10859 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
10860 isMOVLMask(M, VT) ||
10861 isSHUFPMask(M, VT) ||
10862 isPSHUFDMask(M, VT) ||
10863 isPSHUFHWMask(M, VT) ||
10864 isPSHUFLWMask(M, VT) ||
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010865 isPALIGNRMask(M, VT, Subtarget->hasSSSE3() || Subtarget->hasAVX()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000010866 isUNPCKLMask(M, VT) ||
10867 isUNPCKHMask(M, VT) ||
10868 isUNPCKL_v_undef_Mask(M, VT) ||
10869 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +000010870}
10871
Dan Gohman7d8143f2008-04-09 20:09:42 +000010872bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000010873X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000010874 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000010875 unsigned NumElts = VT.getVectorNumElements();
10876 // FIXME: This collection of masks seems suspect.
10877 if (NumElts == 2)
10878 return true;
10879 if (NumElts == 4 && VT.getSizeInBits() == 128) {
10880 return (isMOVLMask(Mask, VT) ||
10881 isCommutedMOVLMask(Mask, VT, true) ||
10882 isSHUFPMask(Mask, VT) ||
10883 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +000010884 }
10885 return false;
10886}
10887
10888//===----------------------------------------------------------------------===//
10889// X86 Scheduler Hooks
10890//===----------------------------------------------------------------------===//
10891
Mon P Wang63307c32008-05-05 19:05:59 +000010892// private utility function
10893MachineBasicBlock *
10894X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
10895 MachineBasicBlock *MBB,
10896 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010897 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010898 unsigned LoadOpc,
10899 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010900 unsigned notOpc,
10901 unsigned EAXreg,
10902 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000010903 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000010904 // For the atomic bitwise operator, we generate
10905 // thisMBB:
10906 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000010907 // ld t1 = [bitinstr.addr]
10908 // op t2 = t1, [bitinstr.val]
10909 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000010910 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
10911 // bz newMBB
10912 // fallthrough -->nextMBB
10913 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10914 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000010915 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000010916 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000010917
Mon P Wang63307c32008-05-05 19:05:59 +000010918 /// First build the CFG
10919 MachineFunction *F = MBB->getParent();
10920 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000010921 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
10922 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
10923 F->insert(MBBIter, newMBB);
10924 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010925
Dan Gohman14152b42010-07-06 20:24:04 +000010926 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
10927 nextMBB->splice(nextMBB->begin(), thisMBB,
10928 llvm::next(MachineBasicBlock::iterator(bInstr)),
10929 thisMBB->end());
10930 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010931
Mon P Wang63307c32008-05-05 19:05:59 +000010932 // Update thisMBB to fall through to newMBB
10933 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010934
Mon P Wang63307c32008-05-05 19:05:59 +000010935 // newMBB jumps to itself and fall through to nextMBB
10936 newMBB->addSuccessor(nextMBB);
10937 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010938
Mon P Wang63307c32008-05-05 19:05:59 +000010939 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010940 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000010941 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000010942 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000010943 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010944 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000010945 int numArgs = bInstr->getNumOperands() - 1;
10946 for (int i=0; i < numArgs; ++i)
10947 argOpers[i] = &bInstr->getOperand(i+1);
10948
10949 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010950 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010951 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000010952
Dale Johannesen140be2d2008-08-19 18:47:28 +000010953 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010954 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000010955 for (int i=0; i <= lastAddrIndx; ++i)
10956 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010957
Dale Johannesen140be2d2008-08-19 18:47:28 +000010958 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010959 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010960 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010961 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010962 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010963 tt = t1;
10964
Dale Johannesen140be2d2008-08-19 18:47:28 +000010965 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000010966 assert((argOpers[valArgIndx]->isReg() ||
10967 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000010968 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000010969 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000010970 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000010971 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000010972 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010973 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +000010974 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010975
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010976 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +000010977 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000010978
Dale Johannesene4d209d2009-02-03 20:21:25 +000010979 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000010980 for (int i=0; i <= lastAddrIndx; ++i)
10981 (*MIB).addOperand(*argOpers[i]);
10982 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +000010983 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000010984 (*MIB).setMemRefs(bInstr->memoperands_begin(),
10985 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000010986
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010987 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000010988 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000010989
Mon P Wang63307c32008-05-05 19:05:59 +000010990 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000010991 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000010992
Dan Gohman14152b42010-07-06 20:24:04 +000010993 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000010994 return nextMBB;
10995}
10996
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000010997// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000010998MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010999X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11000 MachineBasicBlock *MBB,
11001 unsigned regOpcL,
11002 unsigned regOpcH,
11003 unsigned immOpcL,
11004 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011005 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011006 // For the atomic bitwise operator, we generate
11007 // thisMBB (instructions are in pairs, except cmpxchg8b)
11008 // ld t1,t2 = [bitinstr.addr]
11009 // newMBB:
11010 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11011 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011012 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011013 // mov ECX, EBX <- t5, t6
11014 // mov EAX, EDX <- t1, t2
11015 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11016 // mov t3, t4 <- EAX, EDX
11017 // bz newMBB
11018 // result in out1, out2
11019 // fallthrough -->nextMBB
11020
11021 const TargetRegisterClass *RC = X86::GR32RegisterClass;
11022 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011023 const unsigned NotOpc = X86::NOT32r;
11024 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11025 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11026 MachineFunction::iterator MBBIter = MBB;
11027 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011028
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011029 /// First build the CFG
11030 MachineFunction *F = MBB->getParent();
11031 MachineBasicBlock *thisMBB = MBB;
11032 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11033 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11034 F->insert(MBBIter, newMBB);
11035 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011036
Dan Gohman14152b42010-07-06 20:24:04 +000011037 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11038 nextMBB->splice(nextMBB->begin(), thisMBB,
11039 llvm::next(MachineBasicBlock::iterator(bInstr)),
11040 thisMBB->end());
11041 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011042
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011043 // Update thisMBB to fall through to newMBB
11044 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011045
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011046 // newMBB jumps to itself and fall through to nextMBB
11047 newMBB->addSuccessor(nextMBB);
11048 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011049
Dale Johannesene4d209d2009-02-03 20:21:25 +000011050 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011051 // Insert instructions into newMBB based on incoming instruction
11052 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011053 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011054 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011055 MachineOperand& dest1Oper = bInstr->getOperand(0);
11056 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011057 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11058 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011059 argOpers[i] = &bInstr->getOperand(i+2);
11060
Dan Gohman71ea4e52010-05-14 21:01:44 +000011061 // We use some of the operands multiple times, so conservatively just
11062 // clear any kill flags that might be present.
11063 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11064 argOpers[i]->setIsKill(false);
11065 }
11066
Evan Chengad5b52f2010-01-08 19:14:57 +000011067 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011068 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011069
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011070 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011071 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011072 for (int i=0; i <= lastAddrIndx; ++i)
11073 (*MIB).addOperand(*argOpers[i]);
11074 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011075 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011076 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011077 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011078 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011079 MachineOperand newOp3 = *(argOpers[3]);
11080 if (newOp3.isImm())
11081 newOp3.setImm(newOp3.getImm()+4);
11082 else
11083 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011084 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011085 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011086
11087 // t3/4 are defined later, at the bottom of the loop
11088 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11089 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011090 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011091 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011092 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011093 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11094
Evan Cheng306b4ca2010-01-08 23:41:50 +000011095 // The subsequent operations should be using the destination registers of
11096 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +000011097 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011098 t1 = F->getRegInfo().createVirtualRegister(RC);
11099 t2 = F->getRegInfo().createVirtualRegister(RC);
11100 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
11101 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011102 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011103 t1 = dest1Oper.getReg();
11104 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011105 }
11106
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011107 int valArgIndx = lastAddrIndx + 1;
11108 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011109 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011110 "invalid operand");
11111 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11112 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011113 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011114 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011115 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011116 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011117 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011118 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011119 (*MIB).addOperand(*argOpers[valArgIndx]);
11120 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011121 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011122 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011123 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011124 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011125 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011126 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011127 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011128 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011129 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011130 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011131
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011132 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011133 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011134 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011135 MIB.addReg(t2);
11136
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011137 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011138 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011139 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011140 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +000011141
Dale Johannesene4d209d2009-02-03 20:21:25 +000011142 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011143 for (int i=0; i <= lastAddrIndx; ++i)
11144 (*MIB).addOperand(*argOpers[i]);
11145
11146 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011147 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11148 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011149
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011150 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011151 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011152 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011153 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011154
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011155 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011156 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011157
Dan Gohman14152b42010-07-06 20:24:04 +000011158 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011159 return nextMBB;
11160}
11161
11162// private utility function
11163MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011164X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11165 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011166 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011167 // For the atomic min/max operator, we generate
11168 // thisMBB:
11169 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011170 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011171 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011172 // cmp t1, t2
11173 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011174 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011175 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11176 // bz newMBB
11177 // fallthrough -->nextMBB
11178 //
11179 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11180 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011181 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011182 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011183
Mon P Wang63307c32008-05-05 19:05:59 +000011184 /// First build the CFG
11185 MachineFunction *F = MBB->getParent();
11186 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011187 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11188 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11189 F->insert(MBBIter, newMBB);
11190 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011191
Dan Gohman14152b42010-07-06 20:24:04 +000011192 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11193 nextMBB->splice(nextMBB->begin(), thisMBB,
11194 llvm::next(MachineBasicBlock::iterator(mInstr)),
11195 thisMBB->end());
11196 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011197
Mon P Wang63307c32008-05-05 19:05:59 +000011198 // Update thisMBB to fall through to newMBB
11199 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011200
Mon P Wang63307c32008-05-05 19:05:59 +000011201 // newMBB jumps to newMBB and fall through to nextMBB
11202 newMBB->addSuccessor(nextMBB);
11203 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011204
Dale Johannesene4d209d2009-02-03 20:21:25 +000011205 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011206 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011207 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011208 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011209 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011210 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011211 int numArgs = mInstr->getNumOperands() - 1;
11212 for (int i=0; i < numArgs; ++i)
11213 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011214
Mon P Wang63307c32008-05-05 19:05:59 +000011215 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011216 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011217 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011218
Mon P Wangab3e7472008-05-05 22:56:23 +000011219 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011220 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011221 for (int i=0; i <= lastAddrIndx; ++i)
11222 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011223
Mon P Wang63307c32008-05-05 19:05:59 +000011224 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011225 assert((argOpers[valArgIndx]->isReg() ||
11226 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011227 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011228
11229 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011230 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011231 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011232 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011233 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011234 (*MIB).addOperand(*argOpers[valArgIndx]);
11235
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011236 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011237 MIB.addReg(t1);
11238
Dale Johannesene4d209d2009-02-03 20:21:25 +000011239 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011240 MIB.addReg(t1);
11241 MIB.addReg(t2);
11242
11243 // Generate movc
11244 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011245 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011246 MIB.addReg(t2);
11247 MIB.addReg(t1);
11248
11249 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011250 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011251 for (int i=0; i <= lastAddrIndx; ++i)
11252 (*MIB).addOperand(*argOpers[i]);
11253 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011254 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011255 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11256 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011257
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011258 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011259 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011260
Mon P Wang63307c32008-05-05 19:05:59 +000011261 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011262 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011263
Dan Gohman14152b42010-07-06 20:24:04 +000011264 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011265 return nextMBB;
11266}
11267
Eric Christopherf83a5de2009-08-27 18:08:16 +000011268// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011269// or XMM0_V32I8 in AVX all of this code can be replaced with that
11270// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011271MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011272X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011273 unsigned numArgs, bool memArg) const {
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011274 assert((Subtarget->hasSSE42() || Subtarget->hasAVX()) &&
11275 "Target must have SSE4.2 or AVX features enabled");
11276
Eric Christopherb120ab42009-08-18 22:50:32 +000011277 DebugLoc dl = MI->getDebugLoc();
11278 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011279 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011280 if (!Subtarget->hasAVX()) {
11281 if (memArg)
11282 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11283 else
11284 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11285 } else {
11286 if (memArg)
11287 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11288 else
11289 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11290 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011291
Eric Christopher41c902f2010-11-30 08:20:21 +000011292 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011293 for (unsigned i = 0; i < numArgs; ++i) {
11294 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011295 if (!(Op.isReg() && Op.isImplicit()))
11296 MIB.addOperand(Op);
11297 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011298 BuildMI(*BB, MI, dl,
11299 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11300 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011301 .addReg(X86::XMM0);
11302
Dan Gohman14152b42010-07-06 20:24:04 +000011303 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011304 return BB;
11305}
11306
11307MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011308X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011309 DebugLoc dl = MI->getDebugLoc();
11310 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011311
Eric Christopher228232b2010-11-30 07:20:12 +000011312 // Address into RAX/EAX, other two args into ECX, EDX.
11313 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11314 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11315 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11316 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011317 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011318
Eric Christopher228232b2010-11-30 07:20:12 +000011319 unsigned ValOps = X86::AddrNumOperands;
11320 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11321 .addReg(MI->getOperand(ValOps).getReg());
11322 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11323 .addReg(MI->getOperand(ValOps+1).getReg());
11324
11325 // The instruction doesn't actually take any operands though.
11326 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011327
Eric Christopher228232b2010-11-30 07:20:12 +000011328 MI->eraseFromParent(); // The pseudo is gone now.
11329 return BB;
11330}
11331
11332MachineBasicBlock *
11333X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011334 DebugLoc dl = MI->getDebugLoc();
11335 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011336
Eric Christopher228232b2010-11-30 07:20:12 +000011337 // First arg in ECX, the second in EAX.
11338 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11339 .addReg(MI->getOperand(0).getReg());
11340 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11341 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011342
Eric Christopher228232b2010-11-30 07:20:12 +000011343 // The instruction doesn't actually take any operands though.
11344 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011345
Eric Christopher228232b2010-11-30 07:20:12 +000011346 MI->eraseFromParent(); // The pseudo is gone now.
11347 return BB;
11348}
11349
11350MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011351X86TargetLowering::EmitVAARG64WithCustomInserter(
11352 MachineInstr *MI,
11353 MachineBasicBlock *MBB) const {
11354 // Emit va_arg instruction on X86-64.
11355
11356 // Operands to this pseudo-instruction:
11357 // 0 ) Output : destination address (reg)
11358 // 1-5) Input : va_list address (addr, i64mem)
11359 // 6 ) ArgSize : Size (in bytes) of vararg type
11360 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11361 // 8 ) Align : Alignment of type
11362 // 9 ) EFLAGS (implicit-def)
11363
11364 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11365 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11366
11367 unsigned DestReg = MI->getOperand(0).getReg();
11368 MachineOperand &Base = MI->getOperand(1);
11369 MachineOperand &Scale = MI->getOperand(2);
11370 MachineOperand &Index = MI->getOperand(3);
11371 MachineOperand &Disp = MI->getOperand(4);
11372 MachineOperand &Segment = MI->getOperand(5);
11373 unsigned ArgSize = MI->getOperand(6).getImm();
11374 unsigned ArgMode = MI->getOperand(7).getImm();
11375 unsigned Align = MI->getOperand(8).getImm();
11376
11377 // Memory Reference
11378 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11379 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11380 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11381
11382 // Machine Information
11383 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11384 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11385 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11386 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11387 DebugLoc DL = MI->getDebugLoc();
11388
11389 // struct va_list {
11390 // i32 gp_offset
11391 // i32 fp_offset
11392 // i64 overflow_area (address)
11393 // i64 reg_save_area (address)
11394 // }
11395 // sizeof(va_list) = 24
11396 // alignment(va_list) = 8
11397
11398 unsigned TotalNumIntRegs = 6;
11399 unsigned TotalNumXMMRegs = 8;
11400 bool UseGPOffset = (ArgMode == 1);
11401 bool UseFPOffset = (ArgMode == 2);
11402 unsigned MaxOffset = TotalNumIntRegs * 8 +
11403 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11404
11405 /* Align ArgSize to a multiple of 8 */
11406 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11407 bool NeedsAlign = (Align > 8);
11408
11409 MachineBasicBlock *thisMBB = MBB;
11410 MachineBasicBlock *overflowMBB;
11411 MachineBasicBlock *offsetMBB;
11412 MachineBasicBlock *endMBB;
11413
11414 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11415 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11416 unsigned OffsetReg = 0;
11417
11418 if (!UseGPOffset && !UseFPOffset) {
11419 // If we only pull from the overflow region, we don't create a branch.
11420 // We don't need to alter control flow.
11421 OffsetDestReg = 0; // unused
11422 OverflowDestReg = DestReg;
11423
11424 offsetMBB = NULL;
11425 overflowMBB = thisMBB;
11426 endMBB = thisMBB;
11427 } else {
11428 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11429 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11430 // If not, pull from overflow_area. (branch to overflowMBB)
11431 //
11432 // thisMBB
11433 // | .
11434 // | .
11435 // offsetMBB overflowMBB
11436 // | .
11437 // | .
11438 // endMBB
11439
11440 // Registers for the PHI in endMBB
11441 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11442 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11443
11444 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11445 MachineFunction *MF = MBB->getParent();
11446 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11447 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11448 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11449
11450 MachineFunction::iterator MBBIter = MBB;
11451 ++MBBIter;
11452
11453 // Insert the new basic blocks
11454 MF->insert(MBBIter, offsetMBB);
11455 MF->insert(MBBIter, overflowMBB);
11456 MF->insert(MBBIter, endMBB);
11457
11458 // Transfer the remainder of MBB and its successor edges to endMBB.
11459 endMBB->splice(endMBB->begin(), thisMBB,
11460 llvm::next(MachineBasicBlock::iterator(MI)),
11461 thisMBB->end());
11462 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11463
11464 // Make offsetMBB and overflowMBB successors of thisMBB
11465 thisMBB->addSuccessor(offsetMBB);
11466 thisMBB->addSuccessor(overflowMBB);
11467
11468 // endMBB is a successor of both offsetMBB and overflowMBB
11469 offsetMBB->addSuccessor(endMBB);
11470 overflowMBB->addSuccessor(endMBB);
11471
11472 // Load the offset value into a register
11473 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11474 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
11475 .addOperand(Base)
11476 .addOperand(Scale)
11477 .addOperand(Index)
11478 .addDisp(Disp, UseFPOffset ? 4 : 0)
11479 .addOperand(Segment)
11480 .setMemRefs(MMOBegin, MMOEnd);
11481
11482 // Check if there is enough room left to pull this argument.
11483 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
11484 .addReg(OffsetReg)
11485 .addImm(MaxOffset + 8 - ArgSizeA8);
11486
11487 // Branch to "overflowMBB" if offset >= max
11488 // Fall through to "offsetMBB" otherwise
11489 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
11490 .addMBB(overflowMBB);
11491 }
11492
11493 // In offsetMBB, emit code to use the reg_save_area.
11494 if (offsetMBB) {
11495 assert(OffsetReg != 0);
11496
11497 // Read the reg_save_area address.
11498 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
11499 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
11500 .addOperand(Base)
11501 .addOperand(Scale)
11502 .addOperand(Index)
11503 .addDisp(Disp, 16)
11504 .addOperand(Segment)
11505 .setMemRefs(MMOBegin, MMOEnd);
11506
11507 // Zero-extend the offset
11508 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
11509 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
11510 .addImm(0)
11511 .addReg(OffsetReg)
11512 .addImm(X86::sub_32bit);
11513
11514 // Add the offset to the reg_save_area to get the final address.
11515 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
11516 .addReg(OffsetReg64)
11517 .addReg(RegSaveReg);
11518
11519 // Compute the offset for the next argument
11520 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11521 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
11522 .addReg(OffsetReg)
11523 .addImm(UseFPOffset ? 16 : 8);
11524
11525 // Store it back into the va_list.
11526 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
11527 .addOperand(Base)
11528 .addOperand(Scale)
11529 .addOperand(Index)
11530 .addDisp(Disp, UseFPOffset ? 4 : 0)
11531 .addOperand(Segment)
11532 .addReg(NextOffsetReg)
11533 .setMemRefs(MMOBegin, MMOEnd);
11534
11535 // Jump to endMBB
11536 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
11537 .addMBB(endMBB);
11538 }
11539
11540 //
11541 // Emit code to use overflow area
11542 //
11543
11544 // Load the overflow_area address into a register.
11545 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
11546 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
11547 .addOperand(Base)
11548 .addOperand(Scale)
11549 .addOperand(Index)
11550 .addDisp(Disp, 8)
11551 .addOperand(Segment)
11552 .setMemRefs(MMOBegin, MMOEnd);
11553
11554 // If we need to align it, do so. Otherwise, just copy the address
11555 // to OverflowDestReg.
11556 if (NeedsAlign) {
11557 // Align the overflow address
11558 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
11559 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
11560
11561 // aligned_addr = (addr + (align-1)) & ~(align-1)
11562 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
11563 .addReg(OverflowAddrReg)
11564 .addImm(Align-1);
11565
11566 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
11567 .addReg(TmpReg)
11568 .addImm(~(uint64_t)(Align-1));
11569 } else {
11570 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
11571 .addReg(OverflowAddrReg);
11572 }
11573
11574 // Compute the next overflow address after this argument.
11575 // (the overflow address should be kept 8-byte aligned)
11576 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
11577 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
11578 .addReg(OverflowDestReg)
11579 .addImm(ArgSizeA8);
11580
11581 // Store the new overflow address.
11582 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
11583 .addOperand(Base)
11584 .addOperand(Scale)
11585 .addOperand(Index)
11586 .addDisp(Disp, 8)
11587 .addOperand(Segment)
11588 .addReg(NextAddrReg)
11589 .setMemRefs(MMOBegin, MMOEnd);
11590
11591 // If we branched, emit the PHI to the front of endMBB.
11592 if (offsetMBB) {
11593 BuildMI(*endMBB, endMBB->begin(), DL,
11594 TII->get(X86::PHI), DestReg)
11595 .addReg(OffsetDestReg).addMBB(offsetMBB)
11596 .addReg(OverflowDestReg).addMBB(overflowMBB);
11597 }
11598
11599 // Erase the pseudo instruction
11600 MI->eraseFromParent();
11601
11602 return endMBB;
11603}
11604
11605MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000011606X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
11607 MachineInstr *MI,
11608 MachineBasicBlock *MBB) const {
11609 // Emit code to save XMM registers to the stack. The ABI says that the
11610 // number of registers to save is given in %al, so it's theoretically
11611 // possible to do an indirect jump trick to avoid saving all of them,
11612 // however this code takes a simpler approach and just executes all
11613 // of the stores if %al is non-zero. It's less code, and it's probably
11614 // easier on the hardware branch predictor, and stores aren't all that
11615 // expensive anyway.
11616
11617 // Create the new basic blocks. One block contains all the XMM stores,
11618 // and one block is the final destination regardless of whether any
11619 // stores were performed.
11620 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11621 MachineFunction *F = MBB->getParent();
11622 MachineFunction::iterator MBBIter = MBB;
11623 ++MBBIter;
11624 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
11625 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
11626 F->insert(MBBIter, XMMSaveMBB);
11627 F->insert(MBBIter, EndMBB);
11628
Dan Gohman14152b42010-07-06 20:24:04 +000011629 // Transfer the remainder of MBB and its successor edges to EndMBB.
11630 EndMBB->splice(EndMBB->begin(), MBB,
11631 llvm::next(MachineBasicBlock::iterator(MI)),
11632 MBB->end());
11633 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
11634
Dan Gohmand6708ea2009-08-15 01:38:56 +000011635 // The original block will now fall through to the XMM save block.
11636 MBB->addSuccessor(XMMSaveMBB);
11637 // The XMMSaveMBB will fall through to the end block.
11638 XMMSaveMBB->addSuccessor(EndMBB);
11639
11640 // Now add the instructions.
11641 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11642 DebugLoc DL = MI->getDebugLoc();
11643
11644 unsigned CountReg = MI->getOperand(0).getReg();
11645 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
11646 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
11647
11648 if (!Subtarget->isTargetWin64()) {
11649 // If %al is 0, branch around the XMM save block.
11650 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011651 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011652 MBB->addSuccessor(EndMBB);
11653 }
11654
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011655 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000011656 // In the XMM save block, save all the XMM argument registers.
11657 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
11658 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000011659 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000011660 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000011661 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000011662 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000011663 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011664 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000011665 .addFrameIndex(RegSaveFrameIndex)
11666 .addImm(/*Scale=*/1)
11667 .addReg(/*IndexReg=*/0)
11668 .addImm(/*Disp=*/Offset)
11669 .addReg(/*Segment=*/0)
11670 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000011671 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011672 }
11673
Dan Gohman14152b42010-07-06 20:24:04 +000011674 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011675
11676 return EndMBB;
11677}
Mon P Wang63307c32008-05-05 19:05:59 +000011678
Evan Cheng60c07e12006-07-05 22:17:51 +000011679MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000011680X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000011681 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000011682 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11683 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000011684
Chris Lattner52600972009-09-02 05:57:00 +000011685 // To "insert" a SELECT_CC instruction, we actually have to insert the
11686 // diamond control-flow pattern. The incoming instruction knows the
11687 // destination vreg to set, the condition code register to branch on, the
11688 // true/false values to select between, and a branch opcode to use.
11689 const BasicBlock *LLVM_BB = BB->getBasicBlock();
11690 MachineFunction::iterator It = BB;
11691 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000011692
Chris Lattner52600972009-09-02 05:57:00 +000011693 // thisMBB:
11694 // ...
11695 // TrueVal = ...
11696 // cmpTY ccX, r1, r2
11697 // bCC copy1MBB
11698 // fallthrough --> copy0MBB
11699 MachineBasicBlock *thisMBB = BB;
11700 MachineFunction *F = BB->getParent();
11701 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
11702 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000011703 F->insert(It, copy0MBB);
11704 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000011705
Bill Wendling730c07e2010-06-25 20:48:10 +000011706 // If the EFLAGS register isn't dead in the terminator, then claim that it's
11707 // live into the sink and copy blocks.
Jakob Stoklund Olesen4a1b9d82011-09-02 23:52:49 +000011708 if (!MI->killsRegister(X86::EFLAGS)) {
11709 copy0MBB->addLiveIn(X86::EFLAGS);
11710 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000011711 }
11712
Dan Gohman14152b42010-07-06 20:24:04 +000011713 // Transfer the remainder of BB and its successor edges to sinkMBB.
11714 sinkMBB->splice(sinkMBB->begin(), BB,
11715 llvm::next(MachineBasicBlock::iterator(MI)),
11716 BB->end());
11717 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
11718
11719 // Add the true and fallthrough blocks as its successors.
11720 BB->addSuccessor(copy0MBB);
11721 BB->addSuccessor(sinkMBB);
11722
11723 // Create the conditional branch instruction.
11724 unsigned Opc =
11725 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
11726 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
11727
Chris Lattner52600972009-09-02 05:57:00 +000011728 // copy0MBB:
11729 // %FalseValue = ...
11730 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000011731 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000011732
Chris Lattner52600972009-09-02 05:57:00 +000011733 // sinkMBB:
11734 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
11735 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000011736 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
11737 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000011738 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
11739 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
11740
Dan Gohman14152b42010-07-06 20:24:04 +000011741 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000011742 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000011743}
11744
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011745MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000011746X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
11747 bool Is64Bit) const {
11748 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11749 DebugLoc DL = MI->getDebugLoc();
11750 MachineFunction *MF = BB->getParent();
11751 const BasicBlock *LLVM_BB = BB->getBasicBlock();
11752
11753 assert(EnableSegmentedStacks);
11754
11755 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
11756 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
11757
11758 // BB:
11759 // ... [Till the alloca]
11760 // If stacklet is not large enough, jump to mallocMBB
11761 //
11762 // bumpMBB:
11763 // Allocate by subtracting from RSP
11764 // Jump to continueMBB
11765 //
11766 // mallocMBB:
11767 // Allocate by call to runtime
11768 //
11769 // continueMBB:
11770 // ...
11771 // [rest of original BB]
11772 //
11773
11774 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11775 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11776 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11777
11778 MachineRegisterInfo &MRI = MF->getRegInfo();
11779 const TargetRegisterClass *AddrRegClass =
11780 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
11781
11782 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
11783 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
11784 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
11785 sizeVReg = MI->getOperand(1).getReg(),
11786 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
11787
11788 MachineFunction::iterator MBBIter = BB;
11789 ++MBBIter;
11790
11791 MF->insert(MBBIter, bumpMBB);
11792 MF->insert(MBBIter, mallocMBB);
11793 MF->insert(MBBIter, continueMBB);
11794
11795 continueMBB->splice(continueMBB->begin(), BB, llvm::next
11796 (MachineBasicBlock::iterator(MI)), BB->end());
11797 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
11798
11799 // Add code to the main basic block to check if the stack limit has been hit,
11800 // and if so, jump to mallocMBB otherwise to bumpMBB.
11801 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
11802 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), tmpSPVReg)
11803 .addReg(tmpSPVReg).addReg(sizeVReg);
11804 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
11805 .addReg(0).addImm(0).addReg(0).addImm(TlsOffset).addReg(TlsReg)
11806 .addReg(tmpSPVReg);
11807 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
11808
11809 // bumpMBB simply decreases the stack pointer, since we know the current
11810 // stacklet has enough space.
11811 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
11812 .addReg(tmpSPVReg);
11813 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
11814 .addReg(tmpSPVReg);
11815 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
11816
11817 // Calls into a routine in libgcc to allocate more space from the heap.
11818 if (Is64Bit) {
11819 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
11820 .addReg(sizeVReg);
11821 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
11822 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI);
11823 } else {
11824 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
11825 .addImm(12);
11826 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
11827 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
11828 .addExternalSymbol("__morestack_allocate_stack_space");
11829 }
11830
11831 if (!Is64Bit)
11832 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
11833 .addImm(16);
11834
11835 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
11836 .addReg(Is64Bit ? X86::RAX : X86::EAX);
11837 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
11838
11839 // Set up the CFG correctly.
11840 BB->addSuccessor(bumpMBB);
11841 BB->addSuccessor(mallocMBB);
11842 mallocMBB->addSuccessor(continueMBB);
11843 bumpMBB->addSuccessor(continueMBB);
11844
11845 // Take care of the PHI nodes.
11846 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
11847 MI->getOperand(0).getReg())
11848 .addReg(mallocPtrVReg).addMBB(mallocMBB)
11849 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
11850
11851 // Delete the original pseudo instruction.
11852 MI->eraseFromParent();
11853
11854 // And we're done.
11855 return continueMBB;
11856}
11857
11858MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011859X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000011860 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011861 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11862 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011863
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000011864 assert(!Subtarget->isTargetEnvMacho());
11865
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011866 // The lowering is pretty easy: we're just emitting the call to _alloca. The
11867 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011868
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000011869 if (Subtarget->isTargetWin64()) {
11870 if (Subtarget->isTargetCygMing()) {
11871 // ___chkstk(Mingw64):
11872 // Clobbers R10, R11, RAX and EFLAGS.
11873 // Updates RSP.
11874 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
11875 .addExternalSymbol("___chkstk")
11876 .addReg(X86::RAX, RegState::Implicit)
11877 .addReg(X86::RSP, RegState::Implicit)
11878 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
11879 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
11880 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
11881 } else {
11882 // __chkstk(MSVCRT): does not update stack pointer.
11883 // Clobbers R10, R11 and EFLAGS.
11884 // FIXME: RAX(allocated size) might be reused and not killed.
11885 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
11886 .addExternalSymbol("__chkstk")
11887 .addReg(X86::RAX, RegState::Implicit)
11888 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
11889 // RAX has the offset to subtracted from RSP.
11890 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
11891 .addReg(X86::RSP)
11892 .addReg(X86::RAX);
11893 }
11894 } else {
11895 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011896 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
11897
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000011898 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
11899 .addExternalSymbol(StackProbeSymbol)
11900 .addReg(X86::EAX, RegState::Implicit)
11901 .addReg(X86::ESP, RegState::Implicit)
11902 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
11903 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
11904 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
11905 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011906
Dan Gohman14152b42010-07-06 20:24:04 +000011907 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011908 return BB;
11909}
Chris Lattner52600972009-09-02 05:57:00 +000011910
11911MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000011912X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
11913 MachineBasicBlock *BB) const {
11914 // This is pretty easy. We're taking the value that we received from
11915 // our load from the relocation, sticking it in either RDI (x86-64)
11916 // or EAX and doing an indirect call. The return value will then
11917 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000011918 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000011919 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000011920 DebugLoc DL = MI->getDebugLoc();
11921 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000011922
11923 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000011924 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000011925
Eric Christopher30ef0e52010-06-03 04:07:48 +000011926 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000011927 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
11928 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000011929 .addReg(X86::RIP)
11930 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000011931 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000011932 MI->getOperand(3).getTargetFlags())
11933 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000011934 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000011935 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +000011936 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000011937 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
11938 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000011939 .addReg(0)
11940 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000011941 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000011942 MI->getOperand(3).getTargetFlags())
11943 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000011944 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000011945 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000011946 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000011947 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
11948 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000011949 .addReg(TII->getGlobalBaseReg(F))
11950 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000011951 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000011952 MI->getOperand(3).getTargetFlags())
11953 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000011954 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000011955 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000011956 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000011957
Dan Gohman14152b42010-07-06 20:24:04 +000011958 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000011959 return BB;
11960}
11961
11962MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000011963X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000011964 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000011965 switch (MI->getOpcode()) {
Richard Trieu23946fc2011-09-21 03:09:09 +000011966 default: assert(0 && "Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000011967 case X86::TAILJMPd64:
11968 case X86::TAILJMPr64:
11969 case X86::TAILJMPm64:
Richard Trieu23946fc2011-09-21 03:09:09 +000011970 assert(0 && "TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000011971 case X86::TCRETURNdi64:
11972 case X86::TCRETURNri64:
11973 case X86::TCRETURNmi64:
11974 // Defs of TCRETURNxx64 has Win64's callee-saved registers, as subset.
11975 // On AMD64, additional defs should be added before register allocation.
11976 if (!Subtarget->isTargetWin64()) {
11977 MI->addRegisterDefined(X86::RSI);
11978 MI->addRegisterDefined(X86::RDI);
11979 MI->addRegisterDefined(X86::XMM6);
11980 MI->addRegisterDefined(X86::XMM7);
11981 MI->addRegisterDefined(X86::XMM8);
11982 MI->addRegisterDefined(X86::XMM9);
11983 MI->addRegisterDefined(X86::XMM10);
11984 MI->addRegisterDefined(X86::XMM11);
11985 MI->addRegisterDefined(X86::XMM12);
11986 MI->addRegisterDefined(X86::XMM13);
11987 MI->addRegisterDefined(X86::XMM14);
11988 MI->addRegisterDefined(X86::XMM15);
11989 }
11990 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011991 case X86::WIN_ALLOCA:
11992 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000011993 case X86::SEG_ALLOCA_32:
11994 return EmitLoweredSegAlloca(MI, BB, false);
11995 case X86::SEG_ALLOCA_64:
11996 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000011997 case X86::TLSCall_32:
11998 case X86::TLSCall_64:
11999 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012000 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012001 case X86::CMOV_FR32:
12002 case X86::CMOV_FR64:
12003 case X86::CMOV_V4F32:
12004 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012005 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012006 case X86::CMOV_V8F32:
12007 case X86::CMOV_V4F64:
12008 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012009 case X86::CMOV_GR16:
12010 case X86::CMOV_GR32:
12011 case X86::CMOV_RFP32:
12012 case X86::CMOV_RFP64:
12013 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012014 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012015
Dale Johannesen849f2142007-07-03 00:53:03 +000012016 case X86::FP32_TO_INT16_IN_MEM:
12017 case X86::FP32_TO_INT32_IN_MEM:
12018 case X86::FP32_TO_INT64_IN_MEM:
12019 case X86::FP64_TO_INT16_IN_MEM:
12020 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012021 case X86::FP64_TO_INT64_IN_MEM:
12022 case X86::FP80_TO_INT16_IN_MEM:
12023 case X86::FP80_TO_INT32_IN_MEM:
12024 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012025 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12026 DebugLoc DL = MI->getDebugLoc();
12027
Evan Cheng60c07e12006-07-05 22:17:51 +000012028 // Change the floating point control register to use "round towards zero"
12029 // mode when truncating to an integer value.
12030 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012031 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012032 addFrameReference(BuildMI(*BB, MI, DL,
12033 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012034
12035 // Load the old value of the high byte of the control word...
12036 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000012037 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012038 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012039 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012040
12041 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012042 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012043 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012044
12045 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012046 addFrameReference(BuildMI(*BB, MI, DL,
12047 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012048
12049 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012050 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012051 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012052
12053 // Get the X86 opcode to use.
12054 unsigned Opc;
12055 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012056 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012057 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12058 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12059 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12060 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12061 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12062 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012063 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12064 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12065 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012066 }
12067
12068 X86AddressMode AM;
12069 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012070 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012071 AM.BaseType = X86AddressMode::RegBase;
12072 AM.Base.Reg = Op.getReg();
12073 } else {
12074 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012075 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012076 }
12077 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012078 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012079 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012080 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012081 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012082 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012083 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012084 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012085 AM.GV = Op.getGlobal();
12086 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012087 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012088 }
Dan Gohman14152b42010-07-06 20:24:04 +000012089 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012090 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012091
12092 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012093 addFrameReference(BuildMI(*BB, MI, DL,
12094 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012095
Dan Gohman14152b42010-07-06 20:24:04 +000012096 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012097 return BB;
12098 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012099 // String/text processing lowering.
12100 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012101 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012102 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12103 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012104 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012105 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12106 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012107 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012108 return EmitPCMP(MI, BB, 5, false /* in mem */);
12109 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012110 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012111 return EmitPCMP(MI, BB, 5, true /* in mem */);
12112
Eric Christopher228232b2010-11-30 07:20:12 +000012113 // Thread synchronization.
12114 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012115 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012116 case X86::MWAIT:
12117 return EmitMwait(MI, BB);
12118
Eric Christopherb120ab42009-08-18 22:50:32 +000012119 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012120 case X86::ATOMAND32:
12121 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012122 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012123 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012124 X86::NOT32r, X86::EAX,
12125 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012126 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012127 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12128 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012129 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012130 X86::NOT32r, X86::EAX,
12131 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012132 case X86::ATOMXOR32:
12133 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012134 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012135 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012136 X86::NOT32r, X86::EAX,
12137 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012138 case X86::ATOMNAND32:
12139 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012140 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012141 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012142 X86::NOT32r, X86::EAX,
12143 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012144 case X86::ATOMMIN32:
12145 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12146 case X86::ATOMMAX32:
12147 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12148 case X86::ATOMUMIN32:
12149 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12150 case X86::ATOMUMAX32:
12151 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012152
12153 case X86::ATOMAND16:
12154 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12155 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012156 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012157 X86::NOT16r, X86::AX,
12158 X86::GR16RegisterClass);
12159 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012160 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012161 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012162 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012163 X86::NOT16r, X86::AX,
12164 X86::GR16RegisterClass);
12165 case X86::ATOMXOR16:
12166 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12167 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012168 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012169 X86::NOT16r, X86::AX,
12170 X86::GR16RegisterClass);
12171 case X86::ATOMNAND16:
12172 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12173 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012174 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012175 X86::NOT16r, X86::AX,
12176 X86::GR16RegisterClass, true);
12177 case X86::ATOMMIN16:
12178 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12179 case X86::ATOMMAX16:
12180 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12181 case X86::ATOMUMIN16:
12182 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12183 case X86::ATOMUMAX16:
12184 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12185
12186 case X86::ATOMAND8:
12187 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12188 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012189 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012190 X86::NOT8r, X86::AL,
12191 X86::GR8RegisterClass);
12192 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012193 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012194 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012195 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012196 X86::NOT8r, X86::AL,
12197 X86::GR8RegisterClass);
12198 case X86::ATOMXOR8:
12199 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12200 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012201 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012202 X86::NOT8r, X86::AL,
12203 X86::GR8RegisterClass);
12204 case X86::ATOMNAND8:
12205 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12206 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012207 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012208 X86::NOT8r, X86::AL,
12209 X86::GR8RegisterClass, true);
12210 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012211 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012212 case X86::ATOMAND64:
12213 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012214 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012215 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012216 X86::NOT64r, X86::RAX,
12217 X86::GR64RegisterClass);
12218 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012219 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12220 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012221 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012222 X86::NOT64r, X86::RAX,
12223 X86::GR64RegisterClass);
12224 case X86::ATOMXOR64:
12225 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012226 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012227 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012228 X86::NOT64r, X86::RAX,
12229 X86::GR64RegisterClass);
12230 case X86::ATOMNAND64:
12231 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12232 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012233 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012234 X86::NOT64r, X86::RAX,
12235 X86::GR64RegisterClass, true);
12236 case X86::ATOMMIN64:
12237 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12238 case X86::ATOMMAX64:
12239 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12240 case X86::ATOMUMIN64:
12241 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12242 case X86::ATOMUMAX64:
12243 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012244
12245 // This group does 64-bit operations on a 32-bit host.
12246 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012247 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012248 X86::AND32rr, X86::AND32rr,
12249 X86::AND32ri, X86::AND32ri,
12250 false);
12251 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012252 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012253 X86::OR32rr, X86::OR32rr,
12254 X86::OR32ri, X86::OR32ri,
12255 false);
12256 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012257 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012258 X86::XOR32rr, X86::XOR32rr,
12259 X86::XOR32ri, X86::XOR32ri,
12260 false);
12261 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012262 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012263 X86::AND32rr, X86::AND32rr,
12264 X86::AND32ri, X86::AND32ri,
12265 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012266 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012267 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012268 X86::ADD32rr, X86::ADC32rr,
12269 X86::ADD32ri, X86::ADC32ri,
12270 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012271 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012272 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012273 X86::SUB32rr, X86::SBB32rr,
12274 X86::SUB32ri, X86::SBB32ri,
12275 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012276 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012277 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012278 X86::MOV32rr, X86::MOV32rr,
12279 X86::MOV32ri, X86::MOV32ri,
12280 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012281 case X86::VASTART_SAVE_XMM_REGS:
12282 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012283
12284 case X86::VAARG_64:
12285 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012286 }
12287}
12288
12289//===----------------------------------------------------------------------===//
12290// X86 Optimization Hooks
12291//===----------------------------------------------------------------------===//
12292
Dan Gohman475871a2008-07-27 21:46:04 +000012293void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000012294 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012295 APInt &KnownZero,
12296 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012297 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012298 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012299 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012300 assert((Opc >= ISD::BUILTIN_OP_END ||
12301 Opc == ISD::INTRINSIC_WO_CHAIN ||
12302 Opc == ISD::INTRINSIC_W_CHAIN ||
12303 Opc == ISD::INTRINSIC_VOID) &&
12304 "Should use MaskedValueIsZero if you don't know whether Op"
12305 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012306
Dan Gohmanf4f92f52008-02-13 23:07:24 +000012307 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012308 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012309 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012310 case X86ISD::ADD:
12311 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012312 case X86ISD::ADC:
12313 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012314 case X86ISD::SMUL:
12315 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012316 case X86ISD::INC:
12317 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012318 case X86ISD::OR:
12319 case X86ISD::XOR:
12320 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012321 // These nodes' second result is a boolean.
12322 if (Op.getResNo() == 0)
12323 break;
12324 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012325 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012326 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
12327 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012328 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012329 case ISD::INTRINSIC_WO_CHAIN: {
12330 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12331 unsigned NumLoBits = 0;
12332 switch (IntId) {
12333 default: break;
12334 case Intrinsic::x86_sse_movmsk_ps:
12335 case Intrinsic::x86_avx_movmsk_ps_256:
12336 case Intrinsic::x86_sse2_movmsk_pd:
12337 case Intrinsic::x86_avx_movmsk_pd_256:
12338 case Intrinsic::x86_mmx_pmovmskb:
12339 case Intrinsic::x86_sse2_pmovmskb_128: {
12340 // High bits of movmskp{s|d}, pmovmskb are known zero.
12341 switch (IntId) {
12342 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12343 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12344 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12345 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12346 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12347 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
12348 }
12349 KnownZero = APInt::getHighBitsSet(Mask.getBitWidth(),
12350 Mask.getBitWidth() - NumLoBits);
12351 break;
12352 }
12353 }
12354 break;
12355 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012356 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012357}
Chris Lattner259e97c2006-01-31 19:43:35 +000012358
Owen Andersonbc146b02010-09-21 20:42:50 +000012359unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12360 unsigned Depth) const {
12361 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12362 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12363 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012364
Owen Andersonbc146b02010-09-21 20:42:50 +000012365 // Fallback case.
12366 return 1;
12367}
12368
Evan Cheng206ee9d2006-07-07 08:33:52 +000012369/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012370/// node is a GlobalAddress + offset.
12371bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012372 const GlobalValue* &GA,
12373 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012374 if (N->getOpcode() == X86ISD::Wrapper) {
12375 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012376 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012377 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012378 return true;
12379 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012380 }
Evan Chengad4196b2008-05-12 19:56:52 +000012381 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012382}
12383
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012384/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12385/// same as extracting the high 128-bit part of 256-bit vector and then
12386/// inserting the result into the low part of a new 256-bit vector
12387static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12388 EVT VT = SVOp->getValueType(0);
12389 int NumElems = VT.getVectorNumElements();
12390
12391 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12392 for (int i = 0, j = NumElems/2; i < NumElems/2; ++i, ++j)
12393 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12394 SVOp->getMaskElt(j) >= 0)
12395 return false;
12396
12397 return true;
12398}
12399
12400/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12401/// same as extracting the low 128-bit part of 256-bit vector and then
12402/// inserting the result into the high part of a new 256-bit vector
12403static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12404 EVT VT = SVOp->getValueType(0);
12405 int NumElems = VT.getVectorNumElements();
12406
12407 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12408 for (int i = NumElems/2, j = 0; i < NumElems; ++i, ++j)
12409 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12410 SVOp->getMaskElt(j) >= 0)
12411 return false;
12412
12413 return true;
12414}
12415
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012416/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12417static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
12418 TargetLowering::DAGCombinerInfo &DCI) {
12419 DebugLoc dl = N->getDebugLoc();
12420 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12421 SDValue V1 = SVOp->getOperand(0);
12422 SDValue V2 = SVOp->getOperand(1);
12423 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012424 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012425
12426 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12427 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12428 //
12429 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012430 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012431 // V UNDEF BUILD_VECTOR UNDEF
12432 // \ / \ /
12433 // CONCAT_VECTOR CONCAT_VECTOR
12434 // \ /
12435 // \ /
12436 // RESULT: V + zero extended
12437 //
12438 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12439 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12440 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12441 return SDValue();
12442
12443 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12444 return SDValue();
12445
12446 // To match the shuffle mask, the first half of the mask should
12447 // be exactly the first vector, and all the rest a splat with the
12448 // first element of the second one.
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012449 for (int i = 0; i < NumElems/2; ++i)
12450 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
12451 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
12452 return SDValue();
12453
12454 // Emit a zeroed vector and insert the desired subvector on its
12455 // first half.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000012456 SDValue Zeros = getZeroVector(VT, true /* HasXMMInt */, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012457 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
12458 DAG.getConstant(0, MVT::i32), DAG, dl);
12459 return DCI.CombineTo(N, InsV);
12460 }
12461
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012462 //===--------------------------------------------------------------------===//
12463 // Combine some shuffles into subvector extracts and inserts:
12464 //
12465
12466 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12467 if (isShuffleHigh128VectorInsertLow(SVOp)) {
12468 SDValue V = Extract128BitVector(V1, DAG.getConstant(NumElems/2, MVT::i32),
12469 DAG, dl);
12470 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12471 V, DAG.getConstant(0, MVT::i32), DAG, dl);
12472 return DCI.CombineTo(N, InsV);
12473 }
12474
12475 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12476 if (isShuffleLow128VectorInsertHigh(SVOp)) {
12477 SDValue V = Extract128BitVector(V1, DAG.getConstant(0, MVT::i32), DAG, dl);
12478 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12479 V, DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
12480 return DCI.CombineTo(N, InsV);
12481 }
12482
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012483 return SDValue();
12484}
12485
12486/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000012487static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012488 TargetLowering::DAGCombinerInfo &DCI,
12489 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000012490 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000012491 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000012492
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012493 // Don't create instructions with illegal types after legalize types has run.
12494 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12495 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
12496 return SDValue();
12497
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012498 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
12499 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
12500 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012501 return PerformShuffleCombine256(N, DAG, DCI);
12502
12503 // Only handle 128 wide vector from here on.
12504 if (VT.getSizeInBits() != 128)
12505 return SDValue();
12506
12507 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
12508 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
12509 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000012510 SmallVector<SDValue, 16> Elts;
12511 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012512 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000012513
Nate Begemanfdea31a2010-03-24 20:49:50 +000012514 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000012515}
Evan Chengd880b972008-05-09 21:53:03 +000012516
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000012517/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
12518/// generation and convert it from being a bunch of shuffles and extracts
12519/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012520static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
12521 const TargetLowering &TLI) {
12522 SDValue InputVector = N->getOperand(0);
12523
12524 // Only operate on vectors of 4 elements, where the alternative shuffling
12525 // gets to be more expensive.
12526 if (InputVector.getValueType() != MVT::v4i32)
12527 return SDValue();
12528
12529 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
12530 // single use which is a sign-extend or zero-extend, and all elements are
12531 // used.
12532 SmallVector<SDNode *, 4> Uses;
12533 unsigned ExtractedElements = 0;
12534 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
12535 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
12536 if (UI.getUse().getResNo() != InputVector.getResNo())
12537 return SDValue();
12538
12539 SDNode *Extract = *UI;
12540 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
12541 return SDValue();
12542
12543 if (Extract->getValueType(0) != MVT::i32)
12544 return SDValue();
12545 if (!Extract->hasOneUse())
12546 return SDValue();
12547 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
12548 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
12549 return SDValue();
12550 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
12551 return SDValue();
12552
12553 // Record which element was extracted.
12554 ExtractedElements |=
12555 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
12556
12557 Uses.push_back(Extract);
12558 }
12559
12560 // If not all the elements were used, this may not be worthwhile.
12561 if (ExtractedElements != 15)
12562 return SDValue();
12563
12564 // Ok, we've now decided to do the transformation.
12565 DebugLoc dl = InputVector.getDebugLoc();
12566
12567 // Store the value to a temporary stack slot.
12568 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000012569 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
12570 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012571
12572 // Replace each use (extract) with a load of the appropriate element.
12573 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
12574 UE = Uses.end(); UI != UE; ++UI) {
12575 SDNode *Extract = *UI;
12576
Nadav Rotem86694292011-05-17 08:31:57 +000012577 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012578 SDValue Idx = Extract->getOperand(1);
12579 unsigned EltSize =
12580 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
12581 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
12582 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
12583
Nadav Rotem86694292011-05-17 08:31:57 +000012584 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000012585 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012586
12587 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000012588 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000012589 ScalarAddr, MachinePointerInfo(),
12590 false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012591
12592 // Replace the exact with the load.
12593 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
12594 }
12595
12596 // The replacement was made in place; don't return anything.
12597 return SDValue();
12598}
12599
Duncan Sands6bcd2192011-09-17 16:49:39 +000012600/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
12601/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000012602static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +000012603 const X86Subtarget *Subtarget) {
12604 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000012605 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000012606 // Get the LHS/RHS of the select.
12607 SDValue LHS = N->getOperand(1);
12608 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000012609 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000012610
Dan Gohman670e5392009-09-21 18:03:22 +000012611 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000012612 // instructions match the semantics of the common C idiom x<y?x:y but not
12613 // x<=y?x:y, because of how they handle negative zero (which can be
12614 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000012615 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
12616 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
12617 (Subtarget->hasXMMInt() ||
12618 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000012619 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012620
Chris Lattner47b4ce82009-03-11 05:48:52 +000012621 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000012622 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000012623 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
12624 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000012625 switch (CC) {
12626 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000012627 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000012628 // Converting this to a min would handle NaNs incorrectly, and swapping
12629 // the operands would cause it to handle comparisons between positive
12630 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000012631 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000012632 if (!UnsafeFPMath &&
12633 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
12634 break;
12635 std::swap(LHS, RHS);
12636 }
Dan Gohman670e5392009-09-21 18:03:22 +000012637 Opcode = X86ISD::FMIN;
12638 break;
12639 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000012640 // Converting this to a min would handle comparisons between positive
12641 // and negative zero incorrectly.
12642 if (!UnsafeFPMath &&
12643 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
12644 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012645 Opcode = X86ISD::FMIN;
12646 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000012647 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000012648 // Converting this to a min would handle both negative zeros and NaNs
12649 // incorrectly, but we can swap the operands to fix both.
12650 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000012651 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012652 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000012653 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012654 Opcode = X86ISD::FMIN;
12655 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012656
Dan Gohman670e5392009-09-21 18:03:22 +000012657 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012658 // Converting this to a max would handle comparisons between positive
12659 // and negative zero incorrectly.
12660 if (!UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000012661 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000012662 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012663 Opcode = X86ISD::FMAX;
12664 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000012665 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000012666 // Converting this to a max would handle NaNs incorrectly, and swapping
12667 // the operands would cause it to handle comparisons between positive
12668 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000012669 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000012670 if (!UnsafeFPMath &&
12671 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
12672 break;
12673 std::swap(LHS, RHS);
12674 }
Dan Gohman670e5392009-09-21 18:03:22 +000012675 Opcode = X86ISD::FMAX;
12676 break;
12677 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012678 // Converting this to a max would handle both negative zeros and NaNs
12679 // incorrectly, but we can swap the operands to fix both.
12680 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000012681 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012682 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012683 case ISD::SETGE:
12684 Opcode = X86ISD::FMAX;
12685 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000012686 }
Dan Gohman670e5392009-09-21 18:03:22 +000012687 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000012688 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
12689 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000012690 switch (CC) {
12691 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000012692 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012693 // Converting this to a min would handle comparisons between positive
12694 // and negative zero incorrectly, and swapping the operands would
12695 // cause it to handle NaNs incorrectly.
12696 if (!UnsafeFPMath &&
12697 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000012698 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000012699 break;
12700 std::swap(LHS, RHS);
12701 }
Dan Gohman670e5392009-09-21 18:03:22 +000012702 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000012703 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012704 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000012705 // Converting this to a min would handle NaNs incorrectly.
12706 if (!UnsafeFPMath &&
12707 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
12708 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012709 Opcode = X86ISD::FMIN;
12710 break;
12711 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012712 // Converting this to a min would handle both negative zeros and NaNs
12713 // incorrectly, but we can swap the operands to fix both.
12714 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000012715 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012716 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012717 case ISD::SETGE:
12718 Opcode = X86ISD::FMIN;
12719 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012720
Dan Gohman670e5392009-09-21 18:03:22 +000012721 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000012722 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000012723 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000012724 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012725 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000012726 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012727 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000012728 // Converting this to a max would handle comparisons between positive
12729 // and negative zero incorrectly, and swapping the operands would
12730 // cause it to handle NaNs incorrectly.
12731 if (!UnsafeFPMath &&
12732 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000012733 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000012734 break;
12735 std::swap(LHS, RHS);
12736 }
Dan Gohman670e5392009-09-21 18:03:22 +000012737 Opcode = X86ISD::FMAX;
12738 break;
12739 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000012740 // Converting this to a max would handle both negative zeros and NaNs
12741 // incorrectly, but we can swap the operands to fix both.
12742 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000012743 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012744 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000012745 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012746 Opcode = X86ISD::FMAX;
12747 break;
12748 }
Chris Lattner83e6c992006-10-04 06:57:07 +000012749 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012750
Chris Lattner47b4ce82009-03-11 05:48:52 +000012751 if (Opcode)
12752 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000012753 }
Eric Christopherfd179292009-08-27 18:07:15 +000012754
Chris Lattnerd1980a52009-03-12 06:52:53 +000012755 // If this is a select between two integer constants, try to do some
12756 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000012757 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
12758 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000012759 // Don't do this for crazy integer types.
12760 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
12761 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000012762 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000012763 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000012764
Chris Lattnercee56e72009-03-13 05:53:31 +000012765 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000012766 // Efficiently invertible.
12767 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
12768 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
12769 isa<ConstantSDNode>(Cond.getOperand(1))))) {
12770 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000012771 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000012772 }
Eric Christopherfd179292009-08-27 18:07:15 +000012773
Chris Lattnerd1980a52009-03-12 06:52:53 +000012774 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000012775 if (FalseC->getAPIntValue() == 0 &&
12776 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000012777 if (NeedsCondInvert) // Invert the condition if needed.
12778 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
12779 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000012780
Chris Lattnerd1980a52009-03-12 06:52:53 +000012781 // Zero extend the condition if needed.
12782 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000012783
Chris Lattnercee56e72009-03-13 05:53:31 +000012784 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000012785 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000012786 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000012787 }
Eric Christopherfd179292009-08-27 18:07:15 +000012788
Chris Lattner97a29a52009-03-13 05:22:11 +000012789 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000012790 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000012791 if (NeedsCondInvert) // Invert the condition if needed.
12792 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
12793 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000012794
Chris Lattner97a29a52009-03-13 05:22:11 +000012795 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000012796 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
12797 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000012798 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000012799 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000012800 }
Eric Christopherfd179292009-08-27 18:07:15 +000012801
Chris Lattnercee56e72009-03-13 05:53:31 +000012802 // Optimize cases that will turn into an LEA instruction. This requires
12803 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000012804 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000012805 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000012806 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000012807
Chris Lattnercee56e72009-03-13 05:53:31 +000012808 bool isFastMultiplier = false;
12809 if (Diff < 10) {
12810 switch ((unsigned char)Diff) {
12811 default: break;
12812 case 1: // result = add base, cond
12813 case 2: // result = lea base( , cond*2)
12814 case 3: // result = lea base(cond, cond*2)
12815 case 4: // result = lea base( , cond*4)
12816 case 5: // result = lea base(cond, cond*4)
12817 case 8: // result = lea base( , cond*8)
12818 case 9: // result = lea base(cond, cond*8)
12819 isFastMultiplier = true;
12820 break;
12821 }
12822 }
Eric Christopherfd179292009-08-27 18:07:15 +000012823
Chris Lattnercee56e72009-03-13 05:53:31 +000012824 if (isFastMultiplier) {
12825 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
12826 if (NeedsCondInvert) // Invert the condition if needed.
12827 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
12828 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000012829
Chris Lattnercee56e72009-03-13 05:53:31 +000012830 // Zero extend the condition if needed.
12831 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
12832 Cond);
12833 // Scale the condition by the difference.
12834 if (Diff != 1)
12835 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
12836 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000012837
Chris Lattnercee56e72009-03-13 05:53:31 +000012838 // Add the base if non-zero.
12839 if (FalseC->getAPIntValue() != 0)
12840 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
12841 SDValue(FalseC, 0));
12842 return Cond;
12843 }
Eric Christopherfd179292009-08-27 18:07:15 +000012844 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000012845 }
12846 }
Eric Christopherfd179292009-08-27 18:07:15 +000012847
Dan Gohman475871a2008-07-27 21:46:04 +000012848 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000012849}
12850
Chris Lattnerd1980a52009-03-12 06:52:53 +000012851/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
12852static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
12853 TargetLowering::DAGCombinerInfo &DCI) {
12854 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000012855
Chris Lattnerd1980a52009-03-12 06:52:53 +000012856 // If the flag operand isn't dead, don't touch this CMOV.
12857 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
12858 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000012859
Evan Chengb5a55d92011-05-24 01:48:22 +000012860 SDValue FalseOp = N->getOperand(0);
12861 SDValue TrueOp = N->getOperand(1);
12862 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
12863 SDValue Cond = N->getOperand(3);
12864 if (CC == X86::COND_E || CC == X86::COND_NE) {
12865 switch (Cond.getOpcode()) {
12866 default: break;
12867 case X86ISD::BSR:
12868 case X86ISD::BSF:
12869 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
12870 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
12871 return (CC == X86::COND_E) ? FalseOp : TrueOp;
12872 }
12873 }
12874
Chris Lattnerd1980a52009-03-12 06:52:53 +000012875 // If this is a select between two integer constants, try to do some
12876 // optimizations. Note that the operands are ordered the opposite of SELECT
12877 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000012878 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
12879 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000012880 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
12881 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000012882 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
12883 CC = X86::GetOppositeBranchCondition(CC);
12884 std::swap(TrueC, FalseC);
12885 }
Eric Christopherfd179292009-08-27 18:07:15 +000012886
Chris Lattnerd1980a52009-03-12 06:52:53 +000012887 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000012888 // This is efficient for any integer data type (including i8/i16) and
12889 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000012890 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000012891 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
12892 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000012893
Chris Lattnerd1980a52009-03-12 06:52:53 +000012894 // Zero extend the condition if needed.
12895 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000012896
Chris Lattnerd1980a52009-03-12 06:52:53 +000012897 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
12898 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000012899 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000012900 if (N->getNumValues() == 2) // Dead flag value?
12901 return DCI.CombineTo(N, Cond, SDValue());
12902 return Cond;
12903 }
Eric Christopherfd179292009-08-27 18:07:15 +000012904
Chris Lattnercee56e72009-03-13 05:53:31 +000012905 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
12906 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000012907 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000012908 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
12909 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000012910
Chris Lattner97a29a52009-03-13 05:22:11 +000012911 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000012912 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
12913 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000012914 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
12915 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000012916
Chris Lattner97a29a52009-03-13 05:22:11 +000012917 if (N->getNumValues() == 2) // Dead flag value?
12918 return DCI.CombineTo(N, Cond, SDValue());
12919 return Cond;
12920 }
Eric Christopherfd179292009-08-27 18:07:15 +000012921
Chris Lattnercee56e72009-03-13 05:53:31 +000012922 // Optimize cases that will turn into an LEA instruction. This requires
12923 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000012924 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000012925 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000012926 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000012927
Chris Lattnercee56e72009-03-13 05:53:31 +000012928 bool isFastMultiplier = false;
12929 if (Diff < 10) {
12930 switch ((unsigned char)Diff) {
12931 default: break;
12932 case 1: // result = add base, cond
12933 case 2: // result = lea base( , cond*2)
12934 case 3: // result = lea base(cond, cond*2)
12935 case 4: // result = lea base( , cond*4)
12936 case 5: // result = lea base(cond, cond*4)
12937 case 8: // result = lea base( , cond*8)
12938 case 9: // result = lea base(cond, cond*8)
12939 isFastMultiplier = true;
12940 break;
12941 }
12942 }
Eric Christopherfd179292009-08-27 18:07:15 +000012943
Chris Lattnercee56e72009-03-13 05:53:31 +000012944 if (isFastMultiplier) {
12945 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000012946 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
12947 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000012948 // Zero extend the condition if needed.
12949 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
12950 Cond);
12951 // Scale the condition by the difference.
12952 if (Diff != 1)
12953 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
12954 DAG.getConstant(Diff, Cond.getValueType()));
12955
12956 // Add the base if non-zero.
12957 if (FalseC->getAPIntValue() != 0)
12958 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
12959 SDValue(FalseC, 0));
12960 if (N->getNumValues() == 2) // Dead flag value?
12961 return DCI.CombineTo(N, Cond, SDValue());
12962 return Cond;
12963 }
Eric Christopherfd179292009-08-27 18:07:15 +000012964 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000012965 }
12966 }
12967 return SDValue();
12968}
12969
12970
Evan Cheng0b0cd912009-03-28 05:57:29 +000012971/// PerformMulCombine - Optimize a single multiply with constant into two
12972/// in order to implement it with two cheaper instructions, e.g.
12973/// LEA + SHL, LEA + LEA.
12974static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
12975 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000012976 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
12977 return SDValue();
12978
Owen Andersone50ed302009-08-10 22:56:29 +000012979 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012980 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000012981 return SDValue();
12982
12983 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
12984 if (!C)
12985 return SDValue();
12986 uint64_t MulAmt = C->getZExtValue();
12987 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
12988 return SDValue();
12989
12990 uint64_t MulAmt1 = 0;
12991 uint64_t MulAmt2 = 0;
12992 if ((MulAmt % 9) == 0) {
12993 MulAmt1 = 9;
12994 MulAmt2 = MulAmt / 9;
12995 } else if ((MulAmt % 5) == 0) {
12996 MulAmt1 = 5;
12997 MulAmt2 = MulAmt / 5;
12998 } else if ((MulAmt % 3) == 0) {
12999 MulAmt1 = 3;
13000 MulAmt2 = MulAmt / 3;
13001 }
13002 if (MulAmt2 &&
13003 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13004 DebugLoc DL = N->getDebugLoc();
13005
13006 if (isPowerOf2_64(MulAmt2) &&
13007 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13008 // If second multiplifer is pow2, issue it first. We want the multiply by
13009 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13010 // is an add.
13011 std::swap(MulAmt1, MulAmt2);
13012
13013 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013014 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013015 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013016 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013017 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013018 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013019 DAG.getConstant(MulAmt1, VT));
13020
Eric Christopherfd179292009-08-27 18:07:15 +000013021 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013022 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013023 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013024 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013025 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013026 DAG.getConstant(MulAmt2, VT));
13027
13028 // Do not add new nodes to DAG combiner worklist.
13029 DCI.CombineTo(N, NewMul, false);
13030 }
13031 return SDValue();
13032}
13033
Evan Chengad9c0a32009-12-15 00:53:42 +000013034static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13035 SDValue N0 = N->getOperand(0);
13036 SDValue N1 = N->getOperand(1);
13037 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13038 EVT VT = N0.getValueType();
13039
13040 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13041 // since the result of setcc_c is all zero's or all ones.
13042 if (N1C && N0.getOpcode() == ISD::AND &&
13043 N0.getOperand(1).getOpcode() == ISD::Constant) {
13044 SDValue N00 = N0.getOperand(0);
13045 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13046 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13047 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13048 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13049 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13050 APInt ShAmt = N1C->getAPIntValue();
13051 Mask = Mask.shl(ShAmt);
13052 if (Mask != 0)
13053 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13054 N00, DAG.getConstant(Mask, VT));
13055 }
13056 }
13057
13058 return SDValue();
13059}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013060
Nate Begeman740ab032009-01-26 00:52:55 +000013061/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13062/// when possible.
13063static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
13064 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013065 EVT VT = N->getValueType(0);
13066 if (!VT.isVector() && VT.isInteger() &&
13067 N->getOpcode() == ISD::SHL)
13068 return PerformSHLCombine(N, DAG);
13069
Nate Begeman740ab032009-01-26 00:52:55 +000013070 // On X86 with SSE2 support, we can transform this to a vector shift if
13071 // all elements are shifted by the same amount. We can't do this in legalize
13072 // because the a constant vector is typically transformed to a constant pool
13073 // so we have no knowledge of the shift amount.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000013074 if (!Subtarget->hasXMMInt())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013075 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013076
Owen Anderson825b72b2009-08-11 20:47:22 +000013077 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013078 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013079
Mon P Wang3becd092009-01-28 08:12:05 +000013080 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013081 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013082 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013083 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013084 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13085 unsigned NumElts = VT.getVectorNumElements();
13086 unsigned i = 0;
13087 for (; i != NumElts; ++i) {
13088 SDValue Arg = ShAmtOp.getOperand(i);
13089 if (Arg.getOpcode() == ISD::UNDEF) continue;
13090 BaseShAmt = Arg;
13091 break;
13092 }
13093 for (; i != NumElts; ++i) {
13094 SDValue Arg = ShAmtOp.getOperand(i);
13095 if (Arg.getOpcode() == ISD::UNDEF) continue;
13096 if (Arg != BaseShAmt) {
13097 return SDValue();
13098 }
13099 }
13100 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013101 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013102 SDValue InVec = ShAmtOp.getOperand(0);
13103 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13104 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13105 unsigned i = 0;
13106 for (; i != NumElts; ++i) {
13107 SDValue Arg = InVec.getOperand(i);
13108 if (Arg.getOpcode() == ISD::UNDEF) continue;
13109 BaseShAmt = Arg;
13110 break;
13111 }
13112 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13113 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000013114 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000013115 if (C->getZExtValue() == SplatIdx)
13116 BaseShAmt = InVec.getOperand(1);
13117 }
13118 }
13119 if (BaseShAmt.getNode() == 0)
13120 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
13121 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000013122 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013123 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000013124
Mon P Wangefa42202009-09-03 19:56:25 +000013125 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000013126 if (EltVT.bitsGT(MVT::i32))
13127 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
13128 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000013129 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000013130
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013131 // The shift amount is identical so we can do a vector shift.
13132 SDValue ValOp = N->getOperand(0);
13133 switch (N->getOpcode()) {
13134 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000013135 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013136 break;
13137 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000013138 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013139 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013140 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013141 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013142 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013143 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013144 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013145 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013146 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013147 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013148 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013149 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013150 break;
13151 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000013152 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013153 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013154 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013155 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013156 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013157 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013158 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013159 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013160 break;
13161 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000013162 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013163 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013164 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013165 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013166 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013167 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013168 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013169 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013170 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013171 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013172 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013173 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013174 break;
Nate Begeman740ab032009-01-26 00:52:55 +000013175 }
13176 return SDValue();
13177}
13178
Nate Begemanb65c1752010-12-17 22:55:37 +000013179
Stuart Hastings865f0932011-06-03 23:53:54 +000013180// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
13181// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
13182// and friends. Likewise for OR -> CMPNEQSS.
13183static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
13184 TargetLowering::DAGCombinerInfo &DCI,
13185 const X86Subtarget *Subtarget) {
13186 unsigned opcode;
13187
13188 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
13189 // we're requiring SSE2 for both.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000013190 if (Subtarget->hasXMMInt() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000013191 SDValue N0 = N->getOperand(0);
13192 SDValue N1 = N->getOperand(1);
13193 SDValue CMP0 = N0->getOperand(1);
13194 SDValue CMP1 = N1->getOperand(1);
13195 DebugLoc DL = N->getDebugLoc();
13196
13197 // The SETCCs should both refer to the same CMP.
13198 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
13199 return SDValue();
13200
13201 SDValue CMP00 = CMP0->getOperand(0);
13202 SDValue CMP01 = CMP0->getOperand(1);
13203 EVT VT = CMP00.getValueType();
13204
13205 if (VT == MVT::f32 || VT == MVT::f64) {
13206 bool ExpectingFlags = false;
13207 // Check for any users that want flags:
13208 for (SDNode::use_iterator UI = N->use_begin(),
13209 UE = N->use_end();
13210 !ExpectingFlags && UI != UE; ++UI)
13211 switch (UI->getOpcode()) {
13212 default:
13213 case ISD::BR_CC:
13214 case ISD::BRCOND:
13215 case ISD::SELECT:
13216 ExpectingFlags = true;
13217 break;
13218 case ISD::CopyToReg:
13219 case ISD::SIGN_EXTEND:
13220 case ISD::ZERO_EXTEND:
13221 case ISD::ANY_EXTEND:
13222 break;
13223 }
13224
13225 if (!ExpectingFlags) {
13226 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
13227 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
13228
13229 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
13230 X86::CondCode tmp = cc0;
13231 cc0 = cc1;
13232 cc1 = tmp;
13233 }
13234
13235 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
13236 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
13237 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
13238 X86ISD::NodeType NTOperator = is64BitFP ?
13239 X86ISD::FSETCCsd : X86ISD::FSETCCss;
13240 // FIXME: need symbolic constants for these magic numbers.
13241 // See X86ATTInstPrinter.cpp:printSSECC().
13242 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
13243 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
13244 DAG.getConstant(x86cc, MVT::i8));
13245 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
13246 OnesOrZeroesF);
13247 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
13248 DAG.getConstant(1, MVT::i32));
13249 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
13250 return OneBitOfTruth;
13251 }
13252 }
13253 }
13254 }
13255 return SDValue();
13256}
13257
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013258/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
13259/// so it can be folded inside ANDNP.
13260static bool CanFoldXORWithAllOnes(const SDNode *N) {
13261 EVT VT = N->getValueType(0);
13262
13263 // Match direct AllOnes for 128 and 256-bit vectors
13264 if (ISD::isBuildVectorAllOnes(N))
13265 return true;
13266
13267 // Look through a bit convert.
13268 if (N->getOpcode() == ISD::BITCAST)
13269 N = N->getOperand(0).getNode();
13270
13271 // Sometimes the operand may come from a insert_subvector building a 256-bit
13272 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013273 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000013274 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
13275 SDValue V1 = N->getOperand(0);
13276 SDValue V2 = N->getOperand(1);
13277
13278 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
13279 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
13280 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
13281 ISD::isBuildVectorAllOnes(V2.getNode()))
13282 return true;
13283 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013284
13285 return false;
13286}
13287
Nate Begemanb65c1752010-12-17 22:55:37 +000013288static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
13289 TargetLowering::DAGCombinerInfo &DCI,
13290 const X86Subtarget *Subtarget) {
13291 if (DCI.isBeforeLegalizeOps())
13292 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013293
Stuart Hastings865f0932011-06-03 23:53:54 +000013294 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13295 if (R.getNode())
13296 return R;
13297
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013298 // Want to form ANDNP nodes:
13299 // 1) In the hopes of then easily combining them with OR and AND nodes
13300 // to form PBLEND/PSIGN.
13301 // 2) To match ANDN packed intrinsics
Nate Begemanb65c1752010-12-17 22:55:37 +000013302 EVT VT = N->getValueType(0);
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013303 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000013304 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013305
Nate Begemanb65c1752010-12-17 22:55:37 +000013306 SDValue N0 = N->getOperand(0);
13307 SDValue N1 = N->getOperand(1);
13308 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013309
Nate Begemanb65c1752010-12-17 22:55:37 +000013310 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013311 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013312 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
13313 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013314 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000013315
13316 // Check RHS for vnot
13317 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013318 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
13319 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013320 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013321
Nate Begemanb65c1752010-12-17 22:55:37 +000013322 return SDValue();
13323}
13324
Evan Cheng760d1942010-01-04 21:22:48 +000013325static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000013326 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000013327 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000013328 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000013329 return SDValue();
13330
Stuart Hastings865f0932011-06-03 23:53:54 +000013331 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13332 if (R.getNode())
13333 return R;
13334
Evan Cheng760d1942010-01-04 21:22:48 +000013335 EVT VT = N->getValueType(0);
Nate Begemanb65c1752010-12-17 22:55:37 +000013336 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64 && VT != MVT::v2i64)
Evan Cheng760d1942010-01-04 21:22:48 +000013337 return SDValue();
13338
Evan Cheng760d1942010-01-04 21:22:48 +000013339 SDValue N0 = N->getOperand(0);
13340 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013341
Nate Begemanb65c1752010-12-17 22:55:37 +000013342 // look for psign/blend
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000013343 if (Subtarget->hasSSSE3() || Subtarget->hasAVX()) {
Nate Begemanb65c1752010-12-17 22:55:37 +000013344 if (VT == MVT::v2i64) {
13345 // Canonicalize pandn to RHS
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013346 if (N0.getOpcode() == X86ISD::ANDNP)
Nate Begemanb65c1752010-12-17 22:55:37 +000013347 std::swap(N0, N1);
13348 // or (and (m, x), (pandn m, y))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013349 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
Nate Begemanb65c1752010-12-17 22:55:37 +000013350 SDValue Mask = N1.getOperand(0);
13351 SDValue X = N1.getOperand(1);
13352 SDValue Y;
13353 if (N0.getOperand(0) == Mask)
13354 Y = N0.getOperand(1);
13355 if (N0.getOperand(1) == Mask)
13356 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013357
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013358 // Check to see if the mask appeared in both the AND and ANDNP and
Nate Begemanb65c1752010-12-17 22:55:37 +000013359 if (!Y.getNode())
13360 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013361
Nate Begemanb65c1752010-12-17 22:55:37 +000013362 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
13363 if (Mask.getOpcode() != ISD::BITCAST ||
13364 X.getOpcode() != ISD::BITCAST ||
13365 Y.getOpcode() != ISD::BITCAST)
13366 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013367
Nate Begemanb65c1752010-12-17 22:55:37 +000013368 // Look through mask bitcast.
13369 Mask = Mask.getOperand(0);
13370 EVT MaskVT = Mask.getValueType();
13371
13372 // Validate that the Mask operand is a vector sra node. The sra node
13373 // will be an intrinsic.
13374 if (Mask.getOpcode() != ISD::INTRINSIC_WO_CHAIN)
13375 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013376
Nate Begemanb65c1752010-12-17 22:55:37 +000013377 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
13378 // there is no psrai.b
13379 switch (cast<ConstantSDNode>(Mask.getOperand(0))->getZExtValue()) {
13380 case Intrinsic::x86_sse2_psrai_w:
13381 case Intrinsic::x86_sse2_psrai_d:
13382 break;
13383 default: return SDValue();
13384 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013385
Nate Begemanb65c1752010-12-17 22:55:37 +000013386 // Check that the SRA is all signbits.
13387 SDValue SraC = Mask.getOperand(2);
13388 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
13389 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
13390 if ((SraAmt + 1) != EltBits)
13391 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013392
Nate Begemanb65c1752010-12-17 22:55:37 +000013393 DebugLoc DL = N->getDebugLoc();
13394
13395 // Now we know we at least have a plendvb with the mask val. See if
13396 // we can form a psignb/w/d.
13397 // psign = x.type == y.type == mask.type && y = sub(0, x);
13398 X = X.getOperand(0);
13399 Y = Y.getOperand(0);
13400 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
13401 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
13402 X.getValueType() == MaskVT && X.getValueType() == Y.getValueType()){
13403 unsigned Opc = 0;
13404 switch (EltBits) {
13405 case 8: Opc = X86ISD::PSIGNB; break;
13406 case 16: Opc = X86ISD::PSIGNW; break;
13407 case 32: Opc = X86ISD::PSIGND; break;
13408 default: break;
13409 }
13410 if (Opc) {
13411 SDValue Sign = DAG.getNode(Opc, DL, MaskVT, X, Mask.getOperand(1));
13412 return DAG.getNode(ISD::BITCAST, DL, MVT::v2i64, Sign);
13413 }
13414 }
13415 // PBLENDVB only available on SSE 4.1
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000013416 if (!(Subtarget->hasSSE41() || Subtarget->hasAVX()))
Nate Begemanb65c1752010-12-17 22:55:37 +000013417 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013418
Nate Begemanb65c1752010-12-17 22:55:37 +000013419 X = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, X);
13420 Y = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, Y);
13421 Mask = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, Mask);
Nadav Rotemfbad25e2011-09-11 15:02:23 +000013422 Mask = DAG.getNode(ISD::VSELECT, DL, MVT::v16i8, Mask, X, Y);
Nate Begemanb65c1752010-12-17 22:55:37 +000013423 return DAG.getNode(ISD::BITCAST, DL, MVT::v2i64, Mask);
13424 }
13425 }
13426 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013427
Nate Begemanb65c1752010-12-17 22:55:37 +000013428 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000013429 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
13430 std::swap(N0, N1);
13431 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
13432 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000013433 if (!N0.hasOneUse() || !N1.hasOneUse())
13434 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000013435
13436 SDValue ShAmt0 = N0.getOperand(1);
13437 if (ShAmt0.getValueType() != MVT::i8)
13438 return SDValue();
13439 SDValue ShAmt1 = N1.getOperand(1);
13440 if (ShAmt1.getValueType() != MVT::i8)
13441 return SDValue();
13442 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
13443 ShAmt0 = ShAmt0.getOperand(0);
13444 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
13445 ShAmt1 = ShAmt1.getOperand(0);
13446
13447 DebugLoc DL = N->getDebugLoc();
13448 unsigned Opc = X86ISD::SHLD;
13449 SDValue Op0 = N0.getOperand(0);
13450 SDValue Op1 = N1.getOperand(0);
13451 if (ShAmt0.getOpcode() == ISD::SUB) {
13452 Opc = X86ISD::SHRD;
13453 std::swap(Op0, Op1);
13454 std::swap(ShAmt0, ShAmt1);
13455 }
13456
Evan Cheng8b1190a2010-04-28 01:18:01 +000013457 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000013458 if (ShAmt1.getOpcode() == ISD::SUB) {
13459 SDValue Sum = ShAmt1.getOperand(0);
13460 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000013461 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
13462 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
13463 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
13464 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000013465 return DAG.getNode(Opc, DL, VT,
13466 Op0, Op1,
13467 DAG.getNode(ISD::TRUNCATE, DL,
13468 MVT::i8, ShAmt0));
13469 }
13470 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
13471 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
13472 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000013473 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000013474 return DAG.getNode(Opc, DL, VT,
13475 N0.getOperand(0), N1.getOperand(0),
13476 DAG.getNode(ISD::TRUNCATE, DL,
13477 MVT::i8, ShAmt0));
13478 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013479
Evan Cheng760d1942010-01-04 21:22:48 +000013480 return SDValue();
13481}
13482
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013483/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
13484static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
13485 const X86Subtarget *Subtarget) {
13486 LoadSDNode *Ld = cast<LoadSDNode>(N);
13487 EVT RegVT = Ld->getValueType(0);
13488 EVT MemVT = Ld->getMemoryVT();
13489 DebugLoc dl = Ld->getDebugLoc();
13490 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13491
13492 ISD::LoadExtType Ext = Ld->getExtensionType();
13493
Nadav Rotemca6f2962011-09-18 19:00:23 +000013494 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013495 // shuffle. We need SSE4 for the shuffles.
13496 // TODO: It is possible to support ZExt by zeroing the undef values
13497 // during the shuffle phase or after the shuffle.
13498 if (RegVT.isVector() && Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
13499 assert(MemVT != RegVT && "Cannot extend to the same type");
13500 assert(MemVT.isVector() && "Must load a vector from memory");
13501
13502 unsigned NumElems = RegVT.getVectorNumElements();
13503 unsigned RegSz = RegVT.getSizeInBits();
13504 unsigned MemSz = MemVT.getSizeInBits();
13505 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000013506 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013507 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
13508
13509 // Attempt to load the original value using a single load op.
13510 // Find a scalar type which is equal to the loaded word size.
13511 MVT SclrLoadTy = MVT::i8;
13512 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
13513 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
13514 MVT Tp = (MVT::SimpleValueType)tp;
13515 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
13516 SclrLoadTy = Tp;
13517 break;
13518 }
13519 }
13520
13521 // Proceed if a load word is found.
13522 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
13523
13524 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
13525 RegSz/SclrLoadTy.getSizeInBits());
13526
13527 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
13528 RegSz/MemVT.getScalarType().getSizeInBits());
13529 // Can't shuffle using an illegal type.
13530 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
13531
13532 // Perform a single load.
13533 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
13534 Ld->getBasePtr(),
13535 Ld->getPointerInfo(), Ld->isVolatile(),
13536 Ld->isNonTemporal(), Ld->getAlignment());
13537
13538 // Insert the word loaded into a vector.
13539 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
13540 LoadUnitVecVT, ScalarLoad);
13541
13542 // Bitcast the loaded value to a vector of the original element type, in
13543 // the size of the target vector type.
13544 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, ScalarInVector);
13545 unsigned SizeRatio = RegSz/MemSz;
13546
13547 // Redistribute the loaded elements into the different locations.
13548 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
13549 for (unsigned i = 0; i < NumElems; i++) ShuffleVec[i*SizeRatio] = i;
13550
13551 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
13552 DAG.getUNDEF(SlicedVec.getValueType()),
13553 ShuffleVec.data());
13554
13555 // Bitcast to the requested type.
13556 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
13557 // Replace the original load with the new sequence
13558 // and return the new chain.
13559 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
13560 return SDValue(ScalarLoad.getNode(), 1);
13561 }
13562
13563 return SDValue();
13564}
13565
Chris Lattner149a4e52008-02-22 02:09:43 +000013566/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013567static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000013568 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000013569 StoreSDNode *St = cast<StoreSDNode>(N);
13570 EVT VT = St->getValue().getValueType();
13571 EVT StVT = St->getMemoryVT();
13572 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000013573 SDValue StoredVal = St->getOperand(1);
13574 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13575
13576 // If we are saving a concatination of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000013577 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
13578 // 128-bit ones. If in the future the cost becomes only one memory access the
13579 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000013580 if (VT.getSizeInBits() == 256 &&
13581 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
13582 StoredVal.getNumOperands() == 2) {
13583
13584 SDValue Value0 = StoredVal.getOperand(0);
13585 SDValue Value1 = StoredVal.getOperand(1);
13586
13587 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
13588 SDValue Ptr0 = St->getBasePtr();
13589 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
13590
13591 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
13592 St->getPointerInfo(), St->isVolatile(),
13593 St->isNonTemporal(), St->getAlignment());
13594 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
13595 St->getPointerInfo(), St->isVolatile(),
13596 St->isNonTemporal(), St->getAlignment());
13597 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
13598 }
Nadav Rotem614061b2011-08-10 19:30:14 +000013599
13600 // Optimize trunc store (of multiple scalars) to shuffle and store.
13601 // First, pack all of the elements in one place. Next, store to memory
13602 // in fewer chunks.
13603 if (St->isTruncatingStore() && VT.isVector()) {
13604 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13605 unsigned NumElems = VT.getVectorNumElements();
13606 assert(StVT != VT && "Cannot truncate to the same type");
13607 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
13608 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
13609
13610 // From, To sizes and ElemCount must be pow of two
13611 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000013612 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000013613 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000013614 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013615
Nadav Rotem614061b2011-08-10 19:30:14 +000013616 unsigned SizeRatio = FromSz / ToSz;
13617
13618 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
13619
13620 // Create a type on which we perform the shuffle
13621 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
13622 StVT.getScalarType(), NumElems*SizeRatio);
13623
13624 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
13625
13626 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
13627 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
13628 for (unsigned i = 0; i < NumElems; i++ ) ShuffleVec[i] = i * SizeRatio;
13629
13630 // Can't shuffle using an illegal type
13631 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
13632
13633 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
13634 DAG.getUNDEF(WideVec.getValueType()),
13635 ShuffleVec.data());
13636 // At this point all of the data is stored at the bottom of the
13637 // register. We now need to save it to mem.
13638
13639 // Find the largest store unit
13640 MVT StoreType = MVT::i8;
13641 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
13642 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
13643 MVT Tp = (MVT::SimpleValueType)tp;
13644 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
13645 StoreType = Tp;
13646 }
13647
13648 // Bitcast the original vector into a vector of store-size units
13649 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
13650 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
13651 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
13652 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
13653 SmallVector<SDValue, 8> Chains;
13654 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
13655 TLI.getPointerTy());
13656 SDValue Ptr = St->getBasePtr();
13657
13658 // Perform one or more big stores into memory.
13659 for (unsigned i = 0; i < (ToSz*NumElems)/StoreType.getSizeInBits() ; i++) {
13660 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
13661 StoreType, ShuffWide,
13662 DAG.getIntPtrConstant(i));
13663 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
13664 St->getPointerInfo(), St->isVolatile(),
13665 St->isNonTemporal(), St->getAlignment());
13666 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
13667 Chains.push_back(Ch);
13668 }
13669
13670 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
13671 Chains.size());
13672 }
13673
13674
Chris Lattner149a4e52008-02-22 02:09:43 +000013675 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
13676 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000013677 // A preferable solution to the general problem is to figure out the right
13678 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000013679
13680 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000013681 if (VT.getSizeInBits() != 64)
13682 return SDValue();
13683
Devang Patel578efa92009-06-05 21:57:13 +000013684 const Function *F = DAG.getMachineFunction().getFunction();
13685 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +000013686 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000013687 && Subtarget->hasXMMInt();
Evan Cheng536e6672009-03-12 05:59:15 +000013688 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000013689 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000013690 isa<LoadSDNode>(St->getValue()) &&
13691 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
13692 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000013693 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000013694 LoadSDNode *Ld = 0;
13695 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000013696 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000013697 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000013698 // Must be a store of a load. We currently handle two cases: the load
13699 // is a direct child, and it's under an intervening TokenFactor. It is
13700 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000013701 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000013702 Ld = cast<LoadSDNode>(St->getChain());
13703 else if (St->getValue().hasOneUse() &&
13704 ChainVal->getOpcode() == ISD::TokenFactor) {
13705 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000013706 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000013707 TokenFactorIndex = i;
13708 Ld = cast<LoadSDNode>(St->getValue());
13709 } else
13710 Ops.push_back(ChainVal->getOperand(i));
13711 }
13712 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000013713
Evan Cheng536e6672009-03-12 05:59:15 +000013714 if (!Ld || !ISD::isNormalLoad(Ld))
13715 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000013716
Evan Cheng536e6672009-03-12 05:59:15 +000013717 // If this is not the MMX case, i.e. we are just turning i64 load/store
13718 // into f64 load/store, avoid the transformation if there are multiple
13719 // uses of the loaded value.
13720 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
13721 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000013722
Evan Cheng536e6672009-03-12 05:59:15 +000013723 DebugLoc LdDL = Ld->getDebugLoc();
13724 DebugLoc StDL = N->getDebugLoc();
13725 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
13726 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
13727 // pair instead.
13728 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013729 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000013730 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
13731 Ld->getPointerInfo(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000013732 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000013733 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000013734 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000013735 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000013736 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000013737 Ops.size());
13738 }
Evan Cheng536e6672009-03-12 05:59:15 +000013739 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000013740 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000013741 St->isVolatile(), St->isNonTemporal(),
13742 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000013743 }
Evan Cheng536e6672009-03-12 05:59:15 +000013744
13745 // Otherwise, lower to two pairs of 32-bit loads / stores.
13746 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000013747 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
13748 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000013749
Owen Anderson825b72b2009-08-11 20:47:22 +000013750 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000013751 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000013752 Ld->isVolatile(), Ld->isNonTemporal(),
13753 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000013754 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000013755 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000013756 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000013757 MinAlign(Ld->getAlignment(), 4));
13758
13759 SDValue NewChain = LoLd.getValue(1);
13760 if (TokenFactorIndex != -1) {
13761 Ops.push_back(LoLd);
13762 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000013763 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000013764 Ops.size());
13765 }
13766
13767 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000013768 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
13769 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000013770
13771 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000013772 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000013773 St->isVolatile(), St->isNonTemporal(),
13774 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000013775 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000013776 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000013777 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000013778 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000013779 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000013780 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000013781 }
Dan Gohman475871a2008-07-27 21:46:04 +000013782 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000013783}
13784
Duncan Sands17470be2011-09-22 20:15:48 +000013785/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
13786/// and return the operands for the horizontal operation in LHS and RHS. A
13787/// horizontal operation performs the binary operation on successive elements
13788/// of its first operand, then on successive elements of its second operand,
13789/// returning the resulting values in a vector. For example, if
13790/// A = < float a0, float a1, float a2, float a3 >
13791/// and
13792/// B = < float b0, float b1, float b2, float b3 >
13793/// then the result of doing a horizontal operation on A and B is
13794/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
13795/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
13796/// A horizontal-op B, for some already available A and B, and if so then LHS is
13797/// set to A, RHS to B, and the routine returns 'true'.
13798/// Note that the binary operation should have the property that if one of the
13799/// operands is UNDEF then the result is UNDEF.
13800static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool isCommutative) {
13801 // Look for the following pattern: if
13802 // A = < float a0, float a1, float a2, float a3 >
13803 // B = < float b0, float b1, float b2, float b3 >
13804 // and
13805 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
13806 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
13807 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
13808 // which is A horizontal-op B.
13809
13810 // At least one of the operands should be a vector shuffle.
13811 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
13812 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
13813 return false;
13814
13815 EVT VT = LHS.getValueType();
13816 unsigned N = VT.getVectorNumElements();
13817
13818 // View LHS in the form
13819 // LHS = VECTOR_SHUFFLE A, B, LMask
13820 // If LHS is not a shuffle then pretend it is the shuffle
13821 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
13822 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
13823 // type VT.
13824 SDValue A, B;
13825 SmallVector<int, 8> LMask(N);
13826 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
13827 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
13828 A = LHS.getOperand(0);
13829 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
13830 B = LHS.getOperand(1);
13831 cast<ShuffleVectorSDNode>(LHS.getNode())->getMask(LMask);
13832 } else {
13833 if (LHS.getOpcode() != ISD::UNDEF)
13834 A = LHS;
13835 for (unsigned i = 0; i != N; ++i)
13836 LMask[i] = i;
13837 }
13838
13839 // Likewise, view RHS in the form
13840 // RHS = VECTOR_SHUFFLE C, D, RMask
13841 SDValue C, D;
13842 SmallVector<int, 8> RMask(N);
13843 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
13844 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
13845 C = RHS.getOperand(0);
13846 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
13847 D = RHS.getOperand(1);
13848 cast<ShuffleVectorSDNode>(RHS.getNode())->getMask(RMask);
13849 } else {
13850 if (RHS.getOpcode() != ISD::UNDEF)
13851 C = RHS;
13852 for (unsigned i = 0; i != N; ++i)
13853 RMask[i] = i;
13854 }
13855
13856 // Check that the shuffles are both shuffling the same vectors.
13857 if (!(A == C && B == D) && !(A == D && B == C))
13858 return false;
13859
13860 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
13861 if (!A.getNode() && !B.getNode())
13862 return false;
13863
13864 // If A and B occur in reverse order in RHS, then "swap" them (which means
13865 // rewriting the mask).
13866 if (A != C)
13867 for (unsigned i = 0; i != N; ++i) {
13868 unsigned Idx = RMask[i];
13869 if (Idx < N)
13870 RMask[i] += N;
13871 else if (Idx < 2*N)
13872 RMask[i] -= N;
13873 }
13874
13875 // At this point LHS and RHS are equivalent to
13876 // LHS = VECTOR_SHUFFLE A, B, LMask
13877 // RHS = VECTOR_SHUFFLE A, B, RMask
13878 // Check that the masks correspond to performing a horizontal operation.
13879 for (unsigned i = 0; i != N; ++i) {
13880 unsigned LIdx = LMask[i], RIdx = RMask[i];
13881
13882 // Ignore any UNDEF components.
13883 if (LIdx >= 2*N || RIdx >= 2*N || (!A.getNode() && (LIdx < N || RIdx < N))
13884 || (!B.getNode() && (LIdx >= N || RIdx >= N)))
13885 continue;
13886
13887 // Check that successive elements are being operated on. If not, this is
13888 // not a horizontal operation.
13889 if (!(LIdx == 2*i && RIdx == 2*i + 1) &&
13890 !(isCommutative && LIdx == 2*i + 1 && RIdx == 2*i))
13891 return false;
13892 }
13893
13894 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
13895 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
13896 return true;
13897}
13898
13899/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
13900static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
13901 const X86Subtarget *Subtarget) {
13902 EVT VT = N->getValueType(0);
13903 SDValue LHS = N->getOperand(0);
13904 SDValue RHS = N->getOperand(1);
13905
13906 // Try to synthesize horizontal adds from adds of shuffles.
13907 if ((Subtarget->hasSSE3() || Subtarget->hasAVX()) &&
13908 (VT == MVT::v4f32 || VT == MVT::v2f64) &&
13909 isHorizontalBinOp(LHS, RHS, true))
13910 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
13911 return SDValue();
13912}
13913
13914/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
13915static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
13916 const X86Subtarget *Subtarget) {
13917 EVT VT = N->getValueType(0);
13918 SDValue LHS = N->getOperand(0);
13919 SDValue RHS = N->getOperand(1);
13920
13921 // Try to synthesize horizontal subs from subs of shuffles.
13922 if ((Subtarget->hasSSE3() || Subtarget->hasAVX()) &&
13923 (VT == MVT::v4f32 || VT == MVT::v2f64) &&
13924 isHorizontalBinOp(LHS, RHS, false))
13925 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
13926 return SDValue();
13927}
13928
Chris Lattner6cf73262008-01-25 06:14:17 +000013929/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
13930/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013931static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000013932 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
13933 // F[X]OR(0.0, x) -> x
13934 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000013935 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
13936 if (C->getValueAPF().isPosZero())
13937 return N->getOperand(1);
13938 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
13939 if (C->getValueAPF().isPosZero())
13940 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000013941 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000013942}
13943
13944/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013945static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000013946 // FAND(0.0, x) -> 0.0
13947 // FAND(x, 0.0) -> 0.0
13948 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
13949 if (C->getValueAPF().isPosZero())
13950 return N->getOperand(0);
13951 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
13952 if (C->getValueAPF().isPosZero())
13953 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000013954 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000013955}
13956
Dan Gohmane5af2d32009-01-29 01:59:02 +000013957static SDValue PerformBTCombine(SDNode *N,
13958 SelectionDAG &DAG,
13959 TargetLowering::DAGCombinerInfo &DCI) {
13960 // BT ignores high bits in the bit index operand.
13961 SDValue Op1 = N->getOperand(1);
13962 if (Op1.hasOneUse()) {
13963 unsigned BitWidth = Op1.getValueSizeInBits();
13964 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
13965 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000013966 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
13967 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000013968 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000013969 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
13970 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
13971 DCI.CommitTargetLoweringOpt(TLO);
13972 }
13973 return SDValue();
13974}
Chris Lattner83e6c992006-10-04 06:57:07 +000013975
Eli Friedman7a5e5552009-06-07 06:52:44 +000013976static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
13977 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000013978 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000013979 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000013980 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000013981 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000013982 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000013983 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000013984 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000013985 }
13986 return SDValue();
13987}
13988
Evan Cheng2e489c42009-12-16 00:53:11 +000013989static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
13990 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
13991 // (and (i32 x86isd::setcc_carry), 1)
13992 // This eliminates the zext. This transformation is necessary because
13993 // ISD::SETCC is always legalized to i8.
13994 DebugLoc dl = N->getDebugLoc();
13995 SDValue N0 = N->getOperand(0);
13996 EVT VT = N->getValueType(0);
13997 if (N0.getOpcode() == ISD::AND &&
13998 N0.hasOneUse() &&
13999 N0.getOperand(0).hasOneUse()) {
14000 SDValue N00 = N0.getOperand(0);
14001 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
14002 return SDValue();
14003 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
14004 if (!C || C->getZExtValue() != 1)
14005 return SDValue();
14006 return DAG.getNode(ISD::AND, dl, VT,
14007 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
14008 N00.getOperand(0), N00.getOperand(1)),
14009 DAG.getConstant(1, VT));
14010 }
14011
14012 return SDValue();
14013}
14014
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014015// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
14016static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
14017 unsigned X86CC = N->getConstantOperandVal(0);
14018 SDValue EFLAG = N->getOperand(1);
14019 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014020
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014021 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
14022 // a zext and produces an all-ones bit which is more useful than 0/1 in some
14023 // cases.
14024 if (X86CC == X86::COND_B)
14025 return DAG.getNode(ISD::AND, DL, MVT::i8,
14026 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
14027 DAG.getConstant(X86CC, MVT::i8), EFLAG),
14028 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014029
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014030 return SDValue();
14031}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014032
Benjamin Kramer1396c402011-06-18 11:09:41 +000014033static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
14034 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014035 SDValue Op0 = N->getOperand(0);
14036 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
14037 // a 32-bit target where SSE doesn't support i64->FP operations.
14038 if (Op0.getOpcode() == ISD::LOAD) {
14039 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
14040 EVT VT = Ld->getValueType(0);
14041 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
14042 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
14043 !XTLI->getSubtarget()->is64Bit() &&
14044 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000014045 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
14046 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014047 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
14048 return FILDChain;
14049 }
14050 }
14051 return SDValue();
14052}
14053
Chris Lattner23a01992010-12-20 01:37:09 +000014054// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
14055static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
14056 X86TargetLowering::DAGCombinerInfo &DCI) {
14057 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
14058 // the result is either zero or one (depending on the input carry bit).
14059 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
14060 if (X86::isZeroNode(N->getOperand(0)) &&
14061 X86::isZeroNode(N->getOperand(1)) &&
14062 // We don't have a good way to replace an EFLAGS use, so only do this when
14063 // dead right now.
14064 SDValue(N, 1).use_empty()) {
14065 DebugLoc DL = N->getDebugLoc();
14066 EVT VT = N->getValueType(0);
14067 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
14068 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
14069 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
14070 DAG.getConstant(X86::COND_B,MVT::i8),
14071 N->getOperand(2)),
14072 DAG.getConstant(1, VT));
14073 return DCI.CombineTo(N, Res1, CarryOut);
14074 }
14075
14076 return SDValue();
14077}
14078
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014079// fold (add Y, (sete X, 0)) -> adc 0, Y
14080// (add Y, (setne X, 0)) -> sbb -1, Y
14081// (sub (sete X, 0), Y) -> sbb 0, Y
14082// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014083static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014084 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014085
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014086 // Look through ZExts.
14087 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
14088 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
14089 return SDValue();
14090
14091 SDValue SetCC = Ext.getOperand(0);
14092 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
14093 return SDValue();
14094
14095 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
14096 if (CC != X86::COND_E && CC != X86::COND_NE)
14097 return SDValue();
14098
14099 SDValue Cmp = SetCC.getOperand(1);
14100 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000014101 !X86::isZeroNode(Cmp.getOperand(1)) ||
14102 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014103 return SDValue();
14104
14105 SDValue CmpOp0 = Cmp.getOperand(0);
14106 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
14107 DAG.getConstant(1, CmpOp0.getValueType()));
14108
14109 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
14110 if (CC == X86::COND_NE)
14111 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
14112 DL, OtherVal.getValueType(), OtherVal,
14113 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
14114 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
14115 DL, OtherVal.getValueType(), OtherVal,
14116 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
14117}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014118
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014119static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG) {
14120 SDValue Op0 = N->getOperand(0);
14121 SDValue Op1 = N->getOperand(1);
14122
14123 // X86 can't encode an immediate LHS of a sub. See if we can push the
14124 // negation into a preceding instruction.
14125 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014126 // If the RHS of the sub is a XOR with one use and a constant, invert the
14127 // immediate. Then add one to the LHS of the sub so we can turn
14128 // X-Y -> X+~Y+1, saving one register.
14129 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
14130 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000014131 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014132 EVT VT = Op0.getValueType();
14133 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
14134 Op1.getOperand(0),
14135 DAG.getConstant(~XorC, VT));
14136 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000014137 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014138 }
14139 }
14140
14141 return OptimizeConditionalInDecrement(N, DAG);
14142}
14143
Dan Gohman475871a2008-07-27 21:46:04 +000014144SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000014145 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000014146 SelectionDAG &DAG = DCI.DAG;
14147 switch (N->getOpcode()) {
14148 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014149 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014150 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Duncan Sands6bcd2192011-09-17 16:49:39 +000014151 case ISD::VSELECT:
Chris Lattneraf723b92008-01-25 05:46:26 +000014152 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000014153 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014154 case ISD::ADD: return OptimizeConditionalInDecrement(N, DAG);
14155 case ISD::SUB: return PerformSubCombine(N, DAG);
Chris Lattner23a01992010-12-20 01:37:09 +000014156 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000014157 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000014158 case ISD::SHL:
14159 case ISD::SRA:
14160 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000014161 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000014162 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014163 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000014164 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014165 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000014166 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
14167 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000014168 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000014169 case X86ISD::FOR: return PerformFORCombine(N, DAG);
14170 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000014171 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014172 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000014173 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014174 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014175 case X86ISD::SHUFPS: // Handle all target specific shuffles
14176 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000014177 case X86ISD::PALIGN:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014178 case X86ISD::PUNPCKHBW:
14179 case X86ISD::PUNPCKHWD:
14180 case X86ISD::PUNPCKHDQ:
14181 case X86ISD::PUNPCKHQDQ:
14182 case X86ISD::UNPCKHPS:
14183 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +000014184 case X86ISD::VUNPCKHPSY:
14185 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014186 case X86ISD::PUNPCKLBW:
14187 case X86ISD::PUNPCKLWD:
14188 case X86ISD::PUNPCKLDQ:
14189 case X86ISD::PUNPCKLQDQ:
14190 case X86ISD::UNPCKLPS:
14191 case X86ISD::UNPCKLPD:
David Greenefbf05d32011-02-22 23:31:46 +000014192 case X86ISD::VUNPCKLPSY:
14193 case X86ISD::VUNPCKLPDY:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014194 case X86ISD::MOVHLPS:
14195 case X86ISD::MOVLHPS:
14196 case X86ISD::PSHUFD:
14197 case X86ISD::PSHUFHW:
14198 case X86ISD::PSHUFLW:
14199 case X86ISD::MOVSS:
14200 case X86ISD::MOVSD:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +000014201 case X86ISD::VPERMILPS:
14202 case X86ISD::VPERMILPSY:
14203 case X86ISD::VPERMILPD:
14204 case X86ISD::VPERMILPDY:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +000014205 case X86ISD::VPERM2F128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000014206 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000014207 }
14208
Dan Gohman475871a2008-07-27 21:46:04 +000014209 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000014210}
14211
Evan Chenge5b51ac2010-04-17 06:13:15 +000014212/// isTypeDesirableForOp - Return true if the target has native support for
14213/// the specified value type and it is 'desirable' to use the type for the
14214/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
14215/// instruction encodings are longer and some i16 instructions are slow.
14216bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
14217 if (!isTypeLegal(VT))
14218 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014219 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000014220 return true;
14221
14222 switch (Opc) {
14223 default:
14224 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000014225 case ISD::LOAD:
14226 case ISD::SIGN_EXTEND:
14227 case ISD::ZERO_EXTEND:
14228 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014229 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014230 case ISD::SRL:
14231 case ISD::SUB:
14232 case ISD::ADD:
14233 case ISD::MUL:
14234 case ISD::AND:
14235 case ISD::OR:
14236 case ISD::XOR:
14237 return false;
14238 }
14239}
14240
14241/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000014242/// beneficial for dag combiner to promote the specified node. If true, it
14243/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000014244bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014245 EVT VT = Op.getValueType();
14246 if (VT != MVT::i16)
14247 return false;
14248
Evan Cheng4c26e932010-04-19 19:29:22 +000014249 bool Promote = false;
14250 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014251 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000014252 default: break;
14253 case ISD::LOAD: {
14254 LoadSDNode *LD = cast<LoadSDNode>(Op);
14255 // If the non-extending load has a single use and it's not live out, then it
14256 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014257 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
14258 Op.hasOneUse()*/) {
14259 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
14260 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
14261 // The only case where we'd want to promote LOAD (rather then it being
14262 // promoted as an operand is when it's only use is liveout.
14263 if (UI->getOpcode() != ISD::CopyToReg)
14264 return false;
14265 }
14266 }
Evan Cheng4c26e932010-04-19 19:29:22 +000014267 Promote = true;
14268 break;
14269 }
14270 case ISD::SIGN_EXTEND:
14271 case ISD::ZERO_EXTEND:
14272 case ISD::ANY_EXTEND:
14273 Promote = true;
14274 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014275 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014276 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000014277 SDValue N0 = Op.getOperand(0);
14278 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000014279 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000014280 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014281 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014282 break;
14283 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000014284 case ISD::ADD:
14285 case ISD::MUL:
14286 case ISD::AND:
14287 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000014288 case ISD::XOR:
14289 Commute = true;
14290 // fallthrough
14291 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014292 SDValue N0 = Op.getOperand(0);
14293 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000014294 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014295 return false;
14296 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000014297 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014298 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000014299 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014300 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014301 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014302 }
14303 }
14304
14305 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000014306 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014307}
14308
Evan Cheng60c07e12006-07-05 22:17:51 +000014309//===----------------------------------------------------------------------===//
14310// X86 Inline Assembly Support
14311//===----------------------------------------------------------------------===//
14312
Chris Lattnerb8105652009-07-20 17:51:36 +000014313bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
14314 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000014315
14316 std::string AsmStr = IA->getAsmString();
14317
14318 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000014319 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000014320 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000014321
14322 switch (AsmPieces.size()) {
14323 default: return false;
14324 case 1:
14325 AsmStr = AsmPieces[0];
14326 AsmPieces.clear();
14327 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
14328
Chris Lattner7a2bdde2011-04-15 05:18:47 +000014329 // FIXME: this should verify that we are targeting a 486 or better. If not,
Evan Cheng55d42002011-01-08 01:24:27 +000014330 // we will turn this bswap into something that will be lowered to logical ops
14331 // instead of emitting the bswap asm. For now, we don't support 486 or lower
14332 // so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000014333 // bswap $0
14334 if (AsmPieces.size() == 2 &&
14335 (AsmPieces[0] == "bswap" ||
14336 AsmPieces[0] == "bswapq" ||
14337 AsmPieces[0] == "bswapl") &&
14338 (AsmPieces[1] == "$0" ||
14339 AsmPieces[1] == "${0:q}")) {
14340 // No need to check constraints, nothing other than the equivalent of
14341 // "=r,0" would be valid here.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014342 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000014343 if (!Ty || Ty->getBitWidth() % 16 != 0)
14344 return false;
14345 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000014346 }
14347 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000014348 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000014349 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000014350 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000014351 AsmPieces[1] == "$$8," &&
14352 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000014353 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
14354 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000014355 const std::string &ConstraintsStr = IA->getConstraintString();
14356 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000014357 std::sort(AsmPieces.begin(), AsmPieces.end());
14358 if (AsmPieces.size() == 4 &&
14359 AsmPieces[0] == "~{cc}" &&
14360 AsmPieces[1] == "~{dirflag}" &&
14361 AsmPieces[2] == "~{flags}" &&
14362 AsmPieces[3] == "~{fpsr}") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014363 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000014364 if (!Ty || Ty->getBitWidth() % 16 != 0)
14365 return false;
14366 return IntrinsicLowering::LowerToByteSwap(CI);
Dan Gohman0ef701e2010-03-04 19:58:08 +000014367 }
Chris Lattnerb8105652009-07-20 17:51:36 +000014368 }
14369 break;
14370 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000014371 if (CI->getType()->isIntegerTy(32) &&
14372 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
14373 SmallVector<StringRef, 4> Words;
14374 SplitString(AsmPieces[0], Words, " \t,");
14375 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
14376 Words[2] == "${0:w}") {
14377 Words.clear();
14378 SplitString(AsmPieces[1], Words, " \t,");
14379 if (Words.size() == 3 && Words[0] == "rorl" && Words[1] == "$$16" &&
14380 Words[2] == "$0") {
14381 Words.clear();
14382 SplitString(AsmPieces[2], Words, " \t,");
14383 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
14384 Words[2] == "${0:w}") {
14385 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000014386 const std::string &ConstraintsStr = IA->getConstraintString();
14387 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Peter Collingbourne948cf022010-11-13 19:54:30 +000014388 std::sort(AsmPieces.begin(), AsmPieces.end());
14389 if (AsmPieces.size() == 4 &&
14390 AsmPieces[0] == "~{cc}" &&
14391 AsmPieces[1] == "~{dirflag}" &&
14392 AsmPieces[2] == "~{flags}" &&
14393 AsmPieces[3] == "~{fpsr}") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014394 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000014395 if (!Ty || Ty->getBitWidth() % 16 != 0)
14396 return false;
14397 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000014398 }
14399 }
14400 }
14401 }
14402 }
Evan Cheng55d42002011-01-08 01:24:27 +000014403
14404 if (CI->getType()->isIntegerTy(64)) {
14405 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
14406 if (Constraints.size() >= 2 &&
14407 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
14408 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
14409 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
14410 SmallVector<StringRef, 4> Words;
14411 SplitString(AsmPieces[0], Words, " \t");
14412 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
Chris Lattnerb8105652009-07-20 17:51:36 +000014413 Words.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000014414 SplitString(AsmPieces[1], Words, " \t");
14415 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
14416 Words.clear();
14417 SplitString(AsmPieces[2], Words, " \t,");
14418 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
14419 Words[2] == "%edx") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014420 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000014421 if (!Ty || Ty->getBitWidth() % 16 != 0)
14422 return false;
14423 return IntrinsicLowering::LowerToByteSwap(CI);
14424 }
Chris Lattnerb8105652009-07-20 17:51:36 +000014425 }
14426 }
14427 }
14428 }
14429 break;
14430 }
14431 return false;
14432}
14433
14434
14435
Chris Lattnerf4dff842006-07-11 02:54:03 +000014436/// getConstraintType - Given a constraint letter, return the type of
14437/// constraint it is for this target.
14438X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000014439X86TargetLowering::getConstraintType(const std::string &Constraint) const {
14440 if (Constraint.size() == 1) {
14441 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000014442 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000014443 case 'q':
14444 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000014445 case 'f':
14446 case 't':
14447 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000014448 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000014449 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000014450 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000014451 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000014452 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000014453 case 'a':
14454 case 'b':
14455 case 'c':
14456 case 'd':
14457 case 'S':
14458 case 'D':
14459 case 'A':
14460 return C_Register;
14461 case 'I':
14462 case 'J':
14463 case 'K':
14464 case 'L':
14465 case 'M':
14466 case 'N':
14467 case 'G':
14468 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000014469 case 'e':
14470 case 'Z':
14471 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000014472 default:
14473 break;
14474 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000014475 }
Chris Lattner4234f572007-03-25 02:14:49 +000014476 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000014477}
14478
John Thompson44ab89e2010-10-29 17:29:13 +000014479/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000014480/// This object must already have been set up with the operand type
14481/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000014482TargetLowering::ConstraintWeight
14483 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000014484 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000014485 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000014486 Value *CallOperandVal = info.CallOperandVal;
14487 // If we don't have a value, we can't do a match,
14488 // but allow it at the lowest weight.
14489 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000014490 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014491 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000014492 // Look at the constraint type.
14493 switch (*constraint) {
14494 default:
John Thompson44ab89e2010-10-29 17:29:13 +000014495 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
14496 case 'R':
14497 case 'q':
14498 case 'Q':
14499 case 'a':
14500 case 'b':
14501 case 'c':
14502 case 'd':
14503 case 'S':
14504 case 'D':
14505 case 'A':
14506 if (CallOperandVal->getType()->isIntegerTy())
14507 weight = CW_SpecificReg;
14508 break;
14509 case 'f':
14510 case 't':
14511 case 'u':
14512 if (type->isFloatingPointTy())
14513 weight = CW_SpecificReg;
14514 break;
14515 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000014516 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000014517 weight = CW_SpecificReg;
14518 break;
14519 case 'x':
14520 case 'Y':
Nate Begeman2ea8ee72010-12-10 00:26:57 +000014521 if ((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasXMM())
John Thompson44ab89e2010-10-29 17:29:13 +000014522 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000014523 break;
14524 case 'I':
14525 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
14526 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000014527 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000014528 }
14529 break;
John Thompson44ab89e2010-10-29 17:29:13 +000014530 case 'J':
14531 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14532 if (C->getZExtValue() <= 63)
14533 weight = CW_Constant;
14534 }
14535 break;
14536 case 'K':
14537 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14538 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
14539 weight = CW_Constant;
14540 }
14541 break;
14542 case 'L':
14543 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14544 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
14545 weight = CW_Constant;
14546 }
14547 break;
14548 case 'M':
14549 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14550 if (C->getZExtValue() <= 3)
14551 weight = CW_Constant;
14552 }
14553 break;
14554 case 'N':
14555 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14556 if (C->getZExtValue() <= 0xff)
14557 weight = CW_Constant;
14558 }
14559 break;
14560 case 'G':
14561 case 'C':
14562 if (dyn_cast<ConstantFP>(CallOperandVal)) {
14563 weight = CW_Constant;
14564 }
14565 break;
14566 case 'e':
14567 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14568 if ((C->getSExtValue() >= -0x80000000LL) &&
14569 (C->getSExtValue() <= 0x7fffffffLL))
14570 weight = CW_Constant;
14571 }
14572 break;
14573 case 'Z':
14574 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14575 if (C->getZExtValue() <= 0xffffffff)
14576 weight = CW_Constant;
14577 }
14578 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000014579 }
14580 return weight;
14581}
14582
Dale Johannesenba2a0b92008-01-29 02:21:21 +000014583/// LowerXConstraint - try to replace an X constraint, which matches anything,
14584/// with another that has more specific requirements based on the type of the
14585/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000014586const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000014587LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000014588 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
14589 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000014590 if (ConstraintVT.isFloatingPoint()) {
Nate Begeman2ea8ee72010-12-10 00:26:57 +000014591 if (Subtarget->hasXMMInt())
Chris Lattner5e764232008-04-26 23:02:14 +000014592 return "Y";
Nate Begeman2ea8ee72010-12-10 00:26:57 +000014593 if (Subtarget->hasXMM())
Chris Lattner5e764232008-04-26 23:02:14 +000014594 return "x";
14595 }
Scott Michelfdc40a02009-02-17 22:15:04 +000014596
Chris Lattner5e764232008-04-26 23:02:14 +000014597 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000014598}
14599
Chris Lattner48884cd2007-08-25 00:47:38 +000014600/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
14601/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000014602void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000014603 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000014604 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000014605 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000014606 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000014607
Eric Christopher100c8332011-06-02 23:16:42 +000014608 // Only support length 1 constraints for now.
14609 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000014610
Eric Christopher100c8332011-06-02 23:16:42 +000014611 char ConstraintLetter = Constraint[0];
14612 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000014613 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000014614 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000014615 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000014616 if (C->getZExtValue() <= 31) {
14617 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000014618 break;
14619 }
Devang Patel84f7fd22007-03-17 00:13:28 +000014620 }
Chris Lattner48884cd2007-08-25 00:47:38 +000014621 return;
Evan Cheng364091e2008-09-22 23:57:37 +000014622 case 'J':
14623 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000014624 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000014625 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
14626 break;
14627 }
14628 }
14629 return;
14630 case 'K':
14631 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000014632 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000014633 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
14634 break;
14635 }
14636 }
14637 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000014638 case 'N':
14639 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000014640 if (C->getZExtValue() <= 255) {
14641 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000014642 break;
14643 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000014644 }
Chris Lattner48884cd2007-08-25 00:47:38 +000014645 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000014646 case 'e': {
14647 // 32-bit signed value
14648 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000014649 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
14650 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000014651 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000014652 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000014653 break;
14654 }
14655 // FIXME gcc accepts some relocatable values here too, but only in certain
14656 // memory models; it's complicated.
14657 }
14658 return;
14659 }
14660 case 'Z': {
14661 // 32-bit unsigned value
14662 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000014663 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
14664 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000014665 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
14666 break;
14667 }
14668 }
14669 // FIXME gcc accepts some relocatable values here too, but only in certain
14670 // memory models; it's complicated.
14671 return;
14672 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000014673 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000014674 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000014675 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000014676 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000014677 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000014678 break;
14679 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000014680
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000014681 // In any sort of PIC mode addresses need to be computed at runtime by
14682 // adding in a register or some sort of table lookup. These can't
14683 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000014684 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000014685 return;
14686
Chris Lattnerdc43a882007-05-03 16:52:29 +000014687 // If we are in non-pic codegen mode, we allow the address of a global (with
14688 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000014689 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000014690 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000014691
Chris Lattner49921962009-05-08 18:23:14 +000014692 // Match either (GA), (GA+C), (GA+C1+C2), etc.
14693 while (1) {
14694 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
14695 Offset += GA->getOffset();
14696 break;
14697 } else if (Op.getOpcode() == ISD::ADD) {
14698 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
14699 Offset += C->getZExtValue();
14700 Op = Op.getOperand(0);
14701 continue;
14702 }
14703 } else if (Op.getOpcode() == ISD::SUB) {
14704 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
14705 Offset += -C->getZExtValue();
14706 Op = Op.getOperand(0);
14707 continue;
14708 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000014709 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000014710
Chris Lattner49921962009-05-08 18:23:14 +000014711 // Otherwise, this isn't something we can handle, reject it.
14712 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000014713 }
Eric Christopherfd179292009-08-27 18:07:15 +000014714
Dan Gohman46510a72010-04-15 01:51:59 +000014715 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000014716 // If we require an extra load to get this address, as in PIC mode, we
14717 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000014718 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
14719 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000014720 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000014721
Devang Patel0d881da2010-07-06 22:08:15 +000014722 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
14723 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000014724 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000014725 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000014726 }
Scott Michelfdc40a02009-02-17 22:15:04 +000014727
Gabor Greifba36cb52008-08-28 21:40:38 +000014728 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000014729 Ops.push_back(Result);
14730 return;
14731 }
Dale Johannesen1784d162010-06-25 21:55:36 +000014732 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000014733}
14734
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000014735std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000014736X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000014737 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000014738 // First, see if this is a constraint that directly corresponds to an LLVM
14739 // register class.
14740 if (Constraint.size() == 1) {
14741 // GCC Constraint Letters
14742 switch (Constraint[0]) {
14743 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000014744 // TODO: Slight differences here in allocation order and leaving
14745 // RIP in the class. Do they matter any more here than they do
14746 // in the normal allocation?
14747 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
14748 if (Subtarget->is64Bit()) {
Nick Lewycky9bf45d02011-07-08 00:19:27 +000014749 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000014750 return std::make_pair(0U, X86::GR32RegisterClass);
14751 else if (VT == MVT::i16)
14752 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000014753 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000014754 return std::make_pair(0U, X86::GR8RegisterClass);
Nick Lewycky9bf45d02011-07-08 00:19:27 +000014755 else if (VT == MVT::i64 || VT == MVT::f64)
Eric Christopherd176af82011-06-29 17:23:50 +000014756 return std::make_pair(0U, X86::GR64RegisterClass);
14757 break;
14758 }
14759 // 32-bit fallthrough
14760 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000014761 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000014762 return std::make_pair(0U, X86::GR32_ABCDRegisterClass);
14763 else if (VT == MVT::i16)
14764 return std::make_pair(0U, X86::GR16_ABCDRegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000014765 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000014766 return std::make_pair(0U, X86::GR8_ABCD_LRegisterClass);
14767 else if (VT == MVT::i64)
14768 return std::make_pair(0U, X86::GR64_ABCDRegisterClass);
14769 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000014770 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000014771 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000014772 if (VT == MVT::i8 || VT == MVT::i1)
Chris Lattner0f65cad2007-04-09 05:49:22 +000014773 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000014774 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000014775 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000014776 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000014777 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000014778 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000014779 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000014780 if (VT == MVT::i8 || VT == MVT::i1)
Dale Johannesen5f3663e2009-10-07 22:47:20 +000014781 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
14782 if (VT == MVT::i16)
14783 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
14784 if (VT == MVT::i32 || !Subtarget->is64Bit())
14785 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
14786 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000014787 case 'f': // FP Stack registers.
14788 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
14789 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000014790 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000014791 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000014792 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000014793 return std::make_pair(0U, X86::RFP64RegisterClass);
14794 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000014795 case 'y': // MMX_REGS if MMX allowed.
14796 if (!Subtarget->hasMMX()) break;
14797 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000014798 case 'Y': // SSE_REGS if SSE2 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000014799 if (!Subtarget->hasXMMInt()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000014800 // FALL THROUGH.
14801 case 'x': // SSE_REGS if SSE1 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000014802 if (!Subtarget->hasXMM()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000014803
Owen Anderson825b72b2009-08-11 20:47:22 +000014804 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000014805 default: break;
14806 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000014807 case MVT::f32:
14808 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000014809 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000014810 case MVT::f64:
14811 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000014812 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000014813 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000014814 case MVT::v16i8:
14815 case MVT::v8i16:
14816 case MVT::v4i32:
14817 case MVT::v2i64:
14818 case MVT::v4f32:
14819 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000014820 return std::make_pair(0U, X86::VR128RegisterClass);
14821 }
Chris Lattnerad043e82007-04-09 05:11:28 +000014822 break;
14823 }
14824 }
Scott Michelfdc40a02009-02-17 22:15:04 +000014825
Chris Lattnerf76d1802006-07-31 23:26:50 +000014826 // Use the default implementation in TargetLowering to convert the register
14827 // constraint into a member of a register class.
14828 std::pair<unsigned, const TargetRegisterClass*> Res;
14829 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000014830
14831 // Not found as a standard register?
14832 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000014833 // Map st(0) -> st(7) -> ST0
14834 if (Constraint.size() == 7 && Constraint[0] == '{' &&
14835 tolower(Constraint[1]) == 's' &&
14836 tolower(Constraint[2]) == 't' &&
14837 Constraint[3] == '(' &&
14838 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
14839 Constraint[5] == ')' &&
14840 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000014841
Chris Lattner56d77c72009-09-13 22:41:48 +000014842 Res.first = X86::ST0+Constraint[4]-'0';
14843 Res.second = X86::RFP80RegisterClass;
14844 return Res;
14845 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000014846
Chris Lattner56d77c72009-09-13 22:41:48 +000014847 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000014848 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000014849 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000014850 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000014851 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000014852 }
Chris Lattner56d77c72009-09-13 22:41:48 +000014853
14854 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000014855 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000014856 Res.first = X86::EFLAGS;
14857 Res.second = X86::CCRRegisterClass;
14858 return Res;
14859 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000014860
Dale Johannesen330169f2008-11-13 21:52:36 +000014861 // 'A' means EAX + EDX.
14862 if (Constraint == "A") {
14863 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000014864 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000014865 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000014866 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000014867 return Res;
14868 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000014869
Chris Lattnerf76d1802006-07-31 23:26:50 +000014870 // Otherwise, check to see if this is a register class of the wrong value
14871 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
14872 // turn into {ax},{dx}.
14873 if (Res.second->hasType(VT))
14874 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000014875
Chris Lattnerf76d1802006-07-31 23:26:50 +000014876 // All of the single-register GCC register classes map their values onto
14877 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
14878 // really want an 8-bit or 32-bit register, map to the appropriate register
14879 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000014880 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014881 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000014882 unsigned DestReg = 0;
14883 switch (Res.first) {
14884 default: break;
14885 case X86::AX: DestReg = X86::AL; break;
14886 case X86::DX: DestReg = X86::DL; break;
14887 case X86::CX: DestReg = X86::CL; break;
14888 case X86::BX: DestReg = X86::BL; break;
14889 }
14890 if (DestReg) {
14891 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000014892 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000014893 }
Owen Anderson825b72b2009-08-11 20:47:22 +000014894 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000014895 unsigned DestReg = 0;
14896 switch (Res.first) {
14897 default: break;
14898 case X86::AX: DestReg = X86::EAX; break;
14899 case X86::DX: DestReg = X86::EDX; break;
14900 case X86::CX: DestReg = X86::ECX; break;
14901 case X86::BX: DestReg = X86::EBX; break;
14902 case X86::SI: DestReg = X86::ESI; break;
14903 case X86::DI: DestReg = X86::EDI; break;
14904 case X86::BP: DestReg = X86::EBP; break;
14905 case X86::SP: DestReg = X86::ESP; break;
14906 }
14907 if (DestReg) {
14908 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000014909 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000014910 }
Owen Anderson825b72b2009-08-11 20:47:22 +000014911 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000014912 unsigned DestReg = 0;
14913 switch (Res.first) {
14914 default: break;
14915 case X86::AX: DestReg = X86::RAX; break;
14916 case X86::DX: DestReg = X86::RDX; break;
14917 case X86::CX: DestReg = X86::RCX; break;
14918 case X86::BX: DestReg = X86::RBX; break;
14919 case X86::SI: DestReg = X86::RSI; break;
14920 case X86::DI: DestReg = X86::RDI; break;
14921 case X86::BP: DestReg = X86::RBP; break;
14922 case X86::SP: DestReg = X86::RSP; break;
14923 }
14924 if (DestReg) {
14925 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000014926 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000014927 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000014928 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000014929 } else if (Res.second == X86::FR32RegisterClass ||
14930 Res.second == X86::FR64RegisterClass ||
14931 Res.second == X86::VR128RegisterClass) {
14932 // Handle references to XMM physical registers that got mapped into the
14933 // wrong class. This can happen with constraints like {xmm0} where the
14934 // target independent register mapper will just pick the first match it can
14935 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000014936 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000014937 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000014938 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000014939 Res.second = X86::FR64RegisterClass;
14940 else if (X86::VR128RegisterClass->hasType(VT))
14941 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000014942 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000014943
Chris Lattnerf76d1802006-07-31 23:26:50 +000014944 return Res;
14945}